blob: 56018b79da62080c6223807cadf12bc6045a662b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
Paulo Zanonid9d82082014-02-27 16:30:56 -03001098 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001169 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001198 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001205 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001211 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanoni851855d2013-12-19 19:12:29 -02001816 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817}
1818
1819/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001820 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001844 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001845 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
Keith Packardd74362c2011-07-28 14:47:14 -07001860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001866{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001872}
1873
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001875 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001882static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001894
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001895 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001903 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001908 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001915static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 int reg;
1921 u32 val;
1922
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001924
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001925 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001926
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001933 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
Chris Wilson693db182013-03-05 14:52:39 +00001937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
Chris Wilson127bd2a2010-07-23 23:32:05 +01001954int
Chris Wilson48b956c2010-09-14 12:50:34 +01001955intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001956 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001957 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958{
Chris Wilsonce453d82011-02-21 14:43:56 +00001959 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960 u32 alignment;
1961 int ret;
1962
Chris Wilson05394f32010-11-08 19:18:58 +00001963 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001964 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
Chris Wilson693db182013-03-05 14:52:39 +00001983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001994 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
Chris Wilson06d98132012-04-17 15:31:24 +01002001 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 if (ret)
2003 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002004
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002005 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006
Chris Wilsonce453d82011-02-21 14:43:56 +00002007 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002008 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009
2010err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002011 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002012err_interruptible:
2013 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002014 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015}
2016
Chris Wilson1690e1e2011-12-14 13:57:08 +01002017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002020 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002021}
2022
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029{
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tile_rows = *y / 8;
2034 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002035
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002048}
2049
Jesse Barnes46f297f2014-03-07 08:57:48 -08002050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
Jesse Barnes484b41d2014-03-07 08:57:55 -08002071static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
Chris Wilsonff2652e2014-03-10 08:07:02 +00002079 if (plane_config->size == 0)
2080 return false;
2081
Jesse Barnes46f297f2014-03-07 08:57:48 -08002082 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2083 plane_config->size);
2084 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002085 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002086
2087 if (plane_config->tiled) {
2088 obj->tiling_mode = I915_TILING_X;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002089 obj->stride = crtc->base.fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002090 }
2091
Jesse Barnes484b41d2014-03-07 08:57:55 -08002092 mode_cmd.pixel_format = crtc->base.fb->pixel_format;
2093 mode_cmd.width = crtc->base.fb->width;
2094 mode_cmd.height = crtc->base.fb->height;
2095 mode_cmd.pitches[0] = crtc->base.fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002096
2097 mutex_lock(&dev->struct_mutex);
2098
Jesse Barnes484b41d2014-03-07 08:57:55 -08002099 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.fb),
2100 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002101 DRM_DEBUG_KMS("intel fb init failed\n");
2102 goto out_unref_obj;
2103 }
2104
2105 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002106
2107 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2108 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002109
2110out_unref_obj:
2111 drm_gem_object_unreference(&obj->base);
2112 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002113 return false;
2114}
2115
2116static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2117 struct intel_plane_config *plane_config)
2118{
2119 struct drm_device *dev = intel_crtc->base.dev;
2120 struct drm_crtc *c;
2121 struct intel_crtc *i;
2122 struct intel_framebuffer *fb;
2123
2124 if (!intel_crtc->base.fb)
2125 return;
2126
2127 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2128 return;
2129
2130 kfree(intel_crtc->base.fb);
Chris Wilsond1a59862014-03-10 08:07:01 +00002131 intel_crtc->base.fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002132
2133 /*
2134 * Failed to alloc the obj, check to see if we should share
2135 * an fb with another CRTC instead
2136 */
2137 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2138 i = to_intel_crtc(c);
2139
2140 if (c == &intel_crtc->base)
2141 continue;
2142
2143 if (!i->active || !c->fb)
2144 continue;
2145
2146 fb = to_intel_framebuffer(c->fb);
2147 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
2148 drm_framebuffer_reference(c->fb);
2149 intel_crtc->base.fb = c->fb;
2150 break;
2151 }
2152 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002153}
2154
Matt Roper262ca2b2014-03-18 17:22:55 -07002155static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2156 struct drm_framebuffer *fb,
2157 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002158{
2159 struct drm_device *dev = crtc->dev;
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2162 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002163 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002164 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002165 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002166 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002167 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002168
2169 switch (plane) {
2170 case 0:
2171 case 1:
2172 break;
2173 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002174 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002175 return -EINVAL;
2176 }
2177
2178 intel_fb = to_intel_framebuffer(fb);
2179 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002180
Chris Wilson5eddb702010-09-11 13:48:45 +01002181 reg = DSPCNTR(plane);
2182 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002183 /* Mask out pixel format bits in case we change it */
2184 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002185 switch (fb->pixel_format) {
2186 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002187 dspcntr |= DISPPLANE_8BPP;
2188 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002189 case DRM_FORMAT_XRGB1555:
2190 case DRM_FORMAT_ARGB1555:
2191 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002192 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002193 case DRM_FORMAT_RGB565:
2194 dspcntr |= DISPPLANE_BGRX565;
2195 break;
2196 case DRM_FORMAT_XRGB8888:
2197 case DRM_FORMAT_ARGB8888:
2198 dspcntr |= DISPPLANE_BGRX888;
2199 break;
2200 case DRM_FORMAT_XBGR8888:
2201 case DRM_FORMAT_ABGR8888:
2202 dspcntr |= DISPPLANE_RGBX888;
2203 break;
2204 case DRM_FORMAT_XRGB2101010:
2205 case DRM_FORMAT_ARGB2101010:
2206 dspcntr |= DISPPLANE_BGRX101010;
2207 break;
2208 case DRM_FORMAT_XBGR2101010:
2209 case DRM_FORMAT_ABGR2101010:
2210 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002211 break;
2212 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002213 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002214 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002215
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002216 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002217 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002218 dspcntr |= DISPPLANE_TILED;
2219 else
2220 dspcntr &= ~DISPPLANE_TILED;
2221 }
2222
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002223 if (IS_G4X(dev))
2224 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2225
Chris Wilson5eddb702010-09-11 13:48:45 +01002226 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002227
Daniel Vettere506a0c2012-07-05 12:17:29 +02002228 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002229
Daniel Vetterc2c75132012-07-05 12:17:30 +02002230 if (INTEL_INFO(dev)->gen >= 4) {
2231 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002232 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2233 fb->bits_per_pixel / 8,
2234 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002235 linear_offset -= intel_crtc->dspaddr_offset;
2236 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002237 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002238 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002239
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002240 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2241 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2242 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002243 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002244 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002245 I915_WRITE(DSPSURF(plane),
2246 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002247 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002248 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002249 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002250 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002251 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002252
Jesse Barnes17638cd2011-06-24 12:19:23 -07002253 return 0;
2254}
2255
Matt Roper262ca2b2014-03-18 17:22:55 -07002256static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2257 struct drm_framebuffer *fb,
2258 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002259{
2260 struct drm_device *dev = crtc->dev;
2261 struct drm_i915_private *dev_priv = dev->dev_private;
2262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2263 struct intel_framebuffer *intel_fb;
2264 struct drm_i915_gem_object *obj;
2265 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002266 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002267 u32 dspcntr;
2268 u32 reg;
2269
2270 switch (plane) {
2271 case 0:
2272 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002273 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002274 break;
2275 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002276 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002277 return -EINVAL;
2278 }
2279
2280 intel_fb = to_intel_framebuffer(fb);
2281 obj = intel_fb->obj;
2282
2283 reg = DSPCNTR(plane);
2284 dspcntr = I915_READ(reg);
2285 /* Mask out pixel format bits in case we change it */
2286 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002287 switch (fb->pixel_format) {
2288 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002289 dspcntr |= DISPPLANE_8BPP;
2290 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002291 case DRM_FORMAT_RGB565:
2292 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002293 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002294 case DRM_FORMAT_XRGB8888:
2295 case DRM_FORMAT_ARGB8888:
2296 dspcntr |= DISPPLANE_BGRX888;
2297 break;
2298 case DRM_FORMAT_XBGR8888:
2299 case DRM_FORMAT_ABGR8888:
2300 dspcntr |= DISPPLANE_RGBX888;
2301 break;
2302 case DRM_FORMAT_XRGB2101010:
2303 case DRM_FORMAT_ARGB2101010:
2304 dspcntr |= DISPPLANE_BGRX101010;
2305 break;
2306 case DRM_FORMAT_XBGR2101010:
2307 case DRM_FORMAT_ABGR2101010:
2308 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002309 break;
2310 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002311 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002312 }
2313
2314 if (obj->tiling_mode != I915_TILING_NONE)
2315 dspcntr |= DISPPLANE_TILED;
2316 else
2317 dspcntr &= ~DISPPLANE_TILED;
2318
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002319 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002320 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2321 else
2322 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002323
2324 I915_WRITE(reg, dspcntr);
2325
Daniel Vettere506a0c2012-07-05 12:17:29 +02002326 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002327 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002328 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2329 fb->bits_per_pixel / 8,
2330 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002331 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002332
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002333 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2334 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2335 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002336 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002337 I915_WRITE(DSPSURF(plane),
2338 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002339 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002340 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2341 } else {
2342 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2343 I915_WRITE(DSPLINOFF(plane), linear_offset);
2344 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002345 POSTING_READ(reg);
2346
2347 return 0;
2348}
2349
2350/* Assume fb object is pinned & idle & fenced and just update base pointers */
2351static int
2352intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2353 int x, int y, enum mode_set_atomic state)
2354{
2355 struct drm_device *dev = crtc->dev;
2356 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002357
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002358 if (dev_priv->display.disable_fbc)
2359 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002360 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002361
Matt Roper262ca2b2014-03-18 17:22:55 -07002362 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002363}
2364
Ville Syrjälä96a02912013-02-18 19:08:49 +02002365void intel_display_handle_reset(struct drm_device *dev)
2366{
2367 struct drm_i915_private *dev_priv = dev->dev_private;
2368 struct drm_crtc *crtc;
2369
2370 /*
2371 * Flips in the rings have been nuked by the reset,
2372 * so complete all pending flips so that user space
2373 * will get its events and not get stuck.
2374 *
2375 * Also update the base address of all primary
2376 * planes to the the last fb to make sure we're
2377 * showing the correct fb after a reset.
2378 *
2379 * Need to make two loops over the crtcs so that we
2380 * don't try to grab a crtc mutex before the
2381 * pending_flip_queue really got woken up.
2382 */
2383
2384 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2386 enum plane plane = intel_crtc->plane;
2387
2388 intel_prepare_page_flip(dev, plane);
2389 intel_finish_page_flip_plane(dev, plane);
2390 }
2391
2392 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2394
2395 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002396 /*
2397 * FIXME: Once we have proper support for primary planes (and
2398 * disabling them without disabling the entire crtc) allow again
2399 * a NULL crtc->fb.
2400 */
2401 if (intel_crtc->active && crtc->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002402 dev_priv->display.update_primary_plane(crtc,
2403 crtc->fb,
2404 crtc->x,
2405 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002406 mutex_unlock(&crtc->mutex);
2407 }
2408}
2409
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002410static int
Chris Wilson14667a42012-04-03 17:58:35 +01002411intel_finish_fb(struct drm_framebuffer *old_fb)
2412{
2413 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2414 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2415 bool was_interruptible = dev_priv->mm.interruptible;
2416 int ret;
2417
Chris Wilson14667a42012-04-03 17:58:35 +01002418 /* Big Hammer, we also need to ensure that any pending
2419 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2420 * current scanout is retired before unpinning the old
2421 * framebuffer.
2422 *
2423 * This should only fail upon a hung GPU, in which case we
2424 * can safely continue.
2425 */
2426 dev_priv->mm.interruptible = false;
2427 ret = i915_gem_object_finish_gpu(obj);
2428 dev_priv->mm.interruptible = was_interruptible;
2429
2430 return ret;
2431}
2432
Chris Wilson7d5e3792014-03-04 13:15:08 +00002433static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2434{
2435 struct drm_device *dev = crtc->dev;
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2438 unsigned long flags;
2439 bool pending;
2440
2441 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2442 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2443 return false;
2444
2445 spin_lock_irqsave(&dev->event_lock, flags);
2446 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2447 spin_unlock_irqrestore(&dev->event_lock, flags);
2448
2449 return pending;
2450}
2451
Chris Wilson14667a42012-04-03 17:58:35 +01002452static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002453intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002454 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002455{
2456 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002457 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002459 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002460 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002461
Chris Wilson7d5e3792014-03-04 13:15:08 +00002462 if (intel_crtc_has_pending_flip(crtc)) {
2463 DRM_ERROR("pipe is still busy with an old pageflip\n");
2464 return -EBUSY;
2465 }
2466
Jesse Barnes79e53942008-11-07 14:24:08 -08002467 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002468 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002469 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002470 return 0;
2471 }
2472
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002473 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002474 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2475 plane_name(intel_crtc->plane),
2476 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002477 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002478 }
2479
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002480 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002481 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002482 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002483 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002484 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002485 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002486 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002487 return ret;
2488 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002489
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002490 /*
2491 * Update pipe size and adjust fitter if needed: the reason for this is
2492 * that in compute_mode_changes we check the native mode (not the pfit
2493 * mode) to see if we can flip rather than do a full mode set. In the
2494 * fastboot case, we'll flip, but if we don't update the pipesrc and
2495 * pfit state, we'll end up with a big fb scanned out into the wrong
2496 * sized surface.
2497 *
2498 * To fix this properly, we need to hoist the checks up into
2499 * compute_mode_changes (or above), check the actual pfit state and
2500 * whether the platform allows pfit disable with pipe active, and only
2501 * then update the pipesrc and pfit state, even on the flip path.
2502 */
Jani Nikulad330a952014-01-21 11:24:25 +02002503 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002504 const struct drm_display_mode *adjusted_mode =
2505 &intel_crtc->config.adjusted_mode;
2506
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002507 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002508 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2509 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002510 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002511 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2512 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2513 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2514 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2515 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2516 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002517 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2518 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002519 }
2520
Matt Roper262ca2b2014-03-18 17:22:55 -07002521 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002522 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002523 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002524 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002525 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002526 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002527 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002528 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002529
Daniel Vetter94352cf2012-07-05 22:51:56 +02002530 old_fb = crtc->fb;
2531 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002532 crtc->x = x;
2533 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002534
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002535 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002536 if (intel_crtc->active && old_fb != fb)
2537 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002538 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002539 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002540 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002541 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002542
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002543 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002544 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002545 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002546 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002547
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002548 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002549}
2550
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002551static void intel_fdi_normal_train(struct drm_crtc *crtc)
2552{
2553 struct drm_device *dev = crtc->dev;
2554 struct drm_i915_private *dev_priv = dev->dev_private;
2555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2556 int pipe = intel_crtc->pipe;
2557 u32 reg, temp;
2558
2559 /* enable normal train */
2560 reg = FDI_TX_CTL(pipe);
2561 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002562 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002563 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2564 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002565 } else {
2566 temp &= ~FDI_LINK_TRAIN_NONE;
2567 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002568 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002569 I915_WRITE(reg, temp);
2570
2571 reg = FDI_RX_CTL(pipe);
2572 temp = I915_READ(reg);
2573 if (HAS_PCH_CPT(dev)) {
2574 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2575 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2576 } else {
2577 temp &= ~FDI_LINK_TRAIN_NONE;
2578 temp |= FDI_LINK_TRAIN_NONE;
2579 }
2580 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2581
2582 /* wait one idle pattern time */
2583 POSTING_READ(reg);
2584 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002585
2586 /* IVB wants error correction enabled */
2587 if (IS_IVYBRIDGE(dev))
2588 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2589 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002590}
2591
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002592static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002593{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002594 return crtc->base.enabled && crtc->active &&
2595 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002596}
2597
Daniel Vetter01a415f2012-10-27 15:58:40 +02002598static void ivb_modeset_global_resources(struct drm_device *dev)
2599{
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *pipe_B_crtc =
2602 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2603 struct intel_crtc *pipe_C_crtc =
2604 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2605 uint32_t temp;
2606
Daniel Vetter1e833f42013-02-19 22:31:57 +01002607 /*
2608 * When everything is off disable fdi C so that we could enable fdi B
2609 * with all lanes. Note that we don't care about enabled pipes without
2610 * an enabled pch encoder.
2611 */
2612 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2613 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002614 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2615 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2616
2617 temp = I915_READ(SOUTH_CHICKEN1);
2618 temp &= ~FDI_BC_BIFURCATION_SELECT;
2619 DRM_DEBUG_KMS("disabling fdi C rx\n");
2620 I915_WRITE(SOUTH_CHICKEN1, temp);
2621 }
2622}
2623
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002624/* The FDI link training functions for ILK/Ibexpeak. */
2625static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2626{
2627 struct drm_device *dev = crtc->dev;
2628 struct drm_i915_private *dev_priv = dev->dev_private;
2629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2630 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002631 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002634 /* FDI needs bits from pipe & plane first */
2635 assert_pipe_enabled(dev_priv, pipe);
2636 assert_plane_enabled(dev_priv, plane);
2637
Adam Jacksone1a44742010-06-25 15:32:14 -04002638 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2639 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 reg = FDI_RX_IMR(pipe);
2641 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002642 temp &= ~FDI_RX_SYMBOL_LOCK;
2643 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 I915_WRITE(reg, temp);
2645 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002646 udelay(150);
2647
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002649 reg = FDI_TX_CTL(pipe);
2650 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002651 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2652 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002653 temp &= ~FDI_LINK_TRAIN_NONE;
2654 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002656
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 reg = FDI_RX_CTL(pipe);
2658 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002659 temp &= ~FDI_LINK_TRAIN_NONE;
2660 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2662
2663 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002664 udelay(150);
2665
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002666 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002667 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2668 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2669 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002670
Chris Wilson5eddb702010-09-11 13:48:45 +01002671 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002672 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002674 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2675
2676 if ((temp & FDI_RX_BIT_LOCK)) {
2677 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002679 break;
2680 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002681 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002682 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002683 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002684
2685 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002686 reg = FDI_TX_CTL(pipe);
2687 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002688 temp &= ~FDI_LINK_TRAIN_NONE;
2689 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002690 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002691
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 reg = FDI_RX_CTL(pipe);
2693 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002694 temp &= ~FDI_LINK_TRAIN_NONE;
2695 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 I915_WRITE(reg, temp);
2697
2698 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002699 udelay(150);
2700
Chris Wilson5eddb702010-09-11 13:48:45 +01002701 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002702 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002703 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002704 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2705
2706 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002707 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002708 DRM_DEBUG_KMS("FDI train 2 done.\n");
2709 break;
2710 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002711 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002712 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002713 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002714
2715 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002716
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002717}
2718
Akshay Joshi0206e352011-08-16 15:34:10 -04002719static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002720 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2721 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2722 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2723 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2724};
2725
2726/* The FDI link training functions for SNB/Cougarpoint. */
2727static void gen6_fdi_link_train(struct drm_crtc *crtc)
2728{
2729 struct drm_device *dev = crtc->dev;
2730 struct drm_i915_private *dev_priv = dev->dev_private;
2731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2732 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002733 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002734
Adam Jacksone1a44742010-06-25 15:32:14 -04002735 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2736 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002737 reg = FDI_RX_IMR(pipe);
2738 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002739 temp &= ~FDI_RX_SYMBOL_LOCK;
2740 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002741 I915_WRITE(reg, temp);
2742
2743 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002744 udelay(150);
2745
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002746 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 reg = FDI_TX_CTL(pipe);
2748 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002749 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2750 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002751 temp &= ~FDI_LINK_TRAIN_NONE;
2752 temp |= FDI_LINK_TRAIN_PATTERN_1;
2753 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2754 /* SNB-B */
2755 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002756 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002757
Daniel Vetterd74cf322012-10-26 10:58:13 +02002758 I915_WRITE(FDI_RX_MISC(pipe),
2759 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2760
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 reg = FDI_RX_CTL(pipe);
2762 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002763 if (HAS_PCH_CPT(dev)) {
2764 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2765 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2766 } else {
2767 temp &= ~FDI_LINK_TRAIN_NONE;
2768 temp |= FDI_LINK_TRAIN_PATTERN_1;
2769 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2771
2772 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002773 udelay(150);
2774
Akshay Joshi0206e352011-08-16 15:34:10 -04002775 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002776 reg = FDI_TX_CTL(pipe);
2777 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002778 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2779 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002780 I915_WRITE(reg, temp);
2781
2782 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002783 udelay(500);
2784
Sean Paulfa37d392012-03-02 12:53:39 -05002785 for (retry = 0; retry < 5; retry++) {
2786 reg = FDI_RX_IIR(pipe);
2787 temp = I915_READ(reg);
2788 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2789 if (temp & FDI_RX_BIT_LOCK) {
2790 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2791 DRM_DEBUG_KMS("FDI train 1 done.\n");
2792 break;
2793 }
2794 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002795 }
Sean Paulfa37d392012-03-02 12:53:39 -05002796 if (retry < 5)
2797 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002798 }
2799 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002800 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002801
2802 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002803 reg = FDI_TX_CTL(pipe);
2804 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805 temp &= ~FDI_LINK_TRAIN_NONE;
2806 temp |= FDI_LINK_TRAIN_PATTERN_2;
2807 if (IS_GEN6(dev)) {
2808 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2809 /* SNB-B */
2810 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2811 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002813
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002816 if (HAS_PCH_CPT(dev)) {
2817 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2818 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2819 } else {
2820 temp &= ~FDI_LINK_TRAIN_NONE;
2821 temp |= FDI_LINK_TRAIN_PATTERN_2;
2822 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002823 I915_WRITE(reg, temp);
2824
2825 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002826 udelay(150);
2827
Akshay Joshi0206e352011-08-16 15:34:10 -04002828 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002831 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2832 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002833 I915_WRITE(reg, temp);
2834
2835 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002836 udelay(500);
2837
Sean Paulfa37d392012-03-02 12:53:39 -05002838 for (retry = 0; retry < 5; retry++) {
2839 reg = FDI_RX_IIR(pipe);
2840 temp = I915_READ(reg);
2841 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2842 if (temp & FDI_RX_SYMBOL_LOCK) {
2843 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2844 DRM_DEBUG_KMS("FDI train 2 done.\n");
2845 break;
2846 }
2847 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002848 }
Sean Paulfa37d392012-03-02 12:53:39 -05002849 if (retry < 5)
2850 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002851 }
2852 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002853 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002854
2855 DRM_DEBUG_KMS("FDI train done.\n");
2856}
2857
Jesse Barnes357555c2011-04-28 15:09:55 -07002858/* Manual link training for Ivy Bridge A0 parts */
2859static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2860{
2861 struct drm_device *dev = crtc->dev;
2862 struct drm_i915_private *dev_priv = dev->dev_private;
2863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2864 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002865 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002866
2867 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2868 for train result */
2869 reg = FDI_RX_IMR(pipe);
2870 temp = I915_READ(reg);
2871 temp &= ~FDI_RX_SYMBOL_LOCK;
2872 temp &= ~FDI_RX_BIT_LOCK;
2873 I915_WRITE(reg, temp);
2874
2875 POSTING_READ(reg);
2876 udelay(150);
2877
Daniel Vetter01a415f2012-10-27 15:58:40 +02002878 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2879 I915_READ(FDI_RX_IIR(pipe)));
2880
Jesse Barnes139ccd32013-08-19 11:04:55 -07002881 /* Try each vswing and preemphasis setting twice before moving on */
2882 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2883 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002884 reg = FDI_TX_CTL(pipe);
2885 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002886 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2887 temp &= ~FDI_TX_ENABLE;
2888 I915_WRITE(reg, temp);
2889
2890 reg = FDI_RX_CTL(pipe);
2891 temp = I915_READ(reg);
2892 temp &= ~FDI_LINK_TRAIN_AUTO;
2893 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2894 temp &= ~FDI_RX_ENABLE;
2895 I915_WRITE(reg, temp);
2896
2897 /* enable CPU FDI TX and PCH FDI RX */
2898 reg = FDI_TX_CTL(pipe);
2899 temp = I915_READ(reg);
2900 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2901 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2902 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002903 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002904 temp |= snb_b_fdi_train_param[j/2];
2905 temp |= FDI_COMPOSITE_SYNC;
2906 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2907
2908 I915_WRITE(FDI_RX_MISC(pipe),
2909 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2910
2911 reg = FDI_RX_CTL(pipe);
2912 temp = I915_READ(reg);
2913 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2914 temp |= FDI_COMPOSITE_SYNC;
2915 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2916
2917 POSTING_READ(reg);
2918 udelay(1); /* should be 0.5us */
2919
2920 for (i = 0; i < 4; i++) {
2921 reg = FDI_RX_IIR(pipe);
2922 temp = I915_READ(reg);
2923 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2924
2925 if (temp & FDI_RX_BIT_LOCK ||
2926 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2927 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2928 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2929 i);
2930 break;
2931 }
2932 udelay(1); /* should be 0.5us */
2933 }
2934 if (i == 4) {
2935 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2936 continue;
2937 }
2938
2939 /* Train 2 */
2940 reg = FDI_TX_CTL(pipe);
2941 temp = I915_READ(reg);
2942 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2943 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2944 I915_WRITE(reg, temp);
2945
2946 reg = FDI_RX_CTL(pipe);
2947 temp = I915_READ(reg);
2948 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2949 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002950 I915_WRITE(reg, temp);
2951
2952 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002953 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002954
Jesse Barnes139ccd32013-08-19 11:04:55 -07002955 for (i = 0; i < 4; i++) {
2956 reg = FDI_RX_IIR(pipe);
2957 temp = I915_READ(reg);
2958 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002959
Jesse Barnes139ccd32013-08-19 11:04:55 -07002960 if (temp & FDI_RX_SYMBOL_LOCK ||
2961 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2962 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2963 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2964 i);
2965 goto train_done;
2966 }
2967 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002968 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002969 if (i == 4)
2970 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002971 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002972
Jesse Barnes139ccd32013-08-19 11:04:55 -07002973train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002974 DRM_DEBUG_KMS("FDI train done.\n");
2975}
2976
Daniel Vetter88cefb62012-08-12 19:27:14 +02002977static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002978{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002979 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002980 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002981 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002982 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002983
Jesse Barnesc64e3112010-09-10 11:27:03 -07002984
Jesse Barnes0e23b992010-09-10 11:10:00 -07002985 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 reg = FDI_RX_CTL(pipe);
2987 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002988 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2989 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002990 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002991 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2992
2993 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002994 udelay(200);
2995
2996 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002997 temp = I915_READ(reg);
2998 I915_WRITE(reg, temp | FDI_PCDCLK);
2999
3000 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003001 udelay(200);
3002
Paulo Zanoni20749732012-11-23 15:30:38 -02003003 /* Enable CPU FDI TX PLL, always on for Ironlake */
3004 reg = FDI_TX_CTL(pipe);
3005 temp = I915_READ(reg);
3006 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3007 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003008
Paulo Zanoni20749732012-11-23 15:30:38 -02003009 POSTING_READ(reg);
3010 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003011 }
3012}
3013
Daniel Vetter88cefb62012-08-12 19:27:14 +02003014static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3015{
3016 struct drm_device *dev = intel_crtc->base.dev;
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018 int pipe = intel_crtc->pipe;
3019 u32 reg, temp;
3020
3021 /* Switch from PCDclk to Rawclk */
3022 reg = FDI_RX_CTL(pipe);
3023 temp = I915_READ(reg);
3024 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3025
3026 /* Disable CPU FDI TX PLL */
3027 reg = FDI_TX_CTL(pipe);
3028 temp = I915_READ(reg);
3029 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3030
3031 POSTING_READ(reg);
3032 udelay(100);
3033
3034 reg = FDI_RX_CTL(pipe);
3035 temp = I915_READ(reg);
3036 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3037
3038 /* Wait for the clocks to turn off. */
3039 POSTING_READ(reg);
3040 udelay(100);
3041}
3042
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003043static void ironlake_fdi_disable(struct drm_crtc *crtc)
3044{
3045 struct drm_device *dev = crtc->dev;
3046 struct drm_i915_private *dev_priv = dev->dev_private;
3047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3048 int pipe = intel_crtc->pipe;
3049 u32 reg, temp;
3050
3051 /* disable CPU FDI tx and PCH FDI rx */
3052 reg = FDI_TX_CTL(pipe);
3053 temp = I915_READ(reg);
3054 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3055 POSTING_READ(reg);
3056
3057 reg = FDI_RX_CTL(pipe);
3058 temp = I915_READ(reg);
3059 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003060 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003061 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3062
3063 POSTING_READ(reg);
3064 udelay(100);
3065
3066 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003067 if (HAS_PCH_IBX(dev)) {
3068 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003069 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003070
3071 /* still set train pattern 1 */
3072 reg = FDI_TX_CTL(pipe);
3073 temp = I915_READ(reg);
3074 temp &= ~FDI_LINK_TRAIN_NONE;
3075 temp |= FDI_LINK_TRAIN_PATTERN_1;
3076 I915_WRITE(reg, temp);
3077
3078 reg = FDI_RX_CTL(pipe);
3079 temp = I915_READ(reg);
3080 if (HAS_PCH_CPT(dev)) {
3081 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3082 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3083 } else {
3084 temp &= ~FDI_LINK_TRAIN_NONE;
3085 temp |= FDI_LINK_TRAIN_PATTERN_1;
3086 }
3087 /* BPC in FDI rx is consistent with that in PIPECONF */
3088 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003089 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003090 I915_WRITE(reg, temp);
3091
3092 POSTING_READ(reg);
3093 udelay(100);
3094}
3095
Chris Wilson5dce5b932014-01-20 10:17:36 +00003096bool intel_has_pending_fb_unpin(struct drm_device *dev)
3097{
3098 struct intel_crtc *crtc;
3099
3100 /* Note that we don't need to be called with mode_config.lock here
3101 * as our list of CRTC objects is static for the lifetime of the
3102 * device and so cannot disappear as we iterate. Similarly, we can
3103 * happily treat the predicates as racy, atomic checks as userspace
3104 * cannot claim and pin a new fb without at least acquring the
3105 * struct_mutex and so serialising with us.
3106 */
3107 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3108 if (atomic_read(&crtc->unpin_work_count) == 0)
3109 continue;
3110
3111 if (crtc->unpin_work)
3112 intel_wait_for_vblank(dev, crtc->pipe);
3113
3114 return true;
3115 }
3116
3117 return false;
3118}
3119
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003120static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3121{
Chris Wilson0f911282012-04-17 10:05:38 +01003122 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003123 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003124
3125 if (crtc->fb == NULL)
3126 return;
3127
Daniel Vetter2c10d572012-12-20 21:24:07 +01003128 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3129
Chris Wilson5bb61642012-09-27 21:25:58 +01003130 wait_event(dev_priv->pending_flip_queue,
3131 !intel_crtc_has_pending_flip(crtc));
3132
Chris Wilson0f911282012-04-17 10:05:38 +01003133 mutex_lock(&dev->struct_mutex);
3134 intel_finish_fb(crtc->fb);
3135 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003136}
3137
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003138/* Program iCLKIP clock to the desired frequency */
3139static void lpt_program_iclkip(struct drm_crtc *crtc)
3140{
3141 struct drm_device *dev = crtc->dev;
3142 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003143 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003144 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3145 u32 temp;
3146
Daniel Vetter09153002012-12-12 14:06:44 +01003147 mutex_lock(&dev_priv->dpio_lock);
3148
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003149 /* It is necessary to ungate the pixclk gate prior to programming
3150 * the divisors, and gate it back when it is done.
3151 */
3152 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3153
3154 /* Disable SSCCTL */
3155 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003156 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3157 SBI_SSCCTL_DISABLE,
3158 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003159
3160 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003161 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003162 auxdiv = 1;
3163 divsel = 0x41;
3164 phaseinc = 0x20;
3165 } else {
3166 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003167 * but the adjusted_mode->crtc_clock in in KHz. To get the
3168 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003169 * convert the virtual clock precision to KHz here for higher
3170 * precision.
3171 */
3172 u32 iclk_virtual_root_freq = 172800 * 1000;
3173 u32 iclk_pi_range = 64;
3174 u32 desired_divisor, msb_divisor_value, pi_value;
3175
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003176 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003177 msb_divisor_value = desired_divisor / iclk_pi_range;
3178 pi_value = desired_divisor % iclk_pi_range;
3179
3180 auxdiv = 0;
3181 divsel = msb_divisor_value - 2;
3182 phaseinc = pi_value;
3183 }
3184
3185 /* This should not happen with any sane values */
3186 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3187 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3188 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3189 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3190
3191 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003192 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003193 auxdiv,
3194 divsel,
3195 phasedir,
3196 phaseinc);
3197
3198 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003199 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003200 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3201 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3202 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3203 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3204 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3205 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003206 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003207
3208 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003209 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003210 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3211 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003212 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003213
3214 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003215 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003216 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003217 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003218
3219 /* Wait for initialization time */
3220 udelay(24);
3221
3222 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003223
3224 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003225}
3226
Daniel Vetter275f01b22013-05-03 11:49:47 +02003227static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3228 enum pipe pch_transcoder)
3229{
3230 struct drm_device *dev = crtc->base.dev;
3231 struct drm_i915_private *dev_priv = dev->dev_private;
3232 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3233
3234 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3235 I915_READ(HTOTAL(cpu_transcoder)));
3236 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3237 I915_READ(HBLANK(cpu_transcoder)));
3238 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3239 I915_READ(HSYNC(cpu_transcoder)));
3240
3241 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3242 I915_READ(VTOTAL(cpu_transcoder)));
3243 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3244 I915_READ(VBLANK(cpu_transcoder)));
3245 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3246 I915_READ(VSYNC(cpu_transcoder)));
3247 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3248 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3249}
3250
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003251static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3252{
3253 struct drm_i915_private *dev_priv = dev->dev_private;
3254 uint32_t temp;
3255
3256 temp = I915_READ(SOUTH_CHICKEN1);
3257 if (temp & FDI_BC_BIFURCATION_SELECT)
3258 return;
3259
3260 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3261 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3262
3263 temp |= FDI_BC_BIFURCATION_SELECT;
3264 DRM_DEBUG_KMS("enabling fdi C rx\n");
3265 I915_WRITE(SOUTH_CHICKEN1, temp);
3266 POSTING_READ(SOUTH_CHICKEN1);
3267}
3268
3269static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3270{
3271 struct drm_device *dev = intel_crtc->base.dev;
3272 struct drm_i915_private *dev_priv = dev->dev_private;
3273
3274 switch (intel_crtc->pipe) {
3275 case PIPE_A:
3276 break;
3277 case PIPE_B:
3278 if (intel_crtc->config.fdi_lanes > 2)
3279 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3280 else
3281 cpt_enable_fdi_bc_bifurcation(dev);
3282
3283 break;
3284 case PIPE_C:
3285 cpt_enable_fdi_bc_bifurcation(dev);
3286
3287 break;
3288 default:
3289 BUG();
3290 }
3291}
3292
Jesse Barnesf67a5592011-01-05 10:31:48 -08003293/*
3294 * Enable PCH resources required for PCH ports:
3295 * - PCH PLLs
3296 * - FDI training & RX/TX
3297 * - update transcoder timings
3298 * - DP transcoding bits
3299 * - transcoder
3300 */
3301static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003302{
3303 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3306 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003307 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003308
Daniel Vetterab9412b2013-05-03 11:49:46 +02003309 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003310
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003311 if (IS_IVYBRIDGE(dev))
3312 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3313
Daniel Vettercd986ab2012-10-26 10:58:12 +02003314 /* Write the TU size bits before fdi link training, so that error
3315 * detection works. */
3316 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3317 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3318
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003319 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003320 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003321
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003322 /* We need to program the right clock selection before writing the pixel
3323 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003324 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003325 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003326
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003327 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003328 temp |= TRANS_DPLL_ENABLE(pipe);
3329 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003330 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003331 temp |= sel;
3332 else
3333 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003334 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003335 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003336
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003337 /* XXX: pch pll's can be enabled any time before we enable the PCH
3338 * transcoder, and we actually should do this to not upset any PCH
3339 * transcoder that already use the clock when we share it.
3340 *
3341 * Note that enable_shared_dpll tries to do the right thing, but
3342 * get_shared_dpll unconditionally resets the pll - we need that to have
3343 * the right LVDS enable sequence. */
3344 ironlake_enable_shared_dpll(intel_crtc);
3345
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003346 /* set transcoder timing, panel must allow it */
3347 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003348 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003349
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003350 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003351
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003352 /* For PCH DP, enable TRANS_DP_CTL */
3353 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003354 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3355 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003356 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 reg = TRANS_DP_CTL(pipe);
3358 temp = I915_READ(reg);
3359 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003360 TRANS_DP_SYNC_MASK |
3361 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003362 temp |= (TRANS_DP_OUTPUT_ENABLE |
3363 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003364 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003365
3366 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003367 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003368 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003370
3371 switch (intel_trans_dp_port_sel(crtc)) {
3372 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003373 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003374 break;
3375 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003376 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003377 break;
3378 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003379 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003380 break;
3381 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003382 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003383 }
3384
Chris Wilson5eddb702010-09-11 13:48:45 +01003385 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003386 }
3387
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003388 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003389}
3390
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003391static void lpt_pch_enable(struct drm_crtc *crtc)
3392{
3393 struct drm_device *dev = crtc->dev;
3394 struct drm_i915_private *dev_priv = dev->dev_private;
3395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003396 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003397
Daniel Vetterab9412b2013-05-03 11:49:46 +02003398 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003399
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003400 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003401
Paulo Zanoni0540e482012-10-31 18:12:40 -02003402 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003403 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003404
Paulo Zanoni937bb612012-10-31 18:12:47 -02003405 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003406}
3407
Daniel Vettere2b78262013-06-07 23:10:03 +02003408static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003409{
Daniel Vettere2b78262013-06-07 23:10:03 +02003410 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003411
3412 if (pll == NULL)
3413 return;
3414
3415 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003416 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003417 return;
3418 }
3419
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003420 if (--pll->refcount == 0) {
3421 WARN_ON(pll->on);
3422 WARN_ON(pll->active);
3423 }
3424
Daniel Vettera43f6e02013-06-07 23:10:32 +02003425 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003426}
3427
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003428static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003429{
Daniel Vettere2b78262013-06-07 23:10:03 +02003430 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3431 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3432 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003433
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003434 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003435 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3436 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003437 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003438 }
3439
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003440 if (HAS_PCH_IBX(dev_priv->dev)) {
3441 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003442 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003443 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003444
Daniel Vetter46edb022013-06-05 13:34:12 +02003445 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3446 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003447
3448 goto found;
3449 }
3450
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003451 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3452 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003453
3454 /* Only want to check enabled timings first */
3455 if (pll->refcount == 0)
3456 continue;
3457
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003458 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3459 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003460 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003461 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003462 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003463
3464 goto found;
3465 }
3466 }
3467
3468 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003469 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3470 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003471 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003472 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3473 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003474 goto found;
3475 }
3476 }
3477
3478 return NULL;
3479
3480found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003481 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003482 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3483 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003484
Daniel Vettercdbd2312013-06-05 13:34:03 +02003485 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003486 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3487 sizeof(pll->hw_state));
3488
Daniel Vetter46edb022013-06-05 13:34:12 +02003489 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003490 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003491 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003492
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003493 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003494 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003495 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003496
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003497 return pll;
3498}
3499
Daniel Vettera1520312013-05-03 11:49:50 +02003500static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003501{
3502 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003503 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003504 u32 temp;
3505
3506 temp = I915_READ(dslreg);
3507 udelay(500);
3508 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003509 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003510 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003511 }
3512}
3513
Jesse Barnesb074cec2013-04-25 12:55:02 -07003514static void ironlake_pfit_enable(struct intel_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->base.dev;
3517 struct drm_i915_private *dev_priv = dev->dev_private;
3518 int pipe = crtc->pipe;
3519
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003520 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003521 /* Force use of hard-coded filter coefficients
3522 * as some pre-programmed values are broken,
3523 * e.g. x201.
3524 */
3525 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3526 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3527 PF_PIPE_SEL_IVB(pipe));
3528 else
3529 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3530 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3531 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003532 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003533}
3534
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003535static void intel_enable_planes(struct drm_crtc *crtc)
3536{
3537 struct drm_device *dev = crtc->dev;
3538 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3539 struct intel_plane *intel_plane;
3540
3541 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3542 if (intel_plane->pipe == pipe)
3543 intel_plane_restore(&intel_plane->base);
3544}
3545
3546static void intel_disable_planes(struct drm_crtc *crtc)
3547{
3548 struct drm_device *dev = crtc->dev;
3549 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3550 struct intel_plane *intel_plane;
3551
3552 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3553 if (intel_plane->pipe == pipe)
3554 intel_plane_disable(&intel_plane->base);
3555}
3556
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003557void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003558{
3559 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3560
3561 if (!crtc->config.ips_enabled)
3562 return;
3563
3564 /* We can only enable IPS after we enable a plane and wait for a vblank.
3565 * We guarantee that the plane is enabled by calling intel_enable_ips
3566 * only after intel_enable_plane. And intel_enable_plane already waits
3567 * for a vblank, so all we need to do here is to enable the IPS bit. */
3568 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003569 if (IS_BROADWELL(crtc->base.dev)) {
3570 mutex_lock(&dev_priv->rps.hw_lock);
3571 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3572 mutex_unlock(&dev_priv->rps.hw_lock);
3573 /* Quoting Art Runyan: "its not safe to expect any particular
3574 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003575 * mailbox." Moreover, the mailbox may return a bogus state,
3576 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003577 */
3578 } else {
3579 I915_WRITE(IPS_CTL, IPS_ENABLE);
3580 /* The bit only becomes 1 in the next vblank, so this wait here
3581 * is essentially intel_wait_for_vblank. If we don't have this
3582 * and don't wait for vblanks until the end of crtc_enable, then
3583 * the HW state readout code will complain that the expected
3584 * IPS_CTL value is not the one we read. */
3585 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3586 DRM_ERROR("Timed out waiting for IPS enable\n");
3587 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003588}
3589
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003590void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003591{
3592 struct drm_device *dev = crtc->base.dev;
3593 struct drm_i915_private *dev_priv = dev->dev_private;
3594
3595 if (!crtc->config.ips_enabled)
3596 return;
3597
3598 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003599 if (IS_BROADWELL(crtc->base.dev)) {
3600 mutex_lock(&dev_priv->rps.hw_lock);
3601 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3602 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003603 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003604 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003605 POSTING_READ(IPS_CTL);
3606 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003607
3608 /* We need to wait for a vblank before we can disable the plane. */
3609 intel_wait_for_vblank(dev, crtc->pipe);
3610}
3611
3612/** Loads the palette/gamma unit for the CRTC with the prepared values */
3613static void intel_crtc_load_lut(struct drm_crtc *crtc)
3614{
3615 struct drm_device *dev = crtc->dev;
3616 struct drm_i915_private *dev_priv = dev->dev_private;
3617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3618 enum pipe pipe = intel_crtc->pipe;
3619 int palreg = PALETTE(pipe);
3620 int i;
3621 bool reenable_ips = false;
3622
3623 /* The clocks have to be on to load the palette. */
3624 if (!crtc->enabled || !intel_crtc->active)
3625 return;
3626
3627 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3628 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3629 assert_dsi_pll_enabled(dev_priv);
3630 else
3631 assert_pll_enabled(dev_priv, pipe);
3632 }
3633
3634 /* use legacy palette for Ironlake */
3635 if (HAS_PCH_SPLIT(dev))
3636 palreg = LGC_PALETTE(pipe);
3637
3638 /* Workaround : Do not read or write the pipe palette/gamma data while
3639 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3640 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003641 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003642 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3643 GAMMA_MODE_MODE_SPLIT)) {
3644 hsw_disable_ips(intel_crtc);
3645 reenable_ips = true;
3646 }
3647
3648 for (i = 0; i < 256; i++) {
3649 I915_WRITE(palreg + 4 * i,
3650 (intel_crtc->lut_r[i] << 16) |
3651 (intel_crtc->lut_g[i] << 8) |
3652 intel_crtc->lut_b[i]);
3653 }
3654
3655 if (reenable_ips)
3656 hsw_enable_ips(intel_crtc);
3657}
3658
Jesse Barnesf67a5592011-01-05 10:31:48 -08003659static void ironlake_crtc_enable(struct drm_crtc *crtc)
3660{
3661 struct drm_device *dev = crtc->dev;
3662 struct drm_i915_private *dev_priv = dev->dev_private;
3663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003664 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003665 int pipe = intel_crtc->pipe;
3666 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003667
Daniel Vetter08a48462012-07-02 11:43:47 +02003668 WARN_ON(!crtc->enabled);
3669
Jesse Barnesf67a5592011-01-05 10:31:48 -08003670 if (intel_crtc->active)
3671 return;
3672
3673 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003674
3675 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3676 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3677
Daniel Vetterf6736a12013-06-05 13:34:30 +02003678 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003679 if (encoder->pre_enable)
3680 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003681
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003682 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003683 /* Note: FDI PLL enabling _must_ be done before we enable the
3684 * cpu pipes, hence this is separate from all the other fdi/pch
3685 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003686 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003687 } else {
3688 assert_fdi_tx_disabled(dev_priv, pipe);
3689 assert_fdi_rx_disabled(dev_priv, pipe);
3690 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003691
Jesse Barnesb074cec2013-04-25 12:55:02 -07003692 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003693
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003694 /*
3695 * On ILK+ LUT must be loaded before the pipe is running but with
3696 * clocks enabled
3697 */
3698 intel_crtc_load_lut(crtc);
3699
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003700 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003701 intel_enable_pipe(intel_crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003702 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003703 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003704 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003705
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003706 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003707 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003708
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003709 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003710 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003711 mutex_unlock(&dev->struct_mutex);
3712
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003713 for_each_encoder_on_crtc(dev, crtc, encoder)
3714 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003715
3716 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003717 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003718
3719 /*
3720 * There seems to be a race in PCH platform hw (at least on some
3721 * outputs) where an enabled pipe still completes any pageflip right
3722 * away (as if the pipe is off) instead of waiting for vblank. As soon
3723 * as the first vblank happend, everything works as expected. Hence just
3724 * wait for one vblank before returning to avoid strange things
3725 * happening.
3726 */
3727 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003728}
3729
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003730/* IPS only exists on ULT machines and is tied to pipe A. */
3731static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3732{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003733 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003734}
3735
Ville Syrjälädda9a662013-09-19 17:00:37 -03003736static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3737{
3738 struct drm_device *dev = crtc->dev;
3739 struct drm_i915_private *dev_priv = dev->dev_private;
3740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3741 int pipe = intel_crtc->pipe;
3742 int plane = intel_crtc->plane;
3743
Matt Roper262ca2b2014-03-18 17:22:55 -07003744 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003745 intel_enable_planes(crtc);
3746 intel_crtc_update_cursor(crtc, true);
3747
3748 hsw_enable_ips(intel_crtc);
3749
3750 mutex_lock(&dev->struct_mutex);
3751 intel_update_fbc(dev);
3752 mutex_unlock(&dev->struct_mutex);
3753}
3754
3755static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3756{
3757 struct drm_device *dev = crtc->dev;
3758 struct drm_i915_private *dev_priv = dev->dev_private;
3759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3760 int pipe = intel_crtc->pipe;
3761 int plane = intel_crtc->plane;
3762
3763 intel_crtc_wait_for_pending_flips(crtc);
3764 drm_vblank_off(dev, pipe);
3765
3766 /* FBC must be disabled before disabling the plane on HSW. */
3767 if (dev_priv->fbc.plane == plane)
3768 intel_disable_fbc(dev);
3769
3770 hsw_disable_ips(intel_crtc);
3771
3772 intel_crtc_update_cursor(crtc, false);
3773 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003774 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003775}
3776
Paulo Zanonie4916942013-09-20 16:21:19 -03003777/*
3778 * This implements the workaround described in the "notes" section of the mode
3779 * set sequence documentation. When going from no pipes or single pipe to
3780 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3781 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3782 */
3783static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3784{
3785 struct drm_device *dev = crtc->base.dev;
3786 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3787
3788 /* We want to get the other_active_crtc only if there's only 1 other
3789 * active crtc. */
3790 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3791 if (!crtc_it->active || crtc_it == crtc)
3792 continue;
3793
3794 if (other_active_crtc)
3795 return;
3796
3797 other_active_crtc = crtc_it;
3798 }
3799 if (!other_active_crtc)
3800 return;
3801
3802 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3803 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3804}
3805
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003806static void haswell_crtc_enable(struct drm_crtc *crtc)
3807{
3808 struct drm_device *dev = crtc->dev;
3809 struct drm_i915_private *dev_priv = dev->dev_private;
3810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3811 struct intel_encoder *encoder;
3812 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003813
3814 WARN_ON(!crtc->enabled);
3815
3816 if (intel_crtc->active)
3817 return;
3818
3819 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003820
3821 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3822 if (intel_crtc->config.has_pch_encoder)
3823 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3824
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003825 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003826 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003827
3828 for_each_encoder_on_crtc(dev, crtc, encoder)
3829 if (encoder->pre_enable)
3830 encoder->pre_enable(encoder);
3831
Paulo Zanoni1f544382012-10-24 11:32:00 -02003832 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003833
Jesse Barnesb074cec2013-04-25 12:55:02 -07003834 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003835
3836 /*
3837 * On ILK+ LUT must be loaded before the pipe is running but with
3838 * clocks enabled
3839 */
3840 intel_crtc_load_lut(crtc);
3841
Paulo Zanoni1f544382012-10-24 11:32:00 -02003842 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003843 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003844
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003845 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003846 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003847
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003848 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003849 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003850
Jani Nikula8807e552013-08-30 19:40:32 +03003851 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003852 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003853 intel_opregion_notify_encoder(encoder, true);
3854 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003855
Paulo Zanonie4916942013-09-20 16:21:19 -03003856 /* If we change the relative order between pipe/planes enabling, we need
3857 * to change the workaround. */
3858 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003859 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003860}
3861
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003862static void ironlake_pfit_disable(struct intel_crtc *crtc)
3863{
3864 struct drm_device *dev = crtc->base.dev;
3865 struct drm_i915_private *dev_priv = dev->dev_private;
3866 int pipe = crtc->pipe;
3867
3868 /* To avoid upsetting the power well on haswell only disable the pfit if
3869 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003870 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003871 I915_WRITE(PF_CTL(pipe), 0);
3872 I915_WRITE(PF_WIN_POS(pipe), 0);
3873 I915_WRITE(PF_WIN_SZ(pipe), 0);
3874 }
3875}
3876
Jesse Barnes6be4a602010-09-10 10:26:01 -07003877static void ironlake_crtc_disable(struct drm_crtc *crtc)
3878{
3879 struct drm_device *dev = crtc->dev;
3880 struct drm_i915_private *dev_priv = dev->dev_private;
3881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003882 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003883 int pipe = intel_crtc->pipe;
3884 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003885 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003886
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003887
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003888 if (!intel_crtc->active)
3889 return;
3890
Daniel Vetterea9d7582012-07-10 10:42:52 +02003891 for_each_encoder_on_crtc(dev, crtc, encoder)
3892 encoder->disable(encoder);
3893
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003894 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003895 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003896
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003897 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003898 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003899
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003900 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003901 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003902 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003903
Daniel Vetterd925c592013-06-05 13:34:04 +02003904 if (intel_crtc->config.has_pch_encoder)
3905 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3906
Jesse Barnesb24e7172011-01-04 15:09:30 -08003907 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003908
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003909 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003910
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003911 for_each_encoder_on_crtc(dev, crtc, encoder)
3912 if (encoder->post_disable)
3913 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003914
Daniel Vetterd925c592013-06-05 13:34:04 +02003915 if (intel_crtc->config.has_pch_encoder) {
3916 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003917
Daniel Vetterd925c592013-06-05 13:34:04 +02003918 ironlake_disable_pch_transcoder(dev_priv, pipe);
3919 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003920
Daniel Vetterd925c592013-06-05 13:34:04 +02003921 if (HAS_PCH_CPT(dev)) {
3922 /* disable TRANS_DP_CTL */
3923 reg = TRANS_DP_CTL(pipe);
3924 temp = I915_READ(reg);
3925 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3926 TRANS_DP_PORT_SEL_MASK);
3927 temp |= TRANS_DP_PORT_SEL_NONE;
3928 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003929
Daniel Vetterd925c592013-06-05 13:34:04 +02003930 /* disable DPLL_SEL */
3931 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003932 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003933 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003934 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003935
3936 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003937 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003938
3939 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003940 }
3941
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003942 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003943 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003944
3945 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003946 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003947 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003948}
3949
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003950static void haswell_crtc_disable(struct drm_crtc *crtc)
3951{
3952 struct drm_device *dev = crtc->dev;
3953 struct drm_i915_private *dev_priv = dev->dev_private;
3954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3955 struct intel_encoder *encoder;
3956 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003957 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003958
3959 if (!intel_crtc->active)
3960 return;
3961
Ville Syrjälädda9a662013-09-19 17:00:37 -03003962 haswell_crtc_disable_planes(crtc);
3963
Jani Nikula8807e552013-08-30 19:40:32 +03003964 for_each_encoder_on_crtc(dev, crtc, encoder) {
3965 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003966 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003967 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003968
Paulo Zanoni86642812013-04-12 17:57:57 -03003969 if (intel_crtc->config.has_pch_encoder)
3970 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003971 intel_disable_pipe(dev_priv, pipe);
3972
Paulo Zanoniad80a812012-10-24 16:06:19 -02003973 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003974
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003975 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003976
Paulo Zanoni1f544382012-10-24 11:32:00 -02003977 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003978
3979 for_each_encoder_on_crtc(dev, crtc, encoder)
3980 if (encoder->post_disable)
3981 encoder->post_disable(encoder);
3982
Daniel Vetter88adfff2013-03-28 10:42:01 +01003983 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003984 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003985 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003986 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003987 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003988
3989 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003990 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003991
3992 mutex_lock(&dev->struct_mutex);
3993 intel_update_fbc(dev);
3994 mutex_unlock(&dev->struct_mutex);
3995}
3996
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003997static void ironlake_crtc_off(struct drm_crtc *crtc)
3998{
3999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004000 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004001}
4002
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004003static void haswell_crtc_off(struct drm_crtc *crtc)
4004{
4005 intel_ddi_put_crtc_pll(crtc);
4006}
4007
Daniel Vetter02e792f2009-09-15 22:57:34 +02004008static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4009{
Daniel Vetter02e792f2009-09-15 22:57:34 +02004010 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01004011 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00004012 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02004013
Chris Wilson23f09ce2010-08-12 13:53:37 +01004014 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00004015 dev_priv->mm.interruptible = false;
4016 (void) intel_overlay_switch_off(intel_crtc->overlay);
4017 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01004018 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02004019 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02004020
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01004021 /* Let userspace switch the overlay on again. In most cases userspace
4022 * has to recompute where to put it anyway.
4023 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02004024}
4025
Egbert Eich61bc95c2013-03-04 09:24:38 -05004026/**
4027 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
4028 * cursor plane briefly if not already running after enabling the display
4029 * plane.
4030 * This workaround avoids occasional blank screens when self refresh is
4031 * enabled.
4032 */
4033static void
4034g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
4035{
4036 u32 cntl = I915_READ(CURCNTR(pipe));
4037
4038 if ((cntl & CURSOR_MODE) == 0) {
4039 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4040
4041 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4042 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4043 intel_wait_for_vblank(dev_priv->dev, pipe);
4044 I915_WRITE(CURCNTR(pipe), cntl);
4045 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4046 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4047 }
4048}
4049
Jesse Barnes2dd24552013-04-25 12:55:01 -07004050static void i9xx_pfit_enable(struct intel_crtc *crtc)
4051{
4052 struct drm_device *dev = crtc->base.dev;
4053 struct drm_i915_private *dev_priv = dev->dev_private;
4054 struct intel_crtc_config *pipe_config = &crtc->config;
4055
Daniel Vetter328d8e82013-05-08 10:36:31 +02004056 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004057 return;
4058
Daniel Vetterc0b03412013-05-28 12:05:54 +02004059 /*
4060 * The panel fitter should only be adjusted whilst the pipe is disabled,
4061 * according to register description and PRM.
4062 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004063 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4064 assert_pipe_disabled(dev_priv, crtc->pipe);
4065
Jesse Barnesb074cec2013-04-25 12:55:02 -07004066 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4067 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004068
4069 /* Border color in case we don't scale up to the full screen. Black by
4070 * default, change to something else for debugging. */
4071 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004072}
4073
Imre Deak77d22dc2014-03-05 16:20:52 +02004074#define for_each_power_domain(domain, mask) \
4075 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4076 if ((1 << (domain)) & (mask))
4077
Imre Deak319be8a2014-03-04 19:22:57 +02004078enum intel_display_power_domain
4079intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004080{
Imre Deak319be8a2014-03-04 19:22:57 +02004081 struct drm_device *dev = intel_encoder->base.dev;
4082 struct intel_digital_port *intel_dig_port;
4083
4084 switch (intel_encoder->type) {
4085 case INTEL_OUTPUT_UNKNOWN:
4086 /* Only DDI platforms should ever use this output type */
4087 WARN_ON_ONCE(!HAS_DDI(dev));
4088 case INTEL_OUTPUT_DISPLAYPORT:
4089 case INTEL_OUTPUT_HDMI:
4090 case INTEL_OUTPUT_EDP:
4091 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4092 switch (intel_dig_port->port) {
4093 case PORT_A:
4094 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4095 case PORT_B:
4096 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4097 case PORT_C:
4098 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4099 case PORT_D:
4100 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4101 default:
4102 WARN_ON_ONCE(1);
4103 return POWER_DOMAIN_PORT_OTHER;
4104 }
4105 case INTEL_OUTPUT_ANALOG:
4106 return POWER_DOMAIN_PORT_CRT;
4107 case INTEL_OUTPUT_DSI:
4108 return POWER_DOMAIN_PORT_DSI;
4109 default:
4110 return POWER_DOMAIN_PORT_OTHER;
4111 }
4112}
4113
4114static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4115{
4116 struct drm_device *dev = crtc->dev;
4117 struct intel_encoder *intel_encoder;
4118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 enum pipe pipe = intel_crtc->pipe;
4120 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004121 unsigned long mask;
4122 enum transcoder transcoder;
4123
4124 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4125
4126 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4127 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4128 if (pfit_enabled)
4129 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4130
Imre Deak319be8a2014-03-04 19:22:57 +02004131 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4132 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4133
Imre Deak77d22dc2014-03-05 16:20:52 +02004134 return mask;
4135}
4136
4137void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4138 bool enable)
4139{
4140 if (dev_priv->power_domains.init_power_on == enable)
4141 return;
4142
4143 if (enable)
4144 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4145 else
4146 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4147
4148 dev_priv->power_domains.init_power_on = enable;
4149}
4150
4151static void modeset_update_crtc_power_domains(struct drm_device *dev)
4152{
4153 struct drm_i915_private *dev_priv = dev->dev_private;
4154 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4155 struct intel_crtc *crtc;
4156
4157 /*
4158 * First get all needed power domains, then put all unneeded, to avoid
4159 * any unnecessary toggling of the power wells.
4160 */
4161 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4162 enum intel_display_power_domain domain;
4163
4164 if (!crtc->base.enabled)
4165 continue;
4166
Imre Deak319be8a2014-03-04 19:22:57 +02004167 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004168
4169 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4170 intel_display_power_get(dev_priv, domain);
4171 }
4172
4173 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4174 enum intel_display_power_domain domain;
4175
4176 for_each_power_domain(domain, crtc->enabled_power_domains)
4177 intel_display_power_put(dev_priv, domain);
4178
4179 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4180 }
4181
4182 intel_display_set_init_power(dev_priv, false);
4183}
4184
Jesse Barnes586f49d2013-11-04 16:06:59 -08004185int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004186{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004187 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004188
Jesse Barnes586f49d2013-11-04 16:06:59 -08004189 /* Obtain SKU information */
4190 mutex_lock(&dev_priv->dpio_lock);
4191 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4192 CCK_FUSE_HPLL_FREQ_MASK;
4193 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004194
Jesse Barnes586f49d2013-11-04 16:06:59 -08004195 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004196}
4197
4198/* Adjust CDclk dividers to allow high res or save power if possible */
4199static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4200{
4201 struct drm_i915_private *dev_priv = dev->dev_private;
4202 u32 val, cmd;
4203
4204 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4205 cmd = 2;
4206 else if (cdclk == 266)
4207 cmd = 1;
4208 else
4209 cmd = 0;
4210
4211 mutex_lock(&dev_priv->rps.hw_lock);
4212 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4213 val &= ~DSPFREQGUAR_MASK;
4214 val |= (cmd << DSPFREQGUAR_SHIFT);
4215 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4216 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4217 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4218 50)) {
4219 DRM_ERROR("timed out waiting for CDclk change\n");
4220 }
4221 mutex_unlock(&dev_priv->rps.hw_lock);
4222
4223 if (cdclk == 400) {
4224 u32 divider, vco;
4225
4226 vco = valleyview_get_vco(dev_priv);
4227 divider = ((vco << 1) / cdclk) - 1;
4228
4229 mutex_lock(&dev_priv->dpio_lock);
4230 /* adjust cdclk divider */
4231 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4232 val &= ~0xf;
4233 val |= divider;
4234 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4235 mutex_unlock(&dev_priv->dpio_lock);
4236 }
4237
4238 mutex_lock(&dev_priv->dpio_lock);
4239 /* adjust self-refresh exit latency value */
4240 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4241 val &= ~0x7f;
4242
4243 /*
4244 * For high bandwidth configs, we set a higher latency in the bunit
4245 * so that the core display fetch happens in time to avoid underruns.
4246 */
4247 if (cdclk == 400)
4248 val |= 4500 / 250; /* 4.5 usec */
4249 else
4250 val |= 3000 / 250; /* 3.0 usec */
4251 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4252 mutex_unlock(&dev_priv->dpio_lock);
4253
4254 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4255 intel_i2c_reset(dev);
4256}
4257
4258static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4259{
4260 int cur_cdclk, vco;
4261 int divider;
4262
4263 vco = valleyview_get_vco(dev_priv);
4264
4265 mutex_lock(&dev_priv->dpio_lock);
4266 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4267 mutex_unlock(&dev_priv->dpio_lock);
4268
4269 divider &= 0xf;
4270
4271 cur_cdclk = (vco << 1) / (divider + 1);
4272
4273 return cur_cdclk;
4274}
4275
4276static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4277 int max_pixclk)
4278{
4279 int cur_cdclk;
4280
4281 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4282
4283 /*
4284 * Really only a few cases to deal with, as only 4 CDclks are supported:
4285 * 200MHz
4286 * 267MHz
4287 * 320MHz
4288 * 400MHz
4289 * So we check to see whether we're above 90% of the lower bin and
4290 * adjust if needed.
4291 */
4292 if (max_pixclk > 288000) {
4293 return 400;
4294 } else if (max_pixclk > 240000) {
4295 return 320;
4296 } else
4297 return 266;
4298 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4299}
4300
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004301/* compute the max pixel clock for new configuration */
4302static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004303{
4304 struct drm_device *dev = dev_priv->dev;
4305 struct intel_crtc *intel_crtc;
4306 int max_pixclk = 0;
4307
4308 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4309 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004310 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004311 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004312 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004313 }
4314
4315 return max_pixclk;
4316}
4317
4318static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004319 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004320{
4321 struct drm_i915_private *dev_priv = dev->dev_private;
4322 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004323 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004324 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4325
4326 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4327 return;
4328
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004329 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004330 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4331 base.head)
4332 if (intel_crtc->base.enabled)
4333 *prepare_pipes |= (1 << intel_crtc->pipe);
4334}
4335
4336static void valleyview_modeset_global_resources(struct drm_device *dev)
4337{
4338 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004339 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004340 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4341 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4342
4343 if (req_cdclk != cur_cdclk)
4344 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004345 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004346}
4347
Jesse Barnes89b667f2013-04-18 14:51:36 -07004348static void valleyview_crtc_enable(struct drm_crtc *crtc)
4349{
4350 struct drm_device *dev = crtc->dev;
4351 struct drm_i915_private *dev_priv = dev->dev_private;
4352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4353 struct intel_encoder *encoder;
4354 int pipe = intel_crtc->pipe;
4355 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004356 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004357
4358 WARN_ON(!crtc->enabled);
4359
4360 if (intel_crtc->active)
4361 return;
4362
4363 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004364
Jesse Barnes89b667f2013-04-18 14:51:36 -07004365 for_each_encoder_on_crtc(dev, crtc, encoder)
4366 if (encoder->pre_pll_enable)
4367 encoder->pre_pll_enable(encoder);
4368
Jani Nikula23538ef2013-08-27 15:12:22 +03004369 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4370
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004371 if (!is_dsi)
4372 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004373
4374 for_each_encoder_on_crtc(dev, crtc, encoder)
4375 if (encoder->pre_enable)
4376 encoder->pre_enable(encoder);
4377
Jesse Barnes2dd24552013-04-25 12:55:01 -07004378 i9xx_pfit_enable(intel_crtc);
4379
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004380 intel_crtc_load_lut(crtc);
4381
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004382 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004383 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004384 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Matt Roper262ca2b2014-03-18 17:22:55 -07004385 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004386 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004387 intel_crtc_update_cursor(crtc, true);
4388
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004389 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004390
4391 for_each_encoder_on_crtc(dev, crtc, encoder)
4392 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004393}
4394
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004395static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004396{
4397 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004398 struct drm_i915_private *dev_priv = dev->dev_private;
4399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004400 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004401 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004402 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004403
Daniel Vetter08a48462012-07-02 11:43:47 +02004404 WARN_ON(!crtc->enabled);
4405
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004406 if (intel_crtc->active)
4407 return;
4408
4409 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004410
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004411 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004412 if (encoder->pre_enable)
4413 encoder->pre_enable(encoder);
4414
Daniel Vetterf6736a12013-06-05 13:34:30 +02004415 i9xx_enable_pll(intel_crtc);
4416
Jesse Barnes2dd24552013-04-25 12:55:01 -07004417 i9xx_pfit_enable(intel_crtc);
4418
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004419 intel_crtc_load_lut(crtc);
4420
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004421 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004422 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004423 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Matt Roper262ca2b2014-03-18 17:22:55 -07004424 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004425 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004426 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004427 if (IS_G4X(dev))
4428 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004429 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004430
4431 /* Give the overlay scaler a chance to enable if it's on this pipe */
4432 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004433
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004434 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004435
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004436 for_each_encoder_on_crtc(dev, crtc, encoder)
4437 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004438}
4439
Daniel Vetter87476d62013-04-11 16:29:06 +02004440static void i9xx_pfit_disable(struct intel_crtc *crtc)
4441{
4442 struct drm_device *dev = crtc->base.dev;
4443 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004444
4445 if (!crtc->config.gmch_pfit.control)
4446 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004447
4448 assert_pipe_disabled(dev_priv, crtc->pipe);
4449
Daniel Vetter328d8e82013-05-08 10:36:31 +02004450 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4451 I915_READ(PFIT_CONTROL));
4452 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004453}
4454
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004455static void i9xx_crtc_disable(struct drm_crtc *crtc)
4456{
4457 struct drm_device *dev = crtc->dev;
4458 struct drm_i915_private *dev_priv = dev->dev_private;
4459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004460 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004461 int pipe = intel_crtc->pipe;
4462 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004463
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004464 if (!intel_crtc->active)
4465 return;
4466
Daniel Vetterea9d7582012-07-10 10:42:52 +02004467 for_each_encoder_on_crtc(dev, crtc, encoder)
4468 encoder->disable(encoder);
4469
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004470 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004471 intel_crtc_wait_for_pending_flips(crtc);
4472 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004473
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004474 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004475 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004476
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004477 intel_crtc_dpms_overlay(intel_crtc, false);
4478 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004479 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07004480 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004481
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004482 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004483 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004484
Daniel Vetter87476d62013-04-11 16:29:06 +02004485 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004486
Jesse Barnes89b667f2013-04-18 14:51:36 -07004487 for_each_encoder_on_crtc(dev, crtc, encoder)
4488 if (encoder->post_disable)
4489 encoder->post_disable(encoder);
4490
Jesse Barnesf6071162013-10-01 10:41:38 -07004491 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4492 vlv_disable_pll(dev_priv, pipe);
4493 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004494 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004495
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004496 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004497 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004498
Chris Wilson6b383a72010-09-13 13:54:26 +01004499 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004500}
4501
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004502static void i9xx_crtc_off(struct drm_crtc *crtc)
4503{
4504}
4505
Daniel Vetter976f8a22012-07-08 22:34:21 +02004506static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4507 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004508{
4509 struct drm_device *dev = crtc->dev;
4510 struct drm_i915_master_private *master_priv;
4511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4512 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004513
4514 if (!dev->primary->master)
4515 return;
4516
4517 master_priv = dev->primary->master->driver_priv;
4518 if (!master_priv->sarea_priv)
4519 return;
4520
Jesse Barnes79e53942008-11-07 14:24:08 -08004521 switch (pipe) {
4522 case 0:
4523 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4524 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4525 break;
4526 case 1:
4527 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4528 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4529 break;
4530 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004531 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004532 break;
4533 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004534}
4535
Daniel Vetter976f8a22012-07-08 22:34:21 +02004536/**
4537 * Sets the power management mode of the pipe and plane.
4538 */
4539void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004540{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004541 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004542 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004543 struct intel_encoder *intel_encoder;
4544 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004545
Daniel Vetter976f8a22012-07-08 22:34:21 +02004546 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4547 enable |= intel_encoder->connectors_active;
4548
4549 if (enable)
4550 dev_priv->display.crtc_enable(crtc);
4551 else
4552 dev_priv->display.crtc_disable(crtc);
4553
4554 intel_crtc_update_sarea(crtc, enable);
4555}
4556
Daniel Vetter976f8a22012-07-08 22:34:21 +02004557static void intel_crtc_disable(struct drm_crtc *crtc)
4558{
4559 struct drm_device *dev = crtc->dev;
4560 struct drm_connector *connector;
4561 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004563
4564 /* crtc should still be enabled when we disable it. */
4565 WARN_ON(!crtc->enabled);
4566
4567 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004568 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004569 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004570 dev_priv->display.off(crtc);
4571
Chris Wilson931872f2012-01-16 23:01:13 +00004572 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004573 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004574 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004575
4576 if (crtc->fb) {
4577 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004578 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004579 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004580 crtc->fb = NULL;
4581 }
4582
4583 /* Update computed state. */
4584 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4585 if (!connector->encoder || !connector->encoder->crtc)
4586 continue;
4587
4588 if (connector->encoder->crtc != crtc)
4589 continue;
4590
4591 connector->dpms = DRM_MODE_DPMS_OFF;
4592 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004593 }
4594}
4595
Chris Wilsonea5b2132010-08-04 13:50:23 +01004596void intel_encoder_destroy(struct drm_encoder *encoder)
4597{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004598 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004599
Chris Wilsonea5b2132010-08-04 13:50:23 +01004600 drm_encoder_cleanup(encoder);
4601 kfree(intel_encoder);
4602}
4603
Damien Lespiau92373292013-08-08 22:28:57 +01004604/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004605 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4606 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004607static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004608{
4609 if (mode == DRM_MODE_DPMS_ON) {
4610 encoder->connectors_active = true;
4611
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004612 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004613 } else {
4614 encoder->connectors_active = false;
4615
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004616 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004617 }
4618}
4619
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004620/* Cross check the actual hw state with our own modeset state tracking (and it's
4621 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004622static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004623{
4624 if (connector->get_hw_state(connector)) {
4625 struct intel_encoder *encoder = connector->encoder;
4626 struct drm_crtc *crtc;
4627 bool encoder_enabled;
4628 enum pipe pipe;
4629
4630 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4631 connector->base.base.id,
4632 drm_get_connector_name(&connector->base));
4633
4634 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4635 "wrong connector dpms state\n");
4636 WARN(connector->base.encoder != &encoder->base,
4637 "active connector not linked to encoder\n");
4638 WARN(!encoder->connectors_active,
4639 "encoder->connectors_active not set\n");
4640
4641 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4642 WARN(!encoder_enabled, "encoder not enabled\n");
4643 if (WARN_ON(!encoder->base.crtc))
4644 return;
4645
4646 crtc = encoder->base.crtc;
4647
4648 WARN(!crtc->enabled, "crtc not enabled\n");
4649 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4650 WARN(pipe != to_intel_crtc(crtc)->pipe,
4651 "encoder active on the wrong pipe\n");
4652 }
4653}
4654
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004655/* Even simpler default implementation, if there's really no special case to
4656 * consider. */
4657void intel_connector_dpms(struct drm_connector *connector, int mode)
4658{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004659 /* All the simple cases only support two dpms states. */
4660 if (mode != DRM_MODE_DPMS_ON)
4661 mode = DRM_MODE_DPMS_OFF;
4662
4663 if (mode == connector->dpms)
4664 return;
4665
4666 connector->dpms = mode;
4667
4668 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004669 if (connector->encoder)
4670 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004671
Daniel Vetterb9805142012-08-31 17:37:33 +02004672 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004673}
4674
Daniel Vetterf0947c32012-07-02 13:10:34 +02004675/* Simple connector->get_hw_state implementation for encoders that support only
4676 * one connector and no cloning and hence the encoder state determines the state
4677 * of the connector. */
4678bool intel_connector_get_hw_state(struct intel_connector *connector)
4679{
Daniel Vetter24929352012-07-02 20:28:59 +02004680 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004681 struct intel_encoder *encoder = connector->encoder;
4682
4683 return encoder->get_hw_state(encoder, &pipe);
4684}
4685
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004686static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4687 struct intel_crtc_config *pipe_config)
4688{
4689 struct drm_i915_private *dev_priv = dev->dev_private;
4690 struct intel_crtc *pipe_B_crtc =
4691 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4692
4693 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4694 pipe_name(pipe), pipe_config->fdi_lanes);
4695 if (pipe_config->fdi_lanes > 4) {
4696 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4697 pipe_name(pipe), pipe_config->fdi_lanes);
4698 return false;
4699 }
4700
Paulo Zanonibafb6552013-11-02 21:07:44 -07004701 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004702 if (pipe_config->fdi_lanes > 2) {
4703 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4704 pipe_config->fdi_lanes);
4705 return false;
4706 } else {
4707 return true;
4708 }
4709 }
4710
4711 if (INTEL_INFO(dev)->num_pipes == 2)
4712 return true;
4713
4714 /* Ivybridge 3 pipe is really complicated */
4715 switch (pipe) {
4716 case PIPE_A:
4717 return true;
4718 case PIPE_B:
4719 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4720 pipe_config->fdi_lanes > 2) {
4721 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4722 pipe_name(pipe), pipe_config->fdi_lanes);
4723 return false;
4724 }
4725 return true;
4726 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004727 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004728 pipe_B_crtc->config.fdi_lanes <= 2) {
4729 if (pipe_config->fdi_lanes > 2) {
4730 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4731 pipe_name(pipe), pipe_config->fdi_lanes);
4732 return false;
4733 }
4734 } else {
4735 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4736 return false;
4737 }
4738 return true;
4739 default:
4740 BUG();
4741 }
4742}
4743
Daniel Vettere29c22c2013-02-21 00:00:16 +01004744#define RETRY 1
4745static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4746 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004747{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004748 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004749 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004750 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004751 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004752
Daniel Vettere29c22c2013-02-21 00:00:16 +01004753retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004754 /* FDI is a binary signal running at ~2.7GHz, encoding
4755 * each output octet as 10 bits. The actual frequency
4756 * is stored as a divider into a 100MHz clock, and the
4757 * mode pixel clock is stored in units of 1KHz.
4758 * Hence the bw of each lane in terms of the mode signal
4759 * is:
4760 */
4761 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4762
Damien Lespiau241bfc32013-09-25 16:45:37 +01004763 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004764
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004765 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004766 pipe_config->pipe_bpp);
4767
4768 pipe_config->fdi_lanes = lane;
4769
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004770 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004771 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004772
Daniel Vettere29c22c2013-02-21 00:00:16 +01004773 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4774 intel_crtc->pipe, pipe_config);
4775 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4776 pipe_config->pipe_bpp -= 2*3;
4777 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4778 pipe_config->pipe_bpp);
4779 needs_recompute = true;
4780 pipe_config->bw_constrained = true;
4781
4782 goto retry;
4783 }
4784
4785 if (needs_recompute)
4786 return RETRY;
4787
4788 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004789}
4790
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004791static void hsw_compute_ips_config(struct intel_crtc *crtc,
4792 struct intel_crtc_config *pipe_config)
4793{
Jani Nikulad330a952014-01-21 11:24:25 +02004794 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004795 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004796 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004797}
4798
Daniel Vettera43f6e02013-06-07 23:10:32 +02004799static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004800 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004801{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004802 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004803 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004804
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004805 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004806 if (INTEL_INFO(dev)->gen < 4) {
4807 struct drm_i915_private *dev_priv = dev->dev_private;
4808 int clock_limit =
4809 dev_priv->display.get_display_clock_speed(dev);
4810
4811 /*
4812 * Enable pixel doubling when the dot clock
4813 * is > 90% of the (display) core speed.
4814 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004815 * GDG double wide on either pipe,
4816 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004817 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004818 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004819 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004820 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004821 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004822 }
4823
Damien Lespiau241bfc32013-09-25 16:45:37 +01004824 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004825 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004826 }
Chris Wilson89749352010-09-12 18:25:19 +01004827
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004828 /*
4829 * Pipe horizontal size must be even in:
4830 * - DVO ganged mode
4831 * - LVDS dual channel mode
4832 * - Double wide pipe
4833 */
4834 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4835 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4836 pipe_config->pipe_src_w &= ~1;
4837
Damien Lespiau8693a822013-05-03 18:48:11 +01004838 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4839 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004840 */
4841 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4842 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004843 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004844
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004845 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004846 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004847 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004848 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4849 * for lvds. */
4850 pipe_config->pipe_bpp = 8*3;
4851 }
4852
Damien Lespiauf5adf942013-06-24 18:29:34 +01004853 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004854 hsw_compute_ips_config(crtc, pipe_config);
4855
4856 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4857 * clock survives for now. */
4858 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4859 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004860
Daniel Vetter877d48d2013-04-19 11:24:43 +02004861 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004862 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004863
Daniel Vettere29c22c2013-02-21 00:00:16 +01004864 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004865}
4866
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004867static int valleyview_get_display_clock_speed(struct drm_device *dev)
4868{
4869 return 400000; /* FIXME */
4870}
4871
Jesse Barnese70236a2009-09-21 10:42:27 -07004872static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004873{
Jesse Barnese70236a2009-09-21 10:42:27 -07004874 return 400000;
4875}
Jesse Barnes79e53942008-11-07 14:24:08 -08004876
Jesse Barnese70236a2009-09-21 10:42:27 -07004877static int i915_get_display_clock_speed(struct drm_device *dev)
4878{
4879 return 333000;
4880}
Jesse Barnes79e53942008-11-07 14:24:08 -08004881
Jesse Barnese70236a2009-09-21 10:42:27 -07004882static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4883{
4884 return 200000;
4885}
Jesse Barnes79e53942008-11-07 14:24:08 -08004886
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004887static int pnv_get_display_clock_speed(struct drm_device *dev)
4888{
4889 u16 gcfgc = 0;
4890
4891 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4892
4893 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4894 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4895 return 267000;
4896 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4897 return 333000;
4898 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4899 return 444000;
4900 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4901 return 200000;
4902 default:
4903 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4904 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4905 return 133000;
4906 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4907 return 167000;
4908 }
4909}
4910
Jesse Barnese70236a2009-09-21 10:42:27 -07004911static int i915gm_get_display_clock_speed(struct drm_device *dev)
4912{
4913 u16 gcfgc = 0;
4914
4915 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4916
4917 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004918 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004919 else {
4920 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4921 case GC_DISPLAY_CLOCK_333_MHZ:
4922 return 333000;
4923 default:
4924 case GC_DISPLAY_CLOCK_190_200_MHZ:
4925 return 190000;
4926 }
4927 }
4928}
Jesse Barnes79e53942008-11-07 14:24:08 -08004929
Jesse Barnese70236a2009-09-21 10:42:27 -07004930static int i865_get_display_clock_speed(struct drm_device *dev)
4931{
4932 return 266000;
4933}
4934
4935static int i855_get_display_clock_speed(struct drm_device *dev)
4936{
4937 u16 hpllcc = 0;
4938 /* Assume that the hardware is in the high speed state. This
4939 * should be the default.
4940 */
4941 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4942 case GC_CLOCK_133_200:
4943 case GC_CLOCK_100_200:
4944 return 200000;
4945 case GC_CLOCK_166_250:
4946 return 250000;
4947 case GC_CLOCK_100_133:
4948 return 133000;
4949 }
4950
4951 /* Shouldn't happen */
4952 return 0;
4953}
4954
4955static int i830_get_display_clock_speed(struct drm_device *dev)
4956{
4957 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004958}
4959
Zhenyu Wang2c072452009-06-05 15:38:42 +08004960static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004961intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004962{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004963 while (*num > DATA_LINK_M_N_MASK ||
4964 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004965 *num >>= 1;
4966 *den >>= 1;
4967 }
4968}
4969
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004970static void compute_m_n(unsigned int m, unsigned int n,
4971 uint32_t *ret_m, uint32_t *ret_n)
4972{
4973 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4974 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4975 intel_reduce_m_n_ratio(ret_m, ret_n);
4976}
4977
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004978void
4979intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4980 int pixel_clock, int link_clock,
4981 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004982{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004983 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004984
4985 compute_m_n(bits_per_pixel * pixel_clock,
4986 link_clock * nlanes * 8,
4987 &m_n->gmch_m, &m_n->gmch_n);
4988
4989 compute_m_n(pixel_clock, link_clock,
4990 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004991}
4992
Chris Wilsona7615032011-01-12 17:04:08 +00004993static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4994{
Jani Nikulad330a952014-01-21 11:24:25 +02004995 if (i915.panel_use_ssc >= 0)
4996 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004997 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004998 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004999}
5000
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005001static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5002{
5003 struct drm_device *dev = crtc->dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 int refclk;
5006
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005007 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005008 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005009 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005010 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005011 refclk = dev_priv->vbt.lvds_ssc_freq;
5012 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005013 } else if (!IS_GEN2(dev)) {
5014 refclk = 96000;
5015 } else {
5016 refclk = 48000;
5017 }
5018
5019 return refclk;
5020}
5021
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005022static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005023{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005024 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005025}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005026
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005027static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5028{
5029 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005030}
5031
Daniel Vetterf47709a2013-03-28 10:42:02 +01005032static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005033 intel_clock_t *reduced_clock)
5034{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005035 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005036 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005037 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005038 u32 fp, fp2 = 0;
5039
5040 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005041 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005042 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005043 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005044 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005045 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005046 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005047 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005048 }
5049
5050 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005051 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005052
Daniel Vetterf47709a2013-03-28 10:42:02 +01005053 crtc->lowfreq_avail = false;
5054 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005055 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005056 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005057 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005058 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005059 } else {
5060 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005061 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005062 }
5063}
5064
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005065static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5066 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005067{
5068 u32 reg_val;
5069
5070 /*
5071 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5072 * and set it to a reasonable value instead.
5073 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005074 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005075 reg_val &= 0xffffff00;
5076 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005077 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005078
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005079 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005080 reg_val &= 0x8cffffff;
5081 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005082 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005083
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005084 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005085 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005086 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005087
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005088 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005089 reg_val &= 0x00ffffff;
5090 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005091 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005092}
5093
Daniel Vetterb5518422013-05-03 11:49:48 +02005094static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5095 struct intel_link_m_n *m_n)
5096{
5097 struct drm_device *dev = crtc->base.dev;
5098 struct drm_i915_private *dev_priv = dev->dev_private;
5099 int pipe = crtc->pipe;
5100
Daniel Vettere3b95f12013-05-03 11:49:49 +02005101 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5102 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5103 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5104 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005105}
5106
5107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5108 struct intel_link_m_n *m_n)
5109{
5110 struct drm_device *dev = crtc->base.dev;
5111 struct drm_i915_private *dev_priv = dev->dev_private;
5112 int pipe = crtc->pipe;
5113 enum transcoder transcoder = crtc->config.cpu_transcoder;
5114
5115 if (INTEL_INFO(dev)->gen >= 5) {
5116 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5117 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5118 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5119 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5120 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005121 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5122 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5123 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5124 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005125 }
5126}
5127
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005128static void intel_dp_set_m_n(struct intel_crtc *crtc)
5129{
5130 if (crtc->config.has_pch_encoder)
5131 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5132 else
5133 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5134}
5135
Daniel Vetterf47709a2013-03-28 10:42:02 +01005136static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005137{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005138 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005139 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005140 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005141 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005142 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005143 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005144
Daniel Vetter09153002012-12-12 14:06:44 +01005145 mutex_lock(&dev_priv->dpio_lock);
5146
Daniel Vetterf47709a2013-03-28 10:42:02 +01005147 bestn = crtc->config.dpll.n;
5148 bestm1 = crtc->config.dpll.m1;
5149 bestm2 = crtc->config.dpll.m2;
5150 bestp1 = crtc->config.dpll.p1;
5151 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005152
Jesse Barnes89b667f2013-04-18 14:51:36 -07005153 /* See eDP HDMI DPIO driver vbios notes doc */
5154
5155 /* PLL B needs special handling */
5156 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005157 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005158
5159 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005161
5162 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005163 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005164 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005165 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005166
5167 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005168 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005169
5170 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005171 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5172 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5173 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005174 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005175
5176 /*
5177 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5178 * but we don't support that).
5179 * Note: don't use the DAC post divider as it seems unstable.
5180 */
5181 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005182 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005183
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005184 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005185 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005186
Jesse Barnes89b667f2013-04-18 14:51:36 -07005187 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005188 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005189 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005190 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005192 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005193 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005194 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005195 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005196
Jesse Barnes89b667f2013-04-18 14:51:36 -07005197 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5198 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5199 /* Use SSC source */
5200 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005201 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005202 0x0df40000);
5203 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005204 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005205 0x0df70000);
5206 } else { /* HDMI or VGA */
5207 /* Use bend source */
5208 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005209 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005210 0x0df70000);
5211 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005212 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005213 0x0df40000);
5214 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005215
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005216 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005217 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5218 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5219 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5220 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005221 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005222
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005223 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005224
Imre Deake5cbfbf2014-01-09 17:08:16 +02005225 /*
5226 * Enable DPIO clock input. We should never disable the reference
5227 * clock for pipe B, since VGA hotplug / manual detection depends
5228 * on it.
5229 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005230 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5231 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005232 /* We should never disable this, set it here for state tracking */
5233 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005234 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005235 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005236 crtc->config.dpll_hw_state.dpll = dpll;
5237
Daniel Vetteref1b4602013-06-01 17:17:04 +02005238 dpll_md = (crtc->config.pixel_multiplier - 1)
5239 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005240 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5241
Daniel Vetterf47709a2013-03-28 10:42:02 +01005242 if (crtc->config.has_dp_encoder)
5243 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305244
Daniel Vetter09153002012-12-12 14:06:44 +01005245 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005246}
5247
Daniel Vetterf47709a2013-03-28 10:42:02 +01005248static void i9xx_update_pll(struct intel_crtc *crtc,
5249 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005250 int num_connectors)
5251{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005252 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005253 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005254 u32 dpll;
5255 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005256 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005257
Daniel Vetterf47709a2013-03-28 10:42:02 +01005258 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305259
Daniel Vetterf47709a2013-03-28 10:42:02 +01005260 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5261 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005262
5263 dpll = DPLL_VGA_MODE_DIS;
5264
Daniel Vetterf47709a2013-03-28 10:42:02 +01005265 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005266 dpll |= DPLLB_MODE_LVDS;
5267 else
5268 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005269
Daniel Vetteref1b4602013-06-01 17:17:04 +02005270 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005271 dpll |= (crtc->config.pixel_multiplier - 1)
5272 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005273 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005274
5275 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005276 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005277
Daniel Vetterf47709a2013-03-28 10:42:02 +01005278 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005279 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005280
5281 /* compute bitmask from p1 value */
5282 if (IS_PINEVIEW(dev))
5283 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5284 else {
5285 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5286 if (IS_G4X(dev) && reduced_clock)
5287 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5288 }
5289 switch (clock->p2) {
5290 case 5:
5291 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5292 break;
5293 case 7:
5294 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5295 break;
5296 case 10:
5297 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5298 break;
5299 case 14:
5300 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5301 break;
5302 }
5303 if (INTEL_INFO(dev)->gen >= 4)
5304 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5305
Daniel Vetter09ede542013-04-30 14:01:45 +02005306 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005307 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005308 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005309 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5310 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5311 else
5312 dpll |= PLL_REF_INPUT_DREFCLK;
5313
5314 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005315 crtc->config.dpll_hw_state.dpll = dpll;
5316
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005317 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005318 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5319 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005320 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005321 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005322
5323 if (crtc->config.has_dp_encoder)
5324 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005325}
5326
Daniel Vetterf47709a2013-03-28 10:42:02 +01005327static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005328 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005329 int num_connectors)
5330{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005331 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005332 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005333 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005334 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005335
Daniel Vetterf47709a2013-03-28 10:42:02 +01005336 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305337
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005338 dpll = DPLL_VGA_MODE_DIS;
5339
Daniel Vetterf47709a2013-03-28 10:42:02 +01005340 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005341 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5342 } else {
5343 if (clock->p1 == 2)
5344 dpll |= PLL_P1_DIVIDE_BY_TWO;
5345 else
5346 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5347 if (clock->p2 == 4)
5348 dpll |= PLL_P2_DIVIDE_BY_4;
5349 }
5350
Daniel Vetter4a33e482013-07-06 12:52:05 +02005351 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5352 dpll |= DPLL_DVO_2X_MODE;
5353
Daniel Vetterf47709a2013-03-28 10:42:02 +01005354 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005355 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5356 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5357 else
5358 dpll |= PLL_REF_INPUT_DREFCLK;
5359
5360 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005361 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005362}
5363
Daniel Vetter8a654f32013-06-01 17:16:22 +02005364static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005365{
5366 struct drm_device *dev = intel_crtc->base.dev;
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005369 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005370 struct drm_display_mode *adjusted_mode =
5371 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005372 uint32_t crtc_vtotal, crtc_vblank_end;
5373 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005374
5375 /* We need to be careful not to changed the adjusted mode, for otherwise
5376 * the hw state checker will get angry at the mismatch. */
5377 crtc_vtotal = adjusted_mode->crtc_vtotal;
5378 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005379
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005380 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005381 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005382 crtc_vtotal -= 1;
5383 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005384
5385 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5386 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5387 else
5388 vsyncshift = adjusted_mode->crtc_hsync_start -
5389 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005390 if (vsyncshift < 0)
5391 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005392 }
5393
5394 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005395 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005396
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005397 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005398 (adjusted_mode->crtc_hdisplay - 1) |
5399 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005400 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005401 (adjusted_mode->crtc_hblank_start - 1) |
5402 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005403 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005404 (adjusted_mode->crtc_hsync_start - 1) |
5405 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5406
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005407 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005408 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005409 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005410 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005411 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005412 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005413 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005414 (adjusted_mode->crtc_vsync_start - 1) |
5415 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5416
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005417 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5418 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5419 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5420 * bits. */
5421 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5422 (pipe == PIPE_B || pipe == PIPE_C))
5423 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5424
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005425 /* pipesrc controls the size that is scaled from, which should
5426 * always be the user's requested size.
5427 */
5428 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005429 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5430 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005431}
5432
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005433static void intel_get_pipe_timings(struct intel_crtc *crtc,
5434 struct intel_crtc_config *pipe_config)
5435{
5436 struct drm_device *dev = crtc->base.dev;
5437 struct drm_i915_private *dev_priv = dev->dev_private;
5438 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5439 uint32_t tmp;
5440
5441 tmp = I915_READ(HTOTAL(cpu_transcoder));
5442 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5443 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5444 tmp = I915_READ(HBLANK(cpu_transcoder));
5445 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5446 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5447 tmp = I915_READ(HSYNC(cpu_transcoder));
5448 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5449 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5450
5451 tmp = I915_READ(VTOTAL(cpu_transcoder));
5452 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5453 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5454 tmp = I915_READ(VBLANK(cpu_transcoder));
5455 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5456 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5457 tmp = I915_READ(VSYNC(cpu_transcoder));
5458 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5459 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5460
5461 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5462 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5463 pipe_config->adjusted_mode.crtc_vtotal += 1;
5464 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5465 }
5466
5467 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005468 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5469 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5470
5471 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5472 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005473}
5474
Daniel Vetterf6a83282014-02-11 15:28:57 -08005475void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5476 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005477{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005478 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5479 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5480 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5481 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005482
Daniel Vetterf6a83282014-02-11 15:28:57 -08005483 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5484 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5485 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5486 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005487
Daniel Vetterf6a83282014-02-11 15:28:57 -08005488 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005489
Daniel Vetterf6a83282014-02-11 15:28:57 -08005490 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5491 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005492}
5493
Daniel Vetter84b046f2013-02-19 18:48:54 +01005494static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5495{
5496 struct drm_device *dev = intel_crtc->base.dev;
5497 struct drm_i915_private *dev_priv = dev->dev_private;
5498 uint32_t pipeconf;
5499
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005500 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005501
Daniel Vetter67c72a12013-09-24 11:46:14 +02005502 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5503 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5504 pipeconf |= PIPECONF_ENABLE;
5505
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005506 if (intel_crtc->config.double_wide)
5507 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005508
Daniel Vetterff9ce462013-04-24 14:57:17 +02005509 /* only g4x and later have fancy bpc/dither controls */
5510 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005511 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5512 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5513 pipeconf |= PIPECONF_DITHER_EN |
5514 PIPECONF_DITHER_TYPE_SP;
5515
5516 switch (intel_crtc->config.pipe_bpp) {
5517 case 18:
5518 pipeconf |= PIPECONF_6BPC;
5519 break;
5520 case 24:
5521 pipeconf |= PIPECONF_8BPC;
5522 break;
5523 case 30:
5524 pipeconf |= PIPECONF_10BPC;
5525 break;
5526 default:
5527 /* Case prevented by intel_choose_pipe_bpp_dither. */
5528 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005529 }
5530 }
5531
5532 if (HAS_PIPE_CXSR(dev)) {
5533 if (intel_crtc->lowfreq_avail) {
5534 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5535 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5536 } else {
5537 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005538 }
5539 }
5540
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005541 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5542 if (INTEL_INFO(dev)->gen < 4 ||
5543 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5544 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5545 else
5546 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5547 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005548 pipeconf |= PIPECONF_PROGRESSIVE;
5549
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005550 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5551 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005552
Daniel Vetter84b046f2013-02-19 18:48:54 +01005553 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5554 POSTING_READ(PIPECONF(intel_crtc->pipe));
5555}
5556
Eric Anholtf564048e2011-03-30 13:01:02 -07005557static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005558 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005559 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005560{
5561 struct drm_device *dev = crtc->dev;
5562 struct drm_i915_private *dev_priv = dev->dev_private;
5563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5564 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005565 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005566 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005567 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005568 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005569 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005570 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005571 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005572 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005573 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005574
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005575 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005576 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005577 case INTEL_OUTPUT_LVDS:
5578 is_lvds = true;
5579 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005580 case INTEL_OUTPUT_DSI:
5581 is_dsi = true;
5582 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005583 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005584
Eric Anholtc751ce42010-03-25 11:48:48 -07005585 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005586 }
5587
Jani Nikulaf2335332013-09-13 11:03:09 +03005588 if (is_dsi)
5589 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005590
Jani Nikulaf2335332013-09-13 11:03:09 +03005591 if (!intel_crtc->config.clock_set) {
5592 refclk = i9xx_get_refclk(crtc, num_connectors);
5593
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005594 /*
5595 * Returns a set of divisors for the desired target clock with
5596 * the given refclk, or FALSE. The returned values represent
5597 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5598 * 2) / p1 / p2.
5599 */
5600 limit = intel_limit(crtc, refclk);
5601 ok = dev_priv->display.find_dpll(limit, crtc,
5602 intel_crtc->config.port_clock,
5603 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005604 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005605 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5606 return -EINVAL;
5607 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005608
Jani Nikulaf2335332013-09-13 11:03:09 +03005609 if (is_lvds && dev_priv->lvds_downclock_avail) {
5610 /*
5611 * Ensure we match the reduced clock's P to the target
5612 * clock. If the clocks don't match, we can't switch
5613 * the display clock by using the FP0/FP1. In such case
5614 * we will disable the LVDS downclock feature.
5615 */
5616 has_reduced_clock =
5617 dev_priv->display.find_dpll(limit, crtc,
5618 dev_priv->lvds_downclock,
5619 refclk, &clock,
5620 &reduced_clock);
5621 }
5622 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005623 intel_crtc->config.dpll.n = clock.n;
5624 intel_crtc->config.dpll.m1 = clock.m1;
5625 intel_crtc->config.dpll.m2 = clock.m2;
5626 intel_crtc->config.dpll.p1 = clock.p1;
5627 intel_crtc->config.dpll.p2 = clock.p2;
5628 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005629
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005630 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005631 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305632 has_reduced_clock ? &reduced_clock : NULL,
5633 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005634 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005635 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005636 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005637 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005638 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005639 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005640 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005641
Jani Nikulaf2335332013-09-13 11:03:09 +03005642skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005643 /* Set up the display plane register */
5644 dspcntr = DISPPLANE_GAMMA_ENABLE;
5645
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005646 if (!IS_VALLEYVIEW(dev)) {
5647 if (pipe == 0)
5648 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5649 else
5650 dspcntr |= DISPPLANE_SEL_PIPE_B;
5651 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005652
Daniel Vetter8a654f32013-06-01 17:16:22 +02005653 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005654
5655 /* pipesrc and dspsize control the size that is scaled from,
5656 * which should always be the user's requested size.
5657 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005658 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005659 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5660 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005661 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005662
Daniel Vetter84b046f2013-02-19 18:48:54 +01005663 i9xx_set_pipeconf(intel_crtc);
5664
Eric Anholtf564048e2011-03-30 13:01:02 -07005665 I915_WRITE(DSPCNTR(plane), dspcntr);
5666 POSTING_READ(DSPCNTR(plane));
5667
Daniel Vetter94352cf2012-07-05 22:51:56 +02005668 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005669
Eric Anholtf564048e2011-03-30 13:01:02 -07005670 return ret;
5671}
5672
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005673static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5674 struct intel_crtc_config *pipe_config)
5675{
5676 struct drm_device *dev = crtc->base.dev;
5677 struct drm_i915_private *dev_priv = dev->dev_private;
5678 uint32_t tmp;
5679
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005680 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5681 return;
5682
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005683 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005684 if (!(tmp & PFIT_ENABLE))
5685 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005686
Daniel Vetter06922822013-07-11 13:35:40 +02005687 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005688 if (INTEL_INFO(dev)->gen < 4) {
5689 if (crtc->pipe != PIPE_B)
5690 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005691 } else {
5692 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5693 return;
5694 }
5695
Daniel Vetter06922822013-07-11 13:35:40 +02005696 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005697 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5698 if (INTEL_INFO(dev)->gen < 5)
5699 pipe_config->gmch_pfit.lvds_border_bits =
5700 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5701}
5702
Jesse Barnesacbec812013-09-20 11:29:32 -07005703static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5704 struct intel_crtc_config *pipe_config)
5705{
5706 struct drm_device *dev = crtc->base.dev;
5707 struct drm_i915_private *dev_priv = dev->dev_private;
5708 int pipe = pipe_config->cpu_transcoder;
5709 intel_clock_t clock;
5710 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005711 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005712
5713 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005714 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005715 mutex_unlock(&dev_priv->dpio_lock);
5716
5717 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5718 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5719 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5720 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5721 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5722
Ville Syrjäläf6466282013-10-14 14:50:31 +03005723 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005724
Ville Syrjäläf6466282013-10-14 14:50:31 +03005725 /* clock.dot is the fast clock */
5726 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005727}
5728
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005729static void i9xx_get_plane_config(struct intel_crtc *crtc,
5730 struct intel_plane_config *plane_config)
5731{
5732 struct drm_device *dev = crtc->base.dev;
5733 struct drm_i915_private *dev_priv = dev->dev_private;
5734 u32 val, base, offset;
5735 int pipe = crtc->pipe, plane = crtc->plane;
5736 int fourcc, pixel_format;
5737 int aligned_height;
5738
Jesse Barnes484b41d2014-03-07 08:57:55 -08005739 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5740 if (!crtc->base.fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005741 DRM_DEBUG_KMS("failed to alloc fb\n");
5742 return;
5743 }
5744
5745 val = I915_READ(DSPCNTR(plane));
5746
5747 if (INTEL_INFO(dev)->gen >= 4)
5748 if (val & DISPPLANE_TILED)
5749 plane_config->tiled = true;
5750
5751 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5752 fourcc = intel_format_to_fourcc(pixel_format);
Jesse Barnes484b41d2014-03-07 08:57:55 -08005753 crtc->base.fb->pixel_format = fourcc;
5754 crtc->base.fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005755 drm_format_plane_cpp(fourcc, 0) * 8;
5756
5757 if (INTEL_INFO(dev)->gen >= 4) {
5758 if (plane_config->tiled)
5759 offset = I915_READ(DSPTILEOFF(plane));
5760 else
5761 offset = I915_READ(DSPLINOFF(plane));
5762 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5763 } else {
5764 base = I915_READ(DSPADDR(plane));
5765 }
5766 plane_config->base = base;
5767
5768 val = I915_READ(PIPESRC(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08005769 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
5770 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005771
5772 val = I915_READ(DSPSTRIDE(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08005773 crtc->base.fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005774
Jesse Barnes484b41d2014-03-07 08:57:55 -08005775 aligned_height = intel_align_height(dev, crtc->base.fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005776 plane_config->tiled);
5777
Jesse Barnes484b41d2014-03-07 08:57:55 -08005778 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005779 aligned_height, PAGE_SIZE);
5780
5781 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Jesse Barnes484b41d2014-03-07 08:57:55 -08005782 pipe, plane, crtc->base.fb->width,
5783 crtc->base.fb->height,
5784 crtc->base.fb->bits_per_pixel, base,
5785 crtc->base.fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005786 plane_config->size);
5787
5788}
5789
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005790static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5791 struct intel_crtc_config *pipe_config)
5792{
5793 struct drm_device *dev = crtc->base.dev;
5794 struct drm_i915_private *dev_priv = dev->dev_private;
5795 uint32_t tmp;
5796
Imre Deakb5482bd2014-03-05 16:20:55 +02005797 if (!intel_display_power_enabled(dev_priv,
5798 POWER_DOMAIN_PIPE(crtc->pipe)))
5799 return false;
5800
Daniel Vettere143a212013-07-04 12:01:15 +02005801 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005802 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005803
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005804 tmp = I915_READ(PIPECONF(crtc->pipe));
5805 if (!(tmp & PIPECONF_ENABLE))
5806 return false;
5807
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005808 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5809 switch (tmp & PIPECONF_BPC_MASK) {
5810 case PIPECONF_6BPC:
5811 pipe_config->pipe_bpp = 18;
5812 break;
5813 case PIPECONF_8BPC:
5814 pipe_config->pipe_bpp = 24;
5815 break;
5816 case PIPECONF_10BPC:
5817 pipe_config->pipe_bpp = 30;
5818 break;
5819 default:
5820 break;
5821 }
5822 }
5823
Ville Syrjälä282740f2013-09-04 18:30:03 +03005824 if (INTEL_INFO(dev)->gen < 4)
5825 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5826
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005827 intel_get_pipe_timings(crtc, pipe_config);
5828
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005829 i9xx_get_pfit_config(crtc, pipe_config);
5830
Daniel Vetter6c49f242013-06-06 12:45:25 +02005831 if (INTEL_INFO(dev)->gen >= 4) {
5832 tmp = I915_READ(DPLL_MD(crtc->pipe));
5833 pipe_config->pixel_multiplier =
5834 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5835 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005836 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005837 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5838 tmp = I915_READ(DPLL(crtc->pipe));
5839 pipe_config->pixel_multiplier =
5840 ((tmp & SDVO_MULTIPLIER_MASK)
5841 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5842 } else {
5843 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5844 * port and will be fixed up in the encoder->get_config
5845 * function. */
5846 pipe_config->pixel_multiplier = 1;
5847 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005848 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5849 if (!IS_VALLEYVIEW(dev)) {
5850 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5851 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005852 } else {
5853 /* Mask out read-only status bits. */
5854 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5855 DPLL_PORTC_READY_MASK |
5856 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005857 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005858
Jesse Barnesacbec812013-09-20 11:29:32 -07005859 if (IS_VALLEYVIEW(dev))
5860 vlv_crtc_clock_get(crtc, pipe_config);
5861 else
5862 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005863
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005864 return true;
5865}
5866
Paulo Zanonidde86e22012-12-01 12:04:25 -02005867static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005868{
5869 struct drm_i915_private *dev_priv = dev->dev_private;
5870 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005871 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005872 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005873 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005874 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005875 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005876 bool has_ck505 = false;
5877 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005878
5879 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005880 list_for_each_entry(encoder, &mode_config->encoder_list,
5881 base.head) {
5882 switch (encoder->type) {
5883 case INTEL_OUTPUT_LVDS:
5884 has_panel = true;
5885 has_lvds = true;
5886 break;
5887 case INTEL_OUTPUT_EDP:
5888 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005889 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005890 has_cpu_edp = true;
5891 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005892 }
5893 }
5894
Keith Packard99eb6a02011-09-26 14:29:12 -07005895 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005896 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005897 can_ssc = has_ck505;
5898 } else {
5899 has_ck505 = false;
5900 can_ssc = true;
5901 }
5902
Imre Deak2de69052013-05-08 13:14:04 +03005903 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5904 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005905
5906 /* Ironlake: try to setup display ref clock before DPLL
5907 * enabling. This is only under driver's control after
5908 * PCH B stepping, previous chipset stepping should be
5909 * ignoring this setting.
5910 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005911 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005912
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005913 /* As we must carefully and slowly disable/enable each source in turn,
5914 * compute the final state we want first and check if we need to
5915 * make any changes at all.
5916 */
5917 final = val;
5918 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005919 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005920 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005921 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005922 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5923
5924 final &= ~DREF_SSC_SOURCE_MASK;
5925 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5926 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005927
Keith Packard199e5d72011-09-22 12:01:57 -07005928 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005929 final |= DREF_SSC_SOURCE_ENABLE;
5930
5931 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5932 final |= DREF_SSC1_ENABLE;
5933
5934 if (has_cpu_edp) {
5935 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5936 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5937 else
5938 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5939 } else
5940 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5941 } else {
5942 final |= DREF_SSC_SOURCE_DISABLE;
5943 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5944 }
5945
5946 if (final == val)
5947 return;
5948
5949 /* Always enable nonspread source */
5950 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5951
5952 if (has_ck505)
5953 val |= DREF_NONSPREAD_CK505_ENABLE;
5954 else
5955 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5956
5957 if (has_panel) {
5958 val &= ~DREF_SSC_SOURCE_MASK;
5959 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005960
Keith Packard199e5d72011-09-22 12:01:57 -07005961 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005962 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005963 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005964 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005965 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005966 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005967
5968 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005969 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005970 POSTING_READ(PCH_DREF_CONTROL);
5971 udelay(200);
5972
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005973 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005974
5975 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005976 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005977 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005978 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005979 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005980 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005981 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005982 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005983 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005984 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005985
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005986 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005987 POSTING_READ(PCH_DREF_CONTROL);
5988 udelay(200);
5989 } else {
5990 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5991
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005992 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005993
5994 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005995 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005996
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005997 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005998 POSTING_READ(PCH_DREF_CONTROL);
5999 udelay(200);
6000
6001 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006002 val &= ~DREF_SSC_SOURCE_MASK;
6003 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006004
6005 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006006 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006007
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006008 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006009 POSTING_READ(PCH_DREF_CONTROL);
6010 udelay(200);
6011 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006012
6013 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006014}
6015
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006016static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006017{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006018 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006019
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006020 tmp = I915_READ(SOUTH_CHICKEN2);
6021 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6022 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006023
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006024 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6025 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6026 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006027
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006028 tmp = I915_READ(SOUTH_CHICKEN2);
6029 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6030 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006031
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006032 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6033 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6034 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006035}
6036
6037/* WaMPhyProgramming:hsw */
6038static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6039{
6040 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006041
6042 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6043 tmp &= ~(0xFF << 24);
6044 tmp |= (0x12 << 24);
6045 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6046
Paulo Zanonidde86e22012-12-01 12:04:25 -02006047 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6048 tmp |= (1 << 11);
6049 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6050
6051 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6052 tmp |= (1 << 11);
6053 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6054
Paulo Zanonidde86e22012-12-01 12:04:25 -02006055 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6056 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6057 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6058
6059 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6060 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6061 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6062
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006063 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6064 tmp &= ~(7 << 13);
6065 tmp |= (5 << 13);
6066 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006067
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006068 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6069 tmp &= ~(7 << 13);
6070 tmp |= (5 << 13);
6071 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006072
6073 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6074 tmp &= ~0xFF;
6075 tmp |= 0x1C;
6076 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6077
6078 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6079 tmp &= ~0xFF;
6080 tmp |= 0x1C;
6081 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6082
6083 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6084 tmp &= ~(0xFF << 16);
6085 tmp |= (0x1C << 16);
6086 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6087
6088 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6089 tmp &= ~(0xFF << 16);
6090 tmp |= (0x1C << 16);
6091 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6092
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006093 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6094 tmp |= (1 << 27);
6095 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006096
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006097 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6098 tmp |= (1 << 27);
6099 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006100
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006101 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6102 tmp &= ~(0xF << 28);
6103 tmp |= (4 << 28);
6104 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006105
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006106 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6107 tmp &= ~(0xF << 28);
6108 tmp |= (4 << 28);
6109 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006110}
6111
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006112/* Implements 3 different sequences from BSpec chapter "Display iCLK
6113 * Programming" based on the parameters passed:
6114 * - Sequence to enable CLKOUT_DP
6115 * - Sequence to enable CLKOUT_DP without spread
6116 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6117 */
6118static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6119 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006120{
6121 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006122 uint32_t reg, tmp;
6123
6124 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6125 with_spread = true;
6126 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6127 with_fdi, "LP PCH doesn't have FDI\n"))
6128 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006129
6130 mutex_lock(&dev_priv->dpio_lock);
6131
6132 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6133 tmp &= ~SBI_SSCCTL_DISABLE;
6134 tmp |= SBI_SSCCTL_PATHALT;
6135 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6136
6137 udelay(24);
6138
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006139 if (with_spread) {
6140 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6141 tmp &= ~SBI_SSCCTL_PATHALT;
6142 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006143
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006144 if (with_fdi) {
6145 lpt_reset_fdi_mphy(dev_priv);
6146 lpt_program_fdi_mphy(dev_priv);
6147 }
6148 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006149
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006150 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6151 SBI_GEN0 : SBI_DBUFF0;
6152 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6153 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6154 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006155
6156 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006157}
6158
Paulo Zanoni47701c32013-07-23 11:19:25 -03006159/* Sequence to disable CLKOUT_DP */
6160static void lpt_disable_clkout_dp(struct drm_device *dev)
6161{
6162 struct drm_i915_private *dev_priv = dev->dev_private;
6163 uint32_t reg, tmp;
6164
6165 mutex_lock(&dev_priv->dpio_lock);
6166
6167 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6168 SBI_GEN0 : SBI_DBUFF0;
6169 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6170 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6171 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6172
6173 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6174 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6175 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6176 tmp |= SBI_SSCCTL_PATHALT;
6177 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6178 udelay(32);
6179 }
6180 tmp |= SBI_SSCCTL_DISABLE;
6181 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6182 }
6183
6184 mutex_unlock(&dev_priv->dpio_lock);
6185}
6186
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006187static void lpt_init_pch_refclk(struct drm_device *dev)
6188{
6189 struct drm_mode_config *mode_config = &dev->mode_config;
6190 struct intel_encoder *encoder;
6191 bool has_vga = false;
6192
6193 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6194 switch (encoder->type) {
6195 case INTEL_OUTPUT_ANALOG:
6196 has_vga = true;
6197 break;
6198 }
6199 }
6200
Paulo Zanoni47701c32013-07-23 11:19:25 -03006201 if (has_vga)
6202 lpt_enable_clkout_dp(dev, true, true);
6203 else
6204 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006205}
6206
Paulo Zanonidde86e22012-12-01 12:04:25 -02006207/*
6208 * Initialize reference clocks when the driver loads
6209 */
6210void intel_init_pch_refclk(struct drm_device *dev)
6211{
6212 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6213 ironlake_init_pch_refclk(dev);
6214 else if (HAS_PCH_LPT(dev))
6215 lpt_init_pch_refclk(dev);
6216}
6217
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006218static int ironlake_get_refclk(struct drm_crtc *crtc)
6219{
6220 struct drm_device *dev = crtc->dev;
6221 struct drm_i915_private *dev_priv = dev->dev_private;
6222 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006223 int num_connectors = 0;
6224 bool is_lvds = false;
6225
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006226 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006227 switch (encoder->type) {
6228 case INTEL_OUTPUT_LVDS:
6229 is_lvds = true;
6230 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006231 }
6232 num_connectors++;
6233 }
6234
6235 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006236 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006237 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006238 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006239 }
6240
6241 return 120000;
6242}
6243
Daniel Vetter6ff93602013-04-19 11:24:36 +02006244static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006245{
6246 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6248 int pipe = intel_crtc->pipe;
6249 uint32_t val;
6250
Daniel Vetter78114072013-06-13 00:54:57 +02006251 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006252
Daniel Vetter965e0c42013-03-27 00:44:57 +01006253 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006254 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006255 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006256 break;
6257 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006258 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006259 break;
6260 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006261 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006262 break;
6263 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006264 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006265 break;
6266 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006267 /* Case prevented by intel_choose_pipe_bpp_dither. */
6268 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006269 }
6270
Daniel Vetterd8b32242013-04-25 17:54:44 +02006271 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006272 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6273
Daniel Vetter6ff93602013-04-19 11:24:36 +02006274 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006275 val |= PIPECONF_INTERLACED_ILK;
6276 else
6277 val |= PIPECONF_PROGRESSIVE;
6278
Daniel Vetter50f3b012013-03-27 00:44:56 +01006279 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006280 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006281
Paulo Zanonic8203562012-09-12 10:06:29 -03006282 I915_WRITE(PIPECONF(pipe), val);
6283 POSTING_READ(PIPECONF(pipe));
6284}
6285
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006286/*
6287 * Set up the pipe CSC unit.
6288 *
6289 * Currently only full range RGB to limited range RGB conversion
6290 * is supported, but eventually this should handle various
6291 * RGB<->YCbCr scenarios as well.
6292 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006293static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006294{
6295 struct drm_device *dev = crtc->dev;
6296 struct drm_i915_private *dev_priv = dev->dev_private;
6297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6298 int pipe = intel_crtc->pipe;
6299 uint16_t coeff = 0x7800; /* 1.0 */
6300
6301 /*
6302 * TODO: Check what kind of values actually come out of the pipe
6303 * with these coeff/postoff values and adjust to get the best
6304 * accuracy. Perhaps we even need to take the bpc value into
6305 * consideration.
6306 */
6307
Daniel Vetter50f3b012013-03-27 00:44:56 +01006308 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006309 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6310
6311 /*
6312 * GY/GU and RY/RU should be the other way around according
6313 * to BSpec, but reality doesn't agree. Just set them up in
6314 * a way that results in the correct picture.
6315 */
6316 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6317 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6318
6319 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6320 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6321
6322 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6323 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6324
6325 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6326 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6327 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6328
6329 if (INTEL_INFO(dev)->gen > 6) {
6330 uint16_t postoff = 0;
6331
Daniel Vetter50f3b012013-03-27 00:44:56 +01006332 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006333 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006334
6335 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6336 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6337 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6338
6339 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6340 } else {
6341 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6342
Daniel Vetter50f3b012013-03-27 00:44:56 +01006343 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006344 mode |= CSC_BLACK_SCREEN_OFFSET;
6345
6346 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6347 }
6348}
6349
Daniel Vetter6ff93602013-04-19 11:24:36 +02006350static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006351{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006352 struct drm_device *dev = crtc->dev;
6353 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006355 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006356 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006357 uint32_t val;
6358
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006359 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006360
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006361 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006362 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6363
Daniel Vetter6ff93602013-04-19 11:24:36 +02006364 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006365 val |= PIPECONF_INTERLACED_ILK;
6366 else
6367 val |= PIPECONF_PROGRESSIVE;
6368
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006369 I915_WRITE(PIPECONF(cpu_transcoder), val);
6370 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006371
6372 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6373 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006374
6375 if (IS_BROADWELL(dev)) {
6376 val = 0;
6377
6378 switch (intel_crtc->config.pipe_bpp) {
6379 case 18:
6380 val |= PIPEMISC_DITHER_6_BPC;
6381 break;
6382 case 24:
6383 val |= PIPEMISC_DITHER_8_BPC;
6384 break;
6385 case 30:
6386 val |= PIPEMISC_DITHER_10_BPC;
6387 break;
6388 case 36:
6389 val |= PIPEMISC_DITHER_12_BPC;
6390 break;
6391 default:
6392 /* Case prevented by pipe_config_set_bpp. */
6393 BUG();
6394 }
6395
6396 if (intel_crtc->config.dither)
6397 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6398
6399 I915_WRITE(PIPEMISC(pipe), val);
6400 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006401}
6402
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006403static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006404 intel_clock_t *clock,
6405 bool *has_reduced_clock,
6406 intel_clock_t *reduced_clock)
6407{
6408 struct drm_device *dev = crtc->dev;
6409 struct drm_i915_private *dev_priv = dev->dev_private;
6410 struct intel_encoder *intel_encoder;
6411 int refclk;
6412 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006413 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006414
6415 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6416 switch (intel_encoder->type) {
6417 case INTEL_OUTPUT_LVDS:
6418 is_lvds = true;
6419 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006420 }
6421 }
6422
6423 refclk = ironlake_get_refclk(crtc);
6424
6425 /*
6426 * Returns a set of divisors for the desired target clock with the given
6427 * refclk, or FALSE. The returned values represent the clock equation:
6428 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6429 */
6430 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006431 ret = dev_priv->display.find_dpll(limit, crtc,
6432 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006433 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006434 if (!ret)
6435 return false;
6436
6437 if (is_lvds && dev_priv->lvds_downclock_avail) {
6438 /*
6439 * Ensure we match the reduced clock's P to the target clock.
6440 * If the clocks don't match, we can't switch the display clock
6441 * by using the FP0/FP1. In such case we will disable the LVDS
6442 * downclock feature.
6443 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006444 *has_reduced_clock =
6445 dev_priv->display.find_dpll(limit, crtc,
6446 dev_priv->lvds_downclock,
6447 refclk, clock,
6448 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006449 }
6450
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006451 return true;
6452}
6453
Paulo Zanonid4b19312012-11-29 11:29:32 -02006454int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6455{
6456 /*
6457 * Account for spread spectrum to avoid
6458 * oversubscribing the link. Max center spread
6459 * is 2.5%; use 5% for safety's sake.
6460 */
6461 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006462 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006463}
6464
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006465static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006466{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006467 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006468}
6469
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006470static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006471 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006472 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006473{
6474 struct drm_crtc *crtc = &intel_crtc->base;
6475 struct drm_device *dev = crtc->dev;
6476 struct drm_i915_private *dev_priv = dev->dev_private;
6477 struct intel_encoder *intel_encoder;
6478 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006479 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006480 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006481
6482 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6483 switch (intel_encoder->type) {
6484 case INTEL_OUTPUT_LVDS:
6485 is_lvds = true;
6486 break;
6487 case INTEL_OUTPUT_SDVO:
6488 case INTEL_OUTPUT_HDMI:
6489 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006490 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006491 }
6492
6493 num_connectors++;
6494 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006495
Chris Wilsonc1858122010-12-03 21:35:48 +00006496 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006497 factor = 21;
6498 if (is_lvds) {
6499 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006500 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006501 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006502 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006503 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006504 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006505
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006506 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006507 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006508
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006509 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6510 *fp2 |= FP_CB_TUNE;
6511
Chris Wilson5eddb702010-09-11 13:48:45 +01006512 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006513
Eric Anholta07d6782011-03-30 13:01:08 -07006514 if (is_lvds)
6515 dpll |= DPLLB_MODE_LVDS;
6516 else
6517 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006518
Daniel Vetteref1b4602013-06-01 17:17:04 +02006519 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6520 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006521
6522 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006523 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006524 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006525 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006526
Eric Anholta07d6782011-03-30 13:01:08 -07006527 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006528 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006529 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006530 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006531
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006532 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006533 case 5:
6534 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6535 break;
6536 case 7:
6537 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6538 break;
6539 case 10:
6540 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6541 break;
6542 case 14:
6543 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6544 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006545 }
6546
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006547 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006548 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006549 else
6550 dpll |= PLL_REF_INPUT_DREFCLK;
6551
Daniel Vetter959e16d2013-06-05 13:34:21 +02006552 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006553}
6554
Jesse Barnes79e53942008-11-07 14:24:08 -08006555static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006556 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006557 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006558{
6559 struct drm_device *dev = crtc->dev;
6560 struct drm_i915_private *dev_priv = dev->dev_private;
6561 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6562 int pipe = intel_crtc->pipe;
6563 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006564 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006565 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006566 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006567 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006568 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006569 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006570 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006571 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006572
6573 for_each_encoder_on_crtc(dev, crtc, encoder) {
6574 switch (encoder->type) {
6575 case INTEL_OUTPUT_LVDS:
6576 is_lvds = true;
6577 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006578 }
6579
6580 num_connectors++;
6581 }
6582
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006583 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6584 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6585
Daniel Vetterff9a6752013-06-01 17:16:21 +02006586 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006587 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006588 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006589 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6590 return -EINVAL;
6591 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006592 /* Compat-code for transition, will disappear. */
6593 if (!intel_crtc->config.clock_set) {
6594 intel_crtc->config.dpll.n = clock.n;
6595 intel_crtc->config.dpll.m1 = clock.m1;
6596 intel_crtc->config.dpll.m2 = clock.m2;
6597 intel_crtc->config.dpll.p1 = clock.p1;
6598 intel_crtc->config.dpll.p2 = clock.p2;
6599 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006600
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006601 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006602 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006603 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006604 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006605 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006606
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006607 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006608 &fp, &reduced_clock,
6609 has_reduced_clock ? &fp2 : NULL);
6610
Daniel Vetter959e16d2013-06-05 13:34:21 +02006611 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006612 intel_crtc->config.dpll_hw_state.fp0 = fp;
6613 if (has_reduced_clock)
6614 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6615 else
6616 intel_crtc->config.dpll_hw_state.fp1 = fp;
6617
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006618 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006619 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006620 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6621 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006622 return -EINVAL;
6623 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006624 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006625 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006626
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006627 if (intel_crtc->config.has_dp_encoder)
6628 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006629
Jani Nikulad330a952014-01-21 11:24:25 +02006630 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006631 intel_crtc->lowfreq_avail = true;
6632 else
6633 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006634
Daniel Vetter8a654f32013-06-01 17:16:22 +02006635 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006636
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006637 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006638 intel_cpu_transcoder_set_m_n(intel_crtc,
6639 &intel_crtc->config.fdi_m_n);
6640 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006641
Daniel Vetter6ff93602013-04-19 11:24:36 +02006642 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006643
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006644 /* Set up the display plane register */
6645 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006646 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006647
Daniel Vetter94352cf2012-07-05 22:51:56 +02006648 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006649
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006650 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006651}
6652
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006653static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6654 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006655{
6656 struct drm_device *dev = crtc->base.dev;
6657 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006658 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006659
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006660 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6661 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6662 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6663 & ~TU_SIZE_MASK;
6664 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6665 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6666 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6667}
6668
6669static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6670 enum transcoder transcoder,
6671 struct intel_link_m_n *m_n)
6672{
6673 struct drm_device *dev = crtc->base.dev;
6674 struct drm_i915_private *dev_priv = dev->dev_private;
6675 enum pipe pipe = crtc->pipe;
6676
6677 if (INTEL_INFO(dev)->gen >= 5) {
6678 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6679 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6680 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6681 & ~TU_SIZE_MASK;
6682 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6683 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6684 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6685 } else {
6686 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6687 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6688 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6689 & ~TU_SIZE_MASK;
6690 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6691 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6692 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6693 }
6694}
6695
6696void intel_dp_get_m_n(struct intel_crtc *crtc,
6697 struct intel_crtc_config *pipe_config)
6698{
6699 if (crtc->config.has_pch_encoder)
6700 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6701 else
6702 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6703 &pipe_config->dp_m_n);
6704}
6705
Daniel Vetter72419202013-04-04 13:28:53 +02006706static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6707 struct intel_crtc_config *pipe_config)
6708{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006709 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6710 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006711}
6712
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006713static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6714 struct intel_crtc_config *pipe_config)
6715{
6716 struct drm_device *dev = crtc->base.dev;
6717 struct drm_i915_private *dev_priv = dev->dev_private;
6718 uint32_t tmp;
6719
6720 tmp = I915_READ(PF_CTL(crtc->pipe));
6721
6722 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006723 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006724 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6725 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006726
6727 /* We currently do not free assignements of panel fitters on
6728 * ivb/hsw (since we don't use the higher upscaling modes which
6729 * differentiates them) so just WARN about this case for now. */
6730 if (IS_GEN7(dev)) {
6731 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6732 PF_PIPE_SEL_IVB(crtc->pipe));
6733 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006734 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006735}
6736
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006737static void ironlake_get_plane_config(struct intel_crtc *crtc,
6738 struct intel_plane_config *plane_config)
6739{
6740 struct drm_device *dev = crtc->base.dev;
6741 struct drm_i915_private *dev_priv = dev->dev_private;
6742 u32 val, base, offset;
6743 int pipe = crtc->pipe, plane = crtc->plane;
6744 int fourcc, pixel_format;
6745 int aligned_height;
6746
Jesse Barnes484b41d2014-03-07 08:57:55 -08006747 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6748 if (!crtc->base.fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006749 DRM_DEBUG_KMS("failed to alloc fb\n");
6750 return;
6751 }
6752
6753 val = I915_READ(DSPCNTR(plane));
6754
6755 if (INTEL_INFO(dev)->gen >= 4)
6756 if (val & DISPPLANE_TILED)
6757 plane_config->tiled = true;
6758
6759 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6760 fourcc = intel_format_to_fourcc(pixel_format);
Jesse Barnes484b41d2014-03-07 08:57:55 -08006761 crtc->base.fb->pixel_format = fourcc;
6762 crtc->base.fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006763 drm_format_plane_cpp(fourcc, 0) * 8;
6764
6765 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6766 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6767 offset = I915_READ(DSPOFFSET(plane));
6768 } else {
6769 if (plane_config->tiled)
6770 offset = I915_READ(DSPTILEOFF(plane));
6771 else
6772 offset = I915_READ(DSPLINOFF(plane));
6773 }
6774 plane_config->base = base;
6775
6776 val = I915_READ(PIPESRC(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08006777 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
6778 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006779
6780 val = I915_READ(DSPSTRIDE(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08006781 crtc->base.fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006782
Jesse Barnes484b41d2014-03-07 08:57:55 -08006783 aligned_height = intel_align_height(dev, crtc->base.fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006784 plane_config->tiled);
6785
Jesse Barnes484b41d2014-03-07 08:57:55 -08006786 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006787 aligned_height, PAGE_SIZE);
6788
6789 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Jesse Barnes484b41d2014-03-07 08:57:55 -08006790 pipe, plane, crtc->base.fb->width,
6791 crtc->base.fb->height,
6792 crtc->base.fb->bits_per_pixel, base,
6793 crtc->base.fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006794 plane_config->size);
6795}
6796
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006797static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6798 struct intel_crtc_config *pipe_config)
6799{
6800 struct drm_device *dev = crtc->base.dev;
6801 struct drm_i915_private *dev_priv = dev->dev_private;
6802 uint32_t tmp;
6803
Daniel Vettere143a212013-07-04 12:01:15 +02006804 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006805 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006806
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006807 tmp = I915_READ(PIPECONF(crtc->pipe));
6808 if (!(tmp & PIPECONF_ENABLE))
6809 return false;
6810
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006811 switch (tmp & PIPECONF_BPC_MASK) {
6812 case PIPECONF_6BPC:
6813 pipe_config->pipe_bpp = 18;
6814 break;
6815 case PIPECONF_8BPC:
6816 pipe_config->pipe_bpp = 24;
6817 break;
6818 case PIPECONF_10BPC:
6819 pipe_config->pipe_bpp = 30;
6820 break;
6821 case PIPECONF_12BPC:
6822 pipe_config->pipe_bpp = 36;
6823 break;
6824 default:
6825 break;
6826 }
6827
Daniel Vetterab9412b2013-05-03 11:49:46 +02006828 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006829 struct intel_shared_dpll *pll;
6830
Daniel Vetter88adfff2013-03-28 10:42:01 +01006831 pipe_config->has_pch_encoder = true;
6832
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006833 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6834 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6835 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006836
6837 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006838
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006839 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006840 pipe_config->shared_dpll =
6841 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006842 } else {
6843 tmp = I915_READ(PCH_DPLL_SEL);
6844 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6845 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6846 else
6847 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6848 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006849
6850 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6851
6852 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6853 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006854
6855 tmp = pipe_config->dpll_hw_state.dpll;
6856 pipe_config->pixel_multiplier =
6857 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6858 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006859
6860 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006861 } else {
6862 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006863 }
6864
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006865 intel_get_pipe_timings(crtc, pipe_config);
6866
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006867 ironlake_get_pfit_config(crtc, pipe_config);
6868
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006869 return true;
6870}
6871
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006872static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6873{
6874 struct drm_device *dev = dev_priv->dev;
6875 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6876 struct intel_crtc *crtc;
6877 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006878 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006879
6880 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006881 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006882 pipe_name(crtc->pipe));
6883
6884 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6885 WARN(plls->spll_refcount, "SPLL enabled\n");
6886 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6887 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6888 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6889 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6890 "CPU PWM1 enabled\n");
6891 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6892 "CPU PWM2 enabled\n");
6893 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6894 "PCH PWM1 enabled\n");
6895 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6896 "Utility pin enabled\n");
6897 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6898
6899 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6900 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006901 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006902 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6903 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006904 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006905 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6906 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6907}
6908
6909/*
6910 * This function implements pieces of two sequences from BSpec:
6911 * - Sequence for display software to disable LCPLL
6912 * - Sequence for display software to allow package C8+
6913 * The steps implemented here are just the steps that actually touch the LCPLL
6914 * register. Callers should take care of disabling all the display engine
6915 * functions, doing the mode unset, fixing interrupts, etc.
6916 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006917static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6918 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006919{
6920 uint32_t val;
6921
6922 assert_can_disable_lcpll(dev_priv);
6923
6924 val = I915_READ(LCPLL_CTL);
6925
6926 if (switch_to_fclk) {
6927 val |= LCPLL_CD_SOURCE_FCLK;
6928 I915_WRITE(LCPLL_CTL, val);
6929
6930 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6931 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6932 DRM_ERROR("Switching to FCLK failed\n");
6933
6934 val = I915_READ(LCPLL_CTL);
6935 }
6936
6937 val |= LCPLL_PLL_DISABLE;
6938 I915_WRITE(LCPLL_CTL, val);
6939 POSTING_READ(LCPLL_CTL);
6940
6941 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6942 DRM_ERROR("LCPLL still locked\n");
6943
6944 val = I915_READ(D_COMP);
6945 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006946 mutex_lock(&dev_priv->rps.hw_lock);
6947 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6948 DRM_ERROR("Failed to disable D_COMP\n");
6949 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006950 POSTING_READ(D_COMP);
6951 ndelay(100);
6952
6953 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6954 DRM_ERROR("D_COMP RCOMP still in progress\n");
6955
6956 if (allow_power_down) {
6957 val = I915_READ(LCPLL_CTL);
6958 val |= LCPLL_POWER_DOWN_ALLOW;
6959 I915_WRITE(LCPLL_CTL, val);
6960 POSTING_READ(LCPLL_CTL);
6961 }
6962}
6963
6964/*
6965 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6966 * source.
6967 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006968static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006969{
6970 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006971 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006972
6973 val = I915_READ(LCPLL_CTL);
6974
6975 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6976 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6977 return;
6978
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006979 /*
6980 * Make sure we're not on PC8 state before disabling PC8, otherwise
6981 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6982 *
6983 * The other problem is that hsw_restore_lcpll() is called as part of
6984 * the runtime PM resume sequence, so we can't just call
6985 * gen6_gt_force_wake_get() because that function calls
6986 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6987 * while we are on the resume sequence. So to solve this problem we have
6988 * to call special forcewake code that doesn't touch runtime PM and
6989 * doesn't enable the forcewake delayed work.
6990 */
6991 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6992 if (dev_priv->uncore.forcewake_count++ == 0)
6993 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6994 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006995
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006996 if (val & LCPLL_POWER_DOWN_ALLOW) {
6997 val &= ~LCPLL_POWER_DOWN_ALLOW;
6998 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006999 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007000 }
7001
7002 val = I915_READ(D_COMP);
7003 val |= D_COMP_COMP_FORCE;
7004 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03007005 mutex_lock(&dev_priv->rps.hw_lock);
7006 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
7007 DRM_ERROR("Failed to enable D_COMP\n");
7008 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007009 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007010
7011 val = I915_READ(LCPLL_CTL);
7012 val &= ~LCPLL_PLL_DISABLE;
7013 I915_WRITE(LCPLL_CTL, val);
7014
7015 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7016 DRM_ERROR("LCPLL not locked yet\n");
7017
7018 if (val & LCPLL_CD_SOURCE_FCLK) {
7019 val = I915_READ(LCPLL_CTL);
7020 val &= ~LCPLL_CD_SOURCE_FCLK;
7021 I915_WRITE(LCPLL_CTL, val);
7022
7023 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7024 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7025 DRM_ERROR("Switching back to LCPLL failed\n");
7026 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007027
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007028 /* See the big comment above. */
7029 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7030 if (--dev_priv->uncore.forcewake_count == 0)
7031 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7032 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007033}
7034
Paulo Zanoni765dab62014-03-07 20:08:18 -03007035/*
7036 * Package states C8 and deeper are really deep PC states that can only be
7037 * reached when all the devices on the system allow it, so even if the graphics
7038 * device allows PC8+, it doesn't mean the system will actually get to these
7039 * states. Our driver only allows PC8+ when going into runtime PM.
7040 *
7041 * The requirements for PC8+ are that all the outputs are disabled, the power
7042 * well is disabled and most interrupts are disabled, and these are also
7043 * requirements for runtime PM. When these conditions are met, we manually do
7044 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7045 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7046 * hang the machine.
7047 *
7048 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7049 * the state of some registers, so when we come back from PC8+ we need to
7050 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7051 * need to take care of the registers kept by RC6. Notice that this happens even
7052 * if we don't put the device in PCI D3 state (which is what currently happens
7053 * because of the runtime PM support).
7054 *
7055 * For more, read "Display Sequences for Package C8" on the hardware
7056 * documentation.
7057 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007058void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007059{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007060 struct drm_device *dev = dev_priv->dev;
7061 uint32_t val;
7062
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007063 WARN_ON(!HAS_PC8(dev));
7064
Paulo Zanonic67a4702013-08-19 13:18:09 -03007065 DRM_DEBUG_KMS("Enabling package C8+\n");
7066
Paulo Zanonic67a4702013-08-19 13:18:09 -03007067 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7068 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7069 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7070 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7071 }
7072
7073 lpt_disable_clkout_dp(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007074 hsw_runtime_pm_disable_interrupts(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007075 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanonib4d2a9a2014-03-07 20:08:04 -03007076}
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02007077
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007078void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007079{
7080 struct drm_device *dev = dev_priv->dev;
7081 uint32_t val;
7082
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007083 WARN_ON(!HAS_PC8(dev));
7084
Paulo Zanonic67a4702013-08-19 13:18:09 -03007085 DRM_DEBUG_KMS("Disabling package C8+\n");
7086
7087 hsw_restore_lcpll(dev_priv);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007088 hsw_runtime_pm_restore_interrupts(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007089 lpt_init_pch_refclk(dev);
7090
7091 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7092 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7093 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7094 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7095 }
7096
7097 intel_prepare_ddi(dev);
7098 i915_gem_init_swizzling(dev);
7099 mutex_lock(&dev_priv->rps.hw_lock);
7100 gen6_update_ring_freq(dev);
7101 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007102}
7103
Imre Deak4f074122013-10-16 17:25:51 +03007104static void haswell_modeset_global_resources(struct drm_device *dev)
7105{
Paulo Zanonida723562013-12-19 11:54:51 -02007106 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007107}
7108
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007109static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007110 int x, int y,
7111 struct drm_framebuffer *fb)
7112{
7113 struct drm_device *dev = crtc->dev;
7114 struct drm_i915_private *dev_priv = dev->dev_private;
7115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007116 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007117 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007118
Paulo Zanoni566b7342013-11-25 15:27:08 -02007119 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007120 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007121 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007122
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007123 if (intel_crtc->config.has_dp_encoder)
7124 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007125
7126 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007127
Daniel Vetter8a654f32013-06-01 17:16:22 +02007128 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007129
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007130 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007131 intel_cpu_transcoder_set_m_n(intel_crtc,
7132 &intel_crtc->config.fdi_m_n);
7133 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007134
Daniel Vetter6ff93602013-04-19 11:24:36 +02007135 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007136
Daniel Vetter50f3b012013-03-27 00:44:56 +01007137 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007138
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007139 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007140 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007141 POSTING_READ(DSPCNTR(plane));
7142
7143 ret = intel_pipe_set_base(crtc, x, y, fb);
7144
Jesse Barnes79e53942008-11-07 14:24:08 -08007145 return ret;
7146}
7147
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007148static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7149 struct intel_crtc_config *pipe_config)
7150{
7151 struct drm_device *dev = crtc->base.dev;
7152 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007153 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007154 uint32_t tmp;
7155
Imre Deakb5482bd2014-03-05 16:20:55 +02007156 if (!intel_display_power_enabled(dev_priv,
7157 POWER_DOMAIN_PIPE(crtc->pipe)))
7158 return false;
7159
Daniel Vettere143a212013-07-04 12:01:15 +02007160 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007161 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7162
Daniel Vettereccb1402013-05-22 00:50:22 +02007163 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7164 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7165 enum pipe trans_edp_pipe;
7166 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7167 default:
7168 WARN(1, "unknown pipe linked to edp transcoder\n");
7169 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7170 case TRANS_DDI_EDP_INPUT_A_ON:
7171 trans_edp_pipe = PIPE_A;
7172 break;
7173 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7174 trans_edp_pipe = PIPE_B;
7175 break;
7176 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7177 trans_edp_pipe = PIPE_C;
7178 break;
7179 }
7180
7181 if (trans_edp_pipe == crtc->pipe)
7182 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7183 }
7184
Imre Deakda7e29b2014-02-18 00:02:02 +02007185 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007186 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007187 return false;
7188
Daniel Vettereccb1402013-05-22 00:50:22 +02007189 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007190 if (!(tmp & PIPECONF_ENABLE))
7191 return false;
7192
Daniel Vetter88adfff2013-03-28 10:42:01 +01007193 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007194 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007195 * DDI E. So just check whether this pipe is wired to DDI E and whether
7196 * the PCH transcoder is on.
7197 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007198 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007199 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007200 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007201 pipe_config->has_pch_encoder = true;
7202
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007203 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7204 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7205 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007206
7207 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007208 }
7209
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007210 intel_get_pipe_timings(crtc, pipe_config);
7211
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007212 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007213 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007214 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007215
Jesse Barnese59150d2014-01-07 13:30:45 -08007216 if (IS_HASWELL(dev))
7217 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7218 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007219
Daniel Vetter6c49f242013-06-06 12:45:25 +02007220 pipe_config->pixel_multiplier = 1;
7221
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007222 return true;
7223}
7224
Eric Anholtf564048e2011-03-30 13:01:02 -07007225static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007226 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007227 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007228{
7229 struct drm_device *dev = crtc->dev;
7230 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007231 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007233 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007234 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007235 int ret;
7236
Eric Anholt0b701d22011-03-30 13:01:03 -07007237 drm_vblank_pre_modeset(dev, pipe);
7238
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007239 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7240
Jesse Barnes79e53942008-11-07 14:24:08 -08007241 drm_vblank_post_modeset(dev, pipe);
7242
Daniel Vetter9256aa12012-10-31 19:26:13 +01007243 if (ret != 0)
7244 return ret;
7245
7246 for_each_encoder_on_crtc(dev, crtc, encoder) {
7247 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7248 encoder->base.base.id,
7249 drm_get_encoder_name(&encoder->base),
7250 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007251 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007252 }
7253
7254 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007255}
7256
Jani Nikula1a915102013-10-16 12:34:48 +03007257static struct {
7258 int clock;
7259 u32 config;
7260} hdmi_audio_clock[] = {
7261 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7262 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7263 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7264 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7265 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7266 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7267 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7268 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7269 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7270 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7271};
7272
7273/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7274static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7275{
7276 int i;
7277
7278 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7279 if (mode->clock == hdmi_audio_clock[i].clock)
7280 break;
7281 }
7282
7283 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7284 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7285 i = 1;
7286 }
7287
7288 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7289 hdmi_audio_clock[i].clock,
7290 hdmi_audio_clock[i].config);
7291
7292 return hdmi_audio_clock[i].config;
7293}
7294
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007295static bool intel_eld_uptodate(struct drm_connector *connector,
7296 int reg_eldv, uint32_t bits_eldv,
7297 int reg_elda, uint32_t bits_elda,
7298 int reg_edid)
7299{
7300 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7301 uint8_t *eld = connector->eld;
7302 uint32_t i;
7303
7304 i = I915_READ(reg_eldv);
7305 i &= bits_eldv;
7306
7307 if (!eld[0])
7308 return !i;
7309
7310 if (!i)
7311 return false;
7312
7313 i = I915_READ(reg_elda);
7314 i &= ~bits_elda;
7315 I915_WRITE(reg_elda, i);
7316
7317 for (i = 0; i < eld[2]; i++)
7318 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7319 return false;
7320
7321 return true;
7322}
7323
Wu Fengguange0dac652011-09-05 14:25:34 +08007324static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007325 struct drm_crtc *crtc,
7326 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007327{
7328 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7329 uint8_t *eld = connector->eld;
7330 uint32_t eldv;
7331 uint32_t len;
7332 uint32_t i;
7333
7334 i = I915_READ(G4X_AUD_VID_DID);
7335
7336 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7337 eldv = G4X_ELDV_DEVCL_DEVBLC;
7338 else
7339 eldv = G4X_ELDV_DEVCTG;
7340
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007341 if (intel_eld_uptodate(connector,
7342 G4X_AUD_CNTL_ST, eldv,
7343 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7344 G4X_HDMIW_HDMIEDID))
7345 return;
7346
Wu Fengguange0dac652011-09-05 14:25:34 +08007347 i = I915_READ(G4X_AUD_CNTL_ST);
7348 i &= ~(eldv | G4X_ELD_ADDR);
7349 len = (i >> 9) & 0x1f; /* ELD buffer size */
7350 I915_WRITE(G4X_AUD_CNTL_ST, i);
7351
7352 if (!eld[0])
7353 return;
7354
7355 len = min_t(uint8_t, eld[2], len);
7356 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7357 for (i = 0; i < len; i++)
7358 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7359
7360 i = I915_READ(G4X_AUD_CNTL_ST);
7361 i |= eldv;
7362 I915_WRITE(G4X_AUD_CNTL_ST, i);
7363}
7364
Wang Xingchao83358c852012-08-16 22:43:37 +08007365static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007366 struct drm_crtc *crtc,
7367 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007368{
7369 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7370 uint8_t *eld = connector->eld;
7371 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007373 uint32_t eldv;
7374 uint32_t i;
7375 int len;
7376 int pipe = to_intel_crtc(crtc)->pipe;
7377 int tmp;
7378
7379 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7380 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7381 int aud_config = HSW_AUD_CFG(pipe);
7382 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7383
7384
7385 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7386
7387 /* Audio output enable */
7388 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7389 tmp = I915_READ(aud_cntrl_st2);
7390 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7391 I915_WRITE(aud_cntrl_st2, tmp);
7392
7393 /* Wait for 1 vertical blank */
7394 intel_wait_for_vblank(dev, pipe);
7395
7396 /* Set ELD valid state */
7397 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007398 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007399 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7400 I915_WRITE(aud_cntrl_st2, tmp);
7401 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007402 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007403
7404 /* Enable HDMI mode */
7405 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007406 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007407 /* clear N_programing_enable and N_value_index */
7408 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7409 I915_WRITE(aud_config, tmp);
7410
7411 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7412
7413 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007414 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007415
7416 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7417 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7418 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7419 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007420 } else {
7421 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7422 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007423
7424 if (intel_eld_uptodate(connector,
7425 aud_cntrl_st2, eldv,
7426 aud_cntl_st, IBX_ELD_ADDRESS,
7427 hdmiw_hdmiedid))
7428 return;
7429
7430 i = I915_READ(aud_cntrl_st2);
7431 i &= ~eldv;
7432 I915_WRITE(aud_cntrl_st2, i);
7433
7434 if (!eld[0])
7435 return;
7436
7437 i = I915_READ(aud_cntl_st);
7438 i &= ~IBX_ELD_ADDRESS;
7439 I915_WRITE(aud_cntl_st, i);
7440 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7441 DRM_DEBUG_DRIVER("port num:%d\n", i);
7442
7443 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7444 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7445 for (i = 0; i < len; i++)
7446 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7447
7448 i = I915_READ(aud_cntrl_st2);
7449 i |= eldv;
7450 I915_WRITE(aud_cntrl_st2, i);
7451
7452}
7453
Wu Fengguange0dac652011-09-05 14:25:34 +08007454static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007455 struct drm_crtc *crtc,
7456 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007457{
7458 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7459 uint8_t *eld = connector->eld;
7460 uint32_t eldv;
7461 uint32_t i;
7462 int len;
7463 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007464 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007465 int aud_cntl_st;
7466 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007467 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007468
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007469 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007470 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7471 aud_config = IBX_AUD_CFG(pipe);
7472 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007473 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007474 } else if (IS_VALLEYVIEW(connector->dev)) {
7475 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7476 aud_config = VLV_AUD_CFG(pipe);
7477 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7478 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007479 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007480 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7481 aud_config = CPT_AUD_CFG(pipe);
7482 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007483 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007484 }
7485
Wang Xingchao9b138a82012-08-09 16:52:18 +08007486 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007487
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007488 if (IS_VALLEYVIEW(connector->dev)) {
7489 struct intel_encoder *intel_encoder;
7490 struct intel_digital_port *intel_dig_port;
7491
7492 intel_encoder = intel_attached_encoder(connector);
7493 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7494 i = intel_dig_port->port;
7495 } else {
7496 i = I915_READ(aud_cntl_st);
7497 i = (i >> 29) & DIP_PORT_SEL_MASK;
7498 /* DIP_Port_Select, 0x1 = PortB */
7499 }
7500
Wu Fengguange0dac652011-09-05 14:25:34 +08007501 if (!i) {
7502 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7503 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007504 eldv = IBX_ELD_VALIDB;
7505 eldv |= IBX_ELD_VALIDB << 4;
7506 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007507 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007508 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007509 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007510 }
7511
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007512 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7513 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7514 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007515 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007516 } else {
7517 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7518 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007519
7520 if (intel_eld_uptodate(connector,
7521 aud_cntrl_st2, eldv,
7522 aud_cntl_st, IBX_ELD_ADDRESS,
7523 hdmiw_hdmiedid))
7524 return;
7525
Wu Fengguange0dac652011-09-05 14:25:34 +08007526 i = I915_READ(aud_cntrl_st2);
7527 i &= ~eldv;
7528 I915_WRITE(aud_cntrl_st2, i);
7529
7530 if (!eld[0])
7531 return;
7532
Wu Fengguange0dac652011-09-05 14:25:34 +08007533 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007534 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007535 I915_WRITE(aud_cntl_st, i);
7536
7537 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7538 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7539 for (i = 0; i < len; i++)
7540 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7541
7542 i = I915_READ(aud_cntrl_st2);
7543 i |= eldv;
7544 I915_WRITE(aud_cntrl_st2, i);
7545}
7546
7547void intel_write_eld(struct drm_encoder *encoder,
7548 struct drm_display_mode *mode)
7549{
7550 struct drm_crtc *crtc = encoder->crtc;
7551 struct drm_connector *connector;
7552 struct drm_device *dev = encoder->dev;
7553 struct drm_i915_private *dev_priv = dev->dev_private;
7554
7555 connector = drm_select_eld(encoder, mode);
7556 if (!connector)
7557 return;
7558
7559 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7560 connector->base.id,
7561 drm_get_connector_name(connector),
7562 connector->encoder->base.id,
7563 drm_get_encoder_name(connector->encoder));
7564
7565 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7566
7567 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007568 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007569}
7570
Chris Wilson560b85b2010-08-07 11:01:38 +01007571static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7572{
7573 struct drm_device *dev = crtc->dev;
7574 struct drm_i915_private *dev_priv = dev->dev_private;
7575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7576 bool visible = base != 0;
7577 u32 cntl;
7578
7579 if (intel_crtc->cursor_visible == visible)
7580 return;
7581
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007582 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007583 if (visible) {
7584 /* On these chipsets we can only modify the base whilst
7585 * the cursor is disabled.
7586 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007587 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007588
7589 cntl &= ~(CURSOR_FORMAT_MASK);
7590 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7591 cntl |= CURSOR_ENABLE |
7592 CURSOR_GAMMA_ENABLE |
7593 CURSOR_FORMAT_ARGB;
7594 } else
7595 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007596 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007597
7598 intel_crtc->cursor_visible = visible;
7599}
7600
7601static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7602{
7603 struct drm_device *dev = crtc->dev;
7604 struct drm_i915_private *dev_priv = dev->dev_private;
7605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7606 int pipe = intel_crtc->pipe;
7607 bool visible = base != 0;
7608
7609 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307610 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007611 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007612 if (base) {
7613 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307614 cntl |= MCURSOR_GAMMA_ENABLE;
7615
7616 switch (width) {
7617 case 64:
7618 cntl |= CURSOR_MODE_64_ARGB_AX;
7619 break;
7620 case 128:
7621 cntl |= CURSOR_MODE_128_ARGB_AX;
7622 break;
7623 case 256:
7624 cntl |= CURSOR_MODE_256_ARGB_AX;
7625 break;
7626 default:
7627 WARN_ON(1);
7628 return;
7629 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007630 cntl |= pipe << 28; /* Connect to correct pipe */
7631 } else {
7632 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7633 cntl |= CURSOR_MODE_DISABLE;
7634 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007635 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007636
7637 intel_crtc->cursor_visible = visible;
7638 }
7639 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007640 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007641 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007642 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007643}
7644
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007645static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7646{
7647 struct drm_device *dev = crtc->dev;
7648 struct drm_i915_private *dev_priv = dev->dev_private;
7649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7650 int pipe = intel_crtc->pipe;
7651 bool visible = base != 0;
7652
7653 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307654 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007655 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7656 if (base) {
7657 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307658 cntl |= MCURSOR_GAMMA_ENABLE;
7659 switch (width) {
7660 case 64:
7661 cntl |= CURSOR_MODE_64_ARGB_AX;
7662 break;
7663 case 128:
7664 cntl |= CURSOR_MODE_128_ARGB_AX;
7665 break;
7666 case 256:
7667 cntl |= CURSOR_MODE_256_ARGB_AX;
7668 break;
7669 default:
7670 WARN_ON(1);
7671 return;
7672 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007673 } else {
7674 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7675 cntl |= CURSOR_MODE_DISABLE;
7676 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007677 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007678 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007679 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7680 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007681 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7682
7683 intel_crtc->cursor_visible = visible;
7684 }
7685 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007686 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007687 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007688 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007689}
7690
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007691/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007692static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7693 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007694{
7695 struct drm_device *dev = crtc->dev;
7696 struct drm_i915_private *dev_priv = dev->dev_private;
7697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7698 int pipe = intel_crtc->pipe;
7699 int x = intel_crtc->cursor_x;
7700 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007701 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007702 bool visible;
7703
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007704 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007705 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007706
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007707 if (x >= intel_crtc->config.pipe_src_w)
7708 base = 0;
7709
7710 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007711 base = 0;
7712
7713 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007714 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007715 base = 0;
7716
7717 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7718 x = -x;
7719 }
7720 pos |= x << CURSOR_X_SHIFT;
7721
7722 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007723 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007724 base = 0;
7725
7726 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7727 y = -y;
7728 }
7729 pos |= y << CURSOR_Y_SHIFT;
7730
7731 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007732 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007733 return;
7734
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007735 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007736 I915_WRITE(CURPOS_IVB(pipe), pos);
7737 ivb_update_cursor(crtc, base);
7738 } else {
7739 I915_WRITE(CURPOS(pipe), pos);
7740 if (IS_845G(dev) || IS_I865G(dev))
7741 i845_update_cursor(crtc, base);
7742 else
7743 i9xx_update_cursor(crtc, base);
7744 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007745}
7746
Jesse Barnes79e53942008-11-07 14:24:08 -08007747static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007748 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007749 uint32_t handle,
7750 uint32_t width, uint32_t height)
7751{
7752 struct drm_device *dev = crtc->dev;
7753 struct drm_i915_private *dev_priv = dev->dev_private;
7754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007755 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007756 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007757 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007758 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007759
Jesse Barnes79e53942008-11-07 14:24:08 -08007760 /* if we want to turn off the cursor ignore width and height */
7761 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007762 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007763 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007764 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007765 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007766 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007767 }
7768
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307769 /* Check for which cursor types we support */
7770 if (!((width == 64 && height == 64) ||
7771 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7772 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7773 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007774 return -EINVAL;
7775 }
7776
Chris Wilson05394f32010-11-08 19:18:58 +00007777 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007778 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007779 return -ENOENT;
7780
Chris Wilson05394f32010-11-08 19:18:58 +00007781 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007782 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007783 ret = -ENOMEM;
7784 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007785 }
7786
Dave Airlie71acb5e2008-12-30 20:31:46 +10007787 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007788 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007789 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007790 unsigned alignment;
7791
Chris Wilsond9e86c02010-11-10 16:40:20 +00007792 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007793 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007794 ret = -EINVAL;
7795 goto fail_locked;
7796 }
7797
Chris Wilson693db182013-03-05 14:52:39 +00007798 /* Note that the w/a also requires 2 PTE of padding following
7799 * the bo. We currently fill all unused PTE with the shadow
7800 * page and so we should always have valid PTE following the
7801 * cursor preventing the VT-d warning.
7802 */
7803 alignment = 0;
7804 if (need_vtd_wa(dev))
7805 alignment = 64*1024;
7806
7807 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007808 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007809 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007810 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007811 }
7812
Chris Wilsond9e86c02010-11-10 16:40:20 +00007813 ret = i915_gem_object_put_fence(obj);
7814 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007815 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007816 goto fail_unpin;
7817 }
7818
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007819 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007820 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007821 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007822 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007823 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7824 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007825 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007826 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007827 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007828 }
Chris Wilson05394f32010-11-08 19:18:58 +00007829 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007830 }
7831
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007832 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007833 I915_WRITE(CURSIZE, (height << 12) | width);
7834
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007835 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007836 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007837 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007838 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007839 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7840 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007841 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007842 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007843 }
Jesse Barnes80824002009-09-10 15:28:06 -07007844
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007845 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007846
Chris Wilson64f962e2014-03-26 12:38:15 +00007847 old_width = intel_crtc->cursor_width;
7848
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007849 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007850 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007851 intel_crtc->cursor_width = width;
7852 intel_crtc->cursor_height = height;
7853
Chris Wilson64f962e2014-03-26 12:38:15 +00007854 if (intel_crtc->active) {
7855 if (old_width != width)
7856 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007857 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00007858 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007859
Jesse Barnes79e53942008-11-07 14:24:08 -08007860 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007861fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007862 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007863fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007864 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007865fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007866 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007867 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007868}
7869
7870static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7871{
Jesse Barnes79e53942008-11-07 14:24:08 -08007872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007873
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007874 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7875 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007876
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007877 if (intel_crtc->active)
7878 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007879
7880 return 0;
7881}
7882
Jesse Barnes79e53942008-11-07 14:24:08 -08007883static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007884 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007885{
James Simmons72034252010-08-03 01:33:19 +01007886 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007888
James Simmons72034252010-08-03 01:33:19 +01007889 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007890 intel_crtc->lut_r[i] = red[i] >> 8;
7891 intel_crtc->lut_g[i] = green[i] >> 8;
7892 intel_crtc->lut_b[i] = blue[i] >> 8;
7893 }
7894
7895 intel_crtc_load_lut(crtc);
7896}
7897
Jesse Barnes79e53942008-11-07 14:24:08 -08007898/* VESA 640x480x72Hz mode to set on the pipe */
7899static struct drm_display_mode load_detect_mode = {
7900 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7901 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7902};
7903
Daniel Vettera8bb6812014-02-10 18:00:39 +01007904struct drm_framebuffer *
7905__intel_framebuffer_create(struct drm_device *dev,
7906 struct drm_mode_fb_cmd2 *mode_cmd,
7907 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007908{
7909 struct intel_framebuffer *intel_fb;
7910 int ret;
7911
7912 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7913 if (!intel_fb) {
7914 drm_gem_object_unreference_unlocked(&obj->base);
7915 return ERR_PTR(-ENOMEM);
7916 }
7917
7918 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007919 if (ret)
7920 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007921
7922 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007923err:
7924 drm_gem_object_unreference_unlocked(&obj->base);
7925 kfree(intel_fb);
7926
7927 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007928}
7929
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007930static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007931intel_framebuffer_create(struct drm_device *dev,
7932 struct drm_mode_fb_cmd2 *mode_cmd,
7933 struct drm_i915_gem_object *obj)
7934{
7935 struct drm_framebuffer *fb;
7936 int ret;
7937
7938 ret = i915_mutex_lock_interruptible(dev);
7939 if (ret)
7940 return ERR_PTR(ret);
7941 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7942 mutex_unlock(&dev->struct_mutex);
7943
7944 return fb;
7945}
7946
Chris Wilsond2dff872011-04-19 08:36:26 +01007947static u32
7948intel_framebuffer_pitch_for_width(int width, int bpp)
7949{
7950 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7951 return ALIGN(pitch, 64);
7952}
7953
7954static u32
7955intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7956{
7957 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7958 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7959}
7960
7961static struct drm_framebuffer *
7962intel_framebuffer_create_for_mode(struct drm_device *dev,
7963 struct drm_display_mode *mode,
7964 int depth, int bpp)
7965{
7966 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007967 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007968
7969 obj = i915_gem_alloc_object(dev,
7970 intel_framebuffer_size_for_mode(mode, bpp));
7971 if (obj == NULL)
7972 return ERR_PTR(-ENOMEM);
7973
7974 mode_cmd.width = mode->hdisplay;
7975 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007976 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7977 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007978 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007979
7980 return intel_framebuffer_create(dev, &mode_cmd, obj);
7981}
7982
7983static struct drm_framebuffer *
7984mode_fits_in_fbdev(struct drm_device *dev,
7985 struct drm_display_mode *mode)
7986{
Daniel Vetter4520f532013-10-09 09:18:51 +02007987#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007988 struct drm_i915_private *dev_priv = dev->dev_private;
7989 struct drm_i915_gem_object *obj;
7990 struct drm_framebuffer *fb;
7991
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007992 if (!dev_priv->fbdev)
7993 return NULL;
7994
7995 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007996 return NULL;
7997
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007998 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007999 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008000
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008001 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008002 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8003 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008004 return NULL;
8005
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008006 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008007 return NULL;
8008
8009 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008010#else
8011 return NULL;
8012#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008013}
8014
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008015bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008016 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008017 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008018{
8019 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008020 struct intel_encoder *intel_encoder =
8021 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008022 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008023 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008024 struct drm_crtc *crtc = NULL;
8025 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008026 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008027 int i = -1;
8028
Chris Wilsond2dff872011-04-19 08:36:26 +01008029 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8030 connector->base.id, drm_get_connector_name(connector),
8031 encoder->base.id, drm_get_encoder_name(encoder));
8032
Jesse Barnes79e53942008-11-07 14:24:08 -08008033 /*
8034 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008035 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008036 * - if the connector already has an assigned crtc, use it (but make
8037 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008038 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008039 * - try to find the first unused crtc that can drive this connector,
8040 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008041 */
8042
8043 /* See if we already have a CRTC for this connector */
8044 if (encoder->crtc) {
8045 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008046
Daniel Vetter7b240562012-12-12 00:35:33 +01008047 mutex_lock(&crtc->mutex);
8048
Daniel Vetter24218aa2012-08-12 19:27:11 +02008049 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008050 old->load_detect_temp = false;
8051
8052 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008053 if (connector->dpms != DRM_MODE_DPMS_ON)
8054 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008055
Chris Wilson71731882011-04-19 23:10:58 +01008056 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008057 }
8058
8059 /* Find an unused one (if possible) */
8060 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8061 i++;
8062 if (!(encoder->possible_crtcs & (1 << i)))
8063 continue;
8064 if (!possible_crtc->enabled) {
8065 crtc = possible_crtc;
8066 break;
8067 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008068 }
8069
8070 /*
8071 * If we didn't find an unused CRTC, don't use any.
8072 */
8073 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008074 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8075 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008076 }
8077
Daniel Vetter7b240562012-12-12 00:35:33 +01008078 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008079 intel_encoder->new_crtc = to_intel_crtc(crtc);
8080 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008081
8082 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008083 intel_crtc->new_enabled = true;
8084 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008085 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008086 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008087 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008088
Chris Wilson64927112011-04-20 07:25:26 +01008089 if (!mode)
8090 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008091
Chris Wilsond2dff872011-04-19 08:36:26 +01008092 /* We need a framebuffer large enough to accommodate all accesses
8093 * that the plane may generate whilst we perform load detection.
8094 * We can not rely on the fbcon either being present (we get called
8095 * during its initialisation to detect all boot displays, or it may
8096 * not even exist) or that it is large enough to satisfy the
8097 * requested mode.
8098 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008099 fb = mode_fits_in_fbdev(dev, mode);
8100 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008101 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008102 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8103 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008104 } else
8105 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008106 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008107 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008108 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008109 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008110
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008111 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008112 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008113 if (old->release_fb)
8114 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008115 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008116 }
Chris Wilson71731882011-04-19 23:10:58 +01008117
Jesse Barnes79e53942008-11-07 14:24:08 -08008118 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008119 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008120 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008121
8122 fail:
8123 intel_crtc->new_enabled = crtc->enabled;
8124 if (intel_crtc->new_enabled)
8125 intel_crtc->new_config = &intel_crtc->config;
8126 else
8127 intel_crtc->new_config = NULL;
8128 mutex_unlock(&crtc->mutex);
8129 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008130}
8131
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008132void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008133 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008134{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008135 struct intel_encoder *intel_encoder =
8136 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008137 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008138 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008140
Chris Wilsond2dff872011-04-19 08:36:26 +01008141 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8142 connector->base.id, drm_get_connector_name(connector),
8143 encoder->base.id, drm_get_encoder_name(encoder));
8144
Chris Wilson8261b192011-04-19 23:18:09 +01008145 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008146 to_intel_connector(connector)->new_encoder = NULL;
8147 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008148 intel_crtc->new_enabled = false;
8149 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008150 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008151
Daniel Vetter36206362012-12-10 20:42:17 +01008152 if (old->release_fb) {
8153 drm_framebuffer_unregister_private(old->release_fb);
8154 drm_framebuffer_unreference(old->release_fb);
8155 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008156
Daniel Vetter67c96402013-01-23 16:25:09 +00008157 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008158 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008159 }
8160
Eric Anholtc751ce42010-03-25 11:48:48 -07008161 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008162 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8163 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008164
8165 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008166}
8167
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008168static int i9xx_pll_refclk(struct drm_device *dev,
8169 const struct intel_crtc_config *pipe_config)
8170{
8171 struct drm_i915_private *dev_priv = dev->dev_private;
8172 u32 dpll = pipe_config->dpll_hw_state.dpll;
8173
8174 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008175 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008176 else if (HAS_PCH_SPLIT(dev))
8177 return 120000;
8178 else if (!IS_GEN2(dev))
8179 return 96000;
8180 else
8181 return 48000;
8182}
8183
Jesse Barnes79e53942008-11-07 14:24:08 -08008184/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008185static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8186 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008187{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008188 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008189 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008190 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008191 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008192 u32 fp;
8193 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008194 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008195
8196 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008197 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008198 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008199 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008200
8201 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008202 if (IS_PINEVIEW(dev)) {
8203 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8204 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008205 } else {
8206 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8207 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8208 }
8209
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008210 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008211 if (IS_PINEVIEW(dev))
8212 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8213 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008214 else
8215 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008216 DPLL_FPA01_P1_POST_DIV_SHIFT);
8217
8218 switch (dpll & DPLL_MODE_MASK) {
8219 case DPLLB_MODE_DAC_SERIAL:
8220 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8221 5 : 10;
8222 break;
8223 case DPLLB_MODE_LVDS:
8224 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8225 7 : 14;
8226 break;
8227 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008228 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008229 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008230 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008231 }
8232
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008233 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008234 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008235 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008236 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008237 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008238 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008239 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008240
8241 if (is_lvds) {
8242 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8243 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008244
8245 if (lvds & LVDS_CLKB_POWER_UP)
8246 clock.p2 = 7;
8247 else
8248 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008249 } else {
8250 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8251 clock.p1 = 2;
8252 else {
8253 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8254 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8255 }
8256 if (dpll & PLL_P2_DIVIDE_BY_4)
8257 clock.p2 = 4;
8258 else
8259 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008260 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008261
8262 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008263 }
8264
Ville Syrjälä18442d02013-09-13 16:00:08 +03008265 /*
8266 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008267 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008268 * encoder's get_config() function.
8269 */
8270 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008271}
8272
Ville Syrjälä6878da02013-09-13 15:59:11 +03008273int intel_dotclock_calculate(int link_freq,
8274 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008275{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008276 /*
8277 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008278 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008279 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008280 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008281 *
8282 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008283 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008284 */
8285
Ville Syrjälä6878da02013-09-13 15:59:11 +03008286 if (!m_n->link_n)
8287 return 0;
8288
8289 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8290}
8291
Ville Syrjälä18442d02013-09-13 16:00:08 +03008292static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8293 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008294{
8295 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008296
8297 /* read out port_clock from the DPLL */
8298 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008299
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008300 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008301 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008302 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008303 * agree once we know their relationship in the encoder's
8304 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008305 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008306 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008307 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8308 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008309}
8310
8311/** Returns the currently programmed mode of the given pipe. */
8312struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8313 struct drm_crtc *crtc)
8314{
Jesse Barnes548f2452011-02-17 10:40:53 -08008315 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008317 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008318 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008319 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008320 int htot = I915_READ(HTOTAL(cpu_transcoder));
8321 int hsync = I915_READ(HSYNC(cpu_transcoder));
8322 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8323 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008324 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008325
8326 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8327 if (!mode)
8328 return NULL;
8329
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008330 /*
8331 * Construct a pipe_config sufficient for getting the clock info
8332 * back out of crtc_clock_get.
8333 *
8334 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8335 * to use a real value here instead.
8336 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008337 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008338 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008339 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8340 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8341 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008342 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8343
Ville Syrjälä773ae032013-09-23 17:48:20 +03008344 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008345 mode->hdisplay = (htot & 0xffff) + 1;
8346 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8347 mode->hsync_start = (hsync & 0xffff) + 1;
8348 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8349 mode->vdisplay = (vtot & 0xffff) + 1;
8350 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8351 mode->vsync_start = (vsync & 0xffff) + 1;
8352 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8353
8354 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008355
8356 return mode;
8357}
8358
Daniel Vetter3dec0092010-08-20 21:40:52 +02008359static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008360{
8361 struct drm_device *dev = crtc->dev;
8362 drm_i915_private_t *dev_priv = dev->dev_private;
8363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8364 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008365 int dpll_reg = DPLL(pipe);
8366 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008367
Eric Anholtbad720f2009-10-22 16:11:14 -07008368 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008369 return;
8370
8371 if (!dev_priv->lvds_downclock_avail)
8372 return;
8373
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008374 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008375 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008376 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008377
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008378 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008379
8380 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8381 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008382 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008383
Jesse Barnes652c3932009-08-17 13:31:43 -07008384 dpll = I915_READ(dpll_reg);
8385 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008386 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008387 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008388}
8389
8390static void intel_decrease_pllclock(struct drm_crtc *crtc)
8391{
8392 struct drm_device *dev = crtc->dev;
8393 drm_i915_private_t *dev_priv = dev->dev_private;
8394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008395
Eric Anholtbad720f2009-10-22 16:11:14 -07008396 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008397 return;
8398
8399 if (!dev_priv->lvds_downclock_avail)
8400 return;
8401
8402 /*
8403 * Since this is called by a timer, we should never get here in
8404 * the manual case.
8405 */
8406 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008407 int pipe = intel_crtc->pipe;
8408 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008409 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008410
Zhao Yakui44d98a62009-10-09 11:39:40 +08008411 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008412
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008413 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008414
Chris Wilson074b5e12012-05-02 12:07:06 +01008415 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008416 dpll |= DISPLAY_RATE_SELECT_FPA1;
8417 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008418 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008419 dpll = I915_READ(dpll_reg);
8420 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008421 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008422 }
8423
8424}
8425
Chris Wilsonf047e392012-07-21 12:31:41 +01008426void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008427{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008428 struct drm_i915_private *dev_priv = dev->dev_private;
8429
Chris Wilsonf62a0072014-02-21 17:55:39 +00008430 if (dev_priv->mm.busy)
8431 return;
8432
Paulo Zanoni43694d62014-03-07 20:08:08 -03008433 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008434 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008435 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008436}
8437
8438void intel_mark_idle(struct drm_device *dev)
8439{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008440 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008441 struct drm_crtc *crtc;
8442
Chris Wilsonf62a0072014-02-21 17:55:39 +00008443 if (!dev_priv->mm.busy)
8444 return;
8445
8446 dev_priv->mm.busy = false;
8447
Jani Nikulad330a952014-01-21 11:24:25 +02008448 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008449 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008450
8451 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8452 if (!crtc->fb)
8453 continue;
8454
8455 intel_decrease_pllclock(crtc);
8456 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008457
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008458 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008459 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008460
8461out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008462 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008463}
8464
Chris Wilsonc65355b2013-06-06 16:53:41 -03008465void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8466 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008467{
8468 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008469 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008470
Jani Nikulad330a952014-01-21 11:24:25 +02008471 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008472 return;
8473
Jesse Barnes652c3932009-08-17 13:31:43 -07008474 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008475 if (!crtc->fb)
8476 continue;
8477
Chris Wilsonc65355b2013-06-06 16:53:41 -03008478 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8479 continue;
8480
8481 intel_increase_pllclock(crtc);
8482 if (ring && intel_fbc_enabled(dev))
8483 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008484 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008485}
8486
Jesse Barnes79e53942008-11-07 14:24:08 -08008487static void intel_crtc_destroy(struct drm_crtc *crtc)
8488{
8489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008490 struct drm_device *dev = crtc->dev;
8491 struct intel_unpin_work *work;
8492 unsigned long flags;
8493
8494 spin_lock_irqsave(&dev->event_lock, flags);
8495 work = intel_crtc->unpin_work;
8496 intel_crtc->unpin_work = NULL;
8497 spin_unlock_irqrestore(&dev->event_lock, flags);
8498
8499 if (work) {
8500 cancel_work_sync(&work->work);
8501 kfree(work);
8502 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008503
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008504 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8505
Jesse Barnes79e53942008-11-07 14:24:08 -08008506 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008507
Jesse Barnes79e53942008-11-07 14:24:08 -08008508 kfree(intel_crtc);
8509}
8510
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008511static void intel_unpin_work_fn(struct work_struct *__work)
8512{
8513 struct intel_unpin_work *work =
8514 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008515 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008516
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008517 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008518 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008519 drm_gem_object_unreference(&work->pending_flip_obj->base);
8520 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008521
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008522 intel_update_fbc(dev);
8523 mutex_unlock(&dev->struct_mutex);
8524
8525 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8526 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8527
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008528 kfree(work);
8529}
8530
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008531static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008532 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008533{
8534 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8536 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008537 unsigned long flags;
8538
8539 /* Ignore early vblank irqs */
8540 if (intel_crtc == NULL)
8541 return;
8542
8543 spin_lock_irqsave(&dev->event_lock, flags);
8544 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008545
8546 /* Ensure we don't miss a work->pending update ... */
8547 smp_rmb();
8548
8549 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008550 spin_unlock_irqrestore(&dev->event_lock, flags);
8551 return;
8552 }
8553
Chris Wilsone7d841c2012-12-03 11:36:30 +00008554 /* and that the unpin work is consistent wrt ->pending. */
8555 smp_rmb();
8556
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008557 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008558
Rob Clark45a066e2012-10-08 14:50:40 -05008559 if (work->event)
8560 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008561
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008562 drm_vblank_put(dev, intel_crtc->pipe);
8563
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008564 spin_unlock_irqrestore(&dev->event_lock, flags);
8565
Daniel Vetter2c10d572012-12-20 21:24:07 +01008566 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008567
8568 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008569
8570 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008571}
8572
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008573void intel_finish_page_flip(struct drm_device *dev, int pipe)
8574{
8575 drm_i915_private_t *dev_priv = dev->dev_private;
8576 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8577
Mario Kleiner49b14a52010-12-09 07:00:07 +01008578 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008579}
8580
8581void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8582{
8583 drm_i915_private_t *dev_priv = dev->dev_private;
8584 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8585
Mario Kleiner49b14a52010-12-09 07:00:07 +01008586 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008587}
8588
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008589void intel_prepare_page_flip(struct drm_device *dev, int plane)
8590{
8591 drm_i915_private_t *dev_priv = dev->dev_private;
8592 struct intel_crtc *intel_crtc =
8593 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8594 unsigned long flags;
8595
Chris Wilsone7d841c2012-12-03 11:36:30 +00008596 /* NB: An MMIO update of the plane base pointer will also
8597 * generate a page-flip completion irq, i.e. every modeset
8598 * is also accompanied by a spurious intel_prepare_page_flip().
8599 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008600 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008601 if (intel_crtc->unpin_work)
8602 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008603 spin_unlock_irqrestore(&dev->event_lock, flags);
8604}
8605
Chris Wilsone7d841c2012-12-03 11:36:30 +00008606inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8607{
8608 /* Ensure that the work item is consistent when activating it ... */
8609 smp_wmb();
8610 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8611 /* and that it is marked active as soon as the irq could fire. */
8612 smp_wmb();
8613}
8614
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008615static int intel_gen2_queue_flip(struct drm_device *dev,
8616 struct drm_crtc *crtc,
8617 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008618 struct drm_i915_gem_object *obj,
8619 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008620{
8621 struct drm_i915_private *dev_priv = dev->dev_private;
8622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008623 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008624 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008625 int ret;
8626
Daniel Vetter6d90c952012-04-26 23:28:05 +02008627 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008628 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008629 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008630
Daniel Vetter6d90c952012-04-26 23:28:05 +02008631 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008632 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008633 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008634
8635 /* Can't queue multiple flips, so wait for the previous
8636 * one to finish before executing the next.
8637 */
8638 if (intel_crtc->plane)
8639 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8640 else
8641 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008642 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8643 intel_ring_emit(ring, MI_NOOP);
8644 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8645 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8646 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008647 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008648 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008649
8650 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008651 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008652 return 0;
8653
8654err_unpin:
8655 intel_unpin_fb_obj(obj);
8656err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008657 return ret;
8658}
8659
8660static int intel_gen3_queue_flip(struct drm_device *dev,
8661 struct drm_crtc *crtc,
8662 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008663 struct drm_i915_gem_object *obj,
8664 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008665{
8666 struct drm_i915_private *dev_priv = dev->dev_private;
8667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008668 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008669 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008670 int ret;
8671
Daniel Vetter6d90c952012-04-26 23:28:05 +02008672 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008673 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008674 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008675
Daniel Vetter6d90c952012-04-26 23:28:05 +02008676 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008677 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008678 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008679
8680 if (intel_crtc->plane)
8681 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8682 else
8683 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008684 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8685 intel_ring_emit(ring, MI_NOOP);
8686 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8687 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8688 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008689 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008690 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008691
Chris Wilsone7d841c2012-12-03 11:36:30 +00008692 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008693 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008694 return 0;
8695
8696err_unpin:
8697 intel_unpin_fb_obj(obj);
8698err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008699 return ret;
8700}
8701
8702static int intel_gen4_queue_flip(struct drm_device *dev,
8703 struct drm_crtc *crtc,
8704 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008705 struct drm_i915_gem_object *obj,
8706 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008707{
8708 struct drm_i915_private *dev_priv = dev->dev_private;
8709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8710 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008711 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008712 int ret;
8713
Daniel Vetter6d90c952012-04-26 23:28:05 +02008714 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008715 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008716 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008717
Daniel Vetter6d90c952012-04-26 23:28:05 +02008718 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008719 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008720 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008721
8722 /* i965+ uses the linear or tiled offsets from the
8723 * Display Registers (which do not change across a page-flip)
8724 * so we need only reprogram the base address.
8725 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008726 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8727 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8728 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008729 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008730 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008731 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008732
8733 /* XXX Enabling the panel-fitter across page-flip is so far
8734 * untested on non-native modes, so ignore it for now.
8735 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8736 */
8737 pf = 0;
8738 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008739 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008740
8741 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008742 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008743 return 0;
8744
8745err_unpin:
8746 intel_unpin_fb_obj(obj);
8747err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008748 return ret;
8749}
8750
8751static int intel_gen6_queue_flip(struct drm_device *dev,
8752 struct drm_crtc *crtc,
8753 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008754 struct drm_i915_gem_object *obj,
8755 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008756{
8757 struct drm_i915_private *dev_priv = dev->dev_private;
8758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008759 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008760 uint32_t pf, pipesrc;
8761 int ret;
8762
Daniel Vetter6d90c952012-04-26 23:28:05 +02008763 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008764 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008765 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008766
Daniel Vetter6d90c952012-04-26 23:28:05 +02008767 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008768 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008769 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008770
Daniel Vetter6d90c952012-04-26 23:28:05 +02008771 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8772 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8773 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008774 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008775
Chris Wilson99d9acd2012-04-17 20:37:00 +01008776 /* Contrary to the suggestions in the documentation,
8777 * "Enable Panel Fitter" does not seem to be required when page
8778 * flipping with a non-native mode, and worse causes a normal
8779 * modeset to fail.
8780 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8781 */
8782 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008783 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008784 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008785
8786 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008787 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008788 return 0;
8789
8790err_unpin:
8791 intel_unpin_fb_obj(obj);
8792err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008793 return ret;
8794}
8795
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008796static int intel_gen7_queue_flip(struct drm_device *dev,
8797 struct drm_crtc *crtc,
8798 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008799 struct drm_i915_gem_object *obj,
8800 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008801{
8802 struct drm_i915_private *dev_priv = dev->dev_private;
8803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008804 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008805 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008806 int len, ret;
8807
8808 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008809 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008810 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008811
8812 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8813 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008814 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008815
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008816 switch(intel_crtc->plane) {
8817 case PLANE_A:
8818 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8819 break;
8820 case PLANE_B:
8821 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8822 break;
8823 case PLANE_C:
8824 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8825 break;
8826 default:
8827 WARN_ONCE(1, "unknown plane in flip command\n");
8828 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008829 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008830 }
8831
Chris Wilsonffe74d72013-08-26 20:58:12 +01008832 len = 4;
8833 if (ring->id == RCS)
8834 len += 6;
8835
Ville Syrjäläf66fab82014-02-11 19:52:06 +02008836 /*
8837 * BSpec MI_DISPLAY_FLIP for IVB:
8838 * "The full packet must be contained within the same cache line."
8839 *
8840 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8841 * cacheline, if we ever start emitting more commands before
8842 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8843 * then do the cacheline alignment, and finally emit the
8844 * MI_DISPLAY_FLIP.
8845 */
8846 ret = intel_ring_cacheline_align(ring);
8847 if (ret)
8848 goto err_unpin;
8849
Chris Wilsonffe74d72013-08-26 20:58:12 +01008850 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008851 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008852 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008853
Chris Wilsonffe74d72013-08-26 20:58:12 +01008854 /* Unmask the flip-done completion message. Note that the bspec says that
8855 * we should do this for both the BCS and RCS, and that we must not unmask
8856 * more than one flip event at any time (or ensure that one flip message
8857 * can be sent by waiting for flip-done prior to queueing new flips).
8858 * Experimentation says that BCS works despite DERRMR masking all
8859 * flip-done completion events and that unmasking all planes at once
8860 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8861 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8862 */
8863 if (ring->id == RCS) {
8864 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8865 intel_ring_emit(ring, DERRMR);
8866 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8867 DERRMR_PIPEB_PRI_FLIP_DONE |
8868 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008869 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8870 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008871 intel_ring_emit(ring, DERRMR);
8872 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8873 }
8874
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008875 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008876 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008877 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008878 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008879
8880 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008881 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008882 return 0;
8883
8884err_unpin:
8885 intel_unpin_fb_obj(obj);
8886err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008887 return ret;
8888}
8889
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008890static int intel_default_queue_flip(struct drm_device *dev,
8891 struct drm_crtc *crtc,
8892 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008893 struct drm_i915_gem_object *obj,
8894 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008895{
8896 return -ENODEV;
8897}
8898
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008899static int intel_crtc_page_flip(struct drm_crtc *crtc,
8900 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008901 struct drm_pending_vblank_event *event,
8902 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008903{
8904 struct drm_device *dev = crtc->dev;
8905 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008906 struct drm_framebuffer *old_fb = crtc->fb;
8907 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8909 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008910 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008911 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008912
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008913 /* Can't change pixel format via MI display flips. */
8914 if (fb->pixel_format != crtc->fb->pixel_format)
8915 return -EINVAL;
8916
8917 /*
8918 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8919 * Note that pitch changes could also affect these register.
8920 */
8921 if (INTEL_INFO(dev)->gen > 3 &&
8922 (fb->offsets[0] != crtc->fb->offsets[0] ||
8923 fb->pitches[0] != crtc->fb->pitches[0]))
8924 return -EINVAL;
8925
Chris Wilsonf900db42014-02-20 09:26:13 +00008926 if (i915_terminally_wedged(&dev_priv->gpu_error))
8927 goto out_hang;
8928
Daniel Vetterb14c5672013-09-19 12:18:32 +02008929 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008930 if (work == NULL)
8931 return -ENOMEM;
8932
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008933 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008934 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008935 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008936 INIT_WORK(&work->work, intel_unpin_work_fn);
8937
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008938 ret = drm_vblank_get(dev, intel_crtc->pipe);
8939 if (ret)
8940 goto free_work;
8941
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008942 /* We borrow the event spin lock for protecting unpin_work */
8943 spin_lock_irqsave(&dev->event_lock, flags);
8944 if (intel_crtc->unpin_work) {
8945 spin_unlock_irqrestore(&dev->event_lock, flags);
8946 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008947 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008948
8949 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008950 return -EBUSY;
8951 }
8952 intel_crtc->unpin_work = work;
8953 spin_unlock_irqrestore(&dev->event_lock, flags);
8954
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008955 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8956 flush_workqueue(dev_priv->wq);
8957
Chris Wilson79158102012-05-23 11:13:58 +01008958 ret = i915_mutex_lock_interruptible(dev);
8959 if (ret)
8960 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008961
Jesse Barnes75dfca82010-02-10 15:09:44 -08008962 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008963 drm_gem_object_reference(&work->old_fb_obj->base);
8964 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008965
8966 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008967
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008968 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008969
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008970 work->enable_stall_check = true;
8971
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008972 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008973 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008974
Keith Packarded8d1972013-07-22 18:49:58 -07008975 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008976 if (ret)
8977 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008978
Chris Wilson7782de32011-07-08 12:22:41 +01008979 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008980 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008981 mutex_unlock(&dev->struct_mutex);
8982
Jesse Barnese5510fa2010-07-01 16:48:37 -07008983 trace_i915_flip_request(intel_crtc->plane, obj);
8984
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008985 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008986
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008987cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008988 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008989 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008990 drm_gem_object_unreference(&work->old_fb_obj->base);
8991 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008992 mutex_unlock(&dev->struct_mutex);
8993
Chris Wilson79158102012-05-23 11:13:58 +01008994cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008995 spin_lock_irqsave(&dev->event_lock, flags);
8996 intel_crtc->unpin_work = NULL;
8997 spin_unlock_irqrestore(&dev->event_lock, flags);
8998
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008999 drm_vblank_put(dev, intel_crtc->pipe);
9000free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009001 kfree(work);
9002
Chris Wilsonf900db42014-02-20 09:26:13 +00009003 if (ret == -EIO) {
9004out_hang:
9005 intel_crtc_wait_for_pending_flips(crtc);
9006 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9007 if (ret == 0 && event)
9008 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9009 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009010 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009011}
9012
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009013static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009014 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9015 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009016};
9017
Daniel Vetter9a935852012-07-05 22:34:27 +02009018/**
9019 * intel_modeset_update_staged_output_state
9020 *
9021 * Updates the staged output configuration state, e.g. after we've read out the
9022 * current hw state.
9023 */
9024static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9025{
Ville Syrjälä76688512014-01-10 11:28:06 +02009026 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009027 struct intel_encoder *encoder;
9028 struct intel_connector *connector;
9029
9030 list_for_each_entry(connector, &dev->mode_config.connector_list,
9031 base.head) {
9032 connector->new_encoder =
9033 to_intel_encoder(connector->base.encoder);
9034 }
9035
9036 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9037 base.head) {
9038 encoder->new_crtc =
9039 to_intel_crtc(encoder->base.crtc);
9040 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009041
9042 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9043 base.head) {
9044 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009045
9046 if (crtc->new_enabled)
9047 crtc->new_config = &crtc->config;
9048 else
9049 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009050 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009051}
9052
9053/**
9054 * intel_modeset_commit_output_state
9055 *
9056 * This function copies the stage display pipe configuration to the real one.
9057 */
9058static void intel_modeset_commit_output_state(struct drm_device *dev)
9059{
Ville Syrjälä76688512014-01-10 11:28:06 +02009060 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009061 struct intel_encoder *encoder;
9062 struct intel_connector *connector;
9063
9064 list_for_each_entry(connector, &dev->mode_config.connector_list,
9065 base.head) {
9066 connector->base.encoder = &connector->new_encoder->base;
9067 }
9068
9069 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9070 base.head) {
9071 encoder->base.crtc = &encoder->new_crtc->base;
9072 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009073
9074 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9075 base.head) {
9076 crtc->base.enabled = crtc->new_enabled;
9077 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009078}
9079
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009080static void
9081connected_sink_compute_bpp(struct intel_connector * connector,
9082 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009083{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009084 int bpp = pipe_config->pipe_bpp;
9085
9086 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9087 connector->base.base.id,
9088 drm_get_connector_name(&connector->base));
9089
9090 /* Don't use an invalid EDID bpc value */
9091 if (connector->base.display_info.bpc &&
9092 connector->base.display_info.bpc * 3 < bpp) {
9093 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9094 bpp, connector->base.display_info.bpc*3);
9095 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9096 }
9097
9098 /* Clamp bpp to 8 on screens without EDID 1.4 */
9099 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9100 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9101 bpp);
9102 pipe_config->pipe_bpp = 24;
9103 }
9104}
9105
9106static int
9107compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9108 struct drm_framebuffer *fb,
9109 struct intel_crtc_config *pipe_config)
9110{
9111 struct drm_device *dev = crtc->base.dev;
9112 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009113 int bpp;
9114
Daniel Vetterd42264b2013-03-28 16:38:08 +01009115 switch (fb->pixel_format) {
9116 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009117 bpp = 8*3; /* since we go through a colormap */
9118 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009119 case DRM_FORMAT_XRGB1555:
9120 case DRM_FORMAT_ARGB1555:
9121 /* checked in intel_framebuffer_init already */
9122 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9123 return -EINVAL;
9124 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009125 bpp = 6*3; /* min is 18bpp */
9126 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009127 case DRM_FORMAT_XBGR8888:
9128 case DRM_FORMAT_ABGR8888:
9129 /* checked in intel_framebuffer_init already */
9130 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9131 return -EINVAL;
9132 case DRM_FORMAT_XRGB8888:
9133 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009134 bpp = 8*3;
9135 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009136 case DRM_FORMAT_XRGB2101010:
9137 case DRM_FORMAT_ARGB2101010:
9138 case DRM_FORMAT_XBGR2101010:
9139 case DRM_FORMAT_ABGR2101010:
9140 /* checked in intel_framebuffer_init already */
9141 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009142 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009143 bpp = 10*3;
9144 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009145 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009146 default:
9147 DRM_DEBUG_KMS("unsupported depth\n");
9148 return -EINVAL;
9149 }
9150
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009151 pipe_config->pipe_bpp = bpp;
9152
9153 /* Clamp display bpp to EDID value */
9154 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009155 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009156 if (!connector->new_encoder ||
9157 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009158 continue;
9159
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009160 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009161 }
9162
9163 return bpp;
9164}
9165
Daniel Vetter644db712013-09-19 14:53:58 +02009166static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9167{
9168 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9169 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009170 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009171 mode->crtc_hdisplay, mode->crtc_hsync_start,
9172 mode->crtc_hsync_end, mode->crtc_htotal,
9173 mode->crtc_vdisplay, mode->crtc_vsync_start,
9174 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9175}
9176
Daniel Vetterc0b03412013-05-28 12:05:54 +02009177static void intel_dump_pipe_config(struct intel_crtc *crtc,
9178 struct intel_crtc_config *pipe_config,
9179 const char *context)
9180{
9181 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9182 context, pipe_name(crtc->pipe));
9183
9184 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9185 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9186 pipe_config->pipe_bpp, pipe_config->dither);
9187 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9188 pipe_config->has_pch_encoder,
9189 pipe_config->fdi_lanes,
9190 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9191 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9192 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009193 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9194 pipe_config->has_dp_encoder,
9195 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9196 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9197 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009198 DRM_DEBUG_KMS("requested mode:\n");
9199 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9200 DRM_DEBUG_KMS("adjusted mode:\n");
9201 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009202 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009203 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009204 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9205 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009206 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9207 pipe_config->gmch_pfit.control,
9208 pipe_config->gmch_pfit.pgm_ratios,
9209 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009210 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009211 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009212 pipe_config->pch_pfit.size,
9213 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009214 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009215 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009216}
9217
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009218static bool encoders_cloneable(const struct intel_encoder *a,
9219 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009220{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009221 /* masks could be asymmetric, so check both ways */
9222 return a == b || (a->cloneable & (1 << b->type) &&
9223 b->cloneable & (1 << a->type));
9224}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009225
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009226static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9227 struct intel_encoder *encoder)
9228{
9229 struct drm_device *dev = crtc->base.dev;
9230 struct intel_encoder *source_encoder;
9231
9232 list_for_each_entry(source_encoder,
9233 &dev->mode_config.encoder_list, base.head) {
9234 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009235 continue;
9236
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009237 if (!encoders_cloneable(encoder, source_encoder))
9238 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009239 }
9240
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009241 return true;
9242}
9243
9244static bool check_encoder_cloning(struct intel_crtc *crtc)
9245{
9246 struct drm_device *dev = crtc->base.dev;
9247 struct intel_encoder *encoder;
9248
9249 list_for_each_entry(encoder,
9250 &dev->mode_config.encoder_list, base.head) {
9251 if (encoder->new_crtc != crtc)
9252 continue;
9253
9254 if (!check_single_encoder_cloning(crtc, encoder))
9255 return false;
9256 }
9257
9258 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009259}
9260
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009261static struct intel_crtc_config *
9262intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009263 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009264 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009265{
9266 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009267 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009268 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009269 int plane_bpp, ret = -EINVAL;
9270 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009271
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009272 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009273 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9274 return ERR_PTR(-EINVAL);
9275 }
9276
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009277 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9278 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009279 return ERR_PTR(-ENOMEM);
9280
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009281 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9282 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009283
Daniel Vettere143a212013-07-04 12:01:15 +02009284 pipe_config->cpu_transcoder =
9285 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009286 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009287
Imre Deak2960bc92013-07-30 13:36:32 +03009288 /*
9289 * Sanitize sync polarity flags based on requested ones. If neither
9290 * positive or negative polarity is requested, treat this as meaning
9291 * negative polarity.
9292 */
9293 if (!(pipe_config->adjusted_mode.flags &
9294 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9295 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9296
9297 if (!(pipe_config->adjusted_mode.flags &
9298 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9299 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9300
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009301 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9302 * plane pixel format and any sink constraints into account. Returns the
9303 * source plane bpp so that dithering can be selected on mismatches
9304 * after encoders and crtc also have had their say. */
9305 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9306 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009307 if (plane_bpp < 0)
9308 goto fail;
9309
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009310 /*
9311 * Determine the real pipe dimensions. Note that stereo modes can
9312 * increase the actual pipe size due to the frame doubling and
9313 * insertion of additional space for blanks between the frame. This
9314 * is stored in the crtc timings. We use the requested mode to do this
9315 * computation to clearly distinguish it from the adjusted mode, which
9316 * can be changed by the connectors in the below retry loop.
9317 */
9318 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9319 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9320 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9321
Daniel Vettere29c22c2013-02-21 00:00:16 +01009322encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009323 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009324 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009325 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009326
Daniel Vetter135c81b2013-07-21 21:37:09 +02009327 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009328 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009329
Daniel Vetter7758a112012-07-08 19:40:39 +02009330 /* Pass our mode to the connectors and the CRTC to give them a chance to
9331 * adjust it according to limitations or connector properties, and also
9332 * a chance to reject the mode entirely.
9333 */
9334 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9335 base.head) {
9336
9337 if (&encoder->new_crtc->base != crtc)
9338 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009339
Daniel Vetterefea6e82013-07-21 21:36:59 +02009340 if (!(encoder->compute_config(encoder, pipe_config))) {
9341 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009342 goto fail;
9343 }
9344 }
9345
Daniel Vetterff9a6752013-06-01 17:16:21 +02009346 /* Set default port clock if not overwritten by the encoder. Needs to be
9347 * done afterwards in case the encoder adjusts the mode. */
9348 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009349 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9350 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009351
Daniel Vettera43f6e02013-06-07 23:10:32 +02009352 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009353 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009354 DRM_DEBUG_KMS("CRTC fixup failed\n");
9355 goto fail;
9356 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009357
9358 if (ret == RETRY) {
9359 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9360 ret = -EINVAL;
9361 goto fail;
9362 }
9363
9364 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9365 retry = false;
9366 goto encoder_retry;
9367 }
9368
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009369 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9370 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9371 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9372
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009373 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009374fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009375 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009376 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009377}
9378
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009379/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9380 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9381static void
9382intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9383 unsigned *prepare_pipes, unsigned *disable_pipes)
9384{
9385 struct intel_crtc *intel_crtc;
9386 struct drm_device *dev = crtc->dev;
9387 struct intel_encoder *encoder;
9388 struct intel_connector *connector;
9389 struct drm_crtc *tmp_crtc;
9390
9391 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9392
9393 /* Check which crtcs have changed outputs connected to them, these need
9394 * to be part of the prepare_pipes mask. We don't (yet) support global
9395 * modeset across multiple crtcs, so modeset_pipes will only have one
9396 * bit set at most. */
9397 list_for_each_entry(connector, &dev->mode_config.connector_list,
9398 base.head) {
9399 if (connector->base.encoder == &connector->new_encoder->base)
9400 continue;
9401
9402 if (connector->base.encoder) {
9403 tmp_crtc = connector->base.encoder->crtc;
9404
9405 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9406 }
9407
9408 if (connector->new_encoder)
9409 *prepare_pipes |=
9410 1 << connector->new_encoder->new_crtc->pipe;
9411 }
9412
9413 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9414 base.head) {
9415 if (encoder->base.crtc == &encoder->new_crtc->base)
9416 continue;
9417
9418 if (encoder->base.crtc) {
9419 tmp_crtc = encoder->base.crtc;
9420
9421 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9422 }
9423
9424 if (encoder->new_crtc)
9425 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9426 }
9427
Ville Syrjälä76688512014-01-10 11:28:06 +02009428 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009429 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9430 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009431 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009432 continue;
9433
Ville Syrjälä76688512014-01-10 11:28:06 +02009434 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009435 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009436 else
9437 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009438 }
9439
9440
9441 /* set_mode is also used to update properties on life display pipes. */
9442 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009443 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009444 *prepare_pipes |= 1 << intel_crtc->pipe;
9445
Daniel Vetterb6c51642013-04-12 18:48:43 +02009446 /*
9447 * For simplicity do a full modeset on any pipe where the output routing
9448 * changed. We could be more clever, but that would require us to be
9449 * more careful with calling the relevant encoder->mode_set functions.
9450 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009451 if (*prepare_pipes)
9452 *modeset_pipes = *prepare_pipes;
9453
9454 /* ... and mask these out. */
9455 *modeset_pipes &= ~(*disable_pipes);
9456 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009457
9458 /*
9459 * HACK: We don't (yet) fully support global modesets. intel_set_config
9460 * obies this rule, but the modeset restore mode of
9461 * intel_modeset_setup_hw_state does not.
9462 */
9463 *modeset_pipes &= 1 << intel_crtc->pipe;
9464 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009465
9466 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9467 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009468}
9469
Daniel Vetterea9d7582012-07-10 10:42:52 +02009470static bool intel_crtc_in_use(struct drm_crtc *crtc)
9471{
9472 struct drm_encoder *encoder;
9473 struct drm_device *dev = crtc->dev;
9474
9475 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9476 if (encoder->crtc == crtc)
9477 return true;
9478
9479 return false;
9480}
9481
9482static void
9483intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9484{
9485 struct intel_encoder *intel_encoder;
9486 struct intel_crtc *intel_crtc;
9487 struct drm_connector *connector;
9488
9489 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9490 base.head) {
9491 if (!intel_encoder->base.crtc)
9492 continue;
9493
9494 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9495
9496 if (prepare_pipes & (1 << intel_crtc->pipe))
9497 intel_encoder->connectors_active = false;
9498 }
9499
9500 intel_modeset_commit_output_state(dev);
9501
Ville Syrjälä76688512014-01-10 11:28:06 +02009502 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009503 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9504 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009505 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009506 WARN_ON(intel_crtc->new_config &&
9507 intel_crtc->new_config != &intel_crtc->config);
9508 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009509 }
9510
9511 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9512 if (!connector->encoder || !connector->encoder->crtc)
9513 continue;
9514
9515 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9516
9517 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009518 struct drm_property *dpms_property =
9519 dev->mode_config.dpms_property;
9520
Daniel Vetterea9d7582012-07-10 10:42:52 +02009521 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009522 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009523 dpms_property,
9524 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009525
9526 intel_encoder = to_intel_encoder(connector->encoder);
9527 intel_encoder->connectors_active = true;
9528 }
9529 }
9530
9531}
9532
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009533static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009534{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009535 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009536
9537 if (clock1 == clock2)
9538 return true;
9539
9540 if (!clock1 || !clock2)
9541 return false;
9542
9543 diff = abs(clock1 - clock2);
9544
9545 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9546 return true;
9547
9548 return false;
9549}
9550
Daniel Vetter25c5b262012-07-08 22:08:04 +02009551#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9552 list_for_each_entry((intel_crtc), \
9553 &(dev)->mode_config.crtc_list, \
9554 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009555 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009556
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009557static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009558intel_pipe_config_compare(struct drm_device *dev,
9559 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009560 struct intel_crtc_config *pipe_config)
9561{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009562#define PIPE_CONF_CHECK_X(name) \
9563 if (current_config->name != pipe_config->name) { \
9564 DRM_ERROR("mismatch in " #name " " \
9565 "(expected 0x%08x, found 0x%08x)\n", \
9566 current_config->name, \
9567 pipe_config->name); \
9568 return false; \
9569 }
9570
Daniel Vetter08a24032013-04-19 11:25:34 +02009571#define PIPE_CONF_CHECK_I(name) \
9572 if (current_config->name != pipe_config->name) { \
9573 DRM_ERROR("mismatch in " #name " " \
9574 "(expected %i, found %i)\n", \
9575 current_config->name, \
9576 pipe_config->name); \
9577 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009578 }
9579
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009580#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9581 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009582 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009583 "(expected %i, found %i)\n", \
9584 current_config->name & (mask), \
9585 pipe_config->name & (mask)); \
9586 return false; \
9587 }
9588
Ville Syrjälä5e550652013-09-06 23:29:07 +03009589#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9590 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9591 DRM_ERROR("mismatch in " #name " " \
9592 "(expected %i, found %i)\n", \
9593 current_config->name, \
9594 pipe_config->name); \
9595 return false; \
9596 }
9597
Daniel Vetterbb760062013-06-06 14:55:52 +02009598#define PIPE_CONF_QUIRK(quirk) \
9599 ((current_config->quirks | pipe_config->quirks) & (quirk))
9600
Daniel Vettereccb1402013-05-22 00:50:22 +02009601 PIPE_CONF_CHECK_I(cpu_transcoder);
9602
Daniel Vetter08a24032013-04-19 11:25:34 +02009603 PIPE_CONF_CHECK_I(has_pch_encoder);
9604 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009605 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9606 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9607 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9608 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9609 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009610
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009611 PIPE_CONF_CHECK_I(has_dp_encoder);
9612 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9613 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9614 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9615 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9616 PIPE_CONF_CHECK_I(dp_m_n.tu);
9617
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009618 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9619 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9620 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9621 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9622 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9623 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9624
9625 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9626 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9627 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9628 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9629 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9630 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9631
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009632 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009633
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009634 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9635 DRM_MODE_FLAG_INTERLACE);
9636
Daniel Vetterbb760062013-06-06 14:55:52 +02009637 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9638 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9639 DRM_MODE_FLAG_PHSYNC);
9640 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9641 DRM_MODE_FLAG_NHSYNC);
9642 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9643 DRM_MODE_FLAG_PVSYNC);
9644 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9645 DRM_MODE_FLAG_NVSYNC);
9646 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009647
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009648 PIPE_CONF_CHECK_I(pipe_src_w);
9649 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009650
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009651 PIPE_CONF_CHECK_I(gmch_pfit.control);
9652 /* pfit ratios are autocomputed by the hw on gen4+ */
9653 if (INTEL_INFO(dev)->gen < 4)
9654 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9655 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009656 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9657 if (current_config->pch_pfit.enabled) {
9658 PIPE_CONF_CHECK_I(pch_pfit.pos);
9659 PIPE_CONF_CHECK_I(pch_pfit.size);
9660 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009661
Jesse Barnese59150d2014-01-07 13:30:45 -08009662 /* BDW+ don't expose a synchronous way to read the state */
9663 if (IS_HASWELL(dev))
9664 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009665
Ville Syrjälä282740f2013-09-04 18:30:03 +03009666 PIPE_CONF_CHECK_I(double_wide);
9667
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009668 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009669 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009670 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009671 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9672 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009673
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009674 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9675 PIPE_CONF_CHECK_I(pipe_bpp);
9676
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009677 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9678 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009679
Daniel Vetter66e985c2013-06-05 13:34:20 +02009680#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009681#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009682#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009683#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009684#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009685
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009686 return true;
9687}
9688
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009689static void
9690check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009691{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009692 struct intel_connector *connector;
9693
9694 list_for_each_entry(connector, &dev->mode_config.connector_list,
9695 base.head) {
9696 /* This also checks the encoder/connector hw state with the
9697 * ->get_hw_state callbacks. */
9698 intel_connector_check_state(connector);
9699
9700 WARN(&connector->new_encoder->base != connector->base.encoder,
9701 "connector's staged encoder doesn't match current encoder\n");
9702 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009703}
9704
9705static void
9706check_encoder_state(struct drm_device *dev)
9707{
9708 struct intel_encoder *encoder;
9709 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009710
9711 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9712 base.head) {
9713 bool enabled = false;
9714 bool active = false;
9715 enum pipe pipe, tracked_pipe;
9716
9717 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9718 encoder->base.base.id,
9719 drm_get_encoder_name(&encoder->base));
9720
9721 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9722 "encoder's stage crtc doesn't match current crtc\n");
9723 WARN(encoder->connectors_active && !encoder->base.crtc,
9724 "encoder's active_connectors set, but no crtc\n");
9725
9726 list_for_each_entry(connector, &dev->mode_config.connector_list,
9727 base.head) {
9728 if (connector->base.encoder != &encoder->base)
9729 continue;
9730 enabled = true;
9731 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9732 active = true;
9733 }
9734 WARN(!!encoder->base.crtc != enabled,
9735 "encoder's enabled state mismatch "
9736 "(expected %i, found %i)\n",
9737 !!encoder->base.crtc, enabled);
9738 WARN(active && !encoder->base.crtc,
9739 "active encoder with no crtc\n");
9740
9741 WARN(encoder->connectors_active != active,
9742 "encoder's computed active state doesn't match tracked active state "
9743 "(expected %i, found %i)\n", active, encoder->connectors_active);
9744
9745 active = encoder->get_hw_state(encoder, &pipe);
9746 WARN(active != encoder->connectors_active,
9747 "encoder's hw state doesn't match sw tracking "
9748 "(expected %i, found %i)\n",
9749 encoder->connectors_active, active);
9750
9751 if (!encoder->base.crtc)
9752 continue;
9753
9754 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9755 WARN(active && pipe != tracked_pipe,
9756 "active encoder's pipe doesn't match"
9757 "(expected %i, found %i)\n",
9758 tracked_pipe, pipe);
9759
9760 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009761}
9762
9763static void
9764check_crtc_state(struct drm_device *dev)
9765{
9766 drm_i915_private_t *dev_priv = dev->dev_private;
9767 struct intel_crtc *crtc;
9768 struct intel_encoder *encoder;
9769 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009770
9771 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9772 base.head) {
9773 bool enabled = false;
9774 bool active = false;
9775
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009776 memset(&pipe_config, 0, sizeof(pipe_config));
9777
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009778 DRM_DEBUG_KMS("[CRTC:%d]\n",
9779 crtc->base.base.id);
9780
9781 WARN(crtc->active && !crtc->base.enabled,
9782 "active crtc, but not enabled in sw tracking\n");
9783
9784 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9785 base.head) {
9786 if (encoder->base.crtc != &crtc->base)
9787 continue;
9788 enabled = true;
9789 if (encoder->connectors_active)
9790 active = true;
9791 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009792
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009793 WARN(active != crtc->active,
9794 "crtc's computed active state doesn't match tracked active state "
9795 "(expected %i, found %i)\n", active, crtc->active);
9796 WARN(enabled != crtc->base.enabled,
9797 "crtc's computed enabled state doesn't match tracked enabled state "
9798 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9799
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009800 active = dev_priv->display.get_pipe_config(crtc,
9801 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009802
9803 /* hw state is inconsistent with the pipe A quirk */
9804 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9805 active = crtc->active;
9806
Daniel Vetter6c49f242013-06-06 12:45:25 +02009807 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9808 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009809 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009810 if (encoder->base.crtc != &crtc->base)
9811 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009812 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009813 encoder->get_config(encoder, &pipe_config);
9814 }
9815
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009816 WARN(crtc->active != active,
9817 "crtc active state doesn't match with hw state "
9818 "(expected %i, found %i)\n", crtc->active, active);
9819
Daniel Vetterc0b03412013-05-28 12:05:54 +02009820 if (active &&
9821 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9822 WARN(1, "pipe state doesn't match!\n");
9823 intel_dump_pipe_config(crtc, &pipe_config,
9824 "[hw state]");
9825 intel_dump_pipe_config(crtc, &crtc->config,
9826 "[sw state]");
9827 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009828 }
9829}
9830
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009831static void
9832check_shared_dpll_state(struct drm_device *dev)
9833{
9834 drm_i915_private_t *dev_priv = dev->dev_private;
9835 struct intel_crtc *crtc;
9836 struct intel_dpll_hw_state dpll_hw_state;
9837 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009838
9839 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9840 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9841 int enabled_crtcs = 0, active_crtcs = 0;
9842 bool active;
9843
9844 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9845
9846 DRM_DEBUG_KMS("%s\n", pll->name);
9847
9848 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9849
9850 WARN(pll->active > pll->refcount,
9851 "more active pll users than references: %i vs %i\n",
9852 pll->active, pll->refcount);
9853 WARN(pll->active && !pll->on,
9854 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009855 WARN(pll->on && !pll->active,
9856 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009857 WARN(pll->on != active,
9858 "pll on state mismatch (expected %i, found %i)\n",
9859 pll->on, active);
9860
9861 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9862 base.head) {
9863 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9864 enabled_crtcs++;
9865 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9866 active_crtcs++;
9867 }
9868 WARN(pll->active != active_crtcs,
9869 "pll active crtcs mismatch (expected %i, found %i)\n",
9870 pll->active, active_crtcs);
9871 WARN(pll->refcount != enabled_crtcs,
9872 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9873 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009874
9875 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9876 sizeof(dpll_hw_state)),
9877 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009878 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009879}
9880
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009881void
9882intel_modeset_check_state(struct drm_device *dev)
9883{
9884 check_connector_state(dev);
9885 check_encoder_state(dev);
9886 check_crtc_state(dev);
9887 check_shared_dpll_state(dev);
9888}
9889
Ville Syrjälä18442d02013-09-13 16:00:08 +03009890void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9891 int dotclock)
9892{
9893 /*
9894 * FDI already provided one idea for the dotclock.
9895 * Yell if the encoder disagrees.
9896 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009897 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009898 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009899 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009900}
9901
Daniel Vetterf30da182013-04-11 20:22:50 +02009902static int __intel_set_mode(struct drm_crtc *crtc,
9903 struct drm_display_mode *mode,
9904 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009905{
9906 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009907 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009908 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009909 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009910 struct intel_crtc *intel_crtc;
9911 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009912 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009913
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009914 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009915 if (!saved_mode)
9916 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009917
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009918 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009919 &prepare_pipes, &disable_pipes);
9920
Tim Gardner3ac18232012-12-07 07:54:26 -07009921 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009922
Daniel Vetter25c5b262012-07-08 22:08:04 +02009923 /* Hack: Because we don't (yet) support global modeset on multiple
9924 * crtcs, we don't keep track of the new mode for more than one crtc.
9925 * Hence simply check whether any bit is set in modeset_pipes in all the
9926 * pieces of code that are not yet converted to deal with mutliple crtcs
9927 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009928 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009929 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009930 if (IS_ERR(pipe_config)) {
9931 ret = PTR_ERR(pipe_config);
9932 pipe_config = NULL;
9933
Tim Gardner3ac18232012-12-07 07:54:26 -07009934 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009935 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009936 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9937 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009938 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009939 }
9940
Jesse Barnes30a970c2013-11-04 13:48:12 -08009941 /*
9942 * See if the config requires any additional preparation, e.g.
9943 * to adjust global state with pipes off. We need to do this
9944 * here so we can get the modeset_pipe updated config for the new
9945 * mode set on this crtc. For other crtcs we need to use the
9946 * adjusted_mode bits in the crtc directly.
9947 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009948 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009949 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009950
Ville Syrjäläc164f832013-11-05 22:34:12 +02009951 /* may have added more to prepare_pipes than we should */
9952 prepare_pipes &= ~disable_pipes;
9953 }
9954
Daniel Vetter460da9162013-03-27 00:44:51 +01009955 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9956 intel_crtc_disable(&intel_crtc->base);
9957
Daniel Vetterea9d7582012-07-10 10:42:52 +02009958 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9959 if (intel_crtc->base.enabled)
9960 dev_priv->display.crtc_disable(&intel_crtc->base);
9961 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009962
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009963 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9964 * to set it here already despite that we pass it down the callchain.
9965 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009966 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009967 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009968 /* mode_set/enable/disable functions rely on a correct pipe
9969 * config. */
9970 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009971 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009972
9973 /*
9974 * Calculate and store various constants which
9975 * are later needed by vblank and swap-completion
9976 * timestamping. They are derived from true hwmode.
9977 */
9978 drm_calc_timestamping_constants(crtc,
9979 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009980 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009981
Daniel Vetterea9d7582012-07-10 10:42:52 +02009982 /* Only after disabling all output pipelines that will be changed can we
9983 * update the the output configuration. */
9984 intel_modeset_update_state(dev, prepare_pipes);
9985
Daniel Vetter47fab732012-10-26 10:58:18 +02009986 if (dev_priv->display.modeset_global_resources)
9987 dev_priv->display.modeset_global_resources(dev);
9988
Daniel Vettera6778b32012-07-02 09:56:42 +02009989 /* Set up the DPLL and any encoders state that needs to adjust or depend
9990 * on the DPLL.
9991 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009992 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009993 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009994 x, y, fb);
9995 if (ret)
9996 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009997 }
9998
9999 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010000 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10001 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +020010002
Daniel Vettera6778b32012-07-02 09:56:42 +020010003 /* FIXME: add subpixel order */
10004done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010005 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010006 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010007
Tim Gardner3ac18232012-12-07 07:54:26 -070010008out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010009 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010010 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010011 return ret;
10012}
10013
Damien Lespiaue7457a92013-08-08 22:28:59 +010010014static int intel_set_mode(struct drm_crtc *crtc,
10015 struct drm_display_mode *mode,
10016 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010017{
10018 int ret;
10019
10020 ret = __intel_set_mode(crtc, mode, x, y, fb);
10021
10022 if (ret == 0)
10023 intel_modeset_check_state(crtc->dev);
10024
10025 return ret;
10026}
10027
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010028void intel_crtc_restore_mode(struct drm_crtc *crtc)
10029{
10030 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
10031}
10032
Daniel Vetter25c5b262012-07-08 22:08:04 +020010033#undef for_each_intel_crtc_masked
10034
Daniel Vetterd9e55602012-07-04 22:16:09 +020010035static void intel_set_config_free(struct intel_set_config *config)
10036{
10037 if (!config)
10038 return;
10039
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010040 kfree(config->save_connector_encoders);
10041 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010042 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010043 kfree(config);
10044}
10045
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010046static int intel_set_config_save_state(struct drm_device *dev,
10047 struct intel_set_config *config)
10048{
Ville Syrjälä76688512014-01-10 11:28:06 +020010049 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010050 struct drm_encoder *encoder;
10051 struct drm_connector *connector;
10052 int count;
10053
Ville Syrjälä76688512014-01-10 11:28:06 +020010054 config->save_crtc_enabled =
10055 kcalloc(dev->mode_config.num_crtc,
10056 sizeof(bool), GFP_KERNEL);
10057 if (!config->save_crtc_enabled)
10058 return -ENOMEM;
10059
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010060 config->save_encoder_crtcs =
10061 kcalloc(dev->mode_config.num_encoder,
10062 sizeof(struct drm_crtc *), GFP_KERNEL);
10063 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010064 return -ENOMEM;
10065
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010066 config->save_connector_encoders =
10067 kcalloc(dev->mode_config.num_connector,
10068 sizeof(struct drm_encoder *), GFP_KERNEL);
10069 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010070 return -ENOMEM;
10071
10072 /* Copy data. Note that driver private data is not affected.
10073 * Should anything bad happen only the expected state is
10074 * restored, not the drivers personal bookkeeping.
10075 */
10076 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010077 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10078 config->save_crtc_enabled[count++] = crtc->enabled;
10079 }
10080
10081 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010082 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010083 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010084 }
10085
10086 count = 0;
10087 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010088 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010089 }
10090
10091 return 0;
10092}
10093
10094static void intel_set_config_restore_state(struct drm_device *dev,
10095 struct intel_set_config *config)
10096{
Ville Syrjälä76688512014-01-10 11:28:06 +020010097 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010098 struct intel_encoder *encoder;
10099 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010100 int count;
10101
10102 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010103 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10104 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010105
10106 if (crtc->new_enabled)
10107 crtc->new_config = &crtc->config;
10108 else
10109 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010110 }
10111
10112 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010113 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10114 encoder->new_crtc =
10115 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010116 }
10117
10118 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010119 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10120 connector->new_encoder =
10121 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010122 }
10123}
10124
Imre Deake3de42b2013-05-03 19:44:07 +020010125static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010126is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010127{
10128 int i;
10129
Chris Wilson2e57f472013-07-17 12:14:40 +010010130 if (set->num_connectors == 0)
10131 return false;
10132
10133 if (WARN_ON(set->connectors == NULL))
10134 return false;
10135
10136 for (i = 0; i < set->num_connectors; i++)
10137 if (set->connectors[i]->encoder &&
10138 set->connectors[i]->encoder->crtc == set->crtc &&
10139 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010140 return true;
10141
10142 return false;
10143}
10144
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010145static void
10146intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10147 struct intel_set_config *config)
10148{
10149
10150 /* We should be able to check here if the fb has the same properties
10151 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010152 if (is_crtc_connector_off(set)) {
10153 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010154 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010155 /* If we have no fb then treat it as a full mode set */
10156 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010157 struct intel_crtc *intel_crtc =
10158 to_intel_crtc(set->crtc);
10159
Jani Nikulad330a952014-01-21 11:24:25 +020010160 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010161 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10162 config->fb_changed = true;
10163 } else {
10164 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10165 config->mode_changed = true;
10166 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010167 } else if (set->fb == NULL) {
10168 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010169 } else if (set->fb->pixel_format !=
10170 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010171 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010172 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010173 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010174 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010175 }
10176
Daniel Vetter835c5872012-07-10 18:11:08 +020010177 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010178 config->fb_changed = true;
10179
10180 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10181 DRM_DEBUG_KMS("modes are different, full mode set\n");
10182 drm_mode_debug_printmodeline(&set->crtc->mode);
10183 drm_mode_debug_printmodeline(set->mode);
10184 config->mode_changed = true;
10185 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010186
10187 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10188 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010189}
10190
Daniel Vetter2e431052012-07-04 22:42:15 +020010191static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010192intel_modeset_stage_output_state(struct drm_device *dev,
10193 struct drm_mode_set *set,
10194 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010195{
Daniel Vetter9a935852012-07-05 22:34:27 +020010196 struct intel_connector *connector;
10197 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010198 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010199 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010200
Damien Lespiau9abdda72013-02-13 13:29:23 +000010201 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010202 * of connectors. For paranoia, double-check this. */
10203 WARN_ON(!set->fb && (set->num_connectors != 0));
10204 WARN_ON(set->fb && (set->num_connectors == 0));
10205
Daniel Vetter9a935852012-07-05 22:34:27 +020010206 list_for_each_entry(connector, &dev->mode_config.connector_list,
10207 base.head) {
10208 /* Otherwise traverse passed in connector list and get encoders
10209 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010210 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010211 if (set->connectors[ro] == &connector->base) {
10212 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010213 break;
10214 }
10215 }
10216
Daniel Vetter9a935852012-07-05 22:34:27 +020010217 /* If we disable the crtc, disable all its connectors. Also, if
10218 * the connector is on the changing crtc but not on the new
10219 * connector list, disable it. */
10220 if ((!set->fb || ro == set->num_connectors) &&
10221 connector->base.encoder &&
10222 connector->base.encoder->crtc == set->crtc) {
10223 connector->new_encoder = NULL;
10224
10225 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10226 connector->base.base.id,
10227 drm_get_connector_name(&connector->base));
10228 }
10229
10230
10231 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010232 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010233 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010234 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010235 }
10236 /* connector->new_encoder is now updated for all connectors. */
10237
10238 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010239 list_for_each_entry(connector, &dev->mode_config.connector_list,
10240 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010241 struct drm_crtc *new_crtc;
10242
Daniel Vetter9a935852012-07-05 22:34:27 +020010243 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010244 continue;
10245
Daniel Vetter9a935852012-07-05 22:34:27 +020010246 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010247
10248 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010249 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010250 new_crtc = set->crtc;
10251 }
10252
10253 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010254 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10255 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010256 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010257 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010258 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10259
10260 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10261 connector->base.base.id,
10262 drm_get_connector_name(&connector->base),
10263 new_crtc->base.id);
10264 }
10265
10266 /* Check for any encoders that needs to be disabled. */
10267 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10268 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010269 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010270 list_for_each_entry(connector,
10271 &dev->mode_config.connector_list,
10272 base.head) {
10273 if (connector->new_encoder == encoder) {
10274 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010275 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010276 }
10277 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010278
10279 if (num_connectors == 0)
10280 encoder->new_crtc = NULL;
10281 else if (num_connectors > 1)
10282 return -EINVAL;
10283
Daniel Vetter9a935852012-07-05 22:34:27 +020010284 /* Only now check for crtc changes so we don't miss encoders
10285 * that will be disabled. */
10286 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010287 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010288 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010289 }
10290 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010291 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010292
Ville Syrjälä76688512014-01-10 11:28:06 +020010293 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10294 base.head) {
10295 crtc->new_enabled = false;
10296
10297 list_for_each_entry(encoder,
10298 &dev->mode_config.encoder_list,
10299 base.head) {
10300 if (encoder->new_crtc == crtc) {
10301 crtc->new_enabled = true;
10302 break;
10303 }
10304 }
10305
10306 if (crtc->new_enabled != crtc->base.enabled) {
10307 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10308 crtc->new_enabled ? "en" : "dis");
10309 config->mode_changed = true;
10310 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010311
10312 if (crtc->new_enabled)
10313 crtc->new_config = &crtc->config;
10314 else
10315 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010316 }
10317
Daniel Vetter2e431052012-07-04 22:42:15 +020010318 return 0;
10319}
10320
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010321static void disable_crtc_nofb(struct intel_crtc *crtc)
10322{
10323 struct drm_device *dev = crtc->base.dev;
10324 struct intel_encoder *encoder;
10325 struct intel_connector *connector;
10326
10327 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10328 pipe_name(crtc->pipe));
10329
10330 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10331 if (connector->new_encoder &&
10332 connector->new_encoder->new_crtc == crtc)
10333 connector->new_encoder = NULL;
10334 }
10335
10336 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10337 if (encoder->new_crtc == crtc)
10338 encoder->new_crtc = NULL;
10339 }
10340
10341 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010342 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010343}
10344
Daniel Vetter2e431052012-07-04 22:42:15 +020010345static int intel_crtc_set_config(struct drm_mode_set *set)
10346{
10347 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010348 struct drm_mode_set save_set;
10349 struct intel_set_config *config;
10350 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010351
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010352 BUG_ON(!set);
10353 BUG_ON(!set->crtc);
10354 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010355
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010356 /* Enforce sane interface api - has been abused by the fb helper. */
10357 BUG_ON(!set->mode && set->fb);
10358 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010359
Daniel Vetter2e431052012-07-04 22:42:15 +020010360 if (set->fb) {
10361 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10362 set->crtc->base.id, set->fb->base.id,
10363 (int)set->num_connectors, set->x, set->y);
10364 } else {
10365 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010366 }
10367
10368 dev = set->crtc->dev;
10369
10370 ret = -ENOMEM;
10371 config = kzalloc(sizeof(*config), GFP_KERNEL);
10372 if (!config)
10373 goto out_config;
10374
10375 ret = intel_set_config_save_state(dev, config);
10376 if (ret)
10377 goto out_config;
10378
10379 save_set.crtc = set->crtc;
10380 save_set.mode = &set->crtc->mode;
10381 save_set.x = set->crtc->x;
10382 save_set.y = set->crtc->y;
10383 save_set.fb = set->crtc->fb;
10384
10385 /* Compute whether we need a full modeset, only an fb base update or no
10386 * change at all. In the future we might also check whether only the
10387 * mode changed, e.g. for LVDS where we only change the panel fitter in
10388 * such cases. */
10389 intel_set_config_compute_mode_changes(set, config);
10390
Daniel Vetter9a935852012-07-05 22:34:27 +020010391 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010392 if (ret)
10393 goto fail;
10394
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010395 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010396 ret = intel_set_mode(set->crtc, set->mode,
10397 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010398 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010399 intel_crtc_wait_for_pending_flips(set->crtc);
10400
Daniel Vetter4f660f42012-07-02 09:47:37 +020010401 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010402 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010403 /*
10404 * In the fastboot case this may be our only check of the
10405 * state after boot. It would be better to only do it on
10406 * the first update, but we don't have a nice way of doing that
10407 * (and really, set_config isn't used much for high freq page
10408 * flipping, so increasing its cost here shouldn't be a big
10409 * deal).
10410 */
Jani Nikulad330a952014-01-21 11:24:25 +020010411 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010412 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010413 }
10414
Chris Wilson2d05eae2013-05-03 17:36:25 +010010415 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010416 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10417 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010418fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010419 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010420
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010421 /*
10422 * HACK: if the pipe was on, but we didn't have a framebuffer,
10423 * force the pipe off to avoid oopsing in the modeset code
10424 * due to fb==NULL. This should only happen during boot since
10425 * we don't yet reconstruct the FB from the hardware state.
10426 */
10427 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10428 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10429
Chris Wilson2d05eae2013-05-03 17:36:25 +010010430 /* Try to restore the config */
10431 if (config->mode_changed &&
10432 intel_set_mode(save_set.crtc, save_set.mode,
10433 save_set.x, save_set.y, save_set.fb))
10434 DRM_ERROR("failed to restore config after modeset failure\n");
10435 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010436
Daniel Vetterd9e55602012-07-04 22:16:09 +020010437out_config:
10438 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010439 return ret;
10440}
10441
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010442static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010443 .cursor_set = intel_crtc_cursor_set,
10444 .cursor_move = intel_crtc_cursor_move,
10445 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010446 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010447 .destroy = intel_crtc_destroy,
10448 .page_flip = intel_crtc_page_flip,
10449};
10450
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010451static void intel_cpu_pll_init(struct drm_device *dev)
10452{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010453 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010454 intel_ddi_pll_init(dev);
10455}
10456
Daniel Vetter53589012013-06-05 13:34:16 +020010457static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10458 struct intel_shared_dpll *pll,
10459 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010460{
Daniel Vetter53589012013-06-05 13:34:16 +020010461 uint32_t val;
10462
10463 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010464 hw_state->dpll = val;
10465 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10466 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010467
10468 return val & DPLL_VCO_ENABLE;
10469}
10470
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010471static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10472 struct intel_shared_dpll *pll)
10473{
10474 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10475 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10476}
10477
Daniel Vettere7b903d2013-06-05 13:34:14 +020010478static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10479 struct intel_shared_dpll *pll)
10480{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010481 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010482 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010483
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010484 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10485
10486 /* Wait for the clocks to stabilize. */
10487 POSTING_READ(PCH_DPLL(pll->id));
10488 udelay(150);
10489
10490 /* The pixel multiplier can only be updated once the
10491 * DPLL is enabled and the clocks are stable.
10492 *
10493 * So write it again.
10494 */
10495 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10496 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010497 udelay(200);
10498}
10499
10500static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10501 struct intel_shared_dpll *pll)
10502{
10503 struct drm_device *dev = dev_priv->dev;
10504 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010505
10506 /* Make sure no transcoder isn't still depending on us. */
10507 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10508 if (intel_crtc_to_shared_dpll(crtc) == pll)
10509 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10510 }
10511
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010512 I915_WRITE(PCH_DPLL(pll->id), 0);
10513 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010514 udelay(200);
10515}
10516
Daniel Vetter46edb022013-06-05 13:34:12 +020010517static char *ibx_pch_dpll_names[] = {
10518 "PCH DPLL A",
10519 "PCH DPLL B",
10520};
10521
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010522static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010523{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010524 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010525 int i;
10526
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010527 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010528
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010529 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010530 dev_priv->shared_dplls[i].id = i;
10531 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010532 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010533 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10534 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010535 dev_priv->shared_dplls[i].get_hw_state =
10536 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010537 }
10538}
10539
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010540static void intel_shared_dpll_init(struct drm_device *dev)
10541{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010542 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010543
10544 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10545 ibx_pch_dpll_init(dev);
10546 else
10547 dev_priv->num_shared_dpll = 0;
10548
10549 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010550}
10551
Hannes Ederb358d0a2008-12-18 21:18:47 +010010552static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010553{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010554 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010555 struct intel_crtc *intel_crtc;
10556 int i;
10557
Daniel Vetter955382f2013-09-19 14:05:45 +020010558 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010559 if (intel_crtc == NULL)
10560 return;
10561
10562 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10563
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010564 if (IS_GEN2(dev)) {
10565 intel_crtc->max_cursor_width = GEN2_CURSOR_WIDTH;
10566 intel_crtc->max_cursor_height = GEN2_CURSOR_HEIGHT;
10567 } else {
10568 intel_crtc->max_cursor_width = CURSOR_WIDTH;
10569 intel_crtc->max_cursor_height = CURSOR_HEIGHT;
10570 }
10571 dev->mode_config.cursor_width = intel_crtc->max_cursor_width;
10572 dev->mode_config.cursor_height = intel_crtc->max_cursor_height;
10573
Jesse Barnes79e53942008-11-07 14:24:08 -080010574 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010575 for (i = 0; i < 256; i++) {
10576 intel_crtc->lut_r[i] = i;
10577 intel_crtc->lut_g[i] = i;
10578 intel_crtc->lut_b[i] = i;
10579 }
10580
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010581 /*
10582 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10583 * is hooked to plane B. Hence we want plane A feeding pipe B.
10584 */
Jesse Barnes80824002009-09-10 15:28:06 -070010585 intel_crtc->pipe = pipe;
10586 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010587 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010588 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010589 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010590 }
10591
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010592 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10593 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10594 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10595 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10596
Jesse Barnes79e53942008-11-07 14:24:08 -080010597 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010598}
10599
Jesse Barnes752aa882013-10-31 18:55:49 +020010600enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10601{
10602 struct drm_encoder *encoder = connector->base.encoder;
10603
10604 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10605
10606 if (!encoder)
10607 return INVALID_PIPE;
10608
10609 return to_intel_crtc(encoder->crtc)->pipe;
10610}
10611
Carl Worth08d7b3d2009-04-29 14:43:54 -070010612int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010613 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010614{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010615 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010616 struct drm_mode_object *drmmode_obj;
10617 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010618
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010619 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10620 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010621
Daniel Vetterc05422d2009-08-11 16:05:30 +020010622 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10623 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010624
Daniel Vetterc05422d2009-08-11 16:05:30 +020010625 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010626 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010627 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010628 }
10629
Daniel Vetterc05422d2009-08-11 16:05:30 +020010630 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10631 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010632
Daniel Vetterc05422d2009-08-11 16:05:30 +020010633 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010634}
10635
Daniel Vetter66a92782012-07-12 20:08:18 +020010636static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010637{
Daniel Vetter66a92782012-07-12 20:08:18 +020010638 struct drm_device *dev = encoder->base.dev;
10639 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010640 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010641 int entry = 0;
10642
Daniel Vetter66a92782012-07-12 20:08:18 +020010643 list_for_each_entry(source_encoder,
10644 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010645 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010646 index_mask |= (1 << entry);
10647
Jesse Barnes79e53942008-11-07 14:24:08 -080010648 entry++;
10649 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010650
Jesse Barnes79e53942008-11-07 14:24:08 -080010651 return index_mask;
10652}
10653
Chris Wilson4d302442010-12-14 19:21:29 +000010654static bool has_edp_a(struct drm_device *dev)
10655{
10656 struct drm_i915_private *dev_priv = dev->dev_private;
10657
10658 if (!IS_MOBILE(dev))
10659 return false;
10660
10661 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10662 return false;
10663
Damien Lespiaue3589902014-02-07 19:12:50 +000010664 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010665 return false;
10666
10667 return true;
10668}
10669
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010670const char *intel_output_name(int output)
10671{
10672 static const char *names[] = {
10673 [INTEL_OUTPUT_UNUSED] = "Unused",
10674 [INTEL_OUTPUT_ANALOG] = "Analog",
10675 [INTEL_OUTPUT_DVO] = "DVO",
10676 [INTEL_OUTPUT_SDVO] = "SDVO",
10677 [INTEL_OUTPUT_LVDS] = "LVDS",
10678 [INTEL_OUTPUT_TVOUT] = "TV",
10679 [INTEL_OUTPUT_HDMI] = "HDMI",
10680 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10681 [INTEL_OUTPUT_EDP] = "eDP",
10682 [INTEL_OUTPUT_DSI] = "DSI",
10683 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10684 };
10685
10686 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10687 return "Invalid";
10688
10689 return names[output];
10690}
10691
Jesse Barnes79e53942008-11-07 14:24:08 -080010692static void intel_setup_outputs(struct drm_device *dev)
10693{
Eric Anholt725e30a2009-01-22 13:01:02 -080010694 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010695 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010696 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010697
Daniel Vetterc9093352013-06-06 22:22:47 +020010698 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010699
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010700 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010701 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010702
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010703 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010704 int found;
10705
10706 /* Haswell uses DDI functions to detect digital outputs */
10707 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10708 /* DDI A only supports eDP */
10709 if (found)
10710 intel_ddi_init(dev, PORT_A);
10711
10712 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10713 * register */
10714 found = I915_READ(SFUSE_STRAP);
10715
10716 if (found & SFUSE_STRAP_DDIB_DETECTED)
10717 intel_ddi_init(dev, PORT_B);
10718 if (found & SFUSE_STRAP_DDIC_DETECTED)
10719 intel_ddi_init(dev, PORT_C);
10720 if (found & SFUSE_STRAP_DDID_DETECTED)
10721 intel_ddi_init(dev, PORT_D);
10722 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010723 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010724 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010725
10726 if (has_edp_a(dev))
10727 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010728
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010729 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010730 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010731 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010732 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010733 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010734 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010735 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010736 }
10737
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010738 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010739 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010740
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010741 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010742 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010743
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010744 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010745 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010746
Daniel Vetter270b3042012-10-27 15:52:05 +020010747 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010748 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010749 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010750 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10751 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10752 PORT_B);
10753 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10754 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10755 }
10756
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010757 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10758 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10759 PORT_C);
10760 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010761 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010762 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010763
Jani Nikula3cfca972013-08-27 15:12:26 +030010764 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010765 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010766 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010767
Paulo Zanonie2debe92013-02-18 19:00:27 -030010768 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010769 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010770 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010771 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10772 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010773 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010774 }
Ma Ling27185ae2009-08-24 13:50:23 +080010775
Imre Deake7281ea2013-05-08 13:14:08 +030010776 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010777 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010778 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010779
10780 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010781
Paulo Zanonie2debe92013-02-18 19:00:27 -030010782 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010783 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010784 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010785 }
Ma Ling27185ae2009-08-24 13:50:23 +080010786
Paulo Zanonie2debe92013-02-18 19:00:27 -030010787 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010788
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010789 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10790 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010791 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010792 }
Imre Deake7281ea2013-05-08 13:14:08 +030010793 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010794 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010795 }
Ma Ling27185ae2009-08-24 13:50:23 +080010796
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010797 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010798 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010799 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010800 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010801 intel_dvo_init(dev);
10802
Zhenyu Wang103a1962009-11-27 11:44:36 +080010803 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010804 intel_tv_init(dev);
10805
Chris Wilson4ef69c72010-09-09 15:14:28 +010010806 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10807 encoder->base.possible_crtcs = encoder->crtc_mask;
10808 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010809 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010810 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010811
Paulo Zanonidde86e22012-12-01 12:04:25 -020010812 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010813
10814 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010815}
10816
10817static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10818{
10819 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010820
Daniel Vetteref2d6332014-02-10 18:00:38 +010010821 drm_framebuffer_cleanup(fb);
10822 WARN_ON(!intel_fb->obj->framebuffer_references--);
10823 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010824 kfree(intel_fb);
10825}
10826
10827static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010828 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010829 unsigned int *handle)
10830{
10831 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010832 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010833
Chris Wilson05394f32010-11-08 19:18:58 +000010834 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010835}
10836
10837static const struct drm_framebuffer_funcs intel_fb_funcs = {
10838 .destroy = intel_user_framebuffer_destroy,
10839 .create_handle = intel_user_framebuffer_create_handle,
10840};
10841
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010842static int intel_framebuffer_init(struct drm_device *dev,
10843 struct intel_framebuffer *intel_fb,
10844 struct drm_mode_fb_cmd2 *mode_cmd,
10845 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010846{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010847 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010848 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010849 int ret;
10850
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010851 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10852
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010853 if (obj->tiling_mode == I915_TILING_Y) {
10854 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010855 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010856 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010857
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010858 if (mode_cmd->pitches[0] & 63) {
10859 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10860 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010861 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010862 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010863
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010864 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10865 pitch_limit = 32*1024;
10866 } else if (INTEL_INFO(dev)->gen >= 4) {
10867 if (obj->tiling_mode)
10868 pitch_limit = 16*1024;
10869 else
10870 pitch_limit = 32*1024;
10871 } else if (INTEL_INFO(dev)->gen >= 3) {
10872 if (obj->tiling_mode)
10873 pitch_limit = 8*1024;
10874 else
10875 pitch_limit = 16*1024;
10876 } else
10877 /* XXX DSPC is limited to 4k tiled */
10878 pitch_limit = 8*1024;
10879
10880 if (mode_cmd->pitches[0] > pitch_limit) {
10881 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10882 obj->tiling_mode ? "tiled" : "linear",
10883 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010884 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010885 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010886
10887 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010888 mode_cmd->pitches[0] != obj->stride) {
10889 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10890 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010891 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010892 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010893
Ville Syrjälä57779d02012-10-31 17:50:14 +020010894 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010895 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010896 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010897 case DRM_FORMAT_RGB565:
10898 case DRM_FORMAT_XRGB8888:
10899 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010900 break;
10901 case DRM_FORMAT_XRGB1555:
10902 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010903 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010904 DRM_DEBUG("unsupported pixel format: %s\n",
10905 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010906 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010907 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010908 break;
10909 case DRM_FORMAT_XBGR8888:
10910 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010911 case DRM_FORMAT_XRGB2101010:
10912 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010913 case DRM_FORMAT_XBGR2101010:
10914 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010915 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010916 DRM_DEBUG("unsupported pixel format: %s\n",
10917 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010918 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010919 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010920 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010921 case DRM_FORMAT_YUYV:
10922 case DRM_FORMAT_UYVY:
10923 case DRM_FORMAT_YVYU:
10924 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010925 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010926 DRM_DEBUG("unsupported pixel format: %s\n",
10927 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010928 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010929 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010930 break;
10931 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010932 DRM_DEBUG("unsupported pixel format: %s\n",
10933 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010934 return -EINVAL;
10935 }
10936
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010937 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10938 if (mode_cmd->offsets[0] != 0)
10939 return -EINVAL;
10940
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010941 aligned_height = intel_align_height(dev, mode_cmd->height,
10942 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010943 /* FIXME drm helper for size checks (especially planar formats)? */
10944 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10945 return -EINVAL;
10946
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010947 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10948 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010949 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010950
Jesse Barnes79e53942008-11-07 14:24:08 -080010951 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10952 if (ret) {
10953 DRM_ERROR("framebuffer init failed %d\n", ret);
10954 return ret;
10955 }
10956
Jesse Barnes79e53942008-11-07 14:24:08 -080010957 return 0;
10958}
10959
Jesse Barnes79e53942008-11-07 14:24:08 -080010960static struct drm_framebuffer *
10961intel_user_framebuffer_create(struct drm_device *dev,
10962 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010963 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010964{
Chris Wilson05394f32010-11-08 19:18:58 +000010965 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010966
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010967 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10968 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010969 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010970 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010971
Chris Wilsond2dff872011-04-19 08:36:26 +010010972 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010973}
10974
Daniel Vetter4520f532013-10-09 09:18:51 +020010975#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010976static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010977{
10978}
10979#endif
10980
Jesse Barnes79e53942008-11-07 14:24:08 -080010981static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010982 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010983 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010984};
10985
Jesse Barnese70236a2009-09-21 10:42:27 -070010986/* Set up chip specific display functions */
10987static void intel_init_display(struct drm_device *dev)
10988{
10989 struct drm_i915_private *dev_priv = dev->dev_private;
10990
Daniel Vetteree9300b2013-06-03 22:40:22 +020010991 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10992 dev_priv->display.find_dpll = g4x_find_best_dpll;
10993 else if (IS_VALLEYVIEW(dev))
10994 dev_priv->display.find_dpll = vlv_find_best_dpll;
10995 else if (IS_PINEVIEW(dev))
10996 dev_priv->display.find_dpll = pnv_find_best_dpll;
10997 else
10998 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10999
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011000 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011001 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011002 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011003 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020011004 dev_priv->display.crtc_enable = haswell_crtc_enable;
11005 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011006 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011007 dev_priv->display.update_primary_plane =
11008 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011009 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011010 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011011 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011012 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011013 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11014 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011015 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011016 dev_priv->display.update_primary_plane =
11017 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011018 } else if (IS_VALLEYVIEW(dev)) {
11019 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011020 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011021 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11022 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11023 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11024 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011025 dev_priv->display.update_primary_plane =
11026 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011027 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011028 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011029 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011030 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011031 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11032 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011033 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011034 dev_priv->display.update_primary_plane =
11035 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011036 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011037
Jesse Barnese70236a2009-09-21 10:42:27 -070011038 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011039 if (IS_VALLEYVIEW(dev))
11040 dev_priv->display.get_display_clock_speed =
11041 valleyview_get_display_clock_speed;
11042 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011043 dev_priv->display.get_display_clock_speed =
11044 i945_get_display_clock_speed;
11045 else if (IS_I915G(dev))
11046 dev_priv->display.get_display_clock_speed =
11047 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011048 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011049 dev_priv->display.get_display_clock_speed =
11050 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011051 else if (IS_PINEVIEW(dev))
11052 dev_priv->display.get_display_clock_speed =
11053 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011054 else if (IS_I915GM(dev))
11055 dev_priv->display.get_display_clock_speed =
11056 i915gm_get_display_clock_speed;
11057 else if (IS_I865G(dev))
11058 dev_priv->display.get_display_clock_speed =
11059 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011060 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011061 dev_priv->display.get_display_clock_speed =
11062 i855_get_display_clock_speed;
11063 else /* 852, 830 */
11064 dev_priv->display.get_display_clock_speed =
11065 i830_get_display_clock_speed;
11066
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011067 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011068 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011069 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011070 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011071 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011072 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011073 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070011074 } else if (IS_IVYBRIDGE(dev)) {
11075 /* FIXME: detect B0+ stepping and use auto training */
11076 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011077 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011078 dev_priv->display.modeset_global_resources =
11079 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011080 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011081 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011082 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011083 dev_priv->display.modeset_global_resources =
11084 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011085 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011086 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011087 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011088 } else if (IS_VALLEYVIEW(dev)) {
11089 dev_priv->display.modeset_global_resources =
11090 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011091 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011092 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011093
11094 /* Default just returns -ENODEV to indicate unsupported */
11095 dev_priv->display.queue_flip = intel_default_queue_flip;
11096
11097 switch (INTEL_INFO(dev)->gen) {
11098 case 2:
11099 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11100 break;
11101
11102 case 3:
11103 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11104 break;
11105
11106 case 4:
11107 case 5:
11108 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11109 break;
11110
11111 case 6:
11112 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11113 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011114 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011115 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011116 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11117 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011118 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011119
11120 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011121}
11122
Jesse Barnesb690e962010-07-19 13:53:12 -070011123/*
11124 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11125 * resume, or other times. This quirk makes sure that's the case for
11126 * affected systems.
11127 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011128static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011129{
11130 struct drm_i915_private *dev_priv = dev->dev_private;
11131
11132 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011133 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011134}
11135
Keith Packard435793d2011-07-12 14:56:22 -070011136/*
11137 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11138 */
11139static void quirk_ssc_force_disable(struct drm_device *dev)
11140{
11141 struct drm_i915_private *dev_priv = dev->dev_private;
11142 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011143 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011144}
11145
Carsten Emde4dca20e2012-03-15 15:56:26 +010011146/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011147 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11148 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011149 */
11150static void quirk_invert_brightness(struct drm_device *dev)
11151{
11152 struct drm_i915_private *dev_priv = dev->dev_private;
11153 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011154 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011155}
11156
11157struct intel_quirk {
11158 int device;
11159 int subsystem_vendor;
11160 int subsystem_device;
11161 void (*hook)(struct drm_device *dev);
11162};
11163
Egbert Eich5f85f1762012-10-14 15:46:38 +020011164/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11165struct intel_dmi_quirk {
11166 void (*hook)(struct drm_device *dev);
11167 const struct dmi_system_id (*dmi_id_list)[];
11168};
11169
11170static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11171{
11172 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11173 return 1;
11174}
11175
11176static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11177 {
11178 .dmi_id_list = &(const struct dmi_system_id[]) {
11179 {
11180 .callback = intel_dmi_reverse_brightness,
11181 .ident = "NCR Corporation",
11182 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11183 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11184 },
11185 },
11186 { } /* terminating entry */
11187 },
11188 .hook = quirk_invert_brightness,
11189 },
11190};
11191
Ben Widawskyc43b5632012-04-16 14:07:40 -070011192static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011193 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011194 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011195
Jesse Barnesb690e962010-07-19 13:53:12 -070011196 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11197 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11198
Jesse Barnesb690e962010-07-19 13:53:12 -070011199 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11200 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11201
Chris Wilsona4945f92013-10-08 11:16:59 +010011202 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011203 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011204
11205 /* Lenovo U160 cannot use SSC on LVDS */
11206 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011207
11208 /* Sony Vaio Y cannot use SSC on LVDS */
11209 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011210
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011211 /* Acer Aspire 5734Z must invert backlight brightness */
11212 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11213
11214 /* Acer/eMachines G725 */
11215 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11216
11217 /* Acer/eMachines e725 */
11218 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11219
11220 /* Acer/Packard Bell NCL20 */
11221 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11222
11223 /* Acer Aspire 4736Z */
11224 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011225
11226 /* Acer Aspire 5336 */
11227 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011228};
11229
11230static void intel_init_quirks(struct drm_device *dev)
11231{
11232 struct pci_dev *d = dev->pdev;
11233 int i;
11234
11235 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11236 struct intel_quirk *q = &intel_quirks[i];
11237
11238 if (d->device == q->device &&
11239 (d->subsystem_vendor == q->subsystem_vendor ||
11240 q->subsystem_vendor == PCI_ANY_ID) &&
11241 (d->subsystem_device == q->subsystem_device ||
11242 q->subsystem_device == PCI_ANY_ID))
11243 q->hook(dev);
11244 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011245 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11246 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11247 intel_dmi_quirks[i].hook(dev);
11248 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011249}
11250
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011251/* Disable the VGA plane that we never use */
11252static void i915_disable_vga(struct drm_device *dev)
11253{
11254 struct drm_i915_private *dev_priv = dev->dev_private;
11255 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011256 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011257
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011258 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011259 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011260 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011261 sr1 = inb(VGA_SR_DATA);
11262 outb(sr1 | 1<<5, VGA_SR_DATA);
11263 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11264 udelay(300);
11265
11266 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11267 POSTING_READ(vga_reg);
11268}
11269
Daniel Vetterf8175862012-04-10 15:50:11 +020011270void intel_modeset_init_hw(struct drm_device *dev)
11271{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011272 intel_prepare_ddi(dev);
11273
Daniel Vetterf8175862012-04-10 15:50:11 +020011274 intel_init_clock_gating(dev);
11275
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011276 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011277
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011278 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011279 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011280 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011281}
11282
Imre Deak7d708ee2013-04-17 14:04:50 +030011283void intel_modeset_suspend_hw(struct drm_device *dev)
11284{
11285 intel_suspend_hw(dev);
11286}
11287
Jesse Barnes79e53942008-11-07 14:24:08 -080011288void intel_modeset_init(struct drm_device *dev)
11289{
Jesse Barnes652c3932009-08-17 13:31:43 -070011290 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011291 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011292 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011293 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011294
11295 drm_mode_config_init(dev);
11296
11297 dev->mode_config.min_width = 0;
11298 dev->mode_config.min_height = 0;
11299
Dave Airlie019d96c2011-09-29 16:20:42 +010011300 dev->mode_config.preferred_depth = 24;
11301 dev->mode_config.prefer_shadow = 1;
11302
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011303 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011304
Jesse Barnesb690e962010-07-19 13:53:12 -070011305 intel_init_quirks(dev);
11306
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011307 intel_init_pm(dev);
11308
Ben Widawskye3c74752013-04-05 13:12:39 -070011309 if (INTEL_INFO(dev)->num_pipes == 0)
11310 return;
11311
Jesse Barnese70236a2009-09-21 10:42:27 -070011312 intel_init_display(dev);
11313
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011314 if (IS_GEN2(dev)) {
11315 dev->mode_config.max_width = 2048;
11316 dev->mode_config.max_height = 2048;
11317 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011318 dev->mode_config.max_width = 4096;
11319 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011320 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011321 dev->mode_config.max_width = 8192;
11322 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011323 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011324 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011325
Zhao Yakui28c97732009-10-09 11:39:41 +080011326 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011327 INTEL_INFO(dev)->num_pipes,
11328 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011329
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011330 for_each_pipe(pipe) {
11331 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011332 for_each_sprite(pipe, sprite) {
11333 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011334 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011335 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011336 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011337 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011338 }
11339
Jesse Barnesf42bb702013-12-16 16:34:23 -080011340 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011341 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011342
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011343 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011344 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011345
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011346 /* Just disable it once at startup */
11347 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011348 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011349
11350 /* Just in case the BIOS is doing something questionable. */
11351 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011352
Jesse Barnes8b687df2014-02-21 13:13:39 -080011353 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011354 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011355 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011356
11357 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11358 base.head) {
11359 if (!crtc->active)
11360 continue;
11361
Jesse Barnes46f297f2014-03-07 08:57:48 -080011362 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011363 * Note that reserving the BIOS fb up front prevents us
11364 * from stuffing other stolen allocations like the ring
11365 * on top. This prevents some ugliness at boot time, and
11366 * can even allow for smooth boot transitions if the BIOS
11367 * fb is large enough for the active pipe configuration.
11368 */
11369 if (dev_priv->display.get_plane_config) {
11370 dev_priv->display.get_plane_config(crtc,
11371 &crtc->plane_config);
11372 /*
11373 * If the fb is shared between multiple heads, we'll
11374 * just get the first one.
11375 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011376 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011377 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011378 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011379}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011380
Daniel Vetter24929352012-07-02 20:28:59 +020011381static void
11382intel_connector_break_all_links(struct intel_connector *connector)
11383{
11384 connector->base.dpms = DRM_MODE_DPMS_OFF;
11385 connector->base.encoder = NULL;
11386 connector->encoder->connectors_active = false;
11387 connector->encoder->base.crtc = NULL;
11388}
11389
Daniel Vetter7fad7982012-07-04 17:51:47 +020011390static void intel_enable_pipe_a(struct drm_device *dev)
11391{
11392 struct intel_connector *connector;
11393 struct drm_connector *crt = NULL;
11394 struct intel_load_detect_pipe load_detect_temp;
11395
11396 /* We can't just switch on the pipe A, we need to set things up with a
11397 * proper mode and output configuration. As a gross hack, enable pipe A
11398 * by enabling the load detect pipe once. */
11399 list_for_each_entry(connector,
11400 &dev->mode_config.connector_list,
11401 base.head) {
11402 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11403 crt = &connector->base;
11404 break;
11405 }
11406 }
11407
11408 if (!crt)
11409 return;
11410
11411 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11412 intel_release_load_detect_pipe(crt, &load_detect_temp);
11413
11414
11415}
11416
Daniel Vetterfa555832012-10-10 23:14:00 +020011417static bool
11418intel_check_plane_mapping(struct intel_crtc *crtc)
11419{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011420 struct drm_device *dev = crtc->base.dev;
11421 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011422 u32 reg, val;
11423
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011424 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011425 return true;
11426
11427 reg = DSPCNTR(!crtc->plane);
11428 val = I915_READ(reg);
11429
11430 if ((val & DISPLAY_PLANE_ENABLE) &&
11431 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11432 return false;
11433
11434 return true;
11435}
11436
Daniel Vetter24929352012-07-02 20:28:59 +020011437static void intel_sanitize_crtc(struct intel_crtc *crtc)
11438{
11439 struct drm_device *dev = crtc->base.dev;
11440 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011441 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011442
Daniel Vetter24929352012-07-02 20:28:59 +020011443 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011444 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011445 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11446
11447 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011448 * disable the crtc (and hence change the state) if it is wrong. Note
11449 * that gen4+ has a fixed plane -> pipe mapping. */
11450 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011451 struct intel_connector *connector;
11452 bool plane;
11453
Daniel Vetter24929352012-07-02 20:28:59 +020011454 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11455 crtc->base.base.id);
11456
11457 /* Pipe has the wrong plane attached and the plane is active.
11458 * Temporarily change the plane mapping and disable everything
11459 * ... */
11460 plane = crtc->plane;
11461 crtc->plane = !plane;
11462 dev_priv->display.crtc_disable(&crtc->base);
11463 crtc->plane = plane;
11464
11465 /* ... and break all links. */
11466 list_for_each_entry(connector, &dev->mode_config.connector_list,
11467 base.head) {
11468 if (connector->encoder->base.crtc != &crtc->base)
11469 continue;
11470
11471 intel_connector_break_all_links(connector);
11472 }
11473
11474 WARN_ON(crtc->active);
11475 crtc->base.enabled = false;
11476 }
Daniel Vetter24929352012-07-02 20:28:59 +020011477
Daniel Vetter7fad7982012-07-04 17:51:47 +020011478 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11479 crtc->pipe == PIPE_A && !crtc->active) {
11480 /* BIOS forgot to enable pipe A, this mostly happens after
11481 * resume. Force-enable the pipe to fix this, the update_dpms
11482 * call below we restore the pipe to the right state, but leave
11483 * the required bits on. */
11484 intel_enable_pipe_a(dev);
11485 }
11486
Daniel Vetter24929352012-07-02 20:28:59 +020011487 /* Adjust the state of the output pipe according to whether we
11488 * have active connectors/encoders. */
11489 intel_crtc_update_dpms(&crtc->base);
11490
11491 if (crtc->active != crtc->base.enabled) {
11492 struct intel_encoder *encoder;
11493
11494 /* This can happen either due to bugs in the get_hw_state
11495 * functions or because the pipe is force-enabled due to the
11496 * pipe A quirk. */
11497 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11498 crtc->base.base.id,
11499 crtc->base.enabled ? "enabled" : "disabled",
11500 crtc->active ? "enabled" : "disabled");
11501
11502 crtc->base.enabled = crtc->active;
11503
11504 /* Because we only establish the connector -> encoder ->
11505 * crtc links if something is active, this means the
11506 * crtc is now deactivated. Break the links. connector
11507 * -> encoder links are only establish when things are
11508 * actually up, hence no need to break them. */
11509 WARN_ON(crtc->active);
11510
11511 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11512 WARN_ON(encoder->connectors_active);
11513 encoder->base.crtc = NULL;
11514 }
11515 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011516 if (crtc->active) {
11517 /*
11518 * We start out with underrun reporting disabled to avoid races.
11519 * For correct bookkeeping mark this on active crtcs.
11520 *
11521 * No protection against concurrent access is required - at
11522 * worst a fifo underrun happens which also sets this to false.
11523 */
11524 crtc->cpu_fifo_underrun_disabled = true;
11525 crtc->pch_fifo_underrun_disabled = true;
11526 }
Daniel Vetter24929352012-07-02 20:28:59 +020011527}
11528
11529static void intel_sanitize_encoder(struct intel_encoder *encoder)
11530{
11531 struct intel_connector *connector;
11532 struct drm_device *dev = encoder->base.dev;
11533
11534 /* We need to check both for a crtc link (meaning that the
11535 * encoder is active and trying to read from a pipe) and the
11536 * pipe itself being active. */
11537 bool has_active_crtc = encoder->base.crtc &&
11538 to_intel_crtc(encoder->base.crtc)->active;
11539
11540 if (encoder->connectors_active && !has_active_crtc) {
11541 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11542 encoder->base.base.id,
11543 drm_get_encoder_name(&encoder->base));
11544
11545 /* Connector is active, but has no active pipe. This is
11546 * fallout from our resume register restoring. Disable
11547 * the encoder manually again. */
11548 if (encoder->base.crtc) {
11549 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11550 encoder->base.base.id,
11551 drm_get_encoder_name(&encoder->base));
11552 encoder->disable(encoder);
11553 }
11554
11555 /* Inconsistent output/port/pipe state happens presumably due to
11556 * a bug in one of the get_hw_state functions. Or someplace else
11557 * in our code, like the register restore mess on resume. Clamp
11558 * things to off as a safer default. */
11559 list_for_each_entry(connector,
11560 &dev->mode_config.connector_list,
11561 base.head) {
11562 if (connector->encoder != encoder)
11563 continue;
11564
11565 intel_connector_break_all_links(connector);
11566 }
11567 }
11568 /* Enabled encoders without active connectors will be fixed in
11569 * the crtc fixup. */
11570}
11571
Imre Deak04098752014-02-18 00:02:16 +020011572void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011573{
11574 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011575 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011576
Imre Deak04098752014-02-18 00:02:16 +020011577 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11578 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11579 i915_disable_vga(dev);
11580 }
11581}
11582
11583void i915_redisable_vga(struct drm_device *dev)
11584{
11585 struct drm_i915_private *dev_priv = dev->dev_private;
11586
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011587 /* This function can be called both from intel_modeset_setup_hw_state or
11588 * at a very early point in our resume sequence, where the power well
11589 * structures are not yet restored. Since this function is at a very
11590 * paranoid "someone might have enabled VGA while we were not looking"
11591 * level, just check if the power well is enabled instead of trying to
11592 * follow the "don't touch the power well if we don't need it" policy
11593 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011594 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011595 return;
11596
Imre Deak04098752014-02-18 00:02:16 +020011597 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011598}
11599
Daniel Vetter30e984d2013-06-05 13:34:17 +020011600static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011601{
11602 struct drm_i915_private *dev_priv = dev->dev_private;
11603 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011604 struct intel_crtc *crtc;
11605 struct intel_encoder *encoder;
11606 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011607 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011608
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011609 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11610 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011611 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011612
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011613 crtc->active = dev_priv->display.get_pipe_config(crtc,
11614 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011615
11616 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011617 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011618
11619 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11620 crtc->base.base.id,
11621 crtc->active ? "enabled" : "disabled");
11622 }
11623
Daniel Vetter53589012013-06-05 13:34:16 +020011624 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011625 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011626 intel_ddi_setup_hw_pll_state(dev);
11627
Daniel Vetter53589012013-06-05 13:34:16 +020011628 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11629 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11630
11631 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11632 pll->active = 0;
11633 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11634 base.head) {
11635 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11636 pll->active++;
11637 }
11638 pll->refcount = pll->active;
11639
Daniel Vetter35c95372013-07-17 06:55:04 +020011640 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11641 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011642 }
11643
Daniel Vetter24929352012-07-02 20:28:59 +020011644 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11645 base.head) {
11646 pipe = 0;
11647
11648 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011649 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11650 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011651 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011652 } else {
11653 encoder->base.crtc = NULL;
11654 }
11655
11656 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011657 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011658 encoder->base.base.id,
11659 drm_get_encoder_name(&encoder->base),
11660 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011661 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011662 }
11663
11664 list_for_each_entry(connector, &dev->mode_config.connector_list,
11665 base.head) {
11666 if (connector->get_hw_state(connector)) {
11667 connector->base.dpms = DRM_MODE_DPMS_ON;
11668 connector->encoder->connectors_active = true;
11669 connector->base.encoder = &connector->encoder->base;
11670 } else {
11671 connector->base.dpms = DRM_MODE_DPMS_OFF;
11672 connector->base.encoder = NULL;
11673 }
11674 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11675 connector->base.base.id,
11676 drm_get_connector_name(&connector->base),
11677 connector->base.encoder ? "enabled" : "disabled");
11678 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011679}
11680
11681/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11682 * and i915 state tracking structures. */
11683void intel_modeset_setup_hw_state(struct drm_device *dev,
11684 bool force_restore)
11685{
11686 struct drm_i915_private *dev_priv = dev->dev_private;
11687 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011688 struct intel_crtc *crtc;
11689 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011690 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011691
11692 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011693
Jesse Barnesbabea612013-06-26 18:57:38 +030011694 /*
11695 * Now that we have the config, copy it to each CRTC struct
11696 * Note that this could go away if we move to using crtc_config
11697 * checking everywhere.
11698 */
11699 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11700 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011701 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011702 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011703 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11704 crtc->base.base.id);
11705 drm_mode_debug_printmodeline(&crtc->base.mode);
11706 }
11707 }
11708
Daniel Vetter24929352012-07-02 20:28:59 +020011709 /* HW state is read out, now we need to sanitize this mess. */
11710 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11711 base.head) {
11712 intel_sanitize_encoder(encoder);
11713 }
11714
11715 for_each_pipe(pipe) {
11716 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11717 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011718 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011719 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011720
Daniel Vetter35c95372013-07-17 06:55:04 +020011721 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11722 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11723
11724 if (!pll->on || pll->active)
11725 continue;
11726
11727 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11728
11729 pll->disable(dev_priv, pll);
11730 pll->on = false;
11731 }
11732
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011733 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011734 ilk_wm_get_hw_state(dev);
11735
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011736 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011737 i915_redisable_vga(dev);
11738
Daniel Vetterf30da182013-04-11 20:22:50 +020011739 /*
11740 * We need to use raw interfaces for restoring state to avoid
11741 * checking (bogus) intermediate states.
11742 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011743 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011744 struct drm_crtc *crtc =
11745 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011746
11747 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11748 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011749 }
11750 } else {
11751 intel_modeset_update_staged_output_state(dev);
11752 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011753
11754 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011755}
11756
11757void intel_modeset_gem_init(struct drm_device *dev)
11758{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011759 struct drm_crtc *c;
11760 struct intel_framebuffer *fb;
11761
Chris Wilson1833b132012-05-09 11:56:28 +010011762 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011763
11764 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011765
11766 /*
11767 * Make sure any fbs we allocated at startup are properly
11768 * pinned & fenced. When we do the allocation it's too early
11769 * for this.
11770 */
11771 mutex_lock(&dev->struct_mutex);
11772 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
11773 if (!c->fb)
11774 continue;
11775
11776 fb = to_intel_framebuffer(c->fb);
11777 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11778 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11779 to_intel_crtc(c)->pipe);
11780 drm_framebuffer_unreference(c->fb);
11781 c->fb = NULL;
11782 }
11783 }
11784 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011785}
11786
Imre Deak4932e2c2014-02-11 17:12:48 +020011787void intel_connector_unregister(struct intel_connector *intel_connector)
11788{
11789 struct drm_connector *connector = &intel_connector->base;
11790
11791 intel_panel_destroy_backlight(connector);
11792 drm_sysfs_connector_remove(connector);
11793}
11794
Jesse Barnes79e53942008-11-07 14:24:08 -080011795void intel_modeset_cleanup(struct drm_device *dev)
11796{
Jesse Barnes652c3932009-08-17 13:31:43 -070011797 struct drm_i915_private *dev_priv = dev->dev_private;
11798 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011799 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011800
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011801 /*
11802 * Interrupts and polling as the first thing to avoid creating havoc.
11803 * Too much stuff here (turning of rps, connectors, ...) would
11804 * experience fancy races otherwise.
11805 */
11806 drm_irq_uninstall(dev);
11807 cancel_work_sync(&dev_priv->hotplug_work);
11808 /*
11809 * Due to the hpd irq storm handling the hotplug work can re-arm the
11810 * poll handlers. Hence disable polling after hpd handling is shut down.
11811 */
Keith Packardf87ea762010-10-03 19:36:26 -070011812 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011813
Jesse Barnes652c3932009-08-17 13:31:43 -070011814 mutex_lock(&dev->struct_mutex);
11815
Jesse Barnes723bfd72010-10-07 16:01:13 -070011816 intel_unregister_dsm_handler();
11817
Jesse Barnes652c3932009-08-17 13:31:43 -070011818 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11819 /* Skip inactive CRTCs */
11820 if (!crtc->fb)
11821 continue;
11822
Daniel Vetter3dec0092010-08-20 21:40:52 +020011823 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011824 }
11825
Chris Wilson973d04f2011-07-08 12:22:37 +010011826 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011827
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011828 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011829
Daniel Vetter930ebb42012-06-29 23:32:16 +020011830 ironlake_teardown_rc6(dev);
11831
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011832 mutex_unlock(&dev->struct_mutex);
11833
Chris Wilson1630fe72011-07-08 12:22:42 +010011834 /* flush any delayed tasks or pending work */
11835 flush_scheduled_work();
11836
Jani Nikuladb31af12013-11-08 16:48:53 +020011837 /* destroy the backlight and sysfs files before encoders/connectors */
11838 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011839 struct intel_connector *intel_connector;
11840
11841 intel_connector = to_intel_connector(connector);
11842 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011843 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011844
Jesse Barnes79e53942008-11-07 14:24:08 -080011845 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011846
11847 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011848}
11849
Dave Airlie28d52042009-09-21 14:33:58 +100011850/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011851 * Return which encoder is currently attached for connector.
11852 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011853struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011854{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011855 return &intel_attached_encoder(connector)->base;
11856}
Jesse Barnes79e53942008-11-07 14:24:08 -080011857
Chris Wilsondf0e9242010-09-09 16:20:55 +010011858void intel_connector_attach_encoder(struct intel_connector *connector,
11859 struct intel_encoder *encoder)
11860{
11861 connector->encoder = encoder;
11862 drm_mode_connector_attach_encoder(&connector->base,
11863 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011864}
Dave Airlie28d52042009-09-21 14:33:58 +100011865
11866/*
11867 * set vga decode state - true == enable VGA decode
11868 */
11869int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11870{
11871 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011872 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011873 u16 gmch_ctrl;
11874
Chris Wilson75fa0412014-02-07 18:37:02 -020011875 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11876 DRM_ERROR("failed to read control word\n");
11877 return -EIO;
11878 }
11879
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011880 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11881 return 0;
11882
Dave Airlie28d52042009-09-21 14:33:58 +100011883 if (state)
11884 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11885 else
11886 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011887
11888 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11889 DRM_ERROR("failed to write control word\n");
11890 return -EIO;
11891 }
11892
Dave Airlie28d52042009-09-21 14:33:58 +100011893 return 0;
11894}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011895
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011896struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011897
11898 u32 power_well_driver;
11899
Chris Wilson63b66e52013-08-08 15:12:06 +020011900 int num_transcoders;
11901
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011902 struct intel_cursor_error_state {
11903 u32 control;
11904 u32 position;
11905 u32 base;
11906 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011907 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011908
11909 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011910 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011911 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011912 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011913
11914 struct intel_plane_error_state {
11915 u32 control;
11916 u32 stride;
11917 u32 size;
11918 u32 pos;
11919 u32 addr;
11920 u32 surface;
11921 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011922 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011923
11924 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011925 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011926 enum transcoder cpu_transcoder;
11927
11928 u32 conf;
11929
11930 u32 htotal;
11931 u32 hblank;
11932 u32 hsync;
11933 u32 vtotal;
11934 u32 vblank;
11935 u32 vsync;
11936 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011937};
11938
11939struct intel_display_error_state *
11940intel_display_capture_error_state(struct drm_device *dev)
11941{
Akshay Joshi0206e352011-08-16 15:34:10 -040011942 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011943 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011944 int transcoders[] = {
11945 TRANSCODER_A,
11946 TRANSCODER_B,
11947 TRANSCODER_C,
11948 TRANSCODER_EDP,
11949 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011950 int i;
11951
Chris Wilson63b66e52013-08-08 15:12:06 +020011952 if (INTEL_INFO(dev)->num_pipes == 0)
11953 return NULL;
11954
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011955 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011956 if (error == NULL)
11957 return NULL;
11958
Imre Deak190be112013-11-25 17:15:31 +020011959 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011960 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11961
Damien Lespiau52331302012-08-15 19:23:25 +010011962 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011963 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011964 intel_display_power_enabled_sw(dev_priv,
11965 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011966 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011967 continue;
11968
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011969 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11970 error->cursor[i].control = I915_READ(CURCNTR(i));
11971 error->cursor[i].position = I915_READ(CURPOS(i));
11972 error->cursor[i].base = I915_READ(CURBASE(i));
11973 } else {
11974 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11975 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11976 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11977 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011978
11979 error->plane[i].control = I915_READ(DSPCNTR(i));
11980 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011981 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011982 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011983 error->plane[i].pos = I915_READ(DSPPOS(i));
11984 }
Paulo Zanonica291362013-03-06 20:03:14 -030011985 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11986 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011987 if (INTEL_INFO(dev)->gen >= 4) {
11988 error->plane[i].surface = I915_READ(DSPSURF(i));
11989 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11990 }
11991
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011992 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011993 }
11994
11995 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11996 if (HAS_DDI(dev_priv->dev))
11997 error->num_transcoders++; /* Account for eDP. */
11998
11999 for (i = 0; i < error->num_transcoders; i++) {
12000 enum transcoder cpu_transcoder = transcoders[i];
12001
Imre Deakddf9c532013-11-27 22:02:02 +020012002 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012003 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012004 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012005 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012006 continue;
12007
Chris Wilson63b66e52013-08-08 15:12:06 +020012008 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12009
12010 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12011 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12012 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12013 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12014 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12015 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12016 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012017 }
12018
12019 return error;
12020}
12021
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012022#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12023
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012024void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012025intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012026 struct drm_device *dev,
12027 struct intel_display_error_state *error)
12028{
12029 int i;
12030
Chris Wilson63b66e52013-08-08 15:12:06 +020012031 if (!error)
12032 return;
12033
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012034 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012035 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012036 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012037 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012038 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012039 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012040 err_printf(m, " Power: %s\n",
12041 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012042 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012043
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012044 err_printf(m, "Plane [%d]:\n", i);
12045 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12046 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012047 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012048 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12049 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012050 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012051 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012052 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012053 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012054 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12055 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012056 }
12057
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012058 err_printf(m, "Cursor [%d]:\n", i);
12059 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12060 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12061 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012062 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012063
12064 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012065 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012066 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012067 err_printf(m, " Power: %s\n",
12068 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012069 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12070 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12071 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12072 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12073 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12074 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12075 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12076 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012077}