blob: ef4adf65e31199f87a546095adf7bb3265274eca [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni35079892014-04-01 15:37:15 -0300104#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
105 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
106 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
107 POSTING_READ(GEN8_##type##_IER(which)); \
108} while (0)
109
110#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
111 I915_WRITE(type##IMR, (imr_val)); \
112 I915_WRITE(type##IER, (ier_val)); \
113 POSTING_READ(type##IER); \
114} while (0)
115
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800116/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100117static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300118ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800119{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200120 assert_spin_locked(&dev_priv->irq_lock);
121
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300122 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300123 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300124 dev_priv->pm.regsave.deimr &= ~mask;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300125 return;
126 }
127
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000128 if ((dev_priv->irq_mask & mask) != 0) {
129 dev_priv->irq_mask &= ~mask;
130 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000131 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800132 }
133}
134
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300135static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300136ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800137{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200138 assert_spin_locked(&dev_priv->irq_lock);
139
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300140 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300142 dev_priv->pm.regsave.deimr |= mask;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300143 return;
144 }
145
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000146 if ((dev_priv->irq_mask & mask) != mask) {
147 dev_priv->irq_mask |= mask;
148 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000149 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800150 }
151}
152
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300153/**
154 * ilk_update_gt_irq - update GTIMR
155 * @dev_priv: driver private
156 * @interrupt_mask: mask of interrupt bits to update
157 * @enabled_irq_mask: mask of interrupt bits to enable
158 */
159static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
160 uint32_t interrupt_mask,
161 uint32_t enabled_irq_mask)
162{
163 assert_spin_locked(&dev_priv->irq_lock);
164
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300165 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300167 dev_priv->pm.regsave.gtimr &= ~interrupt_mask;
168 dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300169 interrupt_mask);
170 return;
171 }
172
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300173 dev_priv->gt_irq_mask &= ~interrupt_mask;
174 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
175 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
176 POSTING_READ(GTIMR);
177}
178
179void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
180{
181 ilk_update_gt_irq(dev_priv, mask, mask);
182}
183
184void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
185{
186 ilk_update_gt_irq(dev_priv, mask, 0);
187}
188
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300189/**
190 * snb_update_pm_irq - update GEN6_PMIMR
191 * @dev_priv: driver private
192 * @interrupt_mask: mask of interrupt bits to update
193 * @enabled_irq_mask: mask of interrupt bits to enable
194 */
195static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
196 uint32_t interrupt_mask,
197 uint32_t enabled_irq_mask)
198{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300199 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300200
201 assert_spin_locked(&dev_priv->irq_lock);
202
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300203 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300204 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300205 dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask;
206 dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300207 interrupt_mask);
208 return;
209 }
210
Paulo Zanoni605cd252013-08-06 18:57:15 -0300211 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300212 new_val &= ~interrupt_mask;
213 new_val |= (~enabled_irq_mask & interrupt_mask);
214
Paulo Zanoni605cd252013-08-06 18:57:15 -0300215 if (new_val != dev_priv->pm_irq_mask) {
216 dev_priv->pm_irq_mask = new_val;
217 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300218 POSTING_READ(GEN6_PMIMR);
219 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300220}
221
222void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
223{
224 snb_update_pm_irq(dev_priv, mask, mask);
225}
226
227void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
228{
229 snb_update_pm_irq(dev_priv, mask, 0);
230}
231
Paulo Zanoni86642812013-04-12 17:57:57 -0300232static bool ivb_can_enable_err_int(struct drm_device *dev)
233{
234 struct drm_i915_private *dev_priv = dev->dev_private;
235 struct intel_crtc *crtc;
236 enum pipe pipe;
237
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200238 assert_spin_locked(&dev_priv->irq_lock);
239
Paulo Zanoni86642812013-04-12 17:57:57 -0300240 for_each_pipe(pipe) {
241 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
242
243 if (crtc->cpu_fifo_underrun_disabled)
244 return false;
245 }
246
247 return true;
248}
249
250static bool cpt_can_enable_serr_int(struct drm_device *dev)
251{
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 enum pipe pipe;
254 struct intel_crtc *crtc;
255
Daniel Vetterfee884e2013-07-04 23:35:21 +0200256 assert_spin_locked(&dev_priv->irq_lock);
257
Paulo Zanoni86642812013-04-12 17:57:57 -0300258 for_each_pipe(pipe) {
259 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
260
261 if (crtc->pch_fifo_underrun_disabled)
262 return false;
263 }
264
265 return true;
266}
267
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200268static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
269{
270 struct drm_i915_private *dev_priv = dev->dev_private;
271 u32 reg = PIPESTAT(pipe);
272 u32 pipestat = I915_READ(reg) & 0x7fff0000;
273
274 assert_spin_locked(&dev_priv->irq_lock);
275
276 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
277 POSTING_READ(reg);
278}
279
Paulo Zanoni86642812013-04-12 17:57:57 -0300280static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
281 enum pipe pipe, bool enable)
282{
283 struct drm_i915_private *dev_priv = dev->dev_private;
284 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
285 DE_PIPEB_FIFO_UNDERRUN;
286
287 if (enable)
288 ironlake_enable_display_irq(dev_priv, bit);
289 else
290 ironlake_disable_display_irq(dev_priv, bit);
291}
292
293static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200294 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300295{
296 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300297 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200298 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
299
Paulo Zanoni86642812013-04-12 17:57:57 -0300300 if (!ivb_can_enable_err_int(dev))
301 return;
302
Paulo Zanoni86642812013-04-12 17:57:57 -0300303 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
304 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200305 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
306
307 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300308 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200309
310 if (!was_enabled &&
311 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
312 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
313 pipe_name(pipe));
314 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300315 }
316}
317
Daniel Vetter38d83c962013-11-07 11:05:46 +0100318static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
319 enum pipe pipe, bool enable)
320{
321 struct drm_i915_private *dev_priv = dev->dev_private;
322
323 assert_spin_locked(&dev_priv->irq_lock);
324
325 if (enable)
326 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
327 else
328 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
329 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
330 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
331}
332
Daniel Vetterfee884e2013-07-04 23:35:21 +0200333/**
334 * ibx_display_interrupt_update - update SDEIMR
335 * @dev_priv: driver private
336 * @interrupt_mask: mask of interrupt bits to update
337 * @enabled_irq_mask: mask of interrupt bits to enable
338 */
339static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
340 uint32_t interrupt_mask,
341 uint32_t enabled_irq_mask)
342{
343 uint32_t sdeimr = I915_READ(SDEIMR);
344 sdeimr &= ~interrupt_mask;
345 sdeimr |= (~enabled_irq_mask & interrupt_mask);
346
347 assert_spin_locked(&dev_priv->irq_lock);
348
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300349 if (dev_priv->pm.irqs_disabled &&
Paulo Zanonic67a4702013-08-19 13:18:09 -0300350 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
351 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300352 dev_priv->pm.regsave.sdeimr &= ~interrupt_mask;
353 dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300354 interrupt_mask);
355 return;
356 }
357
Daniel Vetterfee884e2013-07-04 23:35:21 +0200358 I915_WRITE(SDEIMR, sdeimr);
359 POSTING_READ(SDEIMR);
360}
361#define ibx_enable_display_interrupt(dev_priv, bits) \
362 ibx_display_interrupt_update((dev_priv), (bits), (bits))
363#define ibx_disable_display_interrupt(dev_priv, bits) \
364 ibx_display_interrupt_update((dev_priv), (bits), 0)
365
Daniel Vetterde280752013-07-04 23:35:24 +0200366static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
367 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300368 bool enable)
369{
Paulo Zanoni86642812013-04-12 17:57:57 -0300370 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200371 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
372 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300373
374 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200375 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300376 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200377 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300378}
379
380static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
381 enum transcoder pch_transcoder,
382 bool enable)
383{
384 struct drm_i915_private *dev_priv = dev->dev_private;
385
386 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200387 I915_WRITE(SERR_INT,
388 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
389
Paulo Zanoni86642812013-04-12 17:57:57 -0300390 if (!cpt_can_enable_serr_int(dev))
391 return;
392
Daniel Vetterfee884e2013-07-04 23:35:21 +0200393 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300394 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200395 uint32_t tmp = I915_READ(SERR_INT);
396 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
397
398 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200399 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200400
401 if (!was_enabled &&
402 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
403 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
404 transcoder_name(pch_transcoder));
405 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300406 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300407}
408
409/**
410 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
411 * @dev: drm device
412 * @pipe: pipe
413 * @enable: true if we want to report FIFO underrun errors, false otherwise
414 *
415 * This function makes us disable or enable CPU fifo underruns for a specific
416 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
417 * reporting for one pipe may also disable all the other CPU error interruts for
418 * the other pipes, due to the fact that there's just one interrupt mask/enable
419 * bit for all the pipes.
420 *
421 * Returns the previous state of underrun reporting.
422 */
Imre Deakf88d42f2014-03-04 19:23:09 +0200423bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
424 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300425{
426 struct drm_i915_private *dev_priv = dev->dev_private;
427 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300429 bool ret;
430
Imre Deak77961eb2014-03-05 16:20:56 +0200431 assert_spin_locked(&dev_priv->irq_lock);
432
Paulo Zanoni86642812013-04-12 17:57:57 -0300433 ret = !intel_crtc->cpu_fifo_underrun_disabled;
434
435 if (enable == ret)
436 goto done;
437
438 intel_crtc->cpu_fifo_underrun_disabled = !enable;
439
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200440 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
441 i9xx_clear_fifo_underrun(dev, pipe);
442 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300443 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
444 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200445 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100446 else if (IS_GEN8(dev))
447 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300448
449done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200450 return ret;
451}
452
453bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
454 enum pipe pipe, bool enable)
455{
456 struct drm_i915_private *dev_priv = dev->dev_private;
457 unsigned long flags;
458 bool ret;
459
460 spin_lock_irqsave(&dev_priv->irq_lock, flags);
461 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300462 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200463
Paulo Zanoni86642812013-04-12 17:57:57 -0300464 return ret;
465}
466
Imre Deak91d181d2014-02-10 18:42:49 +0200467static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
468 enum pipe pipe)
469{
470 struct drm_i915_private *dev_priv = dev->dev_private;
471 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
472 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
473
474 return !intel_crtc->cpu_fifo_underrun_disabled;
475}
476
Paulo Zanoni86642812013-04-12 17:57:57 -0300477/**
478 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
479 * @dev: drm device
480 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
481 * @enable: true if we want to report FIFO underrun errors, false otherwise
482 *
483 * This function makes us disable or enable PCH fifo underruns for a specific
484 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
485 * underrun reporting for one transcoder may also disable all the other PCH
486 * error interruts for the other transcoders, due to the fact that there's just
487 * one interrupt mask/enable bit for all the transcoders.
488 *
489 * Returns the previous state of underrun reporting.
490 */
491bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
492 enum transcoder pch_transcoder,
493 bool enable)
494{
495 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200496 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300498 unsigned long flags;
499 bool ret;
500
Daniel Vetterde280752013-07-04 23:35:24 +0200501 /*
502 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
503 * has only one pch transcoder A that all pipes can use. To avoid racy
504 * pch transcoder -> pipe lookups from interrupt code simply store the
505 * underrun statistics in crtc A. Since we never expose this anywhere
506 * nor use it outside of the fifo underrun code here using the "wrong"
507 * crtc on LPT won't cause issues.
508 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300509
510 spin_lock_irqsave(&dev_priv->irq_lock, flags);
511
512 ret = !intel_crtc->pch_fifo_underrun_disabled;
513
514 if (enable == ret)
515 goto done;
516
517 intel_crtc->pch_fifo_underrun_disabled = !enable;
518
519 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200520 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300521 else
522 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
523
524done:
525 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
526 return ret;
527}
528
529
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100530static void
Imre Deak755e9012014-02-10 18:42:47 +0200531__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
532 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800533{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200534 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200535 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800536
Daniel Vetterb79480b2013-06-27 17:52:10 +0200537 assert_spin_locked(&dev_priv->irq_lock);
538
Imre Deak755e9012014-02-10 18:42:47 +0200539 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
540 status_mask & ~PIPESTAT_INT_STATUS_MASK))
541 return;
542
543 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200544 return;
545
Imre Deak91d181d2014-02-10 18:42:49 +0200546 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
547
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200548 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200549 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200550 I915_WRITE(reg, pipestat);
551 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800552}
553
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100554static void
Imre Deak755e9012014-02-10 18:42:47 +0200555__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
556 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800557{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200558 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200559 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800560
Daniel Vetterb79480b2013-06-27 17:52:10 +0200561 assert_spin_locked(&dev_priv->irq_lock);
562
Imre Deak755e9012014-02-10 18:42:47 +0200563 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
564 status_mask & ~PIPESTAT_INT_STATUS_MASK))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200565 return;
566
Imre Deak755e9012014-02-10 18:42:47 +0200567 if ((pipestat & enable_mask) == 0)
568 return;
569
Imre Deak91d181d2014-02-10 18:42:49 +0200570 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
571
Imre Deak755e9012014-02-10 18:42:47 +0200572 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200573 I915_WRITE(reg, pipestat);
574 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800575}
576
Imre Deak10c59c52014-02-10 18:42:48 +0200577static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
578{
579 u32 enable_mask = status_mask << 16;
580
581 /*
582 * On pipe A we don't support the PSR interrupt yet, on pipe B the
583 * same bit MBZ.
584 */
585 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
586 return 0;
587
588 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
589 SPRITE0_FLIP_DONE_INT_EN_VLV |
590 SPRITE1_FLIP_DONE_INT_EN_VLV);
591 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
592 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
593 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
594 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
595
596 return enable_mask;
597}
598
Imre Deak755e9012014-02-10 18:42:47 +0200599void
600i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
601 u32 status_mask)
602{
603 u32 enable_mask;
604
Imre Deak10c59c52014-02-10 18:42:48 +0200605 if (IS_VALLEYVIEW(dev_priv->dev))
606 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
607 status_mask);
608 else
609 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200610 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
611}
612
613void
614i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
615 u32 status_mask)
616{
617 u32 enable_mask;
618
Imre Deak10c59c52014-02-10 18:42:48 +0200619 if (IS_VALLEYVIEW(dev_priv->dev))
620 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
621 status_mask);
622 else
623 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200624 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
625}
626
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000627/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300628 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000629 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300630static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000631{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300632 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633 unsigned long irqflags;
634
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300635 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
636 return;
637
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000638 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000639
Imre Deak755e9012014-02-10 18:42:47 +0200640 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300641 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200642 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200643 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000644
645 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000646}
647
648/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700649 * i915_pipe_enabled - check if a pipe is enabled
650 * @dev: DRM device
651 * @pipe: pipe to check
652 *
653 * Reading certain registers when the pipe is disabled can hang the chip.
654 * Use this routine to make sure the PLL is running and the pipe is active
655 * before reading such registers if unsure.
656 */
657static int
658i915_pipe_enabled(struct drm_device *dev, int pipe)
659{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300660 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200661
Daniel Vettera01025a2013-05-22 00:50:23 +0200662 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
663 /* Locking is horribly broken here, but whatever. */
664 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300666
Daniel Vettera01025a2013-05-22 00:50:23 +0200667 return intel_crtc->active;
668 } else {
669 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
670 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700671}
672
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300673static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
674{
675 /* Gen2 doesn't have a hardware frame counter */
676 return 0;
677}
678
Keith Packard42f52ef2008-10-18 19:39:29 -0700679/* Called from drm generic code, passed a 'crtc', which
680 * we use as a pipe index
681 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700682static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700683{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300684 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700685 unsigned long high_frame;
686 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300687 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700688
689 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800690 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800691 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700692 return 0;
693 }
694
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300695 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
696 struct intel_crtc *intel_crtc =
697 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
698 const struct drm_display_mode *mode =
699 &intel_crtc->config.adjusted_mode;
700
701 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
702 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100703 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300704 u32 htotal;
705
706 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
707 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
708
709 vbl_start *= htotal;
710 }
711
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800712 high_frame = PIPEFRAME(pipe);
713 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100714
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700715 /*
716 * High & low register fields aren't synchronized, so make sure
717 * we get a low value that's stable across two reads of the high
718 * register.
719 */
720 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100721 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300722 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100723 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700724 } while (high1 != high2);
725
Chris Wilson5eddb702010-09-11 13:48:45 +0100726 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300727 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100728 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300729
730 /*
731 * The frame counter increments at beginning of active.
732 * Cook up a vblank counter by also checking the pixel
733 * counter against vblank start.
734 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200735 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700736}
737
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700738static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800739{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300740 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800741 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800742
743 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800744 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800745 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800746 return 0;
747 }
748
749 return I915_READ(reg);
750}
751
Mario Kleinerad3543e2013-10-30 05:13:08 +0100752/* raw reads, only for fast reads of display block, no need for forcewake etc. */
753#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100754
Ville Syrjälä095163b2013-10-29 00:04:43 +0200755static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300756{
757 struct drm_i915_private *dev_priv = dev->dev_private;
758 uint32_t status;
Ville Syrjälä24302622014-03-11 12:58:46 +0200759 int reg;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300760
Ville Syrjälä24302622014-03-11 12:58:46 +0200761 if (INTEL_INFO(dev)->gen >= 8) {
762 status = GEN8_PIPE_VBLANK;
763 reg = GEN8_DE_PIPE_ISR(pipe);
764 } else if (INTEL_INFO(dev)->gen >= 7) {
765 status = DE_PIPE_VBLANK_IVB(pipe);
766 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300767 } else {
Ville Syrjälä24302622014-03-11 12:58:46 +0200768 status = DE_PIPE_VBLANK(pipe);
769 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300770 }
Mario Kleinerad3543e2013-10-30 05:13:08 +0100771
Ville Syrjälä24302622014-03-11 12:58:46 +0200772 return __raw_i915_read32(dev_priv, reg) & status;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300773}
774
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700775static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200776 unsigned int flags, int *vpos, int *hpos,
777 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100778{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300779 struct drm_i915_private *dev_priv = dev->dev_private;
780 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
782 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300783 int position;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100784 int vbl_start, vbl_end, htotal, vtotal;
785 bool in_vbl = true;
786 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100787 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100788
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300789 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100790 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800791 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100792 return 0;
793 }
794
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300795 htotal = mode->crtc_htotal;
796 vtotal = mode->crtc_vtotal;
797 vbl_start = mode->crtc_vblank_start;
798 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100799
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200800 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
801 vbl_start = DIV_ROUND_UP(vbl_start, 2);
802 vbl_end /= 2;
803 vtotal /= 2;
804 }
805
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300806 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
807
Mario Kleinerad3543e2013-10-30 05:13:08 +0100808 /*
809 * Lock uncore.lock, as we will do multiple timing critical raw
810 * register reads, potentially with preemption disabled, so the
811 * following code must not block on uncore.lock.
812 */
813 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
814
815 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
816
817 /* Get optional system timestamp before query. */
818 if (stime)
819 *stime = ktime_get();
820
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300821 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100822 /* No obvious pixelcount register. Only query vertical
823 * scanout position from Display scan line register.
824 */
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300825 if (IS_GEN2(dev))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100826 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300827 else
Mario Kleinerad3543e2013-10-30 05:13:08 +0100828 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300829
Ville Syrjäläfcb81822014-03-11 12:58:45 +0200830 if (HAS_DDI(dev)) {
831 /*
832 * On HSW HDMI outputs there seems to be a 2 line
833 * difference, whereas eDP has the normal 1 line
834 * difference that earlier platforms have. External
835 * DP is unknown. For now just check for the 2 line
836 * difference case on all output types on HSW+.
837 *
838 * This might misinterpret the scanline counter being
839 * one line too far along on eDP, but that's less
840 * dangerous than the alternative since that would lead
841 * the vblank timestamp code astray when it sees a
842 * scanline count before vblank_start during a vblank
843 * interrupt.
844 */
845 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
846 if ((in_vbl && (position == vbl_start - 2 ||
847 position == vbl_start - 1)) ||
848 (!in_vbl && (position == vbl_end - 2 ||
849 position == vbl_end - 1)))
850 position = (position + 2) % vtotal;
851 } else if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä095163b2013-10-29 00:04:43 +0200852 /*
853 * The scanline counter increments at the leading edge
854 * of hsync, ie. it completely misses the active portion
855 * of the line. Fix up the counter at both edges of vblank
856 * to get a more accurate picture whether we're in vblank
857 * or not.
858 */
859 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
860 if ((in_vbl && position == vbl_start - 1) ||
861 (!in_vbl && position == vbl_end - 1))
862 position = (position + 1) % vtotal;
863 } else {
864 /*
865 * ISR vblank status bits don't work the way we'd want
866 * them to work on non-PCH platforms (for
867 * ilk_pipe_in_vblank_locked()), and there doesn't
868 * appear any other way to determine if we're currently
869 * in vblank.
870 *
871 * Instead let's assume that we're already in vblank if
872 * we got called from the vblank interrupt and the
873 * scanline counter value indicates that we're on the
874 * line just prior to vblank start. This should result
875 * in the correct answer, unless the vblank interrupt
876 * delivery really got delayed for almost exactly one
877 * full frame/field.
878 */
879 if (flags & DRM_CALLED_FROM_VBLIRQ &&
880 position == vbl_start - 1) {
881 position = (position + 1) % vtotal;
882
883 /* Signal this correction as "applied". */
884 ret |= 0x8;
885 }
886 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100887 } else {
888 /* Have access to pixelcount since start of frame.
889 * We can split this into vertical and horizontal
890 * scanout position.
891 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100892 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100893
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300894 /* convert to pixel counts */
895 vbl_start *= htotal;
896 vbl_end *= htotal;
897 vtotal *= htotal;
898 }
899
Mario Kleinerad3543e2013-10-30 05:13:08 +0100900 /* Get optional system timestamp after query. */
901 if (etime)
902 *etime = ktime_get();
903
904 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
905
906 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
907
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300908 in_vbl = position >= vbl_start && position < vbl_end;
909
910 /*
911 * While in vblank, position will be negative
912 * counting up towards 0 at vbl_end. And outside
913 * vblank, position will be positive counting
914 * up since vbl_end.
915 */
916 if (position >= vbl_start)
917 position -= vbl_end;
918 else
919 position += vtotal - vbl_end;
920
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300921 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300922 *vpos = position;
923 *hpos = 0;
924 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100925 *vpos = position / htotal;
926 *hpos = position - (*vpos * htotal);
927 }
928
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929 /* In vblank? */
930 if (in_vbl)
931 ret |= DRM_SCANOUTPOS_INVBL;
932
933 return ret;
934}
935
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700936static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100937 int *max_error,
938 struct timeval *vblank_time,
939 unsigned flags)
940{
Chris Wilson4041b852011-01-22 10:07:56 +0000941 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100942
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700943 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000944 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945 return -EINVAL;
946 }
947
948 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000949 crtc = intel_get_crtc_for_pipe(dev, pipe);
950 if (crtc == NULL) {
951 DRM_ERROR("Invalid crtc %d\n", pipe);
952 return -EINVAL;
953 }
954
955 if (!crtc->enabled) {
956 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
957 return -EBUSY;
958 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100959
960 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000961 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
962 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300963 crtc,
964 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100965}
966
Jani Nikula67c347f2013-09-17 14:26:34 +0300967static bool intel_hpd_irq_event(struct drm_device *dev,
968 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200969{
970 enum drm_connector_status old_status;
971
972 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
973 old_status = connector->status;
974
975 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300976 if (old_status == connector->status)
977 return false;
978
979 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200980 connector->base.id,
981 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300982 drm_get_connector_status_name(old_status),
983 drm_get_connector_status_name(connector->status));
984
985 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200986}
987
Jesse Barnes5ca58282009-03-31 14:11:15 -0700988/*
989 * Handle hotplug events outside the interrupt handler proper.
990 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200991#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
992
Jesse Barnes5ca58282009-03-31 14:11:15 -0700993static void i915_hotplug_work_func(struct work_struct *work)
994{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300995 struct drm_i915_private *dev_priv =
996 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700997 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700998 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200999 struct intel_connector *intel_connector;
1000 struct intel_encoder *intel_encoder;
1001 struct drm_connector *connector;
1002 unsigned long irqflags;
1003 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001004 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001005 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001006
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001007 /* HPD irq before everything is fully set up. */
1008 if (!dev_priv->enable_hotplug_processing)
1009 return;
1010
Keith Packarda65e34c2011-07-25 10:04:56 -07001011 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001012 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1013
Egbert Eichcd569ae2013-04-16 13:36:57 +02001014 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001015
1016 hpd_event_bits = dev_priv->hpd_event_bits;
1017 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001018 list_for_each_entry(connector, &mode_config->connector_list, head) {
1019 intel_connector = to_intel_connector(connector);
1020 intel_encoder = intel_connector->encoder;
1021 if (intel_encoder->hpd_pin > HPD_NONE &&
1022 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1023 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1024 DRM_INFO("HPD interrupt storm detected on connector %s: "
1025 "switching from hotplug detection to polling\n",
1026 drm_get_connector_name(connector));
1027 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1028 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1029 | DRM_CONNECTOR_POLL_DISCONNECT;
1030 hpd_disabled = true;
1031 }
Egbert Eich142e2392013-04-11 15:57:57 +02001032 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1033 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1034 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1035 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001036 }
1037 /* if there were no outputs to poll, poll was disabled,
1038 * therefore make sure it's enabled when disabling HPD on
1039 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001040 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001041 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001042 mod_timer(&dev_priv->hotplug_reenable_timer,
1043 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1044 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001045
1046 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1047
Egbert Eich321a1b32013-04-11 16:00:26 +02001048 list_for_each_entry(connector, &mode_config->connector_list, head) {
1049 intel_connector = to_intel_connector(connector);
1050 intel_encoder = intel_connector->encoder;
1051 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1052 if (intel_encoder->hot_plug)
1053 intel_encoder->hot_plug(intel_encoder);
1054 if (intel_hpd_irq_event(dev, connector))
1055 changed = true;
1056 }
1057 }
Keith Packard40ee3382011-07-28 15:31:19 -07001058 mutex_unlock(&mode_config->mutex);
1059
Egbert Eich321a1b32013-04-11 16:00:26 +02001060 if (changed)
1061 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001062}
1063
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001064static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1065{
1066 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1067}
1068
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001069static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001070{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001071 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001072 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001073 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001074
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001075 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001076
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001077 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1078
Daniel Vetter20e4d402012-08-08 23:35:39 +02001079 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001080
Jesse Barnes7648fa92010-05-20 14:28:11 -07001081 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001082 busy_up = I915_READ(RCPREVBSYTUPAVG);
1083 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001084 max_avg = I915_READ(RCBMAXAVG);
1085 min_avg = I915_READ(RCBMINAVG);
1086
1087 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001088 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001089 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1090 new_delay = dev_priv->ips.cur_delay - 1;
1091 if (new_delay < dev_priv->ips.max_delay)
1092 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001093 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001094 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1095 new_delay = dev_priv->ips.cur_delay + 1;
1096 if (new_delay > dev_priv->ips.min_delay)
1097 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001098 }
1099
Jesse Barnes7648fa92010-05-20 14:28:11 -07001100 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001101 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001102
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001103 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001104
Jesse Barnesf97108d2010-01-29 11:27:07 -08001105 return;
1106}
1107
Chris Wilson549f7362010-10-19 11:19:32 +01001108static void notify_ring(struct drm_device *dev,
1109 struct intel_ring_buffer *ring)
1110{
Chris Wilson475553d2011-01-20 09:52:56 +00001111 if (ring->obj == NULL)
1112 return;
1113
Chris Wilson814e9b52013-09-23 17:33:19 -03001114 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001115
Chris Wilson549f7362010-10-19 11:19:32 +01001116 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001117 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001118}
1119
Ben Widawsky4912d042011-04-25 11:25:20 -07001120static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001121{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001122 struct drm_i915_private *dev_priv =
1123 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001124 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001125 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001126
Daniel Vetter59cdb632013-07-04 23:35:28 +02001127 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001128 pm_iir = dev_priv->rps.pm_iir;
1129 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -07001130 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Deepak Sa6706b42014-03-15 20:23:22 +05301131 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001132 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001133
Paulo Zanoni60611c12013-08-15 11:50:01 -03001134 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301135 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001136
Deepak Sa6706b42014-03-15 20:23:22 +05301137 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138 return;
1139
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001140 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001141
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001142 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001143 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001144 if (adj > 0)
1145 adj *= 2;
1146 else
1147 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001148 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001149
1150 /*
1151 * For better performance, jump directly
1152 * to RPe if we're below it.
1153 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001154 if (new_delay < dev_priv->rps.efficient_freq)
1155 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001156 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001157 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1158 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001159 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001160 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001161 adj = 0;
1162 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1163 if (adj < 0)
1164 adj *= 2;
1165 else
1166 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001167 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001168 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001169 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001170 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001171
Ben Widawsky79249632012-09-07 19:43:42 -07001172 /* sysfs frequency interfaces may have snuck in while servicing the
1173 * interrupt
1174 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001175 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001176 dev_priv->rps.min_freq_softlimit,
1177 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301178
Ben Widawskyb39fb292014-03-19 18:31:11 -07001179 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001180
1181 if (IS_VALLEYVIEW(dev_priv->dev))
1182 valleyview_set_rps(dev_priv->dev, new_delay);
1183 else
1184 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001185
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001186 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001187}
1188
Ben Widawskye3689192012-05-25 16:56:22 -07001189
1190/**
1191 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1192 * occurred.
1193 * @work: workqueue struct
1194 *
1195 * Doesn't actually do anything except notify userspace. As a consequence of
1196 * this event, userspace should try to remap the bad rows since statistically
1197 * it is likely the same row is more likely to go bad again.
1198 */
1199static void ivybridge_parity_work(struct work_struct *work)
1200{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001201 struct drm_i915_private *dev_priv =
1202 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001203 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001204 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001205 uint32_t misccpctl;
1206 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001207 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001208
1209 /* We must turn off DOP level clock gating to access the L3 registers.
1210 * In order to prevent a get/put style interface, acquire struct mutex
1211 * any time we access those registers.
1212 */
1213 mutex_lock(&dev_priv->dev->struct_mutex);
1214
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001215 /* If we've screwed up tracking, just let the interrupt fire again */
1216 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1217 goto out;
1218
Ben Widawskye3689192012-05-25 16:56:22 -07001219 misccpctl = I915_READ(GEN7_MISCCPCTL);
1220 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1221 POSTING_READ(GEN7_MISCCPCTL);
1222
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001223 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1224 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001225
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001226 slice--;
1227 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1228 break;
1229
1230 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1231
1232 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1233
1234 error_status = I915_READ(reg);
1235 row = GEN7_PARITY_ERROR_ROW(error_status);
1236 bank = GEN7_PARITY_ERROR_BANK(error_status);
1237 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1238
1239 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1240 POSTING_READ(reg);
1241
1242 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1243 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1244 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1245 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1246 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1247 parity_event[5] = NULL;
1248
Dave Airlie5bdebb12013-10-11 14:07:25 +10001249 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250 KOBJ_CHANGE, parity_event);
1251
1252 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1253 slice, row, bank, subbank);
1254
1255 kfree(parity_event[4]);
1256 kfree(parity_event[3]);
1257 kfree(parity_event[2]);
1258 kfree(parity_event[1]);
1259 }
Ben Widawskye3689192012-05-25 16:56:22 -07001260
1261 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1262
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001263out:
1264 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001265 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001266 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001267 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1268
1269 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001270}
1271
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001272static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001273{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001274 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001275
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001276 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001277 return;
1278
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001279 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001280 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001281 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001282
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001283 iir &= GT_PARITY_ERROR(dev);
1284 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1285 dev_priv->l3_parity.which_slice |= 1 << 1;
1286
1287 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1288 dev_priv->l3_parity.which_slice |= 1 << 0;
1289
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001290 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001291}
1292
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001293static void ilk_gt_irq_handler(struct drm_device *dev,
1294 struct drm_i915_private *dev_priv,
1295 u32 gt_iir)
1296{
1297 if (gt_iir &
1298 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1299 notify_ring(dev, &dev_priv->ring[RCS]);
1300 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1301 notify_ring(dev, &dev_priv->ring[VCS]);
1302}
1303
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001304static void snb_gt_irq_handler(struct drm_device *dev,
1305 struct drm_i915_private *dev_priv,
1306 u32 gt_iir)
1307{
1308
Ben Widawskycc609d52013-05-28 19:22:29 -07001309 if (gt_iir &
1310 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001311 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001312 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001313 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001314 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001315 notify_ring(dev, &dev_priv->ring[BCS]);
1316
Ben Widawskycc609d52013-05-28 19:22:29 -07001317 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1318 GT_BSD_CS_ERROR_INTERRUPT |
1319 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001320 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1321 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001322 }
Ben Widawskye3689192012-05-25 16:56:22 -07001323
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001324 if (gt_iir & GT_PARITY_ERROR(dev))
1325 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001326}
1327
Ben Widawskyabd58f02013-11-02 21:07:09 -07001328static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1329 struct drm_i915_private *dev_priv,
1330 u32 master_ctl)
1331{
1332 u32 rcs, bcs, vcs;
1333 uint32_t tmp = 0;
1334 irqreturn_t ret = IRQ_NONE;
1335
1336 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1337 tmp = I915_READ(GEN8_GT_IIR(0));
1338 if (tmp) {
1339 ret = IRQ_HANDLED;
1340 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1341 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1342 if (rcs & GT_RENDER_USER_INTERRUPT)
1343 notify_ring(dev, &dev_priv->ring[RCS]);
1344 if (bcs & GT_RENDER_USER_INTERRUPT)
1345 notify_ring(dev, &dev_priv->ring[BCS]);
1346 I915_WRITE(GEN8_GT_IIR(0), tmp);
1347 } else
1348 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1349 }
1350
1351 if (master_ctl & GEN8_GT_VCS1_IRQ) {
1352 tmp = I915_READ(GEN8_GT_IIR(1));
1353 if (tmp) {
1354 ret = IRQ_HANDLED;
1355 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1356 if (vcs & GT_RENDER_USER_INTERRUPT)
1357 notify_ring(dev, &dev_priv->ring[VCS]);
1358 I915_WRITE(GEN8_GT_IIR(1), tmp);
1359 } else
1360 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1361 }
1362
1363 if (master_ctl & GEN8_GT_VECS_IRQ) {
1364 tmp = I915_READ(GEN8_GT_IIR(3));
1365 if (tmp) {
1366 ret = IRQ_HANDLED;
1367 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1368 if (vcs & GT_RENDER_USER_INTERRUPT)
1369 notify_ring(dev, &dev_priv->ring[VECS]);
1370 I915_WRITE(GEN8_GT_IIR(3), tmp);
1371 } else
1372 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1373 }
1374
1375 return ret;
1376}
1377
Egbert Eichb543fb02013-04-16 13:36:54 +02001378#define HPD_STORM_DETECT_PERIOD 1000
1379#define HPD_STORM_THRESHOLD 5
1380
Daniel Vetter10a504d2013-06-27 17:52:12 +02001381static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001382 u32 hotplug_trigger,
1383 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001384{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001385 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001386 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001387 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001388
Daniel Vetter91d131d2013-06-27 17:52:14 +02001389 if (!hotplug_trigger)
1390 return;
1391
Imre Deakcc9bd492014-01-16 19:56:54 +02001392 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1393 hotplug_trigger);
1394
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001395 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001396 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001397
Chris Wilson34320872014-01-10 18:49:20 +00001398 WARN_ONCE(hpd[i] & hotplug_trigger &&
Chris Wilson8b5565b2014-01-10 18:49:21 +00001399 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
Chris Wilsoncba1c072014-01-10 20:17:07 +00001400 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1401 hotplug_trigger, i, hpd[i]);
Egbert Eichb8f102e2013-07-26 14:14:24 +02001402
Egbert Eichb543fb02013-04-16 13:36:54 +02001403 if (!(hpd[i] & hotplug_trigger) ||
1404 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1405 continue;
1406
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001407 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001408 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1409 dev_priv->hpd_stats[i].hpd_last_jiffies
1410 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1411 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1412 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001413 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001414 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1415 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001416 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001417 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001418 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001419 } else {
1420 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001421 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1422 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001423 }
1424 }
1425
Daniel Vetter10a504d2013-06-27 17:52:12 +02001426 if (storm_detected)
1427 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001428 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001429
Daniel Vetter645416f2013-09-02 16:22:25 +02001430 /*
1431 * Our hotplug handler can grab modeset locks (by calling down into the
1432 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1433 * queue for otherwise the flush_work in the pageflip code will
1434 * deadlock.
1435 */
1436 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001437}
1438
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001439static void gmbus_irq_handler(struct drm_device *dev)
1440{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001441 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001442
Daniel Vetter28c70f12012-12-01 13:53:45 +01001443 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001444}
1445
Daniel Vetterce99c252012-12-01 13:53:47 +01001446static void dp_aux_irq_handler(struct drm_device *dev)
1447{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001448 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001449
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001450 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001451}
1452
Shuang He8bf1e9f2013-10-15 18:55:27 +01001453#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001454static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1455 uint32_t crc0, uint32_t crc1,
1456 uint32_t crc2, uint32_t crc3,
1457 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001458{
1459 struct drm_i915_private *dev_priv = dev->dev_private;
1460 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1461 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001462 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001463
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001464 spin_lock(&pipe_crc->lock);
1465
Damien Lespiau0c912c72013-10-15 18:55:37 +01001466 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001467 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001468 DRM_ERROR("spurious interrupt\n");
1469 return;
1470 }
1471
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001472 head = pipe_crc->head;
1473 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001474
1475 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001476 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001477 DRM_ERROR("CRC buffer overflowing\n");
1478 return;
1479 }
1480
1481 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001482
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001483 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001484 entry->crc[0] = crc0;
1485 entry->crc[1] = crc1;
1486 entry->crc[2] = crc2;
1487 entry->crc[3] = crc3;
1488 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001489
1490 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001491 pipe_crc->head = head;
1492
1493 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001494
1495 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001496}
Daniel Vetter277de952013-10-18 16:37:07 +02001497#else
1498static inline void
1499display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1500 uint32_t crc0, uint32_t crc1,
1501 uint32_t crc2, uint32_t crc3,
1502 uint32_t crc4) {}
1503#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001504
Daniel Vetter277de952013-10-18 16:37:07 +02001505
1506static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001507{
1508 struct drm_i915_private *dev_priv = dev->dev_private;
1509
Daniel Vetter277de952013-10-18 16:37:07 +02001510 display_pipe_crc_irq_handler(dev, pipe,
1511 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1512 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001513}
1514
Daniel Vetter277de952013-10-18 16:37:07 +02001515static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001516{
1517 struct drm_i915_private *dev_priv = dev->dev_private;
1518
Daniel Vetter277de952013-10-18 16:37:07 +02001519 display_pipe_crc_irq_handler(dev, pipe,
1520 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1521 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1522 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1523 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1524 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001525}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001526
Daniel Vetter277de952013-10-18 16:37:07 +02001527static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001528{
1529 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001530 uint32_t res1, res2;
1531
1532 if (INTEL_INFO(dev)->gen >= 3)
1533 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1534 else
1535 res1 = 0;
1536
1537 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1538 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1539 else
1540 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001541
Daniel Vetter277de952013-10-18 16:37:07 +02001542 display_pipe_crc_irq_handler(dev, pipe,
1543 I915_READ(PIPE_CRC_RES_RED(pipe)),
1544 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1545 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1546 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001547}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001548
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001549/* The RPS events need forcewake, so we add them to a work queue and mask their
1550 * IMR bits until the work is done. Other interrupts can be processed without
1551 * the work queue. */
1552static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001553{
Deepak Sa6706b42014-03-15 20:23:22 +05301554 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001555 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301556 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1557 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001558 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001559
1560 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001561 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001562
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001563 if (HAS_VEBOX(dev_priv->dev)) {
1564 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1565 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001566
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001567 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001568 i915_handle_error(dev_priv->dev, false,
1569 "VEBOX CS error interrupt 0x%08x",
1570 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001571 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001572 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001573}
1574
Imre Deakc1874ed2014-02-04 21:35:46 +02001575static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1576{
1577 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001578 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001579 int pipe;
1580
Imre Deak58ead0d2014-02-04 21:35:47 +02001581 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001582 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001583 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001584 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001585
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001586 /*
1587 * PIPESTAT bits get signalled even when the interrupt is
1588 * disabled with the mask bits, and some of the status bits do
1589 * not generate interrupts at all (like the underrun bit). Hence
1590 * we need to be careful that we only handle what we want to
1591 * handle.
1592 */
1593 mask = 0;
1594 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1595 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1596
1597 switch (pipe) {
1598 case PIPE_A:
1599 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1600 break;
1601 case PIPE_B:
1602 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1603 break;
1604 }
1605 if (iir & iir_bit)
1606 mask |= dev_priv->pipestat_irq_mask[pipe];
1607
1608 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001609 continue;
1610
1611 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001612 mask |= PIPESTAT_INT_ENABLE_MASK;
1613 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001614
1615 /*
1616 * Clear the PIPE*STAT regs before the IIR
1617 */
Imre Deak91d181d2014-02-10 18:42:49 +02001618 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1619 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001620 I915_WRITE(reg, pipe_stats[pipe]);
1621 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001622 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001623
1624 for_each_pipe(pipe) {
1625 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1626 drm_handle_vblank(dev, pipe);
1627
Imre Deak579a9b02014-02-04 21:35:48 +02001628 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001629 intel_prepare_page_flip(dev, pipe);
1630 intel_finish_page_flip(dev, pipe);
1631 }
1632
1633 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1634 i9xx_pipe_crc_irq_handler(dev, pipe);
1635
1636 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1637 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1638 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1639 }
1640
1641 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1642 gmbus_irq_handler(dev);
1643}
1644
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001645static void i9xx_hpd_irq_handler(struct drm_device *dev)
1646{
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1649
1650 if (IS_G4X(dev)) {
1651 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1652
1653 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1654 } else {
1655 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1656
1657 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1658 }
1659
1660 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1661 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1662 dp_aux_irq_handler(dev);
1663
1664 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1665 /*
1666 * Make sure hotplug status is cleared before we clear IIR, or else we
1667 * may miss hotplug events.
1668 */
1669 POSTING_READ(PORT_HOTPLUG_STAT);
1670}
1671
Daniel Vetterff1f5252012-10-02 15:10:55 +02001672static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001673{
1674 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001675 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001676 u32 iir, gt_iir, pm_iir;
1677 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001678
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001679 while (true) {
1680 iir = I915_READ(VLV_IIR);
1681 gt_iir = I915_READ(GTIIR);
1682 pm_iir = I915_READ(GEN6_PMIIR);
1683
1684 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1685 goto out;
1686
1687 ret = IRQ_HANDLED;
1688
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001689 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001690
Imre Deakc1874ed2014-02-04 21:35:46 +02001691 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001692
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001693 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001694 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1695 i9xx_hpd_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001696
Paulo Zanoni60611c12013-08-15 11:50:01 -03001697 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001698 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001699
1700 I915_WRITE(GTIIR, gt_iir);
1701 I915_WRITE(GEN6_PMIIR, pm_iir);
1702 I915_WRITE(VLV_IIR, iir);
1703 }
1704
1705out:
1706 return ret;
1707}
1708
Adam Jackson23e81d62012-06-06 15:45:44 -04001709static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001710{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001711 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001712 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001713 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001714
Daniel Vetter91d131d2013-06-27 17:52:14 +02001715 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1716
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001717 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1718 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1719 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001720 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001721 port_name(port));
1722 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001723
Daniel Vetterce99c252012-12-01 13:53:47 +01001724 if (pch_iir & SDE_AUX_MASK)
1725 dp_aux_irq_handler(dev);
1726
Jesse Barnes776ad802011-01-04 15:09:39 -08001727 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001728 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001729
1730 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1731 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1732
1733 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1734 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1735
1736 if (pch_iir & SDE_POISON)
1737 DRM_ERROR("PCH poison interrupt\n");
1738
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001739 if (pch_iir & SDE_FDI_MASK)
1740 for_each_pipe(pipe)
1741 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1742 pipe_name(pipe),
1743 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001744
1745 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1746 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1747
1748 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1749 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1750
Jesse Barnes776ad802011-01-04 15:09:39 -08001751 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001752 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1753 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001754 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001755
1756 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1757 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1758 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001759 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001760}
1761
1762static void ivb_err_int_handler(struct drm_device *dev)
1763{
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001766 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001767
Paulo Zanonide032bf2013-04-12 17:57:58 -03001768 if (err_int & ERR_INT_POISON)
1769 DRM_ERROR("Poison interrupt\n");
1770
Daniel Vetter5a69b892013-10-16 22:55:52 +02001771 for_each_pipe(pipe) {
1772 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1773 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1774 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001775 DRM_ERROR("Pipe %c FIFO underrun\n",
1776 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001777 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001778
Daniel Vetter5a69b892013-10-16 22:55:52 +02001779 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1780 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001781 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001782 else
Daniel Vetter277de952013-10-18 16:37:07 +02001783 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001784 }
1785 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001786
Paulo Zanoni86642812013-04-12 17:57:57 -03001787 I915_WRITE(GEN7_ERR_INT, err_int);
1788}
1789
1790static void cpt_serr_int_handler(struct drm_device *dev)
1791{
1792 struct drm_i915_private *dev_priv = dev->dev_private;
1793 u32 serr_int = I915_READ(SERR_INT);
1794
Paulo Zanonide032bf2013-04-12 17:57:58 -03001795 if (serr_int & SERR_INT_POISON)
1796 DRM_ERROR("PCH poison interrupt\n");
1797
Paulo Zanoni86642812013-04-12 17:57:57 -03001798 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1799 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1800 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001801 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001802
1803 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1804 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1805 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001806 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001807
1808 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1809 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1810 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001811 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001812
1813 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001814}
1815
Adam Jackson23e81d62012-06-06 15:45:44 -04001816static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1817{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001818 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001819 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001820 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001821
Daniel Vetter91d131d2013-06-27 17:52:14 +02001822 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1823
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001824 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1825 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1826 SDE_AUDIO_POWER_SHIFT_CPT);
1827 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1828 port_name(port));
1829 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001830
1831 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001832 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001833
1834 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001835 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001836
1837 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1838 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1839
1840 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1841 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1842
1843 if (pch_iir & SDE_FDI_MASK_CPT)
1844 for_each_pipe(pipe)
1845 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1846 pipe_name(pipe),
1847 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001848
1849 if (pch_iir & SDE_ERROR_CPT)
1850 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001851}
1852
Paulo Zanonic008bc62013-07-12 16:35:10 -03001853static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1854{
1855 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001856 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001857
1858 if (de_iir & DE_AUX_CHANNEL_A)
1859 dp_aux_irq_handler(dev);
1860
1861 if (de_iir & DE_GSE)
1862 intel_opregion_asle_intr(dev);
1863
Paulo Zanonic008bc62013-07-12 16:35:10 -03001864 if (de_iir & DE_POISON)
1865 DRM_ERROR("Poison interrupt\n");
1866
Daniel Vetter40da17c2013-10-21 18:04:36 +02001867 for_each_pipe(pipe) {
1868 if (de_iir & DE_PIPE_VBLANK(pipe))
1869 drm_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001870
Daniel Vetter40da17c2013-10-21 18:04:36 +02001871 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1872 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001873 DRM_ERROR("Pipe %c FIFO underrun\n",
1874 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03001875
Daniel Vetter40da17c2013-10-21 18:04:36 +02001876 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1877 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001878
Daniel Vetter40da17c2013-10-21 18:04:36 +02001879 /* plane/pipes map 1:1 on ilk+ */
1880 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1881 intel_prepare_page_flip(dev, pipe);
1882 intel_finish_page_flip_plane(dev, pipe);
1883 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001884 }
1885
1886 /* check event from PCH */
1887 if (de_iir & DE_PCH_EVENT) {
1888 u32 pch_iir = I915_READ(SDEIIR);
1889
1890 if (HAS_PCH_CPT(dev))
1891 cpt_irq_handler(dev, pch_iir);
1892 else
1893 ibx_irq_handler(dev, pch_iir);
1894
1895 /* should clear PCH hotplug event before clear CPU irq */
1896 I915_WRITE(SDEIIR, pch_iir);
1897 }
1898
1899 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1900 ironlake_rps_change_irq_handler(dev);
1901}
1902
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001903static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1904{
1905 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001906 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001907
1908 if (de_iir & DE_ERR_INT_IVB)
1909 ivb_err_int_handler(dev);
1910
1911 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1912 dp_aux_irq_handler(dev);
1913
1914 if (de_iir & DE_GSE_IVB)
1915 intel_opregion_asle_intr(dev);
1916
Damien Lespiau07d27e22014-03-03 17:31:46 +00001917 for_each_pipe(pipe) {
1918 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
1919 drm_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02001920
1921 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00001922 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1923 intel_prepare_page_flip(dev, pipe);
1924 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001925 }
1926 }
1927
1928 /* check event from PCH */
1929 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1930 u32 pch_iir = I915_READ(SDEIIR);
1931
1932 cpt_irq_handler(dev, pch_iir);
1933
1934 /* clear PCH hotplug event before clear CPU irq */
1935 I915_WRITE(SDEIIR, pch_iir);
1936 }
1937}
1938
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001939static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001940{
1941 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001942 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001943 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001944 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001945
Paulo Zanoni86642812013-04-12 17:57:57 -03001946 /* We get interrupts on unclaimed registers, so check for this before we
1947 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001948 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001949
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001950 /* disable master interrupt before clearing iir */
1951 de_ier = I915_READ(DEIER);
1952 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001953 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001954
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001955 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1956 * interrupts will will be stored on its back queue, and then we'll be
1957 * able to process them after we restore SDEIER (as soon as we restore
1958 * it, we'll get an interrupt if SDEIIR still has something to process
1959 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001960 if (!HAS_PCH_NOP(dev)) {
1961 sde_ier = I915_READ(SDEIER);
1962 I915_WRITE(SDEIER, 0);
1963 POSTING_READ(SDEIER);
1964 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001965
Chris Wilson0e434062012-05-09 21:45:44 +01001966 gt_iir = I915_READ(GTIIR);
1967 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001968 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001969 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001970 else
1971 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001972 I915_WRITE(GTIIR, gt_iir);
1973 ret = IRQ_HANDLED;
1974 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001975
1976 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001977 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001978 if (INTEL_INFO(dev)->gen >= 7)
1979 ivb_display_irq_handler(dev, de_iir);
1980 else
1981 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001982 I915_WRITE(DEIIR, de_iir);
1983 ret = IRQ_HANDLED;
1984 }
1985
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001986 if (INTEL_INFO(dev)->gen >= 6) {
1987 u32 pm_iir = I915_READ(GEN6_PMIIR);
1988 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001989 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001990 I915_WRITE(GEN6_PMIIR, pm_iir);
1991 ret = IRQ_HANDLED;
1992 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001993 }
1994
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001995 I915_WRITE(DEIER, de_ier);
1996 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001997 if (!HAS_PCH_NOP(dev)) {
1998 I915_WRITE(SDEIER, sde_ier);
1999 POSTING_READ(SDEIER);
2000 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002001
2002 return ret;
2003}
2004
Ben Widawskyabd58f02013-11-02 21:07:09 -07002005static irqreturn_t gen8_irq_handler(int irq, void *arg)
2006{
2007 struct drm_device *dev = arg;
2008 struct drm_i915_private *dev_priv = dev->dev_private;
2009 u32 master_ctl;
2010 irqreturn_t ret = IRQ_NONE;
2011 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002012 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002013
Ben Widawskyabd58f02013-11-02 21:07:09 -07002014 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2015 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2016 if (!master_ctl)
2017 return IRQ_NONE;
2018
2019 I915_WRITE(GEN8_MASTER_IRQ, 0);
2020 POSTING_READ(GEN8_MASTER_IRQ);
2021
2022 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2023
2024 if (master_ctl & GEN8_DE_MISC_IRQ) {
2025 tmp = I915_READ(GEN8_DE_MISC_IIR);
2026 if (tmp & GEN8_DE_MISC_GSE)
2027 intel_opregion_asle_intr(dev);
2028 else if (tmp)
2029 DRM_ERROR("Unexpected DE Misc interrupt\n");
2030 else
2031 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2032
2033 if (tmp) {
2034 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2035 ret = IRQ_HANDLED;
2036 }
2037 }
2038
Daniel Vetter6d766f02013-11-07 14:49:55 +01002039 if (master_ctl & GEN8_DE_PORT_IRQ) {
2040 tmp = I915_READ(GEN8_DE_PORT_IIR);
2041 if (tmp & GEN8_AUX_CHANNEL_A)
2042 dp_aux_irq_handler(dev);
2043 else if (tmp)
2044 DRM_ERROR("Unexpected DE Port interrupt\n");
2045 else
2046 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2047
2048 if (tmp) {
2049 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2050 ret = IRQ_HANDLED;
2051 }
2052 }
2053
Daniel Vetterc42664c2013-11-07 11:05:40 +01002054 for_each_pipe(pipe) {
2055 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002056
Daniel Vetterc42664c2013-11-07 11:05:40 +01002057 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2058 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002059
Daniel Vetterc42664c2013-11-07 11:05:40 +01002060 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2061 if (pipe_iir & GEN8_PIPE_VBLANK)
2062 drm_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002063
Daniel Vetterc42664c2013-11-07 11:05:40 +01002064 if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2065 intel_prepare_page_flip(dev, pipe);
2066 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002067 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002068
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002069 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2070 hsw_pipe_crc_irq_handler(dev, pipe);
2071
Daniel Vetter38d83c962013-11-07 11:05:46 +01002072 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2073 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2074 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002075 DRM_ERROR("Pipe %c FIFO underrun\n",
2076 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002077 }
2078
Daniel Vetter30100f22013-11-07 14:49:24 +01002079 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2080 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2081 pipe_name(pipe),
2082 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2083 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002084
2085 if (pipe_iir) {
2086 ret = IRQ_HANDLED;
2087 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2088 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002089 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2090 }
2091
Daniel Vetter92d03a82013-11-07 11:05:43 +01002092 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2093 /*
2094 * FIXME(BDW): Assume for now that the new interrupt handling
2095 * scheme also closed the SDE interrupt handling race we've seen
2096 * on older pch-split platforms. But this needs testing.
2097 */
2098 u32 pch_iir = I915_READ(SDEIIR);
2099
2100 cpt_irq_handler(dev, pch_iir);
2101
2102 if (pch_iir) {
2103 I915_WRITE(SDEIIR, pch_iir);
2104 ret = IRQ_HANDLED;
2105 }
2106 }
2107
Ben Widawskyabd58f02013-11-02 21:07:09 -07002108 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2109 POSTING_READ(GEN8_MASTER_IRQ);
2110
2111 return ret;
2112}
2113
Daniel Vetter17e1df02013-09-08 21:57:13 +02002114static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2115 bool reset_completed)
2116{
2117 struct intel_ring_buffer *ring;
2118 int i;
2119
2120 /*
2121 * Notify all waiters for GPU completion events that reset state has
2122 * been changed, and that they need to restart their wait after
2123 * checking for potential errors (and bail out to drop locks if there is
2124 * a gpu reset pending so that i915_error_work_func can acquire them).
2125 */
2126
2127 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2128 for_each_ring(ring, dev_priv, i)
2129 wake_up_all(&ring->irq_queue);
2130
2131 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2132 wake_up_all(&dev_priv->pending_flip_queue);
2133
2134 /*
2135 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2136 * reset state is cleared.
2137 */
2138 if (reset_completed)
2139 wake_up_all(&dev_priv->gpu_error.reset_queue);
2140}
2141
Jesse Barnes8a905232009-07-11 16:48:03 -04002142/**
2143 * i915_error_work_func - do process context error handling work
2144 * @work: work struct
2145 *
2146 * Fire an error uevent so userspace can see that a hang or error
2147 * was detected.
2148 */
2149static void i915_error_work_func(struct work_struct *work)
2150{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002151 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2152 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002153 struct drm_i915_private *dev_priv =
2154 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002155 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002156 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2157 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2158 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002159 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002160
Dave Airlie5bdebb12013-10-11 14:07:25 +10002161 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002162
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002163 /*
2164 * Note that there's only one work item which does gpu resets, so we
2165 * need not worry about concurrent gpu resets potentially incrementing
2166 * error->reset_counter twice. We only need to take care of another
2167 * racing irq/hangcheck declaring the gpu dead for a second time. A
2168 * quick check for that is good enough: schedule_work ensures the
2169 * correct ordering between hang detection and this work item, and since
2170 * the reset in-progress bit is only ever set by code outside of this
2171 * work we don't need to worry about any other races.
2172 */
2173 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002174 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002175 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002176 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002177
Daniel Vetter17e1df02013-09-08 21:57:13 +02002178 /*
2179 * All state reset _must_ be completed before we update the
2180 * reset counter, for otherwise waiters might miss the reset
2181 * pending state and not properly drop locks, resulting in
2182 * deadlocks with the reset work.
2183 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002184 ret = i915_reset(dev);
2185
Daniel Vetter17e1df02013-09-08 21:57:13 +02002186 intel_display_handle_reset(dev);
2187
Daniel Vetterf69061b2012-12-06 09:01:42 +01002188 if (ret == 0) {
2189 /*
2190 * After all the gem state is reset, increment the reset
2191 * counter and wake up everyone waiting for the reset to
2192 * complete.
2193 *
2194 * Since unlock operations are a one-sided barrier only,
2195 * we need to insert a barrier here to order any seqno
2196 * updates before
2197 * the counter increment.
2198 */
2199 smp_mb__before_atomic_inc();
2200 atomic_inc(&dev_priv->gpu_error.reset_counter);
2201
Dave Airlie5bdebb12013-10-11 14:07:25 +10002202 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002203 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002204 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002205 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002206 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002207
Daniel Vetter17e1df02013-09-08 21:57:13 +02002208 /*
2209 * Note: The wake_up also serves as a memory barrier so that
2210 * waiters see the update value of the reset counter atomic_t.
2211 */
2212 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002213 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002214}
2215
Chris Wilson35aed2e2010-05-27 13:18:12 +01002216static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002217{
2218 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002219 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002220 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002221 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002222
Chris Wilson35aed2e2010-05-27 13:18:12 +01002223 if (!eir)
2224 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002225
Joe Perchesa70491c2012-03-18 13:00:11 -07002226 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002227
Ben Widawskybd9854f2012-08-23 15:18:09 -07002228 i915_get_extra_instdone(dev, instdone);
2229
Jesse Barnes8a905232009-07-11 16:48:03 -04002230 if (IS_G4X(dev)) {
2231 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2232 u32 ipeir = I915_READ(IPEIR_I965);
2233
Joe Perchesa70491c2012-03-18 13:00:11 -07002234 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2235 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002236 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2237 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002238 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002239 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002240 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002241 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002242 }
2243 if (eir & GM45_ERROR_PAGE_TABLE) {
2244 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002245 pr_err("page table error\n");
2246 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002247 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002248 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002249 }
2250 }
2251
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002252 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002253 if (eir & I915_ERROR_PAGE_TABLE) {
2254 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002255 pr_err("page table error\n");
2256 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002257 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002258 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002259 }
2260 }
2261
2262 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002263 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002264 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002265 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002266 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002267 /* pipestat has already been acked */
2268 }
2269 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002270 pr_err("instruction error\n");
2271 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002272 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2273 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002274 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002275 u32 ipeir = I915_READ(IPEIR);
2276
Joe Perchesa70491c2012-03-18 13:00:11 -07002277 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2278 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002279 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002280 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002281 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002282 } else {
2283 u32 ipeir = I915_READ(IPEIR_I965);
2284
Joe Perchesa70491c2012-03-18 13:00:11 -07002285 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2286 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002287 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002288 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002289 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002290 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002291 }
2292 }
2293
2294 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002295 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002296 eir = I915_READ(EIR);
2297 if (eir) {
2298 /*
2299 * some errors might have become stuck,
2300 * mask them.
2301 */
2302 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2303 I915_WRITE(EMR, I915_READ(EMR) | eir);
2304 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2305 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002306}
2307
2308/**
2309 * i915_handle_error - handle an error interrupt
2310 * @dev: drm device
2311 *
2312 * Do some basic checking of regsiter state at error interrupt time and
2313 * dump it to the syslog. Also call i915_capture_error_state() to make
2314 * sure we get a record and make it available in debugfs. Fire a uevent
2315 * so userspace knows something bad happened (should trigger collection
2316 * of a ring dump etc.).
2317 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002318void i915_handle_error(struct drm_device *dev, bool wedged,
2319 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002320{
2321 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002322 va_list args;
2323 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002324
Mika Kuoppala58174462014-02-25 17:11:26 +02002325 va_start(args, fmt);
2326 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2327 va_end(args);
2328
2329 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002330 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002331
Ben Gamariba1234d2009-09-14 17:48:47 -04002332 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002333 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2334 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002335
Ben Gamari11ed50e2009-09-14 17:48:45 -04002336 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002337 * Wakeup waiting processes so that the reset work function
2338 * i915_error_work_func doesn't deadlock trying to grab various
2339 * locks. By bumping the reset counter first, the woken
2340 * processes will see a reset in progress and back off,
2341 * releasing their locks and then wait for the reset completion.
2342 * We must do this for _all_ gpu waiters that might hold locks
2343 * that the reset work needs to acquire.
2344 *
2345 * Note: The wake_up serves as the required memory barrier to
2346 * ensure that the waiters see the updated value of the reset
2347 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002348 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002349 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002350 }
2351
Daniel Vetter122f46b2013-09-04 17:36:14 +02002352 /*
2353 * Our reset work can grab modeset locks (since it needs to reset the
2354 * state of outstanding pagelips). Hence it must not be run on our own
2355 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2356 * code will deadlock.
2357 */
2358 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002359}
2360
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002361static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002362{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002363 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002364 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002366 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002367 struct intel_unpin_work *work;
2368 unsigned long flags;
2369 bool stall_detected;
2370
2371 /* Ignore early vblank irqs */
2372 if (intel_crtc == NULL)
2373 return;
2374
2375 spin_lock_irqsave(&dev->event_lock, flags);
2376 work = intel_crtc->unpin_work;
2377
Chris Wilsone7d841c2012-12-03 11:36:30 +00002378 if (work == NULL ||
2379 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2380 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002381 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2382 spin_unlock_irqrestore(&dev->event_lock, flags);
2383 return;
2384 }
2385
2386 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002387 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002388 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002389 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002390 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002391 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002392 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002393 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002394 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002395 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002396 crtc->x * crtc->fb->bits_per_pixel/8);
2397 }
2398
2399 spin_unlock_irqrestore(&dev->event_lock, flags);
2400
2401 if (stall_detected) {
2402 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2403 intel_prepare_page_flip(dev, intel_crtc->plane);
2404 }
2405}
2406
Keith Packard42f52ef2008-10-18 19:39:29 -07002407/* Called from drm generic code, passed 'crtc' which
2408 * we use as a pipe index
2409 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002410static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002411{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002412 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002413 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002414
Chris Wilson5eddb702010-09-11 13:48:45 +01002415 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002416 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002417
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002418 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002419 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002420 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002421 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002422 else
Keith Packard7c463582008-11-04 02:03:27 -08002423 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002424 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002425
2426 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002427 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002428 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002429 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002430
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002431 return 0;
2432}
2433
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002434static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002435{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002436 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002437 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002438 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002439 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002440
2441 if (!i915_pipe_enabled(dev, pipe))
2442 return -EINVAL;
2443
2444 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002445 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002446 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2447
2448 return 0;
2449}
2450
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002451static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2452{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002453 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002454 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002455
2456 if (!i915_pipe_enabled(dev, pipe))
2457 return -EINVAL;
2458
2459 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002460 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002461 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002462 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2463
2464 return 0;
2465}
2466
Ben Widawskyabd58f02013-11-02 21:07:09 -07002467static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2468{
2469 struct drm_i915_private *dev_priv = dev->dev_private;
2470 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002471
2472 if (!i915_pipe_enabled(dev, pipe))
2473 return -EINVAL;
2474
2475 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002476 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2477 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2478 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002479 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2480 return 0;
2481}
2482
Keith Packard42f52ef2008-10-18 19:39:29 -07002483/* Called from drm generic code, passed 'crtc' which
2484 * we use as a pipe index
2485 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002486static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002487{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002488 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002489 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002490
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002491 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002492 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002493 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002494
Jesse Barnesf796cf82011-04-07 13:58:17 -07002495 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002496 PIPE_VBLANK_INTERRUPT_STATUS |
2497 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002498 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2499}
2500
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002501static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002502{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002503 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002504 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002505 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002506 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002507
2508 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002509 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002510 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2511}
2512
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002513static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2514{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002515 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002516 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002517
2518 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002519 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002520 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002521 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2522}
2523
Ben Widawskyabd58f02013-11-02 21:07:09 -07002524static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2525{
2526 struct drm_i915_private *dev_priv = dev->dev_private;
2527 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002528
2529 if (!i915_pipe_enabled(dev, pipe))
2530 return;
2531
2532 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002533 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2534 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2535 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002536 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2537}
2538
Chris Wilson893eead2010-10-27 14:44:35 +01002539static u32
2540ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002541{
Chris Wilson893eead2010-10-27 14:44:35 +01002542 return list_entry(ring->request_list.prev,
2543 struct drm_i915_gem_request, list)->seqno;
2544}
2545
Chris Wilson9107e9d2013-06-10 11:20:20 +01002546static bool
2547ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002548{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002549 return (list_empty(&ring->request_list) ||
2550 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002551}
2552
Daniel Vettera028c4b2014-03-15 00:08:56 +01002553static bool
2554ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2555{
2556 if (INTEL_INFO(dev)->gen >= 8) {
2557 /*
2558 * FIXME: gen8 semaphore support - currently we don't emit
2559 * semaphores on bdw anyway, but this needs to be addressed when
2560 * we merge that code.
2561 */
2562 return false;
2563 } else {
2564 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2565 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2566 MI_SEMAPHORE_REGISTER);
2567 }
2568}
2569
Chris Wilson6274f212013-06-10 11:20:21 +01002570static struct intel_ring_buffer *
Daniel Vetter921d42e2014-03-18 10:26:04 +01002571semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2572{
2573 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2574 struct intel_ring_buffer *signaller;
2575 int i;
2576
2577 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2578 /*
2579 * FIXME: gen8 semaphore support - currently we don't emit
2580 * semaphores on bdw anyway, but this needs to be addressed when
2581 * we merge that code.
2582 */
2583 return NULL;
2584 } else {
2585 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2586
2587 for_each_ring(signaller, dev_priv, i) {
2588 if(ring == signaller)
2589 continue;
2590
2591 if (sync_bits ==
2592 signaller->semaphore_register[ring->id])
2593 return signaller;
2594 }
2595 }
2596
2597 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2598 ring->id, ipehr);
2599
2600 return NULL;
2601}
2602
2603static struct intel_ring_buffer *
Chris Wilson6274f212013-06-10 11:20:21 +01002604semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002605{
2606 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002607 u32 cmd, ipehr, head;
2608 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002609
2610 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002611 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002612 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002613
Daniel Vetter88fe4292014-03-15 00:08:55 +01002614 /*
2615 * HEAD is likely pointing to the dword after the actual command,
2616 * so scan backwards until we find the MBOX. But limit it to just 3
2617 * dwords. Note that we don't care about ACTHD here since that might
2618 * point at at batch, and semaphores are always emitted into the
2619 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002620 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002621 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2622
2623 for (i = 4; i; --i) {
2624 /*
2625 * Be paranoid and presume the hw has gone off into the wild -
2626 * our ring is smaller than what the hardware (and hence
2627 * HEAD_ADDR) allows. Also handles wrap-around.
2628 */
2629 head &= ring->size - 1;
2630
2631 /* This here seems to blow up */
2632 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002633 if (cmd == ipehr)
2634 break;
2635
Daniel Vetter88fe4292014-03-15 00:08:55 +01002636 head -= 4;
2637 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002638
Daniel Vetter88fe4292014-03-15 00:08:55 +01002639 if (!i)
2640 return NULL;
2641
2642 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002643 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002644}
2645
Chris Wilson6274f212013-06-10 11:20:21 +01002646static int semaphore_passed(struct intel_ring_buffer *ring)
2647{
2648 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2649 struct intel_ring_buffer *signaller;
2650 u32 seqno, ctl;
2651
2652 ring->hangcheck.deadlock = true;
2653
2654 signaller = semaphore_waits_for(ring, &seqno);
2655 if (signaller == NULL || signaller->hangcheck.deadlock)
2656 return -1;
2657
2658 /* cursory check for an unkickable deadlock */
2659 ctl = I915_READ_CTL(signaller);
2660 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2661 return -1;
2662
2663 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2664}
2665
2666static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2667{
2668 struct intel_ring_buffer *ring;
2669 int i;
2670
2671 for_each_ring(ring, dev_priv, i)
2672 ring->hangcheck.deadlock = false;
2673}
2674
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002675static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002676ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002677{
2678 struct drm_device *dev = ring->dev;
2679 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002680 u32 tmp;
2681
Chris Wilson6274f212013-06-10 11:20:21 +01002682 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002683 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002684
Chris Wilson9107e9d2013-06-10 11:20:20 +01002685 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002686 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002687
2688 /* Is the chip hanging on a WAIT_FOR_EVENT?
2689 * If so we can simply poke the RB_WAIT bit
2690 * and break the hang. This should work on
2691 * all but the second generation chipsets.
2692 */
2693 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002694 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002695 i915_handle_error(dev, false,
2696 "Kicking stuck wait on %s",
2697 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002698 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002699 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002700 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002701
Chris Wilson6274f212013-06-10 11:20:21 +01002702 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2703 switch (semaphore_passed(ring)) {
2704 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002705 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002706 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002707 i915_handle_error(dev, false,
2708 "Kicking stuck semaphore on %s",
2709 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002710 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002711 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002712 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002713 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002714 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002715 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002716
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002717 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002718}
2719
Ben Gamarif65d9422009-09-14 17:48:44 -04002720/**
2721 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002722 * batchbuffers in a long time. We keep track per ring seqno progress and
2723 * if there are no progress, hangcheck score for that ring is increased.
2724 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2725 * we kick the ring. If we see no progress on three subsequent calls
2726 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002727 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002728static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002729{
2730 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002731 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002732 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002733 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002734 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002735 bool stuck[I915_NUM_RINGS] = { 0 };
2736#define BUSY 1
2737#define KICK 5
2738#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002739
Jani Nikulad330a952014-01-21 11:24:25 +02002740 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002741 return;
2742
Chris Wilsonb4519512012-05-11 14:29:30 +01002743 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002744 u64 acthd;
2745 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002746 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002747
Chris Wilson6274f212013-06-10 11:20:21 +01002748 semaphore_clear_deadlocks(dev_priv);
2749
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002750 seqno = ring->get_seqno(ring, false);
2751 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002752
Chris Wilson9107e9d2013-06-10 11:20:20 +01002753 if (ring->hangcheck.seqno == seqno) {
2754 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002755 ring->hangcheck.action = HANGCHECK_IDLE;
2756
Chris Wilson9107e9d2013-06-10 11:20:20 +01002757 if (waitqueue_active(&ring->irq_queue)) {
2758 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002759 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002760 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2761 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2762 ring->name);
2763 else
2764 DRM_INFO("Fake missed irq on %s\n",
2765 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002766 wake_up_all(&ring->irq_queue);
2767 }
2768 /* Safeguard against driver failure */
2769 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002770 } else
2771 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002772 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002773 /* We always increment the hangcheck score
2774 * if the ring is busy and still processing
2775 * the same request, so that no single request
2776 * can run indefinitely (such as a chain of
2777 * batches). The only time we do not increment
2778 * the hangcheck score on this ring, if this
2779 * ring is in a legitimate wait for another
2780 * ring. In that case the waiting ring is a
2781 * victim and we want to be sure we catch the
2782 * right culprit. Then every time we do kick
2783 * the ring, add a small increment to the
2784 * score so that we can catch a batch that is
2785 * being repeatedly kicked and so responsible
2786 * for stalling the machine.
2787 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002788 ring->hangcheck.action = ring_stuck(ring,
2789 acthd);
2790
2791 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002792 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002793 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002794 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002795 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002796 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002797 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002798 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002799 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002800 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002801 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002802 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002803 stuck[i] = true;
2804 break;
2805 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002806 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002807 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002808 ring->hangcheck.action = HANGCHECK_ACTIVE;
2809
Chris Wilson9107e9d2013-06-10 11:20:20 +01002810 /* Gradually reduce the count so that we catch DoS
2811 * attempts across multiple batches.
2812 */
2813 if (ring->hangcheck.score > 0)
2814 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002815 }
2816
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002817 ring->hangcheck.seqno = seqno;
2818 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002819 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002820 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002821
Mika Kuoppala92cab732013-05-24 17:16:07 +03002822 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002823 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002824 DRM_INFO("%s on %s\n",
2825 stuck[i] ? "stuck" : "no progress",
2826 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002827 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002828 }
2829 }
2830
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002831 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002832 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002833
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002834 if (busy_count)
2835 /* Reset timer case chip hangs without another request
2836 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002837 i915_queue_hangcheck(dev);
2838}
2839
2840void i915_queue_hangcheck(struct drm_device *dev)
2841{
2842 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02002843 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002844 return;
2845
2846 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2847 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002848}
2849
Paulo Zanoni91738a92013-06-05 14:21:51 -03002850static void ibx_irq_preinstall(struct drm_device *dev)
2851{
2852 struct drm_i915_private *dev_priv = dev->dev_private;
2853
2854 if (HAS_PCH_NOP(dev))
2855 return;
2856
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002857 GEN5_IRQ_RESET(SDE);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002858 /*
2859 * SDEIER is also touched by the interrupt handler to work around missed
2860 * PCH interrupts. Hence we can't update it after the interrupt handler
2861 * is enabled - instead we unconditionally enable all PCH interrupt
2862 * sources here, but then only unmask them as needed with SDEIMR.
2863 */
2864 I915_WRITE(SDEIER, 0xffffffff);
2865 POSTING_READ(SDEIER);
2866}
2867
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002868static void gen5_gt_irq_preinstall(struct drm_device *dev)
2869{
2870 struct drm_i915_private *dev_priv = dev->dev_private;
2871
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002872 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03002873 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002874 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002875}
2876
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877/* drm_dma.h hooks
2878*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002879static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002880{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002881 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002882
2883 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002884
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002885 GEN5_IRQ_RESET(DE);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002886
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002887 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002888
Paulo Zanoni91738a92013-06-05 14:21:51 -03002889 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002890}
2891
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002892static void valleyview_irq_preinstall(struct drm_device *dev)
2893{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002894 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002895 int pipe;
2896
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002897 /* VLV magic */
2898 I915_WRITE(VLV_IMR, 0);
2899 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2900 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2901 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2902
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002903 /* and GT */
2904 I915_WRITE(GTIIR, I915_READ(GTIIR));
2905 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002906
2907 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002908
2909 I915_WRITE(DPINVGTT, 0xff);
2910
2911 I915_WRITE(PORT_HOTPLUG_EN, 0);
2912 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2913 for_each_pipe(pipe)
2914 I915_WRITE(PIPESTAT(pipe), 0xffff);
2915 I915_WRITE(VLV_IIR, 0xffffffff);
2916 I915_WRITE(VLV_IMR, 0xffffffff);
2917 I915_WRITE(VLV_IER, 0x0);
2918 POSTING_READ(VLV_IER);
2919}
2920
Ben Widawskyabd58f02013-11-02 21:07:09 -07002921static void gen8_irq_preinstall(struct drm_device *dev)
2922{
2923 struct drm_i915_private *dev_priv = dev->dev_private;
2924 int pipe;
2925
Ben Widawskyabd58f02013-11-02 21:07:09 -07002926 I915_WRITE(GEN8_MASTER_IRQ, 0);
2927 POSTING_READ(GEN8_MASTER_IRQ);
2928
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002929 GEN8_IRQ_RESET_NDX(GT, 0);
2930 GEN8_IRQ_RESET_NDX(GT, 1);
2931 GEN8_IRQ_RESET_NDX(GT, 2);
2932 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002933
2934 for_each_pipe(pipe) {
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002935 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002936 }
2937
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002938 GEN5_IRQ_RESET(GEN8_DE_PORT_);
2939 GEN5_IRQ_RESET(GEN8_DE_MISC_);
2940 GEN5_IRQ_RESET(GEN8_PCU_);
Jesse Barnes09f23442014-01-10 13:13:09 -08002941
2942 ibx_irq_preinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002943}
2944
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002945static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002946{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002947 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002948 struct drm_mode_config *mode_config = &dev->mode_config;
2949 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002950 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002951
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002952 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002953 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002954 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002955 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002956 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002957 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002958 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002959 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002960 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002961 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002962 }
2963
Daniel Vetterfee884e2013-07-04 23:35:21 +02002964 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002965
2966 /*
2967 * Enable digital hotplug on the PCH, and configure the DP short pulse
2968 * duration to 2ms (which is the minimum in the Display Port spec)
2969 *
2970 * This register is the same on all known PCH chips.
2971 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002972 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2973 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2974 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2975 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2976 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2977 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2978}
2979
Paulo Zanonid46da432013-02-08 17:35:15 -02002980static void ibx_irq_postinstall(struct drm_device *dev)
2981{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002982 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002983 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002984
Daniel Vetter692a04c2013-05-29 21:43:05 +02002985 if (HAS_PCH_NOP(dev))
2986 return;
2987
Paulo Zanoni86642812013-04-12 17:57:57 -03002988 if (HAS_PCH_IBX(dev)) {
Daniel Vetter5c673b62014-03-07 20:34:46 +01002989 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002990 } else {
Daniel Vetter5c673b62014-03-07 20:34:46 +01002991 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03002992
2993 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2994 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002995
Paulo Zanonid46da432013-02-08 17:35:15 -02002996 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2997 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002998}
2999
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003000static void gen5_gt_irq_postinstall(struct drm_device *dev)
3001{
3002 struct drm_i915_private *dev_priv = dev->dev_private;
3003 u32 pm_irqs, gt_irqs;
3004
3005 pm_irqs = gt_irqs = 0;
3006
3007 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003008 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003009 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003010 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3011 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003012 }
3013
3014 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3015 if (IS_GEN5(dev)) {
3016 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3017 ILK_BSD_USER_INTERRUPT;
3018 } else {
3019 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3020 }
3021
3022 I915_WRITE(GTIIR, I915_READ(GTIIR));
Paulo Zanoni35079892014-04-01 15:37:15 -03003023 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003024
3025 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303026 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003027
3028 if (HAS_VEBOX(dev))
3029 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3030
Paulo Zanoni605cd252013-08-06 18:57:15 -03003031 dev_priv->pm_irq_mask = 0xffffffff;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003032 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
Paulo Zanoni35079892014-04-01 15:37:15 -03003033 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003034 }
3035}
3036
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003037static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003038{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003039 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003040 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003041 u32 display_mask, extra_mask;
3042
3043 if (INTEL_INFO(dev)->gen >= 7) {
3044 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3045 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3046 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003047 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003048 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003049 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003050
3051 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3052 } else {
3053 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3054 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003055 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003056 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3057 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003058 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3059 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003060 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003061
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003062 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003063
3064 /* should always can generate irq */
3065 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni35079892014-04-01 15:37:15 -03003066 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003067
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003068 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003069
Paulo Zanonid46da432013-02-08 17:35:15 -02003070 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003071
Jesse Barnesf97108d2010-01-29 11:27:07 -08003072 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003073 /* Enable PCU event interrupts
3074 *
3075 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003076 * setup is guaranteed to run in single-threaded context. But we
3077 * need it to make the assert_spin_locked happy. */
3078 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003079 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003080 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003081 }
3082
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003083 return 0;
3084}
3085
Imre Deakf8b79e52014-03-04 19:23:07 +02003086static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3087{
3088 u32 pipestat_mask;
3089 u32 iir_mask;
3090
3091 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3092 PIPE_FIFO_UNDERRUN_STATUS;
3093
3094 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3095 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3096 POSTING_READ(PIPESTAT(PIPE_A));
3097
3098 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3099 PIPE_CRC_DONE_INTERRUPT_STATUS;
3100
3101 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3102 PIPE_GMBUS_INTERRUPT_STATUS);
3103 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3104
3105 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3106 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3107 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3108 dev_priv->irq_mask &= ~iir_mask;
3109
3110 I915_WRITE(VLV_IIR, iir_mask);
3111 I915_WRITE(VLV_IIR, iir_mask);
3112 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3113 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3114 POSTING_READ(VLV_IER);
3115}
3116
3117static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3118{
3119 u32 pipestat_mask;
3120 u32 iir_mask;
3121
3122 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3123 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003124 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003125
3126 dev_priv->irq_mask |= iir_mask;
3127 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3128 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3129 I915_WRITE(VLV_IIR, iir_mask);
3130 I915_WRITE(VLV_IIR, iir_mask);
3131 POSTING_READ(VLV_IIR);
3132
3133 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3134 PIPE_CRC_DONE_INTERRUPT_STATUS;
3135
3136 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3137 PIPE_GMBUS_INTERRUPT_STATUS);
3138 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3139
3140 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3141 PIPE_FIFO_UNDERRUN_STATUS;
3142 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3143 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3144 POSTING_READ(PIPESTAT(PIPE_A));
3145}
3146
3147void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3148{
3149 assert_spin_locked(&dev_priv->irq_lock);
3150
3151 if (dev_priv->display_irqs_enabled)
3152 return;
3153
3154 dev_priv->display_irqs_enabled = true;
3155
3156 if (dev_priv->dev->irq_enabled)
3157 valleyview_display_irqs_install(dev_priv);
3158}
3159
3160void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3161{
3162 assert_spin_locked(&dev_priv->irq_lock);
3163
3164 if (!dev_priv->display_irqs_enabled)
3165 return;
3166
3167 dev_priv->display_irqs_enabled = false;
3168
3169 if (dev_priv->dev->irq_enabled)
3170 valleyview_display_irqs_uninstall(dev_priv);
3171}
3172
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003173static int valleyview_irq_postinstall(struct drm_device *dev)
3174{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003175 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003176 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003177
Imre Deakf8b79e52014-03-04 19:23:07 +02003178 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003179
Daniel Vetter20afbda2012-12-11 14:05:07 +01003180 I915_WRITE(PORT_HOTPLUG_EN, 0);
3181 POSTING_READ(PORT_HOTPLUG_EN);
3182
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003183 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003184 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003185 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003186 POSTING_READ(VLV_IER);
3187
Daniel Vetterb79480b2013-06-27 17:52:10 +02003188 /* Interrupt setup is already guaranteed to be single-threaded, this is
3189 * just to make the assert_spin_locked check happy. */
3190 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003191 if (dev_priv->display_irqs_enabled)
3192 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003193 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003194
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003195 I915_WRITE(VLV_IIR, 0xffffffff);
3196 I915_WRITE(VLV_IIR, 0xffffffff);
3197
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003198 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003199
3200 /* ack & enable invalid PTE error interrupts */
3201#if 0 /* FIXME: add support to irq handler for checking these bits */
3202 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3203 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3204#endif
3205
3206 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003207
3208 return 0;
3209}
3210
Ben Widawskyabd58f02013-11-02 21:07:09 -07003211static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3212{
3213 int i;
3214
3215 /* These are interrupts we'll toggle with the ring mask register */
3216 uint32_t gt_interrupts[] = {
3217 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3218 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3219 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3220 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3221 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3222 0,
3223 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3224 };
3225
3226 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
3227 u32 tmp = I915_READ(GEN8_GT_IIR(i));
3228 if (tmp)
3229 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3230 i, tmp);
Paulo Zanoni35079892014-04-01 15:37:15 -03003231 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003232 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003233}
3234
3235static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3236{
3237 struct drm_device *dev = dev_priv->dev;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003238 uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
3239 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003240 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003241 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3242 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003243 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003244 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3245 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3246 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003247
3248 for_each_pipe(pipe) {
3249 u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3250 if (tmp)
3251 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3252 pipe, tmp);
Paulo Zanoni35079892014-04-01 15:37:15 -03003253 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3254 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003255 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003256
Paulo Zanoni35079892014-04-01 15:37:15 -03003257 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003258}
3259
3260static int gen8_irq_postinstall(struct drm_device *dev)
3261{
3262 struct drm_i915_private *dev_priv = dev->dev_private;
3263
3264 gen8_gt_irq_postinstall(dev_priv);
3265 gen8_de_irq_postinstall(dev_priv);
3266
3267 ibx_irq_postinstall(dev);
3268
3269 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3270 POSTING_READ(GEN8_MASTER_IRQ);
3271
3272 return 0;
3273}
3274
3275static void gen8_irq_uninstall(struct drm_device *dev)
3276{
3277 struct drm_i915_private *dev_priv = dev->dev_private;
3278 int pipe;
3279
3280 if (!dev_priv)
3281 return;
3282
Ben Widawskyabd58f02013-11-02 21:07:09 -07003283 I915_WRITE(GEN8_MASTER_IRQ, 0);
3284
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003285 GEN8_IRQ_RESET_NDX(GT, 0);
3286 GEN8_IRQ_RESET_NDX(GT, 1);
3287 GEN8_IRQ_RESET_NDX(GT, 2);
3288 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003289
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003290 for_each_pipe(pipe)
3291 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003292
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003293 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3294 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3295 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003296}
3297
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003298static void valleyview_irq_uninstall(struct drm_device *dev)
3299{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003300 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003301 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003302 int pipe;
3303
3304 if (!dev_priv)
3305 return;
3306
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003307 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003308
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003309 for_each_pipe(pipe)
3310 I915_WRITE(PIPESTAT(pipe), 0xffff);
3311
3312 I915_WRITE(HWSTAM, 0xffffffff);
3313 I915_WRITE(PORT_HOTPLUG_EN, 0);
3314 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003315
3316 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3317 if (dev_priv->display_irqs_enabled)
3318 valleyview_display_irqs_uninstall(dev_priv);
3319 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3320
3321 dev_priv->irq_mask = 0;
3322
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003323 I915_WRITE(VLV_IIR, 0xffffffff);
3324 I915_WRITE(VLV_IMR, 0xffffffff);
3325 I915_WRITE(VLV_IER, 0x0);
3326 POSTING_READ(VLV_IER);
3327}
3328
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003329static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003330{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003331 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003332
3333 if (!dev_priv)
3334 return;
3335
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003336 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003337
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003338 I915_WRITE(HWSTAM, 0xffffffff);
3339
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003340 GEN5_IRQ_RESET(DE);
Paulo Zanoni86642812013-04-12 17:57:57 -03003341 if (IS_GEN7(dev))
3342 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003343
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003344 GEN5_IRQ_RESET(GT);
Paulo Zanonic71ae012014-04-01 15:37:13 -03003345 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003346 GEN5_IRQ_RESET(GEN6_PM);
Keith Packard192aac1f2011-09-20 10:12:44 -07003347
Ben Widawskyab5c6082013-04-05 13:12:41 -07003348 if (HAS_PCH_NOP(dev))
3349 return;
3350
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003351 GEN5_IRQ_RESET(SDE);
Paulo Zanoni86642812013-04-12 17:57:57 -03003352 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3353 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003354}
3355
Chris Wilsonc2798b12012-04-22 21:13:57 +01003356static void i8xx_irq_preinstall(struct drm_device * dev)
3357{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003358 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003359 int pipe;
3360
Chris Wilsonc2798b12012-04-22 21:13:57 +01003361 for_each_pipe(pipe)
3362 I915_WRITE(PIPESTAT(pipe), 0);
3363 I915_WRITE16(IMR, 0xffff);
3364 I915_WRITE16(IER, 0x0);
3365 POSTING_READ16(IER);
3366}
3367
3368static int i8xx_irq_postinstall(struct drm_device *dev)
3369{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003370 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003371 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003372
Chris Wilsonc2798b12012-04-22 21:13:57 +01003373 I915_WRITE16(EMR,
3374 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3375
3376 /* Unmask the interrupts that we always want on. */
3377 dev_priv->irq_mask =
3378 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3379 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3380 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3381 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3382 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3383 I915_WRITE16(IMR, dev_priv->irq_mask);
3384
3385 I915_WRITE16(IER,
3386 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3387 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3388 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3389 I915_USER_INTERRUPT);
3390 POSTING_READ16(IER);
3391
Daniel Vetter379ef822013-10-16 22:55:56 +02003392 /* Interrupt setup is already guaranteed to be single-threaded, this is
3393 * just to make the assert_spin_locked check happy. */
3394 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003395 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3396 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003397 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3398
Chris Wilsonc2798b12012-04-22 21:13:57 +01003399 return 0;
3400}
3401
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003402/*
3403 * Returns true when a page flip has completed.
3404 */
3405static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003406 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003407{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003408 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003409 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003410
3411 if (!drm_handle_vblank(dev, pipe))
3412 return false;
3413
3414 if ((iir & flip_pending) == 0)
3415 return false;
3416
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003417 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003418
3419 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3420 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3421 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3422 * the flip is completed (no longer pending). Since this doesn't raise
3423 * an interrupt per se, we watch for the change at vblank.
3424 */
3425 if (I915_READ16(ISR) & flip_pending)
3426 return false;
3427
3428 intel_finish_page_flip(dev, pipe);
3429
3430 return true;
3431}
3432
Daniel Vetterff1f5252012-10-02 15:10:55 +02003433static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003434{
3435 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003436 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003437 u16 iir, new_iir;
3438 u32 pipe_stats[2];
3439 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003440 int pipe;
3441 u16 flip_mask =
3442 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3443 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3444
Chris Wilsonc2798b12012-04-22 21:13:57 +01003445 iir = I915_READ16(IIR);
3446 if (iir == 0)
3447 return IRQ_NONE;
3448
3449 while (iir & ~flip_mask) {
3450 /* Can't rely on pipestat interrupt bit in iir as it might
3451 * have been cleared after the pipestat interrupt was received.
3452 * It doesn't set the bit in iir again, but it still produces
3453 * interrupts (for non-MSI).
3454 */
3455 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3456 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003457 i915_handle_error(dev, false,
3458 "Command parser error, iir 0x%08x",
3459 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003460
3461 for_each_pipe(pipe) {
3462 int reg = PIPESTAT(pipe);
3463 pipe_stats[pipe] = I915_READ(reg);
3464
3465 /*
3466 * Clear the PIPE*STAT regs before the IIR
3467 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003468 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003469 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003470 }
3471 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3472
3473 I915_WRITE16(IIR, iir & ~flip_mask);
3474 new_iir = I915_READ16(IIR); /* Flush posted writes */
3475
Daniel Vetterd05c6172012-04-26 23:28:09 +02003476 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003477
3478 if (iir & I915_USER_INTERRUPT)
3479 notify_ring(dev, &dev_priv->ring[RCS]);
3480
Daniel Vetter4356d582013-10-16 22:55:55 +02003481 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003482 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003483 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003484 plane = !plane;
3485
Daniel Vetter4356d582013-10-16 22:55:55 +02003486 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003487 i8xx_handle_vblank(dev, plane, pipe, iir))
3488 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003489
Daniel Vetter4356d582013-10-16 22:55:55 +02003490 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003491 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003492
3493 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3494 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003495 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003496 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003497
3498 iir = new_iir;
3499 }
3500
3501 return IRQ_HANDLED;
3502}
3503
3504static void i8xx_irq_uninstall(struct drm_device * dev)
3505{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003506 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003507 int pipe;
3508
Chris Wilsonc2798b12012-04-22 21:13:57 +01003509 for_each_pipe(pipe) {
3510 /* Clear enable bits; then clear status bits */
3511 I915_WRITE(PIPESTAT(pipe), 0);
3512 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3513 }
3514 I915_WRITE16(IMR, 0xffff);
3515 I915_WRITE16(IER, 0x0);
3516 I915_WRITE16(IIR, I915_READ16(IIR));
3517}
3518
Chris Wilsona266c7d2012-04-24 22:59:44 +01003519static void i915_irq_preinstall(struct drm_device * dev)
3520{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003521 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003522 int pipe;
3523
Chris Wilsona266c7d2012-04-24 22:59:44 +01003524 if (I915_HAS_HOTPLUG(dev)) {
3525 I915_WRITE(PORT_HOTPLUG_EN, 0);
3526 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3527 }
3528
Chris Wilson00d98eb2012-04-24 22:59:48 +01003529 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003530 for_each_pipe(pipe)
3531 I915_WRITE(PIPESTAT(pipe), 0);
3532 I915_WRITE(IMR, 0xffffffff);
3533 I915_WRITE(IER, 0x0);
3534 POSTING_READ(IER);
3535}
3536
3537static int i915_irq_postinstall(struct drm_device *dev)
3538{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003539 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003540 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003541 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003542
Chris Wilson38bde182012-04-24 22:59:50 +01003543 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3544
3545 /* Unmask the interrupts that we always want on. */
3546 dev_priv->irq_mask =
3547 ~(I915_ASLE_INTERRUPT |
3548 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3549 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3550 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3551 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3552 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3553
3554 enable_mask =
3555 I915_ASLE_INTERRUPT |
3556 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3557 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3558 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3559 I915_USER_INTERRUPT;
3560
Chris Wilsona266c7d2012-04-24 22:59:44 +01003561 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003562 I915_WRITE(PORT_HOTPLUG_EN, 0);
3563 POSTING_READ(PORT_HOTPLUG_EN);
3564
Chris Wilsona266c7d2012-04-24 22:59:44 +01003565 /* Enable in IER... */
3566 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3567 /* and unmask in IMR */
3568 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3569 }
3570
Chris Wilsona266c7d2012-04-24 22:59:44 +01003571 I915_WRITE(IMR, dev_priv->irq_mask);
3572 I915_WRITE(IER, enable_mask);
3573 POSTING_READ(IER);
3574
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003575 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003576
Daniel Vetter379ef822013-10-16 22:55:56 +02003577 /* Interrupt setup is already guaranteed to be single-threaded, this is
3578 * just to make the assert_spin_locked check happy. */
3579 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003580 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3581 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003582 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3583
Daniel Vetter20afbda2012-12-11 14:05:07 +01003584 return 0;
3585}
3586
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003587/*
3588 * Returns true when a page flip has completed.
3589 */
3590static bool i915_handle_vblank(struct drm_device *dev,
3591 int plane, int pipe, u32 iir)
3592{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003593 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003594 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3595
3596 if (!drm_handle_vblank(dev, pipe))
3597 return false;
3598
3599 if ((iir & flip_pending) == 0)
3600 return false;
3601
3602 intel_prepare_page_flip(dev, plane);
3603
3604 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3605 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3606 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3607 * the flip is completed (no longer pending). Since this doesn't raise
3608 * an interrupt per se, we watch for the change at vblank.
3609 */
3610 if (I915_READ(ISR) & flip_pending)
3611 return false;
3612
3613 intel_finish_page_flip(dev, pipe);
3614
3615 return true;
3616}
3617
Daniel Vetterff1f5252012-10-02 15:10:55 +02003618static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003619{
3620 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003621 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003622 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003623 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003624 u32 flip_mask =
3625 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3626 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003627 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003628
Chris Wilsona266c7d2012-04-24 22:59:44 +01003629 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003630 do {
3631 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003632 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003633
3634 /* Can't rely on pipestat interrupt bit in iir as it might
3635 * have been cleared after the pipestat interrupt was received.
3636 * It doesn't set the bit in iir again, but it still produces
3637 * interrupts (for non-MSI).
3638 */
3639 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3640 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003641 i915_handle_error(dev, false,
3642 "Command parser error, iir 0x%08x",
3643 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003644
3645 for_each_pipe(pipe) {
3646 int reg = PIPESTAT(pipe);
3647 pipe_stats[pipe] = I915_READ(reg);
3648
Chris Wilson38bde182012-04-24 22:59:50 +01003649 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003650 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003651 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003652 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003653 }
3654 }
3655 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3656
3657 if (!irq_received)
3658 break;
3659
Chris Wilsona266c7d2012-04-24 22:59:44 +01003660 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003661 if (I915_HAS_HOTPLUG(dev) &&
3662 iir & I915_DISPLAY_PORT_INTERRUPT)
3663 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003664
Chris Wilson38bde182012-04-24 22:59:50 +01003665 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003666 new_iir = I915_READ(IIR); /* Flush posted writes */
3667
Chris Wilsona266c7d2012-04-24 22:59:44 +01003668 if (iir & I915_USER_INTERRUPT)
3669 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003670
Chris Wilsona266c7d2012-04-24 22:59:44 +01003671 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003672 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003673 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003674 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003675
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003676 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3677 i915_handle_vblank(dev, plane, pipe, iir))
3678 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003679
3680 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3681 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003682
3683 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003684 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003685
3686 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3687 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003688 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003689 }
3690
Chris Wilsona266c7d2012-04-24 22:59:44 +01003691 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3692 intel_opregion_asle_intr(dev);
3693
3694 /* With MSI, interrupts are only generated when iir
3695 * transitions from zero to nonzero. If another bit got
3696 * set while we were handling the existing iir bits, then
3697 * we would never get another interrupt.
3698 *
3699 * This is fine on non-MSI as well, as if we hit this path
3700 * we avoid exiting the interrupt handler only to generate
3701 * another one.
3702 *
3703 * Note that for MSI this could cause a stray interrupt report
3704 * if an interrupt landed in the time between writing IIR and
3705 * the posting read. This should be rare enough to never
3706 * trigger the 99% of 100,000 interrupts test for disabling
3707 * stray interrupts.
3708 */
Chris Wilson38bde182012-04-24 22:59:50 +01003709 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003710 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003711 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003712
Daniel Vetterd05c6172012-04-26 23:28:09 +02003713 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003714
Chris Wilsona266c7d2012-04-24 22:59:44 +01003715 return ret;
3716}
3717
3718static void i915_irq_uninstall(struct drm_device * dev)
3719{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003720 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003721 int pipe;
3722
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003723 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003724
Chris Wilsona266c7d2012-04-24 22:59:44 +01003725 if (I915_HAS_HOTPLUG(dev)) {
3726 I915_WRITE(PORT_HOTPLUG_EN, 0);
3727 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3728 }
3729
Chris Wilson00d98eb2012-04-24 22:59:48 +01003730 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003731 for_each_pipe(pipe) {
3732 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003733 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003734 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3735 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003736 I915_WRITE(IMR, 0xffffffff);
3737 I915_WRITE(IER, 0x0);
3738
Chris Wilsona266c7d2012-04-24 22:59:44 +01003739 I915_WRITE(IIR, I915_READ(IIR));
3740}
3741
3742static void i965_irq_preinstall(struct drm_device * dev)
3743{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003744 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003745 int pipe;
3746
Chris Wilsonadca4732012-05-11 18:01:31 +01003747 I915_WRITE(PORT_HOTPLUG_EN, 0);
3748 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003749
3750 I915_WRITE(HWSTAM, 0xeffe);
3751 for_each_pipe(pipe)
3752 I915_WRITE(PIPESTAT(pipe), 0);
3753 I915_WRITE(IMR, 0xffffffff);
3754 I915_WRITE(IER, 0x0);
3755 POSTING_READ(IER);
3756}
3757
3758static int i965_irq_postinstall(struct drm_device *dev)
3759{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003760 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003761 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003762 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003763 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003764
Chris Wilsona266c7d2012-04-24 22:59:44 +01003765 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003766 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003767 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003768 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3769 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3770 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3771 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3772 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3773
3774 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003775 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3776 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003777 enable_mask |= I915_USER_INTERRUPT;
3778
3779 if (IS_G4X(dev))
3780 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003781
Daniel Vetterb79480b2013-06-27 17:52:10 +02003782 /* Interrupt setup is already guaranteed to be single-threaded, this is
3783 * just to make the assert_spin_locked check happy. */
3784 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003785 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3786 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3787 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003788 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003789
Chris Wilsona266c7d2012-04-24 22:59:44 +01003790 /*
3791 * Enable some error detection, note the instruction error mask
3792 * bit is reserved, so we leave it masked.
3793 */
3794 if (IS_G4X(dev)) {
3795 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3796 GM45_ERROR_MEM_PRIV |
3797 GM45_ERROR_CP_PRIV |
3798 I915_ERROR_MEMORY_REFRESH);
3799 } else {
3800 error_mask = ~(I915_ERROR_PAGE_TABLE |
3801 I915_ERROR_MEMORY_REFRESH);
3802 }
3803 I915_WRITE(EMR, error_mask);
3804
3805 I915_WRITE(IMR, dev_priv->irq_mask);
3806 I915_WRITE(IER, enable_mask);
3807 POSTING_READ(IER);
3808
Daniel Vetter20afbda2012-12-11 14:05:07 +01003809 I915_WRITE(PORT_HOTPLUG_EN, 0);
3810 POSTING_READ(PORT_HOTPLUG_EN);
3811
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003812 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003813
3814 return 0;
3815}
3816
Egbert Eichbac56d52013-02-25 12:06:51 -05003817static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003818{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003819 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003820 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003821 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003822 u32 hotplug_en;
3823
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003824 assert_spin_locked(&dev_priv->irq_lock);
3825
Egbert Eichbac56d52013-02-25 12:06:51 -05003826 if (I915_HAS_HOTPLUG(dev)) {
3827 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3828 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3829 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003830 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003831 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3832 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3833 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003834 /* Programming the CRT detection parameters tends
3835 to generate a spurious hotplug event about three
3836 seconds later. So just do it once.
3837 */
3838 if (IS_G4X(dev))
3839 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003840 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003841 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003842
Egbert Eichbac56d52013-02-25 12:06:51 -05003843 /* Ignore TV since it's buggy */
3844 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3845 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003846}
3847
Daniel Vetterff1f5252012-10-02 15:10:55 +02003848static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003849{
3850 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003851 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003852 u32 iir, new_iir;
3853 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003854 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003855 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003856 u32 flip_mask =
3857 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3858 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003859
Chris Wilsona266c7d2012-04-24 22:59:44 +01003860 iir = I915_READ(IIR);
3861
Chris Wilsona266c7d2012-04-24 22:59:44 +01003862 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003863 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003864 bool blc_event = false;
3865
Chris Wilsona266c7d2012-04-24 22:59:44 +01003866 /* Can't rely on pipestat interrupt bit in iir as it might
3867 * have been cleared after the pipestat interrupt was received.
3868 * It doesn't set the bit in iir again, but it still produces
3869 * interrupts (for non-MSI).
3870 */
3871 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3872 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003873 i915_handle_error(dev, false,
3874 "Command parser error, iir 0x%08x",
3875 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003876
3877 for_each_pipe(pipe) {
3878 int reg = PIPESTAT(pipe);
3879 pipe_stats[pipe] = I915_READ(reg);
3880
3881 /*
3882 * Clear the PIPE*STAT regs before the IIR
3883 */
3884 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003885 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003886 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003887 }
3888 }
3889 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3890
3891 if (!irq_received)
3892 break;
3893
3894 ret = IRQ_HANDLED;
3895
3896 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003897 if (iir & I915_DISPLAY_PORT_INTERRUPT)
3898 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003899
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003900 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003901 new_iir = I915_READ(IIR); /* Flush posted writes */
3902
Chris Wilsona266c7d2012-04-24 22:59:44 +01003903 if (iir & I915_USER_INTERRUPT)
3904 notify_ring(dev, &dev_priv->ring[RCS]);
3905 if (iir & I915_BSD_USER_INTERRUPT)
3906 notify_ring(dev, &dev_priv->ring[VCS]);
3907
Chris Wilsona266c7d2012-04-24 22:59:44 +01003908 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003909 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003910 i915_handle_vblank(dev, pipe, pipe, iir))
3911 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003912
3913 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3914 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003915
3916 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003917 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003918
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003919 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3920 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003921 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003922 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003923
3924 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3925 intel_opregion_asle_intr(dev);
3926
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003927 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3928 gmbus_irq_handler(dev);
3929
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930 /* With MSI, interrupts are only generated when iir
3931 * transitions from zero to nonzero. If another bit got
3932 * set while we were handling the existing iir bits, then
3933 * we would never get another interrupt.
3934 *
3935 * This is fine on non-MSI as well, as if we hit this path
3936 * we avoid exiting the interrupt handler only to generate
3937 * another one.
3938 *
3939 * Note that for MSI this could cause a stray interrupt report
3940 * if an interrupt landed in the time between writing IIR and
3941 * the posting read. This should be rare enough to never
3942 * trigger the 99% of 100,000 interrupts test for disabling
3943 * stray interrupts.
3944 */
3945 iir = new_iir;
3946 }
3947
Daniel Vetterd05c6172012-04-26 23:28:09 +02003948 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003949
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 return ret;
3951}
3952
3953static void i965_irq_uninstall(struct drm_device * dev)
3954{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003955 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003956 int pipe;
3957
3958 if (!dev_priv)
3959 return;
3960
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003961 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003962
Chris Wilsonadca4732012-05-11 18:01:31 +01003963 I915_WRITE(PORT_HOTPLUG_EN, 0);
3964 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003965
3966 I915_WRITE(HWSTAM, 0xffffffff);
3967 for_each_pipe(pipe)
3968 I915_WRITE(PIPESTAT(pipe), 0);
3969 I915_WRITE(IMR, 0xffffffff);
3970 I915_WRITE(IER, 0x0);
3971
3972 for_each_pipe(pipe)
3973 I915_WRITE(PIPESTAT(pipe),
3974 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3975 I915_WRITE(IIR, I915_READ(IIR));
3976}
3977
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003978static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02003979{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003980 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02003981 struct drm_device *dev = dev_priv->dev;
3982 struct drm_mode_config *mode_config = &dev->mode_config;
3983 unsigned long irqflags;
3984 int i;
3985
3986 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3987 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3988 struct drm_connector *connector;
3989
3990 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3991 continue;
3992
3993 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3994
3995 list_for_each_entry(connector, &mode_config->connector_list, head) {
3996 struct intel_connector *intel_connector = to_intel_connector(connector);
3997
3998 if (intel_connector->encoder->hpd_pin == i) {
3999 if (connector->polled != intel_connector->polled)
4000 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4001 drm_get_connector_name(connector));
4002 connector->polled = intel_connector->polled;
4003 if (!connector->polled)
4004 connector->polled = DRM_CONNECTOR_POLL_HPD;
4005 }
4006 }
4007 }
4008 if (dev_priv->display.hpd_irq_setup)
4009 dev_priv->display.hpd_irq_setup(dev);
4010 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4011}
4012
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004013void intel_irq_init(struct drm_device *dev)
4014{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004015 struct drm_i915_private *dev_priv = dev->dev_private;
4016
4017 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004018 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004019 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004020 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004021
Deepak Sa6706b42014-03-15 20:23:22 +05304022 /* Let's track the enabled rps events */
4023 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4024
Daniel Vetter99584db2012-11-14 17:14:04 +01004025 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4026 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004027 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004028 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004029 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004030
Tomas Janousek97a19a22012-12-08 13:48:13 +01004031 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004032
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004033 if (IS_GEN2(dev)) {
4034 dev->max_vblank_count = 0;
4035 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4036 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004037 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4038 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004039 } else {
4040 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4041 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004042 }
4043
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004044 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004045 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004046 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4047 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004048
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004049 if (IS_VALLEYVIEW(dev)) {
4050 dev->driver->irq_handler = valleyview_irq_handler;
4051 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4052 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4053 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4054 dev->driver->enable_vblank = valleyview_enable_vblank;
4055 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004056 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004057 } else if (IS_GEN8(dev)) {
4058 dev->driver->irq_handler = gen8_irq_handler;
4059 dev->driver->irq_preinstall = gen8_irq_preinstall;
4060 dev->driver->irq_postinstall = gen8_irq_postinstall;
4061 dev->driver->irq_uninstall = gen8_irq_uninstall;
4062 dev->driver->enable_vblank = gen8_enable_vblank;
4063 dev->driver->disable_vblank = gen8_disable_vblank;
4064 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004065 } else if (HAS_PCH_SPLIT(dev)) {
4066 dev->driver->irq_handler = ironlake_irq_handler;
4067 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4068 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4069 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4070 dev->driver->enable_vblank = ironlake_enable_vblank;
4071 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004072 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004073 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004074 if (INTEL_INFO(dev)->gen == 2) {
4075 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4076 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4077 dev->driver->irq_handler = i8xx_irq_handler;
4078 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004079 } else if (INTEL_INFO(dev)->gen == 3) {
4080 dev->driver->irq_preinstall = i915_irq_preinstall;
4081 dev->driver->irq_postinstall = i915_irq_postinstall;
4082 dev->driver->irq_uninstall = i915_irq_uninstall;
4083 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004084 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004085 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086 dev->driver->irq_preinstall = i965_irq_preinstall;
4087 dev->driver->irq_postinstall = i965_irq_postinstall;
4088 dev->driver->irq_uninstall = i965_irq_uninstall;
4089 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004090 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004091 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004092 dev->driver->enable_vblank = i915_enable_vblank;
4093 dev->driver->disable_vblank = i915_disable_vblank;
4094 }
4095}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004096
4097void intel_hpd_init(struct drm_device *dev)
4098{
4099 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004100 struct drm_mode_config *mode_config = &dev->mode_config;
4101 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004102 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004103 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004104
Egbert Eich821450c2013-04-16 13:36:55 +02004105 for (i = 1; i < HPD_NUM_PINS; i++) {
4106 dev_priv->hpd_stats[i].hpd_cnt = 0;
4107 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4108 }
4109 list_for_each_entry(connector, &mode_config->connector_list, head) {
4110 struct intel_connector *intel_connector = to_intel_connector(connector);
4111 connector->polled = intel_connector->polled;
4112 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4113 connector->polled = DRM_CONNECTOR_POLL_HPD;
4114 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004115
4116 /* Interrupt setup is already guaranteed to be single-threaded, this is
4117 * just to make the assert_spin_locked checks happy. */
4118 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004119 if (dev_priv->display.hpd_irq_setup)
4120 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004121 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004122}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004123
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004124/* Disable interrupts so we can allow runtime PM. */
4125void hsw_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004126{
4127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 unsigned long irqflags;
4129
4130 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4131
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004132 dev_priv->pm.regsave.deimr = I915_READ(DEIMR);
4133 dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR);
4134 dev_priv->pm.regsave.gtimr = I915_READ(GTIMR);
4135 dev_priv->pm.regsave.gtier = I915_READ(GTIER);
4136 dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004137
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004138 ironlake_disable_display_irq(dev_priv, 0xffffffff);
4139 ibx_disable_display_interrupt(dev_priv, 0xffffffff);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004140 ilk_disable_gt_irq(dev_priv, 0xffffffff);
4141 snb_disable_pm_irq(dev_priv, 0xffffffff);
4142
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004143 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004144
4145 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4146}
4147
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004148/* Restore interrupts so we can recover from runtime PM. */
4149void hsw_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004150{
4151 struct drm_i915_private *dev_priv = dev->dev_private;
4152 unsigned long irqflags;
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004153 uint32_t val;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004154
4155 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4156
4157 val = I915_READ(DEIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004158 WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004159
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004160 val = I915_READ(SDEIMR);
4161 WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004162
4163 val = I915_READ(GTIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004164 WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004165
4166 val = I915_READ(GEN6_PMIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004167 WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004168
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004169 dev_priv->pm.irqs_disabled = false;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004170
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004171 ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr);
4172 ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr);
4173 ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr);
4174 snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr);
4175 I915_WRITE(GTIER, dev_priv->pm.regsave.gtier);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004176
4177 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4178}