blob: f98ba4e6e70b940c150c504782fc943abee1544a [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Zhenyu Wang036a4a72009-06-08 14:40:19 +080083/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010084static void
Jani Nikula2d1013d2014-03-31 14:27:17 +030085ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080086{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020087 assert_spin_locked(&dev_priv->irq_lock);
88
Paulo Zanoni5d584b22014-03-07 20:08:15 -030089 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -030090 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -030091 dev_priv->pm.regsave.deimr &= ~mask;
Paulo Zanonic67a4702013-08-19 13:18:09 -030092 return;
93 }
94
Chris Wilson1ec14ad2010-12-04 11:30:53 +000095 if ((dev_priv->irq_mask & mask) != 0) {
96 dev_priv->irq_mask &= ~mask;
97 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000098 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080099 }
100}
101
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300102static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300103ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800104{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200105 assert_spin_locked(&dev_priv->irq_lock);
106
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300107 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300108 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300109 dev_priv->pm.regsave.deimr |= mask;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300110 return;
111 }
112
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000113 if ((dev_priv->irq_mask & mask) != mask) {
114 dev_priv->irq_mask |= mask;
115 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000116 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800117 }
118}
119
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300120/**
121 * ilk_update_gt_irq - update GTIMR
122 * @dev_priv: driver private
123 * @interrupt_mask: mask of interrupt bits to update
124 * @enabled_irq_mask: mask of interrupt bits to enable
125 */
126static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
127 uint32_t interrupt_mask,
128 uint32_t enabled_irq_mask)
129{
130 assert_spin_locked(&dev_priv->irq_lock);
131
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300132 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300133 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300134 dev_priv->pm.regsave.gtimr &= ~interrupt_mask;
135 dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300136 interrupt_mask);
137 return;
138 }
139
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300140 dev_priv->gt_irq_mask &= ~interrupt_mask;
141 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
142 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
143 POSTING_READ(GTIMR);
144}
145
146void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
147{
148 ilk_update_gt_irq(dev_priv, mask, mask);
149}
150
151void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
152{
153 ilk_update_gt_irq(dev_priv, mask, 0);
154}
155
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300156/**
157 * snb_update_pm_irq - update GEN6_PMIMR
158 * @dev_priv: driver private
159 * @interrupt_mask: mask of interrupt bits to update
160 * @enabled_irq_mask: mask of interrupt bits to enable
161 */
162static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163 uint32_t interrupt_mask,
164 uint32_t enabled_irq_mask)
165{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300166 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300167
168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300170 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300171 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300172 dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask;
173 dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300174 interrupt_mask);
175 return;
176 }
177
Paulo Zanoni605cd252013-08-06 18:57:15 -0300178 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300179 new_val &= ~interrupt_mask;
180 new_val |= (~enabled_irq_mask & interrupt_mask);
181
Paulo Zanoni605cd252013-08-06 18:57:15 -0300182 if (new_val != dev_priv->pm_irq_mask) {
183 dev_priv->pm_irq_mask = new_val;
184 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300185 POSTING_READ(GEN6_PMIMR);
186 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300187}
188
189void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190{
191 snb_update_pm_irq(dev_priv, mask, mask);
192}
193
194void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195{
196 snb_update_pm_irq(dev_priv, mask, 0);
197}
198
Paulo Zanoni86642812013-04-12 17:57:57 -0300199static bool ivb_can_enable_err_int(struct drm_device *dev)
200{
201 struct drm_i915_private *dev_priv = dev->dev_private;
202 struct intel_crtc *crtc;
203 enum pipe pipe;
204
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200205 assert_spin_locked(&dev_priv->irq_lock);
206
Paulo Zanoni86642812013-04-12 17:57:57 -0300207 for_each_pipe(pipe) {
208 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
209
210 if (crtc->cpu_fifo_underrun_disabled)
211 return false;
212 }
213
214 return true;
215}
216
217static bool cpt_can_enable_serr_int(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 enum pipe pipe;
221 struct intel_crtc *crtc;
222
Daniel Vetterfee884e2013-07-04 23:35:21 +0200223 assert_spin_locked(&dev_priv->irq_lock);
224
Paulo Zanoni86642812013-04-12 17:57:57 -0300225 for_each_pipe(pipe) {
226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
227
228 if (crtc->pch_fifo_underrun_disabled)
229 return false;
230 }
231
232 return true;
233}
234
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200235static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
236{
237 struct drm_i915_private *dev_priv = dev->dev_private;
238 u32 reg = PIPESTAT(pipe);
239 u32 pipestat = I915_READ(reg) & 0x7fff0000;
240
241 assert_spin_locked(&dev_priv->irq_lock);
242
243 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
244 POSTING_READ(reg);
245}
246
Paulo Zanoni86642812013-04-12 17:57:57 -0300247static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
248 enum pipe pipe, bool enable)
249{
250 struct drm_i915_private *dev_priv = dev->dev_private;
251 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
252 DE_PIPEB_FIFO_UNDERRUN;
253
254 if (enable)
255 ironlake_enable_display_irq(dev_priv, bit);
256 else
257 ironlake_disable_display_irq(dev_priv, bit);
258}
259
260static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200261 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300264 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200265 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
266
Paulo Zanoni86642812013-04-12 17:57:57 -0300267 if (!ivb_can_enable_err_int(dev))
268 return;
269
Paulo Zanoni86642812013-04-12 17:57:57 -0300270 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
271 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200272 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
273
274 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300275 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200276
277 if (!was_enabled &&
278 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
279 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
280 pipe_name(pipe));
281 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300282 }
283}
284
Daniel Vetter38d83c962013-11-07 11:05:46 +0100285static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
286 enum pipe pipe, bool enable)
287{
288 struct drm_i915_private *dev_priv = dev->dev_private;
289
290 assert_spin_locked(&dev_priv->irq_lock);
291
292 if (enable)
293 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
294 else
295 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
296 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
297 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
298}
299
Daniel Vetterfee884e2013-07-04 23:35:21 +0200300/**
301 * ibx_display_interrupt_update - update SDEIMR
302 * @dev_priv: driver private
303 * @interrupt_mask: mask of interrupt bits to update
304 * @enabled_irq_mask: mask of interrupt bits to enable
305 */
306static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
307 uint32_t interrupt_mask,
308 uint32_t enabled_irq_mask)
309{
310 uint32_t sdeimr = I915_READ(SDEIMR);
311 sdeimr &= ~interrupt_mask;
312 sdeimr |= (~enabled_irq_mask & interrupt_mask);
313
314 assert_spin_locked(&dev_priv->irq_lock);
315
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300316 if (dev_priv->pm.irqs_disabled &&
Paulo Zanonic67a4702013-08-19 13:18:09 -0300317 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
318 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300319 dev_priv->pm.regsave.sdeimr &= ~interrupt_mask;
320 dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300321 interrupt_mask);
322 return;
323 }
324
Daniel Vetterfee884e2013-07-04 23:35:21 +0200325 I915_WRITE(SDEIMR, sdeimr);
326 POSTING_READ(SDEIMR);
327}
328#define ibx_enable_display_interrupt(dev_priv, bits) \
329 ibx_display_interrupt_update((dev_priv), (bits), (bits))
330#define ibx_disable_display_interrupt(dev_priv, bits) \
331 ibx_display_interrupt_update((dev_priv), (bits), 0)
332
Daniel Vetterde280752013-07-04 23:35:24 +0200333static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
334 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300335 bool enable)
336{
Paulo Zanoni86642812013-04-12 17:57:57 -0300337 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200338 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
339 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300340
341 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200342 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300343 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200344 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300345}
346
347static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
348 enum transcoder pch_transcoder,
349 bool enable)
350{
351 struct drm_i915_private *dev_priv = dev->dev_private;
352
353 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200354 I915_WRITE(SERR_INT,
355 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
356
Paulo Zanoni86642812013-04-12 17:57:57 -0300357 if (!cpt_can_enable_serr_int(dev))
358 return;
359
Daniel Vetterfee884e2013-07-04 23:35:21 +0200360 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300361 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200362 uint32_t tmp = I915_READ(SERR_INT);
363 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
364
365 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200366 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200367
368 if (!was_enabled &&
369 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
370 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
371 transcoder_name(pch_transcoder));
372 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300373 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300374}
375
376/**
377 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
378 * @dev: drm device
379 * @pipe: pipe
380 * @enable: true if we want to report FIFO underrun errors, false otherwise
381 *
382 * This function makes us disable or enable CPU fifo underruns for a specific
383 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
384 * reporting for one pipe may also disable all the other CPU error interruts for
385 * the other pipes, due to the fact that there's just one interrupt mask/enable
386 * bit for all the pipes.
387 *
388 * Returns the previous state of underrun reporting.
389 */
Imre Deakf88d42f2014-03-04 19:23:09 +0200390bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
391 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300392{
393 struct drm_i915_private *dev_priv = dev->dev_private;
394 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300396 bool ret;
397
Imre Deak77961eb2014-03-05 16:20:56 +0200398 assert_spin_locked(&dev_priv->irq_lock);
399
Paulo Zanoni86642812013-04-12 17:57:57 -0300400 ret = !intel_crtc->cpu_fifo_underrun_disabled;
401
402 if (enable == ret)
403 goto done;
404
405 intel_crtc->cpu_fifo_underrun_disabled = !enable;
406
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200407 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
408 i9xx_clear_fifo_underrun(dev, pipe);
409 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300410 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
411 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200412 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100413 else if (IS_GEN8(dev))
414 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300415
416done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200417 return ret;
418}
419
420bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
421 enum pipe pipe, bool enable)
422{
423 struct drm_i915_private *dev_priv = dev->dev_private;
424 unsigned long flags;
425 bool ret;
426
427 spin_lock_irqsave(&dev_priv->irq_lock, flags);
428 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300429 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200430
Paulo Zanoni86642812013-04-12 17:57:57 -0300431 return ret;
432}
433
Imre Deak91d181d2014-02-10 18:42:49 +0200434static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
435 enum pipe pipe)
436{
437 struct drm_i915_private *dev_priv = dev->dev_private;
438 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
440
441 return !intel_crtc->cpu_fifo_underrun_disabled;
442}
443
Paulo Zanoni86642812013-04-12 17:57:57 -0300444/**
445 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
446 * @dev: drm device
447 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
448 * @enable: true if we want to report FIFO underrun errors, false otherwise
449 *
450 * This function makes us disable or enable PCH fifo underruns for a specific
451 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
452 * underrun reporting for one transcoder may also disable all the other PCH
453 * error interruts for the other transcoders, due to the fact that there's just
454 * one interrupt mask/enable bit for all the transcoders.
455 *
456 * Returns the previous state of underrun reporting.
457 */
458bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
459 enum transcoder pch_transcoder,
460 bool enable)
461{
462 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200463 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300465 unsigned long flags;
466 bool ret;
467
Daniel Vetterde280752013-07-04 23:35:24 +0200468 /*
469 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
470 * has only one pch transcoder A that all pipes can use. To avoid racy
471 * pch transcoder -> pipe lookups from interrupt code simply store the
472 * underrun statistics in crtc A. Since we never expose this anywhere
473 * nor use it outside of the fifo underrun code here using the "wrong"
474 * crtc on LPT won't cause issues.
475 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300476
477 spin_lock_irqsave(&dev_priv->irq_lock, flags);
478
479 ret = !intel_crtc->pch_fifo_underrun_disabled;
480
481 if (enable == ret)
482 goto done;
483
484 intel_crtc->pch_fifo_underrun_disabled = !enable;
485
486 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200487 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300488 else
489 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
490
491done:
492 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
493 return ret;
494}
495
496
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100497static void
Imre Deak755e9012014-02-10 18:42:47 +0200498__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800500{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200501 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200502 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800503
Daniel Vetterb79480b2013-06-27 17:52:10 +0200504 assert_spin_locked(&dev_priv->irq_lock);
505
Imre Deak755e9012014-02-10 18:42:47 +0200506 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
507 status_mask & ~PIPESTAT_INT_STATUS_MASK))
508 return;
509
510 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200511 return;
512
Imre Deak91d181d2014-02-10 18:42:49 +0200513 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
514
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200515 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200516 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200517 I915_WRITE(reg, pipestat);
518 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800519}
520
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100521static void
Imre Deak755e9012014-02-10 18:42:47 +0200522__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
523 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800524{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200525 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200526 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800527
Daniel Vetterb79480b2013-06-27 17:52:10 +0200528 assert_spin_locked(&dev_priv->irq_lock);
529
Imre Deak755e9012014-02-10 18:42:47 +0200530 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
531 status_mask & ~PIPESTAT_INT_STATUS_MASK))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200532 return;
533
Imre Deak755e9012014-02-10 18:42:47 +0200534 if ((pipestat & enable_mask) == 0)
535 return;
536
Imre Deak91d181d2014-02-10 18:42:49 +0200537 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
538
Imre Deak755e9012014-02-10 18:42:47 +0200539 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200540 I915_WRITE(reg, pipestat);
541 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800542}
543
Imre Deak10c59c52014-02-10 18:42:48 +0200544static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
545{
546 u32 enable_mask = status_mask << 16;
547
548 /*
549 * On pipe A we don't support the PSR interrupt yet, on pipe B the
550 * same bit MBZ.
551 */
552 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
553 return 0;
554
555 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
556 SPRITE0_FLIP_DONE_INT_EN_VLV |
557 SPRITE1_FLIP_DONE_INT_EN_VLV);
558 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
559 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
560 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
561 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
562
563 return enable_mask;
564}
565
Imre Deak755e9012014-02-10 18:42:47 +0200566void
567i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
568 u32 status_mask)
569{
570 u32 enable_mask;
571
Imre Deak10c59c52014-02-10 18:42:48 +0200572 if (IS_VALLEYVIEW(dev_priv->dev))
573 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
574 status_mask);
575 else
576 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200577 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
578}
579
580void
581i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
582 u32 status_mask)
583{
584 u32 enable_mask;
585
Imre Deak10c59c52014-02-10 18:42:48 +0200586 if (IS_VALLEYVIEW(dev_priv->dev))
587 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
588 status_mask);
589 else
590 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200591 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
592}
593
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000594/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300595 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000596 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300597static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000598{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300599 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000600 unsigned long irqflags;
601
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300602 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
603 return;
604
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000606
Imre Deak755e9012014-02-10 18:42:47 +0200607 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300608 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200609 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200610 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611
612 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000613}
614
615/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700616 * i915_pipe_enabled - check if a pipe is enabled
617 * @dev: DRM device
618 * @pipe: pipe to check
619 *
620 * Reading certain registers when the pipe is disabled can hang the chip.
621 * Use this routine to make sure the PLL is running and the pipe is active
622 * before reading such registers if unsure.
623 */
624static int
625i915_pipe_enabled(struct drm_device *dev, int pipe)
626{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300627 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200628
Daniel Vettera01025a2013-05-22 00:50:23 +0200629 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
630 /* Locking is horribly broken here, but whatever. */
631 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300633
Daniel Vettera01025a2013-05-22 00:50:23 +0200634 return intel_crtc->active;
635 } else {
636 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
637 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700638}
639
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300640static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
641{
642 /* Gen2 doesn't have a hardware frame counter */
643 return 0;
644}
645
Keith Packard42f52ef2008-10-18 19:39:29 -0700646/* Called from drm generic code, passed a 'crtc', which
647 * we use as a pipe index
648 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700649static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700650{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300651 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700652 unsigned long high_frame;
653 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300654 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700655
656 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800657 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800658 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700659 return 0;
660 }
661
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300662 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
663 struct intel_crtc *intel_crtc =
664 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
665 const struct drm_display_mode *mode =
666 &intel_crtc->config.adjusted_mode;
667
668 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
669 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100670 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300671 u32 htotal;
672
673 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
674 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
675
676 vbl_start *= htotal;
677 }
678
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800679 high_frame = PIPEFRAME(pipe);
680 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100681
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700682 /*
683 * High & low register fields aren't synchronized, so make sure
684 * we get a low value that's stable across two reads of the high
685 * register.
686 */
687 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100688 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300689 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100690 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700691 } while (high1 != high2);
692
Chris Wilson5eddb702010-09-11 13:48:45 +0100693 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300694 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100695 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300696
697 /*
698 * The frame counter increments at beginning of active.
699 * Cook up a vblank counter by also checking the pixel
700 * counter against vblank start.
701 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200702 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700703}
704
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700705static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800706{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300707 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800708 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800709
710 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800711 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800712 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800713 return 0;
714 }
715
716 return I915_READ(reg);
717}
718
Mario Kleinerad3543e2013-10-30 05:13:08 +0100719/* raw reads, only for fast reads of display block, no need for forcewake etc. */
720#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100721
Ville Syrjälä095163b2013-10-29 00:04:43 +0200722static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300723{
724 struct drm_i915_private *dev_priv = dev->dev_private;
725 uint32_t status;
Ville Syrjälä24302622014-03-11 12:58:46 +0200726 int reg;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300727
Ville Syrjälä24302622014-03-11 12:58:46 +0200728 if (INTEL_INFO(dev)->gen >= 8) {
729 status = GEN8_PIPE_VBLANK;
730 reg = GEN8_DE_PIPE_ISR(pipe);
731 } else if (INTEL_INFO(dev)->gen >= 7) {
732 status = DE_PIPE_VBLANK_IVB(pipe);
733 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300734 } else {
Ville Syrjälä24302622014-03-11 12:58:46 +0200735 status = DE_PIPE_VBLANK(pipe);
736 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300737 }
Mario Kleinerad3543e2013-10-30 05:13:08 +0100738
Ville Syrjälä24302622014-03-11 12:58:46 +0200739 return __raw_i915_read32(dev_priv, reg) & status;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300740}
741
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700742static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200743 unsigned int flags, int *vpos, int *hpos,
744 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100745{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300746 struct drm_i915_private *dev_priv = dev->dev_private;
747 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
749 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300750 int position;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100751 int vbl_start, vbl_end, htotal, vtotal;
752 bool in_vbl = true;
753 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100754 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100755
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300756 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100757 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800758 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100759 return 0;
760 }
761
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300762 htotal = mode->crtc_htotal;
763 vtotal = mode->crtc_vtotal;
764 vbl_start = mode->crtc_vblank_start;
765 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100766
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200767 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
768 vbl_start = DIV_ROUND_UP(vbl_start, 2);
769 vbl_end /= 2;
770 vtotal /= 2;
771 }
772
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300773 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
774
Mario Kleinerad3543e2013-10-30 05:13:08 +0100775 /*
776 * Lock uncore.lock, as we will do multiple timing critical raw
777 * register reads, potentially with preemption disabled, so the
778 * following code must not block on uncore.lock.
779 */
780 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
781
782 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
783
784 /* Get optional system timestamp before query. */
785 if (stime)
786 *stime = ktime_get();
787
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300788 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100789 /* No obvious pixelcount register. Only query vertical
790 * scanout position from Display scan line register.
791 */
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300792 if (IS_GEN2(dev))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100793 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300794 else
Mario Kleinerad3543e2013-10-30 05:13:08 +0100795 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300796
Ville Syrjäläfcb81822014-03-11 12:58:45 +0200797 if (HAS_DDI(dev)) {
798 /*
799 * On HSW HDMI outputs there seems to be a 2 line
800 * difference, whereas eDP has the normal 1 line
801 * difference that earlier platforms have. External
802 * DP is unknown. For now just check for the 2 line
803 * difference case on all output types on HSW+.
804 *
805 * This might misinterpret the scanline counter being
806 * one line too far along on eDP, but that's less
807 * dangerous than the alternative since that would lead
808 * the vblank timestamp code astray when it sees a
809 * scanline count before vblank_start during a vblank
810 * interrupt.
811 */
812 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
813 if ((in_vbl && (position == vbl_start - 2 ||
814 position == vbl_start - 1)) ||
815 (!in_vbl && (position == vbl_end - 2 ||
816 position == vbl_end - 1)))
817 position = (position + 2) % vtotal;
818 } else if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä095163b2013-10-29 00:04:43 +0200819 /*
820 * The scanline counter increments at the leading edge
821 * of hsync, ie. it completely misses the active portion
822 * of the line. Fix up the counter at both edges of vblank
823 * to get a more accurate picture whether we're in vblank
824 * or not.
825 */
826 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
827 if ((in_vbl && position == vbl_start - 1) ||
828 (!in_vbl && position == vbl_end - 1))
829 position = (position + 1) % vtotal;
830 } else {
831 /*
832 * ISR vblank status bits don't work the way we'd want
833 * them to work on non-PCH platforms (for
834 * ilk_pipe_in_vblank_locked()), and there doesn't
835 * appear any other way to determine if we're currently
836 * in vblank.
837 *
838 * Instead let's assume that we're already in vblank if
839 * we got called from the vblank interrupt and the
840 * scanline counter value indicates that we're on the
841 * line just prior to vblank start. This should result
842 * in the correct answer, unless the vblank interrupt
843 * delivery really got delayed for almost exactly one
844 * full frame/field.
845 */
846 if (flags & DRM_CALLED_FROM_VBLIRQ &&
847 position == vbl_start - 1) {
848 position = (position + 1) % vtotal;
849
850 /* Signal this correction as "applied". */
851 ret |= 0x8;
852 }
853 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100854 } else {
855 /* Have access to pixelcount since start of frame.
856 * We can split this into vertical and horizontal
857 * scanout position.
858 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100859 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100860
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300861 /* convert to pixel counts */
862 vbl_start *= htotal;
863 vbl_end *= htotal;
864 vtotal *= htotal;
865 }
866
Mario Kleinerad3543e2013-10-30 05:13:08 +0100867 /* Get optional system timestamp after query. */
868 if (etime)
869 *etime = ktime_get();
870
871 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
872
873 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
874
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300875 in_vbl = position >= vbl_start && position < vbl_end;
876
877 /*
878 * While in vblank, position will be negative
879 * counting up towards 0 at vbl_end. And outside
880 * vblank, position will be positive counting
881 * up since vbl_end.
882 */
883 if (position >= vbl_start)
884 position -= vbl_end;
885 else
886 position += vtotal - vbl_end;
887
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300888 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300889 *vpos = position;
890 *hpos = 0;
891 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100892 *vpos = position / htotal;
893 *hpos = position - (*vpos * htotal);
894 }
895
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100896 /* In vblank? */
897 if (in_vbl)
898 ret |= DRM_SCANOUTPOS_INVBL;
899
900 return ret;
901}
902
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700903static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100904 int *max_error,
905 struct timeval *vblank_time,
906 unsigned flags)
907{
Chris Wilson4041b852011-01-22 10:07:56 +0000908 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100909
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700910 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000911 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100912 return -EINVAL;
913 }
914
915 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000916 crtc = intel_get_crtc_for_pipe(dev, pipe);
917 if (crtc == NULL) {
918 DRM_ERROR("Invalid crtc %d\n", pipe);
919 return -EINVAL;
920 }
921
922 if (!crtc->enabled) {
923 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
924 return -EBUSY;
925 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100926
927 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000928 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
929 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300930 crtc,
931 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100932}
933
Jani Nikula67c347f2013-09-17 14:26:34 +0300934static bool intel_hpd_irq_event(struct drm_device *dev,
935 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200936{
937 enum drm_connector_status old_status;
938
939 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
940 old_status = connector->status;
941
942 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300943 if (old_status == connector->status)
944 return false;
945
946 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200947 connector->base.id,
948 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300949 drm_get_connector_status_name(old_status),
950 drm_get_connector_status_name(connector->status));
951
952 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200953}
954
Jesse Barnes5ca58282009-03-31 14:11:15 -0700955/*
956 * Handle hotplug events outside the interrupt handler proper.
957 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200958#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
959
Jesse Barnes5ca58282009-03-31 14:11:15 -0700960static void i915_hotplug_work_func(struct work_struct *work)
961{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300962 struct drm_i915_private *dev_priv =
963 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700964 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700965 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200966 struct intel_connector *intel_connector;
967 struct intel_encoder *intel_encoder;
968 struct drm_connector *connector;
969 unsigned long irqflags;
970 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200971 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200972 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700973
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100974 /* HPD irq before everything is fully set up. */
975 if (!dev_priv->enable_hotplug_processing)
976 return;
977
Keith Packarda65e34c2011-07-25 10:04:56 -0700978 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800979 DRM_DEBUG_KMS("running encoder hotplug functions\n");
980
Egbert Eichcd569ae2013-04-16 13:36:57 +0200981 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200982
983 hpd_event_bits = dev_priv->hpd_event_bits;
984 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200985 list_for_each_entry(connector, &mode_config->connector_list, head) {
986 intel_connector = to_intel_connector(connector);
987 intel_encoder = intel_connector->encoder;
988 if (intel_encoder->hpd_pin > HPD_NONE &&
989 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
990 connector->polled == DRM_CONNECTOR_POLL_HPD) {
991 DRM_INFO("HPD interrupt storm detected on connector %s: "
992 "switching from hotplug detection to polling\n",
993 drm_get_connector_name(connector));
994 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
995 connector->polled = DRM_CONNECTOR_POLL_CONNECT
996 | DRM_CONNECTOR_POLL_DISCONNECT;
997 hpd_disabled = true;
998 }
Egbert Eich142e2392013-04-11 15:57:57 +0200999 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1000 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1001 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1002 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001003 }
1004 /* if there were no outputs to poll, poll was disabled,
1005 * therefore make sure it's enabled when disabling HPD on
1006 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001007 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001008 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001009 mod_timer(&dev_priv->hotplug_reenable_timer,
1010 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1011 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001012
1013 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1014
Egbert Eich321a1b32013-04-11 16:00:26 +02001015 list_for_each_entry(connector, &mode_config->connector_list, head) {
1016 intel_connector = to_intel_connector(connector);
1017 intel_encoder = intel_connector->encoder;
1018 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1019 if (intel_encoder->hot_plug)
1020 intel_encoder->hot_plug(intel_encoder);
1021 if (intel_hpd_irq_event(dev, connector))
1022 changed = true;
1023 }
1024 }
Keith Packard40ee3382011-07-28 15:31:19 -07001025 mutex_unlock(&mode_config->mutex);
1026
Egbert Eich321a1b32013-04-11 16:00:26 +02001027 if (changed)
1028 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001029}
1030
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001031static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1032{
1033 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1034}
1035
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001036static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001037{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001038 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001039 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001040 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001041
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001042 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001043
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001044 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1045
Daniel Vetter20e4d402012-08-08 23:35:39 +02001046 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001047
Jesse Barnes7648fa92010-05-20 14:28:11 -07001048 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001049 busy_up = I915_READ(RCPREVBSYTUPAVG);
1050 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001051 max_avg = I915_READ(RCBMAXAVG);
1052 min_avg = I915_READ(RCBMINAVG);
1053
1054 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001055 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001056 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1057 new_delay = dev_priv->ips.cur_delay - 1;
1058 if (new_delay < dev_priv->ips.max_delay)
1059 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001060 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001061 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1062 new_delay = dev_priv->ips.cur_delay + 1;
1063 if (new_delay > dev_priv->ips.min_delay)
1064 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001065 }
1066
Jesse Barnes7648fa92010-05-20 14:28:11 -07001067 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001068 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001069
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001070 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001071
Jesse Barnesf97108d2010-01-29 11:27:07 -08001072 return;
1073}
1074
Chris Wilson549f7362010-10-19 11:19:32 +01001075static void notify_ring(struct drm_device *dev,
1076 struct intel_ring_buffer *ring)
1077{
Chris Wilson475553d2011-01-20 09:52:56 +00001078 if (ring->obj == NULL)
1079 return;
1080
Chris Wilson814e9b52013-09-23 17:33:19 -03001081 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001082
Chris Wilson549f7362010-10-19 11:19:32 +01001083 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001084 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001085}
1086
Ben Widawsky4912d042011-04-25 11:25:20 -07001087static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001088{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001089 struct drm_i915_private *dev_priv =
1090 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001091 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001092 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001093
Daniel Vetter59cdb632013-07-04 23:35:28 +02001094 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001095 pm_iir = dev_priv->rps.pm_iir;
1096 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -07001097 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Deepak Sa6706b42014-03-15 20:23:22 +05301098 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001099 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001100
Paulo Zanoni60611c12013-08-15 11:50:01 -03001101 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301102 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001103
Deepak Sa6706b42014-03-15 20:23:22 +05301104 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001105 return;
1106
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001107 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001108
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001109 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001110 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001111 if (adj > 0)
1112 adj *= 2;
1113 else
1114 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001115 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001116
1117 /*
1118 * For better performance, jump directly
1119 * to RPe if we're below it.
1120 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001121 if (new_delay < dev_priv->rps.efficient_freq)
1122 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001123 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001124 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1125 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001126 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001127 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001128 adj = 0;
1129 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1130 if (adj < 0)
1131 adj *= 2;
1132 else
1133 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001134 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001135 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001136 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001137 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138
Ben Widawsky79249632012-09-07 19:43:42 -07001139 /* sysfs frequency interfaces may have snuck in while servicing the
1140 * interrupt
1141 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001142 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001143 dev_priv->rps.min_freq_softlimit,
1144 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301145
Ben Widawskyb39fb292014-03-19 18:31:11 -07001146 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001147
1148 if (IS_VALLEYVIEW(dev_priv->dev))
1149 valleyview_set_rps(dev_priv->dev, new_delay);
1150 else
1151 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001152
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001153 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154}
1155
Ben Widawskye3689192012-05-25 16:56:22 -07001156
1157/**
1158 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1159 * occurred.
1160 * @work: workqueue struct
1161 *
1162 * Doesn't actually do anything except notify userspace. As a consequence of
1163 * this event, userspace should try to remap the bad rows since statistically
1164 * it is likely the same row is more likely to go bad again.
1165 */
1166static void ivybridge_parity_work(struct work_struct *work)
1167{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001168 struct drm_i915_private *dev_priv =
1169 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001170 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001171 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001172 uint32_t misccpctl;
1173 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001174 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001175
1176 /* We must turn off DOP level clock gating to access the L3 registers.
1177 * In order to prevent a get/put style interface, acquire struct mutex
1178 * any time we access those registers.
1179 */
1180 mutex_lock(&dev_priv->dev->struct_mutex);
1181
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001182 /* If we've screwed up tracking, just let the interrupt fire again */
1183 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1184 goto out;
1185
Ben Widawskye3689192012-05-25 16:56:22 -07001186 misccpctl = I915_READ(GEN7_MISCCPCTL);
1187 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1188 POSTING_READ(GEN7_MISCCPCTL);
1189
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001190 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1191 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001192
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001193 slice--;
1194 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1195 break;
1196
1197 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1198
1199 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1200
1201 error_status = I915_READ(reg);
1202 row = GEN7_PARITY_ERROR_ROW(error_status);
1203 bank = GEN7_PARITY_ERROR_BANK(error_status);
1204 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1205
1206 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1207 POSTING_READ(reg);
1208
1209 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1210 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1211 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1212 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1213 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1214 parity_event[5] = NULL;
1215
Dave Airlie5bdebb12013-10-11 14:07:25 +10001216 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001217 KOBJ_CHANGE, parity_event);
1218
1219 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1220 slice, row, bank, subbank);
1221
1222 kfree(parity_event[4]);
1223 kfree(parity_event[3]);
1224 kfree(parity_event[2]);
1225 kfree(parity_event[1]);
1226 }
Ben Widawskye3689192012-05-25 16:56:22 -07001227
1228 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1229
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001230out:
1231 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001232 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001233 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001234 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1235
1236 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001237}
1238
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001239static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001240{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001241 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001242
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001243 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001244 return;
1245
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001246 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001247 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001248 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001249
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250 iir &= GT_PARITY_ERROR(dev);
1251 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1252 dev_priv->l3_parity.which_slice |= 1 << 1;
1253
1254 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1255 dev_priv->l3_parity.which_slice |= 1 << 0;
1256
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001257 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001258}
1259
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001260static void ilk_gt_irq_handler(struct drm_device *dev,
1261 struct drm_i915_private *dev_priv,
1262 u32 gt_iir)
1263{
1264 if (gt_iir &
1265 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1266 notify_ring(dev, &dev_priv->ring[RCS]);
1267 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1268 notify_ring(dev, &dev_priv->ring[VCS]);
1269}
1270
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001271static void snb_gt_irq_handler(struct drm_device *dev,
1272 struct drm_i915_private *dev_priv,
1273 u32 gt_iir)
1274{
1275
Ben Widawskycc609d52013-05-28 19:22:29 -07001276 if (gt_iir &
1277 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001278 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001279 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001280 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001281 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001282 notify_ring(dev, &dev_priv->ring[BCS]);
1283
Ben Widawskycc609d52013-05-28 19:22:29 -07001284 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1285 GT_BSD_CS_ERROR_INTERRUPT |
1286 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001287 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1288 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001289 }
Ben Widawskye3689192012-05-25 16:56:22 -07001290
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001291 if (gt_iir & GT_PARITY_ERROR(dev))
1292 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001293}
1294
Ben Widawskyabd58f02013-11-02 21:07:09 -07001295static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1296 struct drm_i915_private *dev_priv,
1297 u32 master_ctl)
1298{
1299 u32 rcs, bcs, vcs;
1300 uint32_t tmp = 0;
1301 irqreturn_t ret = IRQ_NONE;
1302
1303 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1304 tmp = I915_READ(GEN8_GT_IIR(0));
1305 if (tmp) {
1306 ret = IRQ_HANDLED;
1307 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1308 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1309 if (rcs & GT_RENDER_USER_INTERRUPT)
1310 notify_ring(dev, &dev_priv->ring[RCS]);
1311 if (bcs & GT_RENDER_USER_INTERRUPT)
1312 notify_ring(dev, &dev_priv->ring[BCS]);
1313 I915_WRITE(GEN8_GT_IIR(0), tmp);
1314 } else
1315 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1316 }
1317
1318 if (master_ctl & GEN8_GT_VCS1_IRQ) {
1319 tmp = I915_READ(GEN8_GT_IIR(1));
1320 if (tmp) {
1321 ret = IRQ_HANDLED;
1322 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1323 if (vcs & GT_RENDER_USER_INTERRUPT)
1324 notify_ring(dev, &dev_priv->ring[VCS]);
1325 I915_WRITE(GEN8_GT_IIR(1), tmp);
1326 } else
1327 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1328 }
1329
1330 if (master_ctl & GEN8_GT_VECS_IRQ) {
1331 tmp = I915_READ(GEN8_GT_IIR(3));
1332 if (tmp) {
1333 ret = IRQ_HANDLED;
1334 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1335 if (vcs & GT_RENDER_USER_INTERRUPT)
1336 notify_ring(dev, &dev_priv->ring[VECS]);
1337 I915_WRITE(GEN8_GT_IIR(3), tmp);
1338 } else
1339 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1340 }
1341
1342 return ret;
1343}
1344
Egbert Eichb543fb02013-04-16 13:36:54 +02001345#define HPD_STORM_DETECT_PERIOD 1000
1346#define HPD_STORM_THRESHOLD 5
1347
Daniel Vetter10a504d2013-06-27 17:52:12 +02001348static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001349 u32 hotplug_trigger,
1350 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001351{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001352 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001353 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001354 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001355
Daniel Vetter91d131d2013-06-27 17:52:14 +02001356 if (!hotplug_trigger)
1357 return;
1358
Imre Deakcc9bd492014-01-16 19:56:54 +02001359 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1360 hotplug_trigger);
1361
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001362 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001363 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001364
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001365 if (hpd[i] & hotplug_trigger &&
1366 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1367 /*
1368 * On GMCH platforms the interrupt mask bits only
1369 * prevent irq generation, not the setting of the
1370 * hotplug bits itself. So only WARN about unexpected
1371 * interrupts on saner platforms.
1372 */
1373 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1374 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1375 hotplug_trigger, i, hpd[i]);
1376
1377 continue;
1378 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001379
Egbert Eichb543fb02013-04-16 13:36:54 +02001380 if (!(hpd[i] & hotplug_trigger) ||
1381 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1382 continue;
1383
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001384 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001385 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1386 dev_priv->hpd_stats[i].hpd_last_jiffies
1387 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1388 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1389 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001390 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001391 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1392 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001393 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001394 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001395 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001396 } else {
1397 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001398 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1399 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001400 }
1401 }
1402
Daniel Vetter10a504d2013-06-27 17:52:12 +02001403 if (storm_detected)
1404 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001405 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001406
Daniel Vetter645416f2013-09-02 16:22:25 +02001407 /*
1408 * Our hotplug handler can grab modeset locks (by calling down into the
1409 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1410 * queue for otherwise the flush_work in the pageflip code will
1411 * deadlock.
1412 */
1413 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001414}
1415
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001416static void gmbus_irq_handler(struct drm_device *dev)
1417{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001418 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001419
Daniel Vetter28c70f12012-12-01 13:53:45 +01001420 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001421}
1422
Daniel Vetterce99c252012-12-01 13:53:47 +01001423static void dp_aux_irq_handler(struct drm_device *dev)
1424{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001425 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001426
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001427 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001428}
1429
Shuang He8bf1e9f2013-10-15 18:55:27 +01001430#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001431static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1432 uint32_t crc0, uint32_t crc1,
1433 uint32_t crc2, uint32_t crc3,
1434 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001435{
1436 struct drm_i915_private *dev_priv = dev->dev_private;
1437 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1438 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001439 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001440
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001441 spin_lock(&pipe_crc->lock);
1442
Damien Lespiau0c912c72013-10-15 18:55:37 +01001443 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001444 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001445 DRM_ERROR("spurious interrupt\n");
1446 return;
1447 }
1448
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001449 head = pipe_crc->head;
1450 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001451
1452 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001453 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001454 DRM_ERROR("CRC buffer overflowing\n");
1455 return;
1456 }
1457
1458 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001459
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001460 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001461 entry->crc[0] = crc0;
1462 entry->crc[1] = crc1;
1463 entry->crc[2] = crc2;
1464 entry->crc[3] = crc3;
1465 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001466
1467 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001468 pipe_crc->head = head;
1469
1470 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001471
1472 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001473}
Daniel Vetter277de952013-10-18 16:37:07 +02001474#else
1475static inline void
1476display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1477 uint32_t crc0, uint32_t crc1,
1478 uint32_t crc2, uint32_t crc3,
1479 uint32_t crc4) {}
1480#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001481
Daniel Vetter277de952013-10-18 16:37:07 +02001482
1483static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001484{
1485 struct drm_i915_private *dev_priv = dev->dev_private;
1486
Daniel Vetter277de952013-10-18 16:37:07 +02001487 display_pipe_crc_irq_handler(dev, pipe,
1488 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1489 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001490}
1491
Daniel Vetter277de952013-10-18 16:37:07 +02001492static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001493{
1494 struct drm_i915_private *dev_priv = dev->dev_private;
1495
Daniel Vetter277de952013-10-18 16:37:07 +02001496 display_pipe_crc_irq_handler(dev, pipe,
1497 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1498 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1499 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1500 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1501 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001502}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001503
Daniel Vetter277de952013-10-18 16:37:07 +02001504static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001505{
1506 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001507 uint32_t res1, res2;
1508
1509 if (INTEL_INFO(dev)->gen >= 3)
1510 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1511 else
1512 res1 = 0;
1513
1514 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1515 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1516 else
1517 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001518
Daniel Vetter277de952013-10-18 16:37:07 +02001519 display_pipe_crc_irq_handler(dev, pipe,
1520 I915_READ(PIPE_CRC_RES_RED(pipe)),
1521 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1522 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1523 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001524}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001525
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001526/* The RPS events need forcewake, so we add them to a work queue and mask their
1527 * IMR bits until the work is done. Other interrupts can be processed without
1528 * the work queue. */
1529static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001530{
Deepak Sa6706b42014-03-15 20:23:22 +05301531 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001532 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301533 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1534 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001535 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001536
1537 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001538 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001539
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001540 if (HAS_VEBOX(dev_priv->dev)) {
1541 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1542 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001543
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001544 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001545 i915_handle_error(dev_priv->dev, false,
1546 "VEBOX CS error interrupt 0x%08x",
1547 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001548 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001549 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001550}
1551
Imre Deakc1874ed2014-02-04 21:35:46 +02001552static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1553{
1554 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001555 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001556 int pipe;
1557
Imre Deak58ead0d2014-02-04 21:35:47 +02001558 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001559 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001560 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001561 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001562
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001563 /*
1564 * PIPESTAT bits get signalled even when the interrupt is
1565 * disabled with the mask bits, and some of the status bits do
1566 * not generate interrupts at all (like the underrun bit). Hence
1567 * we need to be careful that we only handle what we want to
1568 * handle.
1569 */
1570 mask = 0;
1571 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1572 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1573
1574 switch (pipe) {
1575 case PIPE_A:
1576 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1577 break;
1578 case PIPE_B:
1579 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1580 break;
1581 }
1582 if (iir & iir_bit)
1583 mask |= dev_priv->pipestat_irq_mask[pipe];
1584
1585 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001586 continue;
1587
1588 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001589 mask |= PIPESTAT_INT_ENABLE_MASK;
1590 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001591
1592 /*
1593 * Clear the PIPE*STAT regs before the IIR
1594 */
Imre Deak91d181d2014-02-10 18:42:49 +02001595 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1596 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001597 I915_WRITE(reg, pipe_stats[pipe]);
1598 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001599 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001600
1601 for_each_pipe(pipe) {
1602 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1603 drm_handle_vblank(dev, pipe);
1604
Imre Deak579a9b02014-02-04 21:35:48 +02001605 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001606 intel_prepare_page_flip(dev, pipe);
1607 intel_finish_page_flip(dev, pipe);
1608 }
1609
1610 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1611 i9xx_pipe_crc_irq_handler(dev, pipe);
1612
1613 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1614 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1615 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1616 }
1617
1618 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1619 gmbus_irq_handler(dev);
1620}
1621
Daniel Vetterff1f5252012-10-02 15:10:55 +02001622static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001623{
1624 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001625 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001626 u32 iir, gt_iir, pm_iir;
1627 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001628
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001629 while (true) {
1630 iir = I915_READ(VLV_IIR);
1631 gt_iir = I915_READ(GTIIR);
1632 pm_iir = I915_READ(GEN6_PMIIR);
1633
1634 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1635 goto out;
1636
1637 ret = IRQ_HANDLED;
1638
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001639 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001640
Imre Deakc1874ed2014-02-04 21:35:46 +02001641 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001642
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001643 /* Consume port. Then clear IIR or we'll miss events */
1644 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1645 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001646 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001647
Daniel Vetter91d131d2013-06-27 17:52:14 +02001648 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1649
Daniel Vetter4aeebd72013-10-31 09:53:36 +01001650 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1651 dp_aux_irq_handler(dev);
1652
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001653 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1654 I915_READ(PORT_HOTPLUG_STAT);
1655 }
1656
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001657
Paulo Zanoni60611c12013-08-15 11:50:01 -03001658 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001659 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001660
1661 I915_WRITE(GTIIR, gt_iir);
1662 I915_WRITE(GEN6_PMIIR, pm_iir);
1663 I915_WRITE(VLV_IIR, iir);
1664 }
1665
1666out:
1667 return ret;
1668}
1669
Adam Jackson23e81d62012-06-06 15:45:44 -04001670static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001671{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001672 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001673 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001674 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001675
Daniel Vetter91d131d2013-06-27 17:52:14 +02001676 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1677
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001678 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1679 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1680 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001681 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001682 port_name(port));
1683 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001684
Daniel Vetterce99c252012-12-01 13:53:47 +01001685 if (pch_iir & SDE_AUX_MASK)
1686 dp_aux_irq_handler(dev);
1687
Jesse Barnes776ad802011-01-04 15:09:39 -08001688 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001689 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001690
1691 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1692 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1693
1694 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1695 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1696
1697 if (pch_iir & SDE_POISON)
1698 DRM_ERROR("PCH poison interrupt\n");
1699
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001700 if (pch_iir & SDE_FDI_MASK)
1701 for_each_pipe(pipe)
1702 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1703 pipe_name(pipe),
1704 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001705
1706 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1707 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1708
1709 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1710 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1711
Jesse Barnes776ad802011-01-04 15:09:39 -08001712 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001713 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1714 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001715 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001716
1717 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1718 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1719 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001720 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001721}
1722
1723static void ivb_err_int_handler(struct drm_device *dev)
1724{
1725 struct drm_i915_private *dev_priv = dev->dev_private;
1726 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001727 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001728
Paulo Zanonide032bf2013-04-12 17:57:58 -03001729 if (err_int & ERR_INT_POISON)
1730 DRM_ERROR("Poison interrupt\n");
1731
Daniel Vetter5a69b892013-10-16 22:55:52 +02001732 for_each_pipe(pipe) {
1733 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1734 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1735 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001736 DRM_ERROR("Pipe %c FIFO underrun\n",
1737 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001738 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001739
Daniel Vetter5a69b892013-10-16 22:55:52 +02001740 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1741 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001742 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001743 else
Daniel Vetter277de952013-10-18 16:37:07 +02001744 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001745 }
1746 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001747
Paulo Zanoni86642812013-04-12 17:57:57 -03001748 I915_WRITE(GEN7_ERR_INT, err_int);
1749}
1750
1751static void cpt_serr_int_handler(struct drm_device *dev)
1752{
1753 struct drm_i915_private *dev_priv = dev->dev_private;
1754 u32 serr_int = I915_READ(SERR_INT);
1755
Paulo Zanonide032bf2013-04-12 17:57:58 -03001756 if (serr_int & SERR_INT_POISON)
1757 DRM_ERROR("PCH poison interrupt\n");
1758
Paulo Zanoni86642812013-04-12 17:57:57 -03001759 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1760 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1761 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001762 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001763
1764 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1765 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1766 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001767 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001768
1769 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1770 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1771 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001772 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001773
1774 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001775}
1776
Adam Jackson23e81d62012-06-06 15:45:44 -04001777static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1778{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001779 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001780 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001781 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001782
Daniel Vetter91d131d2013-06-27 17:52:14 +02001783 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1784
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001785 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1786 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1787 SDE_AUDIO_POWER_SHIFT_CPT);
1788 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1789 port_name(port));
1790 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001791
1792 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001793 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001794
1795 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001796 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001797
1798 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1799 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1800
1801 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1802 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1803
1804 if (pch_iir & SDE_FDI_MASK_CPT)
1805 for_each_pipe(pipe)
1806 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1807 pipe_name(pipe),
1808 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001809
1810 if (pch_iir & SDE_ERROR_CPT)
1811 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001812}
1813
Paulo Zanonic008bc62013-07-12 16:35:10 -03001814static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1815{
1816 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001817 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001818
1819 if (de_iir & DE_AUX_CHANNEL_A)
1820 dp_aux_irq_handler(dev);
1821
1822 if (de_iir & DE_GSE)
1823 intel_opregion_asle_intr(dev);
1824
Paulo Zanonic008bc62013-07-12 16:35:10 -03001825 if (de_iir & DE_POISON)
1826 DRM_ERROR("Poison interrupt\n");
1827
Daniel Vetter40da17c2013-10-21 18:04:36 +02001828 for_each_pipe(pipe) {
1829 if (de_iir & DE_PIPE_VBLANK(pipe))
1830 drm_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001831
Daniel Vetter40da17c2013-10-21 18:04:36 +02001832 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1833 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001834 DRM_ERROR("Pipe %c FIFO underrun\n",
1835 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03001836
Daniel Vetter40da17c2013-10-21 18:04:36 +02001837 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1838 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001839
Daniel Vetter40da17c2013-10-21 18:04:36 +02001840 /* plane/pipes map 1:1 on ilk+ */
1841 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1842 intel_prepare_page_flip(dev, pipe);
1843 intel_finish_page_flip_plane(dev, pipe);
1844 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001845 }
1846
1847 /* check event from PCH */
1848 if (de_iir & DE_PCH_EVENT) {
1849 u32 pch_iir = I915_READ(SDEIIR);
1850
1851 if (HAS_PCH_CPT(dev))
1852 cpt_irq_handler(dev, pch_iir);
1853 else
1854 ibx_irq_handler(dev, pch_iir);
1855
1856 /* should clear PCH hotplug event before clear CPU irq */
1857 I915_WRITE(SDEIIR, pch_iir);
1858 }
1859
1860 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1861 ironlake_rps_change_irq_handler(dev);
1862}
1863
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001864static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1865{
1866 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001867 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001868
1869 if (de_iir & DE_ERR_INT_IVB)
1870 ivb_err_int_handler(dev);
1871
1872 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1873 dp_aux_irq_handler(dev);
1874
1875 if (de_iir & DE_GSE_IVB)
1876 intel_opregion_asle_intr(dev);
1877
Damien Lespiau07d27e22014-03-03 17:31:46 +00001878 for_each_pipe(pipe) {
1879 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
1880 drm_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02001881
1882 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00001883 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1884 intel_prepare_page_flip(dev, pipe);
1885 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001886 }
1887 }
1888
1889 /* check event from PCH */
1890 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1891 u32 pch_iir = I915_READ(SDEIIR);
1892
1893 cpt_irq_handler(dev, pch_iir);
1894
1895 /* clear PCH hotplug event before clear CPU irq */
1896 I915_WRITE(SDEIIR, pch_iir);
1897 }
1898}
1899
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001900static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001901{
1902 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001903 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001904 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001905 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001906
Paulo Zanoni86642812013-04-12 17:57:57 -03001907 /* We get interrupts on unclaimed registers, so check for this before we
1908 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001909 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001910
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001911 /* disable master interrupt before clearing iir */
1912 de_ier = I915_READ(DEIER);
1913 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001914 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001915
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001916 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1917 * interrupts will will be stored on its back queue, and then we'll be
1918 * able to process them after we restore SDEIER (as soon as we restore
1919 * it, we'll get an interrupt if SDEIIR still has something to process
1920 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001921 if (!HAS_PCH_NOP(dev)) {
1922 sde_ier = I915_READ(SDEIER);
1923 I915_WRITE(SDEIER, 0);
1924 POSTING_READ(SDEIER);
1925 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001926
Chris Wilson0e434062012-05-09 21:45:44 +01001927 gt_iir = I915_READ(GTIIR);
1928 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001929 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001930 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001931 else
1932 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001933 I915_WRITE(GTIIR, gt_iir);
1934 ret = IRQ_HANDLED;
1935 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001936
1937 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001938 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001939 if (INTEL_INFO(dev)->gen >= 7)
1940 ivb_display_irq_handler(dev, de_iir);
1941 else
1942 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001943 I915_WRITE(DEIIR, de_iir);
1944 ret = IRQ_HANDLED;
1945 }
1946
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001947 if (INTEL_INFO(dev)->gen >= 6) {
1948 u32 pm_iir = I915_READ(GEN6_PMIIR);
1949 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001950 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001951 I915_WRITE(GEN6_PMIIR, pm_iir);
1952 ret = IRQ_HANDLED;
1953 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001954 }
1955
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001956 I915_WRITE(DEIER, de_ier);
1957 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001958 if (!HAS_PCH_NOP(dev)) {
1959 I915_WRITE(SDEIER, sde_ier);
1960 POSTING_READ(SDEIER);
1961 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001962
1963 return ret;
1964}
1965
Ben Widawskyabd58f02013-11-02 21:07:09 -07001966static irqreturn_t gen8_irq_handler(int irq, void *arg)
1967{
1968 struct drm_device *dev = arg;
1969 struct drm_i915_private *dev_priv = dev->dev_private;
1970 u32 master_ctl;
1971 irqreturn_t ret = IRQ_NONE;
1972 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01001973 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001974
Ben Widawskyabd58f02013-11-02 21:07:09 -07001975 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1976 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1977 if (!master_ctl)
1978 return IRQ_NONE;
1979
1980 I915_WRITE(GEN8_MASTER_IRQ, 0);
1981 POSTING_READ(GEN8_MASTER_IRQ);
1982
1983 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1984
1985 if (master_ctl & GEN8_DE_MISC_IRQ) {
1986 tmp = I915_READ(GEN8_DE_MISC_IIR);
1987 if (tmp & GEN8_DE_MISC_GSE)
1988 intel_opregion_asle_intr(dev);
1989 else if (tmp)
1990 DRM_ERROR("Unexpected DE Misc interrupt\n");
1991 else
1992 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
1993
1994 if (tmp) {
1995 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
1996 ret = IRQ_HANDLED;
1997 }
1998 }
1999
Daniel Vetter6d766f02013-11-07 14:49:55 +01002000 if (master_ctl & GEN8_DE_PORT_IRQ) {
2001 tmp = I915_READ(GEN8_DE_PORT_IIR);
2002 if (tmp & GEN8_AUX_CHANNEL_A)
2003 dp_aux_irq_handler(dev);
2004 else if (tmp)
2005 DRM_ERROR("Unexpected DE Port interrupt\n");
2006 else
2007 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2008
2009 if (tmp) {
2010 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2011 ret = IRQ_HANDLED;
2012 }
2013 }
2014
Daniel Vetterc42664c2013-11-07 11:05:40 +01002015 for_each_pipe(pipe) {
2016 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002017
Daniel Vetterc42664c2013-11-07 11:05:40 +01002018 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2019 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002020
Daniel Vetterc42664c2013-11-07 11:05:40 +01002021 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2022 if (pipe_iir & GEN8_PIPE_VBLANK)
2023 drm_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002024
Daniel Vetterc42664c2013-11-07 11:05:40 +01002025 if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2026 intel_prepare_page_flip(dev, pipe);
2027 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002028 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002029
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002030 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2031 hsw_pipe_crc_irq_handler(dev, pipe);
2032
Daniel Vetter38d83c962013-11-07 11:05:46 +01002033 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2034 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2035 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002036 DRM_ERROR("Pipe %c FIFO underrun\n",
2037 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002038 }
2039
Daniel Vetter30100f22013-11-07 14:49:24 +01002040 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2041 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2042 pipe_name(pipe),
2043 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2044 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002045
2046 if (pipe_iir) {
2047 ret = IRQ_HANDLED;
2048 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2049 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002050 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2051 }
2052
Daniel Vetter92d03a82013-11-07 11:05:43 +01002053 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2054 /*
2055 * FIXME(BDW): Assume for now that the new interrupt handling
2056 * scheme also closed the SDE interrupt handling race we've seen
2057 * on older pch-split platforms. But this needs testing.
2058 */
2059 u32 pch_iir = I915_READ(SDEIIR);
2060
2061 cpt_irq_handler(dev, pch_iir);
2062
2063 if (pch_iir) {
2064 I915_WRITE(SDEIIR, pch_iir);
2065 ret = IRQ_HANDLED;
2066 }
2067 }
2068
Ben Widawskyabd58f02013-11-02 21:07:09 -07002069 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2070 POSTING_READ(GEN8_MASTER_IRQ);
2071
2072 return ret;
2073}
2074
Daniel Vetter17e1df02013-09-08 21:57:13 +02002075static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2076 bool reset_completed)
2077{
2078 struct intel_ring_buffer *ring;
2079 int i;
2080
2081 /*
2082 * Notify all waiters for GPU completion events that reset state has
2083 * been changed, and that they need to restart their wait after
2084 * checking for potential errors (and bail out to drop locks if there is
2085 * a gpu reset pending so that i915_error_work_func can acquire them).
2086 */
2087
2088 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2089 for_each_ring(ring, dev_priv, i)
2090 wake_up_all(&ring->irq_queue);
2091
2092 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2093 wake_up_all(&dev_priv->pending_flip_queue);
2094
2095 /*
2096 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2097 * reset state is cleared.
2098 */
2099 if (reset_completed)
2100 wake_up_all(&dev_priv->gpu_error.reset_queue);
2101}
2102
Jesse Barnes8a905232009-07-11 16:48:03 -04002103/**
2104 * i915_error_work_func - do process context error handling work
2105 * @work: work struct
2106 *
2107 * Fire an error uevent so userspace can see that a hang or error
2108 * was detected.
2109 */
2110static void i915_error_work_func(struct work_struct *work)
2111{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002112 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2113 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002114 struct drm_i915_private *dev_priv =
2115 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002116 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002117 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2118 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2119 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002120 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002121
Dave Airlie5bdebb12013-10-11 14:07:25 +10002122 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002123
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002124 /*
2125 * Note that there's only one work item which does gpu resets, so we
2126 * need not worry about concurrent gpu resets potentially incrementing
2127 * error->reset_counter twice. We only need to take care of another
2128 * racing irq/hangcheck declaring the gpu dead for a second time. A
2129 * quick check for that is good enough: schedule_work ensures the
2130 * correct ordering between hang detection and this work item, and since
2131 * the reset in-progress bit is only ever set by code outside of this
2132 * work we don't need to worry about any other races.
2133 */
2134 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002135 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002136 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002137 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002138
Daniel Vetter17e1df02013-09-08 21:57:13 +02002139 /*
2140 * All state reset _must_ be completed before we update the
2141 * reset counter, for otherwise waiters might miss the reset
2142 * pending state and not properly drop locks, resulting in
2143 * deadlocks with the reset work.
2144 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002145 ret = i915_reset(dev);
2146
Daniel Vetter17e1df02013-09-08 21:57:13 +02002147 intel_display_handle_reset(dev);
2148
Daniel Vetterf69061b2012-12-06 09:01:42 +01002149 if (ret == 0) {
2150 /*
2151 * After all the gem state is reset, increment the reset
2152 * counter and wake up everyone waiting for the reset to
2153 * complete.
2154 *
2155 * Since unlock operations are a one-sided barrier only,
2156 * we need to insert a barrier here to order any seqno
2157 * updates before
2158 * the counter increment.
2159 */
2160 smp_mb__before_atomic_inc();
2161 atomic_inc(&dev_priv->gpu_error.reset_counter);
2162
Dave Airlie5bdebb12013-10-11 14:07:25 +10002163 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002164 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002165 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002166 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002167 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002168
Daniel Vetter17e1df02013-09-08 21:57:13 +02002169 /*
2170 * Note: The wake_up also serves as a memory barrier so that
2171 * waiters see the update value of the reset counter atomic_t.
2172 */
2173 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002174 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002175}
2176
Chris Wilson35aed2e2010-05-27 13:18:12 +01002177static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002178{
2179 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002180 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002181 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002182 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002183
Chris Wilson35aed2e2010-05-27 13:18:12 +01002184 if (!eir)
2185 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002186
Joe Perchesa70491c2012-03-18 13:00:11 -07002187 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002188
Ben Widawskybd9854f2012-08-23 15:18:09 -07002189 i915_get_extra_instdone(dev, instdone);
2190
Jesse Barnes8a905232009-07-11 16:48:03 -04002191 if (IS_G4X(dev)) {
2192 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2193 u32 ipeir = I915_READ(IPEIR_I965);
2194
Joe Perchesa70491c2012-03-18 13:00:11 -07002195 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2196 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002197 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2198 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002199 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002200 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002201 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002202 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002203 }
2204 if (eir & GM45_ERROR_PAGE_TABLE) {
2205 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002206 pr_err("page table error\n");
2207 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002208 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002209 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002210 }
2211 }
2212
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002213 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002214 if (eir & I915_ERROR_PAGE_TABLE) {
2215 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002216 pr_err("page table error\n");
2217 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002218 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002219 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002220 }
2221 }
2222
2223 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002224 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002225 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002226 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002227 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002228 /* pipestat has already been acked */
2229 }
2230 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002231 pr_err("instruction error\n");
2232 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002233 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2234 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002235 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002236 u32 ipeir = I915_READ(IPEIR);
2237
Joe Perchesa70491c2012-03-18 13:00:11 -07002238 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2239 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002240 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002241 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002242 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002243 } else {
2244 u32 ipeir = I915_READ(IPEIR_I965);
2245
Joe Perchesa70491c2012-03-18 13:00:11 -07002246 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2247 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002248 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002249 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002250 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002251 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002252 }
2253 }
2254
2255 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002256 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002257 eir = I915_READ(EIR);
2258 if (eir) {
2259 /*
2260 * some errors might have become stuck,
2261 * mask them.
2262 */
2263 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2264 I915_WRITE(EMR, I915_READ(EMR) | eir);
2265 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2266 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002267}
2268
2269/**
2270 * i915_handle_error - handle an error interrupt
2271 * @dev: drm device
2272 *
2273 * Do some basic checking of regsiter state at error interrupt time and
2274 * dump it to the syslog. Also call i915_capture_error_state() to make
2275 * sure we get a record and make it available in debugfs. Fire a uevent
2276 * so userspace knows something bad happened (should trigger collection
2277 * of a ring dump etc.).
2278 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002279void i915_handle_error(struct drm_device *dev, bool wedged,
2280 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002281{
2282 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002283 va_list args;
2284 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002285
Mika Kuoppala58174462014-02-25 17:11:26 +02002286 va_start(args, fmt);
2287 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2288 va_end(args);
2289
2290 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002291 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002292
Ben Gamariba1234d2009-09-14 17:48:47 -04002293 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002294 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2295 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002296
Ben Gamari11ed50e2009-09-14 17:48:45 -04002297 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002298 * Wakeup waiting processes so that the reset work function
2299 * i915_error_work_func doesn't deadlock trying to grab various
2300 * locks. By bumping the reset counter first, the woken
2301 * processes will see a reset in progress and back off,
2302 * releasing their locks and then wait for the reset completion.
2303 * We must do this for _all_ gpu waiters that might hold locks
2304 * that the reset work needs to acquire.
2305 *
2306 * Note: The wake_up serves as the required memory barrier to
2307 * ensure that the waiters see the updated value of the reset
2308 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002309 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002310 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002311 }
2312
Daniel Vetter122f46b2013-09-04 17:36:14 +02002313 /*
2314 * Our reset work can grab modeset locks (since it needs to reset the
2315 * state of outstanding pagelips). Hence it must not be run on our own
2316 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2317 * code will deadlock.
2318 */
2319 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002320}
2321
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002322static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002323{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002324 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002325 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002327 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002328 struct intel_unpin_work *work;
2329 unsigned long flags;
2330 bool stall_detected;
2331
2332 /* Ignore early vblank irqs */
2333 if (intel_crtc == NULL)
2334 return;
2335
2336 spin_lock_irqsave(&dev->event_lock, flags);
2337 work = intel_crtc->unpin_work;
2338
Chris Wilsone7d841c2012-12-03 11:36:30 +00002339 if (work == NULL ||
2340 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2341 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002342 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2343 spin_unlock_irqrestore(&dev->event_lock, flags);
2344 return;
2345 }
2346
2347 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002348 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002349 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002350 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002351 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002352 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002353 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002354 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002355 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002356 crtc->y * crtc->primary->fb->pitches[0] +
2357 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002358 }
2359
2360 spin_unlock_irqrestore(&dev->event_lock, flags);
2361
2362 if (stall_detected) {
2363 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2364 intel_prepare_page_flip(dev, intel_crtc->plane);
2365 }
2366}
2367
Keith Packard42f52ef2008-10-18 19:39:29 -07002368/* Called from drm generic code, passed 'crtc' which
2369 * we use as a pipe index
2370 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002371static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002372{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002373 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002374 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002375
Chris Wilson5eddb702010-09-11 13:48:45 +01002376 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002377 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002378
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002379 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002380 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002381 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002382 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002383 else
Keith Packard7c463582008-11-04 02:03:27 -08002384 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002385 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002386
2387 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002388 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002389 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002390 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002391
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002392 return 0;
2393}
2394
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002395static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002396{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002397 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002398 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002399 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002400 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002401
2402 if (!i915_pipe_enabled(dev, pipe))
2403 return -EINVAL;
2404
2405 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002406 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002407 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2408
2409 return 0;
2410}
2411
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002412static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2413{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002414 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002415 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002416
2417 if (!i915_pipe_enabled(dev, pipe))
2418 return -EINVAL;
2419
2420 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002421 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002422 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002423 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2424
2425 return 0;
2426}
2427
Ben Widawskyabd58f02013-11-02 21:07:09 -07002428static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2429{
2430 struct drm_i915_private *dev_priv = dev->dev_private;
2431 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002432
2433 if (!i915_pipe_enabled(dev, pipe))
2434 return -EINVAL;
2435
2436 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002437 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2438 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2439 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002440 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2441 return 0;
2442}
2443
Keith Packard42f52ef2008-10-18 19:39:29 -07002444/* Called from drm generic code, passed 'crtc' which
2445 * we use as a pipe index
2446 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002447static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002448{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002449 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002450 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002451
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002452 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002453 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002454 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002455
Jesse Barnesf796cf82011-04-07 13:58:17 -07002456 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002457 PIPE_VBLANK_INTERRUPT_STATUS |
2458 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002459 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2460}
2461
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002462static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002463{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002464 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002465 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002466 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002467 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002468
2469 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002470 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002471 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2472}
2473
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002474static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2475{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002476 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002477 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002478
2479 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002480 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002481 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002482 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2483}
2484
Ben Widawskyabd58f02013-11-02 21:07:09 -07002485static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2486{
2487 struct drm_i915_private *dev_priv = dev->dev_private;
2488 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002489
2490 if (!i915_pipe_enabled(dev, pipe))
2491 return;
2492
2493 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002494 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2495 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2496 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002497 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2498}
2499
Chris Wilson893eead2010-10-27 14:44:35 +01002500static u32
2501ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002502{
Chris Wilson893eead2010-10-27 14:44:35 +01002503 return list_entry(ring->request_list.prev,
2504 struct drm_i915_gem_request, list)->seqno;
2505}
2506
Chris Wilson9107e9d2013-06-10 11:20:20 +01002507static bool
2508ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002509{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002510 return (list_empty(&ring->request_list) ||
2511 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002512}
2513
Chris Wilson6274f212013-06-10 11:20:21 +01002514static struct intel_ring_buffer *
2515semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002516{
2517 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002518 u32 cmd, ipehr, head;
2519 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002520
2521 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2522 if ((ipehr & ~(0x3 << 16)) !=
2523 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01002524 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002525
Daniel Vetter88fe4292014-03-15 00:08:55 +01002526 /*
2527 * HEAD is likely pointing to the dword after the actual command,
2528 * so scan backwards until we find the MBOX. But limit it to just 3
2529 * dwords. Note that we don't care about ACTHD here since that might
2530 * point at at batch, and semaphores are always emitted into the
2531 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002532 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002533 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2534
2535 for (i = 4; i; --i) {
2536 /*
2537 * Be paranoid and presume the hw has gone off into the wild -
2538 * our ring is smaller than what the hardware (and hence
2539 * HEAD_ADDR) allows. Also handles wrap-around.
2540 */
2541 head &= ring->size - 1;
2542
2543 /* This here seems to blow up */
2544 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002545 if (cmd == ipehr)
2546 break;
2547
Daniel Vetter88fe4292014-03-15 00:08:55 +01002548 head -= 4;
2549 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002550
Daniel Vetter88fe4292014-03-15 00:08:55 +01002551 if (!i)
2552 return NULL;
2553
2554 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Chris Wilson6274f212013-06-10 11:20:21 +01002555 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02002556}
2557
Chris Wilson6274f212013-06-10 11:20:21 +01002558static int semaphore_passed(struct intel_ring_buffer *ring)
2559{
2560 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2561 struct intel_ring_buffer *signaller;
2562 u32 seqno, ctl;
2563
2564 ring->hangcheck.deadlock = true;
2565
2566 signaller = semaphore_waits_for(ring, &seqno);
2567 if (signaller == NULL || signaller->hangcheck.deadlock)
2568 return -1;
2569
2570 /* cursory check for an unkickable deadlock */
2571 ctl = I915_READ_CTL(signaller);
2572 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2573 return -1;
2574
2575 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2576}
2577
2578static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2579{
2580 struct intel_ring_buffer *ring;
2581 int i;
2582
2583 for_each_ring(ring, dev_priv, i)
2584 ring->hangcheck.deadlock = false;
2585}
2586
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002587static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002588ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002589{
2590 struct drm_device *dev = ring->dev;
2591 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002592 u32 tmp;
2593
Chris Wilson6274f212013-06-10 11:20:21 +01002594 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002595 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002596
Chris Wilson9107e9d2013-06-10 11:20:20 +01002597 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002598 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002599
2600 /* Is the chip hanging on a WAIT_FOR_EVENT?
2601 * If so we can simply poke the RB_WAIT bit
2602 * and break the hang. This should work on
2603 * all but the second generation chipsets.
2604 */
2605 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002606 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002607 i915_handle_error(dev, false,
2608 "Kicking stuck wait on %s",
2609 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002610 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002611 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002612 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002613
Chris Wilson6274f212013-06-10 11:20:21 +01002614 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2615 switch (semaphore_passed(ring)) {
2616 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002617 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002618 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002619 i915_handle_error(dev, false,
2620 "Kicking stuck semaphore on %s",
2621 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002622 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002623 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002624 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002625 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002626 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002627 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002628
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002629 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002630}
2631
Ben Gamarif65d9422009-09-14 17:48:44 -04002632/**
2633 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002634 * batchbuffers in a long time. We keep track per ring seqno progress and
2635 * if there are no progress, hangcheck score for that ring is increased.
2636 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2637 * we kick the ring. If we see no progress on three subsequent calls
2638 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002639 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002640static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002641{
2642 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002643 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002644 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002645 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002646 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002647 bool stuck[I915_NUM_RINGS] = { 0 };
2648#define BUSY 1
2649#define KICK 5
2650#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002651
Jani Nikulad330a952014-01-21 11:24:25 +02002652 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002653 return;
2654
Chris Wilsonb4519512012-05-11 14:29:30 +01002655 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002656 u64 acthd;
2657 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002658 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002659
Chris Wilson6274f212013-06-10 11:20:21 +01002660 semaphore_clear_deadlocks(dev_priv);
2661
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002662 seqno = ring->get_seqno(ring, false);
2663 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002664
Chris Wilson9107e9d2013-06-10 11:20:20 +01002665 if (ring->hangcheck.seqno == seqno) {
2666 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002667 ring->hangcheck.action = HANGCHECK_IDLE;
2668
Chris Wilson9107e9d2013-06-10 11:20:20 +01002669 if (waitqueue_active(&ring->irq_queue)) {
2670 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002671 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002672 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2673 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2674 ring->name);
2675 else
2676 DRM_INFO("Fake missed irq on %s\n",
2677 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002678 wake_up_all(&ring->irq_queue);
2679 }
2680 /* Safeguard against driver failure */
2681 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002682 } else
2683 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002684 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002685 /* We always increment the hangcheck score
2686 * if the ring is busy and still processing
2687 * the same request, so that no single request
2688 * can run indefinitely (such as a chain of
2689 * batches). The only time we do not increment
2690 * the hangcheck score on this ring, if this
2691 * ring is in a legitimate wait for another
2692 * ring. In that case the waiting ring is a
2693 * victim and we want to be sure we catch the
2694 * right culprit. Then every time we do kick
2695 * the ring, add a small increment to the
2696 * score so that we can catch a batch that is
2697 * being repeatedly kicked and so responsible
2698 * for stalling the machine.
2699 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002700 ring->hangcheck.action = ring_stuck(ring,
2701 acthd);
2702
2703 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002704 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002705 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002706 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002707 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002708 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002709 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002710 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002711 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002712 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002713 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002714 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002715 stuck[i] = true;
2716 break;
2717 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002718 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002719 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002720 ring->hangcheck.action = HANGCHECK_ACTIVE;
2721
Chris Wilson9107e9d2013-06-10 11:20:20 +01002722 /* Gradually reduce the count so that we catch DoS
2723 * attempts across multiple batches.
2724 */
2725 if (ring->hangcheck.score > 0)
2726 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002727 }
2728
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002729 ring->hangcheck.seqno = seqno;
2730 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002731 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002732 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002733
Mika Kuoppala92cab732013-05-24 17:16:07 +03002734 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002735 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002736 DRM_INFO("%s on %s\n",
2737 stuck[i] ? "stuck" : "no progress",
2738 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002739 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002740 }
2741 }
2742
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002743 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002744 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002745
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002746 if (busy_count)
2747 /* Reset timer case chip hangs without another request
2748 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002749 i915_queue_hangcheck(dev);
2750}
2751
2752void i915_queue_hangcheck(struct drm_device *dev)
2753{
2754 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02002755 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002756 return;
2757
2758 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2759 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002760}
2761
Paulo Zanoni91738a92013-06-05 14:21:51 -03002762static void ibx_irq_preinstall(struct drm_device *dev)
2763{
2764 struct drm_i915_private *dev_priv = dev->dev_private;
2765
2766 if (HAS_PCH_NOP(dev))
2767 return;
2768
2769 /* south display irq */
2770 I915_WRITE(SDEIMR, 0xffffffff);
2771 /*
2772 * SDEIER is also touched by the interrupt handler to work around missed
2773 * PCH interrupts. Hence we can't update it after the interrupt handler
2774 * is enabled - instead we unconditionally enable all PCH interrupt
2775 * sources here, but then only unmask them as needed with SDEIMR.
2776 */
2777 I915_WRITE(SDEIER, 0xffffffff);
2778 POSTING_READ(SDEIER);
2779}
2780
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002781static void gen5_gt_irq_preinstall(struct drm_device *dev)
2782{
2783 struct drm_i915_private *dev_priv = dev->dev_private;
2784
2785 /* and GT */
2786 I915_WRITE(GTIMR, 0xffffffff);
2787 I915_WRITE(GTIER, 0x0);
2788 POSTING_READ(GTIER);
2789
2790 if (INTEL_INFO(dev)->gen >= 6) {
2791 /* and PM */
2792 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2793 I915_WRITE(GEN6_PMIER, 0x0);
2794 POSTING_READ(GEN6_PMIER);
2795 }
2796}
2797
Linus Torvalds1da177e2005-04-16 15:20:36 -07002798/* drm_dma.h hooks
2799*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002800static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002801{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002802 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002803
2804 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002805
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002806 I915_WRITE(DEIMR, 0xffffffff);
2807 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002808 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002809
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002810 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002811
Paulo Zanoni91738a92013-06-05 14:21:51 -03002812 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002813}
2814
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002815static void valleyview_irq_preinstall(struct drm_device *dev)
2816{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002817 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002818 int pipe;
2819
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002820 /* VLV magic */
2821 I915_WRITE(VLV_IMR, 0);
2822 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2823 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2824 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2825
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002826 /* and GT */
2827 I915_WRITE(GTIIR, I915_READ(GTIIR));
2828 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002829
2830 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002831
2832 I915_WRITE(DPINVGTT, 0xff);
2833
2834 I915_WRITE(PORT_HOTPLUG_EN, 0);
2835 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2836 for_each_pipe(pipe)
2837 I915_WRITE(PIPESTAT(pipe), 0xffff);
2838 I915_WRITE(VLV_IIR, 0xffffffff);
2839 I915_WRITE(VLV_IMR, 0xffffffff);
2840 I915_WRITE(VLV_IER, 0x0);
2841 POSTING_READ(VLV_IER);
2842}
2843
Ben Widawskyabd58f02013-11-02 21:07:09 -07002844static void gen8_irq_preinstall(struct drm_device *dev)
2845{
2846 struct drm_i915_private *dev_priv = dev->dev_private;
2847 int pipe;
2848
Ben Widawskyabd58f02013-11-02 21:07:09 -07002849 I915_WRITE(GEN8_MASTER_IRQ, 0);
2850 POSTING_READ(GEN8_MASTER_IRQ);
2851
2852 /* IIR can theoretically queue up two events. Be paranoid */
2853#define GEN8_IRQ_INIT_NDX(type, which) do { \
2854 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2855 POSTING_READ(GEN8_##type##_IMR(which)); \
2856 I915_WRITE(GEN8_##type##_IER(which), 0); \
2857 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2858 POSTING_READ(GEN8_##type##_IIR(which)); \
2859 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2860 } while (0)
2861
2862#define GEN8_IRQ_INIT(type) do { \
2863 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2864 POSTING_READ(GEN8_##type##_IMR); \
2865 I915_WRITE(GEN8_##type##_IER, 0); \
2866 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2867 POSTING_READ(GEN8_##type##_IIR); \
2868 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2869 } while (0)
2870
2871 GEN8_IRQ_INIT_NDX(GT, 0);
2872 GEN8_IRQ_INIT_NDX(GT, 1);
2873 GEN8_IRQ_INIT_NDX(GT, 2);
2874 GEN8_IRQ_INIT_NDX(GT, 3);
2875
2876 for_each_pipe(pipe) {
2877 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2878 }
2879
2880 GEN8_IRQ_INIT(DE_PORT);
2881 GEN8_IRQ_INIT(DE_MISC);
2882 GEN8_IRQ_INIT(PCU);
2883#undef GEN8_IRQ_INIT
2884#undef GEN8_IRQ_INIT_NDX
2885
2886 POSTING_READ(GEN8_PCU_IIR);
Jesse Barnes09f23442014-01-10 13:13:09 -08002887
2888 ibx_irq_preinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002889}
2890
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002891static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002892{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002893 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002894 struct drm_mode_config *mode_config = &dev->mode_config;
2895 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002896 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002897
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002898 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002899 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002900 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002901 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002902 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002903 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002904 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002905 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002906 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002907 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002908 }
2909
Daniel Vetterfee884e2013-07-04 23:35:21 +02002910 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002911
2912 /*
2913 * Enable digital hotplug on the PCH, and configure the DP short pulse
2914 * duration to 2ms (which is the minimum in the Display Port spec)
2915 *
2916 * This register is the same on all known PCH chips.
2917 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002918 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2919 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2920 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2921 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2922 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2923 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2924}
2925
Paulo Zanonid46da432013-02-08 17:35:15 -02002926static void ibx_irq_postinstall(struct drm_device *dev)
2927{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002928 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002929 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002930
Daniel Vetter692a04c2013-05-29 21:43:05 +02002931 if (HAS_PCH_NOP(dev))
2932 return;
2933
Paulo Zanoni86642812013-04-12 17:57:57 -03002934 if (HAS_PCH_IBX(dev)) {
Daniel Vetter5c673b62014-03-07 20:34:46 +01002935 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002936 } else {
Daniel Vetter5c673b62014-03-07 20:34:46 +01002937 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03002938
2939 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2940 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002941
Paulo Zanonid46da432013-02-08 17:35:15 -02002942 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2943 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002944}
2945
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002946static void gen5_gt_irq_postinstall(struct drm_device *dev)
2947{
2948 struct drm_i915_private *dev_priv = dev->dev_private;
2949 u32 pm_irqs, gt_irqs;
2950
2951 pm_irqs = gt_irqs = 0;
2952
2953 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002954 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002955 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002956 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2957 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002958 }
2959
2960 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2961 if (IS_GEN5(dev)) {
2962 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2963 ILK_BSD_USER_INTERRUPT;
2964 } else {
2965 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2966 }
2967
2968 I915_WRITE(GTIIR, I915_READ(GTIIR));
2969 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2970 I915_WRITE(GTIER, gt_irqs);
2971 POSTING_READ(GTIER);
2972
2973 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05302974 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002975
2976 if (HAS_VEBOX(dev))
2977 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2978
Paulo Zanoni605cd252013-08-06 18:57:15 -03002979 dev_priv->pm_irq_mask = 0xffffffff;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002980 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
Paulo Zanoni605cd252013-08-06 18:57:15 -03002981 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002982 I915_WRITE(GEN6_PMIER, pm_irqs);
2983 POSTING_READ(GEN6_PMIER);
2984 }
2985}
2986
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002987static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002988{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002989 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002990 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002991 u32 display_mask, extra_mask;
2992
2993 if (INTEL_INFO(dev)->gen >= 7) {
2994 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2995 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2996 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01002997 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002998 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01002999 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003000
3001 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3002 } else {
3003 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3004 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003005 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003006 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3007 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003008 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3009 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003010 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003011
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003012 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003013
3014 /* should always can generate irq */
3015 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003016 I915_WRITE(DEIMR, dev_priv->irq_mask);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003017 I915_WRITE(DEIER, display_mask | extra_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00003018 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003019
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003020 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003021
Paulo Zanonid46da432013-02-08 17:35:15 -02003022 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003023
Jesse Barnesf97108d2010-01-29 11:27:07 -08003024 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003025 /* Enable PCU event interrupts
3026 *
3027 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003028 * setup is guaranteed to run in single-threaded context. But we
3029 * need it to make the assert_spin_locked happy. */
3030 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003031 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003032 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003033 }
3034
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003035 return 0;
3036}
3037
Imre Deakf8b79e52014-03-04 19:23:07 +02003038static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3039{
3040 u32 pipestat_mask;
3041 u32 iir_mask;
3042
3043 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3044 PIPE_FIFO_UNDERRUN_STATUS;
3045
3046 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3047 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3048 POSTING_READ(PIPESTAT(PIPE_A));
3049
3050 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3051 PIPE_CRC_DONE_INTERRUPT_STATUS;
3052
3053 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3054 PIPE_GMBUS_INTERRUPT_STATUS);
3055 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3056
3057 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3058 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3059 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3060 dev_priv->irq_mask &= ~iir_mask;
3061
3062 I915_WRITE(VLV_IIR, iir_mask);
3063 I915_WRITE(VLV_IIR, iir_mask);
3064 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3065 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3066 POSTING_READ(VLV_IER);
3067}
3068
3069static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3070{
3071 u32 pipestat_mask;
3072 u32 iir_mask;
3073
3074 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3075 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003076 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003077
3078 dev_priv->irq_mask |= iir_mask;
3079 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3080 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3081 I915_WRITE(VLV_IIR, iir_mask);
3082 I915_WRITE(VLV_IIR, iir_mask);
3083 POSTING_READ(VLV_IIR);
3084
3085 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3086 PIPE_CRC_DONE_INTERRUPT_STATUS;
3087
3088 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3089 PIPE_GMBUS_INTERRUPT_STATUS);
3090 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3091
3092 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3093 PIPE_FIFO_UNDERRUN_STATUS;
3094 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3095 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3096 POSTING_READ(PIPESTAT(PIPE_A));
3097}
3098
3099void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3100{
3101 assert_spin_locked(&dev_priv->irq_lock);
3102
3103 if (dev_priv->display_irqs_enabled)
3104 return;
3105
3106 dev_priv->display_irqs_enabled = true;
3107
3108 if (dev_priv->dev->irq_enabled)
3109 valleyview_display_irqs_install(dev_priv);
3110}
3111
3112void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3113{
3114 assert_spin_locked(&dev_priv->irq_lock);
3115
3116 if (!dev_priv->display_irqs_enabled)
3117 return;
3118
3119 dev_priv->display_irqs_enabled = false;
3120
3121 if (dev_priv->dev->irq_enabled)
3122 valleyview_display_irqs_uninstall(dev_priv);
3123}
3124
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003125static int valleyview_irq_postinstall(struct drm_device *dev)
3126{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003127 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003128 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003129
Imre Deakf8b79e52014-03-04 19:23:07 +02003130 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003131
Daniel Vetter20afbda2012-12-11 14:05:07 +01003132 I915_WRITE(PORT_HOTPLUG_EN, 0);
3133 POSTING_READ(PORT_HOTPLUG_EN);
3134
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003135 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003136 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003137 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003138 POSTING_READ(VLV_IER);
3139
Daniel Vetterb79480b2013-06-27 17:52:10 +02003140 /* Interrupt setup is already guaranteed to be single-threaded, this is
3141 * just to make the assert_spin_locked check happy. */
3142 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003143 if (dev_priv->display_irqs_enabled)
3144 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003145 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003146
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003147 I915_WRITE(VLV_IIR, 0xffffffff);
3148 I915_WRITE(VLV_IIR, 0xffffffff);
3149
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003150 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003151
3152 /* ack & enable invalid PTE error interrupts */
3153#if 0 /* FIXME: add support to irq handler for checking these bits */
3154 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3155 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3156#endif
3157
3158 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003159
3160 return 0;
3161}
3162
Ben Widawskyabd58f02013-11-02 21:07:09 -07003163static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3164{
3165 int i;
3166
3167 /* These are interrupts we'll toggle with the ring mask register */
3168 uint32_t gt_interrupts[] = {
3169 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3170 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3171 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3172 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3173 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3174 0,
3175 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3176 };
3177
3178 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
3179 u32 tmp = I915_READ(GEN8_GT_IIR(i));
3180 if (tmp)
3181 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3182 i, tmp);
3183 I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
3184 I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
3185 }
3186 POSTING_READ(GEN8_GT_IER(0));
3187}
3188
3189static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3190{
3191 struct drm_device *dev = dev_priv->dev;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003192 uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
3193 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003194 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003195 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3196 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003197 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003198 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3199 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3200 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003201
3202 for_each_pipe(pipe) {
3203 u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3204 if (tmp)
3205 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3206 pipe, tmp);
3207 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3208 I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
3209 }
3210 POSTING_READ(GEN8_DE_PIPE_ISR(0));
3211
Daniel Vetter6d766f02013-11-07 14:49:55 +01003212 I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
3213 I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003214 POSTING_READ(GEN8_DE_PORT_IER);
3215}
3216
3217static int gen8_irq_postinstall(struct drm_device *dev)
3218{
3219 struct drm_i915_private *dev_priv = dev->dev_private;
3220
3221 gen8_gt_irq_postinstall(dev_priv);
3222 gen8_de_irq_postinstall(dev_priv);
3223
3224 ibx_irq_postinstall(dev);
3225
3226 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3227 POSTING_READ(GEN8_MASTER_IRQ);
3228
3229 return 0;
3230}
3231
3232static void gen8_irq_uninstall(struct drm_device *dev)
3233{
3234 struct drm_i915_private *dev_priv = dev->dev_private;
3235 int pipe;
3236
3237 if (!dev_priv)
3238 return;
3239
Ben Widawskyabd58f02013-11-02 21:07:09 -07003240 I915_WRITE(GEN8_MASTER_IRQ, 0);
3241
3242#define GEN8_IRQ_FINI_NDX(type, which) do { \
3243 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3244 I915_WRITE(GEN8_##type##_IER(which), 0); \
3245 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3246 } while (0)
3247
3248#define GEN8_IRQ_FINI(type) do { \
3249 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3250 I915_WRITE(GEN8_##type##_IER, 0); \
3251 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3252 } while (0)
3253
3254 GEN8_IRQ_FINI_NDX(GT, 0);
3255 GEN8_IRQ_FINI_NDX(GT, 1);
3256 GEN8_IRQ_FINI_NDX(GT, 2);
3257 GEN8_IRQ_FINI_NDX(GT, 3);
3258
3259 for_each_pipe(pipe) {
3260 GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3261 }
3262
3263 GEN8_IRQ_FINI(DE_PORT);
3264 GEN8_IRQ_FINI(DE_MISC);
3265 GEN8_IRQ_FINI(PCU);
3266#undef GEN8_IRQ_FINI
3267#undef GEN8_IRQ_FINI_NDX
3268
3269 POSTING_READ(GEN8_PCU_IIR);
3270}
3271
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003272static void valleyview_irq_uninstall(struct drm_device *dev)
3273{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003274 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003275 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003276 int pipe;
3277
3278 if (!dev_priv)
3279 return;
3280
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003281 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003282
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003283 for_each_pipe(pipe)
3284 I915_WRITE(PIPESTAT(pipe), 0xffff);
3285
3286 I915_WRITE(HWSTAM, 0xffffffff);
3287 I915_WRITE(PORT_HOTPLUG_EN, 0);
3288 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003289
3290 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3291 if (dev_priv->display_irqs_enabled)
3292 valleyview_display_irqs_uninstall(dev_priv);
3293 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3294
3295 dev_priv->irq_mask = 0;
3296
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003297 I915_WRITE(VLV_IIR, 0xffffffff);
3298 I915_WRITE(VLV_IMR, 0xffffffff);
3299 I915_WRITE(VLV_IER, 0x0);
3300 POSTING_READ(VLV_IER);
3301}
3302
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003303static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003304{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003305 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003306
3307 if (!dev_priv)
3308 return;
3309
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003310 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003311
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003312 I915_WRITE(HWSTAM, 0xffffffff);
3313
3314 I915_WRITE(DEIMR, 0xffffffff);
3315 I915_WRITE(DEIER, 0x0);
3316 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03003317 if (IS_GEN7(dev))
3318 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003319
3320 I915_WRITE(GTIMR, 0xffffffff);
3321 I915_WRITE(GTIER, 0x0);
3322 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07003323
Ben Widawskyab5c6082013-04-05 13:12:41 -07003324 if (HAS_PCH_NOP(dev))
3325 return;
3326
Keith Packard192aac1f2011-09-20 10:12:44 -07003327 I915_WRITE(SDEIMR, 0xffffffff);
3328 I915_WRITE(SDEIER, 0x0);
3329 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03003330 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3331 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003332}
3333
Chris Wilsonc2798b12012-04-22 21:13:57 +01003334static void i8xx_irq_preinstall(struct drm_device * dev)
3335{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003336 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003337 int pipe;
3338
Chris Wilsonc2798b12012-04-22 21:13:57 +01003339 for_each_pipe(pipe)
3340 I915_WRITE(PIPESTAT(pipe), 0);
3341 I915_WRITE16(IMR, 0xffff);
3342 I915_WRITE16(IER, 0x0);
3343 POSTING_READ16(IER);
3344}
3345
3346static int i8xx_irq_postinstall(struct drm_device *dev)
3347{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003348 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003349 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003350
Chris Wilsonc2798b12012-04-22 21:13:57 +01003351 I915_WRITE16(EMR,
3352 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3353
3354 /* Unmask the interrupts that we always want on. */
3355 dev_priv->irq_mask =
3356 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3357 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3358 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3359 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3360 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3361 I915_WRITE16(IMR, dev_priv->irq_mask);
3362
3363 I915_WRITE16(IER,
3364 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3365 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3366 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3367 I915_USER_INTERRUPT);
3368 POSTING_READ16(IER);
3369
Daniel Vetter379ef822013-10-16 22:55:56 +02003370 /* Interrupt setup is already guaranteed to be single-threaded, this is
3371 * just to make the assert_spin_locked check happy. */
3372 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003373 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3374 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003375 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3376
Chris Wilsonc2798b12012-04-22 21:13:57 +01003377 return 0;
3378}
3379
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003380/*
3381 * Returns true when a page flip has completed.
3382 */
3383static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003384 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003385{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003386 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003387 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003388
3389 if (!drm_handle_vblank(dev, pipe))
3390 return false;
3391
3392 if ((iir & flip_pending) == 0)
3393 return false;
3394
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003395 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003396
3397 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3398 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3399 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3400 * the flip is completed (no longer pending). Since this doesn't raise
3401 * an interrupt per se, we watch for the change at vblank.
3402 */
3403 if (I915_READ16(ISR) & flip_pending)
3404 return false;
3405
3406 intel_finish_page_flip(dev, pipe);
3407
3408 return true;
3409}
3410
Daniel Vetterff1f5252012-10-02 15:10:55 +02003411static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003412{
3413 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003414 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003415 u16 iir, new_iir;
3416 u32 pipe_stats[2];
3417 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003418 int pipe;
3419 u16 flip_mask =
3420 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3421 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3422
Chris Wilsonc2798b12012-04-22 21:13:57 +01003423 iir = I915_READ16(IIR);
3424 if (iir == 0)
3425 return IRQ_NONE;
3426
3427 while (iir & ~flip_mask) {
3428 /* Can't rely on pipestat interrupt bit in iir as it might
3429 * have been cleared after the pipestat interrupt was received.
3430 * It doesn't set the bit in iir again, but it still produces
3431 * interrupts (for non-MSI).
3432 */
3433 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3434 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003435 i915_handle_error(dev, false,
3436 "Command parser error, iir 0x%08x",
3437 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003438
3439 for_each_pipe(pipe) {
3440 int reg = PIPESTAT(pipe);
3441 pipe_stats[pipe] = I915_READ(reg);
3442
3443 /*
3444 * Clear the PIPE*STAT regs before the IIR
3445 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003446 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003447 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003448 }
3449 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3450
3451 I915_WRITE16(IIR, iir & ~flip_mask);
3452 new_iir = I915_READ16(IIR); /* Flush posted writes */
3453
Daniel Vetterd05c6172012-04-26 23:28:09 +02003454 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003455
3456 if (iir & I915_USER_INTERRUPT)
3457 notify_ring(dev, &dev_priv->ring[RCS]);
3458
Daniel Vetter4356d582013-10-16 22:55:55 +02003459 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003460 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003461 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003462 plane = !plane;
3463
Daniel Vetter4356d582013-10-16 22:55:55 +02003464 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003465 i8xx_handle_vblank(dev, plane, pipe, iir))
3466 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003467
Daniel Vetter4356d582013-10-16 22:55:55 +02003468 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003469 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003470
3471 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3472 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003473 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003474 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003475
3476 iir = new_iir;
3477 }
3478
3479 return IRQ_HANDLED;
3480}
3481
3482static void i8xx_irq_uninstall(struct drm_device * dev)
3483{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003484 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003485 int pipe;
3486
Chris Wilsonc2798b12012-04-22 21:13:57 +01003487 for_each_pipe(pipe) {
3488 /* Clear enable bits; then clear status bits */
3489 I915_WRITE(PIPESTAT(pipe), 0);
3490 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3491 }
3492 I915_WRITE16(IMR, 0xffff);
3493 I915_WRITE16(IER, 0x0);
3494 I915_WRITE16(IIR, I915_READ16(IIR));
3495}
3496
Chris Wilsona266c7d2012-04-24 22:59:44 +01003497static void i915_irq_preinstall(struct drm_device * dev)
3498{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003499 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003500 int pipe;
3501
Chris Wilsona266c7d2012-04-24 22:59:44 +01003502 if (I915_HAS_HOTPLUG(dev)) {
3503 I915_WRITE(PORT_HOTPLUG_EN, 0);
3504 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3505 }
3506
Chris Wilson00d98eb2012-04-24 22:59:48 +01003507 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003508 for_each_pipe(pipe)
3509 I915_WRITE(PIPESTAT(pipe), 0);
3510 I915_WRITE(IMR, 0xffffffff);
3511 I915_WRITE(IER, 0x0);
3512 POSTING_READ(IER);
3513}
3514
3515static int i915_irq_postinstall(struct drm_device *dev)
3516{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003517 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003518 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003519 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003520
Chris Wilson38bde182012-04-24 22:59:50 +01003521 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3522
3523 /* Unmask the interrupts that we always want on. */
3524 dev_priv->irq_mask =
3525 ~(I915_ASLE_INTERRUPT |
3526 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3527 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3528 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3529 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3530 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3531
3532 enable_mask =
3533 I915_ASLE_INTERRUPT |
3534 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3535 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3536 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3537 I915_USER_INTERRUPT;
3538
Chris Wilsona266c7d2012-04-24 22:59:44 +01003539 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003540 I915_WRITE(PORT_HOTPLUG_EN, 0);
3541 POSTING_READ(PORT_HOTPLUG_EN);
3542
Chris Wilsona266c7d2012-04-24 22:59:44 +01003543 /* Enable in IER... */
3544 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3545 /* and unmask in IMR */
3546 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3547 }
3548
Chris Wilsona266c7d2012-04-24 22:59:44 +01003549 I915_WRITE(IMR, dev_priv->irq_mask);
3550 I915_WRITE(IER, enable_mask);
3551 POSTING_READ(IER);
3552
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003553 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003554
Daniel Vetter379ef822013-10-16 22:55:56 +02003555 /* Interrupt setup is already guaranteed to be single-threaded, this is
3556 * just to make the assert_spin_locked check happy. */
3557 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003558 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3559 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003560 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3561
Daniel Vetter20afbda2012-12-11 14:05:07 +01003562 return 0;
3563}
3564
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003565/*
3566 * Returns true when a page flip has completed.
3567 */
3568static bool i915_handle_vblank(struct drm_device *dev,
3569 int plane, int pipe, u32 iir)
3570{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003571 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003572 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3573
3574 if (!drm_handle_vblank(dev, pipe))
3575 return false;
3576
3577 if ((iir & flip_pending) == 0)
3578 return false;
3579
3580 intel_prepare_page_flip(dev, plane);
3581
3582 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3583 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3584 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3585 * the flip is completed (no longer pending). Since this doesn't raise
3586 * an interrupt per se, we watch for the change at vblank.
3587 */
3588 if (I915_READ(ISR) & flip_pending)
3589 return false;
3590
3591 intel_finish_page_flip(dev, pipe);
3592
3593 return true;
3594}
3595
Daniel Vetterff1f5252012-10-02 15:10:55 +02003596static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003597{
3598 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003599 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003600 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003601 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003602 u32 flip_mask =
3603 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3604 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003605 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003606
Chris Wilsona266c7d2012-04-24 22:59:44 +01003607 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003608 do {
3609 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003610 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003611
3612 /* Can't rely on pipestat interrupt bit in iir as it might
3613 * have been cleared after the pipestat interrupt was received.
3614 * It doesn't set the bit in iir again, but it still produces
3615 * interrupts (for non-MSI).
3616 */
3617 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3618 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003619 i915_handle_error(dev, false,
3620 "Command parser error, iir 0x%08x",
3621 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003622
3623 for_each_pipe(pipe) {
3624 int reg = PIPESTAT(pipe);
3625 pipe_stats[pipe] = I915_READ(reg);
3626
Chris Wilson38bde182012-04-24 22:59:50 +01003627 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003628 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003629 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003630 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003631 }
3632 }
3633 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3634
3635 if (!irq_received)
3636 break;
3637
Chris Wilsona266c7d2012-04-24 22:59:44 +01003638 /* Consume port. Then clear IIR or we'll miss events */
3639 if ((I915_HAS_HOTPLUG(dev)) &&
3640 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3641 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003642 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003643
Daniel Vetter91d131d2013-06-27 17:52:14 +02003644 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
3645
Chris Wilsona266c7d2012-04-24 22:59:44 +01003646 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003647 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003648 }
3649
Chris Wilson38bde182012-04-24 22:59:50 +01003650 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003651 new_iir = I915_READ(IIR); /* Flush posted writes */
3652
Chris Wilsona266c7d2012-04-24 22:59:44 +01003653 if (iir & I915_USER_INTERRUPT)
3654 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003655
Chris Wilsona266c7d2012-04-24 22:59:44 +01003656 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003657 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003658 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003659 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003660
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003661 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3662 i915_handle_vblank(dev, plane, pipe, iir))
3663 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003664
3665 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3666 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003667
3668 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003669 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003670
3671 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3672 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003673 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003674 }
3675
Chris Wilsona266c7d2012-04-24 22:59:44 +01003676 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3677 intel_opregion_asle_intr(dev);
3678
3679 /* With MSI, interrupts are only generated when iir
3680 * transitions from zero to nonzero. If another bit got
3681 * set while we were handling the existing iir bits, then
3682 * we would never get another interrupt.
3683 *
3684 * This is fine on non-MSI as well, as if we hit this path
3685 * we avoid exiting the interrupt handler only to generate
3686 * another one.
3687 *
3688 * Note that for MSI this could cause a stray interrupt report
3689 * if an interrupt landed in the time between writing IIR and
3690 * the posting read. This should be rare enough to never
3691 * trigger the 99% of 100,000 interrupts test for disabling
3692 * stray interrupts.
3693 */
Chris Wilson38bde182012-04-24 22:59:50 +01003694 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003695 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003696 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003697
Daniel Vetterd05c6172012-04-26 23:28:09 +02003698 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003699
Chris Wilsona266c7d2012-04-24 22:59:44 +01003700 return ret;
3701}
3702
3703static void i915_irq_uninstall(struct drm_device * dev)
3704{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003705 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003706 int pipe;
3707
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003708 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003709
Chris Wilsona266c7d2012-04-24 22:59:44 +01003710 if (I915_HAS_HOTPLUG(dev)) {
3711 I915_WRITE(PORT_HOTPLUG_EN, 0);
3712 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3713 }
3714
Chris Wilson00d98eb2012-04-24 22:59:48 +01003715 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003716 for_each_pipe(pipe) {
3717 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003718 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003719 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3720 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003721 I915_WRITE(IMR, 0xffffffff);
3722 I915_WRITE(IER, 0x0);
3723
Chris Wilsona266c7d2012-04-24 22:59:44 +01003724 I915_WRITE(IIR, I915_READ(IIR));
3725}
3726
3727static void i965_irq_preinstall(struct drm_device * dev)
3728{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003729 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003730 int pipe;
3731
Chris Wilsonadca4732012-05-11 18:01:31 +01003732 I915_WRITE(PORT_HOTPLUG_EN, 0);
3733 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003734
3735 I915_WRITE(HWSTAM, 0xeffe);
3736 for_each_pipe(pipe)
3737 I915_WRITE(PIPESTAT(pipe), 0);
3738 I915_WRITE(IMR, 0xffffffff);
3739 I915_WRITE(IER, 0x0);
3740 POSTING_READ(IER);
3741}
3742
3743static int i965_irq_postinstall(struct drm_device *dev)
3744{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003745 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003746 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003747 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003748 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003749
Chris Wilsona266c7d2012-04-24 22:59:44 +01003750 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003751 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003752 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003753 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3754 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3755 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3756 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3757 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3758
3759 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003760 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3761 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003762 enable_mask |= I915_USER_INTERRUPT;
3763
3764 if (IS_G4X(dev))
3765 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003766
Daniel Vetterb79480b2013-06-27 17:52:10 +02003767 /* Interrupt setup is already guaranteed to be single-threaded, this is
3768 * just to make the assert_spin_locked check happy. */
3769 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003770 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3771 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3772 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003773 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003774
Chris Wilsona266c7d2012-04-24 22:59:44 +01003775 /*
3776 * Enable some error detection, note the instruction error mask
3777 * bit is reserved, so we leave it masked.
3778 */
3779 if (IS_G4X(dev)) {
3780 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3781 GM45_ERROR_MEM_PRIV |
3782 GM45_ERROR_CP_PRIV |
3783 I915_ERROR_MEMORY_REFRESH);
3784 } else {
3785 error_mask = ~(I915_ERROR_PAGE_TABLE |
3786 I915_ERROR_MEMORY_REFRESH);
3787 }
3788 I915_WRITE(EMR, error_mask);
3789
3790 I915_WRITE(IMR, dev_priv->irq_mask);
3791 I915_WRITE(IER, enable_mask);
3792 POSTING_READ(IER);
3793
Daniel Vetter20afbda2012-12-11 14:05:07 +01003794 I915_WRITE(PORT_HOTPLUG_EN, 0);
3795 POSTING_READ(PORT_HOTPLUG_EN);
3796
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003797 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003798
3799 return 0;
3800}
3801
Egbert Eichbac56d52013-02-25 12:06:51 -05003802static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003803{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003804 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003805 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003806 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003807 u32 hotplug_en;
3808
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003809 assert_spin_locked(&dev_priv->irq_lock);
3810
Egbert Eichbac56d52013-02-25 12:06:51 -05003811 if (I915_HAS_HOTPLUG(dev)) {
3812 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3813 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3814 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003815 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003816 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3817 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3818 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003819 /* Programming the CRT detection parameters tends
3820 to generate a spurious hotplug event about three
3821 seconds later. So just do it once.
3822 */
3823 if (IS_G4X(dev))
3824 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003825 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003826 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003827
Egbert Eichbac56d52013-02-25 12:06:51 -05003828 /* Ignore TV since it's buggy */
3829 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3830 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003831}
3832
Daniel Vetterff1f5252012-10-02 15:10:55 +02003833static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003834{
3835 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003836 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003837 u32 iir, new_iir;
3838 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003839 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003840 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003841 u32 flip_mask =
3842 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3843 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003844
Chris Wilsona266c7d2012-04-24 22:59:44 +01003845 iir = I915_READ(IIR);
3846
Chris Wilsona266c7d2012-04-24 22:59:44 +01003847 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003848 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003849 bool blc_event = false;
3850
Chris Wilsona266c7d2012-04-24 22:59:44 +01003851 /* Can't rely on pipestat interrupt bit in iir as it might
3852 * have been cleared after the pipestat interrupt was received.
3853 * It doesn't set the bit in iir again, but it still produces
3854 * interrupts (for non-MSI).
3855 */
3856 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3857 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003858 i915_handle_error(dev, false,
3859 "Command parser error, iir 0x%08x",
3860 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861
3862 for_each_pipe(pipe) {
3863 int reg = PIPESTAT(pipe);
3864 pipe_stats[pipe] = I915_READ(reg);
3865
3866 /*
3867 * Clear the PIPE*STAT regs before the IIR
3868 */
3869 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003870 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003871 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003872 }
3873 }
3874 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3875
3876 if (!irq_received)
3877 break;
3878
3879 ret = IRQ_HANDLED;
3880
3881 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003882 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003883 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003884 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3885 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003886 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003887
Daniel Vetter91d131d2013-06-27 17:52:14 +02003888 intel_hpd_irq_handler(dev, hotplug_trigger,
Daniel Vetter704cfb82013-12-18 09:08:43 +01003889 IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003890
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003891 if (IS_G4X(dev) &&
3892 (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
3893 dp_aux_irq_handler(dev);
3894
Chris Wilsona266c7d2012-04-24 22:59:44 +01003895 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3896 I915_READ(PORT_HOTPLUG_STAT);
3897 }
3898
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003899 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003900 new_iir = I915_READ(IIR); /* Flush posted writes */
3901
Chris Wilsona266c7d2012-04-24 22:59:44 +01003902 if (iir & I915_USER_INTERRUPT)
3903 notify_ring(dev, &dev_priv->ring[RCS]);
3904 if (iir & I915_BSD_USER_INTERRUPT)
3905 notify_ring(dev, &dev_priv->ring[VCS]);
3906
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003908 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003909 i915_handle_vblank(dev, pipe, pipe, iir))
3910 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911
3912 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3913 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003914
3915 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003916 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003917
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003918 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3919 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003920 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003921 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003922
3923 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3924 intel_opregion_asle_intr(dev);
3925
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003926 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3927 gmbus_irq_handler(dev);
3928
Chris Wilsona266c7d2012-04-24 22:59:44 +01003929 /* With MSI, interrupts are only generated when iir
3930 * transitions from zero to nonzero. If another bit got
3931 * set while we were handling the existing iir bits, then
3932 * we would never get another interrupt.
3933 *
3934 * This is fine on non-MSI as well, as if we hit this path
3935 * we avoid exiting the interrupt handler only to generate
3936 * another one.
3937 *
3938 * Note that for MSI this could cause a stray interrupt report
3939 * if an interrupt landed in the time between writing IIR and
3940 * the posting read. This should be rare enough to never
3941 * trigger the 99% of 100,000 interrupts test for disabling
3942 * stray interrupts.
3943 */
3944 iir = new_iir;
3945 }
3946
Daniel Vetterd05c6172012-04-26 23:28:09 +02003947 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003948
Chris Wilsona266c7d2012-04-24 22:59:44 +01003949 return ret;
3950}
3951
3952static void i965_irq_uninstall(struct drm_device * dev)
3953{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003954 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003955 int pipe;
3956
3957 if (!dev_priv)
3958 return;
3959
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003960 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003961
Chris Wilsonadca4732012-05-11 18:01:31 +01003962 I915_WRITE(PORT_HOTPLUG_EN, 0);
3963 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964
3965 I915_WRITE(HWSTAM, 0xffffffff);
3966 for_each_pipe(pipe)
3967 I915_WRITE(PIPESTAT(pipe), 0);
3968 I915_WRITE(IMR, 0xffffffff);
3969 I915_WRITE(IER, 0x0);
3970
3971 for_each_pipe(pipe)
3972 I915_WRITE(PIPESTAT(pipe),
3973 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3974 I915_WRITE(IIR, I915_READ(IIR));
3975}
3976
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003977static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02003978{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003979 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02003980 struct drm_device *dev = dev_priv->dev;
3981 struct drm_mode_config *mode_config = &dev->mode_config;
3982 unsigned long irqflags;
3983 int i;
3984
3985 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3986 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3987 struct drm_connector *connector;
3988
3989 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3990 continue;
3991
3992 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3993
3994 list_for_each_entry(connector, &mode_config->connector_list, head) {
3995 struct intel_connector *intel_connector = to_intel_connector(connector);
3996
3997 if (intel_connector->encoder->hpd_pin == i) {
3998 if (connector->polled != intel_connector->polled)
3999 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4000 drm_get_connector_name(connector));
4001 connector->polled = intel_connector->polled;
4002 if (!connector->polled)
4003 connector->polled = DRM_CONNECTOR_POLL_HPD;
4004 }
4005 }
4006 }
4007 if (dev_priv->display.hpd_irq_setup)
4008 dev_priv->display.hpd_irq_setup(dev);
4009 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4010}
4011
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004012void intel_irq_init(struct drm_device *dev)
4013{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004014 struct drm_i915_private *dev_priv = dev->dev_private;
4015
4016 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004017 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004018 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004019 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004020
Deepak Sa6706b42014-03-15 20:23:22 +05304021 /* Let's track the enabled rps events */
4022 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4023
Daniel Vetter99584db2012-11-14 17:14:04 +01004024 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4025 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004026 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004027 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004028 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004029
Tomas Janousek97a19a22012-12-08 13:48:13 +01004030 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004031
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004032 if (IS_GEN2(dev)) {
4033 dev->max_vblank_count = 0;
4034 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4035 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004036 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4037 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004038 } else {
4039 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4040 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004041 }
4042
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004043 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004044 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004045 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4046 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004047
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004048 if (IS_VALLEYVIEW(dev)) {
4049 dev->driver->irq_handler = valleyview_irq_handler;
4050 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4051 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4052 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4053 dev->driver->enable_vblank = valleyview_enable_vblank;
4054 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004055 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004056 } else if (IS_GEN8(dev)) {
4057 dev->driver->irq_handler = gen8_irq_handler;
4058 dev->driver->irq_preinstall = gen8_irq_preinstall;
4059 dev->driver->irq_postinstall = gen8_irq_postinstall;
4060 dev->driver->irq_uninstall = gen8_irq_uninstall;
4061 dev->driver->enable_vblank = gen8_enable_vblank;
4062 dev->driver->disable_vblank = gen8_disable_vblank;
4063 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004064 } else if (HAS_PCH_SPLIT(dev)) {
4065 dev->driver->irq_handler = ironlake_irq_handler;
4066 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4067 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4068 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4069 dev->driver->enable_vblank = ironlake_enable_vblank;
4070 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004071 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004072 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004073 if (INTEL_INFO(dev)->gen == 2) {
4074 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4075 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4076 dev->driver->irq_handler = i8xx_irq_handler;
4077 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078 } else if (INTEL_INFO(dev)->gen == 3) {
4079 dev->driver->irq_preinstall = i915_irq_preinstall;
4080 dev->driver->irq_postinstall = i915_irq_postinstall;
4081 dev->driver->irq_uninstall = i915_irq_uninstall;
4082 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004083 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004084 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004085 dev->driver->irq_preinstall = i965_irq_preinstall;
4086 dev->driver->irq_postinstall = i965_irq_postinstall;
4087 dev->driver->irq_uninstall = i965_irq_uninstall;
4088 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004089 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004090 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004091 dev->driver->enable_vblank = i915_enable_vblank;
4092 dev->driver->disable_vblank = i915_disable_vblank;
4093 }
4094}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004095
4096void intel_hpd_init(struct drm_device *dev)
4097{
4098 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004099 struct drm_mode_config *mode_config = &dev->mode_config;
4100 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004101 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004102 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004103
Egbert Eich821450c2013-04-16 13:36:55 +02004104 for (i = 1; i < HPD_NUM_PINS; i++) {
4105 dev_priv->hpd_stats[i].hpd_cnt = 0;
4106 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4107 }
4108 list_for_each_entry(connector, &mode_config->connector_list, head) {
4109 struct intel_connector *intel_connector = to_intel_connector(connector);
4110 connector->polled = intel_connector->polled;
4111 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4112 connector->polled = DRM_CONNECTOR_POLL_HPD;
4113 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004114
4115 /* Interrupt setup is already guaranteed to be single-threaded, this is
4116 * just to make the assert_spin_locked checks happy. */
4117 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004118 if (dev_priv->display.hpd_irq_setup)
4119 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004120 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004121}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004122
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004123/* Disable interrupts so we can allow runtime PM. */
4124void hsw_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004125{
4126 struct drm_i915_private *dev_priv = dev->dev_private;
4127 unsigned long irqflags;
4128
4129 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4130
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004131 dev_priv->pm.regsave.deimr = I915_READ(DEIMR);
4132 dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR);
4133 dev_priv->pm.regsave.gtimr = I915_READ(GTIMR);
4134 dev_priv->pm.regsave.gtier = I915_READ(GTIER);
4135 dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004136
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004137 ironlake_disable_display_irq(dev_priv, 0xffffffff);
4138 ibx_disable_display_interrupt(dev_priv, 0xffffffff);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004139 ilk_disable_gt_irq(dev_priv, 0xffffffff);
4140 snb_disable_pm_irq(dev_priv, 0xffffffff);
4141
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004142 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004143
4144 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4145}
4146
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004147/* Restore interrupts so we can recover from runtime PM. */
4148void hsw_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004149{
4150 struct drm_i915_private *dev_priv = dev->dev_private;
4151 unsigned long irqflags;
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004152 uint32_t val;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004153
4154 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4155
4156 val = I915_READ(DEIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004157 WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004158
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004159 val = I915_READ(SDEIMR);
4160 WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004161
4162 val = I915_READ(GTIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004163 WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004164
4165 val = I915_READ(GEN6_PMIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004166 WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004167
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004168 dev_priv->pm.irqs_disabled = false;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004169
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004170 ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr);
4171 ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr);
4172 ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr);
4173 snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr);
4174 I915_WRITE(GTIER, dev_priv->pm.regsave.gtier);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004175
4176 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4177}