blob: dcef38b1ea619c53c3a3ce22e04f1dac076d4edd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070038#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070039#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070040#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010041#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020042#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020043#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010044#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070045#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020046#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010047#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
Daniel Vetter34882292014-06-20 10:36:06 +020056#define DRIVER_DATE "20140620"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Jesse Barnes317c35d2008-08-25 15:11:06 -070058enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020059 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070060 PIPE_A = 0,
61 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070067
Paulo Zanonia5c961d2012-10-24 15:59:34 -020068enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020072 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020074};
75#define transcoder_name(t) ((t) + 'A')
76
Jesse Barnes80824002009-09-10 15:28:06 -070077enum plane {
78 PLANE_A = 0,
79 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070081};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080083
Damien Lespiaud615a162014-03-03 17:31:48 +000084#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030085
Eugeni Dodonov2b139522012-03-29 12:32:22 -030086enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
Chon Ming Leea09cadd2014-04-09 13:28:14 +030096#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080097
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
Paulo Zanonib97186f2013-05-03 12:15:36 -0300108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300118 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300130 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200131 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300132 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300133
134 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300135};
136
137#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
138#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
139 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300140#define POWER_DOMAIN_TRANSCODER(tran) \
141 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
142 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300143
Egbert Eich1d843f92013-02-25 12:06:49 -0500144enum hpd_pin {
145 HPD_NONE = 0,
146 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
147 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
148 HPD_CRT,
149 HPD_SDVO_B,
150 HPD_SDVO_C,
151 HPD_PORT_B,
152 HPD_PORT_C,
153 HPD_PORT_D,
154 HPD_NUM_PINS
155};
156
Chris Wilson2a2d5482012-12-03 11:49:06 +0000157#define I915_GEM_GPU_DOMAINS \
158 (I915_GEM_DOMAIN_RENDER | \
159 I915_GEM_DOMAIN_SAMPLER | \
160 I915_GEM_DOMAIN_COMMAND | \
161 I915_GEM_DOMAIN_INSTRUCTION | \
162 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700163
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000165#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800166
Damien Lespiaud79b8142014-05-13 23:32:23 +0100167#define for_each_crtc(dev, crtc) \
168 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
169
Damien Lespiaud063ae42014-05-13 23:32:21 +0100170#define for_each_intel_crtc(dev, intel_crtc) \
171 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
172
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200173#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
174 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
175 if ((intel_encoder)->base.crtc == (__crtc))
176
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800177#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
178 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
179 if ((intel_connector)->base.encoder == (__encoder))
180
Daniel Vettere7b903d2013-06-05 13:34:14 +0200181struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100182struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200183
Daniel Vettere2b78262013-06-07 23:10:03 +0200184enum intel_dpll_id {
185 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
186 /* real shared dpll ids must be >= 0 */
187 DPLL_ID_PCH_PLL_A,
188 DPLL_ID_PCH_PLL_B,
189};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100190#define I915_NUM_PLLS 2
191
Daniel Vetter53589012013-06-05 13:34:16 +0200192struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200193 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200194 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200195 uint32_t fp0;
196 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200197};
198
Daniel Vetter46edb022013-06-05 13:34:12 +0200199struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 int refcount; /* count of number of CRTCs sharing this PLL */
201 int active; /* count of number of active CRTCs (i.e. DPMS on) */
202 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200203 const char *name;
204 /* should match the index in the dev_priv->shared_dplls array */
205 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200206 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200207 void (*mode_set)(struct drm_i915_private *dev_priv,
208 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200209 void (*enable)(struct drm_i915_private *dev_priv,
210 struct intel_shared_dpll *pll);
211 void (*disable)(struct drm_i915_private *dev_priv,
212 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200213 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
214 struct intel_shared_dpll *pll,
215 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100218/* Used by dp and fdi links */
219struct intel_link_m_n {
220 uint32_t tu;
221 uint32_t gmch_m;
222 uint32_t gmch_n;
223 uint32_t link_m;
224 uint32_t link_n;
225};
226
227void intel_link_compute_m_n(int bpp, int nlanes,
228 int pixel_clock, int link_clock,
229 struct intel_link_m_n *m_n);
230
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300231struct intel_ddi_plls {
232 int spll_refcount;
233 int wrpll1_refcount;
234 int wrpll2_refcount;
235};
236
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237/* Interface history:
238 *
239 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100240 * 1.2: Add Power Management
241 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100242 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000243 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000244 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
245 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 */
247#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000248#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#define DRIVER_PATCHLEVEL 0
250
Chris Wilson23bc5982010-09-29 16:10:57 +0100251#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100252#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700253
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700254struct opregion_header;
255struct opregion_acpi;
256struct opregion_swsci;
257struct opregion_asle;
258
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100259struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700260 struct opregion_header __iomem *header;
261 struct opregion_acpi __iomem *acpi;
262 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300263 u32 swsci_gbda_sub_functions;
264 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700265 struct opregion_asle __iomem *asle;
266 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000267 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200268 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100269};
Chris Wilson44834a62010-08-19 16:09:23 +0100270#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100271
Chris Wilson6ef3d422010-08-04 20:26:07 +0100272struct intel_overlay;
273struct intel_overlay_error_state;
274
Dave Airlie7c1c2872008-11-28 14:22:24 +1000275struct drm_i915_master_private {
276 drm_local_map_t *sarea;
277 struct _drm_i915_sarea *sarea_priv;
278};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800279#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300280#define I915_MAX_NUM_FENCES 32
281/* 32 fences + sign bit for FENCE_REG_NONE */
282#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800283
284struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200285 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000286 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100287 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800288};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000289
yakui_zhao9b9d1722009-05-31 17:17:17 +0800290struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100291 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800292 u8 dvo_port;
293 u8 slave_addr;
294 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100295 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400296 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800297};
298
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000299struct intel_display_error_state;
300
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700301struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200302 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800303 struct timeval time;
304
Mika Kuoppalacb383002014-02-25 17:11:25 +0200305 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200306 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200307 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200308
Ben Widawsky585b0282014-01-30 00:19:37 -0800309 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700310 u32 eir;
311 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700312 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700313 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000314 u32 derrmr;
315 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800316 u32 error; /* gen6+ */
317 u32 err_int; /* gen7 */
318 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800319 u32 gac_eco;
320 u32 gam_ecochk;
321 u32 gab_ctl;
322 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800323 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800324 u64 fence[I915_MAX_NUM_FENCES];
325 struct intel_overlay_error_state *overlay;
326 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700327 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800328
Chris Wilson52d39a22012-02-15 11:25:37 +0000329 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000330 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800331 /* Software tracked state */
332 bool waiting;
333 int hangcheck_score;
334 enum intel_ring_hangcheck_action hangcheck_action;
335 int num_requests;
336
337 /* our own tracking of ring head and tail */
338 u32 cpu_ring_head;
339 u32 cpu_ring_tail;
340
341 u32 semaphore_seqno[I915_NUM_RINGS - 1];
342
343 /* Register state */
344 u32 tail;
345 u32 head;
346 u32 ctl;
347 u32 hws;
348 u32 ipeir;
349 u32 ipehr;
350 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800351 u32 bbstate;
352 u32 instpm;
353 u32 instps;
354 u32 seqno;
355 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000356 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800357 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700358 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800359 u32 rc_psmi; /* sleep state */
360 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
361
Chris Wilson52d39a22012-02-15 11:25:37 +0000362 struct drm_i915_error_object {
363 int page_count;
364 u32 gtt_offset;
365 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200366 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800367
Chris Wilson52d39a22012-02-15 11:25:37 +0000368 struct drm_i915_error_request {
369 long jiffies;
370 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000371 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000372 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800373
374 struct {
375 u32 gfx_mode;
376 union {
377 u64 pdp[4];
378 u32 pp_dir_base;
379 };
380 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200381
382 pid_t pid;
383 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000384 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000385 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000386 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000387 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100388 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000389 u32 gtt_offset;
390 u32 read_domains;
391 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200392 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000393 s32 pinned:2;
394 u32 tiling:2;
395 u32 dirty:1;
396 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100397 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100398 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100399 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700400 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800401
Ben Widawsky95f53012013-07-31 17:00:15 -0700402 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700403};
404
Jani Nikula7bd688c2013-11-08 16:48:56 +0200405struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100406struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800407struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100408struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200409struct intel_limit;
410struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100411
Jesse Barnese70236a2009-09-21 10:42:27 -0700412struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400413 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200414 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700415 void (*disable_fbc)(struct drm_device *dev);
416 int (*get_display_clock_speed)(struct drm_device *dev);
417 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200418 /**
419 * find_dpll() - Find the best values for the PLL
420 * @limit: limits for the PLL
421 * @crtc: current CRTC
422 * @target: target frequency in kHz
423 * @refclk: reference clock frequency in kHz
424 * @match_clock: if provided, @best_clock P divider must
425 * match the P divider from @match_clock
426 * used for LVDS downclocking
427 * @best_clock: best PLL values found
428 *
429 * Returns true on success, false on failure.
430 */
431 bool (*find_dpll)(const struct intel_limit *limit,
432 struct drm_crtc *crtc,
433 int target, int refclk,
434 struct dpll *match_clock,
435 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300436 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300437 void (*update_sprite_wm)(struct drm_plane *plane,
438 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300439 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300440 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200441 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100442 /* Returns the active state of the crtc, and if the crtc is active,
443 * fills out the pipe-config with the hw state. */
444 bool (*get_pipe_config)(struct intel_crtc *,
445 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800446 void (*get_plane_config)(struct intel_crtc *,
447 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700448 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700449 int x, int y,
450 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200451 void (*crtc_enable)(struct drm_crtc *crtc);
452 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100453 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800454 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300455 struct drm_crtc *crtc,
456 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700457 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700458 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700459 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
460 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700461 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100462 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700463 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200464 void (*update_primary_plane)(struct drm_crtc *crtc,
465 struct drm_framebuffer *fb,
466 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100467 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700468 /* clock updates for mode set */
469 /* cursor updates */
470 /* render clock increase/decrease */
471 /* display clock increase/decrease */
472 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200473
474 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200475 uint32_t (*get_backlight)(struct intel_connector *connector);
476 void (*set_backlight)(struct intel_connector *connector,
477 uint32_t level);
478 void (*disable_backlight)(struct intel_connector *connector);
479 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700480};
481
Chris Wilson907b28c2013-07-19 20:36:52 +0100482struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530483 void (*force_wake_get)(struct drm_i915_private *dev_priv,
484 int fw_engine);
485 void (*force_wake_put)(struct drm_i915_private *dev_priv,
486 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700487
488 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492
493 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
494 uint8_t val, bool trace);
495 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
496 uint16_t val, bool trace);
497 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
498 uint32_t val, bool trace);
499 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
500 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300501};
502
Chris Wilson907b28c2013-07-19 20:36:52 +0100503struct intel_uncore {
504 spinlock_t lock; /** lock is also taken in irq contexts. */
505
506 struct intel_uncore_funcs funcs;
507
508 unsigned fifo_count;
509 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100510
Deepak S940aece2013-11-23 14:55:43 +0530511 unsigned fw_rendercount;
512 unsigned fw_mediacount;
513
Chris Wilson82326442014-03-05 12:00:39 +0000514 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100515};
516
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100517#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
518 func(is_mobile) sep \
519 func(is_i85x) sep \
520 func(is_i915g) sep \
521 func(is_i945gm) sep \
522 func(is_g33) sep \
523 func(need_gfx_hws) sep \
524 func(is_g4x) sep \
525 func(is_pineview) sep \
526 func(is_broadwater) sep \
527 func(is_crestline) sep \
528 func(is_ivybridge) sep \
529 func(is_valleyview) sep \
530 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700531 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100532 func(has_fbc) sep \
533 func(has_pipe_cxsr) sep \
534 func(has_hotplug) sep \
535 func(cursor_needs_physical) sep \
536 func(has_overlay) sep \
537 func(overlay_needs_physical) sep \
538 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100539 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100540 func(has_ddi) sep \
541 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200542
Damien Lespiaua587f772013-04-22 18:40:38 +0100543#define DEFINE_FLAG(name) u8 name:1
544#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200545
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500546struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200547 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700548 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000549 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000550 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700551 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100552 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200553 /* Register offsets for the various display pipes and transcoders */
554 int pipe_offsets[I915_MAX_TRANSCODERS];
555 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200556 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300557 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500558};
559
Damien Lespiaua587f772013-04-22 18:40:38 +0100560#undef DEFINE_FLAG
561#undef SEP_SEMICOLON
562
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800563enum i915_cache_level {
564 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100565 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
566 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
567 caches, eg sampler/render caches, and the
568 large Last-Level-Cache. LLC is coherent with
569 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100570 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800571};
572
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300573struct i915_ctx_hang_stats {
574 /* This context had batch pending when hang was declared */
575 unsigned batch_pending;
576
577 /* This context had batch active when hang was declared */
578 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300579
580 /* Time when this context was last blamed for a GPU reset */
581 unsigned long guilty_ts;
582
583 /* This context is banned to submit more work */
584 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300585};
Ben Widawsky40521052012-06-04 14:42:43 -0700586
587/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100588#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo273497e2014-05-22 14:13:37 +0100589struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300590 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100591 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700592 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700593 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300594 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800595 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700596
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100597 struct {
598 struct drm_i915_gem_object *rcs_state;
599 bool initialized;
600 } legacy_hw_ctx;
601
Ben Widawskya33afea2013-09-17 21:12:45 -0700602 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700603};
604
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700605struct i915_fbc {
606 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700607 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700608 unsigned int fb_id;
609 enum plane plane;
610 int y;
611
Ben Widawskyc4213882014-06-19 12:06:10 -0700612 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700613 struct drm_mm_node *compressed_llb;
614
615 struct intel_fbc_work {
616 struct delayed_work work;
617 struct drm_crtc *crtc;
618 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700619 } *fbc_work;
620
Chris Wilson29ebf902013-07-27 17:23:55 +0100621 enum no_fbc_reason {
622 FBC_OK, /* FBC is enabled */
623 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700624 FBC_NO_OUTPUT, /* no outputs enabled to compress */
625 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
626 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
627 FBC_MODE_TOO_LARGE, /* mode too large for compression */
628 FBC_BAD_PLANE, /* fbc not supported on plane */
629 FBC_NOT_TILED, /* buffer not tiled */
630 FBC_MULTIPLE_PIPES, /* more than one pipe active */
631 FBC_MODULE_PARAM,
632 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
633 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800634};
635
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530636struct i915_drrs {
637 struct intel_connector *connector;
638};
639
Rodrigo Vivia031d702013-10-03 16:15:06 -0300640struct i915_psr {
641 bool sink_support;
642 bool source_ok;
Rodrigo Vivi6118efe2014-05-23 13:45:51 -0700643 bool setup_done;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700644 bool enabled;
645 bool active;
646 struct delayed_work work;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300647};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700648
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800649enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300650 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800651 PCH_IBX, /* Ibexpeak PCH */
652 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300653 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700654 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800655};
656
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200657enum intel_sbi_destination {
658 SBI_ICLK,
659 SBI_MPHY,
660};
661
Jesse Barnesb690e962010-07-19 13:53:12 -0700662#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700663#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100664#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700665
Dave Airlie8be48d92010-03-30 05:34:14 +0000666struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100667struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000668
Daniel Vetterc2b91522012-02-14 22:37:19 +0100669struct intel_gmbus {
670 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000671 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100672 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100673 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100674 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100675 struct drm_i915_private *dev_priv;
676};
677
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100678struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000679 u8 saveLBB;
680 u32 saveDSPACNTR;
681 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000682 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000683 u32 savePIPEACONF;
684 u32 savePIPEBCONF;
685 u32 savePIPEASRC;
686 u32 savePIPEBSRC;
687 u32 saveFPA0;
688 u32 saveFPA1;
689 u32 saveDPLL_A;
690 u32 saveDPLL_A_MD;
691 u32 saveHTOTAL_A;
692 u32 saveHBLANK_A;
693 u32 saveHSYNC_A;
694 u32 saveVTOTAL_A;
695 u32 saveVBLANK_A;
696 u32 saveVSYNC_A;
697 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000698 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800699 u32 saveTRANS_HTOTAL_A;
700 u32 saveTRANS_HBLANK_A;
701 u32 saveTRANS_HSYNC_A;
702 u32 saveTRANS_VTOTAL_A;
703 u32 saveTRANS_VBLANK_A;
704 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000705 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000706 u32 saveDSPASTRIDE;
707 u32 saveDSPASIZE;
708 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700709 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000710 u32 saveDSPASURF;
711 u32 saveDSPATILEOFF;
712 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700713 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000714 u32 saveBLC_PWM_CTL;
715 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200716 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800717 u32 saveBLC_CPU_PWM_CTL;
718 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000719 u32 saveFPB0;
720 u32 saveFPB1;
721 u32 saveDPLL_B;
722 u32 saveDPLL_B_MD;
723 u32 saveHTOTAL_B;
724 u32 saveHBLANK_B;
725 u32 saveHSYNC_B;
726 u32 saveVTOTAL_B;
727 u32 saveVBLANK_B;
728 u32 saveVSYNC_B;
729 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000730 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800731 u32 saveTRANS_HTOTAL_B;
732 u32 saveTRANS_HBLANK_B;
733 u32 saveTRANS_HSYNC_B;
734 u32 saveTRANS_VTOTAL_B;
735 u32 saveTRANS_VBLANK_B;
736 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000737 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000738 u32 saveDSPBSTRIDE;
739 u32 saveDSPBSIZE;
740 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700741 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000742 u32 saveDSPBSURF;
743 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700744 u32 saveVGA0;
745 u32 saveVGA1;
746 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000747 u32 saveVGACNTRL;
748 u32 saveADPA;
749 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700750 u32 savePP_ON_DELAYS;
751 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000752 u32 saveDVOA;
753 u32 saveDVOB;
754 u32 saveDVOC;
755 u32 savePP_ON;
756 u32 savePP_OFF;
757 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700758 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000759 u32 savePFIT_CONTROL;
760 u32 save_palette_a[256];
761 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000762 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000763 u32 saveIER;
764 u32 saveIIR;
765 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800766 u32 saveDEIER;
767 u32 saveDEIMR;
768 u32 saveGTIER;
769 u32 saveGTIMR;
770 u32 saveFDI_RXA_IMR;
771 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800772 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800773 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000774 u32 saveSWF0[16];
775 u32 saveSWF1[16];
776 u32 saveSWF2[3];
777 u8 saveMSR;
778 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800779 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000780 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000781 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000782 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000783 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200784 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000785 u32 saveCURACNTR;
786 u32 saveCURAPOS;
787 u32 saveCURABASE;
788 u32 saveCURBCNTR;
789 u32 saveCURBPOS;
790 u32 saveCURBBASE;
791 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 u32 saveDP_B;
793 u32 saveDP_C;
794 u32 saveDP_D;
795 u32 savePIPEA_GMCH_DATA_M;
796 u32 savePIPEB_GMCH_DATA_M;
797 u32 savePIPEA_GMCH_DATA_N;
798 u32 savePIPEB_GMCH_DATA_N;
799 u32 savePIPEA_DP_LINK_M;
800 u32 savePIPEB_DP_LINK_M;
801 u32 savePIPEA_DP_LINK_N;
802 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800803 u32 saveFDI_RXA_CTL;
804 u32 saveFDI_TXA_CTL;
805 u32 saveFDI_RXB_CTL;
806 u32 saveFDI_TXB_CTL;
807 u32 savePFA_CTL_1;
808 u32 savePFB_CTL_1;
809 u32 savePFA_WIN_SZ;
810 u32 savePFB_WIN_SZ;
811 u32 savePFA_WIN_POS;
812 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000813 u32 savePCH_DREF_CONTROL;
814 u32 saveDISP_ARB_CTL;
815 u32 savePIPEA_DATA_M1;
816 u32 savePIPEA_DATA_N1;
817 u32 savePIPEA_LINK_M1;
818 u32 savePIPEA_LINK_N1;
819 u32 savePIPEB_DATA_M1;
820 u32 savePIPEB_DATA_N1;
821 u32 savePIPEB_LINK_M1;
822 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000823 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400824 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100825};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100826
Imre Deakddeea5b2014-05-05 15:19:56 +0300827struct vlv_s0ix_state {
828 /* GAM */
829 u32 wr_watermark;
830 u32 gfx_prio_ctrl;
831 u32 arb_mode;
832 u32 gfx_pend_tlb0;
833 u32 gfx_pend_tlb1;
834 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
835 u32 media_max_req_count;
836 u32 gfx_max_req_count;
837 u32 render_hwsp;
838 u32 ecochk;
839 u32 bsd_hwsp;
840 u32 blt_hwsp;
841 u32 tlb_rd_addr;
842
843 /* MBC */
844 u32 g3dctl;
845 u32 gsckgctl;
846 u32 mbctl;
847
848 /* GCP */
849 u32 ucgctl1;
850 u32 ucgctl3;
851 u32 rcgctl1;
852 u32 rcgctl2;
853 u32 rstctl;
854 u32 misccpctl;
855
856 /* GPM */
857 u32 gfxpause;
858 u32 rpdeuhwtc;
859 u32 rpdeuc;
860 u32 ecobus;
861 u32 pwrdwnupctl;
862 u32 rp_down_timeout;
863 u32 rp_deucsw;
864 u32 rcubmabdtmr;
865 u32 rcedata;
866 u32 spare2gh;
867
868 /* Display 1 CZ domain */
869 u32 gt_imr;
870 u32 gt_ier;
871 u32 pm_imr;
872 u32 pm_ier;
873 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
874
875 /* GT SA CZ domain */
876 u32 tilectl;
877 u32 gt_fifoctl;
878 u32 gtlc_wake_ctrl;
879 u32 gtlc_survive;
880 u32 pmwgicz;
881
882 /* Display 2 CZ domain */
883 u32 gu_ctl0;
884 u32 gu_ctl1;
885 u32 clock_gate_dis2;
886};
887
Daniel Vetterc85aa882012-11-02 19:55:03 +0100888struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200889 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100890 struct work_struct work;
891 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200892
Ben Widawskyb39fb292014-03-19 18:31:11 -0700893 /* Frequencies are stored in potentially platform dependent multiples.
894 * In other words, *_freq needs to be multiplied by X to be interesting.
895 * Soft limits are those which are used for the dynamic reclocking done
896 * by the driver (raise frequencies under heavy loads, and lower for
897 * lighter loads). Hard limits are those imposed by the hardware.
898 *
899 * A distinction is made for overclocking, which is never enabled by
900 * default, and is considered to be above the hard limit if it's
901 * possible at all.
902 */
903 u8 cur_freq; /* Current frequency (cached, may not == HW) */
904 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
905 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
906 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
907 u8 min_freq; /* AKA RPn. Minimum frequency */
908 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
909 u8 rp1_freq; /* "less than" RP0 power/freqency */
910 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700911
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100912 int last_adj;
913 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
914
Chris Wilsonc0951f02013-10-10 21:58:50 +0100915 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700916 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700917
918 /*
919 * Protects RPS/RC6 register access and PCU communication.
920 * Must be taken after struct_mutex if nested.
921 */
922 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100923};
924
Daniel Vetter1a240d42012-11-29 22:18:51 +0100925/* defined intel_pm.c */
926extern spinlock_t mchdev_lock;
927
Daniel Vetterc85aa882012-11-02 19:55:03 +0100928struct intel_ilk_power_mgmt {
929 u8 cur_delay;
930 u8 min_delay;
931 u8 max_delay;
932 u8 fmax;
933 u8 fstart;
934
935 u64 last_count1;
936 unsigned long last_time1;
937 unsigned long chipset_power;
938 u64 last_count2;
939 struct timespec last_time2;
940 unsigned long gfx_power;
941 u8 corr;
942
943 int c_m;
944 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100945
946 struct drm_i915_gem_object *pwrctx;
947 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100948};
949
Imre Deakc6cb5822014-03-04 19:22:55 +0200950struct drm_i915_private;
951struct i915_power_well;
952
953struct i915_power_well_ops {
954 /*
955 * Synchronize the well's hw state to match the current sw state, for
956 * example enable/disable it based on the current refcount. Called
957 * during driver init and resume time, possibly after first calling
958 * the enable/disable handlers.
959 */
960 void (*sync_hw)(struct drm_i915_private *dev_priv,
961 struct i915_power_well *power_well);
962 /*
963 * Enable the well and resources that depend on it (for example
964 * interrupts located on the well). Called after the 0->1 refcount
965 * transition.
966 */
967 void (*enable)(struct drm_i915_private *dev_priv,
968 struct i915_power_well *power_well);
969 /*
970 * Disable the well and resources that depend on it. Called after
971 * the 1->0 refcount transition.
972 */
973 void (*disable)(struct drm_i915_private *dev_priv,
974 struct i915_power_well *power_well);
975 /* Returns the hw enabled state. */
976 bool (*is_enabled)(struct drm_i915_private *dev_priv,
977 struct i915_power_well *power_well);
978};
979
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800980/* Power well structure for haswell */
981struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200982 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200983 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800984 /* power well enable/disable usage count */
985 int count;
Imre Deakbfafe932014-06-05 20:31:47 +0300986 /* cached hw enabled state */
987 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +0200988 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +0200989 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +0200990 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800991};
992
Imre Deak83c00f552013-10-25 17:36:47 +0300993struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300994 /*
995 * Power wells needed for initialization at driver init and suspend
996 * time are on. They are kept on until after the first modeset.
997 */
998 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +0300999 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001000 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001001
Imre Deak83c00f552013-10-25 17:36:47 +03001002 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001003 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001004 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001005};
1006
Daniel Vetter231f42a2012-11-02 19:55:05 +01001007struct i915_dri1_state {
1008 unsigned allow_batchbuffer : 1;
1009 u32 __iomem *gfx_hws_cpu_addr;
1010
1011 unsigned int cpp;
1012 int back_offset;
1013 int front_offset;
1014 int current_page;
1015 int page_flipping;
1016
1017 uint32_t counter;
1018};
1019
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001020struct i915_ums_state {
1021 /**
1022 * Flag if the X Server, and thus DRM, is not currently in
1023 * control of the device.
1024 *
1025 * This is set between LeaveVT and EnterVT. It needs to be
1026 * replaced with a semaphore. It also needs to be
1027 * transitioned away from for kernel modesetting.
1028 */
1029 int mm_suspended;
1030};
1031
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001032#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001033struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001034 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001035 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001036 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001037};
1038
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001039struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001040 /** Memory allocator for GTT stolen memory */
1041 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001042 /** List of all objects in gtt_space. Used to restore gtt
1043 * mappings on resume */
1044 struct list_head bound_list;
1045 /**
1046 * List of objects which are not bound to the GTT (thus
1047 * are idle and not used by the GPU) but still have
1048 * (presumably uncached) pages still attached.
1049 */
1050 struct list_head unbound_list;
1051
1052 /** Usable portion of the GTT for GEM */
1053 unsigned long stolen_base; /* limited to low memory (32-bit) */
1054
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001055 /** PPGTT used for aliasing the PPGTT with the GTT */
1056 struct i915_hw_ppgtt *aliasing_ppgtt;
1057
Chris Wilson2cfcd322014-05-20 08:28:43 +01001058 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001059 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001060 bool shrinker_no_lock_stealing;
1061
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001062 /** LRU list of objects with fence regs on them. */
1063 struct list_head fence_list;
1064
1065 /**
1066 * We leave the user IRQ off as much as possible,
1067 * but this means that requests will finish and never
1068 * be retired once the system goes idle. Set a timer to
1069 * fire periodically while the ring is running. When it
1070 * fires, go retire requests.
1071 */
1072 struct delayed_work retire_work;
1073
1074 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001075 * When we detect an idle GPU, we want to turn on
1076 * powersaving features. So once we see that there
1077 * are no more requests outstanding and no more
1078 * arrive within a small period of time, we fire
1079 * off the idle_work.
1080 */
1081 struct delayed_work idle_work;
1082
1083 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001084 * Are we in a non-interruptible section of code like
1085 * modesetting?
1086 */
1087 bool interruptible;
1088
Chris Wilsonf62a0072014-02-21 17:55:39 +00001089 /**
1090 * Is the GPU currently considered idle, or busy executing userspace
1091 * requests? Whilst idle, we attempt to power down the hardware and
1092 * display clocks. In order to reduce the effect on performance, there
1093 * is a slight delay before we do so.
1094 */
1095 bool busy;
1096
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001097 /* the indicator for dispatch video commands on two BSD rings */
1098 int bsd_ring_dispatch_index;
1099
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001100 /** Bit 6 swizzling required for X tiling */
1101 uint32_t bit_6_swizzle_x;
1102 /** Bit 6 swizzling required for Y tiling */
1103 uint32_t bit_6_swizzle_y;
1104
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001105 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001106 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001107 size_t object_memory;
1108 u32 object_count;
1109};
1110
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001111struct drm_i915_error_state_buf {
1112 unsigned bytes;
1113 unsigned size;
1114 int err;
1115 u8 *buf;
1116 loff_t start;
1117 loff_t pos;
1118};
1119
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001120struct i915_error_state_file_priv {
1121 struct drm_device *dev;
1122 struct drm_i915_error_state *error;
1123};
1124
Daniel Vetter99584db2012-11-14 17:14:04 +01001125struct i915_gpu_error {
1126 /* For hangcheck timer */
1127#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1128#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001129 /* Hang gpu twice in this window and your context gets banned */
1130#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1131
Daniel Vetter99584db2012-11-14 17:14:04 +01001132 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001133
1134 /* For reset and error_state handling. */
1135 spinlock_t lock;
1136 /* Protected by the above dev->gpu_error.lock. */
1137 struct drm_i915_error_state *first_error;
1138 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001139
Chris Wilson094f9a52013-09-25 17:34:55 +01001140
1141 unsigned long missed_irq_rings;
1142
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001143 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001144 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001145 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001146 * This is a counter which gets incremented when reset is triggered,
1147 * and again when reset has been handled. So odd values (lowest bit set)
1148 * means that reset is in progress and even values that
1149 * (reset_counter >> 1):th reset was successfully completed.
1150 *
1151 * If reset is not completed succesfully, the I915_WEDGE bit is
1152 * set meaning that hardware is terminally sour and there is no
1153 * recovery. All waiters on the reset_queue will be woken when
1154 * that happens.
1155 *
1156 * This counter is used by the wait_seqno code to notice that reset
1157 * event happened and it needs to restart the entire ioctl (since most
1158 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001159 *
1160 * This is important for lock-free wait paths, where no contended lock
1161 * naturally enforces the correct ordering between the bail-out of the
1162 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001163 */
1164 atomic_t reset_counter;
1165
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001166#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001167#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001168
1169 /**
1170 * Waitqueue to signal when the reset has completed. Used by clients
1171 * that wait for dev_priv->mm.wedged to settle.
1172 */
1173 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001174
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001175 /* Userspace knobs for gpu hang simulation;
1176 * combines both a ring mask, and extra flags
1177 */
1178 u32 stop_rings;
1179#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1180#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001181
1182 /* For missed irq/seqno simulation. */
1183 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001184};
1185
Zhang Ruib8efb172013-02-05 15:41:53 +08001186enum modeset_restore {
1187 MODESET_ON_LID_OPEN,
1188 MODESET_DONE,
1189 MODESET_SUSPENDED,
1190};
1191
Paulo Zanoni6acab152013-09-12 17:06:24 -03001192struct ddi_vbt_port_info {
1193 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001194
1195 uint8_t supports_dvi:1;
1196 uint8_t supports_hdmi:1;
1197 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001198};
1199
Pradeep Bhat83a72802014-03-28 10:14:57 +05301200enum drrs_support_type {
1201 DRRS_NOT_SUPPORTED = 0,
1202 STATIC_DRRS_SUPPORT = 1,
1203 SEAMLESS_DRRS_SUPPORT = 2
1204};
1205
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001206struct intel_vbt_data {
1207 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1208 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1209
1210 /* Feature bits */
1211 unsigned int int_tv_support:1;
1212 unsigned int lvds_dither:1;
1213 unsigned int lvds_vbt:1;
1214 unsigned int int_crt_support:1;
1215 unsigned int lvds_use_ssc:1;
1216 unsigned int display_clock_mode:1;
1217 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301218 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001219 int lvds_ssc_freq;
1220 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1221
Pradeep Bhat83a72802014-03-28 10:14:57 +05301222 enum drrs_support_type drrs_type;
1223
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001224 /* eDP */
1225 int edp_rate;
1226 int edp_lanes;
1227 int edp_preemphasis;
1228 int edp_vswing;
1229 bool edp_initialized;
1230 bool edp_support;
1231 int edp_bpp;
1232 struct edp_power_seq edp_pps;
1233
Jani Nikulaf00076d2013-12-14 20:38:29 -02001234 struct {
1235 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001236 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001237 bool active_low_pwm;
1238 } backlight;
1239
Shobhit Kumard17c5442013-08-27 15:12:25 +03001240 /* MIPI DSI */
1241 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301242 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001243 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301244 struct mipi_config *config;
1245 struct mipi_pps_data *pps;
1246 u8 seq_version;
1247 u32 size;
1248 u8 *data;
1249 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001250 } dsi;
1251
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001252 int crt_ddc_pin;
1253
1254 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001255 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001256
1257 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001258};
1259
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001260enum intel_ddb_partitioning {
1261 INTEL_DDB_PART_1_2,
1262 INTEL_DDB_PART_5_6, /* IVB+ */
1263};
1264
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001265struct intel_wm_level {
1266 bool enable;
1267 uint32_t pri_val;
1268 uint32_t spr_val;
1269 uint32_t cur_val;
1270 uint32_t fbc_val;
1271};
1272
Imre Deak820c1982013-12-17 14:46:36 +02001273struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001274 uint32_t wm_pipe[3];
1275 uint32_t wm_lp[3];
1276 uint32_t wm_lp_spr[3];
1277 uint32_t wm_linetime[3];
1278 bool enable_fbc_wm;
1279 enum intel_ddb_partitioning partitioning;
1280};
1281
Paulo Zanonic67a4702013-08-19 13:18:09 -03001282/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001283 * This struct helps tracking the state needed for runtime PM, which puts the
1284 * device in PCI D3 state. Notice that when this happens, nothing on the
1285 * graphics device works, even register access, so we don't get interrupts nor
1286 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001287 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001288 * Every piece of our code that needs to actually touch the hardware needs to
1289 * either call intel_runtime_pm_get or call intel_display_power_get with the
1290 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001291 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001292 * Our driver uses the autosuspend delay feature, which means we'll only really
1293 * suspend if we stay with zero refcount for a certain amount of time. The
1294 * default value is currently very conservative (see intel_init_runtime_pm), but
1295 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001296 *
1297 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1298 * goes back to false exactly before we reenable the IRQs. We use this variable
1299 * to check if someone is trying to enable/disable IRQs while they're supposed
1300 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001301 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001302 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001303 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001304 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001305struct i915_runtime_pm {
1306 bool suspended;
1307 bool irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001308};
1309
Daniel Vetter926321d2013-10-16 13:30:34 +02001310enum intel_pipe_crc_source {
1311 INTEL_PIPE_CRC_SOURCE_NONE,
1312 INTEL_PIPE_CRC_SOURCE_PLANE1,
1313 INTEL_PIPE_CRC_SOURCE_PLANE2,
1314 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001315 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001316 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1317 INTEL_PIPE_CRC_SOURCE_TV,
1318 INTEL_PIPE_CRC_SOURCE_DP_B,
1319 INTEL_PIPE_CRC_SOURCE_DP_C,
1320 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001321 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001322 INTEL_PIPE_CRC_SOURCE_MAX,
1323};
1324
Shuang He8bf1e9f2013-10-15 18:55:27 +01001325struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001326 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001327 uint32_t crc[5];
1328};
1329
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001330#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001331struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001332 spinlock_t lock;
1333 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001334 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001335 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001336 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001337 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001338};
1339
Daniel Vetterf99d7062014-06-19 16:01:59 +02001340struct i915_frontbuffer_tracking {
1341 struct mutex lock;
1342
1343 /*
1344 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1345 * scheduled flips.
1346 */
1347 unsigned busy_bits;
1348 unsigned flip_bits;
1349};
1350
Jani Nikula77fec552014-03-31 14:27:22 +03001351struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001352 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001353 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001354
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001355 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001356
1357 int relative_constants_mode;
1358
1359 void __iomem *regs;
1360
Chris Wilson907b28c2013-07-19 20:36:52 +01001361 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001362
1363 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1364
Daniel Vetter28c70f12012-12-01 13:53:45 +01001365
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001366 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1367 * controller on different i2c buses. */
1368 struct mutex gmbus_mutex;
1369
1370 /**
1371 * Base address of the gmbus and gpio block.
1372 */
1373 uint32_t gpio_mmio_base;
1374
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301375 /* MMIO base address for MIPI regs */
1376 uint32_t mipi_mmio_base;
1377
Daniel Vetter28c70f12012-12-01 13:53:45 +01001378 wait_queue_head_t gmbus_wait_queue;
1379
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001380 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001381 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001382 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001383 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001384
1385 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001386 struct resource mch_res;
1387
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001388 /* protects the irq masks */
1389 spinlock_t irq_lock;
1390
Sourab Gupta84c33a62014-06-02 16:47:17 +05301391 /* protects the mmio flip data */
1392 spinlock_t mmio_flip_lock;
1393
Imre Deakf8b79e52014-03-04 19:23:07 +02001394 bool display_irqs_enabled;
1395
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001396 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1397 struct pm_qos_request pm_qos;
1398
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001399 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001400 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001401
1402 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001403 union {
1404 u32 irq_mask;
1405 u32 de_irq_mask[I915_MAX_PIPES];
1406 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001407 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001408 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301409 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001410 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001411
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001412 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001413 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001414 struct {
1415 unsigned long hpd_last_jiffies;
1416 int hpd_cnt;
1417 enum {
1418 HPD_ENABLED = 0,
1419 HPD_DISABLED = 1,
1420 HPD_MARK_DISABLED = 2
1421 } hpd_mark;
1422 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001423 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001424 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001425
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001426 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301427 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001428 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001429 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001430
1431 /* overlay */
1432 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001433
Jani Nikula58c68772013-11-08 16:48:54 +02001434 /* backlight registers and fields in struct intel_panel */
1435 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001436
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001437 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001438 bool no_aux_handshake;
1439
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001440 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1441 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1442 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1443
1444 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001445 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001446
Daniel Vetter645416f2013-09-02 16:22:25 +02001447 /**
1448 * wq - Driver workqueue for GEM.
1449 *
1450 * NOTE: Work items scheduled here are not allowed to grab any modeset
1451 * locks, for otherwise the flushing done in the pageflip code will
1452 * result in deadlocks.
1453 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001454 struct workqueue_struct *wq;
1455
1456 /* Display functions */
1457 struct drm_i915_display_funcs display;
1458
1459 /* PCH chipset type */
1460 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001461 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001462
1463 unsigned long quirks;
1464
Zhang Ruib8efb172013-02-05 15:41:53 +08001465 enum modeset_restore modeset_restore;
1466 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001467
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001468 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001469 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001470
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001471 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001472#if defined(CONFIG_MMU_NOTIFIER)
1473 DECLARE_HASHTABLE(mmu_notifiers, 7);
1474#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001475
Daniel Vetter87813422012-05-02 11:49:32 +02001476 /* Kernel Modesetting */
1477
yakui_zhao9b9d1722009-05-31 17:17:17 +08001478 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001479
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001480 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1481 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001482 wait_queue_head_t pending_flip_queue;
1483
Daniel Vetterc4597872013-10-21 21:04:07 +02001484#ifdef CONFIG_DEBUG_FS
1485 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1486#endif
1487
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001488 int num_shared_dpll;
1489 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001490 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001491 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001492
Jesse Barnes652c3932009-08-17 13:31:43 -07001493 /* Reclocking support */
1494 bool render_reclock_avail;
1495 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001496 /* indicates the reduced downclock for LVDS*/
1497 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001498
1499 struct i915_frontbuffer_tracking fb_tracking;
1500
Jesse Barnes652c3932009-08-17 13:31:43 -07001501 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001502
Zhenyu Wangc48044112009-12-17 14:48:43 +08001503 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001504
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001505 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001506
Ben Widawsky59124502013-07-04 11:02:05 -07001507 /* Cannot be determined by PCIID. You must always read a register. */
1508 size_t ellc_size;
1509
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001510 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001511 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001512
Daniel Vetter20e4d402012-08-08 23:35:39 +02001513 /* ilk-only ips/rps state. Everything in here is protected by the global
1514 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001515 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001516
Imre Deak83c00f552013-10-25 17:36:47 +03001517 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001518
Rodrigo Vivia031d702013-10-03 16:15:06 -03001519 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001520
Daniel Vetter99584db2012-11-14 17:14:04 +01001521 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001522
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001523 struct drm_i915_gem_object *vlv_pctx;
1524
Daniel Vetter4520f532013-10-09 09:18:51 +02001525#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001526 /* list of fbdev register on this device */
1527 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001528#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001529
Jesse Barnes073f34d2012-11-02 11:13:59 -07001530 /*
1531 * The console may be contended at resume, but we don't
1532 * want it to block on it.
1533 */
1534 struct work_struct console_resume_work;
1535
Chris Wilsone953fd72011-02-21 22:23:52 +00001536 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001537 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001538
Ben Widawsky254f9652012-06-04 14:42:42 -07001539 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001540 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001541
Damien Lespiau3e683202012-12-11 18:48:29 +00001542 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001543
Daniel Vetter842f1c82014-03-10 10:01:44 +01001544 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001545 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001546 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001547
Ville Syrjälä53615a52013-08-01 16:18:50 +03001548 struct {
1549 /*
1550 * Raw watermark latency values:
1551 * in 0.1us units for WM0,
1552 * in 0.5us units for WM1+.
1553 */
1554 /* primary */
1555 uint16_t pri_latency[5];
1556 /* sprite */
1557 uint16_t spr_latency[5];
1558 /* cursor */
1559 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001560
1561 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001562 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001563 } wm;
1564
Paulo Zanoni8a187452013-12-06 20:32:13 -02001565 struct i915_runtime_pm pm;
1566
Dave Airlie13cf5502014-06-18 11:29:35 +10001567 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1568 u32 long_hpd_port_mask;
1569 u32 short_hpd_port_mask;
1570 struct work_struct dig_port_work;
1571
Daniel Vetter231f42a2012-11-02 19:55:05 +01001572 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1573 * here! */
1574 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001575 /* Old ums support infrastructure, same warning applies. */
1576 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001577
1578 /*
1579 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1580 * will be rejected. Instead look for a better place.
1581 */
Jani Nikula77fec552014-03-31 14:27:22 +03001582};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
Chris Wilson2c1792a2013-08-01 18:39:55 +01001584static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1585{
1586 return dev->dev_private;
1587}
1588
Chris Wilsonb4519512012-05-11 14:29:30 +01001589/* Iterate over initialised rings */
1590#define for_each_ring(ring__, dev_priv__, i__) \
1591 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1592 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1593
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001594enum hdmi_force_audio {
1595 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1596 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1597 HDMI_AUDIO_AUTO, /* trust EDID */
1598 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1599};
1600
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001601#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001602
Chris Wilson37e680a2012-06-07 15:38:42 +01001603struct drm_i915_gem_object_ops {
1604 /* Interface between the GEM object and its backing storage.
1605 * get_pages() is called once prior to the use of the associated set
1606 * of pages before to binding them into the GTT, and put_pages() is
1607 * called after we no longer need them. As we expect there to be
1608 * associated cost with migrating pages between the backing storage
1609 * and making them available for the GPU (e.g. clflush), we may hold
1610 * onto the pages after they are no longer referenced by the GPU
1611 * in case they may be used again shortly (for example migrating the
1612 * pages to a different memory domain within the GTT). put_pages()
1613 * will therefore most likely be called when the object itself is
1614 * being released or under memory pressure (where we attempt to
1615 * reap pages for the shrinker).
1616 */
1617 int (*get_pages)(struct drm_i915_gem_object *);
1618 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001619 int (*dmabuf_export)(struct drm_i915_gem_object *);
1620 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001621};
1622
Daniel Vettera071fa02014-06-18 23:28:09 +02001623/*
1624 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1625 * considered to be the frontbuffer for the given plane interface-vise. This
1626 * doesn't mean that the hw necessarily already scans it out, but that any
1627 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1628 *
1629 * We have one bit per pipe and per scanout plane type.
1630 */
1631#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1632#define INTEL_FRONTBUFFER_BITS \
1633 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1634#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1635 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1636#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1637 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1638#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1639 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1640#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1641 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001642#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1643 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001644
Eric Anholt673a3942008-07-30 12:06:12 -07001645struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001646 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001647
Chris Wilson37e680a2012-06-07 15:38:42 +01001648 const struct drm_i915_gem_object_ops *ops;
1649
Ben Widawsky2f633152013-07-17 12:19:03 -07001650 /** List of VMAs backed by this object */
1651 struct list_head vma_list;
1652
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001653 /** Stolen memory for this object, instead of being backed by shmem. */
1654 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001655 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001656
Chris Wilson69dc4982010-10-19 10:36:51 +01001657 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001658 /** Used in execbuf to temporarily hold a ref */
1659 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001660
1661 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001662 * This is set if the object is on the active lists (has pending
1663 * rendering and so a non-zero seqno), and is not set if it i s on
1664 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001665 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001666 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001667
1668 /**
1669 * This is set if the object has been written to since last bound
1670 * to the GTT
1671 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001672 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001673
1674 /**
1675 * Fence register bits (if any) for this object. Will be set
1676 * as needed when mapped into the GTT.
1677 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001678 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001679 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001680
1681 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001682 * Advice: are the backing pages purgeable?
1683 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001684 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001685
1686 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001687 * Current tiling mode for the object.
1688 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001689 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001690 /**
1691 * Whether the tiling parameters for the currently associated fence
1692 * register have changed. Note that for the purposes of tracking
1693 * tiling changes we also treat the unfenced register, the register
1694 * slot that the object occupies whilst it executes a fenced
1695 * command (such as BLT on gen2/3), as a "fence".
1696 */
1697 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001698
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001699 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001700 * Is the object at the current location in the gtt mappable and
1701 * fenceable? Used to avoid costly recalculations.
1702 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001703 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001704
1705 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001706 * Whether the current gtt mapping needs to be mappable (and isn't just
1707 * mappable by accident). Track pin and fault separate for a more
1708 * accurate mappable working set.
1709 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001710 unsigned int fault_mappable:1;
1711 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001712 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001713
Chris Wilsoncaea7472010-11-12 13:53:37 +00001714 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301715 * Is the object to be mapped as read-only to the GPU
1716 * Only honoured if hardware has relevant pte bit
1717 */
1718 unsigned long gt_ro:1;
1719
1720 /*
Chris Wilsoncaea7472010-11-12 13:53:37 +00001721 * Is the GPU currently using a fence to access this buffer,
1722 */
1723 unsigned int pending_fenced_gpu_access:1;
1724 unsigned int fenced_gpu_access:1;
1725
Chris Wilson651d7942013-08-08 14:41:10 +01001726 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001727
Daniel Vetter7bddb012012-02-09 17:15:47 +01001728 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001729 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001730 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001731
Daniel Vettera071fa02014-06-18 23:28:09 +02001732 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1733
Chris Wilson9da3da62012-06-01 15:20:22 +01001734 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001735 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001736
Daniel Vetter1286ff72012-05-10 15:25:09 +02001737 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001738 void *dma_buf_vmapping;
1739 int vmapping_count;
1740
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001741 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001742
Chris Wilson1c293ea2012-04-17 15:31:27 +01001743 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001744 uint32_t last_read_seqno;
1745 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001746 /** Breadcrumb of last fenced GPU access to the buffer. */
1747 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001748
Daniel Vetter778c3542010-05-13 11:49:44 +02001749 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001750 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001751
Daniel Vetter80075d42013-10-09 21:23:52 +02001752 /** References from framebuffers, locks out tiling changes. */
1753 unsigned long framebuffer_references;
1754
Eric Anholt280b7132009-03-12 16:56:27 -07001755 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001756 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001757
Jesse Barnes79e53942008-11-07 14:24:08 -08001758 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001759 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001760 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001761
1762 /** for phy allocated objects */
Chris Wilson00731152014-05-21 12:42:56 +01001763 drm_dma_handle_t *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001764
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001765 union {
1766 struct i915_gem_userptr {
1767 uintptr_t ptr;
1768 unsigned read_only :1;
1769 unsigned workers :4;
1770#define I915_GEM_USERPTR_MAX_WORKERS 15
1771
1772 struct mm_struct *mm;
1773 struct i915_mmu_object *mn;
1774 struct work_struct *work;
1775 } userptr;
1776 };
1777};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001778#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001779
Daniel Vettera071fa02014-06-18 23:28:09 +02001780void i915_gem_track_fb(struct drm_i915_gem_object *old,
1781 struct drm_i915_gem_object *new,
1782 unsigned frontbuffer_bits);
1783
Eric Anholt673a3942008-07-30 12:06:12 -07001784/**
1785 * Request queue structure.
1786 *
1787 * The request queue allows us to note sequence numbers that have been emitted
1788 * and may be associated with active buffers to be retired.
1789 *
1790 * By keeping this list, we can avoid having to do questionable
1791 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1792 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1793 */
1794struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001795 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001796 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001797
Eric Anholt673a3942008-07-30 12:06:12 -07001798 /** GEM sequence number associated with this request. */
1799 uint32_t seqno;
1800
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001801 /** Position in the ringbuffer of the start of the request */
1802 u32 head;
1803
1804 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001805 u32 tail;
1806
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001807 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001808 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001809
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001810 /** Batch buffer related to this request if any */
1811 struct drm_i915_gem_object *batch_obj;
1812
Eric Anholt673a3942008-07-30 12:06:12 -07001813 /** Time at which this request was emitted, in jiffies. */
1814 unsigned long emitted_jiffies;
1815
Eric Anholtb9624422009-06-03 07:27:35 +00001816 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001817 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001818
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001819 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001820 /** file_priv list entry for this request */
1821 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001822};
1823
1824struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001825 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001826 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001827
Eric Anholt673a3942008-07-30 12:06:12 -07001828 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001829 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001830 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001831 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001832 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001833 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001834
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001835 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001836 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001837};
1838
Brad Volkin351e3db2014-02-18 10:15:46 -08001839/*
1840 * A command that requires special handling by the command parser.
1841 */
1842struct drm_i915_cmd_descriptor {
1843 /*
1844 * Flags describing how the command parser processes the command.
1845 *
1846 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1847 * a length mask if not set
1848 * CMD_DESC_SKIP: The command is allowed but does not follow the
1849 * standard length encoding for the opcode range in
1850 * which it falls
1851 * CMD_DESC_REJECT: The command is never allowed
1852 * CMD_DESC_REGISTER: The command should be checked against the
1853 * register whitelist for the appropriate ring
1854 * CMD_DESC_MASTER: The command is allowed if the submitting process
1855 * is the DRM master
1856 */
1857 u32 flags;
1858#define CMD_DESC_FIXED (1<<0)
1859#define CMD_DESC_SKIP (1<<1)
1860#define CMD_DESC_REJECT (1<<2)
1861#define CMD_DESC_REGISTER (1<<3)
1862#define CMD_DESC_BITMASK (1<<4)
1863#define CMD_DESC_MASTER (1<<5)
1864
1865 /*
1866 * The command's unique identification bits and the bitmask to get them.
1867 * This isn't strictly the opcode field as defined in the spec and may
1868 * also include type, subtype, and/or subop fields.
1869 */
1870 struct {
1871 u32 value;
1872 u32 mask;
1873 } cmd;
1874
1875 /*
1876 * The command's length. The command is either fixed length (i.e. does
1877 * not include a length field) or has a length field mask. The flag
1878 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1879 * a length mask. All command entries in a command table must include
1880 * length information.
1881 */
1882 union {
1883 u32 fixed;
1884 u32 mask;
1885 } length;
1886
1887 /*
1888 * Describes where to find a register address in the command to check
1889 * against the ring's register whitelist. Only valid if flags has the
1890 * CMD_DESC_REGISTER bit set.
1891 */
1892 struct {
1893 u32 offset;
1894 u32 mask;
1895 } reg;
1896
1897#define MAX_CMD_DESC_BITMASKS 3
1898 /*
1899 * Describes command checks where a particular dword is masked and
1900 * compared against an expected value. If the command does not match
1901 * the expected value, the parser rejects it. Only valid if flags has
1902 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1903 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001904 *
1905 * If the check specifies a non-zero condition_mask then the parser
1906 * only performs the check when the bits specified by condition_mask
1907 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001908 */
1909 struct {
1910 u32 offset;
1911 u32 mask;
1912 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001913 u32 condition_offset;
1914 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001915 } bits[MAX_CMD_DESC_BITMASKS];
1916};
1917
1918/*
1919 * A table of commands requiring special handling by the command parser.
1920 *
1921 * Each ring has an array of tables. Each table consists of an array of command
1922 * descriptors, which must be sorted with command opcodes in ascending order.
1923 */
1924struct drm_i915_cmd_table {
1925 const struct drm_i915_cmd_descriptor *table;
1926 int count;
1927};
1928
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001929#define INTEL_INFO(dev) (&to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001930
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001931#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1932#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001933#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001934#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001935#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001936#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1937#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001938#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1939#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1940#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001941#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001942#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001943#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1944#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001945#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1946#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001947#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001948#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001949#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1950 (dev)->pdev->device == 0x0152 || \
1951 (dev)->pdev->device == 0x015a)
1952#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1953 (dev)->pdev->device == 0x0106 || \
1954 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001955#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03001956#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001957#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03001958#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001959#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001960#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001961 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001962#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1963 (((dev)->pdev->device & 0xf) == 0x2 || \
1964 ((dev)->pdev->device & 0xf) == 0x6 || \
1965 ((dev)->pdev->device & 0xf) == 0xe))
1966#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001967 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001968#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001969#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001970 ((dev)->pdev->device & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03001971/* ULX machines are also considered ULT. */
1972#define IS_HSW_ULX(dev) ((dev)->pdev->device == 0x0A0E || \
1973 (dev)->pdev->device == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07001974#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001975
Jesse Barnes85436692011-04-06 12:11:14 -07001976/*
1977 * The genX designation typically refers to the render engine, so render
1978 * capability related checks should use IS_GEN, while display and other checks
1979 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1980 * chips, etc.).
1981 */
Zou Nan haicae58522010-11-09 17:17:32 +08001982#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1983#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1984#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1985#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1986#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001987#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001988#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001989
Ben Widawsky73ae4782013-10-15 10:02:57 -07001990#define RENDER_RING (1<<RCS)
1991#define BSD_RING (1<<VCS)
1992#define BLT_RING (1<<BCS)
1993#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001994#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001995#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08001996#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03001997#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1998#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1999#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2000#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2001 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002002#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2003
Ben Widawsky254f9652012-06-04 14:42:42 -07002004#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes7365fb72014-05-29 14:33:21 -07002005#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2006#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08002007#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002008#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002009
Chris Wilson05394f32010-11-08 19:18:58 +00002010#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002011#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2012
Daniel Vetterb45305f2012-12-17 16:21:27 +01002013/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2014#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002015/*
2016 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2017 * even when in MSI mode. This results in spurious interrupt warnings if the
2018 * legacy irq no. is shared with another device. The kernel then disables that
2019 * interrupt source and so prevents the other device from working properly.
2020 */
2021#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2022#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002023
Zou Nan haicae58522010-11-09 17:17:32 +08002024/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2025 * rows, which changed the alignment requirements and fence programming.
2026 */
2027#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2028 IS_I915GM(dev)))
2029#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2030#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2031#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002032#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2033#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002034
2035#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2036#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002037#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002038
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002039#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002040
Damien Lespiaudd93be52013-04-22 18:40:39 +01002041#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002042#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002043#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002044#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002045 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002046
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002047#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2048#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2049#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2050#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2051#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2052#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2053
Chris Wilson2c1792a2013-08-01 18:39:55 +01002054#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002055#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002056#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2057#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002058#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002059#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002060
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002061/* DPF == dynamic parity feature */
2062#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2063#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002064
Ben Widawskyc8735b02012-09-07 19:43:39 -07002065#define GT_FREQUENCY_MULTIPLIER 50
2066
Chris Wilson05394f32010-11-08 19:18:58 +00002067#include "i915_trace.h"
2068
Rob Clarkbaa70942013-08-02 13:27:49 -04002069extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002070extern int i915_max_ioctl;
2071
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002072extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2073extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002074extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2075extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2076
Jani Nikulad330a952014-01-21 11:24:25 +02002077/* i915_params.c */
2078struct i915_params {
2079 int modeset;
2080 int panel_ignore_lid;
2081 unsigned int powersave;
2082 int semaphores;
2083 unsigned int lvds_downclock;
2084 int lvds_channel_mode;
2085 int panel_use_ssc;
2086 int vbt_sdvo_panel_type;
2087 int enable_rc6;
2088 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002089 int enable_ppgtt;
2090 int enable_psr;
2091 unsigned int preliminary_hw_support;
2092 int disable_power_well;
2093 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002094 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002095 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002096 /* leave bools at the end to not create holes */
2097 bool enable_hangcheck;
2098 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002099 bool prefault_disable;
2100 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002101 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002102 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302103 int use_mmio_flip;
Jani Nikulad330a952014-01-21 11:24:25 +02002104};
2105extern struct i915_params i915 __read_mostly;
2106
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002108void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002109extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002110extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002111extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002112extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002113extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002114extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002115 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002116extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002117 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002118extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002119#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002120extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2121 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002122#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002123extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002124 struct drm_clip_rect *box,
2125 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002126extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002127extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002128extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2129extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2130extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2131extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002132int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002133
Jesse Barnes073f34d2012-11-02 11:13:59 -07002134extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002135
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002137void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002138__printf(3, 4)
2139void i915_handle_error(struct drm_device *dev, bool wedged,
2140 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
Deepak S76c3552f2014-01-30 23:08:16 +05302142void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2143 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002144extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002145extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002146
2147extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002148extern void intel_uncore_early_sanitize(struct drm_device *dev,
2149 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002150extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002151extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002152extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002153extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002154
Keith Packard7c463582008-11-04 02:03:27 -08002155void
Jani Nikula50227e12014-03-31 14:27:21 +03002156i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002157 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002158
2159void
Jani Nikula50227e12014-03-31 14:27:21 +03002160i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002161 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002162
Imre Deakf8b79e52014-03-04 19:23:07 +02002163void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2164void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2165
Eric Anholt673a3942008-07-30 12:06:12 -07002166/* i915_gem.c */
2167int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2168 struct drm_file *file_priv);
2169int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2170 struct drm_file *file_priv);
2171int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2172 struct drm_file *file_priv);
2173int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2174 struct drm_file *file_priv);
2175int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2176 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002177int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2178 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002179int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2180 struct drm_file *file_priv);
2181int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2182 struct drm_file *file_priv);
2183int i915_gem_execbuffer(struct drm_device *dev, void *data,
2184 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002185int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2186 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002187int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2188 struct drm_file *file_priv);
2189int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2190 struct drm_file *file_priv);
2191int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2192 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002193int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2194 struct drm_file *file);
2195int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2196 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002197int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2198 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002199int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2200 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002201int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2202 struct drm_file *file_priv);
2203int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2204 struct drm_file *file_priv);
2205int i915_gem_set_tiling(struct drm_device *dev, void *data,
2206 struct drm_file *file_priv);
2207int i915_gem_get_tiling(struct drm_device *dev, void *data,
2208 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002209int i915_gem_init_userptr(struct drm_device *dev);
2210int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2211 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002212int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2213 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002214int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2215 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002216void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002217void *i915_gem_object_alloc(struct drm_device *dev);
2218void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002219void i915_gem_object_init(struct drm_i915_gem_object *obj,
2220 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002221struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2222 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002223void i915_init_vm(struct drm_i915_private *dev_priv,
2224 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002225void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002226void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002227
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002228#define PIN_MAPPABLE 0x1
2229#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002230#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002231#define PIN_OFFSET_BIAS 0x8
2232#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002233int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002234 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002235 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002236 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002237int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002238int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002239void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002240void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002241void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002242
Brad Volkin4c914c02014-02-18 10:15:45 -08002243int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2244 int *needs_clflush);
2245
Chris Wilson37e680a2012-06-07 15:38:42 +01002246int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002247static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2248{
Imre Deak67d5a502013-02-18 19:28:02 +02002249 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002250
Imre Deak67d5a502013-02-18 19:28:02 +02002251 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002252 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002253
2254 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002255}
Chris Wilsona5570172012-09-04 21:02:54 +01002256static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2257{
2258 BUG_ON(obj->pages == NULL);
2259 obj->pages_pin_count++;
2260}
2261static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2262{
2263 BUG_ON(obj->pages_pin_count == 0);
2264 obj->pages_pin_count--;
2265}
2266
Chris Wilson54cf91d2010-11-25 18:00:26 +00002267int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002268int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002269 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002270void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002271 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002272int i915_gem_dumb_create(struct drm_file *file_priv,
2273 struct drm_device *dev,
2274 struct drm_mode_create_dumb *args);
2275int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2276 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002277/**
2278 * Returns true if seq1 is later than seq2.
2279 */
2280static inline bool
2281i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2282{
2283 return (int32_t)(seq1 - seq2) >= 0;
2284}
2285
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002286int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2287int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002288int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002289int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002290
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002291bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2292void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002293
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002294struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002295i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002296
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002297bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002298void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002299int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002300 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302301int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2302
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002303static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2304{
2305 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002306 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002307}
2308
2309static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2310{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002311 return atomic_read(&error->reset_counter) & I915_WEDGED;
2312}
2313
2314static inline u32 i915_reset_count(struct i915_gpu_error *error)
2315{
2316 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002317}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002318
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002319static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2320{
2321 return dev_priv->gpu_error.stop_rings == 0 ||
2322 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2323}
2324
2325static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2326{
2327 return dev_priv->gpu_error.stop_rings == 0 ||
2328 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2329}
2330
Chris Wilson069efc12010-09-30 16:53:18 +01002331void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002332bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002333int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002334int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002335int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002336int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002337void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002338void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002339int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002340int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002341int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002342 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002343 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002344 u32 *seqno);
2345#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002346 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002347int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002348 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002349int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002350int __must_check
2351i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2352 bool write);
2353int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002354i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2355int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002356i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2357 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002358 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002359void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002360int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002361 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002362int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002363void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002364
Chris Wilson467cffb2011-03-07 10:42:03 +00002365uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002366i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2367uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002368i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2369 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002370
Chris Wilsone4ffd172011-04-04 09:44:39 +01002371int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2372 enum i915_cache_level cache_level);
2373
Daniel Vetter1286ff72012-05-10 15:25:09 +02002374struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2375 struct dma_buf *dma_buf);
2376
2377struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2378 struct drm_gem_object *gem_obj, int flags);
2379
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002380void i915_gem_restore_fences(struct drm_device *dev);
2381
Ben Widawskya70a3142013-07-31 16:59:56 -07002382unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2383 struct i915_address_space *vm);
2384bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2385bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2386 struct i915_address_space *vm);
2387unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2388 struct i915_address_space *vm);
2389struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2390 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002391struct i915_vma *
2392i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2393 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002394
2395struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002396static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2397 struct i915_vma *vma;
2398 list_for_each_entry(vma, &obj->vma_list, vma_link)
2399 if (vma->pin_count > 0)
2400 return true;
2401 return false;
2402}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002403
Ben Widawskya70a3142013-07-31 16:59:56 -07002404/* Some GGTT VM helpers */
2405#define obj_to_ggtt(obj) \
2406 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2407static inline bool i915_is_ggtt(struct i915_address_space *vm)
2408{
2409 struct i915_address_space *ggtt =
2410 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2411 return vm == ggtt;
2412}
2413
2414static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2415{
2416 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2417}
2418
2419static inline unsigned long
2420i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2421{
2422 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2423}
2424
2425static inline unsigned long
2426i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2427{
2428 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2429}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002430
2431static inline int __must_check
2432i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2433 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002434 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002435{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002436 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002437}
Ben Widawskya70a3142013-07-31 16:59:56 -07002438
Daniel Vetterb2871102014-02-14 14:01:19 +01002439static inline int
2440i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2441{
2442 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2443}
2444
2445void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2446
Ben Widawsky254f9652012-06-04 14:42:42 -07002447/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002448#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002449int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002450void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002451void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002452int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002453int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002454void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002455int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002456 struct intel_context *to);
2457struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002458i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002459void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo273497e2014-05-22 14:13:37 +01002460static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002461{
Chris Wilson691e6412014-04-09 09:07:36 +01002462 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002463}
2464
Oscar Mateo273497e2014-05-22 14:13:37 +01002465static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002466{
Chris Wilson691e6412014-04-09 09:07:36 +01002467 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002468}
2469
Oscar Mateo273497e2014-05-22 14:13:37 +01002470static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002471{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002472 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002473}
2474
Ben Widawsky84624812012-06-04 14:42:54 -07002475int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2476 struct drm_file *file);
2477int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2478 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002479
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002480/* i915_gem_render_state.c */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002481int i915_gem_render_state_init(struct intel_engine_cs *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002482/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002483int __must_check i915_gem_evict_something(struct drm_device *dev,
2484 struct i915_address_space *vm,
2485 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002486 unsigned alignment,
2487 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002488 unsigned long start,
2489 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002490 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002491int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002492int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002493
Ben Widawsky0260c422014-03-22 22:47:21 -07002494/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002495static inline void i915_gem_chipset_flush(struct drm_device *dev)
2496{
Chris Wilson05394f32010-11-08 19:18:58 +00002497 if (INTEL_INFO(dev)->gen < 6)
2498 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002499}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002500
Chris Wilson9797fbf2012-04-24 15:47:39 +01002501/* i915_gem_stolen.c */
2502int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002503int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002504void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002505void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002506struct drm_i915_gem_object *
2507i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002508struct drm_i915_gem_object *
2509i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2510 u32 stolen_offset,
2511 u32 gtt_offset,
2512 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002513
Eric Anholt673a3942008-07-30 12:06:12 -07002514/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002515static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002516{
Jani Nikula50227e12014-03-31 14:27:21 +03002517 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002518
2519 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2520 obj->tiling_mode != I915_TILING_NONE;
2521}
2522
Eric Anholt673a3942008-07-30 12:06:12 -07002523void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002524void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2525void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002526
2527/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002528#if WATCH_LISTS
2529int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002530#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002531#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002532#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533
Ben Gamari20172632009-02-17 20:08:50 -05002534/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002535int i915_debugfs_init(struct drm_minor *minor);
2536void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002537#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002538void intel_display_crc_init(struct drm_device *dev);
2539#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002540static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002541#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002542
2543/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002544__printf(2, 3)
2545void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002546int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2547 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002548int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2549 size_t count, loff_t pos);
2550static inline void i915_error_state_buf_release(
2551 struct drm_i915_error_state_buf *eb)
2552{
2553 kfree(eb->buf);
2554}
Mika Kuoppala58174462014-02-25 17:11:26 +02002555void i915_capture_error_state(struct drm_device *dev, bool wedge,
2556 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002557void i915_error_state_get(struct drm_device *dev,
2558 struct i915_error_state_file_priv *error_priv);
2559void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2560void i915_destroy_error_state(struct drm_device *dev);
2561
2562void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2563const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002564
Brad Volkin351e3db2014-02-18 10:15:46 -08002565/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002566int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002567int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2568void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2569bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2570int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002571 struct drm_i915_gem_object *batch_obj,
2572 u32 batch_start_offset,
2573 bool is_master);
2574
Jesse Barnes317c35d2008-08-25 15:11:06 -07002575/* i915_suspend.c */
2576extern int i915_save_state(struct drm_device *dev);
2577extern int i915_restore_state(struct drm_device *dev);
2578
Daniel Vetterd8157a32013-01-25 17:53:20 +01002579/* i915_ums.c */
2580void i915_save_display_reg(struct drm_device *dev);
2581void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002582
Ben Widawsky0136db582012-04-10 21:17:01 -07002583/* i915_sysfs.c */
2584void i915_setup_sysfs(struct drm_device *dev_priv);
2585void i915_teardown_sysfs(struct drm_device *dev_priv);
2586
Chris Wilsonf899fc62010-07-20 15:44:45 -07002587/* intel_i2c.c */
2588extern int intel_setup_gmbus(struct drm_device *dev);
2589extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002590static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002591{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002592 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002593}
2594
2595extern struct i2c_adapter *intel_gmbus_get_adapter(
2596 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002597extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2598extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002599static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002600{
2601 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2602}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002603extern void intel_i2c_reset(struct drm_device *dev);
2604
Chris Wilson3b617962010-08-24 09:02:58 +01002605/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002606struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002607#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002608extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002609extern void intel_opregion_init(struct drm_device *dev);
2610extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002611extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002612extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2613 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002614extern int intel_opregion_notify_adapter(struct drm_device *dev,
2615 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002616#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002617static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002618static inline void intel_opregion_init(struct drm_device *dev) { return; }
2619static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002620static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002621static inline int
2622intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2623{
2624 return 0;
2625}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002626static inline int
2627intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2628{
2629 return 0;
2630}
Len Brown65e082c2008-10-24 17:18:10 -04002631#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002632
Jesse Barnes723bfd72010-10-07 16:01:13 -07002633/* intel_acpi.c */
2634#ifdef CONFIG_ACPI
2635extern void intel_register_dsm_handler(void);
2636extern void intel_unregister_dsm_handler(void);
2637#else
2638static inline void intel_register_dsm_handler(void) { return; }
2639static inline void intel_unregister_dsm_handler(void) { return; }
2640#endif /* CONFIG_ACPI */
2641
Jesse Barnes79e53942008-11-07 14:24:08 -08002642/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002643extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002644extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002645extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002646extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002647extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002648extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002649extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002650extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2651 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002652extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002653extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002654extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002655extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002656extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002657extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002658extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002659extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2660extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2661extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Imre Deak5209b1f2014-07-01 12:36:17 +03002662extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2663 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002664extern void intel_detect_pch(struct drm_device *dev);
2665extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002666extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002667
Ben Widawsky2911a352012-04-05 14:47:36 -07002668extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002669int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2670 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002671int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2672 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002673
Sourab Gupta84c33a62014-06-02 16:47:17 +05302674void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2675
Chris Wilson6ef3d422010-08-04 20:26:07 +01002676/* overlay */
2677extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002678extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2679 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002680
2681extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002682extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002683 struct drm_device *dev,
2684 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002685
Ben Widawskyb7287d82011-04-25 11:22:22 -07002686/* On SNB platform, before reading ring registers forcewake bit
2687 * must be set to prevent GT core from power down and stale values being
2688 * returned.
2689 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302690void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2691void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002692void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002693
Ben Widawsky42c05262012-09-26 10:34:00 -07002694int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2695int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002696
2697/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002698u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2699void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2700u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002701u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2702void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2703u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2704void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2705u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2706void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002707u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2708void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002709u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2710void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002711u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2712void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002713u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2714 enum intel_sbi_destination destination);
2715void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2716 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302717u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2718void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002719
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002720int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2721int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002722
Deepak Sc8d9a592013-11-23 14:55:42 +05302723#define FORCEWAKE_RENDER (1 << 0)
2724#define FORCEWAKE_MEDIA (1 << 1)
2725#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2726
2727
Ben Widawsky0b274482013-10-04 21:22:51 -07002728#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2729#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002730
Ben Widawsky0b274482013-10-04 21:22:51 -07002731#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2732#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2733#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2734#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002735
Ben Widawsky0b274482013-10-04 21:22:51 -07002736#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2737#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2738#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2739#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002740
Chris Wilson698b3132014-03-21 13:16:43 +00002741/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2742 * will be implemented using 2 32-bit writes in an arbitrary order with
2743 * an arbitrary delay between them. This can cause the hardware to
2744 * act upon the intermediate value, possibly leading to corruption and
2745 * machine death. You have been warned.
2746 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002747#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2748#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002749
Chris Wilson50877442014-03-21 12:41:53 +00002750#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2751 u32 upper = I915_READ(upper_reg); \
2752 u32 lower = I915_READ(lower_reg); \
2753 u32 tmp = I915_READ(upper_reg); \
2754 if (upper != tmp) { \
2755 upper = tmp; \
2756 lower = I915_READ(lower_reg); \
2757 WARN_ON(I915_READ(upper_reg) != upper); \
2758 } \
2759 (u64)upper << 32 | lower; })
2760
Zou Nan haicae58522010-11-09 17:17:32 +08002761#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2762#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2763
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002764/* "Broadcast RGB" property */
2765#define INTEL_BROADCAST_RGB_AUTO 0
2766#define INTEL_BROADCAST_RGB_FULL 1
2767#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002768
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002769static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2770{
2771 if (HAS_PCH_SPLIT(dev))
2772 return CPU_VGACNTRL;
2773 else if (IS_VALLEYVIEW(dev))
2774 return VLV_VGACNTRL;
2775 else
2776 return VGACNTRL;
2777}
2778
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002779static inline void __user *to_user_ptr(u64 address)
2780{
2781 return (void __user *)(uintptr_t)address;
2782}
2783
Imre Deakdf977292013-05-21 20:03:17 +03002784static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2785{
2786 unsigned long j = msecs_to_jiffies(m);
2787
2788 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2789}
2790
2791static inline unsigned long
2792timespec_to_jiffies_timeout(const struct timespec *value)
2793{
2794 unsigned long j = timespec_to_jiffies(value);
2795
2796 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2797}
2798
Paulo Zanonidce56b32013-12-19 14:29:40 -02002799/*
2800 * If you need to wait X milliseconds between events A and B, but event B
2801 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2802 * when event A happened, then just before event B you call this function and
2803 * pass the timestamp as the first argument, and X as the second argument.
2804 */
2805static inline void
2806wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2807{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002808 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002809
2810 /*
2811 * Don't re-read the value of "jiffies" every time since it may change
2812 * behind our back and break the math.
2813 */
2814 tmp_jiffies = jiffies;
2815 target_jiffies = timestamp_jiffies +
2816 msecs_to_jiffies_timeout(to_wait_ms);
2817
2818 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002819 remaining_jiffies = target_jiffies - tmp_jiffies;
2820 while (remaining_jiffies)
2821 remaining_jiffies =
2822 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002823 }
2824}
2825
Linus Torvalds1da177e2005-04-16 15:20:36 -07002826#endif