blob: d6e12de82aaa9861c517d265ee6be4b35f09e08b [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300364
Chris Wilsonadd284a2014-12-16 08:44:32 +0000365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
Paulo Zanonif3987632012-08-17 18:35:43 -0300367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100370 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300371 }
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200379 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388 u32 flags, u32 scratch_addr)
389{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100390 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300391 int ret;
392
John Harrison5fb9de12015-05-29 17:44:07 +0100393 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
408static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100409gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800414 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100433 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700439 }
440
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100441 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700442}
443
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100445 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100448 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800449}
450
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455
Chris Wilson50877442014-03-21 12:41:53 +0000456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 mmio = 0;
483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
525 u32 reg = RING_INSTPM(ring->mmio_base);
526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100540static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100541{
542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
543
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 }
555 }
556
557 I915_WRITE_CTL(ring, 0);
558 I915_WRITE_HEAD(ring, 0);
559 ring->write_tail(ring, 0);
560
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
565
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
568
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100569static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300572 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200575 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Mika Kuoppala59bad942015-01-16 11:34:40 +0200577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200578
Chris Wilson9991ae72014-04-02 16:36:07 +0100579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Chris Wilson9991ae72014-04-02 16:36:07 +0100589 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 ret = -EIO;
598 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700600 }
601
Chris Wilson9991ae72014-04-02 16:36:07 +0100602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
Jiri Kosinaece4a172014-08-07 16:29:53 +0200607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200623 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000625 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000631 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200637 ret = -EIO;
638 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639 }
640
Dave Gordonebd0fd42014-11-27 11:22:49 +0000641 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000644 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson50f018d2013-06-10 11:20:19 +0100646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200648out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650
651 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 int ret;
675
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100676 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100684
Daniel Vettera9cc7262014-02-14 14:01:13 +0100685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 if (ret)
691 goto err_unref;
692
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702 return 0;
703
704err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 return ret;
710}
711
John Harrisone2be4fa2015-05-29 17:43:54 +0100712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713{
Mika Kuoppala72253422014-10-07 17:21:26 +0300714 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100715 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Francisco Jerez02235802015-10-07 14:44:01 +0300720 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100722
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100724 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100725 if (ret)
726 return ret;
727
John Harrison5fb9de12015-05-29 17:44:07 +0100728 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
Arun Siluvery22a916a2014-10-22 18:59:52 +0100732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 intel_ring_emit(ring, w->reg[i].addr);
735 intel_ring_emit(ring, w->reg[i].value);
736 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100737 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100742 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300743 if (ret)
744 return ret;
745
746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747
748 return 0;
749}
750
John Harrison87531812015-05-29 17:43:44 +0100751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752{
753 int ret;
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756 if (ret != 0)
757 return ret;
758
John Harrisonbe013632015-05-29 17:43:45 +0100759 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
Mika Kuoppala72253422014-10-07 17:21:26 +0300766static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768{
769 const u32 idx = dev_priv->workarounds.count;
770
771 if (WARN_ON(idx >= I915_MAX_WA_REGS))
772 return -ENOSPC;
773
774 dev_priv->workarounds.reg[idx].addr = addr;
775 dev_priv->workarounds.reg[idx].value = val;
776 dev_priv->workarounds.reg[idx].mask = mask;
777
778 dev_priv->workarounds.count++;
779
780 return 0;
781}
782
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100783#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000784 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300785 if (r) \
786 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100787 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300788
789#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000790 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
792#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000793 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Damien Lespiau98533252014-12-08 17:33:51 +0000795#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000798#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
799#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000801#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300802
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100803static int gen8_init_workarounds(struct intel_engine_cs *ring)
804{
Arun Siluvery68c61982015-09-25 17:40:38 +0100805 struct drm_device *dev = ring->dev;
806 struct drm_i915_private *dev_priv = dev->dev_private;
807
808 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100809
Arun Siluvery717d84d2015-09-25 17:40:39 +0100810 /* WaDisableAsyncFlipPerfMode:bdw,chv */
811 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
812
Arun Siluveryd0581192015-09-25 17:40:40 +0100813 /* WaDisablePartialInstShootdown:bdw,chv */
814 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
815 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
816
Arun Siluverya340af52015-09-25 17:40:45 +0100817 /* Use Force Non-Coherent whenever executing a 3D context. This is a
818 * workaround for for a possible hang in the unlikely event a TLB
819 * invalidation occurs during a PSD flush.
820 */
821 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100822 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100823 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100824 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100825 HDC_FORCE_NON_COHERENT);
826
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100827 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
828 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
829 * polygons in the same 8x4 pixel/sample area to be processed without
830 * stalling waiting for the earlier ones to write to Hierarchical Z
831 * buffer."
832 *
833 * This optimization is off by default for BDW and CHV; turn it on.
834 */
835 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
836
Arun Siluvery48404632015-09-25 17:40:43 +0100837 /* Wa4x4STCOptimizationDisable:bdw,chv */
838 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
839
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100840 /*
841 * BSpec recommends 8x4 when MSAA is used,
842 * however in practice 16x4 seems fastest.
843 *
844 * Note that PS/WM thread counts depend on the WIZ hashing
845 * disable bit, which we don't touch here, but it's good
846 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
847 */
848 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
849 GEN6_WIZ_HASHING_MASK,
850 GEN6_WIZ_HASHING_16x4);
851
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100852 return 0;
853}
854
Mika Kuoppala72253422014-10-07 17:21:26 +0300855static int bdw_init_workarounds(struct intel_engine_cs *ring)
856{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100857 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300858 struct drm_device *dev = ring->dev;
859 struct drm_i915_private *dev_priv = dev->dev_private;
860
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100861 ret = gen8_init_workarounds(ring);
862 if (ret)
863 return ret;
864
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700865 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100866 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100867
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700868 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300869 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
870 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100871
Mika Kuoppala72253422014-10-07 17:21:26 +0300872 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
873 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100874
Mika Kuoppala72253422014-10-07 17:21:26 +0300875 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000876 /* WaForceContextSaveRestoreNonCoherent:bdw */
877 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000878 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300879 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880
Arun Siluvery86d7f232014-08-26 14:44:50 +0100881 return 0;
882}
883
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300884static int chv_init_workarounds(struct intel_engine_cs *ring)
885{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100886 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300887 struct drm_device *dev = ring->dev;
888 struct drm_i915_private *dev_priv = dev->dev_private;
889
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100890 ret = gen8_init_workarounds(ring);
891 if (ret)
892 return ret;
893
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100895 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300896
Kenneth Graunked60de812015-01-10 18:02:22 -0800897 /* Improve HiZ throughput on CHV. */
898 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
899
Mika Kuoppala72253422014-10-07 17:21:26 +0300900 return 0;
901}
902
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000903static int gen9_init_workarounds(struct intel_engine_cs *ring)
904{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000905 struct drm_device *dev = ring->dev;
906 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300907 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000908
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300909 /* WaEnableLbsSlaRetryTimerDecrement:skl */
910 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
911 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
912
913 /* WaDisableKillLogic:bxt,skl */
914 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
915 ECOCHK_DIS_TLB);
916
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100917 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000918 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
919 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
920
Nick Hoatha119a6e2015-05-07 14:15:30 +0100921 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000922 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
923 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
924
Nick Hoathd2a31db2015-05-07 14:15:31 +0100925 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
926 INTEL_REVID(dev) == SKL_REVID_B0)) ||
927 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
928 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000929 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
930 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000931 }
932
Nick Hoatha13d2152015-05-07 14:15:32 +0100933 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
934 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
935 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000936 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
937 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100938 /*
939 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
940 * but we do that in per ctx batchbuffer as there is an issue
941 * with this register not getting restored on ctx restore
942 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000943 }
944
Nick Hoath27a1b682015-05-07 14:15:33 +0100945 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
946 IS_BROXTON(dev)) {
947 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000948 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
949 GEN9_ENABLE_YV12_BUGFIX);
950 }
951
Nick Hoath50683682015-05-07 14:15:35 +0100952 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100953 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100954 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
955 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000956
Nick Hoath16be17a2015-05-07 14:15:37 +0100957 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000958 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
959 GEN9_CCS_TLB_PREFETCH_ENABLE);
960
Imre Deak5a2ae952015-05-19 15:04:59 +0300961 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
962 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
963 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200964 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
965 PIXEL_MASK_CAMMING_DISABLE);
966
Imre Deak8ea6f892015-05-19 17:05:42 +0300967 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
968 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
969 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
970 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
971 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
972 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
973
Arun Siluvery8c761602015-09-08 10:31:48 +0100974 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
975 if (IS_SKYLAKE(dev) ||
976 (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_B0)) {
977 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
978 GEN8_SAMPLER_POWER_BYPASS_DIS);
979 }
980
Robert Beckett6b6d5622015-09-08 10:31:52 +0100981 /* WaDisableSTUnitPowerOptimization:skl,bxt */
982 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
983
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000984 return 0;
985}
986
Damien Lespiaub7668792015-02-14 18:30:29 +0000987static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000988{
Damien Lespiaub7668792015-02-14 18:30:29 +0000989 struct drm_device *dev = ring->dev;
990 struct drm_i915_private *dev_priv = dev->dev_private;
991 u8 vals[3] = { 0, 0, 0 };
992 unsigned int i;
993
994 for (i = 0; i < 3; i++) {
995 u8 ss;
996
997 /*
998 * Only consider slices where one, and only one, subslice has 7
999 * EUs
1000 */
1001 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
1002 continue;
1003
1004 /*
1005 * subslice_7eu[i] != 0 (because of the check above) and
1006 * ss_max == 4 (maximum number of subslices possible per slice)
1007 *
1008 * -> 0 <= ss <= 3;
1009 */
1010 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1011 vals[i] = 3 - ss;
1012 }
1013
1014 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1015 return 0;
1016
1017 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1018 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1019 GEN9_IZ_HASHING_MASK(2) |
1020 GEN9_IZ_HASHING_MASK(1) |
1021 GEN9_IZ_HASHING_MASK(0),
1022 GEN9_IZ_HASHING(2, vals[2]) |
1023 GEN9_IZ_HASHING(1, vals[1]) |
1024 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001025
Mika Kuoppala72253422014-10-07 17:21:26 +03001026 return 0;
1027}
1028
Damien Lespiau8d205492015-02-09 19:33:15 +00001029static int skl_init_workarounds(struct intel_engine_cs *ring)
1030{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001031 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001032 struct drm_device *dev = ring->dev;
1033 struct drm_i915_private *dev_priv = dev->dev_private;
1034
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001035 ret = gen9_init_workarounds(ring);
1036 if (ret)
1037 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001038
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001039 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1040 /* WaDisableHDCInvalidation:skl */
1041 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1042 BDW_DISABLE_HDC_INVALIDATION);
1043
1044 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1045 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1046 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1047 }
1048
1049 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1050 * involving this register should also be added to WA batch as required.
1051 */
1052 if (INTEL_REVID(dev) <= SKL_REVID_E0)
1053 /* WaDisableLSQCROPERFforOCL:skl */
1054 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1055 GEN8_LQSC_RO_PERF_DIS);
1056
1057 /* WaEnableGapsTsvCreditFix:skl */
1058 if (IS_SKYLAKE(dev) && (INTEL_REVID(dev) >= SKL_REVID_C0)) {
1059 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1060 GEN9_GAPS_TSV_CREDIT_DISABLE));
1061 }
1062
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001063 /* WaDisablePowerCompilerClockGating:skl */
1064 if (INTEL_REVID(dev) == SKL_REVID_B0)
1065 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1066 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1067
Nick Hoathb62adbd2015-05-07 14:15:34 +01001068 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1069 /*
1070 *Use Force Non-Coherent whenever executing a 3D context. This
1071 * is a workaround for a possible hang in the unlikely event
1072 * a TLB invalidation occurs during a PSD flush.
1073 */
1074 /* WaForceEnableNonCoherent:skl */
1075 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1076 HDC_FORCE_NON_COHERENT);
1077 }
1078
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001079 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1080 INTEL_REVID(dev) == SKL_REVID_D0)
1081 /* WaBarrierPerformanceFixDisable:skl */
1082 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1083 HDC_FENCE_DEST_SLM_DISABLE |
1084 HDC_BARRIER_PERFORMANCE_DISABLE);
1085
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001086 /* WaDisableSbeCacheDispatchPortSharing:skl */
1087 if (INTEL_REVID(dev) <= SKL_REVID_F0) {
1088 WA_SET_BIT_MASKED(
1089 GEN7_HALF_SLICE_CHICKEN1,
1090 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1091 }
1092
Damien Lespiaub7668792015-02-14 18:30:29 +00001093 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001094}
1095
Nick Hoathcae04372015-03-17 11:39:38 +02001096static int bxt_init_workarounds(struct intel_engine_cs *ring)
1097{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001098 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001099 struct drm_device *dev = ring->dev;
1100 struct drm_i915_private *dev_priv = dev->dev_private;
1101
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001102 ret = gen9_init_workarounds(ring);
1103 if (ret)
1104 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001105
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001106 /* WaStoreMultiplePTEenable:bxt */
1107 /* This is a requirement according to Hardware specification */
1108 if (INTEL_REVID(dev) == BXT_REVID_A0)
1109 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1110
1111 /* WaSetClckGatingDisableMedia:bxt */
1112 if (INTEL_REVID(dev) == BXT_REVID_A0) {
1113 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1114 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1115 }
1116
Nick Hoathdfb601e2015-04-10 13:12:24 +01001117 /* WaDisableThreadStallDopClockGating:bxt */
1118 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1119 STALL_DOP_GATING_DISABLE);
1120
Nick Hoath983b4b92015-04-10 13:12:25 +01001121 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1122 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1123 WA_SET_BIT_MASKED(
1124 GEN7_HALF_SLICE_CHICKEN1,
1125 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1126 }
1127
Nick Hoathcae04372015-03-17 11:39:38 +02001128 return 0;
1129}
1130
Michel Thierry771b9a52014-11-11 16:47:33 +00001131int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001132{
1133 struct drm_device *dev = ring->dev;
1134 struct drm_i915_private *dev_priv = dev->dev_private;
1135
1136 WARN_ON(ring->id != RCS);
1137
1138 dev_priv->workarounds.count = 0;
1139
1140 if (IS_BROADWELL(dev))
1141 return bdw_init_workarounds(ring);
1142
1143 if (IS_CHERRYVIEW(dev))
1144 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001145
Damien Lespiau8d205492015-02-09 19:33:15 +00001146 if (IS_SKYLAKE(dev))
1147 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001148
1149 if (IS_BROXTON(dev))
1150 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001151
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001152 return 0;
1153}
1154
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001155static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001156{
Chris Wilson78501ea2010-10-27 12:18:21 +01001157 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001158 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001159 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001160 if (ret)
1161 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001162
Akash Goel61a563a2014-03-25 18:01:50 +05301163 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1164 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001165 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001166
1167 /* We need to disable the AsyncFlip performance optimisations in order
1168 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1169 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001170 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001171 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001172 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001173 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001174 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1175
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001176 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301177 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001178 if (INTEL_INFO(dev)->gen == 6)
1179 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001180 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001181
Akash Goel01fa0302014-03-24 23:00:04 +05301182 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001183 if (IS_GEN7(dev))
1184 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301185 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001186 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001187
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001188 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001189 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1190 * "If this bit is set, STCunit will have LRA as replacement
1191 * policy. [...] This bit must be reset. LRA replacement
1192 * policy is not supported."
1193 */
1194 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001195 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001196 }
1197
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001198 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001199 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001200
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001201 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001202 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001203
Mika Kuoppala72253422014-10-07 17:21:26 +03001204 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001205}
1206
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001207static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001208{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001209 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001210 struct drm_i915_private *dev_priv = dev->dev_private;
1211
1212 if (dev_priv->semaphore_obj) {
1213 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1214 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1215 dev_priv->semaphore_obj = NULL;
1216 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001217
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001218 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001219}
1220
John Harrisonf7169682015-05-29 17:44:05 +01001221static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001222 unsigned int num_dwords)
1223{
1224#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001225 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001226 struct drm_device *dev = signaller->dev;
1227 struct drm_i915_private *dev_priv = dev->dev_private;
1228 struct intel_engine_cs *waiter;
1229 int i, ret, num_rings;
1230
1231 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1232 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1233#undef MBOX_UPDATE_DWORDS
1234
John Harrison5fb9de12015-05-29 17:44:07 +01001235 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001236 if (ret)
1237 return ret;
1238
1239 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001240 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001241 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1242 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1243 continue;
1244
John Harrisonf7169682015-05-29 17:44:05 +01001245 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001246 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1247 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1248 PIPE_CONTROL_QW_WRITE |
1249 PIPE_CONTROL_FLUSH_ENABLE);
1250 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1251 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001252 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001253 intel_ring_emit(signaller, 0);
1254 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1255 MI_SEMAPHORE_TARGET(waiter->id));
1256 intel_ring_emit(signaller, 0);
1257 }
1258
1259 return 0;
1260}
1261
John Harrisonf7169682015-05-29 17:44:05 +01001262static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001263 unsigned int num_dwords)
1264{
1265#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001266 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001267 struct drm_device *dev = signaller->dev;
1268 struct drm_i915_private *dev_priv = dev->dev_private;
1269 struct intel_engine_cs *waiter;
1270 int i, ret, num_rings;
1271
1272 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1273 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1274#undef MBOX_UPDATE_DWORDS
1275
John Harrison5fb9de12015-05-29 17:44:07 +01001276 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001277 if (ret)
1278 return ret;
1279
1280 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001281 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001282 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1283 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1284 continue;
1285
John Harrisonf7169682015-05-29 17:44:05 +01001286 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001287 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1288 MI_FLUSH_DW_OP_STOREDW);
1289 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1290 MI_FLUSH_DW_USE_GTT);
1291 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001292 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001293 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1294 MI_SEMAPHORE_TARGET(waiter->id));
1295 intel_ring_emit(signaller, 0);
1296 }
1297
1298 return 0;
1299}
1300
John Harrisonf7169682015-05-29 17:44:05 +01001301static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001302 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001303{
John Harrisonf7169682015-05-29 17:44:05 +01001304 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001305 struct drm_device *dev = signaller->dev;
1306 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001307 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001308 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001309
Ben Widawskya1444b72014-06-30 09:53:35 -07001310#define MBOX_UPDATE_DWORDS 3
1311 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1312 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1313#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001314
John Harrison5fb9de12015-05-29 17:44:07 +01001315 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001316 if (ret)
1317 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001318
Ben Widawsky78325f22014-04-29 14:52:29 -07001319 for_each_ring(useless, dev_priv, i) {
1320 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1321 if (mbox_reg != GEN6_NOSYNC) {
John Harrisonf7169682015-05-29 17:44:05 +01001322 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky78325f22014-04-29 14:52:29 -07001323 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1324 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001325 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001326 }
1327 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001328
Ben Widawskya1444b72014-06-30 09:53:35 -07001329 /* If num_dwords was rounded, make sure the tail pointer is correct */
1330 if (num_rings % 2 == 0)
1331 intel_ring_emit(signaller, MI_NOOP);
1332
Ben Widawsky024a43e2014-04-29 14:52:30 -07001333 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001334}
1335
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001336/**
1337 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001338 *
1339 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001340 *
1341 * Update the mailbox registers in the *other* rings with the current seqno.
1342 * This acts like a signal in the canonical semaphore.
1343 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001344static int
John Harrisonee044a82015-05-29 17:44:00 +01001345gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001346{
John Harrisonee044a82015-05-29 17:44:00 +01001347 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001348 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001349
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001350 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001351 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001352 else
John Harrison5fb9de12015-05-29 17:44:07 +01001353 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001354
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001355 if (ret)
1356 return ret;
1357
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001358 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1359 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001360 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001361 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001362 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001363
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001364 return 0;
1365}
1366
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001367static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1368 u32 seqno)
1369{
1370 struct drm_i915_private *dev_priv = dev->dev_private;
1371 return dev_priv->last_seqno < seqno;
1372}
1373
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001374/**
1375 * intel_ring_sync - sync the waiter to the signaller on seqno
1376 *
1377 * @waiter - ring that is waiting
1378 * @signaller - ring which has, or will signal
1379 * @seqno - seqno which the waiter will block on
1380 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001381
1382static int
John Harrison599d9242015-05-29 17:44:04 +01001383gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001384 struct intel_engine_cs *signaller,
1385 u32 seqno)
1386{
John Harrison599d9242015-05-29 17:44:04 +01001387 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001388 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1389 int ret;
1390
John Harrison5fb9de12015-05-29 17:44:07 +01001391 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001392 if (ret)
1393 return ret;
1394
1395 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1396 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001397 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001398 MI_SEMAPHORE_SAD_GTE_SDD);
1399 intel_ring_emit(waiter, seqno);
1400 intel_ring_emit(waiter,
1401 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1402 intel_ring_emit(waiter,
1403 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1404 intel_ring_advance(waiter);
1405 return 0;
1406}
1407
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001408static int
John Harrison599d9242015-05-29 17:44:04 +01001409gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001410 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001411 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001412{
John Harrison599d9242015-05-29 17:44:04 +01001413 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001414 u32 dw1 = MI_SEMAPHORE_MBOX |
1415 MI_SEMAPHORE_COMPARE |
1416 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001417 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1418 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001419
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001420 /* Throughout all of the GEM code, seqno passed implies our current
1421 * seqno is >= the last seqno executed. However for hardware the
1422 * comparison is strictly greater than.
1423 */
1424 seqno -= 1;
1425
Ben Widawskyebc348b2014-04-29 14:52:28 -07001426 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001427
John Harrison5fb9de12015-05-29 17:44:07 +01001428 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001429 if (ret)
1430 return ret;
1431
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001432 /* If seqno wrap happened, omit the wait with no-ops */
1433 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001434 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001435 intel_ring_emit(waiter, seqno);
1436 intel_ring_emit(waiter, 0);
1437 intel_ring_emit(waiter, MI_NOOP);
1438 } else {
1439 intel_ring_emit(waiter, MI_NOOP);
1440 intel_ring_emit(waiter, MI_NOOP);
1441 intel_ring_emit(waiter, MI_NOOP);
1442 intel_ring_emit(waiter, MI_NOOP);
1443 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001444 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001445
1446 return 0;
1447}
1448
Chris Wilsonc6df5412010-12-15 09:56:50 +00001449#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1450do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001451 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1452 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001453 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1454 intel_ring_emit(ring__, 0); \
1455 intel_ring_emit(ring__, 0); \
1456} while (0)
1457
1458static int
John Harrisonee044a82015-05-29 17:44:00 +01001459pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001460{
John Harrisonee044a82015-05-29 17:44:00 +01001461 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001462 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001463 int ret;
1464
1465 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1466 * incoherent with writes to memory, i.e. completely fubar,
1467 * so we need to use PIPE_NOTIFY instead.
1468 *
1469 * However, we also need to workaround the qword write
1470 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1471 * memory before requesting an interrupt.
1472 */
John Harrison5fb9de12015-05-29 17:44:07 +01001473 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001474 if (ret)
1475 return ret;
1476
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001477 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001478 PIPE_CONTROL_WRITE_FLUSH |
1479 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001480 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001481 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001482 intel_ring_emit(ring, 0);
1483 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001484 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001485 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001486 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001487 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001488 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001489 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001490 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001491 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001492 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001493 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001494
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001495 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001496 PIPE_CONTROL_WRITE_FLUSH |
1497 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001498 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001499 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001500 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001501 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001502 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001503
Chris Wilsonc6df5412010-12-15 09:56:50 +00001504 return 0;
1505}
1506
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001507static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001508gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001509{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001510 /* Workaround to force correct ordering between irq and seqno writes on
1511 * ivb (and maybe also on snb) by reading from a CS register (like
1512 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001513 if (!lazy_coherency) {
1514 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1515 POSTING_READ(RING_ACTHD(ring->mmio_base));
1516 }
1517
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001518 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1519}
1520
1521static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001522ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001523{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001524 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1525}
1526
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001527static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001528ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001529{
1530 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1531}
1532
Chris Wilsonc6df5412010-12-15 09:56:50 +00001533static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001534pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001535{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001536 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001537}
1538
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001539static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001540pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001541{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001542 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001543}
1544
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001545static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001546gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001547{
1548 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001549 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001550 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001551
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001552 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001553 return false;
1554
Chris Wilson7338aef2012-04-24 21:48:47 +01001555 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001556 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001557 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001558 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001559
1560 return true;
1561}
1562
1563static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001564gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001565{
1566 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001567 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001568 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001569
Chris Wilson7338aef2012-04-24 21:48:47 +01001570 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001571 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001572 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001573 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001574}
1575
1576static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001577i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001578{
Chris Wilson78501ea2010-10-27 12:18:21 +01001579 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001580 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001581 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001582
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001583 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001584 return false;
1585
Chris Wilson7338aef2012-04-24 21:48:47 +01001586 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001587 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001588 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1589 I915_WRITE(IMR, dev_priv->irq_mask);
1590 POSTING_READ(IMR);
1591 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001592 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001593
1594 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001595}
1596
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001597static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001598i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001599{
Chris Wilson78501ea2010-10-27 12:18:21 +01001600 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001601 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001602 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001603
Chris Wilson7338aef2012-04-24 21:48:47 +01001604 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001605 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001606 dev_priv->irq_mask |= ring->irq_enable_mask;
1607 I915_WRITE(IMR, dev_priv->irq_mask);
1608 POSTING_READ(IMR);
1609 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001610 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001611}
1612
Chris Wilsonc2798b12012-04-22 21:13:57 +01001613static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001614i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001615{
1616 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001617 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001618 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001619
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001620 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001621 return false;
1622
Chris Wilson7338aef2012-04-24 21:48:47 +01001623 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001624 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001625 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1626 I915_WRITE16(IMR, dev_priv->irq_mask);
1627 POSTING_READ16(IMR);
1628 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001629 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001630
1631 return true;
1632}
1633
1634static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001635i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001636{
1637 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001638 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001639 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001640
Chris Wilson7338aef2012-04-24 21:48:47 +01001641 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001642 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001643 dev_priv->irq_mask |= ring->irq_enable_mask;
1644 I915_WRITE16(IMR, dev_priv->irq_mask);
1645 POSTING_READ16(IMR);
1646 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001647 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001648}
1649
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001650static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001651bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001652 u32 invalidate_domains,
1653 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001654{
John Harrisona84c3ae2015-05-29 17:43:57 +01001655 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001656 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001657
John Harrison5fb9de12015-05-29 17:44:07 +01001658 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001659 if (ret)
1660 return ret;
1661
1662 intel_ring_emit(ring, MI_FLUSH);
1663 intel_ring_emit(ring, MI_NOOP);
1664 intel_ring_advance(ring);
1665 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001666}
1667
Chris Wilson3cce4692010-10-27 16:11:02 +01001668static int
John Harrisonee044a82015-05-29 17:44:00 +01001669i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001670{
John Harrisonee044a82015-05-29 17:44:00 +01001671 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001672 int ret;
1673
John Harrison5fb9de12015-05-29 17:44:07 +01001674 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001675 if (ret)
1676 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001677
Chris Wilson3cce4692010-10-27 16:11:02 +01001678 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1679 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001680 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001681 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001682 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001683
Chris Wilson3cce4692010-10-27 16:11:02 +01001684 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001685}
1686
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001687static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001688gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001689{
1690 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001691 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001692 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001693
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001694 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1695 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001696
Chris Wilson7338aef2012-04-24 21:48:47 +01001697 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001698 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001699 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001700 I915_WRITE_IMR(ring,
1701 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001702 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001703 else
1704 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001705 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001706 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001707 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001708
1709 return true;
1710}
1711
1712static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001713gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001714{
1715 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001716 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001717 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001718
Chris Wilson7338aef2012-04-24 21:48:47 +01001719 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001720 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001721 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001722 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001723 else
1724 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001725 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001726 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001727 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001728}
1729
Ben Widawskya19d2932013-05-28 19:22:30 -07001730static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001731hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001732{
1733 struct drm_device *dev = ring->dev;
1734 struct drm_i915_private *dev_priv = dev->dev_private;
1735 unsigned long flags;
1736
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001737 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001738 return false;
1739
Daniel Vetter59cdb632013-07-04 23:35:28 +02001740 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001741 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001742 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001743 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001744 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001745 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001746
1747 return true;
1748}
1749
1750static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001751hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001752{
1753 struct drm_device *dev = ring->dev;
1754 struct drm_i915_private *dev_priv = dev->dev_private;
1755 unsigned long flags;
1756
Daniel Vetter59cdb632013-07-04 23:35:28 +02001757 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001758 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001759 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001760 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001761 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001762 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001763}
1764
Ben Widawskyabd58f02013-11-02 21:07:09 -07001765static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001766gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001767{
1768 struct drm_device *dev = ring->dev;
1769 struct drm_i915_private *dev_priv = dev->dev_private;
1770 unsigned long flags;
1771
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001772 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001773 return false;
1774
1775 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1776 if (ring->irq_refcount++ == 0) {
1777 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1778 I915_WRITE_IMR(ring,
1779 ~(ring->irq_enable_mask |
1780 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1781 } else {
1782 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1783 }
1784 POSTING_READ(RING_IMR(ring->mmio_base));
1785 }
1786 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1787
1788 return true;
1789}
1790
1791static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001792gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001793{
1794 struct drm_device *dev = ring->dev;
1795 struct drm_i915_private *dev_priv = dev->dev_private;
1796 unsigned long flags;
1797
1798 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1799 if (--ring->irq_refcount == 0) {
1800 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1801 I915_WRITE_IMR(ring,
1802 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1803 } else {
1804 I915_WRITE_IMR(ring, ~0);
1805 }
1806 POSTING_READ(RING_IMR(ring->mmio_base));
1807 }
1808 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1809}
1810
Zou Nan haid1b851f2010-05-21 09:08:57 +08001811static int
John Harrison53fddaf2015-05-29 17:44:02 +01001812i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001813 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001814 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001815{
John Harrison53fddaf2015-05-29 17:44:02 +01001816 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001817 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001818
John Harrison5fb9de12015-05-29 17:44:07 +01001819 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001820 if (ret)
1821 return ret;
1822
Chris Wilson78501ea2010-10-27 12:18:21 +01001823 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001824 MI_BATCH_BUFFER_START |
1825 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001826 (dispatch_flags & I915_DISPATCH_SECURE ?
1827 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001828 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001829 intel_ring_advance(ring);
1830
Zou Nan haid1b851f2010-05-21 09:08:57 +08001831 return 0;
1832}
1833
Daniel Vetterb45305f2012-12-17 16:21:27 +01001834/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1835#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001836#define I830_TLB_ENTRIES (2)
1837#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001838static int
John Harrison53fddaf2015-05-29 17:44:02 +01001839i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001840 u64 offset, u32 len,
1841 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001842{
John Harrison53fddaf2015-05-29 17:44:02 +01001843 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001844 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001845 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001846
John Harrison5fb9de12015-05-29 17:44:07 +01001847 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001848 if (ret)
1849 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001850
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001851 /* Evict the invalid PTE TLBs */
1852 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1853 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1854 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1855 intel_ring_emit(ring, cs_offset);
1856 intel_ring_emit(ring, 0xdeadbeef);
1857 intel_ring_emit(ring, MI_NOOP);
1858 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001859
John Harrison8e004ef2015-02-13 11:48:10 +00001860 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001861 if (len > I830_BATCH_LIMIT)
1862 return -ENOSPC;
1863
John Harrison5fb9de12015-05-29 17:44:07 +01001864 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001865 if (ret)
1866 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001867
1868 /* Blit the batch (which has now all relocs applied) to the
1869 * stable batch scratch bo area (so that the CS never
1870 * stumbles over its tlb invalidation bug) ...
1871 */
1872 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1873 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001874 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001875 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001876 intel_ring_emit(ring, 4096);
1877 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001878
Daniel Vetterb45305f2012-12-17 16:21:27 +01001879 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001880 intel_ring_emit(ring, MI_NOOP);
1881 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001882
1883 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001884 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001885 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001886
John Harrison5fb9de12015-05-29 17:44:07 +01001887 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001888 if (ret)
1889 return ret;
1890
1891 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001892 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1893 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001894 intel_ring_emit(ring, offset + len - 8);
1895 intel_ring_emit(ring, MI_NOOP);
1896 intel_ring_advance(ring);
1897
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001898 return 0;
1899}
1900
1901static int
John Harrison53fddaf2015-05-29 17:44:02 +01001902i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001903 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001904 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001905{
John Harrison53fddaf2015-05-29 17:44:02 +01001906 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001907 int ret;
1908
John Harrison5fb9de12015-05-29 17:44:07 +01001909 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001910 if (ret)
1911 return ret;
1912
Chris Wilson65f56872012-04-17 16:38:12 +01001913 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001914 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1915 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001916 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001917
Eric Anholt62fdfea2010-05-21 13:26:39 -07001918 return 0;
1919}
1920
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001921static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001922{
Chris Wilson05394f32010-11-08 19:18:58 +00001923 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001924
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001925 obj = ring->status_page.obj;
1926 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001927 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001928
Chris Wilson9da3da62012-06-01 15:20:22 +01001929 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001930 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001931 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001932 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001933}
1934
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001935static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001936{
Chris Wilson05394f32010-11-08 19:18:58 +00001937 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001938
Chris Wilsone3efda42014-04-09 09:19:41 +01001939 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001940 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001941 int ret;
1942
1943 obj = i915_gem_alloc_object(ring->dev, 4096);
1944 if (obj == NULL) {
1945 DRM_ERROR("Failed to allocate status page\n");
1946 return -ENOMEM;
1947 }
1948
1949 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1950 if (ret)
1951 goto err_unref;
1952
Chris Wilson1f767e02014-07-03 17:33:03 -04001953 flags = 0;
1954 if (!HAS_LLC(ring->dev))
1955 /* On g33, we cannot place HWS above 256MiB, so
1956 * restrict its pinning to the low mappable arena.
1957 * Though this restriction is not documented for
1958 * gen4, gen5, or byt, they also behave similarly
1959 * and hang if the HWS is placed at the top of the
1960 * GTT. To generalise, it appears that all !llc
1961 * platforms have issues with us placing the HWS
1962 * above the mappable region (even though we never
1963 * actualy map it).
1964 */
1965 flags |= PIN_MAPPABLE;
1966 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001967 if (ret) {
1968err_unref:
1969 drm_gem_object_unreference(&obj->base);
1970 return ret;
1971 }
1972
1973 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001974 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001975
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001976 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001977 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001978 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001979
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001980 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1981 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001982
1983 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001984}
1985
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001986static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001987{
1988 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001989
1990 if (!dev_priv->status_page_dmah) {
1991 dev_priv->status_page_dmah =
1992 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1993 if (!dev_priv->status_page_dmah)
1994 return -ENOMEM;
1995 }
1996
Chris Wilson6b8294a2012-11-16 11:43:20 +00001997 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1998 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1999
2000 return 0;
2001}
2002
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002003void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2004{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002005 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
2006 vunmap(ringbuf->virtual_start);
2007 else
2008 iounmap(ringbuf->virtual_start);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002009 ringbuf->virtual_start = NULL;
2010 i915_gem_object_ggtt_unpin(ringbuf->obj);
2011}
2012
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002013static u32 *vmap_obj(struct drm_i915_gem_object *obj)
2014{
2015 struct sg_page_iter sg_iter;
2016 struct page **pages;
2017 void *addr;
2018 int i;
2019
2020 pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
2021 if (pages == NULL)
2022 return NULL;
2023
2024 i = 0;
2025 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
2026 pages[i++] = sg_page_iter_page(&sg_iter);
2027
2028 addr = vmap(pages, i, 0, PAGE_KERNEL);
2029 drm_free_large(pages);
2030
2031 return addr;
2032}
2033
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002034int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2035 struct intel_ringbuffer *ringbuf)
2036{
2037 struct drm_i915_private *dev_priv = to_i915(dev);
2038 struct drm_i915_gem_object *obj = ringbuf->obj;
2039 int ret;
2040
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002041 if (HAS_LLC(dev_priv) && !obj->stolen) {
2042 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2043 if (ret)
2044 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002045
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002046 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2047 if (ret) {
2048 i915_gem_object_ggtt_unpin(obj);
2049 return ret;
2050 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002051
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002052 ringbuf->virtual_start = vmap_obj(obj);
2053 if (ringbuf->virtual_start == NULL) {
2054 i915_gem_object_ggtt_unpin(obj);
2055 return -ENOMEM;
2056 }
2057 } else {
2058 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2059 if (ret)
2060 return ret;
2061
2062 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2063 if (ret) {
2064 i915_gem_object_ggtt_unpin(obj);
2065 return ret;
2066 }
2067
2068 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2069 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2070 if (ringbuf->virtual_start == NULL) {
2071 i915_gem_object_ggtt_unpin(obj);
2072 return -EINVAL;
2073 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002074 }
2075
2076 return 0;
2077}
2078
Chris Wilson01101fa2015-09-03 13:01:39 +01002079static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002080{
Oscar Mateo2919d292014-07-03 16:28:02 +01002081 drm_gem_object_unreference(&ringbuf->obj->base);
2082 ringbuf->obj = NULL;
2083}
2084
Chris Wilson01101fa2015-09-03 13:01:39 +01002085static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2086 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002087{
Chris Wilsone3efda42014-04-09 09:19:41 +01002088 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002089
2090 obj = NULL;
2091 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002092 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002093 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002094 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002095 if (obj == NULL)
2096 return -ENOMEM;
2097
Akash Goel24f3a8c2014-06-17 10:59:42 +05302098 /* mark ring buffers as read-only from GPU side by default */
2099 obj->gt_ro = 1;
2100
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002101 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002102
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002103 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002104}
2105
Chris Wilson01101fa2015-09-03 13:01:39 +01002106struct intel_ringbuffer *
2107intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2108{
2109 struct intel_ringbuffer *ring;
2110 int ret;
2111
2112 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2113 if (ring == NULL)
2114 return ERR_PTR(-ENOMEM);
2115
2116 ring->ring = engine;
2117
2118 ring->size = size;
2119 /* Workaround an erratum on the i830 which causes a hang if
2120 * the TAIL pointer points to within the last 2 cachelines
2121 * of the buffer.
2122 */
2123 ring->effective_size = size;
2124 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2125 ring->effective_size -= 2 * CACHELINE_BYTES;
2126
2127 ring->last_retired_head = -1;
2128 intel_ring_update_space(ring);
2129
2130 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2131 if (ret) {
2132 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2133 engine->name, ret);
2134 kfree(ring);
2135 return ERR_PTR(ret);
2136 }
2137
2138 return ring;
2139}
2140
2141void
2142intel_ringbuffer_free(struct intel_ringbuffer *ring)
2143{
2144 intel_destroy_ringbuffer_obj(ring);
2145 kfree(ring);
2146}
2147
Ben Widawskyc43b5632012-04-16 14:07:40 -07002148static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002149 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002150{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002151 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002152 int ret;
2153
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002154 WARN_ON(ring->buffer);
2155
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002156 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002157 INIT_LIST_HEAD(&ring->active_list);
2158 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002159 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002160 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002161 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002162
Chris Wilsonb259f672011-03-29 13:19:09 +01002163 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002164
Chris Wilson01101fa2015-09-03 13:01:39 +01002165 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2166 if (IS_ERR(ringbuf))
2167 return PTR_ERR(ringbuf);
2168 ring->buffer = ringbuf;
2169
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002170 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002171 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002172 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002173 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002174 } else {
2175 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002176 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002177 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002178 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002179 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002180
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002181 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2182 if (ret) {
2183 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2184 ring->name, ret);
2185 intel_destroy_ringbuffer_obj(ringbuf);
2186 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002187 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002188
Brad Volkin44e895a2014-05-10 14:10:43 -07002189 ret = i915_cmd_parser_init_ring(ring);
2190 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002191 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002192
Oscar Mateo8ee14972014-05-22 14:13:34 +01002193 return 0;
2194
2195error:
Chris Wilson01101fa2015-09-03 13:01:39 +01002196 intel_ringbuffer_free(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002197 ring->buffer = NULL;
2198 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002199}
2200
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002201void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002202{
John Harrison6402c332014-10-31 12:00:26 +00002203 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002204
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002205 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002206 return;
2207
John Harrison6402c332014-10-31 12:00:26 +00002208 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002209
Chris Wilsone3efda42014-04-09 09:19:41 +01002210 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002211 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002212
Chris Wilson01101fa2015-09-03 13:01:39 +01002213 intel_unpin_ringbuffer_obj(ring->buffer);
2214 intel_ringbuffer_free(ring->buffer);
2215 ring->buffer = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01002216
Zou Nan hai8d192152010-11-02 16:31:01 +08002217 if (ring->cleanup)
2218 ring->cleanup(ring);
2219
Chris Wilson78501ea2010-10-27 12:18:21 +01002220 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002221
2222 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002223 i915_gem_batch_pool_fini(&ring->batch_pool);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002224}
2225
Chris Wilson595e1ee2015-04-07 16:20:51 +01002226static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002227{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002228 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002229 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002230 unsigned space;
2231 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002232
Dave Gordonebd0fd42014-11-27 11:22:49 +00002233 if (intel_ring_space(ringbuf) >= n)
2234 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002235
John Harrison79bbcc22015-06-30 12:40:55 +01002236 /* The whole point of reserving space is to not wait! */
2237 WARN_ON(ringbuf->reserved_in_use);
2238
Chris Wilsona71d8d92012-02-15 11:25:36 +00002239 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002240 space = __intel_ring_space(request->postfix, ringbuf->tail,
2241 ringbuf->size);
2242 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002243 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002244 }
2245
Chris Wilson595e1ee2015-04-07 16:20:51 +01002246 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002247 return -ENOSPC;
2248
Daniel Vettera4b3a572014-11-26 14:17:05 +01002249 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002250 if (ret)
2251 return ret;
2252
Chris Wilsonb4716182015-04-27 13:41:17 +01002253 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002254 return 0;
2255}
2256
John Harrison79bbcc22015-06-30 12:40:55 +01002257static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002258{
2259 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002260 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002261
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002262 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002263 rem /= 4;
2264 while (rem--)
2265 iowrite32(MI_NOOP, virt++);
2266
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002267 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002268 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002269}
2270
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002271int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002272{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002273 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002274
Chris Wilson3e960502012-11-27 16:22:54 +00002275 /* Wait upon the last request to be completed */
2276 if (list_empty(&ring->request_list))
2277 return 0;
2278
Daniel Vettera4b3a572014-11-26 14:17:05 +01002279 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002280 struct drm_i915_gem_request,
2281 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002282
Chris Wilsonb4716182015-04-27 13:41:17 +01002283 /* Make sure we do not trigger any retires */
2284 return __i915_wait_request(req,
2285 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2286 to_i915(ring->dev)->mm.interruptible,
2287 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002288}
2289
John Harrison6689cb22015-03-19 12:30:08 +00002290int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002291{
John Harrison6689cb22015-03-19 12:30:08 +00002292 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002293 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002294}
2295
John Harrisonccd98fe2015-05-29 17:44:09 +01002296int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2297{
2298 /*
2299 * The first call merely notes the reserve request and is common for
2300 * all back ends. The subsequent localised _begin() call actually
2301 * ensures that the reservation is available. Without the begin, if
2302 * the request creator immediately submitted the request without
2303 * adding any commands to it then there might not actually be
2304 * sufficient room for the submission commands.
2305 */
2306 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2307
2308 return intel_ring_begin(request, 0);
2309}
2310
John Harrison29b1b412015-06-18 13:10:09 +01002311void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2312{
John Harrisonccd98fe2015-05-29 17:44:09 +01002313 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002314 WARN_ON(ringbuf->reserved_in_use);
2315
2316 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002317}
2318
2319void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2320{
2321 WARN_ON(ringbuf->reserved_in_use);
2322
2323 ringbuf->reserved_size = 0;
2324 ringbuf->reserved_in_use = false;
2325}
2326
2327void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2328{
2329 WARN_ON(ringbuf->reserved_in_use);
2330
2331 ringbuf->reserved_in_use = true;
2332 ringbuf->reserved_tail = ringbuf->tail;
2333}
2334
2335void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2336{
2337 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002338 if (ringbuf->tail > ringbuf->reserved_tail) {
2339 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2340 "request reserved size too small: %d vs %d!\n",
2341 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2342 } else {
2343 /*
2344 * The ring was wrapped while the reserved space was in use.
2345 * That means that some unknown amount of the ring tail was
2346 * no-op filled and skipped. Thus simply adding the ring size
2347 * to the tail and doing the above space check will not work.
2348 * Rather than attempt to track how much tail was skipped,
2349 * it is much simpler to say that also skipping the sanity
2350 * check every once in a while is not a big issue.
2351 */
2352 }
John Harrison29b1b412015-06-18 13:10:09 +01002353
2354 ringbuf->reserved_size = 0;
2355 ringbuf->reserved_in_use = false;
2356}
2357
2358static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002359{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002360 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002361 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2362 int remain_actual = ringbuf->size - ringbuf->tail;
2363 int ret, total_bytes, wait_bytes = 0;
2364 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002365
John Harrison79bbcc22015-06-30 12:40:55 +01002366 if (ringbuf->reserved_in_use)
2367 total_bytes = bytes;
2368 else
2369 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002370
John Harrison79bbcc22015-06-30 12:40:55 +01002371 if (unlikely(bytes > remain_usable)) {
2372 /*
2373 * Not enough space for the basic request. So need to flush
2374 * out the remainder and then wait for base + reserved.
2375 */
2376 wait_bytes = remain_actual + total_bytes;
2377 need_wrap = true;
2378 } else {
2379 if (unlikely(total_bytes > remain_usable)) {
2380 /*
2381 * The base request will fit but the reserved space
2382 * falls off the end. So only need to to wait for the
2383 * reserved size after flushing out the remainder.
2384 */
2385 wait_bytes = remain_actual + ringbuf->reserved_size;
2386 need_wrap = true;
2387 } else if (total_bytes > ringbuf->space) {
2388 /* No wrapping required, just waiting. */
2389 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002390 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002391 }
2392
John Harrison79bbcc22015-06-30 12:40:55 +01002393 if (wait_bytes) {
2394 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002395 if (unlikely(ret))
2396 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002397
2398 if (need_wrap)
2399 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002400 }
2401
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002402 return 0;
2403}
2404
John Harrison5fb9de12015-05-29 17:44:07 +01002405int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002406 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002407{
John Harrison5fb9de12015-05-29 17:44:07 +01002408 struct intel_engine_cs *ring;
2409 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002410 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002411
John Harrison5fb9de12015-05-29 17:44:07 +01002412 WARN_ON(req == NULL);
2413 ring = req->ring;
2414 dev_priv = ring->dev->dev_private;
2415
Daniel Vetter33196de2012-11-14 17:14:05 +01002416 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2417 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002418 if (ret)
2419 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002420
Chris Wilson304d6952014-01-02 14:32:35 +00002421 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2422 if (ret)
2423 return ret;
2424
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002425 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002426 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002427}
2428
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002429/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002430int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002431{
John Harrisonbba09b12015-05-29 17:44:06 +01002432 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002433 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002434 int ret;
2435
2436 if (num_dwords == 0)
2437 return 0;
2438
Chris Wilson18393f62014-04-09 09:19:40 +01002439 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002440 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002441 if (ret)
2442 return ret;
2443
2444 while (num_dwords--)
2445 intel_ring_emit(ring, MI_NOOP);
2446
2447 intel_ring_advance(ring);
2448
2449 return 0;
2450}
2451
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002452void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002453{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002454 struct drm_device *dev = ring->dev;
2455 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002456
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002457 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002458 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2459 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002460 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002461 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002462 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002463
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002464 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002465 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002466}
2467
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002468static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002469 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002470{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002471 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002472
2473 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002474
Chris Wilson12f55812012-07-05 17:14:01 +01002475 /* Disable notification that the ring is IDLE. The GT
2476 * will then assume that it is busy and bring it out of rc6.
2477 */
2478 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2479 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2480
2481 /* Clear the context id. Here be magic! */
2482 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2483
2484 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002485 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002486 GEN6_BSD_SLEEP_INDICATOR) == 0,
2487 50))
2488 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002489
Chris Wilson12f55812012-07-05 17:14:01 +01002490 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002491 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002492 POSTING_READ(RING_TAIL(ring->mmio_base));
2493
2494 /* Let the ring send IDLE messages to the GT again,
2495 * and so let it sleep to conserve power when idle.
2496 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002497 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002498 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002499}
2500
John Harrisona84c3ae2015-05-29 17:43:57 +01002501static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002502 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002503{
John Harrisona84c3ae2015-05-29 17:43:57 +01002504 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002505 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002506 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002507
John Harrison5fb9de12015-05-29 17:44:07 +01002508 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002509 if (ret)
2510 return ret;
2511
Chris Wilson71a77e02011-02-02 12:13:49 +00002512 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002513 if (INTEL_INFO(ring->dev)->gen >= 8)
2514 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002515
2516 /* We always require a command barrier so that subsequent
2517 * commands, such as breadcrumb interrupts, are strictly ordered
2518 * wrt the contents of the write cache being flushed to memory
2519 * (and thus being coherent from the CPU).
2520 */
2521 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2522
Jesse Barnes9a289772012-10-26 09:42:42 -07002523 /*
2524 * Bspec vol 1c.5 - video engine command streamer:
2525 * "If ENABLED, all TLBs will be invalidated once the flush
2526 * operation is complete. This bit is only valid when the
2527 * Post-Sync Operation field is a value of 1h or 3h."
2528 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002529 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002530 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2531
Chris Wilson71a77e02011-02-02 12:13:49 +00002532 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002533 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002534 if (INTEL_INFO(ring->dev)->gen >= 8) {
2535 intel_ring_emit(ring, 0); /* upper addr */
2536 intel_ring_emit(ring, 0); /* value */
2537 } else {
2538 intel_ring_emit(ring, 0);
2539 intel_ring_emit(ring, MI_NOOP);
2540 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002541 intel_ring_advance(ring);
2542 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002543}
2544
2545static int
John Harrison53fddaf2015-05-29 17:44:02 +01002546gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002547 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002548 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002549{
John Harrison53fddaf2015-05-29 17:44:02 +01002550 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002551 bool ppgtt = USES_PPGTT(ring->dev) &&
2552 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002553 int ret;
2554
John Harrison5fb9de12015-05-29 17:44:07 +01002555 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002556 if (ret)
2557 return ret;
2558
2559 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002560 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2561 (dispatch_flags & I915_DISPATCH_RS ?
2562 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002563 intel_ring_emit(ring, lower_32_bits(offset));
2564 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002565 intel_ring_emit(ring, MI_NOOP);
2566 intel_ring_advance(ring);
2567
2568 return 0;
2569}
2570
2571static int
John Harrison53fddaf2015-05-29 17:44:02 +01002572hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002573 u64 offset, u32 len,
2574 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002575{
John Harrison53fddaf2015-05-29 17:44:02 +01002576 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002577 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002578
John Harrison5fb9de12015-05-29 17:44:07 +01002579 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002580 if (ret)
2581 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002582
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002583 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002584 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002585 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002586 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2587 (dispatch_flags & I915_DISPATCH_RS ?
2588 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002589 /* bit0-7 is the length on GEN6+ */
2590 intel_ring_emit(ring, offset);
2591 intel_ring_advance(ring);
2592
2593 return 0;
2594}
2595
2596static int
John Harrison53fddaf2015-05-29 17:44:02 +01002597gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002598 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002599 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002600{
John Harrison53fddaf2015-05-29 17:44:02 +01002601 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002602 int ret;
2603
John Harrison5fb9de12015-05-29 17:44:07 +01002604 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002605 if (ret)
2606 return ret;
2607
2608 intel_ring_emit(ring,
2609 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002610 (dispatch_flags & I915_DISPATCH_SECURE ?
2611 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002612 /* bit0-7 is the length on GEN6+ */
2613 intel_ring_emit(ring, offset);
2614 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002615
Akshay Joshi0206e352011-08-16 15:34:10 -04002616 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002617}
2618
Chris Wilson549f7362010-10-19 11:19:32 +01002619/* Blitter support (SandyBridge+) */
2620
John Harrisona84c3ae2015-05-29 17:43:57 +01002621static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002622 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002623{
John Harrisona84c3ae2015-05-29 17:43:57 +01002624 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002625 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002626 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002627 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002628
John Harrison5fb9de12015-05-29 17:44:07 +01002629 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002630 if (ret)
2631 return ret;
2632
Chris Wilson71a77e02011-02-02 12:13:49 +00002633 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002634 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002635 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002636
2637 /* We always require a command barrier so that subsequent
2638 * commands, such as breadcrumb interrupts, are strictly ordered
2639 * wrt the contents of the write cache being flushed to memory
2640 * (and thus being coherent from the CPU).
2641 */
2642 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2643
Jesse Barnes9a289772012-10-26 09:42:42 -07002644 /*
2645 * Bspec vol 1c.3 - blitter engine command streamer:
2646 * "If ENABLED, all TLBs will be invalidated once the flush
2647 * operation is complete. This bit is only valid when the
2648 * Post-Sync Operation field is a value of 1h or 3h."
2649 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002650 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002651 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002652 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002653 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002654 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002655 intel_ring_emit(ring, 0); /* upper addr */
2656 intel_ring_emit(ring, 0); /* value */
2657 } else {
2658 intel_ring_emit(ring, 0);
2659 intel_ring_emit(ring, MI_NOOP);
2660 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002661 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002662
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002663 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002664}
2665
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002666int intel_init_render_ring_buffer(struct drm_device *dev)
2667{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002668 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002669 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002670 struct drm_i915_gem_object *obj;
2671 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002672
Daniel Vetter59465b52012-04-11 22:12:48 +02002673 ring->name = "render ring";
2674 ring->id = RCS;
2675 ring->mmio_base = RENDER_RING_BASE;
2676
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002677 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002678 if (i915_semaphore_is_enabled(dev)) {
2679 obj = i915_gem_alloc_object(dev, 4096);
2680 if (obj == NULL) {
2681 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2682 i915.semaphores = 0;
2683 } else {
2684 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2685 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2686 if (ret != 0) {
2687 drm_gem_object_unreference(&obj->base);
2688 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2689 i915.semaphores = 0;
2690 } else
2691 dev_priv->semaphore_obj = obj;
2692 }
2693 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002694
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002695 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002696 ring->add_request = gen6_add_request;
2697 ring->flush = gen8_render_ring_flush;
2698 ring->irq_get = gen8_ring_get_irq;
2699 ring->irq_put = gen8_ring_put_irq;
2700 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2701 ring->get_seqno = gen6_ring_get_seqno;
2702 ring->set_seqno = ring_set_seqno;
2703 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002704 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002705 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002706 ring->semaphore.signal = gen8_rcs_signal;
2707 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002708 }
2709 } else if (INTEL_INFO(dev)->gen >= 6) {
Francisco Jerez4f91fc62015-10-07 14:44:02 +03002710 ring->init_context = intel_rcs_ctx_init;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002711 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002712 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002713 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002714 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002715 ring->irq_get = gen6_ring_get_irq;
2716 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002717 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002718 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002719 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002720 if (i915_semaphore_is_enabled(dev)) {
2721 ring->semaphore.sync_to = gen6_ring_sync;
2722 ring->semaphore.signal = gen6_signal;
2723 /*
2724 * The current semaphore is only applied on pre-gen8
2725 * platform. And there is no VCS2 ring on the pre-gen8
2726 * platform. So the semaphore between RCS and VCS2 is
2727 * initialized as INVALID. Gen8 will initialize the
2728 * sema between VCS2 and RCS later.
2729 */
2730 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2731 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2732 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2733 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2734 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2735 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2736 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2737 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2738 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2739 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2740 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002741 } else if (IS_GEN5(dev)) {
2742 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002743 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002744 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002745 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002746 ring->irq_get = gen5_ring_get_irq;
2747 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002748 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2749 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002750 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002751 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002752 if (INTEL_INFO(dev)->gen < 4)
2753 ring->flush = gen2_render_ring_flush;
2754 else
2755 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002756 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002757 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002758 if (IS_GEN2(dev)) {
2759 ring->irq_get = i8xx_ring_get_irq;
2760 ring->irq_put = i8xx_ring_put_irq;
2761 } else {
2762 ring->irq_get = i9xx_ring_get_irq;
2763 ring->irq_put = i9xx_ring_put_irq;
2764 }
Daniel Vettere3670312012-04-11 22:12:53 +02002765 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002766 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002767 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002768
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002769 if (IS_HASWELL(dev))
2770 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002771 else if (IS_GEN8(dev))
2772 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002773 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002774 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2775 else if (INTEL_INFO(dev)->gen >= 4)
2776 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2777 else if (IS_I830(dev) || IS_845G(dev))
2778 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2779 else
2780 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002781 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002782 ring->cleanup = render_ring_cleanup;
2783
Daniel Vetterb45305f2012-12-17 16:21:27 +01002784 /* Workaround batchbuffer to combat CS tlb bug. */
2785 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002786 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002787 if (obj == NULL) {
2788 DRM_ERROR("Failed to allocate batch bo\n");
2789 return -ENOMEM;
2790 }
2791
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002792 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002793 if (ret != 0) {
2794 drm_gem_object_unreference(&obj->base);
2795 DRM_ERROR("Failed to ping batch bo\n");
2796 return ret;
2797 }
2798
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002799 ring->scratch.obj = obj;
2800 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002801 }
2802
Daniel Vetter99be1df2014-11-20 00:33:06 +01002803 ret = intel_init_ring_buffer(dev, ring);
2804 if (ret)
2805 return ret;
2806
2807 if (INTEL_INFO(dev)->gen >= 5) {
2808 ret = intel_init_pipe_control(ring);
2809 if (ret)
2810 return ret;
2811 }
2812
2813 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002814}
2815
2816int intel_init_bsd_ring_buffer(struct drm_device *dev)
2817{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002818 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002819 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002820
Daniel Vetter58fa3832012-04-11 22:12:49 +02002821 ring->name = "bsd ring";
2822 ring->id = VCS;
2823
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002824 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002825 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002826 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002827 /* gen6 bsd needs a special wa for tail updates */
2828 if (IS_GEN6(dev))
2829 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002830 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002831 ring->add_request = gen6_add_request;
2832 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002833 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002834 if (INTEL_INFO(dev)->gen >= 8) {
2835 ring->irq_enable_mask =
2836 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2837 ring->irq_get = gen8_ring_get_irq;
2838 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002839 ring->dispatch_execbuffer =
2840 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002841 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002842 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002843 ring->semaphore.signal = gen8_xcs_signal;
2844 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002845 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002846 } else {
2847 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2848 ring->irq_get = gen6_ring_get_irq;
2849 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002850 ring->dispatch_execbuffer =
2851 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002852 if (i915_semaphore_is_enabled(dev)) {
2853 ring->semaphore.sync_to = gen6_ring_sync;
2854 ring->semaphore.signal = gen6_signal;
2855 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2856 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2857 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2858 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2859 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2860 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2861 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2862 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2863 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2864 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2865 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002866 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002867 } else {
2868 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002869 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002870 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002871 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002872 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002873 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002874 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002875 ring->irq_get = gen5_ring_get_irq;
2876 ring->irq_put = gen5_ring_put_irq;
2877 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002878 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002879 ring->irq_get = i9xx_ring_get_irq;
2880 ring->irq_put = i9xx_ring_put_irq;
2881 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002882 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002883 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002884 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002885
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002886 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002887}
Chris Wilson549f7362010-10-19 11:19:32 +01002888
Zhao Yakui845f74a2014-04-17 10:37:37 +08002889/**
Damien Lespiau62659922015-01-29 14:13:40 +00002890 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002891 */
2892int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2893{
2894 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002895 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002896
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002897 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002898 ring->id = VCS2;
2899
2900 ring->write_tail = ring_write_tail;
2901 ring->mmio_base = GEN8_BSD2_RING_BASE;
2902 ring->flush = gen6_bsd_ring_flush;
2903 ring->add_request = gen6_add_request;
2904 ring->get_seqno = gen6_ring_get_seqno;
2905 ring->set_seqno = ring_set_seqno;
2906 ring->irq_enable_mask =
2907 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2908 ring->irq_get = gen8_ring_get_irq;
2909 ring->irq_put = gen8_ring_put_irq;
2910 ring->dispatch_execbuffer =
2911 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002912 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002913 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002914 ring->semaphore.signal = gen8_xcs_signal;
2915 GEN8_RING_SEMAPHORE_INIT;
2916 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002917 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002918
2919 return intel_init_ring_buffer(dev, ring);
2920}
2921
Chris Wilson549f7362010-10-19 11:19:32 +01002922int intel_init_blt_ring_buffer(struct drm_device *dev)
2923{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002924 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002925 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002926
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002927 ring->name = "blitter ring";
2928 ring->id = BCS;
2929
2930 ring->mmio_base = BLT_RING_BASE;
2931 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002932 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002933 ring->add_request = gen6_add_request;
2934 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002935 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002936 if (INTEL_INFO(dev)->gen >= 8) {
2937 ring->irq_enable_mask =
2938 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2939 ring->irq_get = gen8_ring_get_irq;
2940 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002941 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002942 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002943 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002944 ring->semaphore.signal = gen8_xcs_signal;
2945 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002946 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002947 } else {
2948 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2949 ring->irq_get = gen6_ring_get_irq;
2950 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002951 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002952 if (i915_semaphore_is_enabled(dev)) {
2953 ring->semaphore.signal = gen6_signal;
2954 ring->semaphore.sync_to = gen6_ring_sync;
2955 /*
2956 * The current semaphore is only applied on pre-gen8
2957 * platform. And there is no VCS2 ring on the pre-gen8
2958 * platform. So the semaphore between BCS and VCS2 is
2959 * initialized as INVALID. Gen8 will initialize the
2960 * sema between BCS and VCS2 later.
2961 */
2962 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2963 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2964 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2965 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2966 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2967 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2968 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2969 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2970 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2971 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2972 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002973 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002974 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002975
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002976 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002977}
Chris Wilsona7b97612012-07-20 12:41:08 +01002978
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002979int intel_init_vebox_ring_buffer(struct drm_device *dev)
2980{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002981 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002982 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002983
2984 ring->name = "video enhancement ring";
2985 ring->id = VECS;
2986
2987 ring->mmio_base = VEBOX_RING_BASE;
2988 ring->write_tail = ring_write_tail;
2989 ring->flush = gen6_ring_flush;
2990 ring->add_request = gen6_add_request;
2991 ring->get_seqno = gen6_ring_get_seqno;
2992 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002993
2994 if (INTEL_INFO(dev)->gen >= 8) {
2995 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002996 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002997 ring->irq_get = gen8_ring_get_irq;
2998 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002999 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003000 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07003001 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07003002 ring->semaphore.signal = gen8_xcs_signal;
3003 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003004 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003005 } else {
3006 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3007 ring->irq_get = hsw_vebox_get_irq;
3008 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07003009 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003010 if (i915_semaphore_is_enabled(dev)) {
3011 ring->semaphore.sync_to = gen6_ring_sync;
3012 ring->semaphore.signal = gen6_signal;
3013 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3014 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3015 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3016 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3017 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3018 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3019 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3020 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3021 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3022 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
3023 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003024 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01003025 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003026
3027 return intel_init_ring_buffer(dev, ring);
3028}
3029
Chris Wilsona7b97612012-07-20 12:41:08 +01003030int
John Harrison4866d722015-05-29 17:43:55 +01003031intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003032{
John Harrison4866d722015-05-29 17:43:55 +01003033 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003034 int ret;
3035
3036 if (!ring->gpu_caches_dirty)
3037 return 0;
3038
John Harrisona84c3ae2015-05-29 17:43:57 +01003039 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003040 if (ret)
3041 return ret;
3042
John Harrisona84c3ae2015-05-29 17:43:57 +01003043 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003044
3045 ring->gpu_caches_dirty = false;
3046 return 0;
3047}
3048
3049int
John Harrison2f200552015-05-29 17:43:53 +01003050intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003051{
John Harrison2f200552015-05-29 17:43:53 +01003052 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003053 uint32_t flush_domains;
3054 int ret;
3055
3056 flush_domains = 0;
3057 if (ring->gpu_caches_dirty)
3058 flush_domains = I915_GEM_GPU_DOMAINS;
3059
John Harrisona84c3ae2015-05-29 17:43:57 +01003060 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003061 if (ret)
3062 return ret;
3063
John Harrisona84c3ae2015-05-29 17:43:57 +01003064 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003065
3066 ring->gpu_caches_dirty = false;
3067 return 0;
3068}
Chris Wilsone3efda42014-04-09 09:19:41 +01003069
3070void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003071intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003072{
3073 int ret;
3074
3075 if (!intel_ring_initialized(ring))
3076 return;
3077
3078 ret = intel_ring_idle(ring);
3079 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3080 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3081 ring->name, ret);
3082
3083 stop_ring(ring);
3084}