blob: 7fafa207c4c5e6934c44254a1860c2be062d0d53 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000574let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000575def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000576 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000577 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000578 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000579 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000580def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000581 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000582 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000583 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
585 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000586}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000587
588//===----------------------------------------------------------------------===//
589// AVX-512 VECTOR EXTRACT
590//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591
Igor Breger7f69a992015-09-10 12:54:54 +0000592multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000593 X86VectorVTInfo From, X86VectorVTInfo To,
594 PatFrag vextract_extract,
595 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000596
597 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
598 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
599 // vextract_extract), we interesting only in patterns without mask,
600 // intrinsics pattern match generated bellow.
601 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
602 (ins From.RC:$src1, i32u8imm:$idx),
603 "vextract" # To.EltTypeName # "x" # To.NumElts,
604 "$idx, $src1", "$src1, $idx",
605 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
606 (iPTR imm)))]>,
607 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000608 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
609 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
610 "vextract" # To.EltTypeName # "x" # To.NumElts #
611 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
612 [(store (To.VT (vextract_extract:$idx
613 (From.VT From.RC:$src1), (iPTR imm))),
614 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000615
Craig Toppere1cac152016-06-07 07:27:54 +0000616 let mayStore = 1, hasSideEffects = 0 in
617 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
618 (ins To.MemOp:$dst, To.KRCWM:$mask,
619 From.RC:$src1, i32u8imm:$idx),
620 "vextract" # To.EltTypeName # "x" # To.NumElts #
621 "\t{$idx, $src1, $dst {${mask}}|"
622 "$dst {${mask}}, $src1, $idx}",
623 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000624 }
Renato Golindb7ea862015-09-09 19:44:40 +0000625
Craig Topperd4e58072016-10-31 05:55:57 +0000626 def : Pat<(To.VT (vselect To.KRCWM:$mask,
627 (vextract_extract:$ext (From.VT From.RC:$src1),
628 (iPTR imm)),
629 To.RC:$src0)),
630 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
631 From.ZSuffix # "rrk")
632 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
633 (EXTRACT_get_vextract_imm To.RC:$ext))>;
634
635 def : Pat<(To.VT (vselect To.KRCWM:$mask,
636 (vextract_extract:$ext (From.VT From.RC:$src1),
637 (iPTR imm)),
638 To.ImmAllZerosV)),
639 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
640 From.ZSuffix # "rrkz")
641 To.KRCWM:$mask, From.RC:$src1,
642 (EXTRACT_get_vextract_imm To.RC:$ext))>;
643
Renato Golindb7ea862015-09-09 19:44:40 +0000644 // Intrinsic call with masking.
645 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000646 "x" # To.NumElts # "_" # From.Size)
647 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
648 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
649 From.ZSuffix # "rrk")
650 To.RC:$src0,
651 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
652 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000653
654 // Intrinsic call with zero-masking.
655 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000656 "x" # To.NumElts # "_" # From.Size)
657 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
658 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
659 From.ZSuffix # "rrkz")
660 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
661 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000662
663 // Intrinsic call without masking.
664 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000665 "x" # To.NumElts # "_" # From.Size)
666 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
667 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
668 From.ZSuffix # "rr")
669 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000670}
671
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672// Codegen pattern for the alternative types
673multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
674 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000675 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000676 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
678 (To.VT (!cast<Instruction>(InstrStr#"rr")
679 From.RC:$src1,
680 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000681 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
682 (iPTR imm))), addr:$dst),
683 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
684 (EXTRACT_get_vextract_imm To.RC:$ext))>;
685 }
Igor Breger7f69a992015-09-10 12:54:54 +0000686}
687
688multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000689 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000690 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000691 X86VectorVTInfo<16, EltVT32, VR512>,
692 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000693 vextract128_extract,
694 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000695 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000697 X86VectorVTInfo< 8, EltVT64, VR512>,
698 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000699 vextract256_extract,
700 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000701 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
702 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000703 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000704 X86VectorVTInfo< 8, EltVT32, VR256X>,
705 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000706 vextract128_extract,
707 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000708 EVEX_V256, EVEX_CD8<32, CD8VT4>;
709 let Predicates = [HasVLX, HasDQI] in
710 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
711 X86VectorVTInfo< 4, EltVT64, VR256X>,
712 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000713 vextract128_extract,
714 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000715 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
716 let Predicates = [HasDQI] in {
717 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
718 X86VectorVTInfo< 8, EltVT64, VR512>,
719 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000720 vextract128_extract,
721 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
723 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
724 X86VectorVTInfo<16, EltVT32, VR512>,
725 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000726 vextract256_extract,
727 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V512, EVEX_CD8<32, CD8VT8>;
729 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000730}
731
Adam Nemet55536c62014-09-25 23:48:45 +0000732defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
733defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000734
Igor Bregerdefab3c2015-10-08 12:55:01 +0000735// extract_subvector codegen patterns with the alternative types.
736// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
737defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
738 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
739defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
740 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
741
742defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000743 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000744defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
745 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
746
747defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
748 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
749defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
750 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
751
Craig Topper08a68572016-05-21 22:50:04 +0000752// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000753defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
754 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
755defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
757
758// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000759defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
760 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
761defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
762 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
763// Codegen pattern with the alternative types extract VEC256 from VEC512
764defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
765 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
766defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
767 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
768
Craig Topper5f3fef82016-05-22 07:40:58 +0000769// A 128-bit subvector extract from the first 256-bit vector position
770// is a subregister copy that needs no instruction.
771def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
772 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
773def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
774 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
775def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
776 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
777def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
778 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
779def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
780 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
781def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
782 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
783
784// A 256-bit subvector extract from the first 256-bit vector position
785// is a subregister copy that needs no instruction.
786def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
787 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
788def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
789 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
790def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
791 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
792def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
793 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
794def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
795 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
796def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
797 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
798
799let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800// A 128-bit subvector insert to the first 512-bit vector position
801// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000802def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
803 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
804def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
805 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
806def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
807 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
808def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
809 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
810def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
811 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
812def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
813 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814
Craig Topper5f3fef82016-05-22 07:40:58 +0000815// A 256-bit subvector insert to the first 512-bit vector position
816// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000817def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000819def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000821def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000823def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000825def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000826 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000828 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000829}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830
831// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000832def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000833 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000834 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
836 EVEX;
837
Craig Topper03b849e2016-05-21 22:50:11 +0000838def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000839 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000840 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000842 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843
844//===---------------------------------------------------------------------===//
845// AVX-512 BROADCAST
846//---
Igor Breger131008f2016-05-01 08:40:00 +0000847// broadcast with a scalar argument.
848multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
849 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000850
Igor Breger131008f2016-05-01 08:40:00 +0000851 let isCodeGenOnly = 1 in {
852 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
853 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
854 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
855 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000856
Igor Breger131008f2016-05-01 08:40:00 +0000857 let Constraints = "$src0 = $dst" in
858 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
859 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
860 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000861 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000862 (vselect DestInfo.KRCWM:$mask,
863 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
864 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000865 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000866
867 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
868 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
869 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000870 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000871 (vselect DestInfo.KRCWM:$mask,
872 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
873 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000874 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000875 } // let isCodeGenOnly = 1 in
876}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000877
Igor Breger21296d22015-10-20 11:56:42 +0000878multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
879 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000880 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000881 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
882 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
883 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
884 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000885 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000886 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000887 (DestInfo.VT (X86VBroadcast
888 (SrcInfo.ScalarLdFrag addr:$src)))>,
889 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000890 }
Craig Toppere1cac152016-06-07 07:27:54 +0000891
Craig Topper80934372016-07-16 03:42:59 +0000892 def : Pat<(DestInfo.VT (X86VBroadcast
893 (SrcInfo.VT (scalar_to_vector
894 (SrcInfo.ScalarLdFrag addr:$src))))),
895 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
896 let AddedComplexity = 20 in
897 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
898 (X86VBroadcast
899 (SrcInfo.VT (scalar_to_vector
900 (SrcInfo.ScalarLdFrag addr:$src)))),
901 DestInfo.RC:$src0)),
902 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
903 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
904 let AddedComplexity = 30 in
905 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
906 (X86VBroadcast
907 (SrcInfo.VT (scalar_to_vector
908 (SrcInfo.ScalarLdFrag addr:$src)))),
909 DestInfo.ImmAllZerosV)),
910 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
911 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000912}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000913
Craig Topper80934372016-07-16 03:42:59 +0000914multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000915 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000916 let Predicates = [HasAVX512] in
917 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
918 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
919 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000920
921 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000922 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000923 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000924 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 }
926}
927
Craig Topper80934372016-07-16 03:42:59 +0000928multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
929 AVX512VLVectorVTInfo _> {
930 let Predicates = [HasAVX512] in
931 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
932 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
933 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000934
Craig Topper80934372016-07-16 03:42:59 +0000935 let Predicates = [HasVLX] in {
936 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
937 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
938 EVEX_V256;
939 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
940 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
941 EVEX_V128;
942 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943}
Craig Topper80934372016-07-16 03:42:59 +0000944defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
945 avx512vl_f32_info>;
946defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
947 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000949def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000950 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000951def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000952 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000953
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
955 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000956 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000957 (ins SrcRC:$src),
958 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000959 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960}
961
Robert Khasanovcbc57032014-12-09 16:38:41 +0000962multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
963 RegisterClass SrcRC, Predicate prd> {
964 let Predicates = [prd] in
965 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
966 let Predicates = [prd, HasVLX] in {
967 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
968 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
969 }
970}
971
Igor Breger0aeda372016-02-07 08:30:50 +0000972let isCodeGenOnly = 1 in {
973defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000974 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000975defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000976 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000977}
978let isAsmParserOnly = 1 in {
979 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
980 GR32, HasBWI>;
981 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000982 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000983}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000984defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
985 HasAVX512>;
986defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
987 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000988
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000990 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000991def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000992 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000993
Igor Breger21296d22015-10-20 11:56:42 +0000994// Provide aliases for broadcast from the same register class that
995// automatically does the extract.
996multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
997 X86VectorVTInfo SrcInfo> {
998 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
999 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1000 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1001}
1002
1003multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1004 AVX512VLVectorVTInfo _, Predicate prd> {
1005 let Predicates = [prd] in {
1006 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1007 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1008 EVEX_V512;
1009 // Defined separately to avoid redefinition.
1010 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1011 }
1012 let Predicates = [prd, HasVLX] in {
1013 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1014 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1015 EVEX_V256;
1016 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1017 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001018 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019}
1020
Igor Breger21296d22015-10-20 11:56:42 +00001021defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1022 avx512vl_i8_info, HasBWI>;
1023defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1024 avx512vl_i16_info, HasBWI>;
1025defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1026 avx512vl_i32_info, HasAVX512>;
1027defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1028 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001029
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001030multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1031 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001032 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001033 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1034 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001035 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001036 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001037}
1038
Craig Topperbe351ee2016-10-01 06:01:23 +00001039let Predicates = [HasVLX, HasBWI] in {
1040 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1041 // This means we'll encounter truncated i32 loads; match that here.
1042 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1043 (VPBROADCASTWZ128m addr:$src)>;
1044 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1045 (VPBROADCASTWZ256m addr:$src)>;
1046 def : Pat<(v8i16 (X86VBroadcast
1047 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1048 (VPBROADCASTWZ128m addr:$src)>;
1049 def : Pat<(v16i16 (X86VBroadcast
1050 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1051 (VPBROADCASTWZ256m addr:$src)>;
1052}
1053
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001054//===----------------------------------------------------------------------===//
1055// AVX-512 BROADCAST SUBVECTORS
1056//
1057
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001058defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1059 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001060 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001061defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1062 v16f32_info, v4f32x_info>,
1063 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1064defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1065 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001066 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001067defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1068 v8f64_info, v4f64x_info>, VEX_W,
1069 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1070
Craig Topper715ad7f2016-10-16 23:29:51 +00001071let Predicates = [HasAVX512] in {
1072def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1073 (VBROADCASTI64X4rm addr:$src)>;
1074def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1075 (VBROADCASTI64X4rm addr:$src)>;
1076
1077// Provide fallback in case the load node that is used in the patterns above
1078// is used by additional users, which prevents the pattern selection.
1079def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1080 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1081 (v8f32 VR256X:$src), 1)>;
1082def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1083 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1084 (v8i32 VR256X:$src), 1)>;
1085def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1086 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1087 (v16i16 VR256X:$src), 1)>;
1088def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1089 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1090 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001091
1092def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1093 (VBROADCASTI32X4rm addr:$src)>;
1094def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1095 (VBROADCASTI32X4rm addr:$src)>;
1096
1097// Provide fallback in case the load node that is used in the patterns above
1098// is used by additional users, which prevents the pattern selection.
1099def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1100 (VINSERTF64x4Zrr
1101 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1102 VR128X:$src, sub_xmm),
1103 VR128X:$src, 1),
1104 (EXTRACT_SUBREG
1105 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1106 VR128X:$src, sub_xmm),
1107 VR128X:$src, 1)), sub_ymm), 1)>;
1108def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1109 (VINSERTI64x4Zrr
1110 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1111 VR128X:$src, sub_xmm),
1112 VR128X:$src, 1),
1113 (EXTRACT_SUBREG
1114 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1115 VR128X:$src, sub_xmm),
1116 VR128X:$src, 1)), sub_ymm), 1)>;
1117
1118def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1119 (VINSERTI64x4Zrr
1120 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1121 VR128X:$src, sub_xmm),
1122 VR128X:$src, 1),
1123 (EXTRACT_SUBREG
1124 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1125 VR128X:$src, sub_xmm),
1126 VR128X:$src, 1)), sub_ymm), 1)>;
1127def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1128 (VINSERTI64x4Zrr
1129 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1130 VR128X:$src, sub_xmm),
1131 VR128X:$src, 1),
1132 (EXTRACT_SUBREG
1133 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1134 VR128X:$src, sub_xmm),
1135 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001136}
1137
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001138let Predicates = [HasVLX] in {
1139defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1140 v8i32x_info, v4i32x_info>,
1141 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1142defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1143 v8f32x_info, v4f32x_info>,
1144 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001145
1146def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1147 (VBROADCASTI32X4Z256rm addr:$src)>;
1148def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1149 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001150
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001151// Provide fallback in case the load node that is used in the patterns above
1152// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001153def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001154 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001155 (v4f32 VR128X:$src), 1)>;
1156def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001157 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001158 (v4i32 VR128X:$src), 1)>;
1159def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001160 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001161 (v8i16 VR128X:$src), 1)>;
1162def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001163 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001164 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001165}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001166
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001167let Predicates = [HasVLX, HasDQI] in {
1168defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1169 v4i64x_info, v2i64x_info>, VEX_W,
1170 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1171defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1172 v4f64x_info, v2f64x_info>, VEX_W,
1173 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001174
1175// Provide fallback in case the load node that is used in the patterns above
1176// is used by additional users, which prevents the pattern selection.
1177def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1178 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1179 (v2f64 VR128X:$src), 1)>;
1180def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1181 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1182 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001183}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001184
1185let Predicates = [HasVLX, NoDQI] in {
1186def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1187 (VBROADCASTF32X4Z256rm addr:$src)>;
1188def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1189 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001190
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001191// Provide fallback in case the load node that is used in the patterns above
1192// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001193def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001194 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001195 (v2f64 VR128X:$src), 1)>;
1196def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001197 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1198 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001199}
1200
Craig Topper715ad7f2016-10-16 23:29:51 +00001201let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001202def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1203 (VBROADCASTF32X4rm addr:$src)>;
1204def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1205 (VBROADCASTI32X4rm addr:$src)>;
1206
1207def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1208 (VINSERTF64x4Zrr
1209 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1210 VR128X:$src, sub_xmm),
1211 VR128X:$src, 1),
1212 (EXTRACT_SUBREG
1213 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1214 VR128X:$src, sub_xmm),
1215 VR128X:$src, 1)), sub_ymm), 1)>;
1216def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1217 (VINSERTI64x4Zrr
1218 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1219 VR128X:$src, sub_xmm),
1220 VR128X:$src, 1),
1221 (EXTRACT_SUBREG
1222 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1223 VR128X:$src, sub_xmm),
1224 VR128X:$src, 1)), sub_ymm), 1)>;
1225
Craig Topper715ad7f2016-10-16 23:29:51 +00001226def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1227 (VBROADCASTF64X4rm addr:$src)>;
1228def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1229 (VBROADCASTI64X4rm addr:$src)>;
1230
1231// Provide fallback in case the load node that is used in the patterns above
1232// is used by additional users, which prevents the pattern selection.
1233def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1234 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1235 (v8f32 VR256X:$src), 1)>;
1236def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1237 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1238 (v8i32 VR256X:$src), 1)>;
1239}
1240
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001241let Predicates = [HasDQI] in {
1242defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1243 v8i64_info, v2i64x_info>, VEX_W,
1244 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1245defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1246 v16i32_info, v8i32x_info>,
1247 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1248defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1249 v8f64_info, v2f64x_info>, VEX_W,
1250 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1251defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1252 v16f32_info, v8f32x_info>,
1253 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001254
1255// Provide fallback in case the load node that is used in the patterns above
1256// is used by additional users, which prevents the pattern selection.
1257def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1258 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1259 (v8f32 VR256X:$src), 1)>;
1260def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1261 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1262 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001263
1264def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1265 (VINSERTF32x8Zrr
1266 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1267 VR128X:$src, sub_xmm),
1268 VR128X:$src, 1),
1269 (EXTRACT_SUBREG
1270 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1271 VR128X:$src, sub_xmm),
1272 VR128X:$src, 1)), sub_ymm), 1)>;
1273def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1274 (VINSERTI32x8Zrr
1275 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1276 VR128X:$src, sub_xmm),
1277 VR128X:$src, 1),
1278 (EXTRACT_SUBREG
1279 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1280 VR128X:$src, sub_xmm),
1281 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001282}
Adam Nemet73f72e12014-06-27 00:43:38 +00001283
Igor Bregerfa798a92015-11-02 07:39:36 +00001284multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001285 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001286 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001287 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001288 EVEX_V512;
1289 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001290 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001291 EVEX_V256;
1292}
1293
1294multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001295 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1296 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001297
1298 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001299 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1300 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001301}
1302
Craig Topper51e052f2016-10-15 16:26:02 +00001303defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1304 avx512vl_i32_info, avx512vl_i64_info>;
1305defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1306 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001307
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001308def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001309 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001310def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1311 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1312
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001313def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001314 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001315def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1316 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001317
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318//===----------------------------------------------------------------------===//
1319// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1320//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001321multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1322 X86VectorVTInfo _, RegisterClass KRC> {
1323 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001324 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001325 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001326}
1327
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001328multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001329 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1330 let Predicates = [HasCDI] in
1331 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1332 let Predicates = [HasCDI, HasVLX] in {
1333 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1334 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1335 }
1336}
1337
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001338defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001339 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001340defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001341 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001342
1343//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001344// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001345multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001346let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001347 // The index operand in the pattern should really be an integer type. However,
1348 // if we do that and it happens to come from a bitcast, then it becomes
1349 // difficult to find the bitcast needed to convert the index to the
1350 // destination type for the passthru since it will be folded with the bitcast
1351 // of the index operand.
1352 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001353 (ins _.RC:$src2, _.RC:$src3),
1354 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001355 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001356 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357
Craig Topper4fa3b502016-09-06 06:56:59 +00001358 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001359 (ins _.RC:$src2, _.MemOp:$src3),
1360 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001361 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001362 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1363 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001364 }
1365}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001366multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001367 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001368 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001369 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001370 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1371 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1372 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001373 (_.VT (X86VPermi2X _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001374 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001375 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001376}
1377
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001379 AVX512VLVectorVTInfo VTInfo> {
1380 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1381 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001382 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001383 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1384 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1385 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1386 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001387 }
1388}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001389
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001390multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001391 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001392 Predicate Prd> {
1393 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001394 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001395 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001396 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1397 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001398 }
1399}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001400
Craig Topperaad5f112015-11-30 00:13:24 +00001401defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001402 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001403defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001404 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001405defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001406 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001407 VEX_W, EVEX_CD8<16, CD8VF>;
1408defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001409 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001410 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001411defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001412 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001413defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001414 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001415
Craig Topperaad5f112015-11-30 00:13:24 +00001416// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001417multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001418 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001419let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001420 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1421 (ins IdxVT.RC:$src2, _.RC:$src3),
1422 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001423 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001424 AVX5128IBase;
1425
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001426 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1427 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1428 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001429 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001430 (bitconvert (_.LdFrag addr:$src3))))>,
1431 EVEX_4V, AVX5128IBase;
1432 }
1433}
1434multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001435 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001436 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001437 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1438 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1439 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1440 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001441 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001442 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1443 AVX5128IBase, EVEX_4V, EVEX_B;
1444}
1445
1446multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001447 AVX512VLVectorVTInfo VTInfo,
1448 AVX512VLVectorVTInfo ShuffleMask> {
1449 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001450 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001451 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001452 ShuffleMask.info512>, EVEX_V512;
1453 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001454 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001455 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001456 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001457 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001458 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001459 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001460 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1461 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001462 }
1463}
1464
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001465multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001466 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001467 AVX512VLVectorVTInfo Idx,
1468 Predicate Prd> {
1469 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001470 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1471 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001472 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001473 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1474 Idx.info128>, EVEX_V128;
1475 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1476 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001477 }
1478}
1479
Craig Toppera47576f2015-11-26 20:21:29 +00001480defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001481 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001482defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001483 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001484defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1485 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1486 VEX_W, EVEX_CD8<16, CD8VF>;
1487defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1488 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1489 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001490defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001491 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001492defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001493 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001495//===----------------------------------------------------------------------===//
1496// AVX-512 - BLEND using mask
1497//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001498multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1499 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001500 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001501 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1502 (ins _.RC:$src1, _.RC:$src2),
1503 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001504 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001505 []>, EVEX_4V;
1506 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1507 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001508 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001509 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001510 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001511 (_.VT _.RC:$src2),
1512 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001513 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001514 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1515 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1516 !strconcat(OpcodeStr,
1517 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1518 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001519 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001520 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1521 (ins _.RC:$src1, _.MemOp:$src2),
1522 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001523 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001524 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1525 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1526 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001527 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001528 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001529 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1530 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1531 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001532 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001533 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001534 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1535 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1536 !strconcat(OpcodeStr,
1537 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1538 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1539 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001540}
1541multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1542
1543 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1544 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1545 !strconcat(OpcodeStr,
1546 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1547 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001548 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1549 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1550 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001551 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001552
Craig Toppere1cac152016-06-07 07:27:54 +00001553 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001554 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1555 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1556 !strconcat(OpcodeStr,
1557 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1558 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001559 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001560
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001561}
1562
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001563multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1564 AVX512VLVectorVTInfo VTInfo> {
1565 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1566 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001567
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001568 let Predicates = [HasVLX] in {
1569 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1570 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1571 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1572 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1573 }
1574}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001575
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001576multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1577 AVX512VLVectorVTInfo VTInfo> {
1578 let Predicates = [HasBWI] in
1579 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001580
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001581 let Predicates = [HasBWI, HasVLX] in {
1582 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1583 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1584 }
1585}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001588defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1589defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1590defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1591defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1592defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1593defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001594
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001595
Craig Topper0fcf9252016-06-07 07:27:51 +00001596let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1598 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001599 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001600 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001601 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1602 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603
1604def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1605 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001606 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001607 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001608 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1609 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001610}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001611//===----------------------------------------------------------------------===//
1612// Compare Instructions
1613//===----------------------------------------------------------------------===//
1614
1615// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001616
1617multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1618
1619 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1620 (outs _.KRC:$dst),
1621 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1622 "vcmp${cc}"#_.Suffix,
1623 "$src2, $src1", "$src1, $src2",
1624 (OpNode (_.VT _.RC:$src1),
1625 (_.VT _.RC:$src2),
1626 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001627 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1628 (outs _.KRC:$dst),
1629 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1630 "vcmp${cc}"#_.Suffix,
1631 "$src2, $src1", "$src1, $src2",
1632 (OpNode (_.VT _.RC:$src1),
1633 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1634 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001635
1636 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1637 (outs _.KRC:$dst),
1638 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1639 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001640 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001641 (OpNodeRnd (_.VT _.RC:$src1),
1642 (_.VT _.RC:$src2),
1643 imm:$cc,
1644 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1645 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001646 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001647 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1648 (outs VK1:$dst),
1649 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1650 "vcmp"#_.Suffix,
1651 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1652 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1653 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001654 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001655 "vcmp"#_.Suffix,
1656 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1657 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1658
1659 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1660 (outs _.KRC:$dst),
1661 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1662 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001663 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001664 EVEX_4V, EVEX_B;
1665 }// let isAsmParserOnly = 1, hasSideEffects = 0
1666
1667 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001668 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001669 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1670 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1671 !strconcat("vcmp${cc}", _.Suffix,
1672 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1673 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1674 _.FRC:$src2,
1675 imm:$cc))],
1676 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001677 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1678 (outs _.KRC:$dst),
1679 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1680 !strconcat("vcmp${cc}", _.Suffix,
1681 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1682 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1683 (_.ScalarLdFrag addr:$src2),
1684 imm:$cc))],
1685 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001686 }
1687}
1688
1689let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001690 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1691 AVX512XSIi8Base;
1692 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1693 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001694}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001696multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001697 X86VectorVTInfo _, bit IsCommutable> {
1698 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001700 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1701 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1702 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001703 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1704 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001705 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1706 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1707 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1708 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001710 def rrk : AVX512BI<opc, MRMSrcReg,
1711 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1712 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1713 "$dst {${mask}}, $src1, $src2}"),
1714 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1715 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1716 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001717 def rmk : AVX512BI<opc, MRMSrcMem,
1718 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1719 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1720 "$dst {${mask}}, $src1, $src2}"),
1721 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1722 (OpNode (_.VT _.RC:$src1),
1723 (_.VT (bitconvert
1724 (_.LdFrag addr:$src2))))))],
1725 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001726}
1727
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001728multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001729 X86VectorVTInfo _, bit IsCommutable> :
1730 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001731 def rmb : AVX512BI<opc, MRMSrcMem,
1732 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1733 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1734 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1735 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1736 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1737 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1738 def rmbk : AVX512BI<opc, MRMSrcMem,
1739 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1740 _.ScalarMemOp:$src2),
1741 !strconcat(OpcodeStr,
1742 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1743 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1744 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1745 (OpNode (_.VT _.RC:$src1),
1746 (X86VBroadcast
1747 (_.ScalarLdFrag addr:$src2)))))],
1748 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001749}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001750
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001751multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001752 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1753 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001754 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001755 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1756 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001757
1758 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001759 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1760 IsCommutable>, EVEX_V256;
1761 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1762 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001763 }
1764}
1765
1766multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1767 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001768 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001769 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001770 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1771 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001772
1773 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001774 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1775 IsCommutable>, EVEX_V256;
1776 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1777 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001778 }
1779}
1780
1781defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001782 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001783 EVEX_CD8<8, CD8VF>;
1784
1785defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001786 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001787 EVEX_CD8<16, CD8VF>;
1788
Robert Khasanovf70f7982014-09-18 14:06:55 +00001789defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001790 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001791 EVEX_CD8<32, CD8VF>;
1792
Robert Khasanovf70f7982014-09-18 14:06:55 +00001793defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001794 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001795 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1796
1797defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1798 avx512vl_i8_info, HasBWI>,
1799 EVEX_CD8<8, CD8VF>;
1800
1801defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1802 avx512vl_i16_info, HasBWI>,
1803 EVEX_CD8<16, CD8VF>;
1804
Robert Khasanovf70f7982014-09-18 14:06:55 +00001805defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001806 avx512vl_i32_info, HasAVX512>,
1807 EVEX_CD8<32, CD8VF>;
1808
Robert Khasanovf70f7982014-09-18 14:06:55 +00001809defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001810 avx512vl_i64_info, HasAVX512>,
1811 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812
Craig Topper8b9e6712016-09-02 04:25:30 +00001813let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001814def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001815 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001816 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1817 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001818
1819def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001820 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001821 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1822 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001823}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001824
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1826 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001827 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001828 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001829 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001830 !strconcat("vpcmp${cc}", Suffix,
1831 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001832 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1833 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001834 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1835 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001836 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001837 !strconcat("vpcmp${cc}", Suffix,
1838 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001839 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1840 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001841 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001842 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1843 def rrik : AVX512AIi8<opc, MRMSrcReg,
1844 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001845 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001846 !strconcat("vpcmp${cc}", Suffix,
1847 "\t{$src2, $src1, $dst {${mask}}|",
1848 "$dst {${mask}}, $src1, $src2}"),
1849 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1850 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001851 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001852 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001853 def rmik : AVX512AIi8<opc, MRMSrcMem,
1854 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001855 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001856 !strconcat("vpcmp${cc}", Suffix,
1857 "\t{$src2, $src1, $dst {${mask}}|",
1858 "$dst {${mask}}, $src1, $src2}"),
1859 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1860 (OpNode (_.VT _.RC:$src1),
1861 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001862 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001863 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1864
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001866 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001868 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001869 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1870 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001871 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001872 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001874 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1876 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001877 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001878 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1879 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001880 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001881 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001882 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1883 "$dst {${mask}}, $src1, $src2, $cc}"),
1884 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001885 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001886 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1887 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001888 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001889 !strconcat("vpcmp", Suffix,
1890 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1891 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001892 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001893 }
1894}
1895
Robert Khasanov29e3b962014-08-27 09:34:37 +00001896multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001897 X86VectorVTInfo _> :
1898 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001899 def rmib : AVX512AIi8<opc, MRMSrcMem,
1900 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001901 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001902 !strconcat("vpcmp${cc}", Suffix,
1903 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1904 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1905 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1906 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001907 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001908 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1909 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1910 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001911 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001912 !strconcat("vpcmp${cc}", Suffix,
1913 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1914 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1915 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1916 (OpNode (_.VT _.RC:$src1),
1917 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001918 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001919 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001920
Robert Khasanov29e3b962014-08-27 09:34:37 +00001921 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001922 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001923 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1924 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001925 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001926 !strconcat("vpcmp", Suffix,
1927 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1928 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1929 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1930 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1931 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001932 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001933 !strconcat("vpcmp", Suffix,
1934 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1935 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1936 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1937 }
1938}
1939
1940multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1941 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1942 let Predicates = [prd] in
1943 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1944
1945 let Predicates = [prd, HasVLX] in {
1946 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1947 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1948 }
1949}
1950
1951multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1952 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1953 let Predicates = [prd] in
1954 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1955 EVEX_V512;
1956
1957 let Predicates = [prd, HasVLX] in {
1958 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1959 EVEX_V256;
1960 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1961 EVEX_V128;
1962 }
1963}
1964
1965defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1966 HasBWI>, EVEX_CD8<8, CD8VF>;
1967defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1968 HasBWI>, EVEX_CD8<8, CD8VF>;
1969
1970defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1971 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1972defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1973 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1974
Robert Khasanovf70f7982014-09-18 14:06:55 +00001975defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001976 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001977defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001978 HasAVX512>, EVEX_CD8<32, CD8VF>;
1979
Robert Khasanovf70f7982014-09-18 14:06:55 +00001980defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001981 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001982defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001983 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001984
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001985multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001986
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001987 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1988 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1989 "vcmp${cc}"#_.Suffix,
1990 "$src2, $src1", "$src1, $src2",
1991 (X86cmpm (_.VT _.RC:$src1),
1992 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001993 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001994
Craig Toppere1cac152016-06-07 07:27:54 +00001995 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1996 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1997 "vcmp${cc}"#_.Suffix,
1998 "$src2, $src1", "$src1, $src2",
1999 (X86cmpm (_.VT _.RC:$src1),
2000 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2001 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002002
Craig Toppere1cac152016-06-07 07:27:54 +00002003 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2004 (outs _.KRC:$dst),
2005 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2006 "vcmp${cc}"#_.Suffix,
2007 "${src2}"##_.BroadcastStr##", $src1",
2008 "$src1, ${src2}"##_.BroadcastStr,
2009 (X86cmpm (_.VT _.RC:$src1),
2010 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2011 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002013 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002014 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2015 (outs _.KRC:$dst),
2016 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2017 "vcmp"#_.Suffix,
2018 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2019
2020 let mayLoad = 1 in {
2021 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2022 (outs _.KRC:$dst),
2023 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2024 "vcmp"#_.Suffix,
2025 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2026
2027 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2028 (outs _.KRC:$dst),
2029 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2030 "vcmp"#_.Suffix,
2031 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2032 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2033 }
2034 }
2035}
2036
2037multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2038 // comparison code form (VCMP[EQ/LT/LE/...]
2039 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2040 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2041 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002042 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002043 (X86cmpmRnd (_.VT _.RC:$src1),
2044 (_.VT _.RC:$src2),
2045 imm:$cc,
2046 (i32 FROUND_NO_EXC))>, EVEX_B;
2047
2048 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2049 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2050 (outs _.KRC:$dst),
2051 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2052 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002053 "$cc, {sae}, $src2, $src1",
2054 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002055 }
2056}
2057
2058multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2059 let Predicates = [HasAVX512] in {
2060 defm Z : avx512_vcmp_common<_.info512>,
2061 avx512_vcmp_sae<_.info512>, EVEX_V512;
2062
2063 }
2064 let Predicates = [HasAVX512,HasVLX] in {
2065 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2066 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002067 }
2068}
2069
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002070defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2071 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2072defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2073 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002074
2075def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2076 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002077 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2078 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079 imm:$cc), VK8)>;
2080def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2081 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002082 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2083 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084 imm:$cc), VK8)>;
2085def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2086 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002087 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2088 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002090
Asaf Badouh572bbce2015-09-20 08:46:07 +00002091// ----------------------------------------------------------------
2092// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002093//handle fpclass instruction mask = op(reg_scalar,imm)
2094// op(mem_scalar,imm)
2095multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2096 X86VectorVTInfo _, Predicate prd> {
2097 let Predicates = [prd] in {
2098 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2099 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002100 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002101 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2102 (i32 imm:$src2)))], NoItinerary>;
2103 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2104 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2105 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002106 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002107 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002108 (OpNode (_.VT _.RC:$src1),
2109 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002110 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002111 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2112 (ins _.MemOp:$src1, i32u8imm:$src2),
2113 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002114 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002115 [(set _.KRC:$dst,
2116 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2117 (i32 imm:$src2)))], NoItinerary>;
2118 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2119 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2120 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002121 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002122 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002123 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2124 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2125 }
2126 }
2127}
2128
Asaf Badouh572bbce2015-09-20 08:46:07 +00002129//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2130// fpclass(reg_vec, mem_vec, imm)
2131// fpclass(reg_vec, broadcast(eltVt), imm)
2132multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2133 X86VectorVTInfo _, string mem, string broadcast>{
2134 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2135 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002136 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002137 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2138 (i32 imm:$src2)))], NoItinerary>;
2139 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2140 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2141 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002142 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002143 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002144 (OpNode (_.VT _.RC:$src1),
2145 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002146 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2147 (ins _.MemOp:$src1, i32u8imm:$src2),
2148 OpcodeStr##_.Suffix##mem#
2149 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002150 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002151 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2152 (i32 imm:$src2)))], NoItinerary>;
2153 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2154 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2155 OpcodeStr##_.Suffix##mem#
2156 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002157 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002158 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2159 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2160 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2161 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2162 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2163 _.BroadcastStr##", $dst|$dst, ${src1}"
2164 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002165 [(set _.KRC:$dst,(OpNode
2166 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002167 (_.ScalarLdFrag addr:$src1))),
2168 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2169 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2170 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2171 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2172 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2173 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002174 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2175 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002176 (_.ScalarLdFrag addr:$src1))),
2177 (i32 imm:$src2))))], NoItinerary>,
2178 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002179}
2180
Asaf Badouh572bbce2015-09-20 08:46:07 +00002181multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002182 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002183 string broadcast>{
2184 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002185 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002186 broadcast>, EVEX_V512;
2187 }
2188 let Predicates = [prd, HasVLX] in {
2189 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2190 broadcast>, EVEX_V128;
2191 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2192 broadcast>, EVEX_V256;
2193 }
2194}
2195
2196multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002197 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002198 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002199 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002200 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002201 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2202 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2203 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2204 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2205 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002206}
2207
Asaf Badouh696e8e02015-10-18 11:04:38 +00002208defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2209 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002210
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002211//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002212// Mask register copy, including
2213// - copy between mask registers
2214// - load/store mask registers
2215// - copy from GPR to mask register and vice versa
2216//
2217multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2218 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002219 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002220 let hasSideEffects = 0 in
2221 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2222 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2223 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2224 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2225 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2226 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2227 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2228 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002229}
2230
2231multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2232 string OpcodeStr,
2233 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002234 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002236 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002237 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002238 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002239 }
2240}
2241
Robert Khasanov74acbb72014-07-23 14:49:42 +00002242let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002243 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002244 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2245 VEX, PD;
2246
2247let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002248 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002250 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002251
2252let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002253 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2254 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002255 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2256 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002257 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2258 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002259 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2260 VEX, XD, VEX_W;
2261}
2262
2263// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002264def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2265 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2266def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2267 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2268
2269def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2270 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2271def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2272 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2273
2274def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002275 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002276def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002277 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002278 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2279
2280def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002281 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2282def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2283 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002284def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002285 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002286 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2287
2288def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2289 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2290def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2291 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2292def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2293 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2294def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2295 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296
Robert Khasanov74acbb72014-07-23 14:49:42 +00002297// Load/store kreg
2298let Predicates = [HasDQI] in {
2299 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2300 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002301 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2302 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002303
2304 def : Pat<(store VK4:$src, addr:$dst),
2305 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2306 def : Pat<(store VK2:$src, addr:$dst),
2307 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002308 def : Pat<(store VK1:$src, addr:$dst),
2309 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002310
2311 def : Pat<(v2i1 (load addr:$src)),
2312 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2313 def : Pat<(v4i1 (load addr:$src)),
2314 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002315}
2316let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002317 def : Pat<(store VK1:$src, addr:$dst),
2318 (MOV8mr addr:$dst,
2319 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2320 sub_8bit))>;
2321 def : Pat<(store VK2:$src, addr:$dst),
2322 (MOV8mr addr:$dst,
2323 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2324 sub_8bit))>;
2325 def : Pat<(store VK4:$src, addr:$dst),
2326 (MOV8mr addr:$dst,
2327 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002328 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002329 def : Pat<(store VK8:$src, addr:$dst),
2330 (MOV8mr addr:$dst,
2331 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2332 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002333
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002334 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002335 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002336 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002337 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002338 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002339 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002340}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002341
Robert Khasanov74acbb72014-07-23 14:49:42 +00002342let Predicates = [HasAVX512] in {
2343 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002345 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002346 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002347 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2348 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002349}
2350let Predicates = [HasBWI] in {
2351 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2352 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002353 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2354 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002355 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2356 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002357 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2358 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002359}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002360
Robert Khasanov74acbb72014-07-23 14:49:42 +00002361let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002362 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002363 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2364 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002365
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002366 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002367 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002368
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002369 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2370 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2371
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002372 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002373 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002374 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2375 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002376 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002377
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002378 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002379 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002380 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2381 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002382 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002383
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002384 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002385 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002386
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002387 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002388 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002389
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002390 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002391 (EXTRACT_SUBREG
2392 (AND32ri8 (KMOVWrk
2393 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002394
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002395 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002396 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002397
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002398 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002399 (AND64ri8 (SUBREG_TO_REG (i64 0),
2400 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002401
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002402 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002403 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002404 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002405
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002406 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002407 (EXTRACT_SUBREG
2408 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2409 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002410
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002411 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002412 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002414def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2415 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2416def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2417 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2418def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2419 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2420def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2421 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2422def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2423 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2424def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2425 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002426
Igor Bregerd6c187b2016-01-27 08:43:25 +00002427def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2428def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2429def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2430
Igor Bregera77b14d2016-08-11 12:13:46 +00002431def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2432def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2433def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2434def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2435def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2436def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437
2438// Mask unary operation
2439// - KNOT
2440multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002441 RegisterClass KRC, SDPatternOperator OpNode,
2442 Predicate prd> {
2443 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002445 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446 [(set KRC:$dst, (OpNode KRC:$src))]>;
2447}
2448
Robert Khasanov74acbb72014-07-23 14:49:42 +00002449multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2450 SDPatternOperator OpNode> {
2451 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2452 HasDQI>, VEX, PD;
2453 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2454 HasAVX512>, VEX, PS;
2455 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2456 HasBWI>, VEX, PD, VEX_W;
2457 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2458 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459}
2460
Craig Topper7b9cc142016-11-03 06:04:28 +00002461defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002463multiclass avx512_mask_unop_int<string IntName, string InstName> {
2464 let Predicates = [HasAVX512] in
2465 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2466 (i16 GR16:$src)),
2467 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2468 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2469}
2470defm : avx512_mask_unop_int<"knot", "KNOT">;
2471
Robert Khasanov74acbb72014-07-23 14:49:42 +00002472// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002473let Predicates = [HasAVX512, NoDQI] in
2474def : Pat<(vnot VK8:$src),
2475 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2476
2477def : Pat<(vnot VK4:$src),
2478 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2479def : Pat<(vnot VK2:$src),
2480 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002481
2482// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002483// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002485 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002486 Predicate prd, bit IsCommutable> {
2487 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2489 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002490 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2492}
2493
Robert Khasanov595683d2014-07-28 13:46:45 +00002494multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002495 SDPatternOperator OpNode, bit IsCommutable,
2496 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002497 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002498 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002499 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002500 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002501 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002502 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002503 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002504 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002505}
2506
2507def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2508def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002509// These nodes use 'vnot' instead of 'not' to support vectors.
2510def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2511def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512
Craig Topper7b9cc142016-11-03 06:04:28 +00002513defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2514defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2515defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2516defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2517defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2518defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002519
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002520multiclass avx512_mask_binop_int<string IntName, string InstName> {
2521 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002522 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2523 (i16 GR16:$src1), (i16 GR16:$src2)),
2524 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2525 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2526 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002527}
2528
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529defm : avx512_mask_binop_int<"kand", "KAND">;
2530defm : avx512_mask_binop_int<"kandn", "KANDN">;
2531defm : avx512_mask_binop_int<"kor", "KOR">;
2532defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2533defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002534
Craig Topper7b9cc142016-11-03 06:04:28 +00002535multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2536 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002537 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2538 // for the DQI set, this type is legal and KxxxB instruction is used
2539 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002540 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002541 (COPY_TO_REGCLASS
2542 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2543 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2544
2545 // All types smaller than 8 bits require conversion anyway
2546 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2547 (COPY_TO_REGCLASS (Inst
2548 (COPY_TO_REGCLASS VK1:$src1, VK16),
2549 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002550 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002551 (COPY_TO_REGCLASS (Inst
2552 (COPY_TO_REGCLASS VK2:$src1, VK16),
2553 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002554 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002555 (COPY_TO_REGCLASS (Inst
2556 (COPY_TO_REGCLASS VK4:$src1, VK16),
2557 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558}
2559
Craig Topper7b9cc142016-11-03 06:04:28 +00002560defm : avx512_binop_pat<and, and, KANDWrr>;
2561defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2562defm : avx512_binop_pat<or, or, KORWrr>;
2563defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2564defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002565
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002567multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2568 RegisterClass KRCSrc, Predicate prd> {
2569 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002570 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002571 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2572 (ins KRC:$src1, KRC:$src2),
2573 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2574 VEX_4V, VEX_L;
2575
2576 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2577 (!cast<Instruction>(NAME##rr)
2578 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2579 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2580 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002581}
2582
Igor Bregera54a1a82015-09-08 13:10:00 +00002583defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2584defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2585defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002587// Mask bit testing
2588multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002589 SDNode OpNode, Predicate prd> {
2590 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002592 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2594}
2595
Igor Breger5ea0a6812015-08-31 13:30:19 +00002596multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2597 Predicate prdW = HasAVX512> {
2598 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2599 VEX, PD;
2600 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2601 VEX, PS;
2602 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2603 VEX, PS, VEX_W;
2604 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2605 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002606}
2607
2608defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002609defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611// Mask shift
2612multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2613 SDNode OpNode> {
2614 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002615 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002616 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002617 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002618 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2619}
2620
2621multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2622 SDNode OpNode> {
2623 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002624 VEX, TAPD, VEX_W;
2625 let Predicates = [HasDQI] in
2626 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2627 VEX, TAPD;
2628 let Predicates = [HasBWI] in {
2629 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2630 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002631 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2632 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002633 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002634}
2635
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002636defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2637defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002638
2639// Mask setting all 0s or 1s
2640multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2641 let Predicates = [HasAVX512] in
2642 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2643 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2644 [(set KRC:$dst, (VT Val))]>;
2645}
2646
2647multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002648 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002649 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002650 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2651 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652}
2653
2654defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2655defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2656
2657// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2658let Predicates = [HasAVX512] in {
2659 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002660 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2661 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002662 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002663 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2664 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002665 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002666 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2667 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002668}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002669
2670// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2671multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2672 RegisterClass RC, ValueType VT> {
2673 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2674 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002675
Igor Bregerf1bd7612016-03-06 07:46:03 +00002676 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002677 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002678}
2679
2680defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2681defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2682defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2683defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2684defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2685
2686defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2687defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2688defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2689defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2690
2691defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2692defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2693defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2694
2695defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2696defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2697
2698defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002699
Igor Breger999ac752016-03-08 15:21:25 +00002700def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002701 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002702 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2703 VK2))>;
2704def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002705 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002706 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2707 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002708def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2709 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002710def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2711 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002712def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2713 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2714
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002715
Igor Breger86724082016-08-14 05:25:07 +00002716// Patterns for kmask shift
2717multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2718 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002719 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002720 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002721 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002722 RC))>;
2723 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002724 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002725 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002726 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002727 RC))>;
2728}
2729
2730defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2731defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2732defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002733//===----------------------------------------------------------------------===//
2734// AVX-512 - Aligned and unaligned load and store
2735//
2736
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002737
2738multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002739 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002740 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 let hasSideEffects = 0 in {
2742 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 _.ExeDomain>, EVEX;
2745 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2746 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002747 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002748 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002749 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2750 (_.VT _.RC:$src),
2751 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752 EVEX, EVEX_KZ;
2753
Craig Topper4e7b8882016-10-03 02:00:29 +00002754 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002758 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2759 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002760
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002761 let Constraints = "$src0 = $dst" in {
2762 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2763 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2764 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2765 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002766 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767 (_.VT _.RC:$src1),
2768 (_.VT _.RC:$src0))))], _.ExeDomain>,
2769 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002770 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002771 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2772 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002773 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2774 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002775 [(set _.RC:$dst, (_.VT
2776 (vselect _.KRCWM:$mask,
2777 (_.VT (bitconvert (ld_frag addr:$src1))),
2778 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002779 }
Craig Toppere1cac152016-06-07 07:27:54 +00002780 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002781 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2782 (ins _.KRCWM:$mask, _.MemOp:$src),
2783 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2784 "${dst} {${mask}} {z}, $src}",
2785 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2786 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2787 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002788 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002789 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2790 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2791
2792 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2793 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2794
2795 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2796 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2797 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002798}
2799
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2801 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002802 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002803 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002804 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002805 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002806
2807 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002808 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002809 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002810 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002811 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002812 }
2813}
2814
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2816 AVX512VLVectorVTInfo _,
2817 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002818 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002819 let Predicates = [prd] in
2820 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002821 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002822
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002823 let Predicates = [prd, HasVLX] in {
2824 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002825 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002826 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002827 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002828 }
2829}
2830
2831multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002832 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002833
Craig Topper99f6b622016-05-01 01:03:56 +00002834 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002835 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2836 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2837 [], _.ExeDomain>, EVEX;
2838 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2839 (ins _.KRCWM:$mask, _.RC:$src),
2840 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2841 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002842 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002843 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002844 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002845 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002846 "${dst} {${mask}} {z}, $src}",
2847 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002848 }
Igor Breger81b79de2015-11-19 07:43:43 +00002849
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002850 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002851 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002852 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002853 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002854 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2855 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2856 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002857
2858 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2859 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2860 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002861}
2862
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002863
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002864multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2865 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002866 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002867 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2868 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002869
2870 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002871 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2872 masked_store_unaligned>, EVEX_V256;
2873 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2874 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002875 }
2876}
2877
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002878multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2879 AVX512VLVectorVTInfo _, Predicate prd> {
2880 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002881 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2882 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002883
2884 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002885 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2886 masked_store_aligned256>, EVEX_V256;
2887 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2888 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002889 }
2890}
2891
2892defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2893 HasAVX512>,
2894 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2895 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2896
2897defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2898 HasAVX512>,
2899 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2900 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2901
Craig Topperc9293492016-02-26 06:50:29 +00002902defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002903 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002904 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002905 PS, EVEX_CD8<32, CD8VF>;
2906
Craig Topper4e7b8882016-10-03 02:00:29 +00002907defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002908 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002909 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2910 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002911
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002912defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2913 HasAVX512>,
2914 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2915 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002916
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002917defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2918 HasAVX512>,
2919 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2920 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002921
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002922defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2923 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002924 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2925
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002926defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2927 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002928 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2929
Craig Topperc9293492016-02-26 06:50:29 +00002930defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002931 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002932 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002933 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2934
Craig Topperc9293492016-02-26 06:50:29 +00002935defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002936 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002937 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002938 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002939
Craig Topperd875d6b2016-09-29 06:07:09 +00002940// Special instructions to help with spilling when we don't have VLX. We need
2941// to load or store from a ZMM register instead. These are converted in
2942// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002943let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002944 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2945def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2946 "", []>;
2947def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2948 "", []>;
2949def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2950 "", []>;
2951def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2952 "", []>;
2953}
2954
2955let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002956def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002957 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002958def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002959 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002960def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002961 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002962def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002963 "", []>;
2964}
2965
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002966def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002967 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002968 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002969 VK8), VR512:$src)>;
2970
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002971def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002972 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002973 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002974
Craig Topper33c550c2016-05-22 00:39:30 +00002975// These patterns exist to prevent the above patterns from introducing a second
2976// mask inversion when one already exists.
2977def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2978 (bc_v8i64 (v16i32 immAllZerosV)),
2979 (v8i64 VR512:$src))),
2980 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2981def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2982 (v16i32 immAllZerosV),
2983 (v16i32 VR512:$src))),
2984 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2985
Craig Topper14aa2662016-08-11 06:04:04 +00002986let Predicates = [HasVLX, NoBWI] in {
2987 // 128-bit load/store without BWI.
2988 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2989 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2990 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2991 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2992 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2993 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2994 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2995 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2996
2997 // 256-bit load/store without BWI.
2998 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2999 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3000 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
3001 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3002 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
3003 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3004 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
3005 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3006}
3007
Craig Topper95bdabd2016-05-22 23:44:33 +00003008let Predicates = [HasVLX] in {
3009 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3010 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3011 def : Pat<(alignedstore (v2f64 (extract_subvector
3012 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3013 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3014 def : Pat<(alignedstore (v4f32 (extract_subvector
3015 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3016 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3017 def : Pat<(alignedstore (v2i64 (extract_subvector
3018 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3019 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3020 def : Pat<(alignedstore (v4i32 (extract_subvector
3021 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3022 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3023 def : Pat<(alignedstore (v8i16 (extract_subvector
3024 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3025 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3026 def : Pat<(alignedstore (v16i8 (extract_subvector
3027 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3028 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3029
3030 def : Pat<(store (v2f64 (extract_subvector
3031 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3032 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3033 def : Pat<(store (v4f32 (extract_subvector
3034 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3035 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3036 def : Pat<(store (v2i64 (extract_subvector
3037 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3038 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3039 def : Pat<(store (v4i32 (extract_subvector
3040 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3041 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3042 def : Pat<(store (v8i16 (extract_subvector
3043 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3044 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3045 def : Pat<(store (v16i8 (extract_subvector
3046 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3047 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3048
3049 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3050 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3051 def : Pat<(alignedstore (v2f64 (extract_subvector
3052 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3053 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3054 def : Pat<(alignedstore (v4f32 (extract_subvector
3055 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3056 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3057 def : Pat<(alignedstore (v2i64 (extract_subvector
3058 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3059 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3060 def : Pat<(alignedstore (v4i32 (extract_subvector
3061 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3062 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3063 def : Pat<(alignedstore (v8i16 (extract_subvector
3064 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3065 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3066 def : Pat<(alignedstore (v16i8 (extract_subvector
3067 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3068 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3069
3070 def : Pat<(store (v2f64 (extract_subvector
3071 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3072 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3073 def : Pat<(store (v4f32 (extract_subvector
3074 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3075 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3076 def : Pat<(store (v2i64 (extract_subvector
3077 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3078 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3079 def : Pat<(store (v4i32 (extract_subvector
3080 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3081 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3082 def : Pat<(store (v8i16 (extract_subvector
3083 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3084 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3085 def : Pat<(store (v16i8 (extract_subvector
3086 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3087 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3088
3089 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3090 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003091 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3092 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003093 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3094 def : Pat<(alignedstore (v8f32 (extract_subvector
3095 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3096 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003097 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3098 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003099 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003100 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3101 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003102 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003103 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3104 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003105 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003106 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3107 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003108 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3109
3110 def : Pat<(store (v4f64 (extract_subvector
3111 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3112 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3113 def : Pat<(store (v8f32 (extract_subvector
3114 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3115 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3116 def : Pat<(store (v4i64 (extract_subvector
3117 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3118 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3119 def : Pat<(store (v8i32 (extract_subvector
3120 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3121 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3122 def : Pat<(store (v16i16 (extract_subvector
3123 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3124 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3125 def : Pat<(store (v32i8 (extract_subvector
3126 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3127 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3128}
3129
3130
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003131// Move Int Doubleword to Packed Double Int
3132//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003133def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003134 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135 [(set VR128X:$dst,
3136 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003137 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003138def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003139 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140 [(set VR128X:$dst,
3141 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003142 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003143def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003144 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003145 [(set VR128X:$dst,
3146 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003147 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003148let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3149def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3150 (ins i64mem:$src),
3151 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003152 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003153let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003154def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003155 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003156 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003158def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003159 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003160 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003161 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003162def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003163 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003164 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3166 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003167}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003168
3169// Move Int Doubleword to Single Scalar
3170//
Craig Topper88adf2a2013-10-12 05:41:08 +00003171let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003172def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003173 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003175 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003176
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003177def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003178 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003180 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003181}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003183// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003185def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003186 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003187 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003188 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003189 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003190def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003191 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003192 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003193 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003194 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003195 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003196
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003197// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198//
3199def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003200 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003201 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3202 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003203 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003204 Requires<[HasAVX512, In64BitMode]>;
3205
Craig Topperc648c9b2015-12-28 06:11:42 +00003206let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3207def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3208 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003209 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003210 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003211
Craig Topperc648c9b2015-12-28 06:11:42 +00003212def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3213 (ins i64mem:$dst, VR128X:$src),
3214 "vmovq\t{$src, $dst|$dst, $src}",
3215 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3216 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003217 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003218 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3219
3220let hasSideEffects = 0 in
3221def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3222 (ins VR128X:$src),
3223 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003224 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003225
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003226// Move Scalar Single to Double Int
3227//
Craig Topper88adf2a2013-10-12 05:41:08 +00003228let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003229def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003230 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003231 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003232 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003233 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003234def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003236 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003237 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003238 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003239}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003240
3241// Move Quadword Int to Packed Quadword Int
3242//
Craig Topperc648c9b2015-12-28 06:11:42 +00003243def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003244 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003245 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003246 [(set VR128X:$dst,
3247 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003248 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003249
3250//===----------------------------------------------------------------------===//
3251// AVX-512 MOVSS, MOVSD
3252//===----------------------------------------------------------------------===//
3253
Craig Topperc7de3a12016-07-29 02:49:08 +00003254multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003255 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003256 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3257 (ins _.RC:$src1, _.FRC:$src2),
3258 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3259 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3260 (scalar_to_vector _.FRC:$src2))))],
3261 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3262 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3263 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3264 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3265 "$dst {${mask}} {z}, $src1, $src2}"),
3266 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3267 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3268 _.ImmAllZerosV)))],
3269 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3270 let Constraints = "$src0 = $dst" in
3271 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3272 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3273 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3274 "$dst {${mask}}, $src1, $src2}"),
3275 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3276 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3277 (_.VT _.RC:$src0))))],
3278 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003279 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003280 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3281 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3282 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3283 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3284 let mayLoad = 1, hasSideEffects = 0 in {
3285 let Constraints = "$src0 = $dst" in
3286 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3287 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3288 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3289 "$dst {${mask}}, $src}"),
3290 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3291 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3292 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3293 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3294 "$dst {${mask}} {z}, $src}"),
3295 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003296 }
Craig Toppere1cac152016-06-07 07:27:54 +00003297 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3298 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3299 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3300 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003301 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003302 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3303 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3304 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3305 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003306}
3307
Asaf Badouh41ecf462015-12-06 13:26:56 +00003308defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3309 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310
Asaf Badouh41ecf462015-12-06 13:26:56 +00003311defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3312 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003313
Craig Topper74ed0872016-05-18 06:55:59 +00003314def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003315 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003316 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003317
Craig Topper74ed0872016-05-18 06:55:59 +00003318def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003319 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003320 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003322def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3323 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3324 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3325
Craig Topper99f6b622016-05-01 01:03:56 +00003326let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003327defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3328 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3329 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3330 XS, EVEX_4V, VEX_LIG;
3331
Craig Topper99f6b622016-05-01 01:03:56 +00003332let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003333defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3334 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3335 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3336 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003337
3338let Predicates = [HasAVX512] in {
3339 let AddedComplexity = 15 in {
3340 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3341 // MOVS{S,D} to the lower bits.
3342 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3343 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3344 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3345 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3346 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3347 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3348 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3349 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003350 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003351
3352 // Move low f32 and clear high bits.
3353 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3354 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003355 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003356 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3357 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3358 (SUBREG_TO_REG (i32 0),
3359 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003360 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003361 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3362 (SUBREG_TO_REG (i32 0),
3363 (VMOVSSZrr (v4f32 (V_SET0)),
3364 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3365 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3366 (SUBREG_TO_REG (i32 0),
3367 (VMOVSSZrr (v4i32 (V_SET0)),
3368 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003369
3370 let AddedComplexity = 20 in {
3371 // MOVSSrm zeros the high parts of the register; represent this
3372 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3373 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3374 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3375 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3376 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3377 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3378 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003379 def : Pat<(v4f32 (X86vzload addr:$src)),
3380 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003381
3382 // MOVSDrm zeros the high parts of the register; represent this
3383 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3384 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3385 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3386 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3387 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3388 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3389 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3390 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3391 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3392 def : Pat<(v2f64 (X86vzload addr:$src)),
3393 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3394
3395 // Represent the same patterns above but in the form they appear for
3396 // 256-bit types
3397 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3398 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003399 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003400 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3401 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3402 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003403 def : Pat<(v8f32 (X86vzload addr:$src)),
3404 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003405 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3406 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3407 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003408 def : Pat<(v4f64 (X86vzload addr:$src)),
3409 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003410
3411 // Represent the same patterns above but in the form they appear for
3412 // 512-bit types
3413 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3414 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3415 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3416 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3417 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3418 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003419 def : Pat<(v16f32 (X86vzload addr:$src)),
3420 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003421 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3422 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3423 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003424 def : Pat<(v8f64 (X86vzload addr:$src)),
3425 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003426 }
3427 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3428 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3429 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3430 FR32X:$src)), sub_xmm)>;
3431 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3432 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3433 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3434 FR64X:$src)), sub_xmm)>;
3435 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3436 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003437 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438
3439 // Move low f64 and clear high bits.
3440 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3441 (SUBREG_TO_REG (i32 0),
3442 (VMOVSDZrr (v2f64 (V_SET0)),
3443 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003444 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3445 (SUBREG_TO_REG (i32 0),
3446 (VMOVSDZrr (v2f64 (V_SET0)),
3447 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003448
3449 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3450 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3451 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003452 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3453 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3454 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003455
3456 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003457 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003458 addr:$dst),
3459 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003460
3461 // Shuffle with VMOVSS
3462 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3463 (VMOVSSZrr (v4i32 VR128X:$src1),
3464 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3465 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3466 (VMOVSSZrr (v4f32 VR128X:$src1),
3467 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3468
3469 // 256-bit variants
3470 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3471 (SUBREG_TO_REG (i32 0),
3472 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3473 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3474 sub_xmm)>;
3475 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3476 (SUBREG_TO_REG (i32 0),
3477 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3478 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3479 sub_xmm)>;
3480
3481 // Shuffle with VMOVSD
3482 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3483 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3484 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3485 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3486 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3487 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3488 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3489 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3490
3491 // 256-bit variants
3492 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3493 (SUBREG_TO_REG (i32 0),
3494 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3495 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3496 sub_xmm)>;
3497 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3498 (SUBREG_TO_REG (i32 0),
3499 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3500 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3501 sub_xmm)>;
3502
3503 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3504 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3505 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3506 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3507 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3508 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3509 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3510 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3511}
3512
3513let AddedComplexity = 15 in
3514def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3515 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003516 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003517 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003518 (v2i64 VR128X:$src))))],
3519 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3520
Igor Breger4ec5abf2015-11-03 07:30:17 +00003521let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003522def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3523 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003524 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003525 [(set VR128X:$dst, (v2i64 (X86vzmovl
3526 (loadv2i64 addr:$src))))],
3527 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3528 EVEX_CD8<8, CD8VT8>;
3529
3530let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003531 let AddedComplexity = 15 in {
3532 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3533 (VMOVDI2PDIZrr GR32:$src)>;
3534
3535 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3536 (VMOV64toPQIZrr GR64:$src)>;
3537
3538 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3539 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3540 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003541
3542 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3543 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3544 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003545 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003546 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3547 let AddedComplexity = 20 in {
3548 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3549 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003550 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3551 (VMOVDI2PDIZrm addr:$src)>;
3552 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3553 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003554 def : Pat<(v4i32 (X86vzload addr:$src)),
3555 (VMOVDI2PDIZrm addr:$src)>;
3556 def : Pat<(v8i32 (X86vzload addr:$src)),
3557 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003558 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003559 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003560 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003561 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003562 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003563 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003564 def : Pat<(v4i64 (X86vzload addr:$src)),
3565 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003566 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003567
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003568 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3569 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3570 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3571 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003572 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3573 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3574 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3575
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003576 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003577 def : Pat<(v16i32 (X86vzload addr:$src)),
3578 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003579 def : Pat<(v8i64 (X86vzload addr:$src)),
3580 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003581}
3582
3583def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3584 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3585
3586def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3587 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3588
3589def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3590 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3591
3592def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3593 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3594
3595//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003596// AVX-512 - Non-temporals
3597//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003598let SchedRW = [WriteLoad] in {
3599 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3600 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3601 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3602 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3603 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003604
Craig Topper2f90c1f2016-06-07 07:27:57 +00003605 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003606 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003607 (ins i256mem:$src),
3608 "vmovntdqa\t{$src, $dst|$dst, $src}",
3609 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3610 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3611 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003612
Robert Khasanoved882972014-08-13 10:46:00 +00003613 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003614 (ins i128mem:$src),
3615 "vmovntdqa\t{$src, $dst|$dst, $src}",
3616 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3617 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3618 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003619 }
Adam Nemetefd07852014-06-18 16:51:10 +00003620}
3621
Igor Bregerd3341f52016-01-20 13:11:47 +00003622multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3623 PatFrag st_frag = alignednontemporalstore,
3624 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003625 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003626 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003627 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003628 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3629 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003630}
3631
Igor Bregerd3341f52016-01-20 13:11:47 +00003632multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3633 AVX512VLVectorVTInfo VTInfo> {
3634 let Predicates = [HasAVX512] in
3635 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003636
Igor Bregerd3341f52016-01-20 13:11:47 +00003637 let Predicates = [HasAVX512, HasVLX] in {
3638 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3639 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003640 }
3641}
3642
Igor Bregerd3341f52016-01-20 13:11:47 +00003643defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3644defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3645defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003646
Craig Topper707c89c2016-05-08 23:43:17 +00003647let Predicates = [HasAVX512], AddedComplexity = 400 in {
3648 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3649 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3650 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3651 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3652 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3653 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003654
3655 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3656 (VMOVNTDQAZrm addr:$src)>;
3657 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3658 (VMOVNTDQAZrm addr:$src)>;
3659 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3660 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003661 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003662 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003663 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003664 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003665 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003666 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003667}
3668
Craig Topperc41320d2016-05-08 23:08:45 +00003669let Predicates = [HasVLX], AddedComplexity = 400 in {
3670 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3671 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3672 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3673 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3674 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3675 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3676
Simon Pilgrim9a896232016-06-07 13:34:24 +00003677 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3678 (VMOVNTDQAZ256rm addr:$src)>;
3679 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3680 (VMOVNTDQAZ256rm addr:$src)>;
3681 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3682 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003683 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003684 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003685 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003686 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003687 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003688 (VMOVNTDQAZ256rm addr:$src)>;
3689
Craig Topperc41320d2016-05-08 23:08:45 +00003690 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3691 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3692 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3693 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3694 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3695 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003696
3697 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3698 (VMOVNTDQAZ128rm addr:$src)>;
3699 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3700 (VMOVNTDQAZ128rm addr:$src)>;
3701 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3702 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003703 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003704 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003705 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003706 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003707 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003708 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003709}
3710
Adam Nemet7f62b232014-06-10 16:39:53 +00003711//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003712// AVX-512 - Integer arithmetic
3713//
3714multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003715 X86VectorVTInfo _, OpndItins itins,
3716 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003717 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003718 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003719 "$src2, $src1", "$src1, $src2",
3720 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003721 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003722 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003723
Craig Toppere1cac152016-06-07 07:27:54 +00003724 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3725 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3726 "$src2, $src1", "$src1, $src2",
3727 (_.VT (OpNode _.RC:$src1,
3728 (bitconvert (_.LdFrag addr:$src2)))),
3729 itins.rm>,
3730 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003731}
3732
3733multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3734 X86VectorVTInfo _, OpndItins itins,
3735 bit IsCommutable = 0> :
3736 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003737 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3738 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3739 "${src2}"##_.BroadcastStr##", $src1",
3740 "$src1, ${src2}"##_.BroadcastStr,
3741 (_.VT (OpNode _.RC:$src1,
3742 (X86VBroadcast
3743 (_.ScalarLdFrag addr:$src2)))),
3744 itins.rm>,
3745 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003746}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003747
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003748multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3749 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3750 Predicate prd, bit IsCommutable = 0> {
3751 let Predicates = [prd] in
3752 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3753 IsCommutable>, EVEX_V512;
3754
3755 let Predicates = [prd, HasVLX] in {
3756 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3757 IsCommutable>, EVEX_V256;
3758 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3759 IsCommutable>, EVEX_V128;
3760 }
3761}
3762
Robert Khasanov545d1b72014-10-14 14:36:19 +00003763multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3764 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3765 Predicate prd, bit IsCommutable = 0> {
3766 let Predicates = [prd] in
3767 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3768 IsCommutable>, EVEX_V512;
3769
3770 let Predicates = [prd, HasVLX] in {
3771 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3772 IsCommutable>, EVEX_V256;
3773 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3774 IsCommutable>, EVEX_V128;
3775 }
3776}
3777
3778multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3779 OpndItins itins, Predicate prd,
3780 bit IsCommutable = 0> {
3781 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3782 itins, prd, IsCommutable>,
3783 VEX_W, EVEX_CD8<64, CD8VF>;
3784}
3785
3786multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3787 OpndItins itins, Predicate prd,
3788 bit IsCommutable = 0> {
3789 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3790 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3791}
3792
3793multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3794 OpndItins itins, Predicate prd,
3795 bit IsCommutable = 0> {
3796 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3797 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3798}
3799
3800multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3801 OpndItins itins, Predicate prd,
3802 bit IsCommutable = 0> {
3803 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3804 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3805}
3806
3807multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3808 SDNode OpNode, OpndItins itins, Predicate prd,
3809 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003810 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003811 IsCommutable>;
3812
Igor Bregerf2460112015-07-26 14:41:44 +00003813 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003814 IsCommutable>;
3815}
3816
3817multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3818 SDNode OpNode, OpndItins itins, Predicate prd,
3819 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003820 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003821 IsCommutable>;
3822
Igor Bregerf2460112015-07-26 14:41:44 +00003823 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003824 IsCommutable>;
3825}
3826
3827multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3828 bits<8> opc_d, bits<8> opc_q,
3829 string OpcodeStr, SDNode OpNode,
3830 OpndItins itins, bit IsCommutable = 0> {
3831 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3832 itins, HasAVX512, IsCommutable>,
3833 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3834 itins, HasBWI, IsCommutable>;
3835}
3836
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003837multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003838 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003839 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3840 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003841 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003842 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003843 "$src2, $src1","$src1, $src2",
3844 (_Dst.VT (OpNode
3845 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003846 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003847 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003848 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003849 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3850 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3851 "$src2, $src1", "$src1, $src2",
3852 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3853 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003854 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003855 AVX512BIBase, EVEX_4V;
3856
3857 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3858 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3859 OpcodeStr,
3860 "${src2}"##_Brdct.BroadcastStr##", $src1",
3861 "$src1, ${src2}"##_Dst.BroadcastStr,
3862 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3863 (_Brdct.VT (X86VBroadcast
3864 (_Brdct.ScalarLdFrag addr:$src2)))))),
3865 itins.rm>,
3866 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003867}
3868
Robert Khasanov545d1b72014-10-14 14:36:19 +00003869defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3870 SSE_INTALU_ITINS_P, 1>;
3871defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3872 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003873defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3874 SSE_INTALU_ITINS_P, HasBWI, 1>;
3875defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3876 SSE_INTALU_ITINS_P, HasBWI, 0>;
3877defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003878 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003879defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003880 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003881defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003882 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003883defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003884 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003885defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003886 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003887defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003888 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003889defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003890 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003891defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003892 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003893defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003894 SSE_INTALU_ITINS_P, HasBWI, 1>;
3895
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003896multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003897 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3898 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3899 let Predicates = [prd] in
3900 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3901 _SrcVTInfo.info512, _DstVTInfo.info512,
3902 v8i64_info, IsCommutable>,
3903 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3904 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003905 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003906 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003907 v4i64x_info, IsCommutable>,
3908 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003909 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003910 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003911 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003912 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3913 }
Michael Liao66233b72015-08-06 09:06:20 +00003914}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003915
3916defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003917 avx512vl_i32_info, avx512vl_i64_info,
3918 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003919defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003920 avx512vl_i32_info, avx512vl_i64_info,
3921 X86pmuludq, HasAVX512, 1>;
3922defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3923 avx512vl_i8_info, avx512vl_i8_info,
3924 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003925
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003926multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3927 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003928 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3929 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3930 OpcodeStr,
3931 "${src2}"##_Src.BroadcastStr##", $src1",
3932 "$src1, ${src2}"##_Src.BroadcastStr,
3933 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3934 (_Src.VT (X86VBroadcast
3935 (_Src.ScalarLdFrag addr:$src2))))))>,
3936 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003937}
3938
Michael Liao66233b72015-08-06 09:06:20 +00003939multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3940 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003941 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003942 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003943 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003944 "$src2, $src1","$src1, $src2",
3945 (_Dst.VT (OpNode
3946 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003947 (_Src.VT _Src.RC:$src2))),
3948 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003949 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003950 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3951 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3952 "$src2, $src1", "$src1, $src2",
3953 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3954 (bitconvert (_Src.LdFrag addr:$src2))))>,
3955 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003956}
3957
3958multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3959 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003960 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003961 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3962 v32i16_info>,
3963 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3964 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003965 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003966 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3967 v16i16x_info>,
3968 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3969 v16i16x_info>, EVEX_V256;
3970 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3971 v8i16x_info>,
3972 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3973 v8i16x_info>, EVEX_V128;
3974 }
3975}
3976multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3977 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003978 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003979 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3980 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003981 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003982 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3983 v32i8x_info>, EVEX_V256;
3984 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3985 v16i8x_info>, EVEX_V128;
3986 }
3987}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003988
3989multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3990 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003991 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003992 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003993 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003994 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003995 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003996 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003997 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003998 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003999 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004000 }
4001}
4002
Craig Topperb6da6542016-05-01 17:38:32 +00004003defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4004defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4005defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4006defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004007
Craig Topper5acb5a12016-05-01 06:24:57 +00004008defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4009 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4010defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004011 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004012
Igor Bregerf2460112015-07-26 14:41:44 +00004013defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004014 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004015defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004016 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004017defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004018 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004019
Igor Bregerf2460112015-07-26 14:41:44 +00004020defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004021 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004022defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004023 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004024defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004025 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004026
Igor Bregerf2460112015-07-26 14:41:44 +00004027defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004028 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004029defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004030 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004031defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004032 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004033
Igor Bregerf2460112015-07-26 14:41:44 +00004034defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004035 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004036defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004037 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004038defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004039 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004040
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004041// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4042let Predicates = [HasDQI, NoVLX] in {
4043 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4044 (EXTRACT_SUBREG
4045 (VPMULLQZrr
4046 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4047 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4048 sub_ymm)>;
4049
4050 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4051 (EXTRACT_SUBREG
4052 (VPMULLQZrr
4053 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4054 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4055 sub_xmm)>;
4056}
4057
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004059// AVX-512 Logical Instructions
4060//===----------------------------------------------------------------------===//
4061
Craig Topperabe80cc2016-08-28 06:06:28 +00004062multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4063 X86VectorVTInfo _, OpndItins itins,
4064 bit IsCommutable = 0> {
4065 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4066 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4067 "$src2, $src1", "$src1, $src2",
4068 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4069 (bitconvert (_.VT _.RC:$src2)))),
4070 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4071 _.RC:$src2)))),
4072 itins.rr, IsCommutable>,
4073 AVX512BIBase, EVEX_4V;
4074
4075 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4076 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4077 "$src2, $src1", "$src1, $src2",
4078 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4079 (bitconvert (_.LdFrag addr:$src2)))),
4080 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4081 (bitconvert (_.LdFrag addr:$src2)))))),
4082 itins.rm>,
4083 AVX512BIBase, EVEX_4V;
4084}
4085
4086multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4087 X86VectorVTInfo _, OpndItins itins,
4088 bit IsCommutable = 0> :
4089 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4090 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4091 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4092 "${src2}"##_.BroadcastStr##", $src1",
4093 "$src1, ${src2}"##_.BroadcastStr,
4094 (_.i64VT (OpNode _.RC:$src1,
4095 (bitconvert
4096 (_.VT (X86VBroadcast
4097 (_.ScalarLdFrag addr:$src2)))))),
4098 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4099 (bitconvert
4100 (_.VT (X86VBroadcast
4101 (_.ScalarLdFrag addr:$src2)))))))),
4102 itins.rm>,
4103 AVX512BIBase, EVEX_4V, EVEX_B;
4104}
4105
4106multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4107 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4108 Predicate prd, bit IsCommutable = 0> {
4109 let Predicates = [prd] in
4110 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4111 IsCommutable>, EVEX_V512;
4112
4113 let Predicates = [prd, HasVLX] in {
4114 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4115 IsCommutable>, EVEX_V256;
4116 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4117 IsCommutable>, EVEX_V128;
4118 }
4119}
4120
4121multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4122 OpndItins itins, Predicate prd,
4123 bit IsCommutable = 0> {
4124 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4125 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4126}
4127
4128multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4129 OpndItins itins, Predicate prd,
4130 bit IsCommutable = 0> {
4131 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4132 itins, prd, IsCommutable>,
4133 VEX_W, EVEX_CD8<64, CD8VF>;
4134}
4135
4136multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4137 SDNode OpNode, OpndItins itins, Predicate prd,
4138 bit IsCommutable = 0> {
4139 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4140 IsCommutable>;
4141
4142 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4143 IsCommutable>;
4144}
4145
4146defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004147 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004148defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004149 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004150defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004151 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004152defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004153 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004154
4155//===----------------------------------------------------------------------===//
4156// AVX-512 FP arithmetic
4157//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004158multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4159 SDNode OpNode, SDNode VecNode, OpndItins itins,
4160 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004161 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004162 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4163 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4164 "$src2, $src1", "$src1, $src2",
4165 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4166 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004167 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004168
4169 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004170 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004171 "$src2, $src1", "$src1, $src2",
4172 (VecNode (_.VT _.RC:$src1),
4173 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4174 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004175 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004176 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004177 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004178 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004179 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4180 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004181 itins.rr> {
4182 let isCommutable = IsCommutable;
4183 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004184 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004185 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004186 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4187 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004188 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004189 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004190 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004191}
4192
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004193multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004194 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004195 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004196 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4197 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4198 "$rc, $src2, $src1", "$src1, $src2, $rc",
4199 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004200 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004201 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004202}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004203multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4204 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004205 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004206 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4207 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004208 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004209 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004210 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004211}
4212
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004213multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4214 SDNode VecNode,
4215 SizeItins itins, bit IsCommutable> {
4216 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4217 itins.s, IsCommutable>,
4218 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4219 itins.s, IsCommutable>,
4220 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4221 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4222 itins.d, IsCommutable>,
4223 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4224 itins.d, IsCommutable>,
4225 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4226}
4227
4228multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4229 SDNode VecNode,
4230 SizeItins itins, bit IsCommutable> {
4231 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4232 itins.s, IsCommutable>,
4233 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4234 itins.s, IsCommutable>,
4235 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4236 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4237 itins.d, IsCommutable>,
4238 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4239 itins.d, IsCommutable>,
4240 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4241}
4242defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004243defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004244defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004245defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004246defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4247defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4248
4249// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4250// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4251multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4252 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004253 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004254 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4255 (ins _.FRC:$src1, _.FRC:$src2),
4256 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4257 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004258 itins.rr> {
4259 let isCommutable = 1;
4260 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004261 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4262 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4263 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4264 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4265 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4266 }
4267}
4268defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4269 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4270 EVEX_CD8<32, CD8VT1>;
4271
4272defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4273 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4274 EVEX_CD8<64, CD8VT1>;
4275
4276defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4277 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4278 EVEX_CD8<32, CD8VT1>;
4279
4280defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4281 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4282 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004283
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004284multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004285 X86VectorVTInfo _, OpndItins itins,
4286 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004287 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004288 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4289 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4290 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004291 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4292 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004293 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4294 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4295 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004296 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4297 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004298 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4299 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4300 "${src2}"##_.BroadcastStr##", $src1",
4301 "$src1, ${src2}"##_.BroadcastStr,
4302 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004303 (_.ScalarLdFrag addr:$src2)))),
4304 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004305 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004306}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004307
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004308multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004309 X86VectorVTInfo _> {
4310 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004311 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4312 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4313 "$rc, $src2, $src1", "$src1, $src2, $rc",
4314 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4315 EVEX_4V, EVEX_B, EVEX_RC;
4316}
4317
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004318
4319multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004320 X86VectorVTInfo _> {
4321 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004322 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4323 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4324 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4325 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4326 EVEX_4V, EVEX_B;
4327}
4328
Michael Liao66233b72015-08-06 09:06:20 +00004329multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004330 Predicate prd, SizeItins itins,
4331 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004332 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004333 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004334 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004335 EVEX_CD8<32, CD8VF>;
4336 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004337 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004338 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004339 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004340
Robert Khasanov595e5982014-10-29 15:43:02 +00004341 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004342 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004343 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004344 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004345 EVEX_CD8<32, CD8VF>;
4346 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004347 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004348 EVEX_CD8<32, CD8VF>;
4349 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004350 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004351 EVEX_CD8<64, CD8VF>;
4352 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004353 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004354 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004355 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004356}
4357
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004358multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004359 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004360 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004361 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004362 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4363}
4364
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004365multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004366 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004367 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004368 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004369 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4370}
4371
Craig Topper9433f972016-08-02 06:16:53 +00004372defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4373 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004374 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004375defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4376 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004377 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004378defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004379 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004380defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004381 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004382defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4383 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004384 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004385defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4386 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004387 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004388let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004389 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4390 SSE_ALU_ITINS_P, 1>;
4391 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4392 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004393}
Craig Topper9433f972016-08-02 06:16:53 +00004394defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4395 SSE_ALU_ITINS_P, 1>;
4396defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4397 SSE_ALU_ITINS_P, 0>;
4398defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4399 SSE_ALU_ITINS_P, 1>;
4400defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4401 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004402
Craig Topper8f6827c2016-08-31 05:37:52 +00004403// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004404multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4405 X86VectorVTInfo _, Predicate prd> {
4406let Predicates = [prd] in {
4407 // Masked register-register logical operations.
4408 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4409 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4410 _.RC:$src0)),
4411 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4412 _.RC:$src1, _.RC:$src2)>;
4413 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4414 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4415 _.ImmAllZerosV)),
4416 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4417 _.RC:$src2)>;
4418 // Masked register-memory logical operations.
4419 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4420 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4421 (load addr:$src2)))),
4422 _.RC:$src0)),
4423 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4424 _.RC:$src1, addr:$src2)>;
4425 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4426 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4427 _.ImmAllZerosV)),
4428 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4429 addr:$src2)>;
4430 // Register-broadcast logical operations.
4431 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4432 (bitconvert (_.VT (X86VBroadcast
4433 (_.ScalarLdFrag addr:$src2)))))),
4434 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4435 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4436 (bitconvert
4437 (_.i64VT (OpNode _.RC:$src1,
4438 (bitconvert (_.VT
4439 (X86VBroadcast
4440 (_.ScalarLdFrag addr:$src2))))))),
4441 _.RC:$src0)),
4442 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4443 _.RC:$src1, addr:$src2)>;
4444 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4445 (bitconvert
4446 (_.i64VT (OpNode _.RC:$src1,
4447 (bitconvert (_.VT
4448 (X86VBroadcast
4449 (_.ScalarLdFrag addr:$src2))))))),
4450 _.ImmAllZerosV)),
4451 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4452 _.RC:$src1, addr:$src2)>;
4453}
Craig Topper8f6827c2016-08-31 05:37:52 +00004454}
4455
Craig Topper45d65032016-09-02 05:29:13 +00004456multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4457 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4458 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4459 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4460 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4461 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4462 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004463}
4464
Craig Topper45d65032016-09-02 05:29:13 +00004465defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4466defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4467defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4468defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4469
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004470multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4471 X86VectorVTInfo _> {
4472 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4473 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4474 "$src2, $src1", "$src1, $src2",
4475 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004476 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4477 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4478 "$src2, $src1", "$src1, $src2",
4479 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4480 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4481 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4482 "${src2}"##_.BroadcastStr##", $src1",
4483 "$src1, ${src2}"##_.BroadcastStr,
4484 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4485 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4486 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004487}
4488
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004489multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4490 X86VectorVTInfo _> {
4491 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4492 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4493 "$src2, $src1", "$src1, $src2",
4494 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004495 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4496 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4497 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004498 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004499 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4500 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004501}
4502
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004503multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004504 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004505 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4506 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004507 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004508 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4509 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004510 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4511 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004512 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004513 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4514 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004515 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4516
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004517 // Define only if AVX512VL feature is present.
4518 let Predicates = [HasVLX] in {
4519 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4520 EVEX_V128, EVEX_CD8<32, CD8VF>;
4521 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4522 EVEX_V256, EVEX_CD8<32, CD8VF>;
4523 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4524 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4525 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4526 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4527 }
4528}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004529defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004530
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004531//===----------------------------------------------------------------------===//
4532// AVX-512 VPTESTM instructions
4533//===----------------------------------------------------------------------===//
4534
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004535multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4536 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004537 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004538 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4539 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4540 "$src2, $src1", "$src1, $src2",
4541 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4542 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004543 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4544 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4545 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004546 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004547 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4548 EVEX_4V,
4549 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004550}
4551
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004552multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4553 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004554 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4555 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4556 "${src2}"##_.BroadcastStr##", $src1",
4557 "$src1, ${src2}"##_.BroadcastStr,
4558 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4559 (_.ScalarLdFrag addr:$src2))))>,
4560 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004561}
Igor Bregerfca0a342016-01-28 13:19:25 +00004562
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004563// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004564multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4565 X86VectorVTInfo _, string Suffix> {
4566 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4567 (_.KVT (COPY_TO_REGCLASS
4568 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004569 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004570 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004571 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004572 _.RC:$src2, _.SubRegIdx)),
4573 _.KRC))>;
4574}
4575
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004576multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004577 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004578 let Predicates = [HasAVX512] in
4579 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4580 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4581
4582 let Predicates = [HasAVX512, HasVLX] in {
4583 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4584 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4585 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4586 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4587 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004588 let Predicates = [HasAVX512, NoVLX] in {
4589 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4590 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004591 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004592}
4593
4594multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4595 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004596 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004597 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004598 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004599}
4600
4601multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4602 SDNode OpNode> {
4603 let Predicates = [HasBWI] in {
4604 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4605 EVEX_V512, VEX_W;
4606 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4607 EVEX_V512;
4608 }
4609 let Predicates = [HasVLX, HasBWI] in {
4610
4611 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4612 EVEX_V256, VEX_W;
4613 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4614 EVEX_V128, VEX_W;
4615 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4616 EVEX_V256;
4617 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4618 EVEX_V128;
4619 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004620
Igor Bregerfca0a342016-01-28 13:19:25 +00004621 let Predicates = [HasAVX512, NoVLX] in {
4622 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4623 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4624 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4625 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004626 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004627
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004628}
4629
4630multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4631 SDNode OpNode> :
4632 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4633 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4634
4635defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4636defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004637
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004638
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004639//===----------------------------------------------------------------------===//
4640// AVX-512 Shift instructions
4641//===----------------------------------------------------------------------===//
4642multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004643 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004644 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004645 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004646 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004647 "$src2, $src1", "$src1, $src2",
4648 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004649 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004650 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004651 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004652 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004653 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4654 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004655 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004656 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004657}
4658
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004659multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4660 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004661 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004662 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4663 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4664 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4665 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004666 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004667}
4668
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004669multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004670 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004671 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004672 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004673 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4674 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4675 "$src2, $src1", "$src1, $src2",
4676 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004677 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004678 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4679 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4680 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004681 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004682 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004683 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004684 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004685}
4686
Cameron McInally5fb084e2014-12-11 17:13:05 +00004687multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004688 ValueType SrcVT, PatFrag bc_frag,
4689 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4690 let Predicates = [prd] in
4691 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4692 VTInfo.info512>, EVEX_V512,
4693 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4694 let Predicates = [prd, HasVLX] in {
4695 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4696 VTInfo.info256>, EVEX_V256,
4697 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4698 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4699 VTInfo.info128>, EVEX_V128,
4700 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4701 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004702}
4703
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004704multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4705 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004706 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004707 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004708 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004709 avx512vl_i64_info, HasAVX512>, VEX_W;
4710 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4711 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004712}
4713
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004714multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4715 string OpcodeStr, SDNode OpNode,
4716 AVX512VLVectorVTInfo VTInfo> {
4717 let Predicates = [HasAVX512] in
4718 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4719 VTInfo.info512>,
4720 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4721 VTInfo.info512>, EVEX_V512;
4722 let Predicates = [HasAVX512, HasVLX] in {
4723 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4724 VTInfo.info256>,
4725 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4726 VTInfo.info256>, EVEX_V256;
4727 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4728 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004729 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004730 VTInfo.info128>, EVEX_V128;
4731 }
4732}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004733
Michael Liao66233b72015-08-06 09:06:20 +00004734multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004735 Format ImmFormR, Format ImmFormM,
4736 string OpcodeStr, SDNode OpNode> {
4737 let Predicates = [HasBWI] in
4738 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4739 v32i16_info>, EVEX_V512;
4740 let Predicates = [HasVLX, HasBWI] in {
4741 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4742 v16i16x_info>, EVEX_V256;
4743 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4744 v8i16x_info>, EVEX_V128;
4745 }
4746}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004747
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004748multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4749 Format ImmFormR, Format ImmFormM,
4750 string OpcodeStr, SDNode OpNode> {
4751 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4752 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4753 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4754 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4755}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004756
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004757defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004758 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004759
4760defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004761 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004762
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004763defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004764 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004765
Michael Zuckerman298a6802016-01-13 12:39:33 +00004766defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004767defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004768
4769defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4770defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4771defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004772
4773//===-------------------------------------------------------------------===//
4774// Variable Bit Shifts
4775//===-------------------------------------------------------------------===//
4776multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004777 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004778 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004779 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4780 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4781 "$src2, $src1", "$src1, $src2",
4782 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004783 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004784 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4785 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4786 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004787 (_.VT (OpNode _.RC:$src1,
4788 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004789 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004790 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004791 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004792}
4793
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004794multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4795 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004796 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004797 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4798 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4799 "${src2}"##_.BroadcastStr##", $src1",
4800 "$src1, ${src2}"##_.BroadcastStr,
4801 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4802 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004803 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004804 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4805}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004806multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4807 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004808 let Predicates = [HasAVX512] in
4809 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4810 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4811
4812 let Predicates = [HasAVX512, HasVLX] in {
4813 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4814 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4815 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4816 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4817 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004818}
4819
4820multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4821 SDNode OpNode> {
4822 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004823 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004824 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004825 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004826}
4827
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004828// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004829multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4830 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004831 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004832 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004833 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004834 (!cast<Instruction>(NAME#"WZrr")
4835 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4836 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4837 sub_ymm)>;
4838
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004839 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004840 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004841 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004842 (!cast<Instruction>(NAME#"WZrr")
4843 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4844 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4845 sub_xmm)>;
4846 }
4847}
4848
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004849multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4850 SDNode OpNode> {
4851 let Predicates = [HasBWI] in
4852 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4853 EVEX_V512, VEX_W;
4854 let Predicates = [HasVLX, HasBWI] in {
4855
4856 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4857 EVEX_V256, VEX_W;
4858 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4859 EVEX_V128, VEX_W;
4860 }
4861}
4862
4863defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004864 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4865 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004866
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004867defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004868 avx512_var_shift_w<0x11, "vpsravw", sra>,
4869 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004870
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004871defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004872 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4873 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004874defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4875defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004876
Craig Topper05629d02016-07-24 07:32:45 +00004877// Special handing for handling VPSRAV intrinsics.
4878multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4879 list<Predicate> p> {
4880 let Predicates = p in {
4881 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4882 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4883 _.RC:$src2)>;
4884 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4885 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4886 _.RC:$src1, addr:$src2)>;
4887 let AddedComplexity = 20 in {
4888 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4889 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4890 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4891 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4892 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4893 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4894 _.RC:$src0)),
4895 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4896 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4897 }
4898 let AddedComplexity = 30 in {
4899 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4900 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4901 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4902 _.RC:$src1, _.RC:$src2)>;
4903 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4904 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4905 _.ImmAllZerosV)),
4906 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4907 _.RC:$src1, addr:$src2)>;
4908 }
4909 }
4910}
4911
4912multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4913 list<Predicate> p> :
4914 avx512_var_shift_int_lowering<InstrStr, _, p> {
4915 let Predicates = p in {
4916 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4917 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4918 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4919 _.RC:$src1, addr:$src2)>;
4920 let AddedComplexity = 20 in
4921 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4922 (X86vsrav _.RC:$src1,
4923 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4924 _.RC:$src0)),
4925 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4926 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4927 let AddedComplexity = 30 in
4928 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4929 (X86vsrav _.RC:$src1,
4930 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4931 _.ImmAllZerosV)),
4932 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4933 _.RC:$src1, addr:$src2)>;
4934 }
4935}
4936
4937defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4938defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4939defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4940defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4941defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4942defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4943defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4944defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4945defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4946
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004947//===-------------------------------------------------------------------===//
4948// 1-src variable permutation VPERMW/D/Q
4949//===-------------------------------------------------------------------===//
4950multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4951 AVX512VLVectorVTInfo _> {
4952 let Predicates = [HasAVX512] in
4953 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4954 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4955
4956 let Predicates = [HasAVX512, HasVLX] in
4957 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4958 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4959}
4960
4961multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4962 string OpcodeStr, SDNode OpNode,
4963 AVX512VLVectorVTInfo VTInfo> {
4964 let Predicates = [HasAVX512] in
4965 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4966 VTInfo.info512>,
4967 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4968 VTInfo.info512>, EVEX_V512;
4969 let Predicates = [HasAVX512, HasVLX] in
4970 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4971 VTInfo.info256>,
4972 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4973 VTInfo.info256>, EVEX_V256;
4974}
4975
Michael Zuckermand9cac592016-01-19 17:07:43 +00004976multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4977 Predicate prd, SDNode OpNode,
4978 AVX512VLVectorVTInfo _> {
4979 let Predicates = [prd] in
4980 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4981 EVEX_V512 ;
4982 let Predicates = [HasVLX, prd] in {
4983 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4984 EVEX_V256 ;
4985 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4986 EVEX_V128 ;
4987 }
4988}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004989
Michael Zuckermand9cac592016-01-19 17:07:43 +00004990defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4991 avx512vl_i16_info>, VEX_W;
4992defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4993 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004994
4995defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4996 avx512vl_i32_info>;
4997defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4998 avx512vl_i64_info>, VEX_W;
4999defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5000 avx512vl_f32_info>;
5001defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5002 avx512vl_f64_info>, VEX_W;
5003
5004defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5005 X86VPermi, avx512vl_i64_info>,
5006 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5007defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5008 X86VPermi, avx512vl_f64_info>,
5009 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005010//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005011// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005012//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005013
Igor Breger78741a12015-10-04 07:20:41 +00005014multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5015 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5016 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5017 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5018 "$src2, $src1", "$src1, $src2",
5019 (_.VT (OpNode _.RC:$src1,
5020 (Ctrl.VT Ctrl.RC:$src2)))>,
5021 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005022 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5023 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5024 "$src2, $src1", "$src1, $src2",
5025 (_.VT (OpNode
5026 _.RC:$src1,
5027 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5028 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5029 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5030 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5031 "${src2}"##_.BroadcastStr##", $src1",
5032 "$src1, ${src2}"##_.BroadcastStr,
5033 (_.VT (OpNode
5034 _.RC:$src1,
5035 (Ctrl.VT (X86VBroadcast
5036 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5037 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005038}
5039
5040multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5041 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5042 let Predicates = [HasAVX512] in {
5043 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5044 Ctrl.info512>, EVEX_V512;
5045 }
5046 let Predicates = [HasAVX512, HasVLX] in {
5047 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5048 Ctrl.info128>, EVEX_V128;
5049 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5050 Ctrl.info256>, EVEX_V256;
5051 }
5052}
5053
5054multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5055 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5056
5057 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5058 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5059 X86VPermilpi, _>,
5060 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005061}
5062
Craig Topper05948fb2016-08-02 05:11:15 +00005063let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005064defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5065 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005066let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005067defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5068 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005069//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005070// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5071//===----------------------------------------------------------------------===//
5072
5073defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005074 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005075 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5076defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005077 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005078defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005079 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005080
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005081multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5082 let Predicates = [HasBWI] in
5083 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5084
5085 let Predicates = [HasVLX, HasBWI] in {
5086 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5087 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5088 }
5089}
5090
5091defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5092
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005093//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005094// Move Low to High and High to Low packed FP Instructions
5095//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005096def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5097 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005098 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005099 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5100 IIC_SSE_MOV_LH>, EVEX_4V;
5101def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5102 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005103 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005104 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5105 IIC_SSE_MOV_LH>, EVEX_4V;
5106
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005107let Predicates = [HasAVX512] in {
5108 // MOVLHPS patterns
5109 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5110 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5111 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5112 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005113
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005114 // MOVHLPS patterns
5115 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5116 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5117}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005118
5119//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005120// VMOVHPS/PD VMOVLPS Instructions
5121// All patterns was taken from SSS implementation.
5122//===----------------------------------------------------------------------===//
5123multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5124 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005125 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5126 (ins _.RC:$src1, f64mem:$src2),
5127 !strconcat(OpcodeStr,
5128 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5129 [(set _.RC:$dst,
5130 (OpNode _.RC:$src1,
5131 (_.VT (bitconvert
5132 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5133 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005134}
5135
5136defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5137 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5138defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5139 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5140defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5141 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5142defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5143 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5144
5145let Predicates = [HasAVX512] in {
5146 // VMOVHPS patterns
5147 def : Pat<(X86Movlhps VR128X:$src1,
5148 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5149 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5150 def : Pat<(X86Movlhps VR128X:$src1,
5151 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5152 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5153 // VMOVHPD patterns
5154 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5155 (scalar_to_vector (loadf64 addr:$src2)))),
5156 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5157 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5158 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5159 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5160 // VMOVLPS patterns
5161 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5162 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5163 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5164 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5165 // VMOVLPD patterns
5166 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5167 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5168 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5169 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5170 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5171 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5172 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5173}
5174
Igor Bregerb6b27af2015-11-10 07:09:07 +00005175def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5176 (ins f64mem:$dst, VR128X:$src),
5177 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005178 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005179 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5180 (bc_v2f64 (v4f32 VR128X:$src))),
5181 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5182 EVEX, EVEX_CD8<32, CD8VT2>;
5183def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5184 (ins f64mem:$dst, VR128X:$src),
5185 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005186 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005187 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5188 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5189 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5190def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5191 (ins f64mem:$dst, VR128X:$src),
5192 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005193 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005194 (iPTR 0))), addr:$dst)],
5195 IIC_SSE_MOV_LH>,
5196 EVEX, EVEX_CD8<32, CD8VT2>;
5197def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5198 (ins f64mem:$dst, VR128X:$src),
5199 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005200 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005201 (iPTR 0))), addr:$dst)],
5202 IIC_SSE_MOV_LH>,
5203 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005204
Igor Bregerb6b27af2015-11-10 07:09:07 +00005205let Predicates = [HasAVX512] in {
5206 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005207 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005208 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5209 (iPTR 0))), addr:$dst),
5210 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5211 // VMOVLPS patterns
5212 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5213 addr:$src1),
5214 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5215 def : Pat<(store (v4i32 (X86Movlps
5216 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5217 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5218 // VMOVLPD patterns
5219 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5220 addr:$src1),
5221 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5222 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5223 addr:$src1),
5224 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5225}
5226//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005227// FMA - Fused Multiply Operations
5228//
Adam Nemet26371ce2014-10-24 00:02:55 +00005229
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005230multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005231 X86VectorVTInfo _, string Suff> {
5232 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005233 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005234 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005235 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005236 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005237 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005238
Craig Toppere1cac152016-06-07 07:27:54 +00005239 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5240 (ins _.RC:$src2, _.MemOp:$src3),
5241 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005242 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005243 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005244
Craig Toppere1cac152016-06-07 07:27:54 +00005245 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5246 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5247 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5248 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005249 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005250 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005251 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005252 }
Craig Topper318e40b2016-07-25 07:20:31 +00005253
5254 // Additional pattern for folding broadcast nodes in other orders.
5255 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5256 (OpNode _.RC:$src1, _.RC:$src2,
5257 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5258 _.RC:$src1)),
5259 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5260 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005261}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005262
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005263multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005264 X86VectorVTInfo _, string Suff> {
5265 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005266 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005267 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5268 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005269 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005270 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005271}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005272
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005273multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005274 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5275 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005276 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005277 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5278 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5279 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005280 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005281 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005282 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005283 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005284 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005285 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005286 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005287}
5288
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005289multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005290 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005291 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005292 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005293 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005294 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005295}
5296
5297defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5298defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5299defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5300defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5301defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5302defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5303
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005304
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005305multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005306 X86VectorVTInfo _, string Suff> {
5307 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005308 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5309 (ins _.RC:$src2, _.RC:$src3),
5310 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005311 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005312 AVX512FMA3Base;
5313
Craig Toppere1cac152016-06-07 07:27:54 +00005314 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5315 (ins _.RC:$src2, _.MemOp:$src3),
5316 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005317 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005318 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005319
Craig Toppere1cac152016-06-07 07:27:54 +00005320 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5321 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5322 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5323 "$src2, ${src3}"##_.BroadcastStr,
5324 (_.VT (OpNode _.RC:$src2,
5325 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005326 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005327 }
Craig Topper318e40b2016-07-25 07:20:31 +00005328
5329 // Additional patterns for folding broadcast nodes in other orders.
5330 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5331 _.RC:$src2, _.RC:$src1)),
5332 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5333 _.RC:$src2, addr:$src3)>;
5334 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5335 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5336 _.RC:$src2, _.RC:$src1),
5337 _.RC:$src1)),
5338 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5339 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5340 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5341 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5342 _.RC:$src2, _.RC:$src1),
5343 _.ImmAllZerosV)),
5344 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5345 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005346}
5347
5348multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005349 X86VectorVTInfo _, string Suff> {
5350 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005351 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5352 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5353 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005354 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005355 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005356}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005357
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005358multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005359 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5360 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005361 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005362 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5363 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5364 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005365 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005366 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005367 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005368 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005369 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005370 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005371 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005372}
5373
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005374multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005375 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005376 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005377 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005378 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005379 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005380}
5381
5382defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5383defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5384defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5385defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5386defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5387defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5388
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005389multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005390 X86VectorVTInfo _, string Suff> {
5391 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005392 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005393 (ins _.RC:$src2, _.RC:$src3),
5394 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005395 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005396 AVX512FMA3Base;
5397
Craig Toppere1cac152016-06-07 07:27:54 +00005398 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005399 (ins _.RC:$src2, _.MemOp:$src3),
5400 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005401 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005402 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005403
Craig Toppere1cac152016-06-07 07:27:54 +00005404 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005405 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5406 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5407 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005408 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005409 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005410 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005411 }
Craig Topper318e40b2016-07-25 07:20:31 +00005412
5413 // Additional patterns for folding broadcast nodes in other orders.
5414 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5415 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5416 _.RC:$src1, _.RC:$src2),
5417 _.RC:$src1)),
5418 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5419 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005420}
5421
5422multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005423 X86VectorVTInfo _, string Suff> {
5424 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005425 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005426 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5427 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005428 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005429 AVX512FMA3Base, EVEX_B, EVEX_RC;
5430}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005431
5432multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005433 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5434 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005435 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005436 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5437 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5438 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005439 }
5440 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005441 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005442 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005443 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005444 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5445 }
5446}
5447
5448multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005449 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005450 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005451 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005452 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005453 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005454}
5455
5456defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5457defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5458defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5459defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5460defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5461defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005462
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005463// Scalar FMA
5464let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005465multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5466 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5467 dag RHS_r, dag RHS_m > {
5468 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5469 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005470 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005471
Craig Toppere1cac152016-06-07 07:27:54 +00005472 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5473 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005474 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005475
5476 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5477 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005478 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005479 AVX512FMA3Base, EVEX_B, EVEX_RC;
5480
Craig Toppereafdbec2016-08-13 06:48:41 +00005481 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005482 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5483 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5484 !strconcat(OpcodeStr,
5485 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5486 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005487 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5488 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5489 !strconcat(OpcodeStr,
5490 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5491 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005492 }// isCodeGenOnly = 1
5493}
5494}// Constraints = "$src1 = $dst"
5495
5496multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5497 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5498 string SUFF> {
5499
Craig Topper2dca3b22016-07-24 08:26:38 +00005500 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005501 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5502 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5503 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005504 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5505 (i32 imm:$rc))),
5506 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5507 _.FRC:$src3))),
5508 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5509 (_.ScalarLdFrag addr:$src3))))>;
5510
Craig Topper2dca3b22016-07-24 08:26:38 +00005511 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005512 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5513 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005514 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005515 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005516 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5517 (i32 imm:$rc))),
5518 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5519 _.FRC:$src1))),
5520 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5521 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5522
Craig Topper2dca3b22016-07-24 08:26:38 +00005523 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005524 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5525 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005526 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005527 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005528 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5529 (i32 imm:$rc))),
5530 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5531 _.FRC:$src2))),
5532 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5533 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5534}
5535
5536multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5537 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5538 let Predicates = [HasAVX512] in {
5539 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5540 OpNodeRnd, f32x_info, "SS">,
5541 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5542 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5543 OpNodeRnd, f64x_info, "SD">,
5544 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5545 }
5546}
5547
5548defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5549defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5550defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5551defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005552
5553//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005554// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5555//===----------------------------------------------------------------------===//
5556let Constraints = "$src1 = $dst" in {
5557multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5558 X86VectorVTInfo _> {
5559 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5560 (ins _.RC:$src2, _.RC:$src3),
5561 OpcodeStr, "$src3, $src2", "$src2, $src3",
5562 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5563 AVX512FMA3Base;
5564
Craig Toppere1cac152016-06-07 07:27:54 +00005565 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5566 (ins _.RC:$src2, _.MemOp:$src3),
5567 OpcodeStr, "$src3, $src2", "$src2, $src3",
5568 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5569 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005570
Craig Toppere1cac152016-06-07 07:27:54 +00005571 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5572 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5573 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5574 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5575 (OpNode _.RC:$src1,
5576 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5577 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005578}
5579} // Constraints = "$src1 = $dst"
5580
5581multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5582 AVX512VLVectorVTInfo _> {
5583 let Predicates = [HasIFMA] in {
5584 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5585 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5586 }
5587 let Predicates = [HasVLX, HasIFMA] in {
5588 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5589 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5590 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5591 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5592 }
5593}
5594
5595defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5596 avx512vl_i64_info>, VEX_W;
5597defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5598 avx512vl_i64_info>, VEX_W;
5599
5600//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005601// AVX-512 Scalar convert from sign integer to float/double
5602//===----------------------------------------------------------------------===//
5603
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005604multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5605 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5606 PatFrag ld_frag, string asm> {
5607 let hasSideEffects = 0 in {
5608 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5609 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005610 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005611 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005612 let mayLoad = 1 in
5613 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5614 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005615 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005616 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005617 } // hasSideEffects = 0
5618 let isCodeGenOnly = 1 in {
5619 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5620 (ins DstVT.RC:$src1, SrcRC:$src2),
5621 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5622 [(set DstVT.RC:$dst,
5623 (OpNode (DstVT.VT DstVT.RC:$src1),
5624 SrcRC:$src2,
5625 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5626
5627 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5628 (ins DstVT.RC:$src1, x86memop:$src2),
5629 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5630 [(set DstVT.RC:$dst,
5631 (OpNode (DstVT.VT DstVT.RC:$src1),
5632 (ld_frag addr:$src2),
5633 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5634 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005635}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005636
Igor Bregerabe4a792015-06-14 12:44:55 +00005637multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005638 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005639 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5640 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005641 !strconcat(asm,
5642 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005643 [(set DstVT.RC:$dst,
5644 (OpNode (DstVT.VT DstVT.RC:$src1),
5645 SrcRC:$src2,
5646 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5647}
5648
5649multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005650 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5651 PatFrag ld_frag, string asm> {
5652 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5653 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5654 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005655}
5656
Andrew Trick15a47742013-10-09 05:11:10 +00005657let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005658defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005659 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5660 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005661defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005662 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5663 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005664defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005665 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5666 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005667defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005668 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5669 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005670
5671def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5672 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5673def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005674 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005675def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5676 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5677def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005678 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005679
5680def : Pat<(f32 (sint_to_fp GR32:$src)),
5681 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5682def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005683 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005684def : Pat<(f64 (sint_to_fp GR32:$src)),
5685 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5686def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005687 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5688
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005689defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005690 v4f32x_info, i32mem, loadi32,
5691 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005692defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005693 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5694 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005695defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005696 i32mem, loadi32, "cvtusi2sd{l}">,
5697 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005698defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005699 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5700 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005701
5702def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5703 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5704def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5705 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5706def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5707 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5708def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5709 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5710
5711def : Pat<(f32 (uint_to_fp GR32:$src)),
5712 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5713def : Pat<(f32 (uint_to_fp GR64:$src)),
5714 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5715def : Pat<(f64 (uint_to_fp GR32:$src)),
5716 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5717def : Pat<(f64 (uint_to_fp GR64:$src)),
5718 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005719}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005720
5721//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005722// AVX-512 Scalar convert from float/double to integer
5723//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005724multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5725 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005726 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005727 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005728 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005729 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5730 EVEX, VEX_LIG;
5731 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5732 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005733 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005734 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005735 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5736 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005737 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005738 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005739 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005740 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005741 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005742}
Asaf Badouh2744d212015-09-20 14:31:19 +00005743
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005744// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005745defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005746 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005747 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005748defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005749 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005750 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005751defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005752 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005753 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005754defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005755 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005756 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005757defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005758 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005759 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005760defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005761 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005762 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005763defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005764 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005765 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005766defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005767 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005768 EVEX_CD8<64, CD8VT1>;
5769
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005770// The SSE version of these instructions are disabled for AVX512.
5771// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5772let Predicates = [HasAVX512] in {
5773 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005774 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005775 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5776 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005777 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005778 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005779 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5780 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005781 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005782 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005783 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5784 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005785 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005786 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005787 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5788 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005789} // HasAVX512
5790
Craig Topperac941b92016-09-25 16:33:53 +00005791let Predicates = [HasAVX512] in {
5792 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5793 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5794 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5795 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5796 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5797 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5798 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5799 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5800 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5801 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5802 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5803 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5804 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5805 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5806 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5807 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5808 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5809 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5810 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5811 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5812} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005813
5814// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005815multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5816 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005817 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005818let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005819 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005820 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5821 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005822 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005823 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005824 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5825 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005826 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005827 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005828 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005829 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005830
Igor Bregerc59b3a22016-08-03 10:58:05 +00005831 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5832 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5833 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5834 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5835 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005836 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5837 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005838
Craig Toppere1cac152016-06-07 07:27:54 +00005839 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005840 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5841 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5842 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5843 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5844 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5845 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5846 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5847 (i32 FROUND_NO_EXC)))]>,
5848 EVEX,VEX_LIG , EVEX_B;
5849 let mayLoad = 1, hasSideEffects = 0 in
5850 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5851 (ins _SrcRC.MemOp:$src),
5852 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5853 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005854
Craig Toppere1cac152016-06-07 07:27:54 +00005855 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005856} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005857}
5858
Asaf Badouh2744d212015-09-20 14:31:19 +00005859
Igor Bregerc59b3a22016-08-03 10:58:05 +00005860defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5861 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005862 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005863defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5864 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005865 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005866defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5867 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005868 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005869defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5870 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005871 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5872
Igor Bregerc59b3a22016-08-03 10:58:05 +00005873defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5874 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005875 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005876defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5877 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005878 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005879defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5880 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005881 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005882defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5883 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005884 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5885let Predicates = [HasAVX512] in {
5886 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005887 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005888 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5889 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005890 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005891 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005892 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5893 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005894 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005895 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005896 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5897 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005898 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005899 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005900 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5901 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005902} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005903//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005904// AVX-512 Convert form float to double and back
5905//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005906multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5907 X86VectorVTInfo _Src, SDNode OpNode> {
5908 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005909 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005910 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005911 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005912 (_Src.VT _Src.RC:$src2),
5913 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005914 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5915 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005916 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005917 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005918 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005919 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00005920 (_Src.ScalarLdFrag addr:$src2))),
5921 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005922 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005923}
5924
Asaf Badouh2744d212015-09-20 14:31:19 +00005925// Scalar Coversion with SAE - suppress all exceptions
5926multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5927 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5928 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005929 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005930 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005931 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005932 (_Src.VT _Src.RC:$src2),
5933 (i32 FROUND_NO_EXC)))>,
5934 EVEX_4V, VEX_LIG, EVEX_B;
5935}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005936
Asaf Badouh2744d212015-09-20 14:31:19 +00005937// Scalar Conversion with rounding control (RC)
5938multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5939 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5940 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005941 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005942 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005943 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005944 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5945 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5946 EVEX_B, EVEX_RC;
5947}
Craig Toppera02e3942016-09-23 06:24:43 +00005948multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005949 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005950 X86VectorVTInfo _dst> {
5951 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005952 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005953 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5954 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5955 EVEX_V512, XD;
5956 }
5957}
5958
Craig Toppera02e3942016-09-23 06:24:43 +00005959multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005960 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005961 X86VectorVTInfo _dst> {
5962 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00005963 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005964 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005965 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5966 }
5967}
Craig Toppera02e3942016-09-23 06:24:43 +00005968defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00005969 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00005970defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00005971 X86fpextRnd,f32x_info, f64x_info >;
5972
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005973def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005974 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005975 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5976 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005977def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005978 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5979 Requires<[HasAVX512]>;
5980
5981def : Pat<(f64 (extloadf32 addr:$src)),
5982 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005983 Requires<[HasAVX512, OptForSize]>;
5984
Asaf Badouh2744d212015-09-20 14:31:19 +00005985def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005986 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005987 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5988 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005989
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005990def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005991 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005992 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005993 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005994//===----------------------------------------------------------------------===//
5995// AVX-512 Vector convert from signed/unsigned integer to float/double
5996// and from float/double to signed/unsigned integer
5997//===----------------------------------------------------------------------===//
5998
5999multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6000 X86VectorVTInfo _Src, SDNode OpNode,
6001 string Broadcast = _.BroadcastStr,
6002 string Alias = ""> {
6003
6004 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6005 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6006 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6007
6008 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6009 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
6010 (_.VT (OpNode (_Src.VT
6011 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6012
6013 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006014 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006015 "${src}"##Broadcast, "${src}"##Broadcast,
6016 (_.VT (OpNode (_Src.VT
6017 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6018 ))>, EVEX, EVEX_B;
6019}
6020// Coversion with SAE - suppress all exceptions
6021multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6022 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6023 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6024 (ins _Src.RC:$src), OpcodeStr,
6025 "{sae}, $src", "$src, {sae}",
6026 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6027 (i32 FROUND_NO_EXC)))>,
6028 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006029}
6030
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006031// Conversion with rounding control (RC)
6032multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6033 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6034 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6035 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6036 "$rc, $src", "$src, $rc",
6037 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6038 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006039}
6040
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006041// Extend Float to Double
6042multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6043 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006044 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006045 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6046 X86vfpextRnd>, EVEX_V512;
6047 }
6048 let Predicates = [HasVLX] in {
6049 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
6050 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006051 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006052 EVEX_V256;
6053 }
6054}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006055
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006056// Truncate Double to Float
6057multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6058 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006059 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006060 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6061 X86vfproundRnd>, EVEX_V512;
6062 }
6063 let Predicates = [HasVLX] in {
6064 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6065 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006066 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006067 "{1to4}", "{y}">, EVEX_V256;
6068 }
6069}
6070
6071defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6072 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6073defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6074 PS, EVEX_CD8<32, CD8VH>;
6075
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006076def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6077 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006078
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006079let Predicates = [HasVLX] in {
Craig Topper5471fc22016-11-06 04:12:52 +00006080 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6081 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006082 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6083 (VCVTPS2PDZ256rm addr:$src)>;
6084}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006085
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006086// Convert Signed/Unsigned Doubleword to Double
6087multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6088 SDNode OpNode128> {
6089 // No rounding in this op
6090 let Predicates = [HasAVX512] in
6091 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6092 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006093
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006094 let Predicates = [HasVLX] in {
6095 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
6096 OpNode128, "{1to2}">, EVEX_V128;
6097 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6098 EVEX_V256;
6099 }
6100}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006101
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006102// Convert Signed/Unsigned Doubleword to Float
6103multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6104 SDNode OpNodeRnd> {
6105 let Predicates = [HasAVX512] in
6106 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6107 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6108 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006109
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006110 let Predicates = [HasVLX] in {
6111 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6112 EVEX_V128;
6113 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6114 EVEX_V256;
6115 }
6116}
6117
6118// Convert Float to Signed/Unsigned Doubleword with truncation
6119multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6120 SDNode OpNode, SDNode OpNodeRnd> {
6121 let Predicates = [HasAVX512] in {
6122 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6123 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6124 OpNodeRnd>, EVEX_V512;
6125 }
6126 let Predicates = [HasVLX] in {
6127 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6128 EVEX_V128;
6129 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6130 EVEX_V256;
6131 }
6132}
6133
6134// Convert Float to Signed/Unsigned Doubleword
6135multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6136 SDNode OpNode, SDNode OpNodeRnd> {
6137 let Predicates = [HasAVX512] in {
6138 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6139 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6140 OpNodeRnd>, EVEX_V512;
6141 }
6142 let Predicates = [HasVLX] in {
6143 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6144 EVEX_V128;
6145 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6146 EVEX_V256;
6147 }
6148}
6149
6150// Convert Double to Signed/Unsigned Doubleword with truncation
6151multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
6152 SDNode OpNode, SDNode OpNodeRnd> {
6153 let Predicates = [HasAVX512] in {
6154 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6155 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6156 OpNodeRnd>, EVEX_V512;
6157 }
6158 let Predicates = [HasVLX] in {
6159 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6160 // memory forms of these instructions in Asm Parcer. They have the same
6161 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6162 // due to the same reason.
6163 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6164 "{1to2}", "{x}">, EVEX_V128;
6165 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6166 "{1to4}", "{y}">, EVEX_V256;
6167 }
6168}
6169
6170// Convert Double to Signed/Unsigned Doubleword
6171multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6172 SDNode OpNode, SDNode OpNodeRnd> {
6173 let Predicates = [HasAVX512] in {
6174 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6175 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6176 OpNodeRnd>, EVEX_V512;
6177 }
6178 let Predicates = [HasVLX] in {
6179 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6180 // memory forms of these instructions in Asm Parcer. They have the same
6181 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6182 // due to the same reason.
6183 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6184 "{1to2}", "{x}">, EVEX_V128;
6185 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6186 "{1to4}", "{y}">, EVEX_V256;
6187 }
6188}
6189
6190// Convert Double to Signed/Unsigned Quardword
6191multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6192 SDNode OpNode, SDNode OpNodeRnd> {
6193 let Predicates = [HasDQI] in {
6194 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6195 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6196 OpNodeRnd>, EVEX_V512;
6197 }
6198 let Predicates = [HasDQI, HasVLX] in {
6199 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6200 EVEX_V128;
6201 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6202 EVEX_V256;
6203 }
6204}
6205
6206// Convert Double to Signed/Unsigned Quardword with truncation
6207multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6208 SDNode OpNode, SDNode OpNodeRnd> {
6209 let Predicates = [HasDQI] in {
6210 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6211 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6212 OpNodeRnd>, EVEX_V512;
6213 }
6214 let Predicates = [HasDQI, HasVLX] in {
6215 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6216 EVEX_V128;
6217 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6218 EVEX_V256;
6219 }
6220}
6221
6222// Convert Signed/Unsigned Quardword to Double
6223multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6224 SDNode OpNode, SDNode OpNodeRnd> {
6225 let Predicates = [HasDQI] in {
6226 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6227 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6228 OpNodeRnd>, EVEX_V512;
6229 }
6230 let Predicates = [HasDQI, HasVLX] in {
6231 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6232 EVEX_V128;
6233 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6234 EVEX_V256;
6235 }
6236}
6237
6238// Convert Float to Signed/Unsigned Quardword
6239multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6240 SDNode OpNode, SDNode OpNodeRnd> {
6241 let Predicates = [HasDQI] in {
6242 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6243 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6244 OpNodeRnd>, EVEX_V512;
6245 }
6246 let Predicates = [HasDQI, HasVLX] in {
6247 // Explicitly specified broadcast string, since we take only 2 elements
6248 // from v4f32x_info source
6249 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6250 "{1to2}">, EVEX_V128;
6251 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6252 EVEX_V256;
6253 }
6254}
6255
6256// Convert Float to Signed/Unsigned Quardword with truncation
6257multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6258 SDNode OpNode, SDNode OpNodeRnd> {
6259 let Predicates = [HasDQI] in {
6260 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6261 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6262 OpNodeRnd>, EVEX_V512;
6263 }
6264 let Predicates = [HasDQI, HasVLX] in {
6265 // Explicitly specified broadcast string, since we take only 2 elements
6266 // from v4f32x_info source
6267 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6268 "{1to2}">, EVEX_V128;
6269 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6270 EVEX_V256;
6271 }
6272}
6273
6274// Convert Signed/Unsigned Quardword to Float
6275multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6276 SDNode OpNode, SDNode OpNodeRnd> {
6277 let Predicates = [HasDQI] in {
6278 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6279 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6280 OpNodeRnd>, EVEX_V512;
6281 }
6282 let Predicates = [HasDQI, HasVLX] in {
6283 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6284 // memory forms of these instructions in Asm Parcer. They have the same
6285 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6286 // due to the same reason.
6287 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6288 "{1to2}", "{x}">, EVEX_V128;
6289 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6290 "{1to4}", "{y}">, EVEX_V256;
6291 }
6292}
6293
6294defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006295 EVEX_CD8<32, CD8VH>;
6296
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006297defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6298 X86VSintToFpRnd>,
6299 PS, EVEX_CD8<32, CD8VF>;
6300
6301defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006302 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006303 XS, EVEX_CD8<32, CD8VF>;
6304
6305defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006306 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006307 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6308
6309defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006310 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006311 EVEX_CD8<32, CD8VF>;
6312
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006313defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006314 X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006315 EVEX_CD8<64, CD8VF>;
6316
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006317defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6318 XS, EVEX_CD8<32, CD8VH>;
6319
6320defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6321 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006322 EVEX_CD8<32, CD8VF>;
6323
Craig Topper19e04b62016-05-19 06:13:58 +00006324defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6325 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006326
Craig Topper19e04b62016-05-19 06:13:58 +00006327defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6328 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006329 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006330
Craig Topper19e04b62016-05-19 06:13:58 +00006331defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6332 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006333 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006334defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6335 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006336 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006337
Craig Topper19e04b62016-05-19 06:13:58 +00006338defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6339 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006340 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006341
Craig Topper19e04b62016-05-19 06:13:58 +00006342defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6343 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006344
Craig Topper19e04b62016-05-19 06:13:58 +00006345defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6346 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006347 PD, EVEX_CD8<64, CD8VF>;
6348
Craig Topper19e04b62016-05-19 06:13:58 +00006349defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6350 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006351
6352defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006353 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006354 PD, EVEX_CD8<64, CD8VF>;
6355
6356defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006357 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006358
6359defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006360 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006361 PD, EVEX_CD8<64, CD8VF>;
6362
6363defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006364 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006365
6366defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006367 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006368
6369defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006370 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006371
6372defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006373 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006374
6375defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006376 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006377
Craig Toppere38c57a2015-11-27 05:44:02 +00006378let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006379def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006380 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006381 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6382 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006383
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006384def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6385 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006386 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6387 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006388
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006389def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6390 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006391 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6392 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006393
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006394def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6395 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006396 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6397 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006398
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006399def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6400 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006401 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6402 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006403
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006404def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6405 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006406 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6407 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006408}
6409
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006410let Predicates = [HasAVX512, HasVLX] in {
6411 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6412 (v4i32 (X86cvttpd2dq (v2f64 VR128X:$src)))))))),
6413 (VCVTTPD2DQZ128rr VR128:$src)>;
6414 def : Pat<(v4i32 (X86cvttpd2dq (v2f64 VR128X:$src))),
6415 (VCVTTPD2DQZ128rr VR128X:$src)>;
6416 def : Pat<(v4i32 (X86cvttpd2dq (loadv2f64 addr:$src))),
6417 (VCVTTPD2DQZ128rm addr:$src)>;
6418}
6419
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006420let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006421 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006422 (VCVTPD2PSZrm addr:$src)>;
6423 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6424 (VCVTPS2PDZrm addr:$src)>;
6425}
6426
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006427//===----------------------------------------------------------------------===//
6428// Half precision conversion instructions
6429//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006430multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006431 X86MemOperand x86memop, PatFrag ld_frag> {
6432 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6433 "vcvtph2ps", "$src", "$src",
6434 (X86cvtph2ps (_src.VT _src.RC:$src),
6435 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006436 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6437 "vcvtph2ps", "$src", "$src",
6438 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6439 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006440}
6441
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006442multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006443 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6444 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6445 (X86cvtph2ps (_src.VT _src.RC:$src),
6446 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6447
6448}
6449
6450let Predicates = [HasAVX512] in {
6451 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006452 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006453 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6454 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006455 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006456 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6457 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6458 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6459 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006460}
6461
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006462multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006463 X86MemOperand x86memop> {
6464 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006465 (ins _src.RC:$src1, i32u8imm:$src2),
6466 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006467 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006468 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006469 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006470 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6471 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6472 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6473 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006474 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006475 addr:$dst)]>;
6476 let hasSideEffects = 0, mayStore = 1 in
6477 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6478 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6479 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6480 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006481}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006482multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006483 let hasSideEffects = 0 in
6484 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6485 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006486 (ins _src.RC:$src1, i32u8imm:$src2),
6487 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006488 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006489}
6490let Predicates = [HasAVX512] in {
6491 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6492 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6493 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6494 let Predicates = [HasVLX] in {
6495 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6496 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6497 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6498 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6499 }
6500}
Asaf Badouh2489f352015-12-02 08:17:51 +00006501
Craig Topper9820e342016-09-20 05:44:47 +00006502// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006503let Predicates = [HasVLX] in {
6504 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6505 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6506 // configurations we support (the default). However, falling back to MXCSR is
6507 // more consistent with other instructions, which are always controlled by it.
6508 // It's encoded as 0b100.
6509 def : Pat<(fp_to_f16 FR32X:$src),
6510 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6511 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6512
6513 def : Pat<(f16_to_fp GR16:$src),
6514 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6515 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6516
6517 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6518 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6519 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6520}
6521
Craig Topper9820e342016-09-20 05:44:47 +00006522// Patterns for matching float to half-float conversion when AVX512 is supported
6523// but F16C isn't. In that case we have to use 512-bit vectors.
6524let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6525 def : Pat<(fp_to_f16 FR32X:$src),
6526 (i16 (EXTRACT_SUBREG
6527 (VMOVPDI2DIZrr
6528 (v8i16 (EXTRACT_SUBREG
6529 (VCVTPS2PHZrr
6530 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6531 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6532 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6533
6534 def : Pat<(f16_to_fp GR16:$src),
6535 (f32 (COPY_TO_REGCLASS
6536 (v4f32 (EXTRACT_SUBREG
6537 (VCVTPH2PSZrr
6538 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6539 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6540 sub_xmm)), sub_xmm)), FR32X))>;
6541
6542 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6543 (f32 (COPY_TO_REGCLASS
6544 (v4f32 (EXTRACT_SUBREG
6545 (VCVTPH2PSZrr
6546 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6547 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6548 sub_xmm), 4)), sub_xmm)), FR32X))>;
6549}
6550
Asaf Badouh2489f352015-12-02 08:17:51 +00006551// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006552multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006553 string OpcodeStr> {
6554 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6555 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006556 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006557 Sched<[WriteFAdd]>;
6558}
6559
6560let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006561 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006562 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006563 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006564 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006565 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006566 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006567 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006568 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6569}
6570
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006571let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6572 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006573 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006574 EVEX_CD8<32, CD8VT1>;
6575 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006576 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006577 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6578 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006579 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006580 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006581 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006582 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006583 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006584 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6585 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006586 let isCodeGenOnly = 1 in {
6587 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006588 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006589 EVEX_CD8<32, CD8VT1>;
6590 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006591 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006592 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006593
Craig Topper9dd48c82014-01-02 17:28:14 +00006594 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006595 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006596 EVEX_CD8<32, CD8VT1>;
6597 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006598 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006599 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6600 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006601}
Michael Liao5bf95782014-12-04 05:20:33 +00006602
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006603/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006604multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6605 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006606 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006607 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6608 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6609 "$src2, $src1", "$src1, $src2",
6610 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006611 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006612 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006613 "$src2, $src1", "$src1, $src2",
6614 (OpNode (_.VT _.RC:$src1),
6615 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006616}
6617}
6618
Asaf Badouheaf2da12015-09-21 10:23:53 +00006619defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6620 EVEX_CD8<32, CD8VT1>, T8PD;
6621defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6622 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6623defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6624 EVEX_CD8<32, CD8VT1>, T8PD;
6625defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6626 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006627
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006628/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6629multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006630 X86VectorVTInfo _> {
6631 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6632 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6633 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006634 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6635 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6636 (OpNode (_.FloatVT
6637 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6638 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6639 (ins _.ScalarMemOp:$src), OpcodeStr,
6640 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6641 (OpNode (_.FloatVT
6642 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6643 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006644}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006645
6646multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6647 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6648 EVEX_V512, EVEX_CD8<32, CD8VF>;
6649 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6650 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6651
6652 // Define only if AVX512VL feature is present.
6653 let Predicates = [HasVLX] in {
6654 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6655 OpNode, v4f32x_info>,
6656 EVEX_V128, EVEX_CD8<32, CD8VF>;
6657 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6658 OpNode, v8f32x_info>,
6659 EVEX_V256, EVEX_CD8<32, CD8VF>;
6660 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6661 OpNode, v2f64x_info>,
6662 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6663 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6664 OpNode, v4f64x_info>,
6665 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6666 }
6667}
6668
6669defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6670defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006671
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006672/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006673multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6674 SDNode OpNode> {
6675
6676 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6677 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6678 "$src2, $src1", "$src1, $src2",
6679 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6680 (i32 FROUND_CURRENT))>;
6681
6682 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6683 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006684 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006685 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006686 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006687
6688 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006689 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006690 "$src2, $src1", "$src1, $src2",
6691 (OpNode (_.VT _.RC:$src1),
6692 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6693 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006694}
6695
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006696multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6697 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6698 EVEX_CD8<32, CD8VT1>;
6699 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6700 EVEX_CD8<64, CD8VT1>, VEX_W;
6701}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006702
Craig Toppere1cac152016-06-07 07:27:54 +00006703let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006704 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6705 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6706}
Igor Breger8352a0d2015-07-28 06:53:28 +00006707
6708defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006709/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006710
6711multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6712 SDNode OpNode> {
6713
6714 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6715 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6716 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6717
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006718 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6719 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6720 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006721 (bitconvert (_.LdFrag addr:$src))),
6722 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006723
6724 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006725 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006726 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006727 (OpNode (_.FloatVT
6728 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6729 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006730}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006731multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6732 SDNode OpNode> {
6733 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6734 (ins _.RC:$src), OpcodeStr,
6735 "{sae}, $src", "$src, {sae}",
6736 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6737}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006738
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006739multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6740 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006741 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6742 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006743 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006744 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6745 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006746}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006747
Asaf Badouh402ebb32015-06-03 13:41:48 +00006748multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6749 SDNode OpNode> {
6750 // Define only if AVX512VL feature is present.
6751 let Predicates = [HasVLX] in {
6752 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6753 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6754 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6755 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6756 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6757 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6758 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6759 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6760 }
6761}
Craig Toppere1cac152016-06-07 07:27:54 +00006762let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006763
Asaf Badouh402ebb32015-06-03 13:41:48 +00006764 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6765 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6766 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6767}
6768defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6769 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6770
6771multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6772 SDNode OpNodeRnd, X86VectorVTInfo _>{
6773 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6774 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6775 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6776 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006777}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006778
Robert Khasanoveb126392014-10-28 18:15:20 +00006779multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6780 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006781 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006782 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6783 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006784 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6785 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6786 (OpNode (_.FloatVT
6787 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006788
Craig Toppere1cac152016-06-07 07:27:54 +00006789 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6790 (ins _.ScalarMemOp:$src), OpcodeStr,
6791 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6792 (OpNode (_.FloatVT
6793 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6794 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006795}
6796
Robert Khasanoveb126392014-10-28 18:15:20 +00006797multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6798 SDNode OpNode> {
6799 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6800 v16f32_info>,
6801 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6802 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6803 v8f64_info>,
6804 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6805 // Define only if AVX512VL feature is present.
6806 let Predicates = [HasVLX] in {
6807 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6808 OpNode, v4f32x_info>,
6809 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6810 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6811 OpNode, v8f32x_info>,
6812 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6813 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6814 OpNode, v2f64x_info>,
6815 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6816 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6817 OpNode, v4f64x_info>,
6818 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6819 }
6820}
6821
Asaf Badouh402ebb32015-06-03 13:41:48 +00006822multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6823 SDNode OpNodeRnd> {
6824 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6825 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6826 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6827 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6828}
6829
Igor Breger4c4cd782015-09-20 09:13:41 +00006830multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6831 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6832
6833 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6834 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6835 "$src2, $src1", "$src1, $src2",
6836 (OpNodeRnd (_.VT _.RC:$src1),
6837 (_.VT _.RC:$src2),
6838 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006839 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6840 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6841 "$src2, $src1", "$src1, $src2",
6842 (OpNodeRnd (_.VT _.RC:$src1),
6843 (_.VT (scalar_to_vector
6844 (_.ScalarLdFrag addr:$src2))),
6845 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006846
6847 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6848 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6849 "$rc, $src2, $src1", "$src1, $src2, $rc",
6850 (OpNodeRnd (_.VT _.RC:$src1),
6851 (_.VT _.RC:$src2),
6852 (i32 imm:$rc))>,
6853 EVEX_B, EVEX_RC;
6854
Craig Toppere1cac152016-06-07 07:27:54 +00006855 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006856 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006857 (ins _.FRC:$src1, _.FRC:$src2),
6858 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6859
6860 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006861 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006862 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6863 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6864 }
6865
6866 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6867 (!cast<Instruction>(NAME#SUFF#Zr)
6868 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6869
6870 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6871 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006872 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006873}
6874
6875multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6876 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6877 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6878 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6879 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6880}
6881
Asaf Badouh402ebb32015-06-03 13:41:48 +00006882defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6883 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006884
Igor Breger4c4cd782015-09-20 09:13:41 +00006885defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006886
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006887let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006888 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006889 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006890 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006891 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006892 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006893 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006894 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006895 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006896 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006897 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006898}
6899
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006900multiclass
6901avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006902
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006903 let ExeDomain = _.ExeDomain in {
6904 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6905 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6906 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006907 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006908 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6909
6910 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6911 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006912 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6913 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006914 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006915
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006916 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006917 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6918 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006919 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006920 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006921 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6922 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6923 }
6924 let Predicates = [HasAVX512] in {
6925 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6926 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6927 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6928 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6929 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6930 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6931 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6932 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6933 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6934 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6935 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6936 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6937 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6938 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6939 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6940
6941 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6942 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6943 addr:$src, (i32 0x1))), _.FRC)>;
6944 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6945 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6946 addr:$src, (i32 0x2))), _.FRC)>;
6947 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6948 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6949 addr:$src, (i32 0x3))), _.FRC)>;
6950 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6951 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6952 addr:$src, (i32 0x4))), _.FRC)>;
6953 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6954 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6955 addr:$src, (i32 0xc))), _.FRC)>;
6956 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006957}
6958
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006959defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6960 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006961
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006962defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6963 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006964
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006965//-------------------------------------------------
6966// Integer truncate and extend operations
6967//-------------------------------------------------
6968
Igor Breger074a64e2015-07-24 17:24:15 +00006969multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6970 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6971 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006972 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006973 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6974 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6975 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6976 EVEX, T8XS;
6977
6978 // for intrinsic patter match
6979 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6980 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6981 undef)),
6982 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6983 SrcInfo.RC:$src1)>;
6984
6985 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6986 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6987 DestInfo.ImmAllZerosV)),
6988 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6989 SrcInfo.RC:$src1)>;
6990
6991 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6992 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6993 DestInfo.RC:$src0)),
6994 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6995 DestInfo.KRCWM:$mask ,
6996 SrcInfo.RC:$src1)>;
6997
Craig Topper52e2e832016-07-22 05:46:44 +00006998 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6999 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007000 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7001 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007002 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007003 []>, EVEX;
7004
Igor Breger074a64e2015-07-24 17:24:15 +00007005 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7006 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007007 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007008 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007009 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007010}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007011
Igor Breger074a64e2015-07-24 17:24:15 +00007012multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7013 X86VectorVTInfo DestInfo,
7014 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007015
Igor Breger074a64e2015-07-24 17:24:15 +00007016 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7017 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7018 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007019
Igor Breger074a64e2015-07-24 17:24:15 +00007020 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7021 (SrcInfo.VT SrcInfo.RC:$src)),
7022 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7023 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7024}
7025
7026multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
7027 X86VectorVTInfo DestInfo, string sat > {
7028
7029 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7030 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7031 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
7032 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
7033 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
7034 (SrcInfo.VT SrcInfo.RC:$src))>;
7035
7036 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7037 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7038 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
7039 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
7040 (SrcInfo.VT SrcInfo.RC:$src))>;
7041}
7042
7043multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7044 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7045 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7046 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7047 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7048 Predicate prd = HasAVX512>{
7049
7050 let Predicates = [HasVLX, prd] in {
7051 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7052 DestInfoZ128, x86memopZ128>,
7053 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7054 truncFrag, mtruncFrag>, EVEX_V128;
7055
7056 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7057 DestInfoZ256, x86memopZ256>,
7058 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7059 truncFrag, mtruncFrag>, EVEX_V256;
7060 }
7061 let Predicates = [prd] in
7062 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7063 DestInfoZ, x86memopZ>,
7064 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7065 truncFrag, mtruncFrag>, EVEX_V512;
7066}
7067
7068multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
7069 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7070 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7071 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7072 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
7073
7074 let Predicates = [HasVLX, prd] in {
7075 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7076 DestInfoZ128, x86memopZ128>,
7077 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7078 sat>, EVEX_V128;
7079
7080 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7081 DestInfoZ256, x86memopZ256>,
7082 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7083 sat>, EVEX_V256;
7084 }
7085 let Predicates = [prd] in
7086 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7087 DestInfoZ, x86memopZ>,
7088 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7089 sat>, EVEX_V512;
7090}
7091
7092multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7093 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7094 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7095 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
7096}
7097multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
7098 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
7099 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7100 sat>, EVEX_CD8<8, CD8VO>;
7101}
7102
7103multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7104 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7105 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7106 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
7107}
7108multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
7109 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
7110 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7111 sat>, EVEX_CD8<16, CD8VQ>;
7112}
7113
7114multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7115 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7116 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7117 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
7118}
7119multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
7120 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
7121 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7122 sat>, EVEX_CD8<32, CD8VH>;
7123}
7124
7125multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7126 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7127 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7128 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
7129}
7130multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
7131 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
7132 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7133 sat>, EVEX_CD8<8, CD8VQ>;
7134}
7135
7136multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7137 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7138 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7139 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
7140}
7141multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
7142 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
7143 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7144 sat>, EVEX_CD8<16, CD8VH>;
7145}
7146
7147multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7148 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7149 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7150 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
7151}
7152multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
7153 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
7154 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7155 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
7156}
7157
7158defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
7159defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
7160defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
7161
7162defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
7163defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
7164defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
7165
7166defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
7167defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
7168defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
7169
7170defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
7171defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
7172defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
7173
7174defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
7175defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
7176defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
7177
7178defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
7179defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
7180defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007181
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007182let Predicates = [HasAVX512, NoVLX] in {
7183def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7184 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007185 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007186 VR256X:$src, sub_ymm)))), sub_xmm))>;
7187def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7188 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007189 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007190 VR256X:$src, sub_ymm)))), sub_xmm))>;
7191}
7192
7193let Predicates = [HasBWI, NoVLX] in {
7194def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007195 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007196 VR256X:$src, sub_ymm))), sub_xmm))>;
7197}
7198
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007199multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007200 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007201 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007202 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007203 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7204 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7205 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7206 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007207
Craig Toppere1cac152016-06-07 07:27:54 +00007208 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7209 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7210 (DestInfo.VT (LdFrag addr:$src))>,
7211 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007212 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007213}
7214
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007215multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007216 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007217 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7218 let Predicates = [HasVLX, HasBWI] in {
7219 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007220 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007221 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007222
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007223 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007224 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007225 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7226 }
7227 let Predicates = [HasBWI] in {
7228 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007229 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007230 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7231 }
7232}
7233
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007234multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007235 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007236 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7237 let Predicates = [HasVLX, HasAVX512] in {
7238 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007239 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007240 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7241
7242 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007243 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007244 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7245 }
7246 let Predicates = [HasAVX512] in {
7247 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007248 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007249 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7250 }
7251}
7252
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007253multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007254 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007255 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7256 let Predicates = [HasVLX, HasAVX512] in {
7257 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007258 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007259 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7260
7261 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007262 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007263 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7264 }
7265 let Predicates = [HasAVX512] in {
7266 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007267 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007268 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7269 }
7270}
7271
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007272multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007273 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007274 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7275 let Predicates = [HasVLX, HasAVX512] in {
7276 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007277 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007278 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7279
7280 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007281 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007282 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7283 }
7284 let Predicates = [HasAVX512] in {
7285 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007286 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007287 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7288 }
7289}
7290
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007291multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007292 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007293 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7294 let Predicates = [HasVLX, HasAVX512] in {
7295 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007296 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007297 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7298
7299 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007300 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007301 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7302 }
7303 let Predicates = [HasAVX512] in {
7304 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007305 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007306 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7307 }
7308}
7309
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007310multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007311 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007312 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7313
7314 let Predicates = [HasVLX, HasAVX512] in {
7315 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007316 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007317 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7318
7319 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007320 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007321 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7322 }
7323 let Predicates = [HasAVX512] in {
7324 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007325 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007326 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7327 }
7328}
7329
Craig Topper6840f112016-07-14 06:41:34 +00007330defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7331defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7332defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7333defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7334defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7335defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007336
Craig Topper6840f112016-07-14 06:41:34 +00007337defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7338defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7339defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7340defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7341defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7342defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007343
Igor Breger2ba64ab2016-05-22 10:21:04 +00007344// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007345multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7346 X86VectorVTInfo From, PatFrag LdFrag> {
7347 def : Pat<(To.VT (LdFrag addr:$src)),
7348 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7349 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7350 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7351 To.KRC:$mask, addr:$src)>;
7352 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7353 To.ImmAllZerosV)),
7354 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7355 addr:$src)>;
7356}
7357
7358let Predicates = [HasVLX, HasBWI] in {
7359 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7360 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7361}
7362let Predicates = [HasBWI] in {
7363 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7364}
7365let Predicates = [HasVLX, HasAVX512] in {
7366 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7367 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7368 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7369 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7370 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7371 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7372 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7373 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7374 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7375 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7376}
7377let Predicates = [HasAVX512] in {
7378 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7379 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7380 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7381 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7382 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7383}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007384
Craig Topper64378f42016-10-09 23:08:39 +00007385multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7386 SDNode ExtOp, PatFrag ExtLoad16> {
7387 // 128-bit patterns
7388 let Predicates = [HasVLX, HasBWI] in {
7389 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7390 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7391 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7392 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7393 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7394 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7395 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7396 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7397 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7398 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7399 }
7400 let Predicates = [HasVLX] in {
7401 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7402 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7403 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7404 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7405 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7406 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7407 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7408 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7409
7410 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7411 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7412 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7413 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7414 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7415 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7416 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7417 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7418
7419 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7420 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7421 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7422 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7423 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7424 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7425 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7426 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7427 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7428 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7429
7430 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7431 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7432 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7433 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7434 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7435 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7436 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7437 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7438
7439 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7440 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7441 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7442 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7443 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7444 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7445 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7446 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7447 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7448 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7449 }
7450 // 256-bit patterns
7451 let Predicates = [HasVLX, HasBWI] in {
7452 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7453 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7454 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7455 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7456 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7457 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7458 }
7459 let Predicates = [HasVLX] in {
7460 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7461 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7462 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7463 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7464 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7465 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7466 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7467 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7468
7469 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7470 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7471 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7472 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7473 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7474 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7475 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7476 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7477
7478 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7479 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7480 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7481 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7482 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7483 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7484
7485 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7486 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7487 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7488 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7489 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7490 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7491 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7492 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7493
7494 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7495 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7496 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7497 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7498 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7499 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7500 }
7501 // 512-bit patterns
7502 let Predicates = [HasBWI] in {
7503 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7504 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7505 }
7506 let Predicates = [HasAVX512] in {
7507 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7508 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7509
7510 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7511 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007512 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7513 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007514
7515 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7516 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7517
7518 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7519 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7520
7521 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7522 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7523 }
7524}
7525
7526defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7527defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7528
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007529//===----------------------------------------------------------------------===//
7530// GATHER - SCATTER Operations
7531
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007532multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7533 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007534 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7535 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007536 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7537 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007538 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007539 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007540 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7541 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7542 vectoraddr:$src2))]>, EVEX, EVEX_K,
7543 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007544}
Cameron McInally45325962014-03-26 13:50:50 +00007545
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007546multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7547 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7548 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007549 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007550 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007551 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007552let Predicates = [HasVLX] in {
7553 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007554 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007555 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007556 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007557 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007558 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007559 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007560 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007561}
Cameron McInally45325962014-03-26 13:50:50 +00007562}
7563
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007564multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7565 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007566 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007567 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007568 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007569 mgatherv8i64>, EVEX_V512;
7570let Predicates = [HasVLX] in {
7571 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007572 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007573 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007574 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007575 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007576 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007577 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7578 vx64xmem, mgatherv2i64>, EVEX_V128;
7579}
Cameron McInally45325962014-03-26 13:50:50 +00007580}
Michael Liao5bf95782014-12-04 05:20:33 +00007581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007582
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007583defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7584 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7585
7586defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7587 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007588
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007589multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7590 X86MemOperand memop, PatFrag ScatterNode> {
7591
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007592let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007593
7594 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7595 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007596 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007597 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7598 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7599 _.KRCWM:$mask, vectoraddr:$dst))]>,
7600 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007601}
7602
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007603multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7604 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7605 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007606 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007607 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007608 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007609let Predicates = [HasVLX] in {
7610 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007611 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007612 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007613 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007614 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007615 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007616 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007617 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007618}
Cameron McInally45325962014-03-26 13:50:50 +00007619}
7620
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007621multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7622 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007623 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007624 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007625 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007626 mscatterv8i64>, EVEX_V512;
7627let Predicates = [HasVLX] in {
7628 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007629 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007630 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007631 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007632 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007633 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007634 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7635 vx64xmem, mscatterv2i64>, EVEX_V128;
7636}
Cameron McInally45325962014-03-26 13:50:50 +00007637}
7638
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007639defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7640 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007641
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007642defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7643 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007644
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007645// prefetch
7646multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7647 RegisterClass KRC, X86MemOperand memop> {
7648 let Predicates = [HasPFI], hasSideEffects = 1 in
7649 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007650 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007651 []>, EVEX, EVEX_K;
7652}
7653
7654defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007655 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007656
7657defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007658 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007659
7660defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007661 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007662
7663defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007664 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007665
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007666defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007667 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007668
7669defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007670 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007671
7672defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007673 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007674
7675defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007676 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007677
7678defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007679 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007680
7681defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007682 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007683
7684defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007685 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007686
7687defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007688 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007689
7690defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007691 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007692
7693defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007694 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007695
7696defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007697 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007698
7699defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007700 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007701
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007702// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007703def v64i1sextv64i8 : PatLeaf<(v64i8
7704 (X86vsext
7705 (v64i1 (X86pcmpgtm
7706 (bc_v64i8 (v16i32 immAllZerosV)),
7707 VR512:$src))))>;
7708def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7709def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7710def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007711
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007712multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007713def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007714 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007715 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7716}
Michael Liao5bf95782014-12-04 05:20:33 +00007717
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007718multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7719 string OpcodeStr, Predicate prd> {
7720let Predicates = [prd] in
7721 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7722
7723 let Predicates = [prd, HasVLX] in {
7724 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7725 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7726 }
7727}
7728
7729multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7730 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7731 HasBWI>;
7732 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7733 HasBWI>, VEX_W;
7734 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7735 HasDQI>;
7736 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7737 HasDQI>, VEX_W;
7738}
Michael Liao5bf95782014-12-04 05:20:33 +00007739
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007740defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007741
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007742multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007743 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7744 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7745 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7746}
7747
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007748// Use 512bit version to implement 128/256 bit in case NoVLX.
7749multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007750 X86VectorVTInfo _> {
7751
7752 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7753 (_.KVT (COPY_TO_REGCLASS
7754 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007755 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007756 _.RC:$src, _.SubRegIdx)),
7757 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007758}
7759
7760multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007761 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7762 let Predicates = [prd] in
7763 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7764 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007765
7766 let Predicates = [prd, HasVLX] in {
7767 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007768 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007769 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007770 EVEX_V128;
7771 }
7772 let Predicates = [prd, NoVLX] in {
7773 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7774 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007775 }
7776}
7777
7778defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7779 avx512vl_i8_info, HasBWI>;
7780defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7781 avx512vl_i16_info, HasBWI>, VEX_W;
7782defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7783 avx512vl_i32_info, HasDQI>;
7784defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7785 avx512vl_i64_info, HasDQI>, VEX_W;
7786
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007787//===----------------------------------------------------------------------===//
7788// AVX-512 - COMPRESS and EXPAND
7789//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007790
Ayman Musad7a5ed42016-09-26 06:22:08 +00007791multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007792 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007793 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007794 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007795 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007796
Craig Toppere1cac152016-06-07 07:27:54 +00007797 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007798 def mr : AVX5128I<opc, MRMDestMem, (outs),
7799 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007800 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007801 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7802
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007803 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7804 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007805 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007806 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007807 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007808}
7809
Ayman Musad7a5ed42016-09-26 06:22:08 +00007810multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7811
7812 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7813 (_.VT _.RC:$src)),
7814 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7815 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7816}
7817
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007818multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7819 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007820 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
7821 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007822
7823 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007824 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
7825 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7826 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
7827 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007828 }
7829}
7830
7831defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7832 EVEX;
7833defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7834 EVEX, VEX_W;
7835defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7836 EVEX;
7837defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7838 EVEX, VEX_W;
7839
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007840// expand
7841multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7842 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007843 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007844 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007845 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007846
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007847 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7848 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7849 (_.VT (X86expand (_.VT (bitconvert
7850 (_.LdFrag addr:$src1)))))>,
7851 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007852}
7853
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007854multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
7855
7856 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
7857 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
7858 _.KRCWM:$mask, addr:$src)>;
7859
7860 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
7861 (_.VT _.RC:$src0))),
7862 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
7863 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
7864}
7865
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007866multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7867 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007868 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
7869 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007870
7871 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00007872 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
7873 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7874 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
7875 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007876 }
7877}
7878
7879defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7880 EVEX;
7881defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7882 EVEX, VEX_W;
7883defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7884 EVEX;
7885defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7886 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007887
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007888//handle instruction reg_vec1 = op(reg_vec,imm)
7889// op(mem_vec,imm)
7890// op(broadcast(eltVt),imm)
7891//all instruction created with FROUND_CURRENT
7892multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007893 X86VectorVTInfo _>{
7894 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007895 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7896 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007897 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007898 (OpNode (_.VT _.RC:$src1),
7899 (i32 imm:$src2),
7900 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007901 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7902 (ins _.MemOp:$src1, i32u8imm:$src2),
7903 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7904 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7905 (i32 imm:$src2),
7906 (i32 FROUND_CURRENT))>;
7907 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7908 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7909 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7910 "${src1}"##_.BroadcastStr##", $src2",
7911 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7912 (i32 imm:$src2),
7913 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007914 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007915}
7916
7917//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7918multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7919 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007920 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007921 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7922 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007923 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007924 "$src1, {sae}, $src2",
7925 (OpNode (_.VT _.RC:$src1),
7926 (i32 imm:$src2),
7927 (i32 FROUND_NO_EXC))>, EVEX_B;
7928}
7929
7930multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7931 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7932 let Predicates = [prd] in {
7933 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7934 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7935 EVEX_V512;
7936 }
7937 let Predicates = [prd, HasVLX] in {
7938 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7939 EVEX_V128;
7940 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7941 EVEX_V256;
7942 }
7943}
7944
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007945//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7946// op(reg_vec2,mem_vec,imm)
7947// op(reg_vec2,broadcast(eltVt),imm)
7948//all instruction created with FROUND_CURRENT
7949multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007950 X86VectorVTInfo _>{
7951 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007952 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007953 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007954 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7955 (OpNode (_.VT _.RC:$src1),
7956 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007957 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007958 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007959 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7960 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7961 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7962 (OpNode (_.VT _.RC:$src1),
7963 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7964 (i32 imm:$src3),
7965 (i32 FROUND_CURRENT))>;
7966 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7967 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7968 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7969 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7970 (OpNode (_.VT _.RC:$src1),
7971 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7972 (i32 imm:$src3),
7973 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007974 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007975}
7976
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007977//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7978// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007979multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7980 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007981 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007982 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7983 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7984 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7985 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7986 (SrcInfo.VT SrcInfo.RC:$src2),
7987 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007988 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7989 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7990 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7991 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7992 (SrcInfo.VT (bitconvert
7993 (SrcInfo.LdFrag addr:$src2))),
7994 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007995 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007996}
7997
7998//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7999// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008000// op(reg_vec2,broadcast(eltVt),imm)
8001multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008002 X86VectorVTInfo _>:
8003 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8004
Craig Topper05948fb2016-08-02 05:11:15 +00008005 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008006 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8007 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8008 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8009 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8010 (OpNode (_.VT _.RC:$src1),
8011 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8012 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008013}
8014
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008015//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8016// op(reg_vec2,mem_scalar,imm)
8017//all instruction created with FROUND_CURRENT
8018multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008019 X86VectorVTInfo _> {
8020 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008021 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008022 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008023 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8024 (OpNode (_.VT _.RC:$src1),
8025 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008026 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008027 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008028 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008029 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008030 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8031 (OpNode (_.VT _.RC:$src1),
8032 (_.VT (scalar_to_vector
8033 (_.ScalarLdFrag addr:$src2))),
8034 (i32 imm:$src3),
8035 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008036 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008037}
8038
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008039//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8040multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8041 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008042 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008043 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008044 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008045 OpcodeStr, "$src3, {sae}, $src2, $src1",
8046 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008047 (OpNode (_.VT _.RC:$src1),
8048 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008049 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008050 (i32 FROUND_NO_EXC))>, EVEX_B;
8051}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008052//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8053multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8054 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008055 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8056 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008057 OpcodeStr, "$src3, {sae}, $src2, $src1",
8058 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008059 (OpNode (_.VT _.RC:$src1),
8060 (_.VT _.RC:$src2),
8061 (i32 imm:$src3),
8062 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008063}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008064
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008065multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8066 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008067 let Predicates = [prd] in {
8068 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008069 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008070 EVEX_V512;
8071
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008072 }
8073 let Predicates = [prd, HasVLX] in {
8074 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008075 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008076 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008077 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008078 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008079}
8080
Igor Breger2ae0fe32015-08-31 11:14:02 +00008081multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8082 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8083 let Predicates = [HasBWI] in {
8084 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8085 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8086 }
8087 let Predicates = [HasBWI, HasVLX] in {
8088 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8089 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8090 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8091 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8092 }
8093}
8094
Igor Breger00d9f842015-06-08 14:03:17 +00008095multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8096 bits<8> opc, SDNode OpNode>{
8097 let Predicates = [HasAVX512] in {
8098 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8099 }
8100 let Predicates = [HasAVX512, HasVLX] in {
8101 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8102 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8103 }
8104}
8105
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008106multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8107 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8108 let Predicates = [prd] in {
8109 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8110 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008111 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008112}
8113
Igor Breger1e58e8a2015-09-02 11:18:55 +00008114multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8115 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8116 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8117 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8118 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8119 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008120}
8121
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008122
Igor Breger1e58e8a2015-09-02 11:18:55 +00008123defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8124 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8125defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8126 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8127defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8128 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8129
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008130
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008131defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8132 0x50, X86VRange, HasDQI>,
8133 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8134defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8135 0x50, X86VRange, HasDQI>,
8136 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8137
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008138defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8139 0x51, X86VRange, HasDQI>,
8140 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8141defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8142 0x51, X86VRange, HasDQI>,
8143 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8144
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008145defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8146 0x57, X86Reduces, HasDQI>,
8147 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8148defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8149 0x57, X86Reduces, HasDQI>,
8150 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008151
Igor Breger1e58e8a2015-09-02 11:18:55 +00008152defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8153 0x27, X86GetMants, HasAVX512>,
8154 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8155defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8156 0x27, X86GetMants, HasAVX512>,
8157 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8158
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008159multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8160 bits<8> opc, SDNode OpNode = X86Shuf128>{
8161 let Predicates = [HasAVX512] in {
8162 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8163
8164 }
8165 let Predicates = [HasAVX512, HasVLX] in {
8166 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8167 }
8168}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008169let Predicates = [HasAVX512] in {
8170def : Pat<(v16f32 (ffloor VR512:$src)),
8171 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8172def : Pat<(v16f32 (fnearbyint VR512:$src)),
8173 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8174def : Pat<(v16f32 (fceil VR512:$src)),
8175 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8176def : Pat<(v16f32 (frint VR512:$src)),
8177 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8178def : Pat<(v16f32 (ftrunc VR512:$src)),
8179 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8180
8181def : Pat<(v8f64 (ffloor VR512:$src)),
8182 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8183def : Pat<(v8f64 (fnearbyint VR512:$src)),
8184 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8185def : Pat<(v8f64 (fceil VR512:$src)),
8186 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8187def : Pat<(v8f64 (frint VR512:$src)),
8188 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8189def : Pat<(v8f64 (ftrunc VR512:$src)),
8190 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8191}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008192
8193defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8194 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8195defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8196 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8197defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8198 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8199defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8200 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008201
Craig Topperc48fa892015-12-27 19:45:21 +00008202multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008203 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8204 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008205}
8206
Craig Topperc48fa892015-12-27 19:45:21 +00008207defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008208 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008209defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008210 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008211
Craig Topper7a299302016-06-09 07:06:38 +00008212multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008213 let Predicates = p in
8214 def NAME#_.VTName#rri:
8215 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8216 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8217 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8218}
8219
Craig Topper7a299302016-06-09 07:06:38 +00008220multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8221 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8222 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8223 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008224
Craig Topper7a299302016-06-09 07:06:38 +00008225defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008226 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008227 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8228 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8229 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8230 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8231 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008232 EVEX_CD8<8, CD8VF>;
8233
Igor Bregerf3ded812015-08-31 13:09:30 +00008234defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8235 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8236
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008237multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8238 X86VectorVTInfo _> {
8239 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008240 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008241 "$src1", "$src1",
8242 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8243
Craig Toppere1cac152016-06-07 07:27:54 +00008244 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8245 (ins _.MemOp:$src1), OpcodeStr,
8246 "$src1", "$src1",
8247 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8248 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008249}
8250
8251multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8252 X86VectorVTInfo _> :
8253 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008254 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8255 (ins _.ScalarMemOp:$src1), OpcodeStr,
8256 "${src1}"##_.BroadcastStr,
8257 "${src1}"##_.BroadcastStr,
8258 (_.VT (OpNode (X86VBroadcast
8259 (_.ScalarLdFrag addr:$src1))))>,
8260 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008261}
8262
8263multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8264 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8265 let Predicates = [prd] in
8266 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8267
8268 let Predicates = [prd, HasVLX] in {
8269 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8270 EVEX_V256;
8271 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8272 EVEX_V128;
8273 }
8274}
8275
8276multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8277 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8278 let Predicates = [prd] in
8279 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8280 EVEX_V512;
8281
8282 let Predicates = [prd, HasVLX] in {
8283 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8284 EVEX_V256;
8285 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8286 EVEX_V128;
8287 }
8288}
8289
8290multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8291 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008292 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008293 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008294 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8295 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008296}
8297
8298multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8299 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008300 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8301 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008302}
8303
8304multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8305 bits<8> opc_d, bits<8> opc_q,
8306 string OpcodeStr, SDNode OpNode> {
8307 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8308 HasAVX512>,
8309 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8310 HasBWI>;
8311}
8312
8313defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8314
Craig Topper056c9062016-08-28 22:20:48 +00008315let Predicates = [HasBWI, HasVLX] in {
8316 def : Pat<(xor
8317 (bc_v2i64 (v16i1sextv16i8)),
8318 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
8319 (VPABSBZ128rr VR128:$src)>;
8320 def : Pat<(xor
8321 (bc_v2i64 (v8i1sextv8i16)),
8322 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
8323 (VPABSWZ128rr VR128:$src)>;
8324 def : Pat<(xor
8325 (bc_v4i64 (v32i1sextv32i8)),
8326 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
8327 (VPABSBZ256rr VR256:$src)>;
8328 def : Pat<(xor
8329 (bc_v4i64 (v16i1sextv16i16)),
8330 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
8331 (VPABSWZ256rr VR256:$src)>;
8332}
8333let Predicates = [HasAVX512, HasVLX] in {
8334 def : Pat<(xor
8335 (bc_v2i64 (v4i1sextv4i32)),
8336 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
8337 (VPABSDZ128rr VR128:$src)>;
8338 def : Pat<(xor
8339 (bc_v4i64 (v8i1sextv8i32)),
8340 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
8341 (VPABSDZ256rr VR256:$src)>;
8342}
8343
8344let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008345def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008346 (bc_v8i64 (v16i1sextv16i32)),
8347 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008348 (VPABSDZrr VR512:$src)>;
8349def : Pat<(xor
8350 (bc_v8i64 (v8i1sextv8i64)),
8351 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8352 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008353}
Craig Topper850feaf2016-08-28 22:20:51 +00008354let Predicates = [HasBWI] in {
8355def : Pat<(xor
8356 (bc_v8i64 (v64i1sextv64i8)),
8357 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8358 (VPABSBZrr VR512:$src)>;
8359def : Pat<(xor
8360 (bc_v8i64 (v32i1sextv32i16)),
8361 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8362 (VPABSWZrr VR512:$src)>;
8363}
Igor Bregerf2460112015-07-26 14:41:44 +00008364
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008365multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8366
8367 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008368}
8369
8370defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8371defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8372
Igor Breger24cab0f2015-11-16 07:22:00 +00008373//===---------------------------------------------------------------------===//
8374// Replicate Single FP - MOVSHDUP and MOVSLDUP
8375//===---------------------------------------------------------------------===//
8376multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8377 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8378 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008379}
8380
8381defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8382defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008383
8384//===----------------------------------------------------------------------===//
8385// AVX-512 - MOVDDUP
8386//===----------------------------------------------------------------------===//
8387
8388multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8389 X86VectorVTInfo _> {
8390 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8391 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8392 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008393 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8394 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8395 (_.VT (OpNode (_.VT (scalar_to_vector
8396 (_.ScalarLdFrag addr:$src)))))>,
8397 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008398}
8399
8400multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8401 AVX512VLVectorVTInfo VTInfo> {
8402
8403 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8404
8405 let Predicates = [HasAVX512, HasVLX] in {
8406 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8407 EVEX_V256;
8408 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8409 EVEX_V128;
8410 }
8411}
8412
8413multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8414 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8415 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008416}
8417
8418defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8419
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008420let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008421def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008422 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008423def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008424 (VMOVDDUPZ128rm addr:$src)>;
8425def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8426 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8427}
Igor Breger1f782962015-11-19 08:26:56 +00008428
Igor Bregerf2460112015-07-26 14:41:44 +00008429//===----------------------------------------------------------------------===//
8430// AVX-512 - Unpack Instructions
8431//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008432defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8433 SSE_ALU_ITINS_S>;
8434defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8435 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008436
8437defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8438 SSE_INTALU_ITINS_P, HasBWI>;
8439defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8440 SSE_INTALU_ITINS_P, HasBWI>;
8441defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8442 SSE_INTALU_ITINS_P, HasBWI>;
8443defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8444 SSE_INTALU_ITINS_P, HasBWI>;
8445
8446defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8447 SSE_INTALU_ITINS_P, HasAVX512>;
8448defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8449 SSE_INTALU_ITINS_P, HasAVX512>;
8450defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8451 SSE_INTALU_ITINS_P, HasAVX512>;
8452defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8453 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008454
8455//===----------------------------------------------------------------------===//
8456// AVX-512 - Extract & Insert Integer Instructions
8457//===----------------------------------------------------------------------===//
8458
8459multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8460 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008461 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8462 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8463 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8464 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8465 imm:$src2)))),
8466 addr:$dst)]>,
8467 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008468}
8469
8470multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8471 let Predicates = [HasBWI] in {
8472 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8473 (ins _.RC:$src1, u8imm:$src2),
8474 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8475 [(set GR32orGR64:$dst,
8476 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8477 EVEX, TAPD;
8478
8479 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8480 }
8481}
8482
8483multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8484 let Predicates = [HasBWI] in {
8485 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8486 (ins _.RC:$src1, u8imm:$src2),
8487 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8488 [(set GR32orGR64:$dst,
8489 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8490 EVEX, PD;
8491
Craig Topper99f6b622016-05-01 01:03:56 +00008492 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008493 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8494 (ins _.RC:$src1, u8imm:$src2),
8495 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8496 EVEX, TAPD;
8497
Igor Bregerdefab3c2015-10-08 12:55:01 +00008498 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8499 }
8500}
8501
8502multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8503 RegisterClass GRC> {
8504 let Predicates = [HasDQI] in {
8505 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8506 (ins _.RC:$src1, u8imm:$src2),
8507 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8508 [(set GRC:$dst,
8509 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8510 EVEX, TAPD;
8511
Craig Toppere1cac152016-06-07 07:27:54 +00008512 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8513 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8514 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8515 [(store (extractelt (_.VT _.RC:$src1),
8516 imm:$src2),addr:$dst)]>,
8517 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008518 }
8519}
8520
8521defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8522defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8523defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8524defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8525
8526multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8527 X86VectorVTInfo _, PatFrag LdFrag> {
8528 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8529 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8530 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8531 [(set _.RC:$dst,
8532 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8533 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8534}
8535
8536multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8537 X86VectorVTInfo _, PatFrag LdFrag> {
8538 let Predicates = [HasBWI] in {
8539 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8540 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8541 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8542 [(set _.RC:$dst,
8543 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8544
8545 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8546 }
8547}
8548
8549multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8550 X86VectorVTInfo _, RegisterClass GRC> {
8551 let Predicates = [HasDQI] in {
8552 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8553 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8554 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8555 [(set _.RC:$dst,
8556 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8557 EVEX_4V, TAPD;
8558
8559 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8560 _.ScalarLdFrag>, TAPD;
8561 }
8562}
8563
8564defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8565 extloadi8>, TAPD;
8566defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8567 extloadi16>, PD;
8568defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8569defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008570//===----------------------------------------------------------------------===//
8571// VSHUFPS - VSHUFPD Operations
8572//===----------------------------------------------------------------------===//
8573multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8574 AVX512VLVectorVTInfo VTInfo_FP>{
8575 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8576 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8577 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008578}
8579
8580defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8581defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008582//===----------------------------------------------------------------------===//
8583// AVX-512 - Byte shift Left/Right
8584//===----------------------------------------------------------------------===//
8585
8586multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8587 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8588 def rr : AVX512<opc, MRMr,
8589 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8590 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8591 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008592 def rm : AVX512<opc, MRMm,
8593 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8594 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8595 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008596 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8597 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008598}
8599
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008600multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008601 Format MRMm, string OpcodeStr, Predicate prd>{
8602 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008603 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008604 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008605 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008606 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008607 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008608 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008609 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008610 }
8611}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008612defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008613 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008614defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008615 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8616
8617
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008618multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008619 string OpcodeStr, X86VectorVTInfo _dst,
8620 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008621 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008622 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008623 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008624 [(set _dst.RC:$dst,(_dst.VT
8625 (OpNode (_src.VT _src.RC:$src1),
8626 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008627 def rm : AVX512BI<opc, MRMSrcMem,
8628 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8629 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8630 [(set _dst.RC:$dst,(_dst.VT
8631 (OpNode (_src.VT _src.RC:$src1),
8632 (_src.VT (bitconvert
8633 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008634}
8635
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008636multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008637 string OpcodeStr, Predicate prd> {
8638 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008639 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8640 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008641 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008642 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8643 v32i8x_info>, EVEX_V256;
8644 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8645 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008646 }
8647}
8648
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008649defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008650 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008651
8652multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008653 X86VectorVTInfo _>{
8654 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008655 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8656 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008657 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008658 (OpNode (_.VT _.RC:$src1),
8659 (_.VT _.RC:$src2),
8660 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008661 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008662 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8663 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8664 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8665 (OpNode (_.VT _.RC:$src1),
8666 (_.VT _.RC:$src2),
8667 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008668 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008669 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8670 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8671 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8672 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8673 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8674 (OpNode (_.VT _.RC:$src1),
8675 (_.VT _.RC:$src2),
8676 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008677 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008678 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008679 }// Constraints = "$src1 = $dst"
8680}
8681
8682multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8683 let Predicates = [HasAVX512] in
8684 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8685 let Predicates = [HasAVX512, HasVLX] in {
8686 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8687 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8688 }
8689}
8690
8691defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8692defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8693
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008694//===----------------------------------------------------------------------===//
8695// AVX-512 - FixupImm
8696//===----------------------------------------------------------------------===//
8697
8698multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008699 X86VectorVTInfo _>{
8700 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008701 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8702 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8703 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8704 (OpNode (_.VT _.RC:$src1),
8705 (_.VT _.RC:$src2),
8706 (_.IntVT _.RC:$src3),
8707 (i32 imm:$src4),
8708 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008709 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8710 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8711 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8712 (OpNode (_.VT _.RC:$src1),
8713 (_.VT _.RC:$src2),
8714 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8715 (i32 imm:$src4),
8716 (i32 FROUND_CURRENT))>;
8717 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8718 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8719 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8720 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8721 (OpNode (_.VT _.RC:$src1),
8722 (_.VT _.RC:$src2),
8723 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8724 (i32 imm:$src4),
8725 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008726 } // Constraints = "$src1 = $dst"
8727}
8728
8729multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008730 SDNode OpNode, X86VectorVTInfo _>{
8731let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008732 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8733 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008734 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008735 "$src2, $src3, {sae}, $src4",
8736 (OpNode (_.VT _.RC:$src1),
8737 (_.VT _.RC:$src2),
8738 (_.IntVT _.RC:$src3),
8739 (i32 imm:$src4),
8740 (i32 FROUND_NO_EXC))>, EVEX_B;
8741 }
8742}
8743
8744multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8745 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008746 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8747 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008748 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8749 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8750 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8751 (OpNode (_.VT _.RC:$src1),
8752 (_.VT _.RC:$src2),
8753 (_src3VT.VT _src3VT.RC:$src3),
8754 (i32 imm:$src4),
8755 (i32 FROUND_CURRENT))>;
8756
8757 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8758 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8759 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8760 "$src2, $src3, {sae}, $src4",
8761 (OpNode (_.VT _.RC:$src1),
8762 (_.VT _.RC:$src2),
8763 (_src3VT.VT _src3VT.RC:$src3),
8764 (i32 imm:$src4),
8765 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008766 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8767 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8768 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8769 (OpNode (_.VT _.RC:$src1),
8770 (_.VT _.RC:$src2),
8771 (_src3VT.VT (scalar_to_vector
8772 (_src3VT.ScalarLdFrag addr:$src3))),
8773 (i32 imm:$src4),
8774 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008775 }
8776}
8777
8778multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8779 let Predicates = [HasAVX512] in
8780 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8781 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8782 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8783 let Predicates = [HasAVX512, HasVLX] in {
8784 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8785 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8786 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8787 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8788 }
8789}
8790
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008791defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8792 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008793 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008794defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8795 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008796 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008797defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008798 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008799defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008800 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008801
8802
8803
8804// Patterns used to select SSE scalar fp arithmetic instructions from
8805// either:
8806//
8807// (1) a scalar fp operation followed by a blend
8808//
8809// The effect is that the backend no longer emits unnecessary vector
8810// insert instructions immediately after SSE scalar fp instructions
8811// like addss or mulss.
8812//
8813// For example, given the following code:
8814// __m128 foo(__m128 A, __m128 B) {
8815// A[0] += B[0];
8816// return A;
8817// }
8818//
8819// Previously we generated:
8820// addss %xmm0, %xmm1
8821// movss %xmm1, %xmm0
8822//
8823// We now generate:
8824// addss %xmm1, %xmm0
8825//
8826// (2) a vector packed single/double fp operation followed by a vector insert
8827//
8828// The effect is that the backend converts the packed fp instruction
8829// followed by a vector insert into a single SSE scalar fp instruction.
8830//
8831// For example, given the following code:
8832// __m128 foo(__m128 A, __m128 B) {
8833// __m128 C = A + B;
8834// return (__m128) {c[0], a[1], a[2], a[3]};
8835// }
8836//
8837// Previously we generated:
8838// addps %xmm0, %xmm1
8839// movss %xmm1, %xmm0
8840//
8841// We now generate:
8842// addss %xmm1, %xmm0
8843
8844// TODO: Some canonicalization in lowering would simplify the number of
8845// patterns we have to try to match.
8846multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8847 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00008848 // extracted scalar math op with insert via movss
8849 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8850 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8851 FR32:$src))))),
8852 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8853 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8854
Craig Topper5625d242016-07-29 06:06:00 +00008855 // extracted scalar math op with insert via blend
8856 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8857 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8858 FR32:$src))), (i8 1))),
8859 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8860 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8861
8862 // vector math op with insert via movss
8863 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8864 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8865 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8866
8867 // vector math op with insert via blend
8868 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8869 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8870 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8871 }
8872}
8873
8874defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8875defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8876defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8877defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8878
8879multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8880 let Predicates = [HasAVX512] in {
8881 // extracted scalar math op with insert via movsd
8882 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8883 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8884 FR64:$src))))),
8885 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8886 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8887
8888 // extracted scalar math op with insert via blend
8889 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8890 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8891 FR64:$src))), (i8 1))),
8892 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8893 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8894
8895 // vector math op with insert via movsd
8896 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8897 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8898 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8899
8900 // vector math op with insert via blend
8901 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8902 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8903 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8904 }
8905}
8906
8907defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8908defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8909defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8910defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;