blob: 3942e18dfe1828f78d77db85591aa4eccd233dbc [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
Evan Chenga8e29892007-01-19 07:51:42 +0000202/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
203def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
207/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
208def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
Jim Grosbach64171712010-02-16 21:07:46 +0000212def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
215 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Chenga2515702007-03-19 07:09:02 +0000217def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
219 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
220 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
222// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
223def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000224 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000225}]>;
226
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000227/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
228/// e.g., 0xf000ffff
229def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000230 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000231 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000232}] > {
233 let PrintMethod = "printBitfieldInvMaskImmOperand";
234}
235
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000236/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000237def hi16 : SDNodeXForm<imm, [{
238 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
239}]>;
240
241def lo16AllZero : PatLeaf<(i32 imm), [{
242 // Returns true if all low 16-bits are 0.
243 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000244}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000245
Jim Grosbach64171712010-02-16 21:07:46 +0000246/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247/// [0.65535].
248def imm0_65535 : PatLeaf<(i32 imm), [{
249 return (uint32_t)N->getZExtValue() < 65536;
250}]>;
251
Evan Cheng37f25d92008-08-28 23:39:26 +0000252class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
253class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000254
Jim Grosbach0a145f32010-02-16 20:17:57 +0000255/// adde and sube predicates - True based on whether the carry flag output
256/// will be needed or not.
257def adde_dead_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return !N->hasAnyUseOfValue(1);}]>;
260def sube_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def adde_live_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return N->hasAnyUseOfValue(1);}]>;
266def sube_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269
Evan Chenga8e29892007-01-19 07:51:42 +0000270//===----------------------------------------------------------------------===//
271// Operand Definitions.
272//
273
274// Branch target.
275def brtarget : Operand<OtherVT>;
276
Evan Chenga8e29892007-01-19 07:51:42 +0000277// A list of registers separated by comma. Used by load/store multiple.
278def reglist : Operand<i32> {
279 let PrintMethod = "printRegisterList";
280}
281
282// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
283def cpinst_operand : Operand<i32> {
284 let PrintMethod = "printCPInstOperand";
285}
286
287def jtblock_operand : Operand<i32> {
288 let PrintMethod = "printJTBlockOperand";
289}
Evan Cheng66ac5312009-07-25 00:33:29 +0000290def jt2block_operand : Operand<i32> {
291 let PrintMethod = "printJT2BlockOperand";
292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
294// Local PC labels.
295def pclabel : Operand<i32> {
296 let PrintMethod = "printPCLabel";
297}
298
Jim Grosbachb35ad412010-10-13 19:56:10 +0000299// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
300def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
301 int32_t v = (int32_t)N->getZExtValue();
302 return v == 8 || v == 16 || v == 24; }]> {
303 string EncoderMethod = "getRotImmOpValue";
304}
305
Bob Wilson22f5dc72010-08-16 18:27:34 +0000306// shift_imm: An integer that encodes a shift amount and the type of shift
307// (currently either asr or lsl) using the same encoding used for the
308// immediates in so_reg operands.
309def shift_imm : Operand<i32> {
310 let PrintMethod = "printShiftImmOperand";
311}
312
Evan Chenga8e29892007-01-19 07:51:42 +0000313// shifter_operand operands: so_reg and so_imm.
314def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000315 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000316 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000317 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000318 let PrintMethod = "printSORegOperand";
319 let MIOperandInfo = (ops GPR, GPR, i32imm);
320}
321
322// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
323// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
324// represented in the imm field in the same 12-bit form that they are encoded
325// into so_imm instructions: the 8-bit immediate is the least significant bits
326// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000327def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000328 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000329 let PrintMethod = "printSOImmOperand";
330}
331
Evan Chengc70d1842007-03-20 08:11:30 +0000332// Break so_imm's up into two pieces. This handles immediates with up to 16
333// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
334// get the first/second pieces.
335def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000336 PatLeaf<(imm), [{
337 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
338 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000339 let PrintMethod = "printSOImm2PartOperand";
340}
341
342def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000343 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000345}]>;
346
347def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000348 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000350}]>;
351
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000352def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
353 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
354 }]> {
355 let PrintMethod = "printSOImm2PartOperand";
356}
357
358def so_neg_imm2part_1 : SDNodeXForm<imm, [{
359 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
360 return CurDAG->getTargetConstant(V, MVT::i32);
361}]>;
362
363def so_neg_imm2part_2 : SDNodeXForm<imm, [{
364 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
365 return CurDAG->getTargetConstant(V, MVT::i32);
366}]>;
367
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000368/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
369def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
370 return (int32_t)N->getZExtValue() < 32;
371}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000372
373// Define ARM specific addressing modes.
374
Jim Grosbach82891622010-09-29 19:03:54 +0000375// addrmode2base := reg +/- imm12
376//
377def addrmode2base : Operand<i32>,
378 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
379 let PrintMethod = "printAddrMode2Operand";
380 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
381}
382// addrmode2shop := reg +/- reg shop imm
383//
384def addrmode2shop : Operand<i32>,
385 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
386 let PrintMethod = "printAddrMode2Operand";
387 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
388}
389
390// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000391//
392def addrmode2 : Operand<i32>,
393 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
394 let PrintMethod = "printAddrMode2Operand";
395 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
396}
397
398def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000399 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
400 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000401 let PrintMethod = "printAddrMode2OffsetOperand";
402 let MIOperandInfo = (ops GPR, i32imm);
403}
404
405// addrmode3 := reg +/- reg
406// addrmode3 := reg +/- imm8
407//
408def addrmode3 : Operand<i32>,
409 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
410 let PrintMethod = "printAddrMode3Operand";
411 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
412}
413
414def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000415 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
416 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printAddrMode3OffsetOperand";
418 let MIOperandInfo = (ops GPR, i32imm);
419}
420
421// addrmode4 := reg, <mode|W>
422//
423def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000424 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000425 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000426 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000427}
428
429// addrmode5 := reg +/- imm8*4
430//
431def addrmode5 : Operand<i32>,
432 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
433 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000434 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000435}
436
Bob Wilson8b024a52009-07-01 23:16:05 +0000437// addrmode6 := reg with optional writeback
438//
439def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000440 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000441 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000442 let MIOperandInfo = (ops GPR:$addr, i32imm);
443}
444
445def am6offset : Operand<i32> {
446 let PrintMethod = "printAddrMode6OffsetOperand";
447 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000448}
449
Evan Chenga8e29892007-01-19 07:51:42 +0000450// addrmodepc := pc + reg
451//
452def addrmodepc : Operand<i32>,
453 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
454 let PrintMethod = "printAddrModePCOperand";
455 let MIOperandInfo = (ops GPR, i32imm);
456}
457
Bob Wilson4f38b382009-08-21 21:58:55 +0000458def nohash_imm : Operand<i32> {
459 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000460}
461
Evan Chenga8e29892007-01-19 07:51:42 +0000462//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000463
Evan Cheng37f25d92008-08-28 23:39:26 +0000464include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000465
466//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000467// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000468//
469
Evan Cheng3924f782008-08-29 07:36:24 +0000470/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000471/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000472multiclass AsI1_bin_irs<bits<4> opcod, string opc,
473 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
474 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000475 // The register-immediate version is re-materializable. This is useful
476 // in particular for taking the address of a local.
477 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000478 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
479 iii, opc, "\t$Rd, $Rn, $imm",
480 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
481 bits<4> Rd;
482 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000483 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000484 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000485 let Inst{15-12} = Rd;
486 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000487 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000488 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000489 }
Jim Grosbach62547262010-10-11 18:51:51 +0000490 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
491 iir, opc, "\t$Rd, $Rn, $Rm",
492 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000493 bits<4> Rd;
494 bits<4> Rn;
495 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000496 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000497 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000498 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000499 let Inst{3-0} = Rm;
500 let Inst{15-12} = Rd;
501 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000502 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000503 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
504 iis, opc, "\t$Rd, $Rn, $shift",
505 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000506 bits<4> Rd;
507 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000508 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000509 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000510 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000511 let Inst{15-12} = Rd;
512 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000513 }
Evan Chenga8e29892007-01-19 07:51:42 +0000514}
515
Evan Cheng1e249e32009-06-25 20:59:23 +0000516/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000517/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000518let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000519multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
520 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
521 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000522 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
523 iii, opc, "\t$Rd, $Rn, $imm",
524 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
525 bits<4> Rd;
526 bits<4> Rn;
527 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000528 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000529 let Inst{15-12} = Rd;
530 let Inst{19-16} = Rn;
531 let Inst{11-0} = imm;
532 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000534 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
535 iir, opc, "\t$Rd, $Rn, $Rm",
536 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
537 bits<4> Rd;
538 bits<4> Rn;
539 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000540 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000541 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000542 let isCommutable = Commutable;
543 let Inst{3-0} = Rm;
544 let Inst{15-12} = Rd;
545 let Inst{19-16} = Rn;
546 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000547 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000548 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
549 iis, opc, "\t$Rd, $Rn, $shift",
550 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
551 bits<4> Rd;
552 bits<4> Rn;
553 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000554 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000555 let Inst{11-0} = shift;
556 let Inst{15-12} = Rd;
557 let Inst{19-16} = Rn;
558 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000559 }
Evan Cheng071a2792007-09-11 19:55:27 +0000560}
Evan Chengc85e8322007-07-05 07:13:32 +0000561}
562
563/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000564/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000565/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000566let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000567multiclass AI1_cmp_irs<bits<4> opcod, string opc,
568 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
569 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000570 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
571 opc, "\t$Rn, $imm",
572 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000573 bits<4> Rn;
574 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000576 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000577 let Inst{19-16} = Rn;
578 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000579 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000580 let Inst{20} = 1;
581 }
582 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
583 opc, "\t$Rn, $Rm",
584 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000585 bits<4> Rn;
586 bits<4> Rm;
587 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000588 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000589 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000590 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000591 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000592 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000593 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000594 }
595 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
596 opc, "\t$Rn, $shift",
597 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000598 bits<4> Rn;
599 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000600 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000601 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000602 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000603 let Inst{19-16} = Rn;
604 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000605 }
Evan Cheng071a2792007-09-11 19:55:27 +0000606}
Evan Chenga8e29892007-01-19 07:51:42 +0000607}
608
Evan Cheng576a3962010-09-25 00:49:35 +0000609/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000610/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000611/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000612multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000613 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
614 IIC_iEXTr, opc, "\t$Rd, $Rm",
615 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000616 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000617 bits<4> Rd;
618 bits<4> Rm;
619 let Inst{15-12} = Rd;
620 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000621 let Inst{11-10} = 0b00;
622 let Inst{19-16} = 0b1111;
623 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000624 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
625 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
626 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000627 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000628 bits<4> Rd;
629 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000630 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000631 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000632 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000633 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000634 let Inst{19-16} = 0b1111;
635 }
Evan Chenga8e29892007-01-19 07:51:42 +0000636}
637
Evan Cheng576a3962010-09-25 00:49:35 +0000638multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000639 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
640 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000641 [/* For disassembly only; pattern left blank */]>,
642 Requires<[IsARM, HasV6]> {
643 let Inst{11-10} = 0b00;
644 let Inst{19-16} = 0b1111;
645 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000646 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
647 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000648 [/* For disassembly only; pattern left blank */]>,
649 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000650 bits<2> rot;
651 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000652 let Inst{19-16} = 0b1111;
653 }
654}
655
Evan Cheng576a3962010-09-25 00:49:35 +0000656/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000657/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000658multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000659 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
660 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
661 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000662 Requires<[IsARM, HasV6]> {
663 let Inst{11-10} = 0b00;
664 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000665 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
666 rot_imm:$rot),
667 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
668 [(set GPR:$Rd, (opnode GPR:$Rn,
669 (rotr GPR:$Rm, rot_imm:$rot)))]>,
670 Requires<[IsARM, HasV6]> {
671 bits<4> Rn;
672 bits<2> rot;
673 let Inst{19-16} = Rn;
674 let Inst{11-10} = rot;
675 }
Evan Chenga8e29892007-01-19 07:51:42 +0000676}
677
Johnny Chen2ec5e492010-02-22 21:50:40 +0000678// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000679multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000680 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
681 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000682 [/* For disassembly only; pattern left blank */]>,
683 Requires<[IsARM, HasV6]> {
684 let Inst{11-10} = 0b00;
685 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000686 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
687 rot_imm:$rot),
688 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000689 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000690 Requires<[IsARM, HasV6]> {
691 bits<4> Rn;
692 bits<2> rot;
693 let Inst{19-16} = Rn;
694 let Inst{11-10} = rot;
695 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000696}
697
Evan Cheng62674222009-06-25 23:34:10 +0000698/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
699let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000700multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
701 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000702 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
703 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
704 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000705 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000706 bits<4> Rd;
707 bits<4> Rn;
708 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000709 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000710 let Inst{15-12} = Rd;
711 let Inst{19-16} = Rn;
712 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000713 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000714 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
715 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
716 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000717 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000718 bits<4> Rd;
719 bits<4> Rn;
720 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000721 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000722 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000723 let isCommutable = Commutable;
724 let Inst{3-0} = Rm;
725 let Inst{15-12} = Rd;
726 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000727 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000728 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
729 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
730 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000731 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000732 bits<4> Rd;
733 bits<4> Rn;
734 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000735 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000736 let Inst{11-0} = shift;
737 let Inst{15-12} = Rd;
738 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000739 }
Jim Grosbache5165492009-11-09 00:11:35 +0000740}
741// Carry setting variants
742let Defs = [CPSR] in {
743multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
744 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000745 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
746 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
747 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000748 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000749 bits<4> Rd;
750 bits<4> Rn;
751 bits<12> imm;
752 let Inst{15-12} = Rd;
753 let Inst{19-16} = Rn;
754 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000755 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000756 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000757 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000758 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
759 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
760 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000761 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000762 bits<4> Rd;
763 bits<4> Rn;
764 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000765 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000766 let isCommutable = Commutable;
767 let Inst{3-0} = Rm;
768 let Inst{15-12} = Rd;
769 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000770 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000772 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000773 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
774 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
775 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000776 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000777 bits<4> Rd;
778 bits<4> Rn;
779 bits<12> shift;
780 let Inst{11-0} = shift;
781 let Inst{15-12} = Rd;
782 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000783 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000784 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000785 }
Evan Cheng071a2792007-09-11 19:55:27 +0000786}
Evan Chengc85e8322007-07-05 07:13:32 +0000787}
Jim Grosbache5165492009-11-09 00:11:35 +0000788}
Evan Chengc85e8322007-07-05 07:13:32 +0000789
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000790//===----------------------------------------------------------------------===//
791// Instructions
792//===----------------------------------------------------------------------===//
793
Evan Chenga8e29892007-01-19 07:51:42 +0000794//===----------------------------------------------------------------------===//
795// Miscellaneous Instructions.
796//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000797
Evan Chenga8e29892007-01-19 07:51:42 +0000798/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
799/// the function. The first operand is the ID# for this instruction, the second
800/// is the index into the MachineConstantPool that this is, the third is the
801/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000802let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000803def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000804PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000805 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000806
Jim Grosbach4642ad32010-02-22 23:10:38 +0000807// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
808// from removing one half of the matched pairs. That breaks PEI, which assumes
809// these will always be in pairs, and asserts if it finds otherwise. Better way?
810let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000811def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000812PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000813 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000814
Jim Grosbach64171712010-02-16 21:07:46 +0000815def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000816PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000817 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000818}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000819
Johnny Chenf4d81052010-02-12 22:53:19 +0000820def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000821 [/* For disassembly only; pattern left blank */]>,
822 Requires<[IsARM, HasV6T2]> {
823 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000824 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000825 let Inst{7-0} = 0b00000000;
826}
827
Johnny Chenf4d81052010-02-12 22:53:19 +0000828def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
829 [/* For disassembly only; pattern left blank */]>,
830 Requires<[IsARM, HasV6T2]> {
831 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000832 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000833 let Inst{7-0} = 0b00000001;
834}
835
836def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
837 [/* For disassembly only; pattern left blank */]>,
838 Requires<[IsARM, HasV6T2]> {
839 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000840 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000841 let Inst{7-0} = 0b00000010;
842}
843
844def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
845 [/* For disassembly only; pattern left blank */]>,
846 Requires<[IsARM, HasV6T2]> {
847 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000848 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000849 let Inst{7-0} = 0b00000011;
850}
851
Johnny Chen2ec5e492010-02-22 21:50:40 +0000852def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
853 "\t$dst, $a, $b",
854 [/* For disassembly only; pattern left blank */]>,
855 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000856 bits<4> Rd;
857 bits<4> Rn;
858 bits<4> Rm;
859 let Inst{3-0} = Rm;
860 let Inst{15-12} = Rd;
861 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000862 let Inst{27-20} = 0b01101000;
863 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000864 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000865}
866
Johnny Chenf4d81052010-02-12 22:53:19 +0000867def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
868 [/* For disassembly only; pattern left blank */]>,
869 Requires<[IsARM, HasV6T2]> {
870 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000871 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000872 let Inst{7-0} = 0b00000100;
873}
874
Johnny Chenc6f7b272010-02-11 18:12:29 +0000875// The i32imm operand $val can be used by a debugger to store more information
876// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000877def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000878 [/* For disassembly only; pattern left blank */]>,
879 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000880 bits<16> val;
881 let Inst{3-0} = val{3-0};
882 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000883 let Inst{27-20} = 0b00010010;
884 let Inst{7-4} = 0b0111;
885}
886
Johnny Chenb98e1602010-02-12 18:55:33 +0000887// Change Processor State is a system instruction -- for disassembly only.
888// The singleton $opt operand contains the following information:
889// opt{4-0} = mode from Inst{4-0}
890// opt{5} = changemode from Inst{17}
891// opt{8-6} = AIF from Inst{8-6}
892// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000893// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000894def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000895 [/* For disassembly only; pattern left blank */]>,
896 Requires<[IsARM]> {
897 let Inst{31-28} = 0b1111;
898 let Inst{27-20} = 0b00010000;
899 let Inst{16} = 0;
900 let Inst{5} = 0;
901}
902
Johnny Chenb92a23f2010-02-21 04:42:01 +0000903// Preload signals the memory system of possible future data/instruction access.
904// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000905//
906// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
907// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000908multiclass APreLoad<bit data, bit read, string opc> {
909
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000910 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000911 !strconcat(opc, "\t[$base, $imm]"), []> {
912 let Inst{31-26} = 0b111101;
913 let Inst{25} = 0; // 0 for immediate form
914 let Inst{24} = data;
915 let Inst{22} = read;
916 let Inst{21-20} = 0b01;
917 }
918
919 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
920 !strconcat(opc, "\t$addr"), []> {
921 let Inst{31-26} = 0b111101;
922 let Inst{25} = 1; // 1 for register form
923 let Inst{24} = data;
924 let Inst{22} = read;
925 let Inst{21-20} = 0b01;
926 let Inst{4} = 0;
927 }
928}
929
930defm PLD : APreLoad<1, 1, "pld">;
931defm PLDW : APreLoad<1, 0, "pldw">;
932defm PLI : APreLoad<0, 1, "pli">;
933
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000934def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
935 "setend\t$end",
936 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +0000937 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000938 bits<1> end;
939 let Inst{31-10} = 0b1111000100000001000000;
940 let Inst{9} = end;
941 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +0000942}
943
Johnny Chenf4d81052010-02-12 22:53:19 +0000944def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000945 [/* For disassembly only; pattern left blank */]>,
946 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +0000947 bits<4> opt;
948 let Inst{27-4} = 0b001100100000111100001111;
949 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +0000950}
951
Johnny Chenba6e0332010-02-11 17:14:31 +0000952// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000953let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000954def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000955 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000956 Requires<[IsARM]> {
957 let Inst{27-25} = 0b011;
958 let Inst{24-20} = 0b11111;
959 let Inst{7-5} = 0b111;
960 let Inst{4} = 0b1;
961}
962
Evan Cheng12c3a532008-11-06 17:48:05 +0000963// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +0000964// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
965// classes (AXI1, et.al.) and so have encoding information and such,
966// which is suboptimal. Once the rest of the code emitter (including
967// JIT) is MC-ized we should look at refactoring these into true
968// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +0000969let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000970def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000971 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000972 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000973
Evan Cheng325474e2008-01-07 23:56:57 +0000974let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000975def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000976 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000977 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000978
Evan Chengd87293c2008-11-06 08:47:38 +0000979def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000980 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000981 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
982
Evan Chengd87293c2008-11-06 08:47:38 +0000983def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000984 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000985 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
986
Evan Chengd87293c2008-11-06 08:47:38 +0000987def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000988 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000989 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
990
Evan Chengd87293c2008-11-06 08:47:38 +0000991def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000992 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000993 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
994}
Chris Lattner13c63102008-01-06 05:55:01 +0000995let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000996def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000997 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000998 [(store GPR:$src, addrmodepc:$addr)]>;
999
Evan Chengd87293c2008-11-06 08:47:38 +00001000def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001001 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001002 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1003
Evan Chengd87293c2008-11-06 08:47:38 +00001004def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001005 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001006 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1007}
Evan Cheng12c3a532008-11-06 17:48:05 +00001008} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001009
Evan Chenge07715c2009-06-23 05:25:29 +00001010
1011// LEApcrel - Load a pc-relative address into a register without offending the
1012// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001013// FIXME: These are marked as pseudos, but they're really not(?). They're just
1014// the ADR instruction. Is this the right way to handle that? They need
1015// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001016let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001017let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001018def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001019 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001020 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001021
Jim Grosbacha967d112010-06-21 21:27:27 +00001022} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001023def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001024 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001025 Pseudo, IIC_iALUi,
1026 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001027 let Inst{25} = 1;
1028}
Evan Chenge07715c2009-06-23 05:25:29 +00001029
Evan Chenga8e29892007-01-19 07:51:42 +00001030//===----------------------------------------------------------------------===//
1031// Control Flow Instructions.
1032//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001033
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001034let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1035 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001036 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001037 "bx", "\tlr", [(ARMretflag)]>,
1038 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001039 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001040 }
1041
1042 // ARMV4 only
1043 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
1044 "mov", "\tpc, lr", [(ARMretflag)]>,
1045 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001046 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001047 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001048}
Rafael Espindola27185192006-09-29 21:20:16 +00001049
Bob Wilson04ea6e52009-10-28 00:37:03 +00001050// Indirect branches
1051let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001052 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001053 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001054 [(brind GPR:$dst)]>,
1055 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001056 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001057 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach62547262010-10-11 18:51:51 +00001058 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001059 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001060
1061 // ARMV4 only
1062 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1063 [(brind GPR:$dst)]>,
1064 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001065 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001066 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001067 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001068 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001069}
1070
Evan Chenga8e29892007-01-19 07:51:42 +00001071// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001072// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001073let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1074 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001075 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1076 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001077 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001078 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001079 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001080
Bob Wilson54fc1242009-06-22 21:01:46 +00001081// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001082let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001083 Defs = [R0, R1, R2, R3, R12, LR,
1084 D0, D1, D2, D3, D4, D5, D6, D7,
1085 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001086 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001087 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001088 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001089 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001090 Requires<[IsARM, IsNotDarwin]> {
1091 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001092 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001093 }
Evan Cheng277f0742007-06-19 21:05:09 +00001094
Evan Cheng12c3a532008-11-06 17:48:05 +00001095 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001096 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001097 [(ARMcall_pred tglobaladdr:$func)]>,
1098 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001099
Evan Chenga8e29892007-01-19 07:51:42 +00001100 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001101 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001102 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001103 [(ARMcall GPR:$func)]>,
1104 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001105 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001106 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001107 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001108 }
1109
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001110 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001111 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1112 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001113 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001114 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001115 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001116 bits<4> func;
1117 let Inst{27-4} = 0b000100101111111111110001;
1118 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001119 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001120
1121 // ARMv4
1122 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1123 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1124 [(ARMcall_nolink tGPR:$func)]>,
1125 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001126 bits<4> func;
1127 let Inst{27-4} = 0b000110100000111100000000;
1128 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001129 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001130}
1131
1132// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001133let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001134 Defs = [R0, R1, R2, R3, R9, R12, LR,
1135 D0, D1, D2, D3, D4, D5, D6, D7,
1136 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001137 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001138 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001139 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001140 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1141 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001142 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001143 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001144
1145 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001146 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001147 [(ARMcall_pred tglobaladdr:$func)]>,
1148 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001149
1150 // ARMv5T and above
1151 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001152 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001153 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001154 bits<4> func;
1155 let Inst{27-4} = 0b000100101111111111110011;
1156 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001157 }
1158
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001159 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001160 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1161 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001162 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001163 [(ARMcall_nolink tGPR:$func)]>,
1164 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001165 bits<4> func;
1166 let Inst{27-4} = 0b000100101111111111110001;
1167 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001168 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001169
1170 // ARMv4
1171 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1172 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1173 [(ARMcall_nolink tGPR:$func)]>,
1174 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001175 bits<4> func;
1176 let Inst{27-4} = 0b000110100000111100000000;
1177 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001178 }
Rafael Espindola35574632006-07-18 17:00:30 +00001179}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001180
Dale Johannesen51e28e62010-06-03 21:09:53 +00001181// Tail calls.
1182
Jim Grosbach832859d2010-10-13 22:09:34 +00001183// FIXME: These should probably be xformed into the non-TC versions of the
1184// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001185let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1186 // Darwin versions.
1187 let Defs = [R0, R1, R2, R3, R9, R12,
1188 D0, D1, D2, D3, D4, D5, D6, D7,
1189 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1190 D27, D28, D29, D30, D31, PC],
1191 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001192 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1193 Pseudo, IIC_Br,
1194 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001195
Evan Cheng6523d2f2010-06-19 00:11:54 +00001196 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1197 Pseudo, IIC_Br,
1198 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001199
Evan Cheng6523d2f2010-06-19 00:11:54 +00001200 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001201 IIC_Br, "b\t$dst @ TAILCALL",
1202 []>, Requires<[IsDarwin]>;
1203
1204 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001205 IIC_Br, "b.w\t$dst @ TAILCALL",
1206 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001207
Evan Cheng6523d2f2010-06-19 00:11:54 +00001208 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1209 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1210 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001211 bits<4> dst;
1212 let Inst{31-4} = 0b1110000100101111111111110001;
1213 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001214 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001215 }
1216
1217 // Non-Darwin versions (the difference is R9).
1218 let Defs = [R0, R1, R2, R3, R12,
1219 D0, D1, D2, D3, D4, D5, D6, D7,
1220 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1221 D27, D28, D29, D30, D31, PC],
1222 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001223 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1224 Pseudo, IIC_Br,
1225 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001226
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001227 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001228 Pseudo, IIC_Br,
1229 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001230
Evan Cheng6523d2f2010-06-19 00:11:54 +00001231 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1232 IIC_Br, "b\t$dst @ TAILCALL",
1233 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001234
Evan Cheng6523d2f2010-06-19 00:11:54 +00001235 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1236 IIC_Br, "b.w\t$dst @ TAILCALL",
1237 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001238
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001239 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001240 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1241 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001242 bits<4> dst;
1243 let Inst{31-4} = 0b1110000100101111111111110001;
1244 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001245 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001246 }
1247}
1248
David Goodwin1a8f36e2009-08-12 18:31:53 +00001249let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001250 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001251 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001252 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001253 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001255
Owen Anderson20ab2902007-11-12 07:39:39 +00001256 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001257 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001258 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001259 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001260 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001261 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001262 let Inst{20} = 0; // S Bit
1263 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001264 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001265 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001266 def BR_JTm : JTI<(outs),
1267 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001268 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001269 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1270 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001271 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001272 let Inst{20} = 1; // L bit
1273 let Inst{21} = 0; // W bit
1274 let Inst{22} = 0; // B bit
1275 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001276 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001277 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001278 def BR_JTadd : JTI<(outs),
1279 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001280 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001281 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1282 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001283 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001284 let Inst{20} = 0; // S bit
1285 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001286 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001287 }
1288 } // isNotDuplicable = 1, isIndirectBranch = 1
1289 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001290
Evan Chengc85e8322007-07-05 07:13:32 +00001291 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001292 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001293 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001294 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001295 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001296}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001297
Johnny Chena1e76212010-02-13 02:51:09 +00001298// Branch and Exchange Jazelle -- for disassembly only
1299def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1300 [/* For disassembly only; pattern left blank */]> {
1301 let Inst{23-20} = 0b0010;
1302 //let Inst{19-8} = 0xfff;
1303 let Inst{7-4} = 0b0010;
1304}
1305
Johnny Chen0296f3e2010-02-16 21:59:54 +00001306// Secure Monitor Call is a system instruction -- for disassembly only
1307def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1308 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001309 bits<4> opt;
1310 let Inst{23-4} = 0b01100000000000000111;
1311 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001312}
1313
Johnny Chen64dfb782010-02-16 20:04:27 +00001314// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001315let isCall = 1 in {
1316def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001317 [/* For disassembly only; pattern left blank */]> {
1318 bits<24> svc;
1319 let Inst{23-0} = svc;
1320}
Johnny Chen85d5a892010-02-10 18:02:25 +00001321}
1322
Johnny Chenfb566792010-02-17 21:39:10 +00001323// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001324def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1325 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001326 [/* For disassembly only; pattern left blank */]> {
1327 let Inst{31-28} = 0b1111;
1328 let Inst{22-20} = 0b110; // W = 1
1329}
1330
1331def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1332 NoItinerary, "srs${addr:submode}\tsp, $mode",
1333 [/* For disassembly only; pattern left blank */]> {
1334 let Inst{31-28} = 0b1111;
1335 let Inst{22-20} = 0b100; // W = 0
1336}
1337
Johnny Chenfb566792010-02-17 21:39:10 +00001338// Return From Exception is a system instruction -- for disassembly only
1339def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1340 NoItinerary, "rfe${addr:submode}\t$base!",
1341 [/* For disassembly only; pattern left blank */]> {
1342 let Inst{31-28} = 0b1111;
1343 let Inst{22-20} = 0b011; // W = 1
1344}
1345
1346def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1347 NoItinerary, "rfe${addr:submode}\t$base",
1348 [/* For disassembly only; pattern left blank */]> {
1349 let Inst{31-28} = 0b1111;
1350 let Inst{22-20} = 0b001; // W = 0
1351}
1352
Evan Chenga8e29892007-01-19 07:51:42 +00001353//===----------------------------------------------------------------------===//
1354// Load / store Instructions.
1355//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001356
Evan Chenga8e29892007-01-19 07:51:42 +00001357// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001358let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001359def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001360 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001361 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001362
Evan Chengfa775d02007-03-19 07:20:03 +00001363// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001364let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1365 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001367 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001368
Evan Chenga8e29892007-01-19 07:51:42 +00001369// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001370def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001371 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001372 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001373
Jim Grosbach64171712010-02-16 21:07:46 +00001374def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001376 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001377
Evan Chenga8e29892007-01-19 07:51:42 +00001378// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001379def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001380 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001381 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001382
David Goodwin5d598aa2009-08-19 18:00:44 +00001383def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001384 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001385 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001386
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001387let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001388// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001389def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001390 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001391 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001392
Evan Chenga8e29892007-01-19 07:51:42 +00001393// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001394def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001395 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001396 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001397
Evan Chengd87293c2008-11-06 08:47:38 +00001398def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001399 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001400 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001401
Evan Chengd87293c2008-11-06 08:47:38 +00001402def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001403 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001404 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001405
Evan Chengd87293c2008-11-06 08:47:38 +00001406def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001407 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001408 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001409
Evan Chengd87293c2008-11-06 08:47:38 +00001410def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001411 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001412 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001413
Evan Chengd87293c2008-11-06 08:47:38 +00001414def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001415 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001416 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001417
Evan Chengd87293c2008-11-06 08:47:38 +00001418def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001419 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001420 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001421
Evan Chengd87293c2008-11-06 08:47:38 +00001422def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001423 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001424 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001425
Evan Chengd87293c2008-11-06 08:47:38 +00001426def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001427 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001428 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001429
Evan Chengd87293c2008-11-06 08:47:38 +00001430def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001431 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001432 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001433
1434// For disassembly only
1435def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001436 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001437 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1438 Requires<[IsARM, HasV5TE]>;
1439
1440// For disassembly only
1441def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001442 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001443 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1444 Requires<[IsARM, HasV5TE]>;
1445
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001446} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001447
Johnny Chenadb561d2010-02-18 03:27:42 +00001448// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001449
1450def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001451 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001452 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1453 let Inst{21} = 1; // overwrite
1454}
1455
1456def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001457 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001458 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1459 let Inst{21} = 1; // overwrite
1460}
1461
1462def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001463 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001464 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1465 let Inst{21} = 1; // overwrite
1466}
1467
1468def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001469 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001470 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1471 let Inst{21} = 1; // overwrite
1472}
1473
1474def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001475 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001476 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001477 let Inst{21} = 1; // overwrite
1478}
1479
Evan Chenga8e29892007-01-19 07:51:42 +00001480// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001481def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001482 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001483 [(store GPR:$src, addrmode2:$addr)]>;
1484
1485// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001486def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001487 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001488 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1489
Evan Cheng0e55fd62010-09-30 01:08:25 +00001490def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1491 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001492 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1493
1494// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001495let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001496def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001497 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001498 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001499
1500// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001501def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001502 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001503 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001504 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001505 [(set GPR:$base_wb,
1506 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1507
Evan Chengd87293c2008-11-06 08:47:38 +00001508def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001509 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001510 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001511 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001512 [(set GPR:$base_wb,
1513 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1514
Evan Chengd87293c2008-11-06 08:47:38 +00001515def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001516 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001517 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001518 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001519 [(set GPR:$base_wb,
1520 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1521
Evan Chengd87293c2008-11-06 08:47:38 +00001522def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001523 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001524 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001525 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001526 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1527 GPR:$base, am3offset:$offset))]>;
1528
Evan Chengd87293c2008-11-06 08:47:38 +00001529def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001530 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001531 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001532 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001533 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1534 GPR:$base, am2offset:$offset))]>;
1535
Evan Chengd87293c2008-11-06 08:47:38 +00001536def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001537 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001538 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001539 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001540 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1541 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001542
Johnny Chen39a4bb32010-02-18 22:31:18 +00001543// For disassembly only
1544def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1545 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001546 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001547 "strd", "\t$src1, $src2, [$base, $offset]!",
1548 "$base = $base_wb", []>;
1549
1550// For disassembly only
1551def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1552 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001553 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001554 "strd", "\t$src1, $src2, [$base], $offset",
1555 "$base = $base_wb", []>;
1556
Johnny Chenad4df4c2010-03-01 19:22:00 +00001557// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001558
1559def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001560 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001561 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001562 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1563 [/* For disassembly only; pattern left blank */]> {
1564 let Inst{21} = 1; // overwrite
1565}
1566
1567def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001568 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001569 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001570 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1571 [/* For disassembly only; pattern left blank */]> {
1572 let Inst{21} = 1; // overwrite
1573}
1574
Johnny Chenad4df4c2010-03-01 19:22:00 +00001575def STRHT: AI3sthpo<(outs GPR:$base_wb),
1576 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001577 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001578 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1579 [/* For disassembly only; pattern left blank */]> {
1580 let Inst{21} = 1; // overwrite
1581}
1582
Evan Chenga8e29892007-01-19 07:51:42 +00001583//===----------------------------------------------------------------------===//
1584// Load / store multiple Instructions.
1585//
1586
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001587let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001588def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001589 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001590 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001591 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001592
Bob Wilson815baeb2010-03-13 01:08:20 +00001593def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1594 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001595 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001596 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001597 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001598} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001599
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001600let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001601def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001602 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001603 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001604 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1605
1606def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1607 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001608 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001609 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001610 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001611} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001612
1613//===----------------------------------------------------------------------===//
1614// Move Instructions.
1615//
1616
Evan Chengcd799b92009-06-12 20:46:18 +00001617let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001618def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1619 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1620 bits<4> Rd;
1621 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001622
Johnny Chen04301522009-11-07 00:54:36 +00001623 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001624 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001625 let Inst{3-0} = Rm;
1626 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001627}
1628
Dale Johannesen38d5f042010-06-15 22:24:08 +00001629// A version for the smaller set of tail call registers.
1630let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001631def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
1632 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1633 bits<4> Rd;
1634 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001635
Dale Johannesen38d5f042010-06-15 22:24:08 +00001636 let Inst{11-4} = 0b00000000;
1637 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001638 let Inst{3-0} = Rm;
1639 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001640}
1641
Jim Grosbachf59818b2010-10-12 18:09:12 +00001642def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001643 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001644 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001645 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001646 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001647 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001648 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001649 let Inst{25} = 0;
1650}
Evan Chenga2515702007-03-19 07:09:02 +00001651
Evan Chengb3379fb2009-02-05 08:42:55 +00001652let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001653def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1654 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001655 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001656 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001657 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001658 let Inst{15-12} = Rd;
1659 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001660 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001661}
1662
1663let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001664def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001665 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001666 "movw", "\t$Rd, $imm",
1667 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001668 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001669 bits<4> Rd;
1670 bits<16> imm;
1671 let Inst{15-12} = Rd;
1672 let Inst{11-0} = imm{11-0};
1673 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001674 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001675 let Inst{25} = 1;
1676}
1677
Jim Grosbach1de588d2010-10-14 18:54:27 +00001678let Constraints = "$src = $Rd" in
1679def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001680 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001681 "movt", "\t$Rd, $imm",
1682 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001683 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001684 lo16AllZero:$imm))]>, UnaryDP,
1685 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001686 bits<4> Rd;
1687 bits<16> imm;
1688 let Inst{15-12} = Rd;
1689 let Inst{11-0} = imm{11-0};
1690 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001691 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001692 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001693}
Evan Cheng13ab0202007-07-10 18:08:01 +00001694
Evan Cheng20956592009-10-21 08:15:52 +00001695def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1696 Requires<[IsARM, HasV6T2]>;
1697
David Goodwinca01a8d2009-09-01 18:32:09 +00001698let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001699def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1700 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1701 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001702
1703// These aren't really mov instructions, but we have to define them this way
1704// due to flag operands.
1705
Evan Cheng071a2792007-09-11 19:55:27 +00001706let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001707def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1708 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1709 Requires<[IsARM]>;
1710def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1711 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1712 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001713}
Evan Chenga8e29892007-01-19 07:51:42 +00001714
Evan Chenga8e29892007-01-19 07:51:42 +00001715//===----------------------------------------------------------------------===//
1716// Extend Instructions.
1717//
1718
1719// Sign extenders
1720
Evan Cheng576a3962010-09-25 00:49:35 +00001721defm SXTB : AI_ext_rrot<0b01101010,
1722 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1723defm SXTH : AI_ext_rrot<0b01101011,
1724 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001725
Evan Cheng576a3962010-09-25 00:49:35 +00001726defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001727 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001728defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001729 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001730
Johnny Chen2ec5e492010-02-22 21:50:40 +00001731// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001732defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001733
1734// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001735defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001736
1737// Zero extenders
1738
1739let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001740defm UXTB : AI_ext_rrot<0b01101110,
1741 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1742defm UXTH : AI_ext_rrot<0b01101111,
1743 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1744defm UXTB16 : AI_ext_rrot<0b01101100,
1745 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001746
Jim Grosbach542f6422010-07-28 23:25:44 +00001747// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1748// The transformation should probably be done as a combiner action
1749// instead so we can include a check for masking back in the upper
1750// eight bits of the source into the lower eight bits of the result.
1751//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1752// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001753def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001754 (UXTB16r_rot GPR:$Src, 8)>;
1755
Evan Cheng576a3962010-09-25 00:49:35 +00001756defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001757 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001758defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001759 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001760}
1761
Evan Chenga8e29892007-01-19 07:51:42 +00001762// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001763// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001764defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001765
Evan Chenga8e29892007-01-19 07:51:42 +00001766
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001767def SBFX : I<(outs GPR:$dst),
1768 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001769 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001770 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001771 Requires<[IsARM, HasV6T2]> {
1772 let Inst{27-21} = 0b0111101;
1773 let Inst{6-4} = 0b101;
1774}
1775
1776def UBFX : I<(outs GPR:$dst),
1777 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001778 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001779 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001780 Requires<[IsARM, HasV6T2]> {
1781 let Inst{27-21} = 0b0111111;
1782 let Inst{6-4} = 0b101;
1783}
1784
Evan Chenga8e29892007-01-19 07:51:42 +00001785//===----------------------------------------------------------------------===//
1786// Arithmetic Instructions.
1787//
1788
Jim Grosbach26421962008-10-14 20:36:24 +00001789defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001790 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001791 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001792defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001793 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001794 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001795
Evan Chengc85e8322007-07-05 07:13:32 +00001796// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001797defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001798 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001799 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1800defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001801 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001802 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001803
Evan Cheng62674222009-06-25 23:34:10 +00001804defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001805 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001806defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001807 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001808defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001809 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001810defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001811 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001812
Evan Chengedda31c2008-11-05 18:35:52 +00001813def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001814 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1815 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001816 let Inst{25} = 1;
1817}
Evan Cheng13ab0202007-07-10 18:08:01 +00001818
Bob Wilsoncff71782010-08-05 18:23:43 +00001819// The reg/reg form is only defined for the disassembler; for codegen it is
1820// equivalent to SUBrr.
1821def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001822 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1823 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001824 let Inst{25} = 0;
1825 let Inst{11-4} = 0b00000000;
1826}
1827
Evan Chengedda31c2008-11-05 18:35:52 +00001828def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001829 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1830 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001831 let Inst{25} = 0;
1832}
Evan Chengc85e8322007-07-05 07:13:32 +00001833
1834// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001835let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001836def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001837 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001838 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001839 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001840 let Inst{25} = 1;
1841}
Evan Chengedda31c2008-11-05 18:35:52 +00001842def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001843 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001844 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001845 let Inst{20} = 1;
1846 let Inst{25} = 0;
1847}
Evan Cheng071a2792007-09-11 19:55:27 +00001848}
Evan Chengc85e8322007-07-05 07:13:32 +00001849
Evan Cheng62674222009-06-25 23:34:10 +00001850let Uses = [CPSR] in {
1851def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001852 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001853 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1854 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001855 let Inst{25} = 1;
1856}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001857// The reg/reg form is only defined for the disassembler; for codegen it is
1858// equivalent to SUBrr.
1859def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1860 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1861 [/* For disassembly only; pattern left blank */]> {
1862 let Inst{25} = 0;
1863 let Inst{11-4} = 0b00000000;
1864}
Evan Cheng62674222009-06-25 23:34:10 +00001865def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001866 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001867 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1868 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001869 let Inst{25} = 0;
1870}
Evan Cheng62674222009-06-25 23:34:10 +00001871}
1872
1873// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001874let Defs = [CPSR], Uses = [CPSR] in {
1875def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001876 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001877 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1878 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001879 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001880 let Inst{25} = 1;
1881}
Evan Cheng1e249e32009-06-25 20:59:23 +00001882def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001883 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001884 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1885 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001886 let Inst{20} = 1;
1887 let Inst{25} = 0;
1888}
Evan Cheng071a2792007-09-11 19:55:27 +00001889}
Evan Cheng2c614c52007-06-06 10:17:05 +00001890
Evan Chenga8e29892007-01-19 07:51:42 +00001891// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001892// The assume-no-carry-in form uses the negation of the input since add/sub
1893// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1894// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1895// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001896def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1897 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001898def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1899 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1900// The with-carry-in form matches bitwise not instead of the negation.
1901// Effectively, the inverse interpretation of the carry flag already accounts
1902// for part of the negation.
1903def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1904 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001905
1906// Note: These are implemented in C++ code, because they have to generate
1907// ADD/SUBrs instructions, which use a complex pattern that a xform function
1908// cannot produce.
1909// (mul X, 2^n+1) -> (add (X << n), X)
1910// (mul X, 2^n-1) -> (rsb X, (X << n))
1911
Johnny Chen667d1272010-02-22 18:50:54 +00001912// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001913// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001914class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1915 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001916 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001917 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001918 let Inst{27-20} = op27_20;
1919 let Inst{7-4} = op7_4;
1920}
1921
Johnny Chen667d1272010-02-22 18:50:54 +00001922// Saturating add/subtract -- for disassembly only
1923
Nate Begeman692433b2010-07-29 17:56:55 +00001924def QADD : AAI<0b00010000, 0b0101, "qadd",
1925 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001926def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1927def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1928def QASX : AAI<0b01100010, 0b0011, "qasx">;
1929def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1930def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1931def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001932def QSUB : AAI<0b00010010, 0b0101, "qsub",
1933 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001934def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1935def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1936def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1937def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1938def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1939def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1940def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1941def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1942
1943// Signed/Unsigned add/subtract -- for disassembly only
1944
1945def SASX : AAI<0b01100001, 0b0011, "sasx">;
1946def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1947def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1948def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1949def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1950def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1951def UASX : AAI<0b01100101, 0b0011, "uasx">;
1952def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1953def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1954def USAX : AAI<0b01100101, 0b0101, "usax">;
1955def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1956def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1957
1958// Signed/Unsigned halving add/subtract -- for disassembly only
1959
1960def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1961def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1962def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1963def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1964def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1965def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1966def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1967def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1968def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1969def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1970def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1971def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1972
Johnny Chenadc77332010-02-26 22:04:29 +00001973// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001974
Johnny Chenadc77332010-02-26 22:04:29 +00001975def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001976 MulFrm /* for convenience */, NoItinerary, "usad8",
1977 "\t$dst, $a, $b", []>,
1978 Requires<[IsARM, HasV6]> {
1979 let Inst{27-20} = 0b01111000;
1980 let Inst{15-12} = 0b1111;
1981 let Inst{7-4} = 0b0001;
1982}
1983def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1984 MulFrm /* for convenience */, NoItinerary, "usada8",
1985 "\t$dst, $a, $b, $acc", []>,
1986 Requires<[IsARM, HasV6]> {
1987 let Inst{27-20} = 0b01111000;
1988 let Inst{7-4} = 0b0001;
1989}
1990
1991// Signed/Unsigned saturate -- for disassembly only
1992
Bob Wilson22f5dc72010-08-16 18:27:34 +00001993def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001994 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1995 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001996 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001997 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001998}
1999
Bob Wilson9a1c1892010-08-11 00:01:18 +00002000def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00002001 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
2002 [/* For disassembly only; pattern left blank */]> {
2003 let Inst{27-20} = 0b01101010;
2004 let Inst{7-4} = 0b0011;
2005}
2006
Bob Wilson22f5dc72010-08-16 18:27:34 +00002007def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002008 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
2009 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00002010 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002011 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00002012}
2013
Bob Wilson9a1c1892010-08-11 00:01:18 +00002014def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00002015 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
2016 [/* For disassembly only; pattern left blank */]> {
2017 let Inst{27-20} = 0b01101110;
2018 let Inst{7-4} = 0b0011;
2019}
Evan Chenga8e29892007-01-19 07:51:42 +00002020
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002021def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2022def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002023
Evan Chenga8e29892007-01-19 07:51:42 +00002024//===----------------------------------------------------------------------===//
2025// Bitwise Instructions.
2026//
2027
Jim Grosbach26421962008-10-14 20:36:24 +00002028defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002029 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002030 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00002031defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002032 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00002033 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002034defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002035 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002036 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002037defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002038 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002039 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002040defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002041 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002042 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002043
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002044def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002045 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00002046 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002047 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
2048 Requires<[IsARM, HasV6T2]> {
2049 let Inst{27-21} = 0b0111110;
2050 let Inst{6-0} = 0b0011111;
2051}
2052
Johnny Chenb2503c02010-02-17 06:31:48 +00002053// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002054def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002055 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002056 "bfi", "\t$dst, $val, $imm", "$src = $dst",
2057 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
2058 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002059 Requires<[IsARM, HasV6T2]> {
2060 let Inst{27-21} = 0b0111110;
2061 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2062}
2063
Evan Cheng5d42c562010-09-29 00:49:25 +00002064def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00002065 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00002066 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002067 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00002068 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002069}
Evan Chengedda31c2008-11-05 18:35:52 +00002070def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002071 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002072 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
2073 let Inst{25} = 0;
2074}
Evan Chengb3379fb2009-02-05 08:42:55 +00002075let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002076def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002077 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00002078 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
2079 let Inst{25} = 1;
2080}
Evan Chenga8e29892007-01-19 07:51:42 +00002081
2082def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2083 (BICri GPR:$src, so_imm_not:$imm)>;
2084
2085//===----------------------------------------------------------------------===//
2086// Multiply Instructions.
2087//
2088
Evan Cheng8de898a2009-06-26 00:19:44 +00002089let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00002090def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002091 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00002092 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002093
Evan Chengfbc9d412008-11-06 01:21:28 +00002094def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002095 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00002096 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002097
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002098def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002099 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002100 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
2101 Requires<[IsARM, HasV6T2]>;
2102
Evan Chenga8e29892007-01-19 07:51:42 +00002103// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002104let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002105let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00002106def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002107 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002108 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002109
Evan Chengfbc9d412008-11-06 01:21:28 +00002110def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002111 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002112 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002113}
Evan Chenga8e29892007-01-19 07:51:42 +00002114
2115// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00002116def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002117 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002118 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002119
Evan Chengfbc9d412008-11-06 01:21:28 +00002120def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002121 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002122 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002123
Evan Chengfbc9d412008-11-06 01:21:28 +00002124def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002125 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002126 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002127 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002128} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002129
2130// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002131def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002132 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002133 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002134 Requires<[IsARM, HasV6]> {
2135 let Inst{7-4} = 0b0001;
2136 let Inst{15-12} = 0b1111;
2137}
Evan Cheng13ab0202007-07-10 18:08:01 +00002138
Johnny Chen2ec5e492010-02-22 21:50:40 +00002139def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2140 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2141 [/* For disassembly only; pattern left blank */]>,
2142 Requires<[IsARM, HasV6]> {
2143 let Inst{7-4} = 0b0011; // R = 1
2144 let Inst{15-12} = 0b1111;
2145}
2146
Evan Chengfbc9d412008-11-06 01:21:28 +00002147def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002148 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002149 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002150 Requires<[IsARM, HasV6]> {
2151 let Inst{7-4} = 0b0001;
2152}
Evan Chenga8e29892007-01-19 07:51:42 +00002153
Johnny Chen2ec5e492010-02-22 21:50:40 +00002154def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2155 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2156 [/* For disassembly only; pattern left blank */]>,
2157 Requires<[IsARM, HasV6]> {
2158 let Inst{7-4} = 0b0011; // R = 1
2159}
Evan Chenga8e29892007-01-19 07:51:42 +00002160
Evan Chengfbc9d412008-11-06 01:21:28 +00002161def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002162 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002163 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002164 Requires<[IsARM, HasV6]> {
2165 let Inst{7-4} = 0b1101;
2166}
Evan Chenga8e29892007-01-19 07:51:42 +00002167
Johnny Chen2ec5e492010-02-22 21:50:40 +00002168def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2169 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2170 [/* For disassembly only; pattern left blank */]>,
2171 Requires<[IsARM, HasV6]> {
2172 let Inst{7-4} = 0b1111; // R = 1
2173}
2174
Raul Herbster37fb5b12007-08-30 23:25:47 +00002175multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002176 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002177 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002178 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2179 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002180 Requires<[IsARM, HasV5TE]> {
2181 let Inst{5} = 0;
2182 let Inst{6} = 0;
2183 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002184
Evan Chengeb4f52e2008-11-06 03:35:07 +00002185 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002186 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002187 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002188 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002189 Requires<[IsARM, HasV5TE]> {
2190 let Inst{5} = 0;
2191 let Inst{6} = 1;
2192 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002193
Evan Chengeb4f52e2008-11-06 03:35:07 +00002194 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002195 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002196 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002197 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002198 Requires<[IsARM, HasV5TE]> {
2199 let Inst{5} = 1;
2200 let Inst{6} = 0;
2201 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002202
Evan Chengeb4f52e2008-11-06 03:35:07 +00002203 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002204 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002205 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2206 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002207 Requires<[IsARM, HasV5TE]> {
2208 let Inst{5} = 1;
2209 let Inst{6} = 1;
2210 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002211
Evan Chengeb4f52e2008-11-06 03:35:07 +00002212 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002213 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002214 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002215 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002216 Requires<[IsARM, HasV5TE]> {
2217 let Inst{5} = 1;
2218 let Inst{6} = 0;
2219 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002220
Evan Chengeb4f52e2008-11-06 03:35:07 +00002221 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002222 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002223 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002224 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002225 Requires<[IsARM, HasV5TE]> {
2226 let Inst{5} = 1;
2227 let Inst{6} = 1;
2228 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002229}
2230
Raul Herbster37fb5b12007-08-30 23:25:47 +00002231
2232multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002233 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002234 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002235 [(set GPR:$dst, (add GPR:$acc,
2236 (opnode (sext_inreg GPR:$a, i16),
2237 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002238 Requires<[IsARM, HasV5TE]> {
2239 let Inst{5} = 0;
2240 let Inst{6} = 0;
2241 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002242
Evan Chengeb4f52e2008-11-06 03:35:07 +00002243 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002244 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002245 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002246 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002247 Requires<[IsARM, HasV5TE]> {
2248 let Inst{5} = 0;
2249 let Inst{6} = 1;
2250 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002251
Evan Chengeb4f52e2008-11-06 03:35:07 +00002252 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002253 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002254 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002255 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002256 Requires<[IsARM, HasV5TE]> {
2257 let Inst{5} = 1;
2258 let Inst{6} = 0;
2259 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002260
Evan Chengeb4f52e2008-11-06 03:35:07 +00002261 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002262 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2263 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2264 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002265 Requires<[IsARM, HasV5TE]> {
2266 let Inst{5} = 1;
2267 let Inst{6} = 1;
2268 }
Evan Chenga8e29892007-01-19 07:51:42 +00002269
Evan Chengeb4f52e2008-11-06 03:35:07 +00002270 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002271 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002272 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002273 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002274 Requires<[IsARM, HasV5TE]> {
2275 let Inst{5} = 0;
2276 let Inst{6} = 0;
2277 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002278
Evan Chengeb4f52e2008-11-06 03:35:07 +00002279 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002280 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002281 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002282 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002283 Requires<[IsARM, HasV5TE]> {
2284 let Inst{5} = 0;
2285 let Inst{6} = 1;
2286 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002287}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002288
Raul Herbster37fb5b12007-08-30 23:25:47 +00002289defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2290defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002291
Johnny Chen83498e52010-02-12 21:59:23 +00002292// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2293def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2294 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2295 [/* For disassembly only; pattern left blank */]>,
2296 Requires<[IsARM, HasV5TE]> {
2297 let Inst{5} = 0;
2298 let Inst{6} = 0;
2299}
2300
2301def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2302 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2303 [/* For disassembly only; pattern left blank */]>,
2304 Requires<[IsARM, HasV5TE]> {
2305 let Inst{5} = 0;
2306 let Inst{6} = 1;
2307}
2308
2309def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2310 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2311 [/* For disassembly only; pattern left blank */]>,
2312 Requires<[IsARM, HasV5TE]> {
2313 let Inst{5} = 1;
2314 let Inst{6} = 0;
2315}
2316
2317def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2318 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2319 [/* For disassembly only; pattern left blank */]>,
2320 Requires<[IsARM, HasV5TE]> {
2321 let Inst{5} = 1;
2322 let Inst{6} = 1;
2323}
2324
Johnny Chen667d1272010-02-22 18:50:54 +00002325// Helper class for AI_smld -- for disassembly only
2326class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2327 InstrItinClass itin, string opc, string asm>
2328 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2329 let Inst{4} = 1;
2330 let Inst{5} = swap;
2331 let Inst{6} = sub;
2332 let Inst{7} = 0;
2333 let Inst{21-20} = 0b00;
2334 let Inst{22} = long;
2335 let Inst{27-23} = 0b01110;
2336}
2337
2338multiclass AI_smld<bit sub, string opc> {
2339
2340 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2341 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2342
2343 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2344 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2345
2346 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2347 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2348
2349 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2350 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2351
2352}
2353
2354defm SMLA : AI_smld<0, "smla">;
2355defm SMLS : AI_smld<1, "smls">;
2356
Johnny Chen2ec5e492010-02-22 21:50:40 +00002357multiclass AI_sdml<bit sub, string opc> {
2358
2359 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2360 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2361 let Inst{15-12} = 0b1111;
2362 }
2363
2364 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2365 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2366 let Inst{15-12} = 0b1111;
2367 }
2368
2369}
2370
2371defm SMUA : AI_sdml<0, "smua">;
2372defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002373
Evan Chenga8e29892007-01-19 07:51:42 +00002374//===----------------------------------------------------------------------===//
2375// Misc. Arithmetic Instructions.
2376//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002377
David Goodwin5d598aa2009-08-19 18:00:44 +00002378def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002379 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002380 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2381 let Inst{7-4} = 0b0001;
2382 let Inst{11-8} = 0b1111;
2383 let Inst{19-16} = 0b1111;
2384}
Rafael Espindola199dd672006-10-17 13:13:23 +00002385
Jim Grosbach3482c802010-01-18 19:58:49 +00002386def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002387 "rbit", "\t$dst, $src",
2388 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2389 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002390 let Inst{7-4} = 0b0011;
2391 let Inst{11-8} = 0b1111;
2392 let Inst{19-16} = 0b1111;
2393}
2394
David Goodwin5d598aa2009-08-19 18:00:44 +00002395def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002396 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002397 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2398 let Inst{7-4} = 0b0011;
2399 let Inst{11-8} = 0b1111;
2400 let Inst{19-16} = 0b1111;
2401}
Rafael Espindola199dd672006-10-17 13:13:23 +00002402
David Goodwin5d598aa2009-08-19 18:00:44 +00002403def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002404 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002405 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002406 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2407 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2408 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2409 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002410 Requires<[IsARM, HasV6]> {
2411 let Inst{7-4} = 0b1011;
2412 let Inst{11-8} = 0b1111;
2413 let Inst{19-16} = 0b1111;
2414}
Rafael Espindola27185192006-09-29 21:20:16 +00002415
David Goodwin5d598aa2009-08-19 18:00:44 +00002416def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002417 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002418 [(set GPR:$dst,
2419 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002420 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2421 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002422 Requires<[IsARM, HasV6]> {
2423 let Inst{7-4} = 0b1011;
2424 let Inst{11-8} = 0b1111;
2425 let Inst{19-16} = 0b1111;
2426}
Rafael Espindola27185192006-09-29 21:20:16 +00002427
Bob Wilsonf955f292010-08-17 17:23:19 +00002428def lsl_shift_imm : SDNodeXForm<imm, [{
2429 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2430 return CurDAG->getTargetConstant(Sh, MVT::i32);
2431}]>;
2432
2433def lsl_amt : PatLeaf<(i32 imm), [{
2434 return (N->getZExtValue() < 32);
2435}], lsl_shift_imm>;
2436
Evan Cheng8b59db32008-11-07 01:41:35 +00002437def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002438 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2439 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002440 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002441 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002442 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002443 Requires<[IsARM, HasV6]> {
2444 let Inst{6-4} = 0b001;
2445}
Rafael Espindola27185192006-09-29 21:20:16 +00002446
Evan Chenga8e29892007-01-19 07:51:42 +00002447// Alternate cases for PKHBT where identities eliminate some nodes.
2448def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2449 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002450def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2451 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002452
Bob Wilsonf955f292010-08-17 17:23:19 +00002453def asr_shift_imm : SDNodeXForm<imm, [{
2454 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2455 return CurDAG->getTargetConstant(Sh, MVT::i32);
2456}]>;
2457
2458def asr_amt : PatLeaf<(i32 imm), [{
2459 return (N->getZExtValue() <= 32);
2460}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002461
Bob Wilsondc66eda2010-08-16 22:26:55 +00002462// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2463// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002464def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002465 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002466 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002467 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002468 (and (sra GPR:$src2, asr_amt:$sh),
2469 0xFFFF)))]>,
2470 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002471 let Inst{6-4} = 0b101;
2472}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002473
Evan Chenga8e29892007-01-19 07:51:42 +00002474// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2475// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002476def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002477 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002478def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002479 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2480 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002481
Evan Chenga8e29892007-01-19 07:51:42 +00002482//===----------------------------------------------------------------------===//
2483// Comparison Instructions...
2484//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002485
Jim Grosbach26421962008-10-14 20:36:24 +00002486defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002487 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002488 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002489
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002490// FIXME: We have to be careful when using the CMN instruction and comparison
2491// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002492// results:
2493//
2494// rsbs r1, r1, 0
2495// cmp r0, r1
2496// mov r0, #0
2497// it ls
2498// mov r0, #1
2499//
2500// and:
2501//
2502// cmn r0, r1
2503// mov r0, #0
2504// it ls
2505// mov r0, #1
2506//
2507// However, the CMN gives the *opposite* result when r1 is 0. This is because
2508// the carry flag is set in the CMP case but not in the CMN case. In short, the
2509// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2510// value of r0 and the carry bit (because the "carry bit" parameter to
2511// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2512// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2513// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2514// parameter to AddWithCarry is defined as 0).
2515//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002516// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002517//
2518// x = 0
2519// ~x = 0xFFFF FFFF
2520// ~x + 1 = 0x1 0000 0000
2521// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2522//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002523// Therefore, we should disable CMN when comparing against zero, until we can
2524// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2525// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002526//
2527// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2528//
2529// This is related to <rdar://problem/7569620>.
2530//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002531//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2532// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002533
Evan Chenga8e29892007-01-19 07:51:42 +00002534// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002535defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002536 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002537 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002538defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002539 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002540 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002541
David Goodwinc0309b42009-06-29 15:33:01 +00002542defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002543 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002544 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2545defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002546 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002547 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002548
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002549//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2550// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002551
David Goodwinc0309b42009-06-29 15:33:01 +00002552def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002553 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002554
Evan Cheng218977b2010-07-13 19:27:42 +00002555// Pseudo i64 compares for some floating point compares.
2556let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2557 Defs = [CPSR] in {
2558def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002559 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002560 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002561 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2562
2563def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002564 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002565 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2566} // usesCustomInserter
2567
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002568
Evan Chenga8e29892007-01-19 07:51:42 +00002569// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002570// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002571// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002572// FIXME: These should all be pseudo-instructions that get expanded to
2573// the normal MOV instructions. That would fix the dependency on
2574// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002575let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002576def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2577 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2578 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2579 RegConstraint<"$false = $Rd">, UnaryDP {
2580 bits<4> Rd;
2581 bits<4> Rm;
2582
2583 let Inst{11-4} = 0b00000000;
2584 let Inst{25} = 0;
2585 let Inst{3-0} = Rm;
2586 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002587 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002588 let Inst{25} = 0;
2589}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002590
Evan Chengd87293c2008-11-06 08:47:38 +00002591def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002592 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002593 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002594 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002595 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002596 let Inst{25} = 0;
2597}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002598
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002599def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2600 DPFrm, IIC_iMOVi,
2601 "movw", "\t$dst, $src",
2602 []>,
2603 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2604 UnaryDP {
2605 let Inst{20} = 0;
2606 let Inst{25} = 1;
2607}
2608
Evan Chengd87293c2008-11-06 08:47:38 +00002609def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002610 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002611 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002612 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002613 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002614 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002615}
Owen Andersonf523e472010-09-23 23:45:25 +00002616} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002617
Jim Grosbach3728e962009-12-10 00:11:09 +00002618//===----------------------------------------------------------------------===//
2619// Atomic operations intrinsics
2620//
2621
2622// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002623let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002624def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002625 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002626 let Inst{31-4} = 0xf57ff05;
2627 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002628 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002629 let Inst{3-0} = 0b1111;
2630}
Jim Grosbach3728e962009-12-10 00:11:09 +00002631
Johnny Chen7def14f2010-08-11 23:35:12 +00002632def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002633 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002634 let Inst{31-4} = 0xf57ff04;
2635 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002636 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002637 let Inst{3-0} = 0b1111;
2638}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002639
Johnny Chen7def14f2010-08-11 23:35:12 +00002640def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002641 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002642 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002643 Requires<[IsARM, HasV6]> {
2644 // FIXME: add support for options other than a full system DMB
2645 // FIXME: add encoding
2646}
2647
Johnny Chen7def14f2010-08-11 23:35:12 +00002648def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002649 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002650 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002651 Requires<[IsARM, HasV6]> {
2652 // FIXME: add support for options other than a full system DSB
2653 // FIXME: add encoding
2654}
Jim Grosbach3728e962009-12-10 00:11:09 +00002655}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002656
Johnny Chen1adc40c2010-08-12 20:46:17 +00002657// Memory Barrier Operations Variants -- for disassembly only
2658
2659def memb_opt : Operand<i32> {
2660 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002661}
2662
Johnny Chen1adc40c2010-08-12 20:46:17 +00002663class AMBI<bits<4> op7_4, string opc>
2664 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2665 [/* For disassembly only; pattern left blank */]>,
2666 Requires<[IsARM, HasDB]> {
2667 let Inst{31-8} = 0xf57ff0;
2668 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002669}
2670
2671// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002672def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002673
2674// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002675def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002676
2677// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002678def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2679 Requires<[IsARM, HasDB]> {
2680 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002681 let Inst{3-0} = 0b1111;
2682}
2683
Jim Grosbach66869102009-12-11 18:52:41 +00002684let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002685 let Uses = [CPSR] in {
2686 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002687 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002688 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2689 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002690 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002691 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2692 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002693 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002694 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2695 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002696 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002697 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2698 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002699 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002700 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2701 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002702 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002703 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2704 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002705 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002706 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2707 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002708 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002709 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2710 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002711 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002712 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2713 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002714 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002715 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2716 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002717 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002718 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2719 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002720 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002721 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2722 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002723 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002724 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2725 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002726 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002727 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2728 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002729 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002730 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2731 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002732 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002733 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2734 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002735 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002736 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2737 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002738 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002739 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2740
2741 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002742 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002743 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2744 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002745 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002746 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2747 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002748 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002749 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2750
Jim Grosbache801dc42009-12-12 01:40:06 +00002751 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002752 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002753 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2754 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002755 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002756 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2757 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002758 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002759 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2760}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002761}
2762
2763let mayLoad = 1 in {
2764def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2765 "ldrexb", "\t$dest, [$ptr]",
2766 []>;
2767def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2768 "ldrexh", "\t$dest, [$ptr]",
2769 []>;
2770def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2771 "ldrex", "\t$dest, [$ptr]",
2772 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002773def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002774 NoItinerary,
2775 "ldrexd", "\t$dest, $dest2, [$ptr]",
2776 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002777}
2778
Jim Grosbach587b0722009-12-16 19:44:06 +00002779let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002780def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002781 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002782 "strexb", "\t$success, $src, [$ptr]",
2783 []>;
2784def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2785 NoItinerary,
2786 "strexh", "\t$success, $src, [$ptr]",
2787 []>;
2788def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002789 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002790 "strex", "\t$success, $src, [$ptr]",
2791 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002792def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002793 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2794 NoItinerary,
2795 "strexd", "\t$success, $src, $src2, [$ptr]",
2796 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002797}
2798
Johnny Chenb9436272010-02-17 22:37:58 +00002799// Clear-Exclusive is for disassembly only.
2800def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2801 [/* For disassembly only; pattern left blank */]>,
2802 Requires<[IsARM, HasV7]> {
2803 let Inst{31-20} = 0xf57;
2804 let Inst{7-4} = 0b0001;
2805}
2806
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002807// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2808let mayLoad = 1 in {
2809def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2810 "swp", "\t$dst, $src, [$ptr]",
2811 [/* For disassembly only; pattern left blank */]> {
2812 let Inst{27-23} = 0b00010;
2813 let Inst{22} = 0; // B = 0
2814 let Inst{21-20} = 0b00;
2815 let Inst{7-4} = 0b1001;
2816}
2817
2818def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2819 "swpb", "\t$dst, $src, [$ptr]",
2820 [/* For disassembly only; pattern left blank */]> {
2821 let Inst{27-23} = 0b00010;
2822 let Inst{22} = 1; // B = 1
2823 let Inst{21-20} = 0b00;
2824 let Inst{7-4} = 0b1001;
2825}
2826}
2827
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002828//===----------------------------------------------------------------------===//
2829// TLS Instructions
2830//
2831
2832// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002833let isCall = 1,
2834 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002835 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002836 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002837 [(set R0, ARMthread_pointer)]>;
2838}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002839
Evan Chenga8e29892007-01-19 07:51:42 +00002840//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002841// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002842// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002843// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002844// Since by its nature we may be coming from some other function to get
2845// here, and we're using the stack frame for the containing function to
2846// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002847// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002848// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002849// except for our own input by listing the relevant registers in Defs. By
2850// doing so, we also cause the prologue/epilogue code to actively preserve
2851// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002852// A constant value is passed in $val, and we use the location as a scratch.
2853let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002854 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2855 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002856 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002857 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002858 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002859 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002860 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002861 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2862 Requires<[IsARM, HasVFP2]>;
2863}
2864
2865let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002866 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2867 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002868 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2869 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002870 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002871 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2872 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002873}
2874
Jim Grosbach5eb19512010-05-22 01:06:18 +00002875// FIXME: Non-Darwin version(s)
2876let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2877 Defs = [ R7, LR, SP ] in {
2878def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2879 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002880 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002881 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2882 Requires<[IsARM, IsDarwin]>;
2883}
2884
Jim Grosbach0e0da732009-05-12 23:59:14 +00002885//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002886// Non-Instruction Patterns
2887//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002888
Evan Chenga8e29892007-01-19 07:51:42 +00002889// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002890
Evan Chenga8e29892007-01-19 07:51:42 +00002891// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002892// FIXME: Expand this in ARMExpandPseudoInsts.
2893// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002894let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002895def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002896 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002897 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002898 [(set GPR:$dst, so_imm2part:$src)]>,
2899 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002900
Evan Chenga8e29892007-01-19 07:51:42 +00002901def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002902 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2903 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002904def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002905 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2906 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002907def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2908 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2909 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002910def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2911 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2912 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002913
Evan Cheng5adb66a2009-09-28 09:14:39 +00002914// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002915// This is a single pseudo instruction, the benefit is that it can be remat'd
2916// as a single unit instead of having to handle reg inputs.
2917// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002918let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002919def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2920 [(set GPR:$dst, (i32 imm:$src))]>,
2921 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002922
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002923// ConstantPool, GlobalAddress, and JumpTable
2924def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2925 Requires<[IsARM, DontUseMovt]>;
2926def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2927def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2928 Requires<[IsARM, UseMovt]>;
2929def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2930 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2931
Evan Chenga8e29892007-01-19 07:51:42 +00002932// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002933
Dale Johannesen51e28e62010-06-03 21:09:53 +00002934// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002935def : ARMPat<(ARMtcret tcGPR:$dst),
2936 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002937
2938def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2939 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2940
2941def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2942 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2943
Dale Johannesen38d5f042010-06-15 22:24:08 +00002944def : ARMPat<(ARMtcret tcGPR:$dst),
2945 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002946
2947def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2948 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2949
2950def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2951 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002952
Evan Chenga8e29892007-01-19 07:51:42 +00002953// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002954def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002955 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002956def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002957 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002958
Evan Chenga8e29892007-01-19 07:51:42 +00002959// zextload i1 -> zextload i8
2960def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002961
Evan Chenga8e29892007-01-19 07:51:42 +00002962// extload -> zextload
2963def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2964def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2965def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002966
Evan Cheng83b5cf02008-11-05 23:22:34 +00002967def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2968def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2969
Evan Cheng34b12d22007-01-19 20:27:35 +00002970// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002971def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2972 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002973 (SMULBB GPR:$a, GPR:$b)>;
2974def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2975 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002976def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2977 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002978 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002979def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002980 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002981def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2982 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002983 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002984def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002985 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002986def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2987 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002988 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002989def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002990 (SMULWB GPR:$a, GPR:$b)>;
2991
2992def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002993 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2994 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002995 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2996def : ARMV5TEPat<(add GPR:$acc,
2997 (mul sext_16_node:$a, sext_16_node:$b)),
2998 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2999def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003000 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3001 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003002 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3003def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003004 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003005 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3006def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003007 (mul (sra GPR:$a, (i32 16)),
3008 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003009 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3010def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003011 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003012 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3013def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003014 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3015 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003016 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3017def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003018 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003019 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3020
Evan Chenga8e29892007-01-19 07:51:42 +00003021//===----------------------------------------------------------------------===//
3022// Thumb Support
3023//
3024
3025include "ARMInstrThumb.td"
3026
3027//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003028// Thumb2 Support
3029//
3030
3031include "ARMInstrThumb2.td"
3032
3033//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003034// Floating Point Support
3035//
3036
3037include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003038
3039//===----------------------------------------------------------------------===//
3040// Advanced SIMD (NEON) Support
3041//
3042
3043include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003044
3045//===----------------------------------------------------------------------===//
3046// Coprocessor Instructions. For disassembly only.
3047//
3048
3049def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3050 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3051 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3052 [/* For disassembly only; pattern left blank */]> {
3053 let Inst{4} = 0;
3054}
3055
3056def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3057 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3058 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3059 [/* For disassembly only; pattern left blank */]> {
3060 let Inst{31-28} = 0b1111;
3061 let Inst{4} = 0;
3062}
3063
Johnny Chen64dfb782010-02-16 20:04:27 +00003064class ACI<dag oops, dag iops, string opc, string asm>
3065 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3066 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3067 let Inst{27-25} = 0b110;
3068}
3069
3070multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3071
3072 def _OFFSET : ACI<(outs),
3073 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3074 opc, "\tp$cop, cr$CRd, $addr"> {
3075 let Inst{31-28} = op31_28;
3076 let Inst{24} = 1; // P = 1
3077 let Inst{21} = 0; // W = 0
3078 let Inst{22} = 0; // D = 0
3079 let Inst{20} = load;
3080 }
3081
3082 def _PRE : ACI<(outs),
3083 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3084 opc, "\tp$cop, cr$CRd, $addr!"> {
3085 let Inst{31-28} = op31_28;
3086 let Inst{24} = 1; // P = 1
3087 let Inst{21} = 1; // W = 1
3088 let Inst{22} = 0; // D = 0
3089 let Inst{20} = load;
3090 }
3091
3092 def _POST : ACI<(outs),
3093 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3094 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3095 let Inst{31-28} = op31_28;
3096 let Inst{24} = 0; // P = 0
3097 let Inst{21} = 1; // W = 1
3098 let Inst{22} = 0; // D = 0
3099 let Inst{20} = load;
3100 }
3101
3102 def _OPTION : ACI<(outs),
3103 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3104 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3105 let Inst{31-28} = op31_28;
3106 let Inst{24} = 0; // P = 0
3107 let Inst{23} = 1; // U = 1
3108 let Inst{21} = 0; // W = 0
3109 let Inst{22} = 0; // D = 0
3110 let Inst{20} = load;
3111 }
3112
3113 def L_OFFSET : ACI<(outs),
3114 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003115 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003116 let Inst{31-28} = op31_28;
3117 let Inst{24} = 1; // P = 1
3118 let Inst{21} = 0; // W = 0
3119 let Inst{22} = 1; // D = 1
3120 let Inst{20} = load;
3121 }
3122
3123 def L_PRE : ACI<(outs),
3124 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003125 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003126 let Inst{31-28} = op31_28;
3127 let Inst{24} = 1; // P = 1
3128 let Inst{21} = 1; // W = 1
3129 let Inst{22} = 1; // D = 1
3130 let Inst{20} = load;
3131 }
3132
3133 def L_POST : ACI<(outs),
3134 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003135 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003136 let Inst{31-28} = op31_28;
3137 let Inst{24} = 0; // P = 0
3138 let Inst{21} = 1; // W = 1
3139 let Inst{22} = 1; // D = 1
3140 let Inst{20} = load;
3141 }
3142
3143 def L_OPTION : ACI<(outs),
3144 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003145 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003146 let Inst{31-28} = op31_28;
3147 let Inst{24} = 0; // P = 0
3148 let Inst{23} = 1; // U = 1
3149 let Inst{21} = 0; // W = 0
3150 let Inst{22} = 1; // D = 1
3151 let Inst{20} = load;
3152 }
3153}
3154
3155defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3156defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3157defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3158defm STC2 : LdStCop<0b1111, 0, "stc2">;
3159
Johnny Chen906d57f2010-02-12 01:44:23 +00003160def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3161 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3162 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3163 [/* For disassembly only; pattern left blank */]> {
3164 let Inst{20} = 0;
3165 let Inst{4} = 1;
3166}
3167
3168def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3169 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3170 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3171 [/* For disassembly only; pattern left blank */]> {
3172 let Inst{31-28} = 0b1111;
3173 let Inst{20} = 0;
3174 let Inst{4} = 1;
3175}
3176
3177def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3178 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3179 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3180 [/* For disassembly only; pattern left blank */]> {
3181 let Inst{20} = 1;
3182 let Inst{4} = 1;
3183}
3184
3185def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3186 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3187 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3188 [/* For disassembly only; pattern left blank */]> {
3189 let Inst{31-28} = 0b1111;
3190 let Inst{20} = 1;
3191 let Inst{4} = 1;
3192}
3193
3194def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3195 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3196 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3197 [/* For disassembly only; pattern left blank */]> {
3198 let Inst{23-20} = 0b0100;
3199}
3200
3201def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3202 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3203 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3204 [/* For disassembly only; pattern left blank */]> {
3205 let Inst{31-28} = 0b1111;
3206 let Inst{23-20} = 0b0100;
3207}
3208
3209def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3210 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3211 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3212 [/* For disassembly only; pattern left blank */]> {
3213 let Inst{23-20} = 0b0101;
3214}
3215
3216def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3217 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3218 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3219 [/* For disassembly only; pattern left blank */]> {
3220 let Inst{31-28} = 0b1111;
3221 let Inst{23-20} = 0b0101;
3222}
3223
Johnny Chenb98e1602010-02-12 18:55:33 +00003224//===----------------------------------------------------------------------===//
3225// Move between special register and ARM core register -- for disassembly only
3226//
3227
3228def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3229 [/* For disassembly only; pattern left blank */]> {
3230 let Inst{23-20} = 0b0000;
3231 let Inst{7-4} = 0b0000;
3232}
3233
3234def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3235 [/* For disassembly only; pattern left blank */]> {
3236 let Inst{23-20} = 0b0100;
3237 let Inst{7-4} = 0b0000;
3238}
3239
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003240def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3241 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003242 [/* For disassembly only; pattern left blank */]> {
3243 let Inst{23-20} = 0b0010;
3244 let Inst{7-4} = 0b0000;
3245}
3246
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003247def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3248 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003249 [/* For disassembly only; pattern left blank */]> {
3250 let Inst{23-20} = 0b0010;
3251 let Inst{7-4} = 0b0000;
3252}
3253
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003254def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3255 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003256 [/* For disassembly only; pattern left blank */]> {
3257 let Inst{23-20} = 0b0110;
3258 let Inst{7-4} = 0b0000;
3259}
3260
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003261def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3262 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003263 [/* For disassembly only; pattern left blank */]> {
3264 let Inst{23-20} = 0b0110;
3265 let Inst{7-4} = 0b0000;
3266}