blob: 09785eab72b20cd3a583461524e96fd7bc2c836d [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Evan Cheng10e86422008-04-25 19:11:04 +000061// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000062static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000063 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000064
Chris Lattnerf0144122009-07-28 03:13:23 +000065static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Michael J. Spencerec38de22010-10-10 22:04:20 +000066
Eric Christopher62f35a22010-07-05 19:26:33 +000067 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Michael J. Spencerec38de22010-10-10 22:04:20 +000068
Eric Christopher62f35a22010-07-05 19:26:33 +000069 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
70 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000071 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000072 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000074 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000075 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000076 return new TargetLoweringObjectFileCOFF();
Michael J. Spencerec38de22010-10-10 22:04:20 +000077 }
Eric Christopher62f35a22010-07-05 19:26:33 +000078 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000079}
80
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000081X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000082 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000083 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000084 X86ScalarSSEf64 = Subtarget->hasSSE2();
85 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000086 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 // Set up the TargetLowering object.
92
93 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000096 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000097 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000098
Michael J. Spencer92bf38c2010-10-10 23:11:06 +000099 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000100 // Setup Windows compiler runtime calls.
101 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
102 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
103 }
104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000120 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000122 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000124
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000126
Scott Michelfdc40a02009-02-17 22:15:04 +0000127 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000129 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000131 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
133 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000134
135 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
137 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
138 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
139 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000142
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
144 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
147 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000148
Evan Cheng25ab6902006-09-08 06:48:29 +0000149 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
151 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000153 // We have an algorithm for SSE2->double, and we turn this into a
154 // 64-bit FILD followed by conditional FADD for other targets.
155 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000156 // We have an algorithm for SSE2, and we turn this into a 64-bit
157 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160
161 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
162 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
164 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165
Devang Patel6a784892009-06-05 18:48:29 +0000166 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000167 // SSE has no i16 to fp conversion, only i32
168 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000175 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000179 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
Dale Johannesen73328d12007-09-19 23:55:34 +0000181 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
182 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
184 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000185
Evan Cheng02568ff2006-01-30 22:13:22 +0000186 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
187 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
189 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000190
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000191 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000193 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000195 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
197 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198 }
199
200 // Handle FP_TO_UINT by promoting the destination to a larger signed
201 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
203 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205
Evan Cheng25ab6902006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000210 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 // Expand FP_TO_UINT into a select.
212 // FIXME: We would like to use a Custom expander here eventually to do
213 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 // With SSE3 we can use fisttpll to convert to a signed i64; without
217 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000220
Chris Lattner399610a2006-12-05 18:22:22 +0000221 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000222 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
224 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000225 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000226 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000227 // Without SSE, i64->f64 goes through memory.
228 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000229 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000230 }
Chris Lattner21f66852005-12-23 05:15:23 +0000231
Dan Gohmanb00ee212008-02-18 19:34:53 +0000232 // Scalar integer divide and remainder are lowered to use operations that
233 // produce two results, to match the available instructions. This exposes
234 // the two-result form to trivial CSE, which is able to combine x/y and x%y
235 // into a single instruction.
236 //
237 // Scalar integer multiply-high is also lowered to use two-result
238 // operations, to match the available instructions. However, plain multiply
239 // (low) operations are left as Legal, as there are single-result
240 // instructions for this in x86. Using the two-result multiply instructions
241 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
243 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
244 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
246 setOperationAction(ISD::SREM , MVT::i8 , Expand);
247 setOperationAction(ISD::UREM , MVT::i8 , Expand);
248 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
252 setOperationAction(ISD::SREM , MVT::i16 , Expand);
253 setOperationAction(ISD::UREM , MVT::i16 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
258 setOperationAction(ISD::SREM , MVT::i32 , Expand);
259 setOperationAction(ISD::UREM , MVT::i32 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
264 setOperationAction(ISD::SREM , MVT::i64 , Expand);
265 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
268 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
269 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
270 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
276 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f32 , Expand);
278 setOperationAction(ISD::FREM , MVT::f64 , Expand);
279 setOperationAction(ISD::FREM , MVT::f80 , Expand);
280 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000281
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
283 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
285 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000286 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 }
296
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
298 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000299
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000301 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000302 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000303 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000304 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
308 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
309 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000310 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
312 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
313 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
317 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000318 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000320
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000321 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
323 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
324 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
325 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000326 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
328 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000329 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000330 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
332 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
333 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
334 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000335 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000337 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
343 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
344 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000345 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000346
Evan Chengd2cde682008-03-10 19:38:10 +0000347 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000349
Eric Christopher9a9d2752010-07-22 02:48:34 +0000350 // We may not have a libcall for MEMBARRIER so we should lower this.
351 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000352
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000353 // On X86 and X86-64, atomic operations are lowered to locked instructions.
354 // Locked instructions, in turn, have implicit fence semantics (all memory
355 // operations are flushed before issuing the locked instruction, and they
356 // are not buffered), so we can fold away the common pattern of
357 // fence-atomic-fence.
358 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000359
Mon P Wang63307c32008-05-05 19:05:59 +0000360 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000370
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000371 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000379 }
380
Evan Cheng3c992d22006-03-07 02:02:57 +0000381 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000382 if (!Subtarget->isTargetDarwin() &&
383 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000384 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000386 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000387
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
389 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
390 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
391 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000392 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000393 setExceptionPointerRegister(X86::RAX);
394 setExceptionSelectorRegister(X86::RDX);
395 } else {
396 setExceptionPointerRegister(X86::EAX);
397 setExceptionSelectorRegister(X86::EDX);
398 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
400 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000403
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000405
Nate Begemanacc398c2006-01-25 18:21:52 +0000406 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::VASTART , MVT::Other, Custom);
408 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000409 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VAARG , MVT::Other, Custom);
411 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Expand);
414 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 }
Evan Chengae642192007-03-02 23:16:35 +0000416
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
418 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000421 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000423 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000425
Evan Chengc7ce29b2009-02-13 22:36:38 +0000426 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000427 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
430 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431
Evan Cheng223547a2006-01-31 22:28:30 +0000432 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FABS , MVT::f64, Custom);
434 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
436 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FNEG , MVT::f64, Custom);
438 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000439
Evan Cheng68c47cb2007-01-05 07:55:56 +0000440 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
442 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443
Evan Chengd25e9e82006-02-02 00:28:23 +0000444 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FSIN , MVT::f64, Expand);
446 setOperationAction(ISD::FCOS , MVT::f64, Expand);
447 setOperationAction(ISD::FSIN , MVT::f32, Expand);
448 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000449
Chris Lattnera54aa942006-01-29 06:26:08 +0000450 // Expand FP immediates into loads from the stack, except for the special
451 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000452 addLegalFPImmediate(APFloat(+0.0)); // xorpd
453 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000454 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 // Use SSE for f32, x87 for f64.
456 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
458 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459
460 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
470 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
472 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FSIN , MVT::f32, Expand);
474 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475
Nate Begemane1795842008-02-14 08:57:00 +0000476 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477 addLegalFPImmediate(APFloat(+0.0f)); // xorps
478 addLegalFPImmediate(APFloat(+0.0)); // FLD0
479 addLegalFPImmediate(APFloat(+1.0)); // FLD1
480 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
481 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
482
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
485 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000487 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000488 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000489 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
491 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000492
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
494 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
495 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
496 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000497
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000498 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
500 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000502 addLegalFPImmediate(APFloat(+0.0)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000506 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
507 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
508 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
509 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000510 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000511
Dale Johannesen59a58732007-08-05 18:49:15 +0000512 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000513 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
515 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
516 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000517 {
518 bool ignored;
519 APFloat TmpFlt(+0.0);
520 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
521 &ignored);
522 addLegalFPImmediate(TmpFlt); // FLD0
523 TmpFlt.changeSign();
524 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
525 APFloat TmpFlt2(+1.0);
526 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt2); // FLD1
529 TmpFlt2.changeSign();
530 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
531 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000532
Evan Chengc7ce29b2009-02-13 22:36:38 +0000533 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
535 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000537 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000538
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
541 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
542 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000543
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::FLOG, MVT::f80, Expand);
545 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
546 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
547 setOperationAction(ISD::FEXP, MVT::f80, Expand);
548 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000549
Mon P Wangf007a8b2008-11-06 05:31:54 +0000550 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000551 // (for widening) or expand (for scalarization). Then we will selectively
552 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
554 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
555 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
570 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
571 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000603 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000604 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
608 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
609 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
610 setTruncStoreAction((MVT::SimpleValueType)VT,
611 (MVT::SimpleValueType)InnerVT, Expand);
612 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
613 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
614 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000615 }
616
Evan Chengc7ce29b2009-02-13 22:36:38 +0000617 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
618 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000619 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Bill Wendlingd8dd5752010-09-07 20:03:56 +0000620 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass, false);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000621 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000622 }
623
Dale Johannesen0488fb62010-09-30 23:57:10 +0000624 // MMX-sized vectors (other than x86mmx) are expected to be expanded
625 // into smaller operations.
626 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
627 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
628 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
629 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
630 setOperationAction(ISD::AND, MVT::v8i8, Expand);
631 setOperationAction(ISD::AND, MVT::v4i16, Expand);
632 setOperationAction(ISD::AND, MVT::v2i32, Expand);
633 setOperationAction(ISD::AND, MVT::v1i64, Expand);
634 setOperationAction(ISD::OR, MVT::v8i8, Expand);
635 setOperationAction(ISD::OR, MVT::v4i16, Expand);
636 setOperationAction(ISD::OR, MVT::v2i32, Expand);
637 setOperationAction(ISD::OR, MVT::v1i64, Expand);
638 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
639 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
640 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
641 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
642 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
643 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
644 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
646 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
647 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
648 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
649 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
650 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
651 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Expand);
652 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Expand);
653 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Expand);
654 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Expand);
655
Evan Cheng92722532009-03-26 23:06:32 +0000656 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
660 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
661 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
662 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
663 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
664 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
665 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
666 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
667 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
668 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
669 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
670 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000671 }
672
Evan Cheng92722532009-03-26 23:06:32 +0000673 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000676 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
677 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
679 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
680 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
681 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
684 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
685 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
686 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
687 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
688 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
689 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
690 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
691 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
692 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
693 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
694 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
695 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
696 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
697 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
698 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000704
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
706 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
707 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
708 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
709 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000710
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000711 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
712 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
713 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
714 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
715 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
716
Evan Cheng2c3ae372006-04-12 21:21:57 +0000717 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
719 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000720 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000721 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000723 // Do not attempt to custom lower non-128-bit vectors
724 if (!VT.is128BitVector())
725 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::BUILD_VECTOR,
727 VT.getSimpleVT().SimpleTy, Custom);
728 setOperationAction(ISD::VECTOR_SHUFFLE,
729 VT.getSimpleVT().SimpleTy, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
731 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000732 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
735 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
737 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
739 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000740
Nate Begemancdd1eec2008-02-12 22:51:28 +0000741 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
743 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000744 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000745
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000746 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
748 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000749 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000750
751 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000752 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000753 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000754
Owen Andersond6662ad2009-08-10 20:46:15 +0000755 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000757 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000759 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000765 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000768
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
771 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
772 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
773 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
776 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000778
Nate Begeman14d12ca2008-02-11 04:19:36 +0000779 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000780 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
781 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
782 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
783 setOperationAction(ISD::FRINT, MVT::f32, Legal);
784 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
785 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
786 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
787 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
788 setOperationAction(ISD::FRINT, MVT::f64, Legal);
789 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
790
Nate Begeman14d12ca2008-02-11 04:19:36 +0000791 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000793
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000794 // Can turn SHL into an integer multiply.
795 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000796 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000797
Nate Begeman14d12ca2008-02-11 04:19:36 +0000798 // i8 and i16 vectors are custom , because the source register and source
799 // source memory operand types are not the same width. f32 vectors are
800 // custom since the immediate controlling the insert encodes additional
801 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
803 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
804 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
808 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
809 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
810 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000811
812 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
814 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000815 }
816 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Nate Begeman30a0de92008-07-17 16:51:19 +0000818 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000820 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
David Greene9b9838d2009-06-29 16:47:10 +0000822 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
824 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
825 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
826 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000827 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
830 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
831 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
832 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
833 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
834 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
835 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
836 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
837 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
838 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000839 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
841 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
842 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
843 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000844
845 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
847 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
848 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
849 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
850 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
851 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
852 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
853 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
854 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
855 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
856 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
857 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
859 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000860
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
862 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
863 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
864 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
867 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
868 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
873 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
874 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
875 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
876 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
877 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000878
879#if 0
880 // Not sure we want to do this since there are no 256-bit integer
881 // operations in AVX
882
883 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
884 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
886 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000887
888 // Do not attempt to custom lower non-power-of-2 vectors
889 if (!isPowerOf2_32(VT.getVectorNumElements()))
890 continue;
891
892 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
893 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
895 }
896
897 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
899 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000900 }
David Greene9b9838d2009-06-29 16:47:10 +0000901#endif
902
903#if 0
904 // Not sure we want to do this since there are no 256-bit integer
905 // operations in AVX
906
907 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
908 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
910 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000911
912 if (!VT.is256BitVector()) {
913 continue;
914 }
915 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000917 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000919 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000921 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000923 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000925 }
926
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000928#endif
929 }
930
Evan Cheng6be2c582006-04-05 23:38:46 +0000931 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000933
Bill Wendling74c37652008-12-09 22:08:41 +0000934 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000940
Eli Friedman962f5492010-06-02 19:35:46 +0000941 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
942 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000943 //
Eli Friedman962f5492010-06-02 19:35:46 +0000944 // FIXME: We really should do custom legalization for addition and
945 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
946 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000947 if (Subtarget->is64Bit()) {
948 setOperationAction(ISD::SADDO, MVT::i64, Custom);
949 setOperationAction(ISD::UADDO, MVT::i64, Custom);
950 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
951 setOperationAction(ISD::USUBO, MVT::i64, Custom);
952 setOperationAction(ISD::SMULO, MVT::i64, Custom);
953 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000954
Evan Chengd54f2d52009-03-31 19:38:51 +0000955 if (!Subtarget->is64Bit()) {
956 // These libcalls are not available in 32-bit.
957 setLibcallName(RTLIB::SHL_I128, 0);
958 setLibcallName(RTLIB::SRL_I128, 0);
959 setLibcallName(RTLIB::SRA_I128, 0);
960 }
961
Evan Cheng206ee9d2006-07-07 08:33:52 +0000962 // We have target-specific dag combine patterns for the following nodes:
963 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000964 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000965 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000966 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000967 setTargetDAGCombine(ISD::SHL);
968 setTargetDAGCombine(ISD::SRA);
969 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000970 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000971 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +0000972 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000973 if (Subtarget->is64Bit())
974 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000975
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000976 computeRegisterProperties();
977
Evan Cheng87ed7162006-02-14 08:25:08 +0000978 // FIXME: These should be based on subtarget info. Plus, the values should
979 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000980 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +0000981 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +0000982 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000983 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000984 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000985}
986
Scott Michel5b8f82e2008-03-10 15:42:14 +0000987
Owen Anderson825b72b2009-08-11 20:47:22 +0000988MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
989 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000990}
991
992
Evan Cheng29286502008-01-23 23:17:41 +0000993/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
994/// the desired ByVal argument alignment.
995static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
996 if (MaxAlign == 16)
997 return;
998 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
999 if (VTy->getBitWidth() == 128)
1000 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001001 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1002 unsigned EltAlign = 0;
1003 getMaxByValAlign(ATy->getElementType(), EltAlign);
1004 if (EltAlign > MaxAlign)
1005 MaxAlign = EltAlign;
1006 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1007 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1008 unsigned EltAlign = 0;
1009 getMaxByValAlign(STy->getElementType(i), EltAlign);
1010 if (EltAlign > MaxAlign)
1011 MaxAlign = EltAlign;
1012 if (MaxAlign == 16)
1013 break;
1014 }
1015 }
1016 return;
1017}
1018
1019/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1020/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001021/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1022/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001023unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001024 if (Subtarget->is64Bit()) {
1025 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001026 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001027 if (TyAlign > 8)
1028 return TyAlign;
1029 return 8;
1030 }
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001033 if (Subtarget->hasSSE1())
1034 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001035 return Align;
1036}
Chris Lattner2b02a442007-02-25 08:29:00 +00001037
Evan Chengf0df0312008-05-15 08:39:06 +00001038/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001039/// and store operations as a result of memset, memcpy, and memmove
1040/// lowering. If DstAlign is zero that means it's safe to destination
1041/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1042/// means there isn't a need to check it against alignment requirement,
1043/// probably because the source does not need to be loaded. If
1044/// 'NonScalarIntSafe' is true, that means it's safe to return a
1045/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1046/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1047/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001048/// It returns EVT::Other if the type should be determined using generic
1049/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001050EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001051X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1052 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001053 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001054 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001055 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001056 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1057 // linux. This is because the stack realignment code can't handle certain
1058 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001059 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001060 if (NonScalarIntSafe &&
1061 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001062 if (Size >= 16 &&
1063 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001064 ((DstAlign == 0 || DstAlign >= 16) &&
1065 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001066 Subtarget->getStackAlignment() >= 16) {
1067 if (Subtarget->hasSSE2())
1068 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001069 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001070 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001071 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001072 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001073 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001074 Subtarget->hasSSE2()) {
1075 // Do not use f64 to lower memcpy if source is string constant. It's
1076 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001077 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001078 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001079 }
Evan Chengf0df0312008-05-15 08:39:06 +00001080 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 return MVT::i64;
1082 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001083}
1084
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001085/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1086/// current function. The returned value is a member of the
1087/// MachineJumpTableInfo::JTEntryKind enum.
1088unsigned X86TargetLowering::getJumpTableEncoding() const {
1089 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1090 // symbol.
1091 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1092 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001093 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001094
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001095 // Otherwise, use the normal jump table encoding heuristics.
1096 return TargetLowering::getJumpTableEncoding();
1097}
1098
Chris Lattner589c6f62010-01-26 06:28:43 +00001099/// getPICBaseSymbol - Return the X86-32 PIC base.
1100MCSymbol *
1101X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1102 MCContext &Ctx) const {
1103 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001104 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1105 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001106}
1107
1108
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109const MCExpr *
1110X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1111 const MachineBasicBlock *MBB,
1112 unsigned uid,MCContext &Ctx) const{
1113 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1114 Subtarget->isPICStyleGOT());
1115 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1116 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001117 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1118 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001119}
1120
Evan Chengcc415862007-11-09 01:32:10 +00001121/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1122/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001123SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001124 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001125 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001126 // This doesn't have DebugLoc associated with it, but is not really the
1127 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001128 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001129 return Table;
1130}
1131
Chris Lattner589c6f62010-01-26 06:28:43 +00001132/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1133/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1134/// MCExpr.
1135const MCExpr *X86TargetLowering::
1136getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1137 MCContext &Ctx) const {
1138 // X86-64 uses RIP relative addressing based on the jump table label.
1139 if (Subtarget->isPICStyleRIPRel())
1140 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1141
1142 // Otherwise, the reference is relative to the PIC base.
1143 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1144}
1145
Bill Wendlingb4202b82009-07-01 18:50:55 +00001146/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001147unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001148 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001149}
1150
Evan Chengdee81012010-07-26 21:50:05 +00001151std::pair<const TargetRegisterClass*, uint8_t>
1152X86TargetLowering::findRepresentativeClass(EVT VT) const{
1153 const TargetRegisterClass *RRC = 0;
1154 uint8_t Cost = 1;
1155 switch (VT.getSimpleVT().SimpleTy) {
1156 default:
1157 return TargetLowering::findRepresentativeClass(VT);
1158 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1159 RRC = (Subtarget->is64Bit()
1160 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1161 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001162 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001163 RRC = X86::VR64RegisterClass;
1164 break;
1165 case MVT::f32: case MVT::f64:
1166 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1167 case MVT::v4f32: case MVT::v2f64:
1168 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1169 case MVT::v4f64:
1170 RRC = X86::VR128RegisterClass;
1171 break;
1172 }
1173 return std::make_pair(RRC, Cost);
1174}
1175
Evan Cheng70017e42010-07-24 00:39:05 +00001176unsigned
1177X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1178 MachineFunction &MF) const {
1179 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1180 switch (RC->getID()) {
1181 default:
1182 return 0;
1183 case X86::GR32RegClassID:
1184 return 4 - FPDiff;
1185 case X86::GR64RegClassID:
1186 return 8 - FPDiff;
1187 case X86::VR128RegClassID:
1188 return Subtarget->is64Bit() ? 10 : 4;
1189 case X86::VR64RegClassID:
1190 return 4;
1191 }
1192}
1193
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001194bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1195 unsigned &Offset) const {
1196 if (!Subtarget->isTargetLinux())
1197 return false;
1198
1199 if (Subtarget->is64Bit()) {
1200 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1201 Offset = 0x28;
1202 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1203 AddressSpace = 256;
1204 else
1205 AddressSpace = 257;
1206 } else {
1207 // %gs:0x14 on i386
1208 Offset = 0x14;
1209 AddressSpace = 256;
1210 }
1211 return true;
1212}
1213
1214
Chris Lattner2b02a442007-02-25 08:29:00 +00001215//===----------------------------------------------------------------------===//
1216// Return Value Calling Convention Implementation
1217//===----------------------------------------------------------------------===//
1218
Chris Lattner59ed56b2007-02-28 04:55:35 +00001219#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001220
Michael J. Spencerec38de22010-10-10 22:04:20 +00001221bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001222X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001223 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001224 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001225 SmallVector<CCValAssign, 16> RVLocs;
1226 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001227 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001228 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001229}
1230
Dan Gohman98ca4f22009-08-05 01:29:28 +00001231SDValue
1232X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001233 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001234 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001235 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001236 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001237 MachineFunction &MF = DAG.getMachineFunction();
1238 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001239
Chris Lattner9774c912007-02-27 05:28:59 +00001240 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001241 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1242 RVLocs, *DAG.getContext());
1243 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001244
Evan Chengdcea1632010-02-04 02:40:39 +00001245 // Add the regs to the liveout set for the function.
1246 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1247 for (unsigned i = 0; i != RVLocs.size(); ++i)
1248 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1249 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001250
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001252
Dan Gohman475871a2008-07-27 21:46:04 +00001253 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001254 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1255 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001256 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1257 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001258
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001259 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001260 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1261 CCValAssign &VA = RVLocs[i];
1262 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001263 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001264 EVT ValVT = ValToCopy.getValueType();
1265
Dale Johannesenc4510512010-09-24 19:05:48 +00001266 // If this is x86-64, and we disabled SSE, we can't return FP values,
1267 // or SSE or MMX vectors.
1268 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1269 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
1270 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001271 report_fatal_error("SSE register return with SSE disabled");
1272 }
1273 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1274 // llvm-gcc has never done it right and no one has noticed, so this
1275 // should be OK for now.
1276 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001277 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001278 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001279
Chris Lattner447ff682008-03-11 03:23:40 +00001280 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1281 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001282 if (VA.getLocReg() == X86::ST0 ||
1283 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001284 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1285 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001286 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001287 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001288 RetOps.push_back(ValToCopy);
1289 // Don't emit a copytoreg.
1290 continue;
1291 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001292
Evan Cheng242b38b2009-02-23 09:03:22 +00001293 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1294 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001295 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001296 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001297 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001298 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001299 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1300 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001301 // If we don't have SSE2 available, convert to v4f32 so the generated
1302 // register is legal.
1303 if (!Subtarget->hasSSE2())
1304 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1305 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001306 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001307 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001308
Dale Johannesendd64c412009-02-04 00:33:20 +00001309 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001310 Flag = Chain.getValue(1);
1311 }
Dan Gohman61a92132008-04-21 23:59:07 +00001312
1313 // The x86-64 ABI for returning structs by value requires that we copy
1314 // the sret argument into %rax for the return. We saved the argument into
1315 // a virtual register in the entry block, so now we copy the value out
1316 // and into %rax.
1317 if (Subtarget->is64Bit() &&
1318 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1319 MachineFunction &MF = DAG.getMachineFunction();
1320 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1321 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001322 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001323 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001324 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001325
Dale Johannesendd64c412009-02-04 00:33:20 +00001326 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001327 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001328
1329 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001330 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001331 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001332
Chris Lattner447ff682008-03-11 03:23:40 +00001333 RetOps[0] = Chain; // Update chain.
1334
1335 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001336 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001337 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001338
1339 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001341}
1342
Dan Gohman98ca4f22009-08-05 01:29:28 +00001343/// LowerCallResult - Lower the result values of a call into the
1344/// appropriate copies out of appropriate physical registers.
1345///
1346SDValue
1347X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001348 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 const SmallVectorImpl<ISD::InputArg> &Ins,
1350 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001351 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001352
Chris Lattnere32bbf62007-02-28 07:09:55 +00001353 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001354 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001355 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001357 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001358 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001359
Chris Lattner3085e152007-02-25 08:59:22 +00001360 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001361 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001362 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001363 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001364
Torok Edwin3f142c32009-02-01 18:15:56 +00001365 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001366 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001368 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001369 }
1370
Evan Cheng79fb3b42009-02-20 20:43:02 +00001371 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001372
1373 // If this is a call to a function that returns an fp value on the floating
1374 // point stack, we must guarantee the the value is popped from the stack, so
1375 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1376 // if the return value is not used. We use the FpGET_ST0 instructions
1377 // instead.
1378 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1379 // If we prefer to use the value in xmm registers, copy it out as f80 and
1380 // use a truncate to move it from fp stack reg to xmm reg.
1381 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1382 bool isST0 = VA.getLocReg() == X86::ST0;
1383 unsigned Opc = 0;
1384 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1385 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1386 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1387 SDValue Ops[] = { Chain, InFlag };
1388 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1389 Ops, 2), 1);
1390 Val = Chain.getValue(0);
1391
1392 // Round the f80 to the right size, which also moves it to the appropriate
1393 // xmm register.
1394 if (CopyVT != VA.getValVT())
1395 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1396 // This truncation won't change the value.
1397 DAG.getIntPtrConstant(1));
1398 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001399 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1400 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1401 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001402 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001403 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001404 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1405 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001406 } else {
1407 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001409 Val = Chain.getValue(0);
1410 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001411 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1412 } else {
1413 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1414 CopyVT, InFlag).getValue(1);
1415 Val = Chain.getValue(0);
1416 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001417 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001419 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001420
Dan Gohman98ca4f22009-08-05 01:29:28 +00001421 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001422}
1423
1424
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001425//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001426// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001427//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001428// StdCall calling convention seems to be standard for many Windows' API
1429// routines and around. It differs from C calling convention just a little:
1430// callee should clean up the stack, not caller. Symbols should be also
1431// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001432// For info on fast calling convention see Fast Calling Convention (tail call)
1433// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001434
Dan Gohman98ca4f22009-08-05 01:29:28 +00001435/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001436/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1438 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001439 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001440
Dan Gohman98ca4f22009-08-05 01:29:28 +00001441 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001442}
1443
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001444/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001445/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001446static bool
1447ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1448 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001449 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001450
Dan Gohman98ca4f22009-08-05 01:29:28 +00001451 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001452}
1453
Dan Gohman095cc292008-09-13 01:54:27 +00001454/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1455/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001456CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001457 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001458 if (CC == CallingConv::GHC)
1459 return CC_X86_64_GHC;
1460 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001461 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001462 else
1463 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001464 }
1465
Gordon Henriksen86737662008-01-05 16:56:59 +00001466 if (CC == CallingConv::X86_FastCall)
1467 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001468 else if (CC == CallingConv::X86_ThisCall)
1469 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001470 else if (CC == CallingConv::Fast)
1471 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001472 else if (CC == CallingConv::GHC)
1473 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001474 else
1475 return CC_X86_32_C;
1476}
1477
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001478/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1479/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001480/// the specific parameter attribute. The copy will be passed as a byval
1481/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001482static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001483CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001484 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1485 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001486 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001487
Dale Johannesendd64c412009-02-04 00:33:20 +00001488 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001489 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001490 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001491}
1492
Chris Lattner29689432010-03-11 00:22:57 +00001493/// IsTailCallConvention - Return true if the calling convention is one that
1494/// supports tail call optimization.
1495static bool IsTailCallConvention(CallingConv::ID CC) {
1496 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1497}
1498
Evan Cheng0c439eb2010-01-27 00:07:07 +00001499/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1500/// a tailcall target by changing its ABI.
1501static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001502 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001503}
1504
Dan Gohman98ca4f22009-08-05 01:29:28 +00001505SDValue
1506X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001507 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001508 const SmallVectorImpl<ISD::InputArg> &Ins,
1509 DebugLoc dl, SelectionDAG &DAG,
1510 const CCValAssign &VA,
1511 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001512 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001513 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001514 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001515 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001516 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001517 EVT ValVT;
1518
1519 // If value is passed by pointer we have address passed instead of the value
1520 // itself.
1521 if (VA.getLocInfo() == CCValAssign::Indirect)
1522 ValVT = VA.getLocVT();
1523 else
1524 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001525
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001526 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001527 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001528 // In case of tail call optimization mark all arguments mutable. Since they
1529 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001530 if (Flags.isByVal()) {
1531 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001532 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001533 return DAG.getFrameIndex(FI, getPointerTy());
1534 } else {
1535 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001536 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001537 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1538 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001539 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001540 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001541 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001542}
1543
Dan Gohman475871a2008-07-27 21:46:04 +00001544SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001545X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001546 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001547 bool isVarArg,
1548 const SmallVectorImpl<ISD::InputArg> &Ins,
1549 DebugLoc dl,
1550 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001551 SmallVectorImpl<SDValue> &InVals)
1552 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001553 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001554 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001555
Gordon Henriksen86737662008-01-05 16:56:59 +00001556 const Function* Fn = MF.getFunction();
1557 if (Fn->hasExternalLinkage() &&
1558 Subtarget->isTargetCygMing() &&
1559 Fn->getName() == "main")
1560 FuncInfo->setForceFramePointer(true);
1561
Evan Cheng1bc78042006-04-26 01:20:17 +00001562 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001563 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001564 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001565
Chris Lattner29689432010-03-11 00:22:57 +00001566 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1567 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001568
Chris Lattner638402b2007-02-28 07:00:42 +00001569 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001570 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1572 ArgLocs, *DAG.getContext());
1573 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
Chris Lattnerf39f7712007-02-28 05:46:49 +00001575 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001576 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001577 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1578 CCValAssign &VA = ArgLocs[i];
1579 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1580 // places.
1581 assert(VA.getValNo() != LastVal &&
1582 "Don't support value assigned to multiple locs yet");
1583 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001584
Chris Lattnerf39f7712007-02-28 05:46:49 +00001585 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001586 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001587 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001589 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001591 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001593 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001595 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001596 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1597 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001598 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001599 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001600 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001601 RC = X86::VR64RegisterClass;
1602 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001603 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001604
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001605 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001607
Chris Lattnerf39f7712007-02-28 05:46:49 +00001608 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1609 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1610 // right size.
1611 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001612 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001613 DAG.getValueType(VA.getValVT()));
1614 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001615 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001617 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001618 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001619
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001620 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001621 // Handle MMX values passed in XMM regs.
1622 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001623 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1624 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001625 } else
1626 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001627 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001628 } else {
1629 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001631 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001632
1633 // If value is passed via pointer - do a load.
1634 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001635 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1636 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001637
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001639 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001640
Dan Gohman61a92132008-04-21 23:59:07 +00001641 // The x86-64 ABI for returning structs by value requires that we copy
1642 // the sret argument into %rax for the return. Save the argument into
1643 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001644 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001645 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1646 unsigned Reg = FuncInfo->getSRetReturnReg();
1647 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001649 FuncInfo->setSRetReturnReg(Reg);
1650 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001651 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001653 }
1654
Chris Lattnerf39f7712007-02-28 05:46:49 +00001655 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001656 // Align stack specially for tail calls.
1657 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001658 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001659
Evan Cheng1bc78042006-04-26 01:20:17 +00001660 // If the function takes variable number of arguments, make a frame index for
1661 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001662 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001663 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1664 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001665 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001666 }
1667 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001668 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1669
1670 // FIXME: We should really autogenerate these arrays
1671 static const unsigned GPR64ArgRegsWin64[] = {
1672 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001673 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001674 static const unsigned GPR64ArgRegs64Bit[] = {
1675 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1676 };
1677 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001678 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1679 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1680 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001681 const unsigned *GPR64ArgRegs;
1682 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001683
1684 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001685 // The XMM registers which might contain var arg parameters are shadowed
1686 // in their paired GPR. So we only need to save the GPR to their home
1687 // slots.
1688 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001689 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001690 } else {
1691 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1692 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001693
1694 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001695 }
1696 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1697 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001698
Devang Patel578efa92009-06-05 21:57:13 +00001699 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001700 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001701 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001702 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001703 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001704 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001705 // Kernel mode asks for SSE to be disabled, so don't push them
1706 // on the stack.
1707 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001708
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001709 if (IsWin64) {
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001710 const TargetFrameInfo &TFI = *getTargetMachine().getFrameInfo();
1711 // Get to the caller-allocated home save location. Add 8 to account
1712 // for the return address.
1713 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001714 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001715 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001716 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1717 } else {
1718 // For X86-64, if there are vararg parameters that are passed via
1719 // registers, then we must store them to their spots on the stack so they
1720 // may be loaded by deferencing the result of va_next.
1721 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1722 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1723 FuncInfo->setRegSaveFrameIndex(
1724 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001725 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001726 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001727
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001729 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001730 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1731 getPointerTy());
1732 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001733 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001734 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1735 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001736 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1737 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001739 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001740 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001741 MachinePointerInfo::getFixedStack(
1742 FuncInfo->getRegSaveFrameIndex(), Offset),
1743 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001744 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001745 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001746 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001747
Dan Gohmanface41a2009-08-16 21:24:25 +00001748 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1749 // Now store the XMM (fp + vector) parameter registers.
1750 SmallVector<SDValue, 11> SaveXMMOps;
1751 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001752
Dan Gohmanface41a2009-08-16 21:24:25 +00001753 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1754 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1755 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001756
Dan Gohman1e93df62010-04-17 14:41:14 +00001757 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1758 FuncInfo->getRegSaveFrameIndex()));
1759 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1760 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001761
Dan Gohmanface41a2009-08-16 21:24:25 +00001762 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001763 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Dan Gohmanface41a2009-08-16 21:24:25 +00001764 X86::VR128RegisterClass);
1765 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1766 SaveXMMOps.push_back(Val);
1767 }
1768 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1769 MVT::Other,
1770 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001771 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001772
1773 if (!MemOps.empty())
1774 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1775 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001776 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001778
Gordon Henriksen86737662008-01-05 16:56:59 +00001779 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001780 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001781 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001782 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001783 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001784 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001785 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001786 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001787 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001788
Gordon Henriksen86737662008-01-05 16:56:59 +00001789 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001790 // RegSaveFrameIndex is X86-64 only.
1791 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001792 if (CallConv == CallingConv::X86_FastCall ||
1793 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001794 // fastcc functions can't have varargs.
1795 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001796 }
Evan Cheng25caf632006-05-23 21:06:34 +00001797
Dan Gohman98ca4f22009-08-05 01:29:28 +00001798 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001799}
1800
Dan Gohman475871a2008-07-27 21:46:04 +00001801SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1803 SDValue StackPtr, SDValue Arg,
1804 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001805 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001806 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001807 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1808 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001810 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001811 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001812 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001813
1814 return DAG.getStore(Chain, dl, Arg, PtrOff,
1815 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001816 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001817}
1818
Bill Wendling64e87322009-01-16 19:25:27 +00001819/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001820/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001821SDValue
1822X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001823 SDValue &OutRetAddr, SDValue Chain,
1824 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001825 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001826 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001827 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001828 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001829
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001830 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001831 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1832 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001833 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001834}
1835
1836/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1837/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001838static SDValue
1839EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001840 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001841 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001842 // Store the return address to the appropriate stack slot.
1843 if (!FPDiff) return Chain;
1844 // Calculate the new stack slot for the return address.
1845 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001846 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001847 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001850 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001851 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001852 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001853 return Chain;
1854}
1855
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001857X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001858 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001859 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001860 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001861 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862 const SmallVectorImpl<ISD::InputArg> &Ins,
1863 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001864 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001865 MachineFunction &MF = DAG.getMachineFunction();
1866 bool Is64Bit = Subtarget->is64Bit();
1867 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001868 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001869
Evan Cheng5f941932010-02-05 02:21:12 +00001870 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001871 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001872 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1873 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001874 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001875
1876 // Sibcalls are automatically detected tailcalls which do not require
1877 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001878 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001879 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001880
1881 if (isTailCall)
1882 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001883 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001884
Chris Lattner29689432010-03-11 00:22:57 +00001885 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1886 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001887
Chris Lattner638402b2007-02-28 07:00:42 +00001888 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001889 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1891 ArgLocs, *DAG.getContext());
1892 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001893
Chris Lattner423c5f42007-02-28 05:31:48 +00001894 // Get a count of how many bytes are to be pushed on the stack.
1895 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001896 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001897 // This is a sibcall. The memory operands are available in caller's
1898 // own caller's stack.
1899 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001900 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001901 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001902
Gordon Henriksen86737662008-01-05 16:56:59 +00001903 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001904 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001905 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001906 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001907 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1908 FPDiff = NumBytesCallerPushed - NumBytes;
1909
1910 // Set the delta of movement of the returnaddr stackslot.
1911 // But only set if delta is greater than previous delta.
1912 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1913 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1914 }
1915
Evan Chengf22f9b32010-02-06 03:28:46 +00001916 if (!IsSibcall)
1917 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001918
Dan Gohman475871a2008-07-27 21:46:04 +00001919 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001920 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001921 if (isTailCall && FPDiff)
1922 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1923 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001924
Dan Gohman475871a2008-07-27 21:46:04 +00001925 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1926 SmallVector<SDValue, 8> MemOpChains;
1927 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001928
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001929 // Walk the register/memloc assignments, inserting copies/loads. In the case
1930 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001931 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1932 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001933 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001934 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001935 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001936 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001937
Chris Lattner423c5f42007-02-28 05:31:48 +00001938 // Promote the value if needed.
1939 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001940 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001941 case CCValAssign::Full: break;
1942 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001943 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001944 break;
1945 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001946 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001947 break;
1948 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001949 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1950 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1952 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1953 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001954 } else
1955 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1956 break;
1957 case CCValAssign::BCvt:
1958 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001959 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001960 case CCValAssign::Indirect: {
1961 // Store the argument.
1962 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001963 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001964 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00001965 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001966 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001967 Arg = SpillSlot;
1968 break;
1969 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001970 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001971
Chris Lattner423c5f42007-02-28 05:31:48 +00001972 if (VA.isRegLoc()) {
1973 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001974 if (isVarArg && Subtarget->isTargetWin64()) {
1975 // Win64 ABI requires argument XMM reg to be copied to the corresponding
1976 // shadow reg if callee is a varargs function.
1977 unsigned ShadowReg = 0;
1978 switch (VA.getLocReg()) {
1979 case X86::XMM0: ShadowReg = X86::RCX; break;
1980 case X86::XMM1: ShadowReg = X86::RDX; break;
1981 case X86::XMM2: ShadowReg = X86::R8; break;
1982 case X86::XMM3: ShadowReg = X86::R9; break;
1983 }
1984 if (ShadowReg)
1985 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
1986 }
Evan Chengf22f9b32010-02-06 03:28:46 +00001987 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001988 assert(VA.isMemLoc());
1989 if (StackPtr.getNode() == 0)
1990 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1991 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1992 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001993 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001994 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001995
Evan Cheng32fe1032006-05-25 00:59:30 +00001996 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001998 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001999
Evan Cheng347d5f72006-04-28 21:29:37 +00002000 // Build a sequence of copy-to-reg nodes chained together with token chain
2001 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002003 // Tail call byval lowering might overwrite argument registers so in case of
2004 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002006 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002007 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002008 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002009 InFlag = Chain.getValue(1);
2010 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002011
Chris Lattner88e1fd52009-07-09 04:24:46 +00002012 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002013 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2014 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002016 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2017 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002018 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002019 InFlag);
2020 InFlag = Chain.getValue(1);
2021 } else {
2022 // If we are tail calling and generating PIC/GOT style code load the
2023 // address of the callee into ECX. The value in ecx is used as target of
2024 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2025 // for tail calls on PIC/GOT architectures. Normally we would just put the
2026 // address of GOT into ebx and then call target@PLT. But for tail calls
2027 // ebx would be restored (since ebx is callee saved) before jumping to the
2028 // target@PLT.
2029
2030 // Note: The actual moving to ECX is done further down.
2031 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2032 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2033 !G->getGlobal()->hasProtectedVisibility())
2034 Callee = LowerGlobalAddress(Callee, DAG);
2035 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002036 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002037 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002038 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002039
Nate Begemanc8ea6732010-07-21 20:49:52 +00002040 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 // From AMD64 ABI document:
2042 // For calls that may call functions that use varargs or stdargs
2043 // (prototype-less calls or calls to functions containing ellipsis (...) in
2044 // the declaration) %al is used as hidden argument to specify the number
2045 // of SSE registers used. The contents of %al do not need to match exactly
2046 // the number of registers, but must be an ubound on the number of SSE
2047 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002048
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 // Count the number of XMM registers allocated.
2050 static const unsigned XMMArgRegs[] = {
2051 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2052 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2053 };
2054 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002055 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002056 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002057
Dale Johannesendd64c412009-02-04 00:33:20 +00002058 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 InFlag = Chain.getValue(1);
2061 }
2062
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002063
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002064 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002065 if (isTailCall) {
2066 // Force all the incoming stack arguments to be loaded from the stack
2067 // before any new outgoing arguments are stored to the stack, because the
2068 // outgoing stack slots may alias the incoming argument stack slots, and
2069 // the alias isn't otherwise explicit. This is slightly more conservative
2070 // than necessary, because it means that each store effectively depends
2071 // on every argument instead of just those arguments it would clobber.
2072 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2073
Dan Gohman475871a2008-07-27 21:46:04 +00002074 SmallVector<SDValue, 8> MemOpChains2;
2075 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002076 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002077 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002078 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002079 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002080 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2081 CCValAssign &VA = ArgLocs[i];
2082 if (VA.isRegLoc())
2083 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002084 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002085 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002087 // Create frame index.
2088 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002089 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002090 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002092
Duncan Sands276dcbd2008-03-21 09:14:45 +00002093 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002094 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002095 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002096 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002097 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002098 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002099 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002100
Dan Gohman98ca4f22009-08-05 01:29:28 +00002101 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2102 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002103 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002104 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002105 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002106 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002107 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002108 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002109 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002110 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002111 }
2112 }
2113
2114 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002116 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002117
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002118 // Copy arguments to their registers.
2119 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002120 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002121 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002122 InFlag = Chain.getValue(1);
2123 }
Dan Gohman475871a2008-07-27 21:46:04 +00002124 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002125
Gordon Henriksen86737662008-01-05 16:56:59 +00002126 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002127 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002128 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002129 }
2130
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002131 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2132 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2133 // In the 64-bit large code model, we have to make all calls
2134 // through a register, since the call instruction's 32-bit
2135 // pc-relative offset may not be large enough to hold the whole
2136 // address.
2137 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002138 // If the callee is a GlobalAddress node (quite common, every direct call
2139 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2140 // it.
2141
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002142 // We should use extra load for direct calls to dllimported functions in
2143 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002144 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002145 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002146 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002147
Chris Lattner48a7d022009-07-09 05:02:21 +00002148 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2149 // external symbols most go through the PLT in PIC mode. If the symbol
2150 // has hidden or protected visibility, or if it is static or local, then
2151 // we don't need to use the PLT - we can directly call it.
2152 if (Subtarget->isTargetELF() &&
2153 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002154 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002155 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002156 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002157 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2158 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002159 // PC-relative references to external symbols should go through $stub,
2160 // unless we're building with the leopard linker or later, which
2161 // automatically synthesizes these stubs.
2162 OpFlags = X86II::MO_DARWIN_STUB;
2163 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002164
Devang Patel0d881da2010-07-06 22:08:15 +00002165 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002166 G->getOffset(), OpFlags);
2167 }
Bill Wendling056292f2008-09-16 21:48:12 +00002168 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002169 unsigned char OpFlags = 0;
2170
2171 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2172 // symbols should go through the PLT.
2173 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002174 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002175 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002176 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002177 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002178 // PC-relative references to external symbols should go through $stub,
2179 // unless we're building with the leopard linker or later, which
2180 // automatically synthesizes these stubs.
2181 OpFlags = X86II::MO_DARWIN_STUB;
2182 }
Eric Christopherfd179292009-08-27 18:07:15 +00002183
Chris Lattner48a7d022009-07-09 05:02:21 +00002184 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2185 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002186 }
2187
Chris Lattnerd96d0722007-02-25 06:40:16 +00002188 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002190 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002191
Evan Chengf22f9b32010-02-06 03:28:46 +00002192 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002193 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2194 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002195 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002196 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002197
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002198 Ops.push_back(Chain);
2199 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002200
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002203
Gordon Henriksen86737662008-01-05 16:56:59 +00002204 // Add argument registers to the end of the list so that they are known live
2205 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002206 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2207 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2208 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002209
Evan Cheng586ccac2008-03-18 23:36:35 +00002210 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002211 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002212 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2213
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002214 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2215 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002216 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002217
Gabor Greifba36cb52008-08-28 21:40:38 +00002218 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002219 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002220
Dan Gohman98ca4f22009-08-05 01:29:28 +00002221 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002222 // We used to do:
2223 //// If this is the first return lowered for this function, add the regs
2224 //// to the liveout set for the function.
2225 // This isn't right, although it's probably harmless on x86; liveouts
2226 // should be computed from returns not tail calls. Consider a void
2227 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002228 return DAG.getNode(X86ISD::TC_RETURN, dl,
2229 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002230 }
2231
Dale Johannesenace16102009-02-03 19:33:06 +00002232 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002233 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002234
Chris Lattner2d297092006-05-23 18:50:38 +00002235 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002236 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002237 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002238 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002239 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002240 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002241 // pops the hidden struct pointer, so we have to push it back.
2242 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002243 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002244 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002245 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002246
Gordon Henriksenae636f82008-01-03 16:47:34 +00002247 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002248 if (!IsSibcall) {
2249 Chain = DAG.getCALLSEQ_END(Chain,
2250 DAG.getIntPtrConstant(NumBytes, true),
2251 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2252 true),
2253 InFlag);
2254 InFlag = Chain.getValue(1);
2255 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002256
Chris Lattner3085e152007-02-25 08:59:22 +00002257 // Handle result values, copying them out of physregs into vregs that we
2258 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002259 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2260 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002261}
2262
Evan Cheng25ab6902006-09-08 06:48:29 +00002263
2264//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002265// Fast Calling Convention (tail call) implementation
2266//===----------------------------------------------------------------------===//
2267
2268// Like std call, callee cleans arguments, convention except that ECX is
2269// reserved for storing the tail called function address. Only 2 registers are
2270// free for argument passing (inreg). Tail call optimization is performed
2271// provided:
2272// * tailcallopt is enabled
2273// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002274// On X86_64 architecture with GOT-style position independent code only local
2275// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002276// To keep the stack aligned according to platform abi the function
2277// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2278// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002279// If a tail called function callee has more arguments than the caller the
2280// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002281// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002282// original REtADDR, but before the saved framepointer or the spilled registers
2283// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2284// stack layout:
2285// arg1
2286// arg2
2287// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002288// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002289// move area ]
2290// (possible EBP)
2291// ESI
2292// EDI
2293// local1 ..
2294
2295/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2296/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002297unsigned
2298X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2299 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002300 MachineFunction &MF = DAG.getMachineFunction();
2301 const TargetMachine &TM = MF.getTarget();
2302 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2303 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002304 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002305 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002306 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002307 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2308 // Number smaller than 12 so just add the difference.
2309 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2310 } else {
2311 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002312 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002313 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002314 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002315 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002316}
2317
Evan Cheng5f941932010-02-05 02:21:12 +00002318/// MatchingStackOffset - Return true if the given stack call argument is
2319/// already available in the same position (relatively) of the caller's
2320/// incoming argument stack.
2321static
2322bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2323 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2324 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002325 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2326 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002327 if (Arg.getOpcode() == ISD::CopyFromReg) {
2328 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2329 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2330 return false;
2331 MachineInstr *Def = MRI->getVRegDef(VR);
2332 if (!Def)
2333 return false;
2334 if (!Flags.isByVal()) {
2335 if (!TII->isLoadFromStackSlot(Def, FI))
2336 return false;
2337 } else {
2338 unsigned Opcode = Def->getOpcode();
2339 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2340 Def->getOperand(1).isFI()) {
2341 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002342 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002343 } else
2344 return false;
2345 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002346 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2347 if (Flags.isByVal())
2348 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002349 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002350 // define @foo(%struct.X* %A) {
2351 // tail call @bar(%struct.X* byval %A)
2352 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002353 return false;
2354 SDValue Ptr = Ld->getBasePtr();
2355 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2356 if (!FINode)
2357 return false;
2358 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002359 } else
2360 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002361
Evan Cheng4cae1332010-03-05 08:38:04 +00002362 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002363 if (!MFI->isFixedObjectIndex(FI))
2364 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002365 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002366}
2367
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2369/// for tail call optimization. Targets which want to do tail call
2370/// optimization should implement this function.
2371bool
2372X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002373 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002375 bool isCalleeStructRet,
2376 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002377 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002378 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002379 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002381 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002382 CalleeCC != CallingConv::C)
2383 return false;
2384
Evan Cheng7096ae42010-01-29 06:45:59 +00002385 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002386 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002387 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002388 CallingConv::ID CallerCC = CallerF->getCallingConv();
2389 bool CCMatch = CallerCC == CalleeCC;
2390
Dan Gohman1797ed52010-02-08 20:27:50 +00002391 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002392 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002393 return true;
2394 return false;
2395 }
2396
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002397 // Look for obvious safe cases to perform tail call optimization that do not
2398 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002399
Evan Cheng2c12cb42010-03-26 16:26:03 +00002400 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2401 // emit a special epilogue.
2402 if (RegInfo->needsStackRealignment(MF))
2403 return false;
2404
Eric Christopher90eb4022010-07-22 00:26:08 +00002405 // Do not sibcall optimize vararg calls unless the call site is not passing
2406 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002407 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002408 return false;
2409
Evan Chenga375d472010-03-15 18:54:48 +00002410 // Also avoid sibcall optimization if either caller or callee uses struct
2411 // return semantics.
2412 if (isCalleeStructRet || isCallerStructRet)
2413 return false;
2414
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002415 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2416 // Therefore if it's not used by the call it is not safe to optimize this into
2417 // a sibcall.
2418 bool Unused = false;
2419 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2420 if (!Ins[i].Used) {
2421 Unused = true;
2422 break;
2423 }
2424 }
2425 if (Unused) {
2426 SmallVector<CCValAssign, 16> RVLocs;
2427 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2428 RVLocs, *DAG.getContext());
2429 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002430 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002431 CCValAssign &VA = RVLocs[i];
2432 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2433 return false;
2434 }
2435 }
2436
Evan Cheng13617962010-04-30 01:12:32 +00002437 // If the calling conventions do not match, then we'd better make sure the
2438 // results are returned in the same way as what the caller expects.
2439 if (!CCMatch) {
2440 SmallVector<CCValAssign, 16> RVLocs1;
2441 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2442 RVLocs1, *DAG.getContext());
2443 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2444
2445 SmallVector<CCValAssign, 16> RVLocs2;
2446 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2447 RVLocs2, *DAG.getContext());
2448 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2449
2450 if (RVLocs1.size() != RVLocs2.size())
2451 return false;
2452 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2453 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2454 return false;
2455 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2456 return false;
2457 if (RVLocs1[i].isRegLoc()) {
2458 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2459 return false;
2460 } else {
2461 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2462 return false;
2463 }
2464 }
2465 }
2466
Evan Chenga6bff982010-01-30 01:22:00 +00002467 // If the callee takes no arguments then go on to check the results of the
2468 // call.
2469 if (!Outs.empty()) {
2470 // Check if stack adjustment is needed. For now, do not do this if any
2471 // argument is passed on the stack.
2472 SmallVector<CCValAssign, 16> ArgLocs;
2473 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2474 ArgLocs, *DAG.getContext());
2475 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002476 if (CCInfo.getNextStackOffset()) {
2477 MachineFunction &MF = DAG.getMachineFunction();
2478 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2479 return false;
2480 if (Subtarget->isTargetWin64())
2481 // Win64 ABI has additional complications.
2482 return false;
2483
2484 // Check if the arguments are already laid out in the right way as
2485 // the caller's fixed stack objects.
2486 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002487 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2488 const X86InstrInfo *TII =
2489 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002490 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2491 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002492 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002493 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002494 if (VA.getLocInfo() == CCValAssign::Indirect)
2495 return false;
2496 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002497 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2498 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002499 return false;
2500 }
2501 }
2502 }
Evan Cheng9c044672010-05-29 01:35:22 +00002503
2504 // If the tailcall address may be in a register, then make sure it's
2505 // possible to register allocate for it. In 32-bit, the call address can
2506 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002507 // callee-saved registers are restored. These happen to be the same
2508 // registers used to pass 'inreg' arguments so watch out for those.
2509 if (!Subtarget->is64Bit() &&
2510 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002511 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002512 unsigned NumInRegs = 0;
2513 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2514 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002515 if (!VA.isRegLoc())
2516 continue;
2517 unsigned Reg = VA.getLocReg();
2518 switch (Reg) {
2519 default: break;
2520 case X86::EAX: case X86::EDX: case X86::ECX:
2521 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002522 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002523 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002524 }
2525 }
2526 }
Evan Chenga6bff982010-01-30 01:22:00 +00002527 }
Evan Chengb1712452010-01-27 06:25:16 +00002528
Evan Cheng86809cc2010-02-03 03:28:02 +00002529 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002530}
2531
Dan Gohman3df24e62008-09-03 23:12:08 +00002532FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002533X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2534 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002535}
2536
2537
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002538//===----------------------------------------------------------------------===//
2539// Other Lowering Hooks
2540//===----------------------------------------------------------------------===//
2541
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002542static bool MayFoldLoad(SDValue Op) {
2543 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2544}
2545
2546static bool MayFoldIntoStore(SDValue Op) {
2547 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2548}
2549
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002550static bool isTargetShuffle(unsigned Opcode) {
2551 switch(Opcode) {
2552 default: return false;
2553 case X86ISD::PSHUFD:
2554 case X86ISD::PSHUFHW:
2555 case X86ISD::PSHUFLW:
2556 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002557 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002558 case X86ISD::SHUFPS:
2559 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002560 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002561 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002562 case X86ISD::MOVLPS:
2563 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002564 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002565 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002566 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002567 case X86ISD::MOVSS:
2568 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002569 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002570 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002571 case X86ISD::PUNPCKLWD:
2572 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002573 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002574 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002575 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002576 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002577 case X86ISD::PUNPCKHWD:
2578 case X86ISD::PUNPCKHBW:
2579 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002580 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002581 return true;
2582 }
2583 return false;
2584}
2585
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002586static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002587 SDValue V1, SelectionDAG &DAG) {
2588 switch(Opc) {
2589 default: llvm_unreachable("Unknown x86 shuffle node");
2590 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002591 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002592 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002593 return DAG.getNode(Opc, dl, VT, V1);
2594 }
2595
2596 return SDValue();
2597}
2598
2599static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002600 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002601 switch(Opc) {
2602 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002603 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002604 case X86ISD::PSHUFHW:
2605 case X86ISD::PSHUFLW:
2606 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2607 }
2608
2609 return SDValue();
2610}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002611
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002612static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2613 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2614 switch(Opc) {
2615 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002616 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002617 case X86ISD::SHUFPD:
2618 case X86ISD::SHUFPS:
2619 return DAG.getNode(Opc, dl, VT, V1, V2,
2620 DAG.getConstant(TargetMask, MVT::i8));
2621 }
2622 return SDValue();
2623}
2624
2625static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2626 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2627 switch(Opc) {
2628 default: llvm_unreachable("Unknown x86 shuffle node");
2629 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002630 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002631 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002632 case X86ISD::MOVLPS:
2633 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002634 case X86ISD::MOVSS:
2635 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002636 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002637 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002638 case X86ISD::PUNPCKLWD:
2639 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002640 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002641 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002642 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002643 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002644 case X86ISD::PUNPCKHWD:
2645 case X86ISD::PUNPCKHBW:
2646 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002647 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002648 return DAG.getNode(Opc, dl, VT, V1, V2);
2649 }
2650 return SDValue();
2651}
2652
Dan Gohmand858e902010-04-17 15:26:15 +00002653SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002654 MachineFunction &MF = DAG.getMachineFunction();
2655 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2656 int ReturnAddrIndex = FuncInfo->getRAIndex();
2657
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002658 if (ReturnAddrIndex == 0) {
2659 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002660 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002661 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002662 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002663 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002664 }
2665
Evan Cheng25ab6902006-09-08 06:48:29 +00002666 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002667}
2668
2669
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002670bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2671 bool hasSymbolicDisplacement) {
2672 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002673 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002674 return false;
2675
2676 // If we don't have a symbolic displacement - we don't have any extra
2677 // restrictions.
2678 if (!hasSymbolicDisplacement)
2679 return true;
2680
2681 // FIXME: Some tweaks might be needed for medium code model.
2682 if (M != CodeModel::Small && M != CodeModel::Kernel)
2683 return false;
2684
2685 // For small code model we assume that latest object is 16MB before end of 31
2686 // bits boundary. We may also accept pretty large negative constants knowing
2687 // that all objects are in the positive half of address space.
2688 if (M == CodeModel::Small && Offset < 16*1024*1024)
2689 return true;
2690
2691 // For kernel code model we know that all object resist in the negative half
2692 // of 32bits address space. We may not accept negative offsets, since they may
2693 // be just off and we may accept pretty large positive ones.
2694 if (M == CodeModel::Kernel && Offset > 0)
2695 return true;
2696
2697 return false;
2698}
2699
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002700/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2701/// specific condition code, returning the condition code and the LHS/RHS of the
2702/// comparison to make.
2703static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2704 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002705 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002706 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2707 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2708 // X > -1 -> X == 0, jump !sign.
2709 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002710 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002711 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2712 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002713 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002714 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002715 // X < 1 -> X <= 0
2716 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002717 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002718 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002719 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002720
Evan Chengd9558e02006-01-06 00:43:03 +00002721 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002722 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002723 case ISD::SETEQ: return X86::COND_E;
2724 case ISD::SETGT: return X86::COND_G;
2725 case ISD::SETGE: return X86::COND_GE;
2726 case ISD::SETLT: return X86::COND_L;
2727 case ISD::SETLE: return X86::COND_LE;
2728 case ISD::SETNE: return X86::COND_NE;
2729 case ISD::SETULT: return X86::COND_B;
2730 case ISD::SETUGT: return X86::COND_A;
2731 case ISD::SETULE: return X86::COND_BE;
2732 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002733 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002734 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002735
Chris Lattner4c78e022008-12-23 23:42:27 +00002736 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002737
Chris Lattner4c78e022008-12-23 23:42:27 +00002738 // If LHS is a foldable load, but RHS is not, flip the condition.
2739 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2740 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2741 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2742 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002743 }
2744
Chris Lattner4c78e022008-12-23 23:42:27 +00002745 switch (SetCCOpcode) {
2746 default: break;
2747 case ISD::SETOLT:
2748 case ISD::SETOLE:
2749 case ISD::SETUGT:
2750 case ISD::SETUGE:
2751 std::swap(LHS, RHS);
2752 break;
2753 }
2754
2755 // On a floating point condition, the flags are set as follows:
2756 // ZF PF CF op
2757 // 0 | 0 | 0 | X > Y
2758 // 0 | 0 | 1 | X < Y
2759 // 1 | 0 | 0 | X == Y
2760 // 1 | 1 | 1 | unordered
2761 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002762 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002763 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002764 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002765 case ISD::SETOLT: // flipped
2766 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002767 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002768 case ISD::SETOLE: // flipped
2769 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002770 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002771 case ISD::SETUGT: // flipped
2772 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002773 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002774 case ISD::SETUGE: // flipped
2775 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002776 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002777 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002778 case ISD::SETNE: return X86::COND_NE;
2779 case ISD::SETUO: return X86::COND_P;
2780 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002781 case ISD::SETOEQ:
2782 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002783 }
Evan Chengd9558e02006-01-06 00:43:03 +00002784}
2785
Evan Cheng4a460802006-01-11 00:33:36 +00002786/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2787/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002788/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002789static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002790 switch (X86CC) {
2791 default:
2792 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002793 case X86::COND_B:
2794 case X86::COND_BE:
2795 case X86::COND_E:
2796 case X86::COND_P:
2797 case X86::COND_A:
2798 case X86::COND_AE:
2799 case X86::COND_NE:
2800 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002801 return true;
2802 }
2803}
2804
Evan Chengeb2f9692009-10-27 19:56:55 +00002805/// isFPImmLegal - Returns true if the target can instruction select the
2806/// specified FP immediate natively. If false, the legalizer will
2807/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002808bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002809 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2810 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2811 return true;
2812 }
2813 return false;
2814}
2815
Nate Begeman9008ca62009-04-27 18:41:29 +00002816/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2817/// the specified range (L, H].
2818static bool isUndefOrInRange(int Val, int Low, int Hi) {
2819 return (Val < 0) || (Val >= Low && Val < Hi);
2820}
2821
2822/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2823/// specified value.
2824static bool isUndefOrEqual(int Val, int CmpVal) {
2825 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002826 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002827 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002828}
2829
Nate Begeman9008ca62009-04-27 18:41:29 +00002830/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2831/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2832/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002833static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002834 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002835 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002836 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 return (Mask[0] < 2 && Mask[1] < 2);
2838 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002839}
2840
Nate Begeman9008ca62009-04-27 18:41:29 +00002841bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002842 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 N->getMask(M);
2844 return ::isPSHUFDMask(M, N->getValueType(0));
2845}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002846
Nate Begeman9008ca62009-04-27 18:41:29 +00002847/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2848/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002849static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002850 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002851 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002852
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 // Lower quadword copied in order or undef.
2854 for (int i = 0; i != 4; ++i)
2855 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002856 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002857
Evan Cheng506d3df2006-03-29 23:07:14 +00002858 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 for (int i = 4; i != 8; ++i)
2860 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002861 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002862
Evan Cheng506d3df2006-03-29 23:07:14 +00002863 return true;
2864}
2865
Nate Begeman9008ca62009-04-27 18:41:29 +00002866bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002867 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002868 N->getMask(M);
2869 return ::isPSHUFHWMask(M, N->getValueType(0));
2870}
Evan Cheng506d3df2006-03-29 23:07:14 +00002871
Nate Begeman9008ca62009-04-27 18:41:29 +00002872/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2873/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002874static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002875 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002876 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002877
Rafael Espindola15684b22009-04-24 12:40:33 +00002878 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 for (int i = 4; i != 8; ++i)
2880 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002881 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002882
Rafael Espindola15684b22009-04-24 12:40:33 +00002883 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 for (int i = 0; i != 4; ++i)
2885 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002886 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002887
Rafael Espindola15684b22009-04-24 12:40:33 +00002888 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002889}
2890
Nate Begeman9008ca62009-04-27 18:41:29 +00002891bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002892 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002893 N->getMask(M);
2894 return ::isPSHUFLWMask(M, N->getValueType(0));
2895}
2896
Nate Begemana09008b2009-10-19 02:17:23 +00002897/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2898/// is suitable for input to PALIGNR.
2899static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2900 bool hasSSSE3) {
2901 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002902
Nate Begemana09008b2009-10-19 02:17:23 +00002903 // Do not handle v2i64 / v2f64 shuffles with palignr.
2904 if (e < 4 || !hasSSSE3)
2905 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002906
Nate Begemana09008b2009-10-19 02:17:23 +00002907 for (i = 0; i != e; ++i)
2908 if (Mask[i] >= 0)
2909 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002910
Nate Begemana09008b2009-10-19 02:17:23 +00002911 // All undef, not a palignr.
2912 if (i == e)
2913 return false;
2914
2915 // Determine if it's ok to perform a palignr with only the LHS, since we
2916 // don't have access to the actual shuffle elements to see if RHS is undef.
2917 bool Unary = Mask[i] < (int)e;
2918 bool NeedsUnary = false;
2919
2920 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002921
Nate Begemana09008b2009-10-19 02:17:23 +00002922 // Check the rest of the elements to see if they are consecutive.
2923 for (++i; i != e; ++i) {
2924 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00002925 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00002926 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002927
Nate Begemana09008b2009-10-19 02:17:23 +00002928 Unary = Unary && (m < (int)e);
2929 NeedsUnary = NeedsUnary || (m < s);
2930
2931 if (NeedsUnary && !Unary)
2932 return false;
2933 if (Unary && m != ((s+i) & (e-1)))
2934 return false;
2935 if (!Unary && m != (s+i))
2936 return false;
2937 }
2938 return true;
2939}
2940
2941bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2942 SmallVector<int, 8> M;
2943 N->getMask(M);
2944 return ::isPALIGNRMask(M, N->getValueType(0), true);
2945}
2946
Evan Cheng14aed5e2006-03-24 01:18:28 +00002947/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2948/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002949static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 int NumElems = VT.getVectorNumElements();
2951 if (NumElems != 2 && NumElems != 4)
2952 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002953
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 int Half = NumElems / 2;
2955 for (int i = 0; i < Half; ++i)
2956 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002957 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 for (int i = Half; i < NumElems; ++i)
2959 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002960 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002961
Evan Cheng14aed5e2006-03-24 01:18:28 +00002962 return true;
2963}
2964
Nate Begeman9008ca62009-04-27 18:41:29 +00002965bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2966 SmallVector<int, 8> M;
2967 N->getMask(M);
2968 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002969}
2970
Evan Cheng213d2cf2007-05-17 18:45:50 +00002971/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002972/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2973/// half elements to come from vector 1 (which would equal the dest.) and
2974/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002975static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002977
2978 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002979 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002980
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 int Half = NumElems / 2;
2982 for (int i = 0; i < Half; ++i)
2983 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002984 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 for (int i = Half; i < NumElems; ++i)
2986 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002987 return false;
2988 return true;
2989}
2990
Nate Begeman9008ca62009-04-27 18:41:29 +00002991static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2992 SmallVector<int, 8> M;
2993 N->getMask(M);
2994 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002995}
2996
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002997/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2998/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002999bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3000 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003001 return false;
3002
Evan Cheng2064a2b2006-03-28 06:50:32 +00003003 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003004 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3005 isUndefOrEqual(N->getMaskElt(1), 7) &&
3006 isUndefOrEqual(N->getMaskElt(2), 2) &&
3007 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003008}
3009
Nate Begeman0b10b912009-11-07 23:17:15 +00003010/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3011/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3012/// <2, 3, 2, 3>
3013bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3014 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003015
Nate Begeman0b10b912009-11-07 23:17:15 +00003016 if (NumElems != 4)
3017 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003018
Nate Begeman0b10b912009-11-07 23:17:15 +00003019 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3020 isUndefOrEqual(N->getMaskElt(1), 3) &&
3021 isUndefOrEqual(N->getMaskElt(2), 2) &&
3022 isUndefOrEqual(N->getMaskElt(3), 3);
3023}
3024
Evan Cheng5ced1d82006-04-06 23:23:56 +00003025/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3026/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003027bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3028 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003029
Evan Cheng5ced1d82006-04-06 23:23:56 +00003030 if (NumElems != 2 && NumElems != 4)
3031 return false;
3032
Evan Chengc5cdff22006-04-07 21:53:05 +00003033 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003035 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003036
Evan Chengc5cdff22006-04-07 21:53:05 +00003037 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003039 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003040
3041 return true;
3042}
3043
Nate Begeman0b10b912009-11-07 23:17:15 +00003044/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3045/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3046bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003048
Evan Cheng5ced1d82006-04-06 23:23:56 +00003049 if (NumElems != 2 && NumElems != 4)
3050 return false;
3051
Evan Chengc5cdff22006-04-07 21:53:05 +00003052 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003053 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003054 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003055
Nate Begeman9008ca62009-04-27 18:41:29 +00003056 for (unsigned i = 0; i < NumElems/2; ++i)
3057 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003058 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003059
3060 return true;
3061}
3062
Evan Cheng0038e592006-03-28 00:39:58 +00003063/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3064/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003065static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003066 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003068 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003069 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003070
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3072 int BitI = Mask[i];
3073 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003074 if (!isUndefOrEqual(BitI, j))
3075 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003076 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003077 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003078 return false;
3079 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003080 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003081 return false;
3082 }
Evan Cheng0038e592006-03-28 00:39:58 +00003083 }
Evan Cheng0038e592006-03-28 00:39:58 +00003084 return true;
3085}
3086
Nate Begeman9008ca62009-04-27 18:41:29 +00003087bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3088 SmallVector<int, 8> M;
3089 N->getMask(M);
3090 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003091}
3092
Evan Cheng4fcb9222006-03-28 02:43:26 +00003093/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3094/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003095static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003096 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003098 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003099 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003100
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3102 int BitI = Mask[i];
3103 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003104 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003105 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003106 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003107 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003108 return false;
3109 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003110 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003111 return false;
3112 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003113 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003114 return true;
3115}
3116
Nate Begeman9008ca62009-04-27 18:41:29 +00003117bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3118 SmallVector<int, 8> M;
3119 N->getMask(M);
3120 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003121}
3122
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003123/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3124/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3125/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003126static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003128 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003129 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003130
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3132 int BitI = Mask[i];
3133 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003134 if (!isUndefOrEqual(BitI, j))
3135 return false;
3136 if (!isUndefOrEqual(BitI1, j))
3137 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003138 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003139 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003140}
3141
Nate Begeman9008ca62009-04-27 18:41:29 +00003142bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3143 SmallVector<int, 8> M;
3144 N->getMask(M);
3145 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3146}
3147
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003148/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3149/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3150/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003151static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003152 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003153 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3154 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003155
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3157 int BitI = Mask[i];
3158 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003159 if (!isUndefOrEqual(BitI, j))
3160 return false;
3161 if (!isUndefOrEqual(BitI1, j))
3162 return false;
3163 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003164 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003165}
3166
Nate Begeman9008ca62009-04-27 18:41:29 +00003167bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3168 SmallVector<int, 8> M;
3169 N->getMask(M);
3170 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3171}
3172
Evan Cheng017dcc62006-04-21 01:05:10 +00003173/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3174/// specifies a shuffle of elements that is suitable for input to MOVSS,
3175/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003176static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003177 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003178 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003179
3180 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003183 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003184
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 for (int i = 1; i < NumElts; ++i)
3186 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003187 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003188
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003189 return true;
3190}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3193 SmallVector<int, 8> M;
3194 N->getMask(M);
3195 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003196}
3197
Evan Cheng017dcc62006-04-21 01:05:10 +00003198/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3199/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003200/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003201static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 bool V2IsSplat = false, bool V2IsUndef = false) {
3203 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003204 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003205 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003206
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003208 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003209
Nate Begeman9008ca62009-04-27 18:41:29 +00003210 for (int i = 1; i < NumOps; ++i)
3211 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3212 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3213 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003214 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003215
Evan Cheng39623da2006-04-20 08:58:49 +00003216 return true;
3217}
3218
Nate Begeman9008ca62009-04-27 18:41:29 +00003219static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003220 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 SmallVector<int, 8> M;
3222 N->getMask(M);
3223 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003224}
3225
Evan Chengd9539472006-04-14 21:59:03 +00003226/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3227/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003228bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3229 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003230 return false;
3231
3232 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003233 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 int Elt = N->getMaskElt(i);
3235 if (Elt >= 0 && Elt != 1)
3236 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003237 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003238
3239 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003240 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 int Elt = N->getMaskElt(i);
3242 if (Elt >= 0 && Elt != 3)
3243 return false;
3244 if (Elt == 3)
3245 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003246 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003247 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003249 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003250}
3251
3252/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3253/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003254bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3255 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003256 return false;
3257
3258 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 for (unsigned i = 0; i < 2; ++i)
3260 if (N->getMaskElt(i) > 0)
3261 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003262
3263 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003264 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003265 int Elt = N->getMaskElt(i);
3266 if (Elt >= 0 && Elt != 2)
3267 return false;
3268 if (Elt == 2)
3269 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003270 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003272 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003273}
3274
Evan Cheng0b457f02008-09-25 20:50:48 +00003275/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3276/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003277bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3278 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003279
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 for (int i = 0; i < e; ++i)
3281 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003282 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003283 for (int i = 0; i < e; ++i)
3284 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003285 return false;
3286 return true;
3287}
3288
Evan Cheng63d33002006-03-22 08:01:21 +00003289/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003290/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003291unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3293 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3294
Evan Chengb9df0ca2006-03-22 02:53:00 +00003295 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3296 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 for (int i = 0; i < NumOperands; ++i) {
3298 int Val = SVOp->getMaskElt(NumOperands-i-1);
3299 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003300 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003301 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003302 if (i != NumOperands - 1)
3303 Mask <<= Shift;
3304 }
Evan Cheng63d33002006-03-22 08:01:21 +00003305 return Mask;
3306}
3307
Evan Cheng506d3df2006-03-29 23:07:14 +00003308/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003309/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003310unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003311 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003312 unsigned Mask = 0;
3313 // 8 nodes, but we only care about the last 4.
3314 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 int Val = SVOp->getMaskElt(i);
3316 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003317 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003318 if (i != 4)
3319 Mask <<= 2;
3320 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003321 return Mask;
3322}
3323
3324/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003325/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003326unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003328 unsigned Mask = 0;
3329 // 8 nodes, but we only care about the first 4.
3330 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003331 int Val = SVOp->getMaskElt(i);
3332 if (Val >= 0)
3333 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003334 if (i != 0)
3335 Mask <<= 2;
3336 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003337 return Mask;
3338}
3339
Nate Begemana09008b2009-10-19 02:17:23 +00003340/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3341/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3342unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3343 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3344 EVT VVT = N->getValueType(0);
3345 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3346 int Val = 0;
3347
3348 unsigned i, e;
3349 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3350 Val = SVOp->getMaskElt(i);
3351 if (Val >= 0)
3352 break;
3353 }
3354 return (Val - i) * EltSize;
3355}
3356
Evan Cheng37b73872009-07-30 08:33:02 +00003357/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3358/// constant +0.0.
3359bool X86::isZeroNode(SDValue Elt) {
3360 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003361 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003362 (isa<ConstantFPSDNode>(Elt) &&
3363 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3364}
3365
Nate Begeman9008ca62009-04-27 18:41:29 +00003366/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3367/// their permute mask.
3368static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3369 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003370 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003371 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003373
Nate Begeman5a5ca152009-04-29 05:20:52 +00003374 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 int idx = SVOp->getMaskElt(i);
3376 if (idx < 0)
3377 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003378 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003380 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003382 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3384 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003385}
3386
Evan Cheng779ccea2007-12-07 21:30:01 +00003387/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3388/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003389static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003390 unsigned NumElems = VT.getVectorNumElements();
3391 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 int idx = Mask[i];
3393 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003394 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003395 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003397 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003399 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003400}
3401
Evan Cheng533a0aa2006-04-19 20:35:22 +00003402/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3403/// match movhlps. The lower half elements should come from upper half of
3404/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003405/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003406static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3407 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003408 return false;
3409 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003411 return false;
3412 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003414 return false;
3415 return true;
3416}
3417
Evan Cheng5ced1d82006-04-06 23:23:56 +00003418/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003419/// is promoted to a vector. It also returns the LoadSDNode by reference if
3420/// required.
3421static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003422 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3423 return false;
3424 N = N->getOperand(0).getNode();
3425 if (!ISD::isNON_EXTLoad(N))
3426 return false;
3427 if (LD)
3428 *LD = cast<LoadSDNode>(N);
3429 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003430}
3431
Evan Cheng533a0aa2006-04-19 20:35:22 +00003432/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3433/// match movlp{s|d}. The lower half elements should come from lower half of
3434/// V1 (and in order), and the upper half elements should come from the upper
3435/// half of V2 (and in order). And since V1 will become the source of the
3436/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003437static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3438 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003439 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003440 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003441 // Is V2 is a vector load, don't do this transformation. We will try to use
3442 // load folding shufps op.
3443 if (ISD::isNON_EXTLoad(V2))
3444 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445
Nate Begeman5a5ca152009-04-29 05:20:52 +00003446 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003447
Evan Cheng533a0aa2006-04-19 20:35:22 +00003448 if (NumElems != 2 && NumElems != 4)
3449 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003450 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003452 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003453 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003455 return false;
3456 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003457}
3458
Evan Cheng39623da2006-04-20 08:58:49 +00003459/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3460/// all the same.
3461static bool isSplatVector(SDNode *N) {
3462 if (N->getOpcode() != ISD::BUILD_VECTOR)
3463 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003464
Dan Gohman475871a2008-07-27 21:46:04 +00003465 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003466 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3467 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003468 return false;
3469 return true;
3470}
3471
Evan Cheng213d2cf2007-05-17 18:45:50 +00003472/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003473/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003474/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003475static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003476 SDValue V1 = N->getOperand(0);
3477 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003478 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3479 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003481 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003483 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3484 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003485 if (Opc != ISD::BUILD_VECTOR ||
3486 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 return false;
3488 } else if (Idx >= 0) {
3489 unsigned Opc = V1.getOpcode();
3490 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3491 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003492 if (Opc != ISD::BUILD_VECTOR ||
3493 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003494 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003495 }
3496 }
3497 return true;
3498}
3499
3500/// getZeroVector - Returns a vector of specified type with all zero elements.
3501///
Owen Andersone50ed302009-08-10 22:56:29 +00003502static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003503 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003504 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003505
Dale Johannesen0488fb62010-09-30 23:57:10 +00003506 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003507 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003508 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003509 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003510 if (HasSSE2) { // SSE2
3511 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3512 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3513 } else { // SSE1
3514 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3515 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3516 }
3517 } else if (VT.getSizeInBits() == 256) { // AVX
3518 // 256-bit logic and arithmetic instructions in AVX are
3519 // all floating-point, no support for integer ops. Default
3520 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003522 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3523 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003524 }
Dale Johannesenace16102009-02-03 19:33:06 +00003525 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003526}
3527
Chris Lattner8a594482007-11-25 00:24:49 +00003528/// getOnesVector - Returns a vector of specified type with all bits set.
3529///
Owen Andersone50ed302009-08-10 22:56:29 +00003530static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003531 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003532
Chris Lattner8a594482007-11-25 00:24:49 +00003533 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3534 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003536 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003537 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003538 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003539}
3540
3541
Evan Cheng39623da2006-04-20 08:58:49 +00003542/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3543/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003544static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003545 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003546 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003547
Evan Cheng39623da2006-04-20 08:58:49 +00003548 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003549 SmallVector<int, 8> MaskVec;
3550 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003551
Nate Begeman5a5ca152009-04-29 05:20:52 +00003552 for (unsigned i = 0; i != NumElems; ++i) {
3553 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003554 MaskVec[i] = NumElems;
3555 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003556 }
Evan Cheng39623da2006-04-20 08:58:49 +00003557 }
Evan Cheng39623da2006-04-20 08:58:49 +00003558 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3560 SVOp->getOperand(1), &MaskVec[0]);
3561 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003562}
3563
Evan Cheng017dcc62006-04-21 01:05:10 +00003564/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3565/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003566static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003567 SDValue V2) {
3568 unsigned NumElems = VT.getVectorNumElements();
3569 SmallVector<int, 8> Mask;
3570 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003571 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003572 Mask.push_back(i);
3573 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003574}
3575
Nate Begeman9008ca62009-04-27 18:41:29 +00003576/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003577static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003578 SDValue V2) {
3579 unsigned NumElems = VT.getVectorNumElements();
3580 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003581 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 Mask.push_back(i);
3583 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003584 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003585 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003586}
3587
Nate Begeman9008ca62009-04-27 18:41:29 +00003588/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003589static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003590 SDValue V2) {
3591 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003592 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003593 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003594 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 Mask.push_back(i + Half);
3596 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003597 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003598 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003599}
3600
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003601/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3602static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003604 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003605 DebugLoc dl = SV->getDebugLoc();
3606 SDValue V1 = SV->getOperand(0);
3607 int NumElems = VT.getVectorNumElements();
3608 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003609
Nate Begeman9008ca62009-04-27 18:41:29 +00003610 // unpack elements to the correct location
3611 while (NumElems > 4) {
3612 if (EltNo < NumElems/2) {
3613 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3614 } else {
3615 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3616 EltNo -= NumElems/2;
3617 }
3618 NumElems >>= 1;
3619 }
Eric Christopherfd179292009-08-27 18:07:15 +00003620
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 // Perform the splat.
3622 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003623 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003624 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3625 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003626}
3627
Evan Chengba05f722006-04-21 23:03:30 +00003628/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003629/// vector of zero or undef vector. This produces a shuffle where the low
3630/// element of V2 is swizzled into the zero/undef vector, landing at element
3631/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003632static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003633 bool isZero, bool HasSSE2,
3634 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003635 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003636 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3638 unsigned NumElems = VT.getVectorNumElements();
3639 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003640 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003641 // If this is the insertion idx, put the low elt of V2 here.
3642 MaskVec.push_back(i == Idx ? NumElems : i);
3643 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003644}
3645
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003646/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3647/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003648SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3649 unsigned Depth) {
3650 if (Depth == 6)
3651 return SDValue(); // Limit search depth.
3652
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003653 SDValue V = SDValue(N, 0);
3654 EVT VT = V.getValueType();
3655 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003656
3657 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3658 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3659 Index = SV->getMaskElt(Index);
3660
3661 if (Index < 0)
3662 return DAG.getUNDEF(VT.getVectorElementType());
3663
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003664 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003665 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003666 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003667 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003668
3669 // Recurse into target specific vector shuffles to find scalars.
3670 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003671 int NumElems = VT.getVectorNumElements();
3672 SmallVector<unsigned, 16> ShuffleMask;
3673 SDValue ImmN;
3674
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003675 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003676 case X86ISD::SHUFPS:
3677 case X86ISD::SHUFPD:
3678 ImmN = N->getOperand(N->getNumOperands()-1);
3679 DecodeSHUFPSMask(NumElems,
3680 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3681 ShuffleMask);
3682 break;
3683 case X86ISD::PUNPCKHBW:
3684 case X86ISD::PUNPCKHWD:
3685 case X86ISD::PUNPCKHDQ:
3686 case X86ISD::PUNPCKHQDQ:
3687 DecodePUNPCKHMask(NumElems, ShuffleMask);
3688 break;
3689 case X86ISD::UNPCKHPS:
3690 case X86ISD::UNPCKHPD:
3691 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3692 break;
3693 case X86ISD::PUNPCKLBW:
3694 case X86ISD::PUNPCKLWD:
3695 case X86ISD::PUNPCKLDQ:
3696 case X86ISD::PUNPCKLQDQ:
3697 DecodePUNPCKLMask(NumElems, ShuffleMask);
3698 break;
3699 case X86ISD::UNPCKLPS:
3700 case X86ISD::UNPCKLPD:
3701 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3702 break;
3703 case X86ISD::MOVHLPS:
3704 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3705 break;
3706 case X86ISD::MOVLHPS:
3707 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3708 break;
3709 case X86ISD::PSHUFD:
3710 ImmN = N->getOperand(N->getNumOperands()-1);
3711 DecodePSHUFMask(NumElems,
3712 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3713 ShuffleMask);
3714 break;
3715 case X86ISD::PSHUFHW:
3716 ImmN = N->getOperand(N->getNumOperands()-1);
3717 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3718 ShuffleMask);
3719 break;
3720 case X86ISD::PSHUFLW:
3721 ImmN = N->getOperand(N->getNumOperands()-1);
3722 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3723 ShuffleMask);
3724 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003725 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003726 case X86ISD::MOVSD: {
3727 // The index 0 always comes from the first element of the second source,
3728 // this is why MOVSS and MOVSD are used in the first place. The other
3729 // elements come from the other positions of the first source vector.
3730 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003731 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3732 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003733 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003734 default:
3735 assert("not implemented for target shuffle node");
3736 return SDValue();
3737 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003738
3739 Index = ShuffleMask[Index];
3740 if (Index < 0)
3741 return DAG.getUNDEF(VT.getVectorElementType());
3742
3743 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3744 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3745 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003746 }
3747
3748 // Actual nodes that may contain scalar elements
3749 if (Opcode == ISD::BIT_CONVERT) {
3750 V = V.getOperand(0);
3751 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003752 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003753
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003754 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003755 return SDValue();
3756 }
3757
3758 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3759 return (Index == 0) ? V.getOperand(0)
3760 : DAG.getUNDEF(VT.getVectorElementType());
3761
3762 if (V.getOpcode() == ISD::BUILD_VECTOR)
3763 return V.getOperand(Index);
3764
3765 return SDValue();
3766}
3767
3768/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3769/// shuffle operation which come from a consecutively from a zero. The
3770/// search can start in two diferent directions, from left or right.
3771static
3772unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3773 bool ZerosFromLeft, SelectionDAG &DAG) {
3774 int i = 0;
3775
3776 while (i < NumElems) {
3777 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003778 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003779 if (!(Elt.getNode() &&
3780 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3781 break;
3782 ++i;
3783 }
3784
3785 return i;
3786}
3787
3788/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3789/// MaskE correspond consecutively to elements from one of the vector operands,
3790/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3791static
3792bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3793 int OpIdx, int NumElems, unsigned &OpNum) {
3794 bool SeenV1 = false;
3795 bool SeenV2 = false;
3796
3797 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3798 int Idx = SVOp->getMaskElt(i);
3799 // Ignore undef indicies
3800 if (Idx < 0)
3801 continue;
3802
3803 if (Idx < NumElems)
3804 SeenV1 = true;
3805 else
3806 SeenV2 = true;
3807
3808 // Only accept consecutive elements from the same vector
3809 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3810 return false;
3811 }
3812
3813 OpNum = SeenV1 ? 0 : 1;
3814 return true;
3815}
3816
3817/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3818/// logical left shift of a vector.
3819static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3820 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3821 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3822 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3823 false /* check zeros from right */, DAG);
3824 unsigned OpSrc;
3825
3826 if (!NumZeros)
3827 return false;
3828
3829 // Considering the elements in the mask that are not consecutive zeros,
3830 // check if they consecutively come from only one of the source vectors.
3831 //
3832 // V1 = {X, A, B, C} 0
3833 // \ \ \ /
3834 // vector_shuffle V1, V2 <1, 2, 3, X>
3835 //
3836 if (!isShuffleMaskConsecutive(SVOp,
3837 0, // Mask Start Index
3838 NumElems-NumZeros-1, // Mask End Index
3839 NumZeros, // Where to start looking in the src vector
3840 NumElems, // Number of elements in vector
3841 OpSrc)) // Which source operand ?
3842 return false;
3843
3844 isLeft = false;
3845 ShAmt = NumZeros;
3846 ShVal = SVOp->getOperand(OpSrc);
3847 return true;
3848}
3849
3850/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3851/// logical left shift of a vector.
3852static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3853 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3854 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3855 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3856 true /* check zeros from left */, DAG);
3857 unsigned OpSrc;
3858
3859 if (!NumZeros)
3860 return false;
3861
3862 // Considering the elements in the mask that are not consecutive zeros,
3863 // check if they consecutively come from only one of the source vectors.
3864 //
3865 // 0 { A, B, X, X } = V2
3866 // / \ / /
3867 // vector_shuffle V1, V2 <X, X, 4, 5>
3868 //
3869 if (!isShuffleMaskConsecutive(SVOp,
3870 NumZeros, // Mask Start Index
3871 NumElems-1, // Mask End Index
3872 0, // Where to start looking in the src vector
3873 NumElems, // Number of elements in vector
3874 OpSrc)) // Which source operand ?
3875 return false;
3876
3877 isLeft = true;
3878 ShAmt = NumZeros;
3879 ShVal = SVOp->getOperand(OpSrc);
3880 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003881}
3882
3883/// isVectorShift - Returns true if the shuffle can be implemented as a
3884/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003885static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003886 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003887 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3888 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3889 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003890
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003891 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003892}
3893
Evan Chengc78d3b42006-04-24 18:01:45 +00003894/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3895///
Dan Gohman475871a2008-07-27 21:46:04 +00003896static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003897 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003898 SelectionDAG &DAG,
3899 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003900 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003901 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003902
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003903 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003904 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003905 bool First = true;
3906 for (unsigned i = 0; i < 16; ++i) {
3907 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3908 if (ThisIsNonZero && First) {
3909 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003911 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003913 First = false;
3914 }
3915
3916 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003917 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003918 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3919 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003920 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003922 }
3923 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3925 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3926 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003927 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003929 } else
3930 ThisElt = LastElt;
3931
Gabor Greifba36cb52008-08-28 21:40:38 +00003932 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003934 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003935 }
3936 }
3937
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003939}
3940
Bill Wendlinga348c562007-03-22 18:42:45 +00003941/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003942///
Dan Gohman475871a2008-07-27 21:46:04 +00003943static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003944 unsigned NumNonZero, unsigned NumZero,
3945 SelectionDAG &DAG,
3946 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003947 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003948 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003949
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003950 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003951 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003952 bool First = true;
3953 for (unsigned i = 0; i < 8; ++i) {
3954 bool isNonZero = (NonZeros & (1 << i)) != 0;
3955 if (isNonZero) {
3956 if (First) {
3957 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003959 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003960 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003961 First = false;
3962 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003963 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003965 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003966 }
3967 }
3968
3969 return V;
3970}
3971
Evan Chengf26ffe92008-05-29 08:22:04 +00003972/// getVShift - Return a vector logical shift node.
3973///
Owen Andersone50ed302009-08-10 22:56:29 +00003974static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003975 unsigned NumBits, SelectionDAG &DAG,
3976 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003977 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003978 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003979 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3980 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3981 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003982 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003983}
3984
Dan Gohman475871a2008-07-27 21:46:04 +00003985SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003986X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003987 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00003988
Evan Chengc3630942009-12-09 21:00:30 +00003989 // Check if the scalar load can be widened into a vector load. And if
3990 // the address is "base + cst" see if the cst can be "absorbed" into
3991 // the shuffle mask.
3992 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3993 SDValue Ptr = LD->getBasePtr();
3994 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3995 return SDValue();
3996 EVT PVT = LD->getValueType(0);
3997 if (PVT != MVT::i32 && PVT != MVT::f32)
3998 return SDValue();
3999
4000 int FI = -1;
4001 int64_t Offset = 0;
4002 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4003 FI = FINode->getIndex();
4004 Offset = 0;
4005 } else if (Ptr.getOpcode() == ISD::ADD &&
4006 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4007 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4008 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4009 Offset = Ptr.getConstantOperandVal(1);
4010 Ptr = Ptr.getOperand(0);
4011 } else {
4012 return SDValue();
4013 }
4014
4015 SDValue Chain = LD->getChain();
4016 // Make sure the stack object alignment is at least 16.
4017 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4018 if (DAG.InferPtrAlignment(Ptr) < 16) {
4019 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004020 // Can't change the alignment. FIXME: It's possible to compute
4021 // the exact stack offset and reference FI + adjust offset instead.
4022 // If someone *really* cares about this. That's the way to implement it.
4023 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004024 } else {
4025 MFI->setObjectAlignment(FI, 16);
4026 }
4027 }
4028
4029 // (Offset % 16) must be multiple of 4. Then address is then
4030 // Ptr + (Offset & ~15).
4031 if (Offset < 0)
4032 return SDValue();
4033 if ((Offset % 16) & 3)
4034 return SDValue();
4035 int64_t StartOffset = Offset & ~15;
4036 if (StartOffset)
4037 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4038 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4039
4040 int EltNo = (Offset - StartOffset) >> 2;
4041 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4042 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004043 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4044 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004045 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004046 // Canonicalize it to a v4i32 shuffle.
4047 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
4048 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4049 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004050 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004051 }
4052
4053 return SDValue();
4054}
4055
Michael J. Spencerec38de22010-10-10 22:04:20 +00004056/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4057/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004058/// load which has the same value as a build_vector whose operands are 'elts'.
4059///
4060/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004061///
Nate Begeman1449f292010-03-24 22:19:06 +00004062/// FIXME: we'd also like to handle the case where the last elements are zero
4063/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4064/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004065static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004066 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004067 EVT EltVT = VT.getVectorElementType();
4068 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004069
Nate Begemanfdea31a2010-03-24 20:49:50 +00004070 LoadSDNode *LDBase = NULL;
4071 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004072
Nate Begeman1449f292010-03-24 22:19:06 +00004073 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004074 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004075 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004076 for (unsigned i = 0; i < NumElems; ++i) {
4077 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004078
Nate Begemanfdea31a2010-03-24 20:49:50 +00004079 if (!Elt.getNode() ||
4080 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4081 return SDValue();
4082 if (!LDBase) {
4083 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4084 return SDValue();
4085 LDBase = cast<LoadSDNode>(Elt.getNode());
4086 LastLoadedElt = i;
4087 continue;
4088 }
4089 if (Elt.getOpcode() == ISD::UNDEF)
4090 continue;
4091
4092 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4093 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4094 return SDValue();
4095 LastLoadedElt = i;
4096 }
Nate Begeman1449f292010-03-24 22:19:06 +00004097
4098 // If we have found an entire vector of loads and undefs, then return a large
4099 // load of the entire vector width starting at the base pointer. If we found
4100 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004101 if (LastLoadedElt == NumElems - 1) {
4102 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004103 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004104 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004105 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004106 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004107 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004108 LDBase->isVolatile(), LDBase->isNonTemporal(),
4109 LDBase->getAlignment());
4110 } else if (NumElems == 4 && LastLoadedElt == 1) {
4111 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4112 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004113 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4114 Ops, 2, MVT::i32,
4115 LDBase->getMemOperand());
4116 return DAG.getNode(ISD::BIT_CONVERT, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004117 }
4118 return SDValue();
4119}
4120
Evan Chengc3630942009-12-09 21:00:30 +00004121SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004122X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004123 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004124 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4125 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004126 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4127 // is present, so AllOnes is ignored.
4128 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4129 (Op.getValueType().getSizeInBits() != 256 &&
4130 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004131 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004132 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4133 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004134 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004135 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004136
Gabor Greifba36cb52008-08-28 21:40:38 +00004137 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004138 return getOnesVector(Op.getValueType(), DAG, dl);
4139 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004140 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004141
Owen Andersone50ed302009-08-10 22:56:29 +00004142 EVT VT = Op.getValueType();
4143 EVT ExtVT = VT.getVectorElementType();
4144 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004145
4146 unsigned NumElems = Op.getNumOperands();
4147 unsigned NumZero = 0;
4148 unsigned NumNonZero = 0;
4149 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004150 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004151 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004152 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004153 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004154 if (Elt.getOpcode() == ISD::UNDEF)
4155 continue;
4156 Values.insert(Elt);
4157 if (Elt.getOpcode() != ISD::Constant &&
4158 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004159 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004160 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004161 NumZero++;
4162 else {
4163 NonZeros |= (1 << i);
4164 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004165 }
4166 }
4167
Chris Lattner97a2a562010-08-26 05:24:29 +00004168 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4169 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004170 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004171
Chris Lattner67f453a2008-03-09 05:42:06 +00004172 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004173 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004174 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004175 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004176
Chris Lattner62098042008-03-09 01:05:04 +00004177 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4178 // the value are obviously zero, truncate the value to i32 and do the
4179 // insertion that way. Only do this if the value is non-constant or if the
4180 // value is a constant being inserted into element 0. It is cheaper to do
4181 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004183 (!IsAllConstants || Idx == 0)) {
4184 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004185 // Handle SSE only.
4186 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4187 EVT VecVT = MVT::v4i32;
4188 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004189
Chris Lattner62098042008-03-09 01:05:04 +00004190 // Truncate the value (which may itself be a constant) to i32, and
4191 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004193 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004194 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4195 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004196
Chris Lattner62098042008-03-09 01:05:04 +00004197 // Now we have our 32-bit value zero extended in the low element of
4198 // a vector. If Idx != 0, swizzle it into place.
4199 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 SmallVector<int, 4> Mask;
4201 Mask.push_back(Idx);
4202 for (unsigned i = 1; i != VecElts; ++i)
4203 Mask.push_back(i);
4204 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004205 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004207 }
Dale Johannesenace16102009-02-03 19:33:06 +00004208 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004209 }
4210 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004211
Chris Lattner19f79692008-03-08 22:59:52 +00004212 // If we have a constant or non-constant insertion into the low element of
4213 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4214 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004215 // depending on what the source datatype is.
4216 if (Idx == 0) {
4217 if (NumZero == 0) {
4218 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4220 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004221 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4222 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4223 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4224 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004225 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4226 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004227 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4228 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004229 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4230 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4231 Subtarget->hasSSE2(), DAG);
4232 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4233 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004234 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004235
4236 // Is it a vector logical left shift?
4237 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004238 X86::isZeroNode(Op.getOperand(0)) &&
4239 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004240 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004241 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004242 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004243 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004244 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004246
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004247 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004248 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004249
Chris Lattner19f79692008-03-08 22:59:52 +00004250 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4251 // is a non-constant being inserted into an element other than the low one,
4252 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4253 // movd/movss) to move this into the low element, then shuffle it into
4254 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004255 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004256 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004257
Evan Cheng0db9fe62006-04-25 20:13:52 +00004258 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004259 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4260 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004262 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 MaskVec.push_back(i == Idx ? 0 : 1);
4264 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004265 }
4266 }
4267
Chris Lattner67f453a2008-03-09 05:42:06 +00004268 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004269 if (Values.size() == 1) {
4270 if (EVTBits == 32) {
4271 // Instead of a shuffle like this:
4272 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4273 // Check if it's possible to issue this instead.
4274 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4275 unsigned Idx = CountTrailingZeros_32(NonZeros);
4276 SDValue Item = Op.getOperand(Idx);
4277 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4278 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4279 }
Dan Gohman475871a2008-07-27 21:46:04 +00004280 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004282
Dan Gohmana3941172007-07-24 22:55:08 +00004283 // A vector full of immediates; various special cases are already
4284 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004285 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004286 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004287
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004288 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004289 if (EVTBits == 64) {
4290 if (NumNonZero == 1) {
4291 // One half is zero or undef.
4292 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004293 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004294 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004295 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4296 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004297 }
Dan Gohman475871a2008-07-27 21:46:04 +00004298 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004299 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004300
4301 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004302 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004303 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004304 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004305 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004306 }
4307
Bill Wendling826f36f2007-03-28 00:57:11 +00004308 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004309 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004310 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004311 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004312 }
4313
4314 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004315 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004316 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004317 if (NumElems == 4 && NumZero > 0) {
4318 for (unsigned i = 0; i < 4; ++i) {
4319 bool isZero = !(NonZeros & (1 << i));
4320 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004321 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004322 else
Dale Johannesenace16102009-02-03 19:33:06 +00004323 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324 }
4325
4326 for (unsigned i = 0; i < 2; ++i) {
4327 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4328 default: break;
4329 case 0:
4330 V[i] = V[i*2]; // Must be a zero vector.
4331 break;
4332 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004334 break;
4335 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004337 break;
4338 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004340 break;
4341 }
4342 }
4343
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004345 bool Reverse = (NonZeros & 0x3) == 2;
4346 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004348 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4349 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4351 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004352 }
4353
Nate Begemanfdea31a2010-03-24 20:49:50 +00004354 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4355 // Check for a build vector of consecutive loads.
4356 for (unsigned i = 0; i < NumElems; ++i)
4357 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004358
Nate Begemanfdea31a2010-03-24 20:49:50 +00004359 // Check for elements which are consecutive loads.
4360 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4361 if (LD.getNode())
4362 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004363
4364 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004365 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004366 SDValue Result;
4367 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4368 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4369 else
4370 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004371
Chris Lattner24faf612010-08-28 17:59:08 +00004372 for (unsigned i = 1; i < NumElems; ++i) {
4373 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4374 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004376 }
4377 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004379
Chris Lattner6e80e442010-08-28 17:15:43 +00004380 // Otherwise, expand into a number of unpckl*, start by extending each of
4381 // our (non-undef) elements to the full vector width with the element in the
4382 // bottom slot of the vector (which generates no code for SSE).
4383 for (unsigned i = 0; i < NumElems; ++i) {
4384 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4385 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4386 else
4387 V[i] = DAG.getUNDEF(VT);
4388 }
4389
4390 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004391 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4392 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4393 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004394 unsigned EltStride = NumElems >> 1;
4395 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004396 for (unsigned i = 0; i < EltStride; ++i) {
4397 // If V[i+EltStride] is undef and this is the first round of mixing,
4398 // then it is safe to just drop this shuffle: V[i] is already in the
4399 // right place, the one element (since it's the first round) being
4400 // inserted as undef can be dropped. This isn't safe for successive
4401 // rounds because they will permute elements within both vectors.
4402 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4403 EltStride == NumElems/2)
4404 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004405
Chris Lattner6e80e442010-08-28 17:15:43 +00004406 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004407 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004408 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004409 }
4410 return V[0];
4411 }
Dan Gohman475871a2008-07-27 21:46:04 +00004412 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004413}
4414
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004415SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004416X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004417 // We support concatenate two MMX registers and place them in a MMX
4418 // register. This is better than doing a stack convert.
4419 DebugLoc dl = Op.getDebugLoc();
4420 EVT ResVT = Op.getValueType();
4421 assert(Op.getNumOperands() == 2);
4422 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4423 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4424 int Mask[2];
4425 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4426 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4427 InVec = Op.getOperand(1);
4428 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4429 unsigned NumElts = ResVT.getVectorNumElements();
4430 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4431 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4432 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4433 } else {
4434 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4435 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4436 Mask[0] = 0; Mask[1] = 2;
4437 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4438 }
4439 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4440}
4441
Nate Begemanb9a47b82009-02-23 08:49:38 +00004442// v8i16 shuffles - Prefer shuffles in the following order:
4443// 1. [all] pshuflw, pshufhw, optional move
4444// 2. [ssse3] 1 x pshufb
4445// 3. [ssse3] 2 x pshufb + 1 x por
4446// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004447SDValue
4448X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4449 SelectionDAG &DAG) const {
4450 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004451 SDValue V1 = SVOp->getOperand(0);
4452 SDValue V2 = SVOp->getOperand(1);
4453 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004454 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004455
Nate Begemanb9a47b82009-02-23 08:49:38 +00004456 // Determine if more than 1 of the words in each of the low and high quadwords
4457 // of the result come from the same quadword of one of the two inputs. Undef
4458 // mask values count as coming from any quadword, for better codegen.
4459 SmallVector<unsigned, 4> LoQuad(4);
4460 SmallVector<unsigned, 4> HiQuad(4);
4461 BitVector InputQuads(4);
4462 for (unsigned i = 0; i < 8; ++i) {
4463 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004464 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004465 MaskVals.push_back(EltIdx);
4466 if (EltIdx < 0) {
4467 ++Quad[0];
4468 ++Quad[1];
4469 ++Quad[2];
4470 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004471 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004472 }
4473 ++Quad[EltIdx / 4];
4474 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004475 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004476
Nate Begemanb9a47b82009-02-23 08:49:38 +00004477 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004478 unsigned MaxQuad = 1;
4479 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004480 if (LoQuad[i] > MaxQuad) {
4481 BestLoQuad = i;
4482 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004483 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004484 }
4485
Nate Begemanb9a47b82009-02-23 08:49:38 +00004486 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004487 MaxQuad = 1;
4488 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004489 if (HiQuad[i] > MaxQuad) {
4490 BestHiQuad = i;
4491 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004492 }
4493 }
4494
Nate Begemanb9a47b82009-02-23 08:49:38 +00004495 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004496 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 // single pshufb instruction is necessary. If There are more than 2 input
4498 // quads, disable the next transformation since it does not help SSSE3.
4499 bool V1Used = InputQuads[0] || InputQuads[1];
4500 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004501 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004502 if (InputQuads.count() == 2 && V1Used && V2Used) {
4503 BestLoQuad = InputQuads.find_first();
4504 BestHiQuad = InputQuads.find_next(BestLoQuad);
4505 }
4506 if (InputQuads.count() > 2) {
4507 BestLoQuad = -1;
4508 BestHiQuad = -1;
4509 }
4510 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004511
Nate Begemanb9a47b82009-02-23 08:49:38 +00004512 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4513 // the shuffle mask. If a quad is scored as -1, that means that it contains
4514 // words from all 4 input quadwords.
4515 SDValue NewV;
4516 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004517 SmallVector<int, 8> MaskV;
4518 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4519 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004520 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004521 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4522 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4523 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004524
Nate Begemanb9a47b82009-02-23 08:49:38 +00004525 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4526 // source words for the shuffle, to aid later transformations.
4527 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004528 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004529 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004530 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004531 if (idx != (int)i)
4532 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004533 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004534 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004535 AllWordsInNewV = false;
4536 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004537 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004538
Nate Begemanb9a47b82009-02-23 08:49:38 +00004539 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4540 if (AllWordsInNewV) {
4541 for (int i = 0; i != 8; ++i) {
4542 int idx = MaskVals[i];
4543 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004544 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004545 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004546 if ((idx != i) && idx < 4)
4547 pshufhw = false;
4548 if ((idx != i) && idx > 3)
4549 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004550 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004551 V1 = NewV;
4552 V2Used = false;
4553 BestLoQuad = 0;
4554 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004555 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004556
Nate Begemanb9a47b82009-02-23 08:49:38 +00004557 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4558 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004559 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004560 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4561 unsigned TargetMask = 0;
4562 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004564 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4565 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4566 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004567 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004568 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004569 }
Eric Christopherfd179292009-08-27 18:07:15 +00004570
Nate Begemanb9a47b82009-02-23 08:49:38 +00004571 // If we have SSSE3, and all words of the result are from 1 input vector,
4572 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4573 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004574 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004575 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004576
Nate Begemanb9a47b82009-02-23 08:49:38 +00004577 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004578 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004579 // mask, and elements that come from V1 in the V2 mask, so that the two
4580 // results can be OR'd together.
4581 bool TwoInputs = V1Used && V2Used;
4582 for (unsigned i = 0; i != 8; ++i) {
4583 int EltIdx = MaskVals[i] * 2;
4584 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004585 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4586 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004587 continue;
4588 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4590 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004591 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004592 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004593 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004594 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004595 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004596 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004597 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004598
Nate Begemanb9a47b82009-02-23 08:49:38 +00004599 // Calculate the shuffle mask for the second input, shuffle it, and
4600 // OR it with the first shuffled input.
4601 pshufbMask.clear();
4602 for (unsigned i = 0; i != 8; ++i) {
4603 int EltIdx = MaskVals[i] * 2;
4604 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004605 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4606 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004607 continue;
4608 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004609 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4610 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004611 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004612 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004613 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004614 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004615 MVT::v16i8, &pshufbMask[0], 16));
4616 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4617 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004618 }
4619
4620 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4621 // and update MaskVals with new element order.
4622 BitVector InOrder(8);
4623 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004625 for (int i = 0; i != 4; ++i) {
4626 int idx = MaskVals[i];
4627 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004628 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004629 InOrder.set(i);
4630 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004632 InOrder.set(i);
4633 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004635 }
4636 }
4637 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004641
4642 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4643 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4644 NewV.getOperand(0),
4645 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4646 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004647 }
Eric Christopherfd179292009-08-27 18:07:15 +00004648
Nate Begemanb9a47b82009-02-23 08:49:38 +00004649 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4650 // and update MaskVals with the new element order.
4651 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004653 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004654 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004655 for (unsigned i = 4; i != 8; ++i) {
4656 int idx = MaskVals[i];
4657 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004658 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004659 InOrder.set(i);
4660 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004661 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004662 InOrder.set(i);
4663 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004664 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004665 }
4666 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004667 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004668 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004669
4670 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4671 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4672 NewV.getOperand(0),
4673 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4674 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004675 }
Eric Christopherfd179292009-08-27 18:07:15 +00004676
Nate Begemanb9a47b82009-02-23 08:49:38 +00004677 // In case BestHi & BestLo were both -1, which means each quadword has a word
4678 // from each of the four input quadwords, calculate the InOrder bitvector now
4679 // before falling through to the insert/extract cleanup.
4680 if (BestLoQuad == -1 && BestHiQuad == -1) {
4681 NewV = V1;
4682 for (int i = 0; i != 8; ++i)
4683 if (MaskVals[i] < 0 || MaskVals[i] == i)
4684 InOrder.set(i);
4685 }
Eric Christopherfd179292009-08-27 18:07:15 +00004686
Nate Begemanb9a47b82009-02-23 08:49:38 +00004687 // The other elements are put in the right place using pextrw and pinsrw.
4688 for (unsigned i = 0; i != 8; ++i) {
4689 if (InOrder[i])
4690 continue;
4691 int EltIdx = MaskVals[i];
4692 if (EltIdx < 0)
4693 continue;
4694 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004696 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004698 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004699 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004700 DAG.getIntPtrConstant(i));
4701 }
4702 return NewV;
4703}
4704
4705// v16i8 shuffles - Prefer shuffles in the following order:
4706// 1. [ssse3] 1 x pshufb
4707// 2. [ssse3] 2 x pshufb + 1 x por
4708// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4709static
Nate Begeman9008ca62009-04-27 18:41:29 +00004710SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004711 SelectionDAG &DAG,
4712 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004713 SDValue V1 = SVOp->getOperand(0);
4714 SDValue V2 = SVOp->getOperand(1);
4715 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004716 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004717 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004718
Nate Begemanb9a47b82009-02-23 08:49:38 +00004719 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004720 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004721 // present, fall back to case 3.
4722 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4723 bool V1Only = true;
4724 bool V2Only = true;
4725 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004726 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004727 if (EltIdx < 0)
4728 continue;
4729 if (EltIdx < 16)
4730 V2Only = false;
4731 else
4732 V1Only = false;
4733 }
Eric Christopherfd179292009-08-27 18:07:15 +00004734
Nate Begemanb9a47b82009-02-23 08:49:38 +00004735 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4736 if (TLI.getSubtarget()->hasSSSE3()) {
4737 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004738
Nate Begemanb9a47b82009-02-23 08:49:38 +00004739 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004740 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004741 //
4742 // Otherwise, we have elements from both input vectors, and must zero out
4743 // elements that come from V2 in the first mask, and V1 in the second mask
4744 // so that we can OR them together.
4745 bool TwoInputs = !(V1Only || V2Only);
4746 for (unsigned i = 0; i != 16; ++i) {
4747 int EltIdx = MaskVals[i];
4748 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004750 continue;
4751 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004752 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004753 }
4754 // If all the elements are from V2, assign it to V1 and return after
4755 // building the first pshufb.
4756 if (V2Only)
4757 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004759 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004760 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004761 if (!TwoInputs)
4762 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004763
Nate Begemanb9a47b82009-02-23 08:49:38 +00004764 // Calculate the shuffle mask for the second input, shuffle it, and
4765 // OR it with the first shuffled input.
4766 pshufbMask.clear();
4767 for (unsigned i = 0; i != 16; ++i) {
4768 int EltIdx = MaskVals[i];
4769 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004770 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004771 continue;
4772 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004773 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004774 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004775 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004776 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 MVT::v16i8, &pshufbMask[0], 16));
4778 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004779 }
Eric Christopherfd179292009-08-27 18:07:15 +00004780
Nate Begemanb9a47b82009-02-23 08:49:38 +00004781 // No SSSE3 - Calculate in place words and then fix all out of place words
4782 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4783 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4785 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004786 SDValue NewV = V2Only ? V2 : V1;
4787 for (int i = 0; i != 8; ++i) {
4788 int Elt0 = MaskVals[i*2];
4789 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004790
Nate Begemanb9a47b82009-02-23 08:49:38 +00004791 // This word of the result is all undef, skip it.
4792 if (Elt0 < 0 && Elt1 < 0)
4793 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004794
Nate Begemanb9a47b82009-02-23 08:49:38 +00004795 // This word of the result is already in the correct place, skip it.
4796 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4797 continue;
4798 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4799 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004800
Nate Begemanb9a47b82009-02-23 08:49:38 +00004801 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4802 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4803 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004804
4805 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4806 // using a single extract together, load it and store it.
4807 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004809 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004811 DAG.getIntPtrConstant(i));
4812 continue;
4813 }
4814
Nate Begemanb9a47b82009-02-23 08:49:38 +00004815 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004816 // source byte is not also odd, shift the extracted word left 8 bits
4817 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004818 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004820 DAG.getIntPtrConstant(Elt1 / 2));
4821 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004823 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004824 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4826 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004827 }
4828 // If Elt0 is defined, extract it from the appropriate source. If the
4829 // source byte is not also even, shift the extracted word right 8 bits. If
4830 // Elt1 was also defined, OR the extracted values together before
4831 // inserting them in the result.
4832 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004834 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4835 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004837 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004838 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004839 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4840 DAG.getConstant(0x00FF, MVT::i16));
4841 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004842 : InsElt0;
4843 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004844 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004845 DAG.getIntPtrConstant(i));
4846 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004848}
4849
Evan Cheng7a831ce2007-12-15 03:00:47 +00004850/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004851/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004852/// done when every pair / quad of shuffle mask elements point to elements in
4853/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004854/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004855static
Nate Begeman9008ca62009-04-27 18:41:29 +00004856SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004857 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004858 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004859 SDValue V1 = SVOp->getOperand(0);
4860 SDValue V2 = SVOp->getOperand(1);
4861 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004862 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004863 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004864 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004865 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 case MVT::v4f32: NewVT = MVT::v2f64; break;
4867 case MVT::v4i32: NewVT = MVT::v2i64; break;
4868 case MVT::v8i16: NewVT = MVT::v4i32; break;
4869 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004870 }
4871
Nate Begeman9008ca62009-04-27 18:41:29 +00004872 int Scale = NumElems / NewWidth;
4873 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004874 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004875 int StartIdx = -1;
4876 for (int j = 0; j < Scale; ++j) {
4877 int EltIdx = SVOp->getMaskElt(i+j);
4878 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004879 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004880 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004881 StartIdx = EltIdx - (EltIdx % Scale);
4882 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004883 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004884 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004885 if (StartIdx == -1)
4886 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004887 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004888 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004889 }
4890
Dale Johannesenace16102009-02-03 19:33:06 +00004891 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4892 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004893 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004894}
4895
Evan Chengd880b972008-05-09 21:53:03 +00004896/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004897///
Owen Andersone50ed302009-08-10 22:56:29 +00004898static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004899 SDValue SrcOp, SelectionDAG &DAG,
4900 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004902 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004903 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004904 LD = dyn_cast<LoadSDNode>(SrcOp);
4905 if (!LD) {
4906 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4907 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004908 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4909 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004910 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4911 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004912 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004913 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004914 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004915 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4916 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4917 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4918 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004919 SrcOp.getOperand(0)
4920 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004921 }
4922 }
4923 }
4924
Dale Johannesenace16102009-02-03 19:33:06 +00004925 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4926 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004927 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004928 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004929}
4930
Evan Chengace3c172008-07-22 21:13:36 +00004931/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4932/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004933static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004934LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4935 SDValue V1 = SVOp->getOperand(0);
4936 SDValue V2 = SVOp->getOperand(1);
4937 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004938 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004939
Evan Chengace3c172008-07-22 21:13:36 +00004940 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004941 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004942 SmallVector<int, 8> Mask1(4U, -1);
4943 SmallVector<int, 8> PermMask;
4944 SVOp->getMask(PermMask);
4945
Evan Chengace3c172008-07-22 21:13:36 +00004946 unsigned NumHi = 0;
4947 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004948 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004949 int Idx = PermMask[i];
4950 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004951 Locs[i] = std::make_pair(-1, -1);
4952 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004953 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4954 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004955 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004956 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004957 NumLo++;
4958 } else {
4959 Locs[i] = std::make_pair(1, NumHi);
4960 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004961 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004962 NumHi++;
4963 }
4964 }
4965 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004966
Evan Chengace3c172008-07-22 21:13:36 +00004967 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004968 // If no more than two elements come from either vector. This can be
4969 // implemented with two shuffles. First shuffle gather the elements.
4970 // The second shuffle, which takes the first shuffle as both of its
4971 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004972 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004973
Nate Begeman9008ca62009-04-27 18:41:29 +00004974 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004975
Evan Chengace3c172008-07-22 21:13:36 +00004976 for (unsigned i = 0; i != 4; ++i) {
4977 if (Locs[i].first == -1)
4978 continue;
4979 else {
4980 unsigned Idx = (i < 2) ? 0 : 4;
4981 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004982 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004983 }
4984 }
4985
Nate Begeman9008ca62009-04-27 18:41:29 +00004986 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004987 } else if (NumLo == 3 || NumHi == 3) {
4988 // Otherwise, we must have three elements from one vector, call it X, and
4989 // one element from the other, call it Y. First, use a shufps to build an
4990 // intermediate vector with the one element from Y and the element from X
4991 // that will be in the same half in the final destination (the indexes don't
4992 // matter). Then, use a shufps to build the final vector, taking the half
4993 // containing the element from Y from the intermediate, and the other half
4994 // from X.
4995 if (NumHi == 3) {
4996 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004997 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004998 std::swap(V1, V2);
4999 }
5000
5001 // Find the element from V2.
5002 unsigned HiIndex;
5003 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005004 int Val = PermMask[HiIndex];
5005 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005006 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005007 if (Val >= 4)
5008 break;
5009 }
5010
Nate Begeman9008ca62009-04-27 18:41:29 +00005011 Mask1[0] = PermMask[HiIndex];
5012 Mask1[1] = -1;
5013 Mask1[2] = PermMask[HiIndex^1];
5014 Mask1[3] = -1;
5015 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005016
5017 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005018 Mask1[0] = PermMask[0];
5019 Mask1[1] = PermMask[1];
5020 Mask1[2] = HiIndex & 1 ? 6 : 4;
5021 Mask1[3] = HiIndex & 1 ? 4 : 6;
5022 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005023 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005024 Mask1[0] = HiIndex & 1 ? 2 : 0;
5025 Mask1[1] = HiIndex & 1 ? 0 : 2;
5026 Mask1[2] = PermMask[2];
5027 Mask1[3] = PermMask[3];
5028 if (Mask1[2] >= 0)
5029 Mask1[2] += 4;
5030 if (Mask1[3] >= 0)
5031 Mask1[3] += 4;
5032 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005033 }
Evan Chengace3c172008-07-22 21:13:36 +00005034 }
5035
5036 // Break it into (shuffle shuffle_hi, shuffle_lo).
5037 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005038 SmallVector<int,8> LoMask(4U, -1);
5039 SmallVector<int,8> HiMask(4U, -1);
5040
5041 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005042 unsigned MaskIdx = 0;
5043 unsigned LoIdx = 0;
5044 unsigned HiIdx = 2;
5045 for (unsigned i = 0; i != 4; ++i) {
5046 if (i == 2) {
5047 MaskPtr = &HiMask;
5048 MaskIdx = 1;
5049 LoIdx = 0;
5050 HiIdx = 2;
5051 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005052 int Idx = PermMask[i];
5053 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005054 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005055 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005056 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005057 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005058 LoIdx++;
5059 } else {
5060 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005061 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005062 HiIdx++;
5063 }
5064 }
5065
Nate Begeman9008ca62009-04-27 18:41:29 +00005066 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5067 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5068 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005069 for (unsigned i = 0; i != 4; ++i) {
5070 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005071 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005072 } else {
5073 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005074 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005075 }
5076 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005077 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005078}
5079
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005080static bool MayFoldVectorLoad(SDValue V) {
5081 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5082 V = V.getOperand(0);
5083 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5084 V = V.getOperand(0);
5085 if (MayFoldLoad(V))
5086 return true;
5087 return false;
5088}
5089
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005090// FIXME: the version above should always be used. Since there's
5091// a bug where several vector shuffles can't be folded because the
5092// DAG is not updated during lowering and a node claims to have two
5093// uses while it only has one, use this version, and let isel match
5094// another instruction if the load really happens to have more than
5095// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005096// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005097static bool RelaxedMayFoldVectorLoad(SDValue V) {
5098 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5099 V = V.getOperand(0);
5100 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5101 V = V.getOperand(0);
5102 if (ISD::isNormalLoad(V.getNode()))
5103 return true;
5104 return false;
5105}
5106
5107/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5108/// a vector extract, and if both can be later optimized into a single load.
5109/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5110/// here because otherwise a target specific shuffle node is going to be
5111/// emitted for this shuffle, and the optimization not done.
5112/// FIXME: This is probably not the best approach, but fix the problem
5113/// until the right path is decided.
5114static
5115bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5116 const TargetLowering &TLI) {
5117 EVT VT = V.getValueType();
5118 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5119
5120 // Be sure that the vector shuffle is present in a pattern like this:
5121 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5122 if (!V.hasOneUse())
5123 return false;
5124
5125 SDNode *N = *V.getNode()->use_begin();
5126 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5127 return false;
5128
5129 SDValue EltNo = N->getOperand(1);
5130 if (!isa<ConstantSDNode>(EltNo))
5131 return false;
5132
5133 // If the bit convert changed the number of elements, it is unsafe
5134 // to examine the mask.
5135 bool HasShuffleIntoBitcast = false;
5136 if (V.getOpcode() == ISD::BIT_CONVERT) {
5137 EVT SrcVT = V.getOperand(0).getValueType();
5138 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5139 return false;
5140 V = V.getOperand(0);
5141 HasShuffleIntoBitcast = true;
5142 }
5143
5144 // Select the input vector, guarding against out of range extract vector.
5145 unsigned NumElems = VT.getVectorNumElements();
5146 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5147 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5148 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5149
5150 // Skip one more bit_convert if necessary
5151 if (V.getOpcode() == ISD::BIT_CONVERT)
5152 V = V.getOperand(0);
5153
5154 if (ISD::isNormalLoad(V.getNode())) {
5155 // Is the original load suitable?
5156 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5157
5158 // FIXME: avoid the multi-use bug that is preventing lots of
5159 // of foldings to be detected, this is still wrong of course, but
5160 // give the temporary desired behavior, and if it happens that
5161 // the load has real more uses, during isel it will not fold, and
5162 // will generate poor code.
5163 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5164 return false;
5165
5166 if (!HasShuffleIntoBitcast)
5167 return true;
5168
5169 // If there's a bitcast before the shuffle, check if the load type and
5170 // alignment is valid.
5171 unsigned Align = LN0->getAlignment();
5172 unsigned NewAlign =
5173 TLI.getTargetData()->getABITypeAlignment(
5174 VT.getTypeForEVT(*DAG.getContext()));
5175
5176 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5177 return false;
5178 }
5179
5180 return true;
5181}
5182
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005183static
Evan Cheng835580f2010-10-07 20:50:20 +00005184SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5185 EVT VT = Op.getValueType();
5186
5187 // Canonizalize to v2f64.
5188 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, V1);
5189 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5190 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5191 V1, DAG));
5192}
5193
5194static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005195SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5196 bool HasSSE2) {
5197 SDValue V1 = Op.getOperand(0);
5198 SDValue V2 = Op.getOperand(1);
5199 EVT VT = Op.getValueType();
5200
5201 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5202
5203 if (HasSSE2 && VT == MVT::v2f64)
5204 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5205
5206 // v4f32 or v4i32
5207 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5208}
5209
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005210static
5211SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5212 SDValue V1 = Op.getOperand(0);
5213 SDValue V2 = Op.getOperand(1);
5214 EVT VT = Op.getValueType();
5215
5216 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5217 "unsupported shuffle type");
5218
5219 if (V2.getOpcode() == ISD::UNDEF)
5220 V2 = V1;
5221
5222 // v4i32 or v4f32
5223 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5224}
5225
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005226static
5227SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5228 SDValue V1 = Op.getOperand(0);
5229 SDValue V2 = Op.getOperand(1);
5230 EVT VT = Op.getValueType();
5231 unsigned NumElems = VT.getVectorNumElements();
5232
5233 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5234 // operand of these instructions is only memory, so check if there's a
5235 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5236 // same masks.
5237 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005238
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005239 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005240 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005241 CanFoldLoad = true;
5242
5243 // When V1 is a load, it can be folded later into a store in isel, example:
5244 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5245 // turns into:
5246 // (MOVLPSmr addr:$src1, VR128:$src2)
5247 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005248 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005249 CanFoldLoad = true;
5250
5251 if (CanFoldLoad) {
5252 if (HasSSE2 && NumElems == 2)
5253 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5254
5255 if (NumElems == 4)
5256 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5257 }
5258
5259 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5260 // movl and movlp will both match v2i64, but v2i64 is never matched by
5261 // movl earlier because we make it strict to avoid messing with the movlp load
5262 // folding logic (see the code above getMOVLP call). Match it here then,
5263 // this is horrible, but will stay like this until we move all shuffle
5264 // matching to x86 specific nodes. Note that for the 1st condition all
5265 // types are matched with movsd.
5266 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5267 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5268 else if (HasSSE2)
5269 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5270
5271
5272 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5273
5274 // Invert the operand order and use SHUFPS to match it.
5275 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5276 X86::getShuffleSHUFImmediate(SVOp), DAG);
5277}
5278
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005279static inline unsigned getUNPCKLOpcode(EVT VT) {
5280 switch(VT.getSimpleVT().SimpleTy) {
5281 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5282 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5283 case MVT::v4f32: return X86ISD::UNPCKLPS;
5284 case MVT::v2f64: return X86ISD::UNPCKLPD;
5285 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5286 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5287 default:
5288 llvm_unreachable("Unknow type for unpckl");
5289 }
5290 return 0;
5291}
5292
5293static inline unsigned getUNPCKHOpcode(EVT VT) {
5294 switch(VT.getSimpleVT().SimpleTy) {
5295 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5296 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5297 case MVT::v4f32: return X86ISD::UNPCKHPS;
5298 case MVT::v2f64: return X86ISD::UNPCKHPD;
5299 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5300 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5301 default:
5302 llvm_unreachable("Unknow type for unpckh");
5303 }
5304 return 0;
5305}
5306
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005307static
5308SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005309 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005310 const X86Subtarget *Subtarget) {
5311 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5312 EVT VT = Op.getValueType();
5313 DebugLoc dl = Op.getDebugLoc();
5314 SDValue V1 = Op.getOperand(0);
5315 SDValue V2 = Op.getOperand(1);
5316
5317 if (isZeroShuffle(SVOp))
5318 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5319
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005320 // Handle splat operations
5321 if (SVOp->isSplat()) {
5322 // Special case, this is the only place now where it's
5323 // allowed to return a vector_shuffle operation without
5324 // using a target specific node, because *hopefully* it
5325 // will be optimized away by the dag combiner.
5326 if (VT.getVectorNumElements() <= 4 &&
5327 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5328 return Op;
5329
5330 // Handle splats by matching through known masks
5331 if (VT.getVectorNumElements() <= 4)
5332 return SDValue();
5333
Evan Cheng835580f2010-10-07 20:50:20 +00005334 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005335 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005336 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005337
5338 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5339 // do it!
5340 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5341 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5342 if (NewOp.getNode())
5343 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, NewOp);
5344 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5345 // FIXME: Figure out a cleaner way to do this.
5346 // Try to make use of movq to zero out the top part.
5347 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5348 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5349 if (NewOp.getNode()) {
5350 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5351 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5352 DAG, Subtarget, dl);
5353 }
5354 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5355 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5356 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5357 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5358 DAG, Subtarget, dl);
5359 }
5360 }
5361 return SDValue();
5362}
5363
Dan Gohman475871a2008-07-27 21:46:04 +00005364SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005365X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005366 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005367 SDValue V1 = Op.getOperand(0);
5368 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005369 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005370 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005371 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005372 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005373 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5374 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005375 bool V1IsSplat = false;
5376 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005377 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005378 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005379 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005380 MachineFunction &MF = DAG.getMachineFunction();
5381 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005382
Dale Johannesen0488fb62010-09-30 23:57:10 +00005383 // Shuffle operations on MMX not supported.
5384 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005385 return Op;
5386
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005387 // Vector shuffle lowering takes 3 steps:
5388 //
5389 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5390 // narrowing and commutation of operands should be handled.
5391 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5392 // shuffle nodes.
5393 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5394 // so the shuffle can be broken into other shuffles and the legalizer can
5395 // try the lowering again.
5396 //
5397 // The general ideia is that no vector_shuffle operation should be left to
5398 // be matched during isel, all of them must be converted to a target specific
5399 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005400
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005401 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5402 // narrowing and commutation of operands should be handled. The actual code
5403 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005404 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005405 if (NewOp.getNode())
5406 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005407
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005408 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5409 // unpckh_undef). Only use pshufd if speed is more important than size.
5410 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5411 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5412 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5413 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5414 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5415 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005416
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005417 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005418 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005419 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005420
Dale Johannesen0488fb62010-09-30 23:57:10 +00005421 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005422 return getMOVHighToLow(Op, dl, DAG);
5423
5424 // Use to match splats
5425 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5426 (VT == MVT::v2f64 || VT == MVT::v2i64))
5427 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5428
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005429 if (X86::isPSHUFDMask(SVOp)) {
5430 // The actual implementation will match the mask in the if above and then
5431 // during isel it can match several different instructions, not only pshufd
5432 // as its name says, sad but true, emulate the behavior for now...
5433 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5434 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5435
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005436 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5437
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005438 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005439 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5440
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005441 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005442 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5443 TargetMask, DAG);
5444
5445 if (VT == MVT::v4f32)
5446 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5447 TargetMask, DAG);
5448 }
Eric Christopherfd179292009-08-27 18:07:15 +00005449
Evan Chengf26ffe92008-05-29 08:22:04 +00005450 // Check if this can be converted into a logical shift.
5451 bool isLeft = false;
5452 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005453 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005454 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005455 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005456 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005457 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005458 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005459 EVT EltVT = VT.getVectorElementType();
5460 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005461 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005462 }
Eric Christopherfd179292009-08-27 18:07:15 +00005463
Nate Begeman9008ca62009-04-27 18:41:29 +00005464 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005465 if (V1IsUndef)
5466 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005467 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005468 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005469 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005470 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005471 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5472
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005473 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005474 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5475 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005476 }
Eric Christopherfd179292009-08-27 18:07:15 +00005477
Nate Begeman9008ca62009-04-27 18:41:29 +00005478 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005479 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5480 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005481
Dale Johannesen0488fb62010-09-30 23:57:10 +00005482 if (X86::isMOVHLPSMask(SVOp))
5483 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005484
Dale Johannesen0488fb62010-09-30 23:57:10 +00005485 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5486 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005487
Dale Johannesen0488fb62010-09-30 23:57:10 +00005488 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5489 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005490
Dale Johannesen0488fb62010-09-30 23:57:10 +00005491 if (X86::isMOVLPMask(SVOp))
5492 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005493
Nate Begeman9008ca62009-04-27 18:41:29 +00005494 if (ShouldXformToMOVHLPS(SVOp) ||
5495 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5496 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005497
Evan Chengf26ffe92008-05-29 08:22:04 +00005498 if (isShift) {
5499 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005500 EVT EltVT = VT.getVectorElementType();
5501 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005502 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005503 }
Eric Christopherfd179292009-08-27 18:07:15 +00005504
Evan Cheng9eca5e82006-10-25 21:49:50 +00005505 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005506 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5507 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005508 V1IsSplat = isSplatVector(V1.getNode());
5509 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005510
Chris Lattner8a594482007-11-25 00:24:49 +00005511 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005512 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005513 Op = CommuteVectorShuffle(SVOp, DAG);
5514 SVOp = cast<ShuffleVectorSDNode>(Op);
5515 V1 = SVOp->getOperand(0);
5516 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005517 std::swap(V1IsSplat, V2IsSplat);
5518 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005519 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005520 }
5521
Nate Begeman9008ca62009-04-27 18:41:29 +00005522 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5523 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005524 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005525 return V1;
5526 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5527 // the instruction selector will not match, so get a canonical MOVL with
5528 // swapped operands to undo the commute.
5529 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005530 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005531
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005532 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005533 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005534
5535 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005536 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005537
Evan Cheng9bbbb982006-10-25 20:48:19 +00005538 if (V2IsSplat) {
5539 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005540 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005541 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005542 SDValue NewMask = NormalizeMask(SVOp, DAG);
5543 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5544 if (NSVOp != SVOp) {
5545 if (X86::isUNPCKLMask(NSVOp, true)) {
5546 return NewMask;
5547 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5548 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005549 }
5550 }
5551 }
5552
Evan Cheng9eca5e82006-10-25 21:49:50 +00005553 if (Commuted) {
5554 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005555 // FIXME: this seems wrong.
5556 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5557 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005558
5559 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005560 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005561
5562 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005563 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005564 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005565
Nate Begeman9008ca62009-04-27 18:41:29 +00005566 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005567 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005568 return CommuteVectorShuffle(SVOp, DAG);
5569
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005570 // The checks below are all present in isShuffleMaskLegal, but they are
5571 // inlined here right now to enable us to directly emit target specific
5572 // nodes, and remove one by one until they don't return Op anymore.
5573 SmallVector<int, 16> M;
5574 SVOp->getMask(M);
5575
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005576 if (isPALIGNRMask(M, VT, HasSSSE3))
5577 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5578 X86::getShufflePALIGNRImmediate(SVOp),
5579 DAG);
5580
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005581 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5582 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5583 if (VT == MVT::v2f64)
5584 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5585 if (VT == MVT::v2i64)
5586 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5587 }
5588
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005589 if (isPSHUFHWMask(M, VT))
5590 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5591 X86::getShufflePSHUFHWImmediate(SVOp),
5592 DAG);
5593
5594 if (isPSHUFLWMask(M, VT))
5595 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5596 X86::getShufflePSHUFLWImmediate(SVOp),
5597 DAG);
5598
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005599 if (isSHUFPMask(M, VT)) {
5600 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5601 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5602 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5603 TargetMask, DAG);
5604 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5605 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5606 TargetMask, DAG);
5607 }
5608
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005609 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5610 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5611 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5612 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5613 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5614 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5615
Evan Cheng14b32e12007-12-11 01:46:18 +00005616 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005618 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005619 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005620 return NewOp;
5621 }
5622
Owen Anderson825b72b2009-08-11 20:47:22 +00005623 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005624 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 if (NewOp.getNode())
5626 return NewOp;
5627 }
Eric Christopherfd179292009-08-27 18:07:15 +00005628
Dale Johannesen0488fb62010-09-30 23:57:10 +00005629 // Handle all 4 wide cases with a number of shuffles.
5630 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005631 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005632
Dan Gohman475871a2008-07-27 21:46:04 +00005633 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005634}
5635
Dan Gohman475871a2008-07-27 21:46:04 +00005636SDValue
5637X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005638 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005639 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005640 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005641 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005643 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005645 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005646 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005647 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005648 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5649 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5650 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5652 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005653 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005655 Op.getOperand(0)),
5656 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005658 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005660 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005661 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005663 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5664 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005665 // result has a single use which is a store or a bitcast to i32. And in
5666 // the case of a store, it's not worth it if the index is a constant 0,
5667 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005668 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005669 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005670 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005671 if ((User->getOpcode() != ISD::STORE ||
5672 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5673 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005674 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005676 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5678 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005679 Op.getOperand(0)),
5680 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5682 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005683 // ExtractPS works with constant index.
5684 if (isa<ConstantSDNode>(Op.getOperand(1)))
5685 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005686 }
Dan Gohman475871a2008-07-27 21:46:04 +00005687 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005688}
5689
5690
Dan Gohman475871a2008-07-27 21:46:04 +00005691SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005692X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5693 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005694 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005695 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005696
Evan Cheng62a3f152008-03-24 21:52:23 +00005697 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005698 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005699 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005700 return Res;
5701 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005702
Owen Andersone50ed302009-08-10 22:56:29 +00005703 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005704 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005705 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005706 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005707 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005708 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005709 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5711 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005712 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005714 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005715 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005716 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005717 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005718 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005719 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005720 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005721 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005722 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005723 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005724 if (Idx == 0)
5725 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005726
Evan Cheng0db9fe62006-04-25 20:13:52 +00005727 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005728 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005729 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005730 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005731 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005732 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005733 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005734 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005735 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5736 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5737 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005738 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005739 if (Idx == 0)
5740 return Op;
5741
5742 // UNPCKHPD the element to the lowest double word, then movsd.
5743 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5744 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005745 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005746 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005747 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005748 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005749 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005750 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005751 }
5752
Dan Gohman475871a2008-07-27 21:46:04 +00005753 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005754}
5755
Dan Gohman475871a2008-07-27 21:46:04 +00005756SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005757X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5758 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005759 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005760 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005761 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005762
Dan Gohman475871a2008-07-27 21:46:04 +00005763 SDValue N0 = Op.getOperand(0);
5764 SDValue N1 = Op.getOperand(1);
5765 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005766
Dan Gohman8a55ce42009-09-23 21:02:20 +00005767 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005768 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005769 unsigned Opc;
5770 if (VT == MVT::v8i16)
5771 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005772 else if (VT == MVT::v16i8)
5773 Opc = X86ISD::PINSRB;
5774 else
5775 Opc = X86ISD::PINSRB;
5776
Nate Begeman14d12ca2008-02-11 04:19:36 +00005777 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5778 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 if (N1.getValueType() != MVT::i32)
5780 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5781 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005782 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005783 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005784 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005785 // Bits [7:6] of the constant are the source select. This will always be
5786 // zero here. The DAG Combiner may combine an extract_elt index into these
5787 // bits. For example (insert (extract, 3), 2) could be matched by putting
5788 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005789 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005790 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005791 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005792 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005793 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005794 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005796 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005797 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005798 // PINSR* works with constant index.
5799 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005800 }
Dan Gohman475871a2008-07-27 21:46:04 +00005801 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005802}
5803
Dan Gohman475871a2008-07-27 21:46:04 +00005804SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005805X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005806 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005807 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005808
5809 if (Subtarget->hasSSE41())
5810 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5811
Dan Gohman8a55ce42009-09-23 21:02:20 +00005812 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005813 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005814
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005815 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005816 SDValue N0 = Op.getOperand(0);
5817 SDValue N1 = Op.getOperand(1);
5818 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005819
Dan Gohman8a55ce42009-09-23 21:02:20 +00005820 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005821 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5822 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 if (N1.getValueType() != MVT::i32)
5824 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5825 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005826 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00005827 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005828 }
Dan Gohman475871a2008-07-27 21:46:04 +00005829 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005830}
5831
Dan Gohman475871a2008-07-27 21:46:04 +00005832SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005833X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005834 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005835
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005836 if (Op.getValueType() == MVT::v1i64 &&
5837 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005839
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00005841 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
5842 "Expected an SSE type!");
Dale Johannesenace16102009-02-03 19:33:06 +00005843 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00005844 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005845}
5846
Bill Wendling056292f2008-09-16 21:48:12 +00005847// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5848// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5849// one of the above mentioned nodes. It has to be wrapped because otherwise
5850// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5851// be used to form addressing mode. These wrapped nodes will be selected
5852// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005853SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005854X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005855 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005856
Chris Lattner41621a22009-06-26 19:22:52 +00005857 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5858 // global base reg.
5859 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005860 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005861 CodeModel::Model M = getTargetMachine().getCodeModel();
5862
Chris Lattner4f066492009-07-11 20:29:19 +00005863 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005864 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005865 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005866 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005867 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005868 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005869 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005870
Evan Cheng1606e8e2009-03-13 07:51:59 +00005871 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005872 CP->getAlignment(),
5873 CP->getOffset(), OpFlag);
5874 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005875 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005876 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005877 if (OpFlag) {
5878 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005879 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005880 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005881 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005882 }
5883
5884 return Result;
5885}
5886
Dan Gohmand858e902010-04-17 15:26:15 +00005887SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005888 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005889
Chris Lattner18c59872009-06-27 04:16:01 +00005890 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5891 // global base reg.
5892 unsigned char OpFlag = 0;
5893 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005894 CodeModel::Model M = getTargetMachine().getCodeModel();
5895
Chris Lattner4f066492009-07-11 20:29:19 +00005896 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005897 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005898 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005899 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005900 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005901 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005902 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005903
Chris Lattner18c59872009-06-27 04:16:01 +00005904 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5905 OpFlag);
5906 DebugLoc DL = JT->getDebugLoc();
5907 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005908
Chris Lattner18c59872009-06-27 04:16:01 +00005909 // With PIC, the address is actually $g + Offset.
5910 if (OpFlag) {
5911 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5912 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005913 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005914 Result);
5915 }
Eric Christopherfd179292009-08-27 18:07:15 +00005916
Chris Lattner18c59872009-06-27 04:16:01 +00005917 return Result;
5918}
5919
5920SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005921X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005922 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005923
Chris Lattner18c59872009-06-27 04:16:01 +00005924 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5925 // global base reg.
5926 unsigned char OpFlag = 0;
5927 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005928 CodeModel::Model M = getTargetMachine().getCodeModel();
5929
Chris Lattner4f066492009-07-11 20:29:19 +00005930 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005931 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005932 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005933 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005934 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005935 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005936 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005937
Chris Lattner18c59872009-06-27 04:16:01 +00005938 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005939
Chris Lattner18c59872009-06-27 04:16:01 +00005940 DebugLoc DL = Op.getDebugLoc();
5941 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005942
5943
Chris Lattner18c59872009-06-27 04:16:01 +00005944 // With PIC, the address is actually $g + Offset.
5945 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005946 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005947 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5948 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005949 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005950 Result);
5951 }
Eric Christopherfd179292009-08-27 18:07:15 +00005952
Chris Lattner18c59872009-06-27 04:16:01 +00005953 return Result;
5954}
5955
Dan Gohman475871a2008-07-27 21:46:04 +00005956SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005957X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005958 // Create the TargetBlockAddressAddress node.
5959 unsigned char OpFlags =
5960 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005961 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005962 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005963 DebugLoc dl = Op.getDebugLoc();
5964 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5965 /*isTarget=*/true, OpFlags);
5966
Dan Gohmanf705adb2009-10-30 01:28:02 +00005967 if (Subtarget->isPICStyleRIPRel() &&
5968 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005969 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5970 else
5971 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005972
Dan Gohman29cbade2009-11-20 23:18:13 +00005973 // With PIC, the address is actually $g + Offset.
5974 if (isGlobalRelativeToPICBase(OpFlags)) {
5975 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5976 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5977 Result);
5978 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005979
5980 return Result;
5981}
5982
5983SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005984X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005985 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005986 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005987 // Create the TargetGlobalAddress node, folding in the constant
5988 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005989 unsigned char OpFlags =
5990 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005991 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005992 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005993 if (OpFlags == X86II::MO_NO_FLAG &&
5994 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005995 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005996 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005997 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005998 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005999 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006000 }
Eric Christopherfd179292009-08-27 18:07:15 +00006001
Chris Lattner4f066492009-07-11 20:29:19 +00006002 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006003 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006004 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6005 else
6006 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006007
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006008 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006009 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006010 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6011 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006012 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006013 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006014
Chris Lattner36c25012009-07-10 07:34:39 +00006015 // For globals that require a load from a stub to get the address, emit the
6016 // load.
6017 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006018 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006019 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006020
Dan Gohman6520e202008-10-18 02:06:02 +00006021 // If there was a non-zero offset that we didn't fold, create an explicit
6022 // addition for it.
6023 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006024 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006025 DAG.getConstant(Offset, getPointerTy()));
6026
Evan Cheng0db9fe62006-04-25 20:13:52 +00006027 return Result;
6028}
6029
Evan Chengda43bcf2008-09-24 00:05:32 +00006030SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006031X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006032 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006033 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006034 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006035}
6036
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006037static SDValue
6038GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006039 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006040 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006041 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00006042 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006043 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006044 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006045 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006046 GA->getOffset(),
6047 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006048 if (InFlag) {
6049 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006050 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006051 } else {
6052 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006053 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006054 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006055
6056 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006057 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006058
Rafael Espindola15f1b662009-04-24 12:59:40 +00006059 SDValue Flag = Chain.getValue(1);
6060 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006061}
6062
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006063// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006064static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006065LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006066 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006067 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006068 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6069 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006070 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006071 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006072 InFlag = Chain.getValue(1);
6073
Chris Lattnerb903bed2009-06-26 21:20:29 +00006074 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006075}
6076
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006077// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006078static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006079LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006080 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006081 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6082 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006083}
6084
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006085// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6086// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006087static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006088 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006089 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006090 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006091
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006092 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6093 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6094 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006095
Michael J. Spencerec38de22010-10-10 22:04:20 +00006096 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006097 DAG.getIntPtrConstant(0),
6098 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006099
Chris Lattnerb903bed2009-06-26 21:20:29 +00006100 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006101 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6102 // initialexec.
6103 unsigned WrapperKind = X86ISD::Wrapper;
6104 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006105 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006106 } else if (is64Bit) {
6107 assert(model == TLSModel::InitialExec);
6108 OperandFlags = X86II::MO_GOTTPOFF;
6109 WrapperKind = X86ISD::WrapperRIP;
6110 } else {
6111 assert(model == TLSModel::InitialExec);
6112 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006113 }
Eric Christopherfd179292009-08-27 18:07:15 +00006114
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006115 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6116 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006117 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006118 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006119 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006120 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006121
Rafael Espindola9a580232009-02-27 13:37:18 +00006122 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006123 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006124 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006125
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006126 // The address of the thread local variable is the add of the thread
6127 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006128 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006129}
6130
Dan Gohman475871a2008-07-27 21:46:04 +00006131SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006132X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006133
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006134 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006135 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006136
Eric Christopher30ef0e52010-06-03 04:07:48 +00006137 if (Subtarget->isTargetELF()) {
6138 // TODO: implement the "local dynamic" model
6139 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006140
Eric Christopher30ef0e52010-06-03 04:07:48 +00006141 // If GV is an alias then use the aliasee for determining
6142 // thread-localness.
6143 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6144 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006145
6146 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006147 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006148
Eric Christopher30ef0e52010-06-03 04:07:48 +00006149 switch (model) {
6150 case TLSModel::GeneralDynamic:
6151 case TLSModel::LocalDynamic: // not implemented
6152 if (Subtarget->is64Bit())
6153 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6154 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006155
Eric Christopher30ef0e52010-06-03 04:07:48 +00006156 case TLSModel::InitialExec:
6157 case TLSModel::LocalExec:
6158 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6159 Subtarget->is64Bit());
6160 }
6161 } else if (Subtarget->isTargetDarwin()) {
6162 // Darwin only has one model of TLS. Lower to that.
6163 unsigned char OpFlag = 0;
6164 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6165 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006166
Eric Christopher30ef0e52010-06-03 04:07:48 +00006167 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6168 // global base reg.
6169 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6170 !Subtarget->is64Bit();
6171 if (PIC32)
6172 OpFlag = X86II::MO_TLVP_PIC_BASE;
6173 else
6174 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006175 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006176 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00006177 getPointerTy(),
6178 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006179 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006180
Eric Christopher30ef0e52010-06-03 04:07:48 +00006181 // With PIC32, the address is actually $g + Offset.
6182 if (PIC32)
6183 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6184 DAG.getNode(X86ISD::GlobalBaseReg,
6185 DebugLoc(), getPointerTy()),
6186 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006187
Eric Christopher30ef0e52010-06-03 04:07:48 +00006188 // Lowering the machine isd will make sure everything is in the right
6189 // location.
6190 SDValue Args[] = { Offset };
6191 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006192
Eric Christopher30ef0e52010-06-03 04:07:48 +00006193 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6194 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6195 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00006196
Eric Christopher30ef0e52010-06-03 04:07:48 +00006197 // And our return value (tls address) is in the standard call return value
6198 // location.
6199 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6200 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006201 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006202
Eric Christopher30ef0e52010-06-03 04:07:48 +00006203 assert(false &&
6204 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006205
Torok Edwinc23197a2009-07-14 16:55:14 +00006206 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006207 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006208}
6209
Evan Cheng0db9fe62006-04-25 20:13:52 +00006210
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006211/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006212/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006213SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006214 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006215 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006216 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006217 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006218 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006219 SDValue ShOpLo = Op.getOperand(0);
6220 SDValue ShOpHi = Op.getOperand(1);
6221 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006222 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006223 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006224 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006225
Dan Gohman475871a2008-07-27 21:46:04 +00006226 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006227 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006228 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6229 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006230 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006231 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6232 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006233 }
Evan Chenge3413162006-01-09 18:33:28 +00006234
Owen Anderson825b72b2009-08-11 20:47:22 +00006235 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6236 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006237 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006238 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006239
Dan Gohman475871a2008-07-27 21:46:04 +00006240 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006241 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006242 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6243 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006244
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006245 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006246 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6247 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006248 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006249 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6250 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006251 }
6252
Dan Gohman475871a2008-07-27 21:46:04 +00006253 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006254 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006255}
Evan Chenga3195e82006-01-12 22:54:21 +00006256
Dan Gohmand858e902010-04-17 15:26:15 +00006257SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6258 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006259 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006260
Dale Johannesen0488fb62010-09-30 23:57:10 +00006261 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006262 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006263
Owen Anderson825b72b2009-08-11 20:47:22 +00006264 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006265 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006266
Eli Friedman36df4992009-05-27 00:47:34 +00006267 // These are really Legal; return the operand so the caller accepts it as
6268 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006269 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006270 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006271 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006272 Subtarget->is64Bit()) {
6273 return Op;
6274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006275
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006276 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006277 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006278 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006279 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006280 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006281 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006282 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006283 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006284 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006285 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6286}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006287
Owen Andersone50ed302009-08-10 22:56:29 +00006288SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006289 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006290 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006291 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006292 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006293 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006294 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006295 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006296 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006297 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006298 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006299
Chris Lattner492a43e2010-09-22 01:28:21 +00006300 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006301
Chris Lattner492a43e2010-09-22 01:28:21 +00006302 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6303 MachineMemOperand *MMO =
6304 DAG.getMachineFunction()
6305 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6306 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006307
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006308 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006309 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6310 X86ISD::FILD, DL,
6311 Tys, Ops, array_lengthof(Ops),
6312 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006313
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006314 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006315 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006316 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006317
6318 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6319 // shouldn't be necessary except that RFP cannot be live across
6320 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006321 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006322 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6323 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006324 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006325 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006326 SDValue Ops[] = {
6327 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6328 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006329 MachineMemOperand *MMO =
6330 DAG.getMachineFunction()
6331 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006332 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006333
Chris Lattner492a43e2010-09-22 01:28:21 +00006334 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6335 Ops, array_lengthof(Ops),
6336 Op.getValueType(), MMO);
6337 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006338 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006339 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006340 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006341
Evan Cheng0db9fe62006-04-25 20:13:52 +00006342 return Result;
6343}
6344
Bill Wendling8b8a6362009-01-17 03:56:04 +00006345// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006346SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6347 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006348 // This algorithm is not obvious. Here it is in C code, more or less:
6349 /*
6350 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6351 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6352 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006353
Bill Wendling8b8a6362009-01-17 03:56:04 +00006354 // Copy ints to xmm registers.
6355 __m128i xh = _mm_cvtsi32_si128( hi );
6356 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006357
Bill Wendling8b8a6362009-01-17 03:56:04 +00006358 // Combine into low half of a single xmm register.
6359 __m128i x = _mm_unpacklo_epi32( xh, xl );
6360 __m128d d;
6361 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006362
Bill Wendling8b8a6362009-01-17 03:56:04 +00006363 // Merge in appropriate exponents to give the integer bits the right
6364 // magnitude.
6365 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006366
Bill Wendling8b8a6362009-01-17 03:56:04 +00006367 // Subtract away the biases to deal with the IEEE-754 double precision
6368 // implicit 1.
6369 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006370
Bill Wendling8b8a6362009-01-17 03:56:04 +00006371 // All conversions up to here are exact. The correctly rounded result is
6372 // calculated using the current rounding mode using the following
6373 // horizontal add.
6374 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6375 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6376 // store doesn't really need to be here (except
6377 // maybe to zero the other double)
6378 return sd;
6379 }
6380 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006381
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006382 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006383 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006384
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006385 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006386 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006387 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6388 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6389 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6390 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006391 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006392 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006393
Bill Wendling8b8a6362009-01-17 03:56:04 +00006394 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006395 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006396 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006397 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006398 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006399 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006400 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006401
Owen Anderson825b72b2009-08-11 20:47:22 +00006402 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6403 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006404 Op.getOperand(0),
6405 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006406 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6407 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006408 Op.getOperand(0),
6409 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006410 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6411 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006412 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006413 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006414 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6415 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6416 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006417 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006418 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006419 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006420
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006421 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006422 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006423 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6424 DAG.getUNDEF(MVT::v2f64), ShufMask);
6425 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6426 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006427 DAG.getIntPtrConstant(0));
6428}
6429
Bill Wendling8b8a6362009-01-17 03:56:04 +00006430// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006431SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6432 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006433 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006434 // FP constant to bias correct the final result.
6435 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006436 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006437
6438 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006439 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6440 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006441 Op.getOperand(0),
6442 DAG.getIntPtrConstant(0)));
6443
Owen Anderson825b72b2009-08-11 20:47:22 +00006444 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6445 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006446 DAG.getIntPtrConstant(0));
6447
6448 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006449 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6450 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006451 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006452 MVT::v2f64, Load)),
6453 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006454 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006455 MVT::v2f64, Bias)));
6456 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6457 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006458 DAG.getIntPtrConstant(0));
6459
6460 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006461 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006462
6463 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006464 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006465
Owen Anderson825b72b2009-08-11 20:47:22 +00006466 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006467 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006468 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006470 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006471 }
6472
6473 // Handle final rounding.
6474 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006475}
6476
Dan Gohmand858e902010-04-17 15:26:15 +00006477SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6478 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006479 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006480 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006481
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006482 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006483 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6484 // the optimization here.
6485 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006486 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006487
Owen Andersone50ed302009-08-10 22:56:29 +00006488 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006489 EVT DstVT = Op.getValueType();
6490 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006491 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006492 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006493 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006494
6495 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006496 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006497 if (SrcVT == MVT::i32) {
6498 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6499 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6500 getPointerTy(), StackSlot, WordOff);
6501 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006502 StackSlot, MachinePointerInfo(),
6503 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006504 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006505 OffsetSlot, MachinePointerInfo(),
6506 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006507 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6508 return Fild;
6509 }
6510
6511 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6512 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006513 StackSlot, MachinePointerInfo(),
6514 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006515 // For i64 source, we need to add the appropriate power of 2 if the input
6516 // was negative. This is the same as the optimization in
6517 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6518 // we must be careful to do the computation in x87 extended precision, not
6519 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006520 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6521 MachineMemOperand *MMO =
6522 DAG.getMachineFunction()
6523 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6524 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006525
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006526 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6527 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006528 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6529 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006530
6531 APInt FF(32, 0x5F800000ULL);
6532
6533 // Check whether the sign bit is set.
6534 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6535 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6536 ISD::SETLT);
6537
6538 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6539 SDValue FudgePtr = DAG.getConstantPool(
6540 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6541 getPointerTy());
6542
6543 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6544 SDValue Zero = DAG.getIntPtrConstant(0);
6545 SDValue Four = DAG.getIntPtrConstant(4);
6546 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6547 Zero, Four);
6548 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6549
6550 // Load the value out, extending it from f32 to f80.
6551 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006552 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006553 FudgePtr, MachinePointerInfo::getConstantPool(),
6554 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006555 // Extend everything to 80 bits to force it to be done on x87.
6556 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6557 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006558}
6559
Dan Gohman475871a2008-07-27 21:46:04 +00006560std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006561FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006562 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006563
Owen Andersone50ed302009-08-10 22:56:29 +00006564 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006565
6566 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006567 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6568 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006569 }
6570
Owen Anderson825b72b2009-08-11 20:47:22 +00006571 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6572 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006573 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006574
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006575 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006576 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006577 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006578 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006579 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006580 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006581 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006582 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006583
Evan Cheng87c89352007-10-15 20:11:21 +00006584 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6585 // stack slot.
6586 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006587 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006588 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006589 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006590
Michael J. Spencerec38de22010-10-10 22:04:20 +00006591
6592
Evan Cheng0db9fe62006-04-25 20:13:52 +00006593 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006594 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006595 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006596 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6597 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6598 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006599 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006600
Dan Gohman475871a2008-07-27 21:46:04 +00006601 SDValue Chain = DAG.getEntryNode();
6602 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006603 EVT TheVT = Op.getOperand(0).getValueType();
6604 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006605 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006606 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006607 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006608 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006609 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006610 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006611 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006612 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006613
Chris Lattner492a43e2010-09-22 01:28:21 +00006614 MachineMemOperand *MMO =
6615 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6616 MachineMemOperand::MOLoad, MemSize, MemSize);
6617 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6618 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006619 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006620 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006621 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6622 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006623
Chris Lattner07290932010-09-22 01:05:16 +00006624 MachineMemOperand *MMO =
6625 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6626 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006627
Evan Cheng0db9fe62006-04-25 20:13:52 +00006628 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006629 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006630 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6631 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006632
Chris Lattner27a6c732007-11-24 07:07:01 +00006633 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006634}
6635
Dan Gohmand858e902010-04-17 15:26:15 +00006636SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6637 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006638 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006639 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006640
Eli Friedman948e95a2009-05-23 09:59:16 +00006641 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006642 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006643 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6644 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006645
Chris Lattner27a6c732007-11-24 07:07:01 +00006646 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006647 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006648 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006649}
6650
Dan Gohmand858e902010-04-17 15:26:15 +00006651SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6652 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006653 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6654 SDValue FIST = Vals.first, StackSlot = Vals.second;
6655 assert(FIST.getNode() && "Unexpected failure");
6656
6657 // Load the result.
6658 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006659 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006660}
6661
Dan Gohmand858e902010-04-17 15:26:15 +00006662SDValue X86TargetLowering::LowerFABS(SDValue Op,
6663 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006664 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006665 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006666 EVT VT = Op.getValueType();
6667 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006668 if (VT.isVector())
6669 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006670 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006672 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006673 CV.push_back(C);
6674 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006676 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006677 CV.push_back(C);
6678 CV.push_back(C);
6679 CV.push_back(C);
6680 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006681 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006682 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006683 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006684 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006685 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006686 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006687 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006688}
6689
Dan Gohmand858e902010-04-17 15:26:15 +00006690SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006691 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006692 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006693 EVT VT = Op.getValueType();
6694 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006695 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006696 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006697 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006698 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006699 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006700 CV.push_back(C);
6701 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006702 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006703 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006704 CV.push_back(C);
6705 CV.push_back(C);
6706 CV.push_back(C);
6707 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006709 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006710 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006711 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006712 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006713 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006714 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006715 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006716 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6717 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006718 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006719 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006720 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006721 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006722 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006723}
6724
Dan Gohmand858e902010-04-17 15:26:15 +00006725SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006726 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006727 SDValue Op0 = Op.getOperand(0);
6728 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006729 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006730 EVT VT = Op.getValueType();
6731 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006732
6733 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006734 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006735 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006736 SrcVT = VT;
6737 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006738 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006739 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006740 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006741 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006742 }
6743
6744 // At this point the operands and the result should have the same
6745 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006746
Evan Cheng68c47cb2007-01-05 07:55:56 +00006747 // First get the sign bit of second operand.
6748 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006749 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006750 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6751 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006752 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006753 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6754 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6755 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6756 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006757 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006758 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006759 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006760 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006761 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006762 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006763 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006764
6765 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006766 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 // Op0 is MVT::f32, Op1 is MVT::f64.
6768 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6769 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6770 DAG.getConstant(32, MVT::i32));
6771 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6772 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006773 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006774 }
6775
Evan Cheng73d6cf12007-01-05 21:37:56 +00006776 // Clear first operand sign bit.
6777 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006779 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6780 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006781 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006782 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6783 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6784 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6785 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006786 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006787 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006788 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006789 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006790 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006791 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006792 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006793
6794 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006795 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006796}
6797
Dan Gohman076aee32009-03-04 19:44:21 +00006798/// Emit nodes that will be selected as "test Op0,Op0", or something
6799/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006800SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006801 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006802 DebugLoc dl = Op.getDebugLoc();
6803
Dan Gohman31125812009-03-07 01:58:32 +00006804 // CF and OF aren't always set the way we want. Determine which
6805 // of these we need.
6806 bool NeedCF = false;
6807 bool NeedOF = false;
6808 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006809 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006810 case X86::COND_A: case X86::COND_AE:
6811 case X86::COND_B: case X86::COND_BE:
6812 NeedCF = true;
6813 break;
6814 case X86::COND_G: case X86::COND_GE:
6815 case X86::COND_L: case X86::COND_LE:
6816 case X86::COND_O: case X86::COND_NO:
6817 NeedOF = true;
6818 break;
Dan Gohman31125812009-03-07 01:58:32 +00006819 }
6820
Dan Gohman076aee32009-03-04 19:44:21 +00006821 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006822 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6823 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006824 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6825 // Emit a CMP with 0, which is the TEST pattern.
6826 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6827 DAG.getConstant(0, Op.getValueType()));
6828
6829 unsigned Opcode = 0;
6830 unsigned NumOperands = 0;
6831 switch (Op.getNode()->getOpcode()) {
6832 case ISD::ADD:
6833 // Due to an isel shortcoming, be conservative if this add is likely to be
6834 // selected as part of a load-modify-store instruction. When the root node
6835 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6836 // uses of other nodes in the match, such as the ADD in this case. This
6837 // leads to the ADD being left around and reselected, with the result being
6838 // two adds in the output. Alas, even if none our users are stores, that
6839 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6840 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6841 // climbing the DAG back to the root, and it doesn't seem to be worth the
6842 // effort.
6843 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006844 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006845 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6846 goto default_case;
6847
6848 if (ConstantSDNode *C =
6849 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6850 // An add of one will be selected as an INC.
6851 if (C->getAPIntValue() == 1) {
6852 Opcode = X86ISD::INC;
6853 NumOperands = 1;
6854 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006855 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006856
6857 // An add of negative one (subtract of one) will be selected as a DEC.
6858 if (C->getAPIntValue().isAllOnesValue()) {
6859 Opcode = X86ISD::DEC;
6860 NumOperands = 1;
6861 break;
6862 }
Dan Gohman076aee32009-03-04 19:44:21 +00006863 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006864
6865 // Otherwise use a regular EFLAGS-setting add.
6866 Opcode = X86ISD::ADD;
6867 NumOperands = 2;
6868 break;
6869 case ISD::AND: {
6870 // If the primary and result isn't used, don't bother using X86ISD::AND,
6871 // because a TEST instruction will be better.
6872 bool NonFlagUse = false;
6873 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6874 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6875 SDNode *User = *UI;
6876 unsigned UOpNo = UI.getOperandNo();
6877 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6878 // Look pass truncate.
6879 UOpNo = User->use_begin().getOperandNo();
6880 User = *User->use_begin();
6881 }
6882
6883 if (User->getOpcode() != ISD::BRCOND &&
6884 User->getOpcode() != ISD::SETCC &&
6885 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6886 NonFlagUse = true;
6887 break;
6888 }
Dan Gohman076aee32009-03-04 19:44:21 +00006889 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006890
6891 if (!NonFlagUse)
6892 break;
6893 }
6894 // FALL THROUGH
6895 case ISD::SUB:
6896 case ISD::OR:
6897 case ISD::XOR:
6898 // Due to the ISEL shortcoming noted above, be conservative if this op is
6899 // likely to be selected as part of a load-modify-store instruction.
6900 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6901 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6902 if (UI->getOpcode() == ISD::STORE)
6903 goto default_case;
6904
6905 // Otherwise use a regular EFLAGS-setting instruction.
6906 switch (Op.getNode()->getOpcode()) {
6907 default: llvm_unreachable("unexpected operator!");
6908 case ISD::SUB: Opcode = X86ISD::SUB; break;
6909 case ISD::OR: Opcode = X86ISD::OR; break;
6910 case ISD::XOR: Opcode = X86ISD::XOR; break;
6911 case ISD::AND: Opcode = X86ISD::AND; break;
6912 }
6913
6914 NumOperands = 2;
6915 break;
6916 case X86ISD::ADD:
6917 case X86ISD::SUB:
6918 case X86ISD::INC:
6919 case X86ISD::DEC:
6920 case X86ISD::OR:
6921 case X86ISD::XOR:
6922 case X86ISD::AND:
6923 return SDValue(Op.getNode(), 1);
6924 default:
6925 default_case:
6926 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006927 }
6928
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006929 if (Opcode == 0)
6930 // Emit a CMP with 0, which is the TEST pattern.
6931 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6932 DAG.getConstant(0, Op.getValueType()));
6933
6934 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6935 SmallVector<SDValue, 4> Ops;
6936 for (unsigned i = 0; i != NumOperands; ++i)
6937 Ops.push_back(Op.getOperand(i));
6938
6939 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6940 DAG.ReplaceAllUsesWith(Op, New);
6941 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006942}
6943
6944/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6945/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006946SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006947 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006948 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6949 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006950 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006951
6952 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006954}
6955
Evan Chengd40d03e2010-01-06 19:38:29 +00006956/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6957/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006958SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6959 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006960 SDValue Op0 = And.getOperand(0);
6961 SDValue Op1 = And.getOperand(1);
6962 if (Op0.getOpcode() == ISD::TRUNCATE)
6963 Op0 = Op0.getOperand(0);
6964 if (Op1.getOpcode() == ISD::TRUNCATE)
6965 Op1 = Op1.getOperand(0);
6966
Evan Chengd40d03e2010-01-06 19:38:29 +00006967 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006968 if (Op1.getOpcode() == ISD::SHL)
6969 std::swap(Op0, Op1);
6970 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006971 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6972 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006973 // If we looked past a truncate, check that it's only truncating away
6974 // known zeros.
6975 unsigned BitWidth = Op0.getValueSizeInBits();
6976 unsigned AndBitWidth = And.getValueSizeInBits();
6977 if (BitWidth > AndBitWidth) {
6978 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6979 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6980 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6981 return SDValue();
6982 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006983 LHS = Op1;
6984 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006985 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006986 } else if (Op1.getOpcode() == ISD::Constant) {
6987 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6988 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006989 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6990 LHS = AndLHS.getOperand(0);
6991 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006992 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006993 }
Evan Cheng0488db92007-09-25 01:57:46 +00006994
Evan Chengd40d03e2010-01-06 19:38:29 +00006995 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006996 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006997 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006998 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006999 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007000 // Also promote i16 to i32 for performance / code size reason.
7001 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007002 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007003 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007004
Evan Chengd40d03e2010-01-06 19:38:29 +00007005 // If the operand types disagree, extend the shift amount to match. Since
7006 // BT ignores high bits (like shifts) we can use anyextend.
7007 if (LHS.getValueType() != RHS.getValueType())
7008 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007009
Evan Chengd40d03e2010-01-06 19:38:29 +00007010 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7011 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7012 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7013 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007014 }
7015
Evan Cheng54de3ea2010-01-05 06:52:31 +00007016 return SDValue();
7017}
7018
Dan Gohmand858e902010-04-17 15:26:15 +00007019SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007020 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7021 SDValue Op0 = Op.getOperand(0);
7022 SDValue Op1 = Op.getOperand(1);
7023 DebugLoc dl = Op.getDebugLoc();
7024 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7025
7026 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007027 // Lower (X & (1 << N)) == 0 to BT(X, N).
7028 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7029 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
7030 if (Op0.getOpcode() == ISD::AND &&
7031 Op0.hasOneUse() &&
7032 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007033 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007034 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7035 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7036 if (NewSetCC.getNode())
7037 return NewSetCC;
7038 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007039
Evan Cheng2c755ba2010-02-27 07:36:59 +00007040 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
7041 if (Op0.getOpcode() == X86ISD::SETCC &&
7042 Op1.getOpcode() == ISD::Constant &&
7043 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7044 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7045 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7046 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7047 bool Invert = (CC == ISD::SETNE) ^
7048 cast<ConstantSDNode>(Op1)->isNullValue();
7049 if (Invert)
7050 CCode = X86::GetOppositeBranchCondition(CCode);
7051 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7052 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7053 }
7054
Evan Chenge5b51ac2010-04-17 06:13:15 +00007055 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007056 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007057 if (X86CC == X86::COND_INVALID)
7058 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007059
Evan Cheng552f09a2010-04-26 19:06:11 +00007060 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00007061
7062 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00007063 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00007064 return DAG.getNode(ISD::AND, dl, MVT::i8,
7065 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
7066 DAG.getConstant(X86CC, MVT::i8), Cond),
7067 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00007068
Owen Anderson825b72b2009-08-11 20:47:22 +00007069 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7070 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007071}
7072
Dan Gohmand858e902010-04-17 15:26:15 +00007073SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007074 SDValue Cond;
7075 SDValue Op0 = Op.getOperand(0);
7076 SDValue Op1 = Op.getOperand(1);
7077 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007078 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007079 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7080 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007081 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007082
7083 if (isFP) {
7084 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007085 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007086 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7087 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007088 bool Swap = false;
7089
7090 switch (SetCCOpcode) {
7091 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007092 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007093 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007094 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007095 case ISD::SETGT: Swap = true; // Fallthrough
7096 case ISD::SETLT:
7097 case ISD::SETOLT: SSECC = 1; break;
7098 case ISD::SETOGE:
7099 case ISD::SETGE: Swap = true; // Fallthrough
7100 case ISD::SETLE:
7101 case ISD::SETOLE: SSECC = 2; break;
7102 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007103 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007104 case ISD::SETNE: SSECC = 4; break;
7105 case ISD::SETULE: Swap = true;
7106 case ISD::SETUGE: SSECC = 5; break;
7107 case ISD::SETULT: Swap = true;
7108 case ISD::SETUGT: SSECC = 6; break;
7109 case ISD::SETO: SSECC = 7; break;
7110 }
7111 if (Swap)
7112 std::swap(Op0, Op1);
7113
Nate Begemanfb8ead02008-07-25 19:05:58 +00007114 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007115 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007116 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007117 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007118 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7119 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007120 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007121 }
7122 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007123 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007124 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7125 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007126 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007127 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007128 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007129 }
7130 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007131 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007133
Nate Begeman30a0de92008-07-17 16:51:19 +00007134 // We are handling one of the integer comparisons here. Since SSE only has
7135 // GT and EQ comparisons for integer, swapping operands and multiple
7136 // operations may be required for some comparisons.
7137 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7138 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007139
Owen Anderson825b72b2009-08-11 20:47:22 +00007140 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007141 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007142 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007144 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7145 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007146 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007147
Nate Begeman30a0de92008-07-17 16:51:19 +00007148 switch (SetCCOpcode) {
7149 default: break;
7150 case ISD::SETNE: Invert = true;
7151 case ISD::SETEQ: Opc = EQOpc; break;
7152 case ISD::SETLT: Swap = true;
7153 case ISD::SETGT: Opc = GTOpc; break;
7154 case ISD::SETGE: Swap = true;
7155 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7156 case ISD::SETULT: Swap = true;
7157 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7158 case ISD::SETUGE: Swap = true;
7159 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7160 }
7161 if (Swap)
7162 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007163
Nate Begeman30a0de92008-07-17 16:51:19 +00007164 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7165 // bits of the inputs before performing those operations.
7166 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007167 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007168 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7169 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007170 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007171 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7172 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007173 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7174 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007175 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007176
Dale Johannesenace16102009-02-03 19:33:06 +00007177 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007178
7179 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007180 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007181 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007182
Nate Begeman30a0de92008-07-17 16:51:19 +00007183 return Result;
7184}
Evan Cheng0488db92007-09-25 01:57:46 +00007185
Evan Cheng370e5342008-12-03 08:38:43 +00007186// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007187static bool isX86LogicalCmp(SDValue Op) {
7188 unsigned Opc = Op.getNode()->getOpcode();
7189 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7190 return true;
7191 if (Op.getResNo() == 1 &&
7192 (Opc == X86ISD::ADD ||
7193 Opc == X86ISD::SUB ||
7194 Opc == X86ISD::SMUL ||
7195 Opc == X86ISD::UMUL ||
7196 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007197 Opc == X86ISD::DEC ||
7198 Opc == X86ISD::OR ||
7199 Opc == X86ISD::XOR ||
7200 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007201 return true;
7202
7203 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007204}
7205
Dan Gohmand858e902010-04-17 15:26:15 +00007206SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007207 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007208 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007209 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007210 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007211
Dan Gohman1a492952009-10-20 16:22:37 +00007212 if (Cond.getOpcode() == ISD::SETCC) {
7213 SDValue NewCond = LowerSETCC(Cond, DAG);
7214 if (NewCond.getNode())
7215 Cond = NewCond;
7216 }
Evan Cheng734503b2006-09-11 02:19:56 +00007217
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007218 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
7219 SDValue Op1 = Op.getOperand(1);
7220 SDValue Op2 = Op.getOperand(2);
7221 if (Cond.getOpcode() == X86ISD::SETCC &&
7222 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
7223 SDValue Cmp = Cond.getOperand(1);
7224 if (Cmp.getOpcode() == X86ISD::CMP) {
7225 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
7226 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
7227 ConstantSDNode *RHSC =
7228 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7229 if (N1C && N1C->isAllOnesValue() &&
7230 N2C && N2C->isNullValue() &&
7231 RHSC && RHSC->isNullValue()) {
7232 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007233 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007234 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7235 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7236 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7237 }
7238 }
7239 }
7240
Evan Chengad9c0a32009-12-15 00:53:42 +00007241 // Look pass (and (setcc_carry (cmp ...)), 1).
7242 if (Cond.getOpcode() == ISD::AND &&
7243 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7244 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007245 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007246 Cond = Cond.getOperand(0);
7247 }
7248
Evan Cheng3f41d662007-10-08 22:16:29 +00007249 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7250 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007251 if (Cond.getOpcode() == X86ISD::SETCC ||
7252 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007253 CC = Cond.getOperand(0);
7254
Dan Gohman475871a2008-07-27 21:46:04 +00007255 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007256 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007257 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007258
Evan Cheng3f41d662007-10-08 22:16:29 +00007259 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007260 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007261 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007262 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007263
Chris Lattnerd1980a52009-03-12 06:52:53 +00007264 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7265 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007266 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007267 addTest = false;
7268 }
7269 }
7270
7271 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007272 // Look pass the truncate.
7273 if (Cond.getOpcode() == ISD::TRUNCATE)
7274 Cond = Cond.getOperand(0);
7275
7276 // We know the result of AND is compared against zero. Try to match
7277 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007278 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007279 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7280 if (NewSetCC.getNode()) {
7281 CC = NewSetCC.getOperand(0);
7282 Cond = NewSetCC.getOperand(1);
7283 addTest = false;
7284 }
7285 }
7286 }
7287
7288 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007289 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007290 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007291 }
7292
Evan Cheng0488db92007-09-25 01:57:46 +00007293 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7294 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007295 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7296 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007297 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007298}
7299
Evan Cheng370e5342008-12-03 08:38:43 +00007300// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7301// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7302// from the AND / OR.
7303static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7304 Opc = Op.getOpcode();
7305 if (Opc != ISD::OR && Opc != ISD::AND)
7306 return false;
7307 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7308 Op.getOperand(0).hasOneUse() &&
7309 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7310 Op.getOperand(1).hasOneUse());
7311}
7312
Evan Cheng961d6d42009-02-02 08:19:07 +00007313// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7314// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007315static bool isXor1OfSetCC(SDValue Op) {
7316 if (Op.getOpcode() != ISD::XOR)
7317 return false;
7318 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7319 if (N1C && N1C->getAPIntValue() == 1) {
7320 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7321 Op.getOperand(0).hasOneUse();
7322 }
7323 return false;
7324}
7325
Dan Gohmand858e902010-04-17 15:26:15 +00007326SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007327 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007328 SDValue Chain = Op.getOperand(0);
7329 SDValue Cond = Op.getOperand(1);
7330 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007331 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007332 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007333
Dan Gohman1a492952009-10-20 16:22:37 +00007334 if (Cond.getOpcode() == ISD::SETCC) {
7335 SDValue NewCond = LowerSETCC(Cond, DAG);
7336 if (NewCond.getNode())
7337 Cond = NewCond;
7338 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007339#if 0
7340 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007341 else if (Cond.getOpcode() == X86ISD::ADD ||
7342 Cond.getOpcode() == X86ISD::SUB ||
7343 Cond.getOpcode() == X86ISD::SMUL ||
7344 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007345 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007346#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007347
Evan Chengad9c0a32009-12-15 00:53:42 +00007348 // Look pass (and (setcc_carry (cmp ...)), 1).
7349 if (Cond.getOpcode() == ISD::AND &&
7350 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7351 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007352 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007353 Cond = Cond.getOperand(0);
7354 }
7355
Evan Cheng3f41d662007-10-08 22:16:29 +00007356 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7357 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007358 if (Cond.getOpcode() == X86ISD::SETCC ||
7359 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007360 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007361
Dan Gohman475871a2008-07-27 21:46:04 +00007362 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007363 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007364 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007365 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007366 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007367 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007368 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007369 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007370 default: break;
7371 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007372 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007373 // These can only come from an arithmetic instruction with overflow,
7374 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007375 Cond = Cond.getNode()->getOperand(1);
7376 addTest = false;
7377 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007378 }
Evan Cheng0488db92007-09-25 01:57:46 +00007379 }
Evan Cheng370e5342008-12-03 08:38:43 +00007380 } else {
7381 unsigned CondOpc;
7382 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7383 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007384 if (CondOpc == ISD::OR) {
7385 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7386 // two branches instead of an explicit OR instruction with a
7387 // separate test.
7388 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007389 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007390 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007391 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007392 Chain, Dest, CC, Cmp);
7393 CC = Cond.getOperand(1).getOperand(0);
7394 Cond = Cmp;
7395 addTest = false;
7396 }
7397 } else { // ISD::AND
7398 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7399 // two branches instead of an explicit AND instruction with a
7400 // separate test. However, we only do this if this block doesn't
7401 // have a fall-through edge, because this requires an explicit
7402 // jmp when the condition is false.
7403 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007404 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007405 Op.getNode()->hasOneUse()) {
7406 X86::CondCode CCode =
7407 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7408 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007410 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007411 // Look for an unconditional branch following this conditional branch.
7412 // We need this because we need to reverse the successors in order
7413 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007414 if (User->getOpcode() == ISD::BR) {
7415 SDValue FalseBB = User->getOperand(1);
7416 SDNode *NewBR =
7417 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007418 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007419 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007420 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007421
Dale Johannesene4d209d2009-02-03 20:21:25 +00007422 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007423 Chain, Dest, CC, Cmp);
7424 X86::CondCode CCode =
7425 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7426 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007428 Cond = Cmp;
7429 addTest = false;
7430 }
7431 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007432 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007433 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7434 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7435 // It should be transformed during dag combiner except when the condition
7436 // is set by a arithmetics with overflow node.
7437 X86::CondCode CCode =
7438 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7439 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007440 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007441 Cond = Cond.getOperand(0).getOperand(1);
7442 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007443 }
Evan Cheng0488db92007-09-25 01:57:46 +00007444 }
7445
7446 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007447 // Look pass the truncate.
7448 if (Cond.getOpcode() == ISD::TRUNCATE)
7449 Cond = Cond.getOperand(0);
7450
7451 // We know the result of AND is compared against zero. Try to match
7452 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007453 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007454 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7455 if (NewSetCC.getNode()) {
7456 CC = NewSetCC.getOperand(0);
7457 Cond = NewSetCC.getOperand(1);
7458 addTest = false;
7459 }
7460 }
7461 }
7462
7463 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007464 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007465 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007466 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007467 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007468 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007469}
7470
Anton Korobeynikove060b532007-04-17 19:34:00 +00007471
7472// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7473// Calls to _alloca is needed to probe the stack when allocating more than 4k
7474// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7475// that the guard pages used by the OS virtual memory manager are allocated in
7476// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007477SDValue
7478X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007479 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007480 assert(Subtarget->isTargetCygMing() &&
7481 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007482 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007483
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007484 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007485 SDValue Chain = Op.getOperand(0);
7486 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007487 // FIXME: Ensure alignment here
7488
Dan Gohman475871a2008-07-27 21:46:04 +00007489 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007490
Owen Anderson825b72b2009-08-11 20:47:22 +00007491 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007492
Dale Johannesendd64c412009-02-04 00:33:20 +00007493 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007494 Flag = Chain.getValue(1);
7495
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007496 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007497
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007498 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7499 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007500
Dale Johannesendd64c412009-02-04 00:33:20 +00007501 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007502
Dan Gohman475871a2008-07-27 21:46:04 +00007503 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007504 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007505}
7506
Dan Gohmand858e902010-04-17 15:26:15 +00007507SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007508 MachineFunction &MF = DAG.getMachineFunction();
7509 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7510
Dan Gohman69de1932008-02-06 22:27:42 +00007511 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007512 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007513
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007514 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007515 // vastart just stores the address of the VarArgsFrameIndex slot into the
7516 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007517 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7518 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007519 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7520 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007521 }
7522
7523 // __va_list_tag:
7524 // gp_offset (0 - 6 * 8)
7525 // fp_offset (48 - 48 + 8 * 16)
7526 // overflow_arg_area (point to parameters coming in memory).
7527 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007528 SmallVector<SDValue, 8> MemOps;
7529 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007530 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007531 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007532 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7533 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007534 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007535 MemOps.push_back(Store);
7536
7537 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007538 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007539 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007540 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007541 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7542 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007543 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007544 MemOps.push_back(Store);
7545
7546 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007547 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007549 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7550 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007551 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7552 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007553 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007554 MemOps.push_back(Store);
7555
7556 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007557 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007558 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007559 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7560 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007561 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7562 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007563 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007564 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007565 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007566}
7567
Dan Gohmand858e902010-04-17 15:26:15 +00007568SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007569 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7570 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007571
Chris Lattner75361b62010-04-07 22:58:41 +00007572 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007573 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007574}
7575
Dan Gohmand858e902010-04-17 15:26:15 +00007576SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007577 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007578 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007579 SDValue Chain = Op.getOperand(0);
7580 SDValue DstPtr = Op.getOperand(1);
7581 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007582 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7583 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007584 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007585
Chris Lattnere72f2022010-09-21 05:40:29 +00007586 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007587 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007588 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007589 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007590}
7591
Dan Gohman475871a2008-07-27 21:46:04 +00007592SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007593X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007594 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007595 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007596 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007597 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007598 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007599 case Intrinsic::x86_sse_comieq_ss:
7600 case Intrinsic::x86_sse_comilt_ss:
7601 case Intrinsic::x86_sse_comile_ss:
7602 case Intrinsic::x86_sse_comigt_ss:
7603 case Intrinsic::x86_sse_comige_ss:
7604 case Intrinsic::x86_sse_comineq_ss:
7605 case Intrinsic::x86_sse_ucomieq_ss:
7606 case Intrinsic::x86_sse_ucomilt_ss:
7607 case Intrinsic::x86_sse_ucomile_ss:
7608 case Intrinsic::x86_sse_ucomigt_ss:
7609 case Intrinsic::x86_sse_ucomige_ss:
7610 case Intrinsic::x86_sse_ucomineq_ss:
7611 case Intrinsic::x86_sse2_comieq_sd:
7612 case Intrinsic::x86_sse2_comilt_sd:
7613 case Intrinsic::x86_sse2_comile_sd:
7614 case Intrinsic::x86_sse2_comigt_sd:
7615 case Intrinsic::x86_sse2_comige_sd:
7616 case Intrinsic::x86_sse2_comineq_sd:
7617 case Intrinsic::x86_sse2_ucomieq_sd:
7618 case Intrinsic::x86_sse2_ucomilt_sd:
7619 case Intrinsic::x86_sse2_ucomile_sd:
7620 case Intrinsic::x86_sse2_ucomigt_sd:
7621 case Intrinsic::x86_sse2_ucomige_sd:
7622 case Intrinsic::x86_sse2_ucomineq_sd: {
7623 unsigned Opc = 0;
7624 ISD::CondCode CC = ISD::SETCC_INVALID;
7625 switch (IntNo) {
7626 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007627 case Intrinsic::x86_sse_comieq_ss:
7628 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007629 Opc = X86ISD::COMI;
7630 CC = ISD::SETEQ;
7631 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007632 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007633 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007634 Opc = X86ISD::COMI;
7635 CC = ISD::SETLT;
7636 break;
7637 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007638 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007639 Opc = X86ISD::COMI;
7640 CC = ISD::SETLE;
7641 break;
7642 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007643 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007644 Opc = X86ISD::COMI;
7645 CC = ISD::SETGT;
7646 break;
7647 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007648 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007649 Opc = X86ISD::COMI;
7650 CC = ISD::SETGE;
7651 break;
7652 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007653 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007654 Opc = X86ISD::COMI;
7655 CC = ISD::SETNE;
7656 break;
7657 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007658 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007659 Opc = X86ISD::UCOMI;
7660 CC = ISD::SETEQ;
7661 break;
7662 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007663 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007664 Opc = X86ISD::UCOMI;
7665 CC = ISD::SETLT;
7666 break;
7667 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007668 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007669 Opc = X86ISD::UCOMI;
7670 CC = ISD::SETLE;
7671 break;
7672 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007673 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007674 Opc = X86ISD::UCOMI;
7675 CC = ISD::SETGT;
7676 break;
7677 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007678 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007679 Opc = X86ISD::UCOMI;
7680 CC = ISD::SETGE;
7681 break;
7682 case Intrinsic::x86_sse_ucomineq_ss:
7683 case Intrinsic::x86_sse2_ucomineq_sd:
7684 Opc = X86ISD::UCOMI;
7685 CC = ISD::SETNE;
7686 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007687 }
Evan Cheng734503b2006-09-11 02:19:56 +00007688
Dan Gohman475871a2008-07-27 21:46:04 +00007689 SDValue LHS = Op.getOperand(1);
7690 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007691 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007692 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7694 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7695 DAG.getConstant(X86CC, MVT::i8), Cond);
7696 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007697 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007698 // ptest and testp intrinsics. The intrinsic these come from are designed to
7699 // return an integer value, not just an instruction so lower it to the ptest
7700 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007701 case Intrinsic::x86_sse41_ptestz:
7702 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007703 case Intrinsic::x86_sse41_ptestnzc:
7704 case Intrinsic::x86_avx_ptestz_256:
7705 case Intrinsic::x86_avx_ptestc_256:
7706 case Intrinsic::x86_avx_ptestnzc_256:
7707 case Intrinsic::x86_avx_vtestz_ps:
7708 case Intrinsic::x86_avx_vtestc_ps:
7709 case Intrinsic::x86_avx_vtestnzc_ps:
7710 case Intrinsic::x86_avx_vtestz_pd:
7711 case Intrinsic::x86_avx_vtestc_pd:
7712 case Intrinsic::x86_avx_vtestnzc_pd:
7713 case Intrinsic::x86_avx_vtestz_ps_256:
7714 case Intrinsic::x86_avx_vtestc_ps_256:
7715 case Intrinsic::x86_avx_vtestnzc_ps_256:
7716 case Intrinsic::x86_avx_vtestz_pd_256:
7717 case Intrinsic::x86_avx_vtestc_pd_256:
7718 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7719 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007720 unsigned X86CC = 0;
7721 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007722 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007723 case Intrinsic::x86_avx_vtestz_ps:
7724 case Intrinsic::x86_avx_vtestz_pd:
7725 case Intrinsic::x86_avx_vtestz_ps_256:
7726 case Intrinsic::x86_avx_vtestz_pd_256:
7727 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007728 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007729 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007730 // ZF = 1
7731 X86CC = X86::COND_E;
7732 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007733 case Intrinsic::x86_avx_vtestc_ps:
7734 case Intrinsic::x86_avx_vtestc_pd:
7735 case Intrinsic::x86_avx_vtestc_ps_256:
7736 case Intrinsic::x86_avx_vtestc_pd_256:
7737 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007738 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007739 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007740 // CF = 1
7741 X86CC = X86::COND_B;
7742 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007743 case Intrinsic::x86_avx_vtestnzc_ps:
7744 case Intrinsic::x86_avx_vtestnzc_pd:
7745 case Intrinsic::x86_avx_vtestnzc_ps_256:
7746 case Intrinsic::x86_avx_vtestnzc_pd_256:
7747 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007748 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007749 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007750 // ZF and CF = 0
7751 X86CC = X86::COND_A;
7752 break;
7753 }
Eric Christopherfd179292009-08-27 18:07:15 +00007754
Eric Christopher71c67532009-07-29 00:28:05 +00007755 SDValue LHS = Op.getOperand(1);
7756 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007757 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7758 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007759 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7760 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7761 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007762 }
Evan Cheng5759f972008-05-04 09:15:50 +00007763
7764 // Fix vector shift instructions where the last operand is a non-immediate
7765 // i32 value.
7766 case Intrinsic::x86_sse2_pslli_w:
7767 case Intrinsic::x86_sse2_pslli_d:
7768 case Intrinsic::x86_sse2_pslli_q:
7769 case Intrinsic::x86_sse2_psrli_w:
7770 case Intrinsic::x86_sse2_psrli_d:
7771 case Intrinsic::x86_sse2_psrli_q:
7772 case Intrinsic::x86_sse2_psrai_w:
7773 case Intrinsic::x86_sse2_psrai_d:
7774 case Intrinsic::x86_mmx_pslli_w:
7775 case Intrinsic::x86_mmx_pslli_d:
7776 case Intrinsic::x86_mmx_pslli_q:
7777 case Intrinsic::x86_mmx_psrli_w:
7778 case Intrinsic::x86_mmx_psrli_d:
7779 case Intrinsic::x86_mmx_psrli_q:
7780 case Intrinsic::x86_mmx_psrai_w:
7781 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007782 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007783 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007784 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007785
7786 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007787 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007788 switch (IntNo) {
7789 case Intrinsic::x86_sse2_pslli_w:
7790 NewIntNo = Intrinsic::x86_sse2_psll_w;
7791 break;
7792 case Intrinsic::x86_sse2_pslli_d:
7793 NewIntNo = Intrinsic::x86_sse2_psll_d;
7794 break;
7795 case Intrinsic::x86_sse2_pslli_q:
7796 NewIntNo = Intrinsic::x86_sse2_psll_q;
7797 break;
7798 case Intrinsic::x86_sse2_psrli_w:
7799 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7800 break;
7801 case Intrinsic::x86_sse2_psrli_d:
7802 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7803 break;
7804 case Intrinsic::x86_sse2_psrli_q:
7805 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7806 break;
7807 case Intrinsic::x86_sse2_psrai_w:
7808 NewIntNo = Intrinsic::x86_sse2_psra_w;
7809 break;
7810 case Intrinsic::x86_sse2_psrai_d:
7811 NewIntNo = Intrinsic::x86_sse2_psra_d;
7812 break;
7813 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007814 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007815 switch (IntNo) {
7816 case Intrinsic::x86_mmx_pslli_w:
7817 NewIntNo = Intrinsic::x86_mmx_psll_w;
7818 break;
7819 case Intrinsic::x86_mmx_pslli_d:
7820 NewIntNo = Intrinsic::x86_mmx_psll_d;
7821 break;
7822 case Intrinsic::x86_mmx_pslli_q:
7823 NewIntNo = Intrinsic::x86_mmx_psll_q;
7824 break;
7825 case Intrinsic::x86_mmx_psrli_w:
7826 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7827 break;
7828 case Intrinsic::x86_mmx_psrli_d:
7829 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7830 break;
7831 case Intrinsic::x86_mmx_psrli_q:
7832 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7833 break;
7834 case Intrinsic::x86_mmx_psrai_w:
7835 NewIntNo = Intrinsic::x86_mmx_psra_w;
7836 break;
7837 case Intrinsic::x86_mmx_psrai_d:
7838 NewIntNo = Intrinsic::x86_mmx_psra_d;
7839 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007840 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007841 }
7842 break;
7843 }
7844 }
Mon P Wangefa42202009-09-03 19:56:25 +00007845
7846 // The vector shift intrinsics with scalars uses 32b shift amounts but
7847 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7848 // to be zero.
7849 SDValue ShOps[4];
7850 ShOps[0] = ShAmt;
7851 ShOps[1] = DAG.getConstant(0, MVT::i32);
7852 if (ShAmtVT == MVT::v4i32) {
7853 ShOps[2] = DAG.getUNDEF(MVT::i32);
7854 ShOps[3] = DAG.getUNDEF(MVT::i32);
7855 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7856 } else {
7857 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00007858// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00007859 }
7860
Owen Andersone50ed302009-08-10 22:56:29 +00007861 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007862 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007863 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007864 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007865 Op.getOperand(1), ShAmt);
7866 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007867 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007868}
Evan Cheng72261582005-12-20 06:22:03 +00007869
Dan Gohmand858e902010-04-17 15:26:15 +00007870SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7871 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007872 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7873 MFI->setReturnAddressIsTaken(true);
7874
Bill Wendling64e87322009-01-16 19:25:27 +00007875 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007876 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007877
7878 if (Depth > 0) {
7879 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7880 SDValue Offset =
7881 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007882 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007883 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007884 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007885 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007886 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007887 }
7888
7889 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007890 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007891 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007892 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007893}
7894
Dan Gohmand858e902010-04-17 15:26:15 +00007895SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007896 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7897 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007898
Owen Andersone50ed302009-08-10 22:56:29 +00007899 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007900 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007901 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7902 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007903 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007904 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00007905 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
7906 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00007907 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007908 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007909}
7910
Dan Gohman475871a2008-07-27 21:46:04 +00007911SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007912 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007913 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007914}
7915
Dan Gohmand858e902010-04-17 15:26:15 +00007916SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007917 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007918 SDValue Chain = Op.getOperand(0);
7919 SDValue Offset = Op.getOperand(1);
7920 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007921 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007922
Dan Gohmand8816272010-08-11 18:14:00 +00007923 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7924 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7925 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007926 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007927
Dan Gohmand8816272010-08-11 18:14:00 +00007928 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7929 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007930 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007931 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
7932 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007933 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007934 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007935
Dale Johannesene4d209d2009-02-03 20:21:25 +00007936 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007937 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007938 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007939}
7940
Dan Gohman475871a2008-07-27 21:46:04 +00007941SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007942 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007943 SDValue Root = Op.getOperand(0);
7944 SDValue Trmp = Op.getOperand(1); // trampoline
7945 SDValue FPtr = Op.getOperand(2); // nested function
7946 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007947 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007948
Dan Gohman69de1932008-02-06 22:27:42 +00007949 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007950
7951 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007952 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007953
7954 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007955 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7956 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007957
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007958 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7959 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007960
7961 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7962
7963 // Load the pointer to the nested function into R11.
7964 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007965 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007966 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007967 Addr, MachinePointerInfo(TrmpAddr),
7968 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007969
Owen Anderson825b72b2009-08-11 20:47:22 +00007970 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7971 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007972 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
7973 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00007974 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007975
7976 // Load the 'nest' parameter value into R10.
7977 // R10 is specified in X86CallingConv.td
7978 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007979 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7980 DAG.getConstant(10, MVT::i64));
7981 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007982 Addr, MachinePointerInfo(TrmpAddr, 10),
7983 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007984
Owen Anderson825b72b2009-08-11 20:47:22 +00007985 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7986 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007987 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
7988 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00007989 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007990
7991 // Jump to the nested function.
7992 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007993 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7994 DAG.getConstant(20, MVT::i64));
7995 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007996 Addr, MachinePointerInfo(TrmpAddr, 20),
7997 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007998
7999 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008000 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8001 DAG.getConstant(22, MVT::i64));
8002 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008003 MachinePointerInfo(TrmpAddr, 22),
8004 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008005
Dan Gohman475871a2008-07-27 21:46:04 +00008006 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008007 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008008 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008009 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008010 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008011 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008012 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008013 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008014
8015 switch (CC) {
8016 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008017 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008018 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008019 case CallingConv::X86_StdCall: {
8020 // Pass 'nest' parameter in ECX.
8021 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008022 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008023
8024 // Check that ECX wasn't needed by an 'inreg' parameter.
8025 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008026 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008027
Chris Lattner58d74912008-03-12 17:45:29 +00008028 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008029 unsigned InRegCount = 0;
8030 unsigned Idx = 1;
8031
8032 for (FunctionType::param_iterator I = FTy->param_begin(),
8033 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008034 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008035 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008036 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008037
8038 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008039 report_fatal_error("Nest register in use - reduce number of inreg"
8040 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008041 }
8042 }
8043 break;
8044 }
8045 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008046 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008047 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008048 // Pass 'nest' parameter in EAX.
8049 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008050 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008051 break;
8052 }
8053
Dan Gohman475871a2008-07-27 21:46:04 +00008054 SDValue OutChains[4];
8055 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008056
Owen Anderson825b72b2009-08-11 20:47:22 +00008057 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8058 DAG.getConstant(10, MVT::i32));
8059 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008060
Chris Lattnera62fe662010-02-05 19:20:30 +00008061 // This is storing the opcode for MOV32ri.
8062 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008063 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008064 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008065 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008066 Trmp, MachinePointerInfo(TrmpAddr),
8067 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008068
Owen Anderson825b72b2009-08-11 20:47:22 +00008069 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8070 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008071 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8072 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008073 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008074
Chris Lattnera62fe662010-02-05 19:20:30 +00008075 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008076 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8077 DAG.getConstant(5, MVT::i32));
8078 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008079 MachinePointerInfo(TrmpAddr, 5),
8080 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008081
Owen Anderson825b72b2009-08-11 20:47:22 +00008082 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8083 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008084 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8085 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008086 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008087
Dan Gohman475871a2008-07-27 21:46:04 +00008088 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008089 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008090 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008091 }
8092}
8093
Dan Gohmand858e902010-04-17 15:26:15 +00008094SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8095 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008096 /*
8097 The rounding mode is in bits 11:10 of FPSR, and has the following
8098 settings:
8099 00 Round to nearest
8100 01 Round to -inf
8101 10 Round to +inf
8102 11 Round to 0
8103
8104 FLT_ROUNDS, on the other hand, expects the following:
8105 -1 Undefined
8106 0 Round to 0
8107 1 Round to nearest
8108 2 Round to +inf
8109 3 Round to -inf
8110
8111 To perform the conversion, we do:
8112 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8113 */
8114
8115 MachineFunction &MF = DAG.getMachineFunction();
8116 const TargetMachine &TM = MF.getTarget();
8117 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8118 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008119 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008120 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008121
8122 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008123 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008124 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008125
Michael J. Spencerec38de22010-10-10 22:04:20 +00008126
Chris Lattner2156b792010-09-22 01:11:26 +00008127 MachineMemOperand *MMO =
8128 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8129 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008130
Chris Lattner2156b792010-09-22 01:11:26 +00008131 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8132 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8133 DAG.getVTList(MVT::Other),
8134 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008135
8136 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008137 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008138 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008139
8140 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008141 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008142 DAG.getNode(ISD::SRL, DL, MVT::i16,
8143 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008144 CWD, DAG.getConstant(0x800, MVT::i16)),
8145 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008146 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008147 DAG.getNode(ISD::SRL, DL, MVT::i16,
8148 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008149 CWD, DAG.getConstant(0x400, MVT::i16)),
8150 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008151
Dan Gohman475871a2008-07-27 21:46:04 +00008152 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008153 DAG.getNode(ISD::AND, DL, MVT::i16,
8154 DAG.getNode(ISD::ADD, DL, MVT::i16,
8155 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008156 DAG.getConstant(1, MVT::i16)),
8157 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008158
8159
Duncan Sands83ec4b62008-06-06 12:08:01 +00008160 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008161 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008162}
8163
Dan Gohmand858e902010-04-17 15:26:15 +00008164SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008165 EVT VT = Op.getValueType();
8166 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008167 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008168 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008169
8170 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008171 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008172 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008173 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008174 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008175 }
Evan Cheng18efe262007-12-14 02:13:44 +00008176
Evan Cheng152804e2007-12-14 08:30:15 +00008177 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008178 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008179 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008180
8181 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008182 SDValue Ops[] = {
8183 Op,
8184 DAG.getConstant(NumBits+NumBits-1, OpVT),
8185 DAG.getConstant(X86::COND_E, MVT::i8),
8186 Op.getValue(1)
8187 };
8188 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008189
8190 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008191 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008192
Owen Anderson825b72b2009-08-11 20:47:22 +00008193 if (VT == MVT::i8)
8194 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008195 return Op;
8196}
8197
Dan Gohmand858e902010-04-17 15:26:15 +00008198SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008199 EVT VT = Op.getValueType();
8200 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008201 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008202 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008203
8204 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008205 if (VT == MVT::i8) {
8206 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008207 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008208 }
Evan Cheng152804e2007-12-14 08:30:15 +00008209
8210 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008211 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008212 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008213
8214 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008215 SDValue Ops[] = {
8216 Op,
8217 DAG.getConstant(NumBits, OpVT),
8218 DAG.getConstant(X86::COND_E, MVT::i8),
8219 Op.getValue(1)
8220 };
8221 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008222
Owen Anderson825b72b2009-08-11 20:47:22 +00008223 if (VT == MVT::i8)
8224 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008225 return Op;
8226}
8227
Dan Gohmand858e902010-04-17 15:26:15 +00008228SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008229 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008230 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008231 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008232
Mon P Wangaf9b9522008-12-18 21:42:19 +00008233 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8234 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8235 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8236 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8237 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8238 //
8239 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8240 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8241 // return AloBlo + AloBhi + AhiBlo;
8242
8243 SDValue A = Op.getOperand(0);
8244 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008245
Dale Johannesene4d209d2009-02-03 20:21:25 +00008246 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008247 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8248 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008249 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008250 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8251 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008252 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008253 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008254 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008255 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008256 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008257 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008258 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008259 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008260 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008261 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008262 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8263 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008264 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008265 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8266 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008267 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8268 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008269 return Res;
8270}
8271
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008272SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8273 EVT VT = Op.getValueType();
8274 DebugLoc dl = Op.getDebugLoc();
8275 SDValue R = Op.getOperand(0);
8276
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008277 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008278
Nate Begeman51409212010-07-28 00:21:48 +00008279 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8280
8281 if (VT == MVT::v4i32) {
8282 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8283 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8284 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8285
8286 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008287
Nate Begeman51409212010-07-28 00:21:48 +00008288 std::vector<Constant*> CV(4, CI);
8289 Constant *C = ConstantVector::get(CV);
8290 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8291 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008292 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008293 false, false, 16);
8294
8295 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
8296 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
8297 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8298 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8299 }
8300 if (VT == MVT::v16i8) {
8301 // a = a << 5;
8302 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8303 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8304 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8305
8306 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8307 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8308
8309 std::vector<Constant*> CVM1(16, CM1);
8310 std::vector<Constant*> CVM2(16, CM2);
8311 Constant *C = ConstantVector::get(CVM1);
8312 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8313 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008314 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008315 false, false, 16);
8316
8317 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8318 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8319 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8320 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8321 DAG.getConstant(4, MVT::i32));
8322 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8323 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8324 R, M, Op);
8325 // a += a
8326 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008327
Nate Begeman51409212010-07-28 00:21:48 +00008328 C = ConstantVector::get(CVM2);
8329 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8330 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008331 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008332 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008333
Nate Begeman51409212010-07-28 00:21:48 +00008334 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8335 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8336 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8337 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8338 DAG.getConstant(2, MVT::i32));
8339 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8340 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8341 R, M, Op);
8342 // a += a
8343 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008344
Nate Begeman51409212010-07-28 00:21:48 +00008345 // return pblendv(r, r+r, a);
8346 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8347 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8348 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8349 return R;
8350 }
8351 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008352}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008353
Dan Gohmand858e902010-04-17 15:26:15 +00008354SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008355 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8356 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008357 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8358 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008359 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008360 SDValue LHS = N->getOperand(0);
8361 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008362 unsigned BaseOp = 0;
8363 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008364 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008365
8366 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008367 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008368 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008369 // A subtract of one will be selected as a INC. Note that INC doesn't
8370 // set CF, so we can't do this for UADDO.
8371 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8372 if (C->getAPIntValue() == 1) {
8373 BaseOp = X86ISD::INC;
8374 Cond = X86::COND_O;
8375 break;
8376 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008377 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008378 Cond = X86::COND_O;
8379 break;
8380 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008381 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008382 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008383 break;
8384 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008385 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8386 // set CF, so we can't do this for USUBO.
8387 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8388 if (C->getAPIntValue() == 1) {
8389 BaseOp = X86ISD::DEC;
8390 Cond = X86::COND_O;
8391 break;
8392 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008393 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008394 Cond = X86::COND_O;
8395 break;
8396 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008397 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008398 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008399 break;
8400 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008401 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008402 Cond = X86::COND_O;
8403 break;
8404 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008405 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008406 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008407 break;
8408 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008409
Bill Wendling61edeb52008-12-02 01:06:39 +00008410 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008411 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008412 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008413
Bill Wendling61edeb52008-12-02 01:06:39 +00008414 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008415 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008416 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008417
Bill Wendling61edeb52008-12-02 01:06:39 +00008418 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8419 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008420}
8421
Eric Christopher9a9d2752010-07-22 02:48:34 +00008422SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8423 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008424
Eric Christopherb6729dc2010-08-04 23:03:04 +00008425 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008426 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008427 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008428 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008429 SDValue Ops[] = {
8430 DAG.getRegister(X86::ESP, MVT::i32), // Base
8431 DAG.getTargetConstant(1, MVT::i8), // Scale
8432 DAG.getRegister(0, MVT::i32), // Index
8433 DAG.getTargetConstant(0, MVT::i32), // Disp
8434 DAG.getRegister(0, MVT::i32), // Segment.
8435 Zero,
8436 Chain
8437 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008438 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008439 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8440 array_lengthof(Ops));
8441 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008442 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008443
Eric Christopher9a9d2752010-07-22 02:48:34 +00008444 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008445 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008446 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008447
Chris Lattner132929a2010-08-14 17:26:09 +00008448 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8449 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8450 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8451 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008452
Chris Lattner132929a2010-08-14 17:26:09 +00008453 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8454 if (!Op1 && !Op2 && !Op3 && Op4)
8455 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008456
Chris Lattner132929a2010-08-14 17:26:09 +00008457 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8458 if (Op1 && !Op2 && !Op3 && !Op4)
8459 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008460
8461 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008462 // (MFENCE)>;
8463 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008464}
8465
Dan Gohmand858e902010-04-17 15:26:15 +00008466SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008467 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008468 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008469 unsigned Reg = 0;
8470 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008471 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008472 default:
8473 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008474 case MVT::i8: Reg = X86::AL; size = 1; break;
8475 case MVT::i16: Reg = X86::AX; size = 2; break;
8476 case MVT::i32: Reg = X86::EAX; size = 4; break;
8477 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008478 assert(Subtarget->is64Bit() && "Node not type legal!");
8479 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008480 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008481 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008482 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008483 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008484 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008485 Op.getOperand(1),
8486 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008487 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008488 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008489 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008490 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8491 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8492 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008493 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008494 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008495 return cpOut;
8496}
8497
Duncan Sands1607f052008-12-01 11:39:25 +00008498SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008499 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008500 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008501 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008502 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008503 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008504 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008505 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8506 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008507 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008508 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8509 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008510 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008511 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008512 rdx.getValue(1)
8513 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008514 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008515}
8516
Dale Johannesen7d07b482010-05-21 00:52:33 +00008517SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8518 SelectionDAG &DAG) const {
8519 EVT SrcVT = Op.getOperand(0).getValueType();
8520 EVT DstVT = Op.getValueType();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008521 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Dale Johannesen7d07b482010-05-21 00:52:33 +00008522 Subtarget->hasMMX() && !DisableMMX) &&
8523 "Unexpected custom BIT_CONVERT");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008524 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008525 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8526 "Unexpected custom BIT_CONVERT");
8527 // i64 <=> MMX conversions are Legal.
8528 if (SrcVT==MVT::i64 && DstVT.isVector())
8529 return Op;
8530 if (DstVT==MVT::i64 && SrcVT.isVector())
8531 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008532 // MMX <=> MMX conversions are Legal.
8533 if (SrcVT.isVector() && DstVT.isVector())
8534 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008535 // All other conversions need to be expanded.
8536 return SDValue();
8537}
Dan Gohmand858e902010-04-17 15:26:15 +00008538SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008539 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008540 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008541 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008542 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008543 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008544 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008545 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008546 Node->getOperand(0),
8547 Node->getOperand(1), negOp,
8548 cast<AtomicSDNode>(Node)->getSrcValue(),
8549 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008550}
8551
Evan Cheng0db9fe62006-04-25 20:13:52 +00008552/// LowerOperation - Provide custom lowering hooks for some operations.
8553///
Dan Gohmand858e902010-04-17 15:26:15 +00008554SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008555 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008556 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008557 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008558 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8559 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008560 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008561 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008562 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8563 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8564 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8565 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8566 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8567 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008568 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008569 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008570 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008571 case ISD::SHL_PARTS:
8572 case ISD::SRA_PARTS:
8573 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8574 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008575 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008576 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008577 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008578 case ISD::FABS: return LowerFABS(Op, DAG);
8579 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008580 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008581 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008582 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008583 case ISD::SELECT: return LowerSELECT(Op, DAG);
8584 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008585 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008586 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008587 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008588 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008589 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008590 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8591 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008592 case ISD::FRAME_TO_ARGS_OFFSET:
8593 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008594 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008595 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008596 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008597 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008598 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8599 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008600 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008601 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008602 case ISD::SADDO:
8603 case ISD::UADDO:
8604 case ISD::SSUBO:
8605 case ISD::USUBO:
8606 case ISD::SMULO:
8607 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008608 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008609 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008610 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008611}
8612
Duncan Sands1607f052008-12-01 11:39:25 +00008613void X86TargetLowering::
8614ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008615 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008616 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008617 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008618 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008619
8620 SDValue Chain = Node->getOperand(0);
8621 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008622 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008623 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008624 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008625 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008626 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008627 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008628 SDValue Result =
8629 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8630 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008631 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008632 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008633 Results.push_back(Result.getValue(2));
8634}
8635
Duncan Sands126d9072008-07-04 11:47:58 +00008636/// ReplaceNodeResults - Replace a node with an illegal result type
8637/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008638void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8639 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008640 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008641 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008642 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008643 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008644 assert(false && "Do not know how to custom type legalize this operation!");
8645 return;
8646 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008647 std::pair<SDValue,SDValue> Vals =
8648 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008649 SDValue FIST = Vals.first, StackSlot = Vals.second;
8650 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008651 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008652 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008653 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8654 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008655 }
8656 return;
8657 }
8658 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008659 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008660 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008661 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008662 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008663 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008664 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008665 eax.getValue(2));
8666 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8667 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008668 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008669 Results.push_back(edx.getValue(1));
8670 return;
8671 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008672 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008673 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008674 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008675 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008676 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8677 DAG.getConstant(0, MVT::i32));
8678 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8679 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008680 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8681 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008682 cpInL.getValue(1));
8683 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008684 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8685 DAG.getConstant(0, MVT::i32));
8686 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8687 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008688 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008689 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008690 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008691 swapInL.getValue(1));
8692 SDValue Ops[] = { swapInH.getValue(0),
8693 N->getOperand(1),
8694 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008695 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008696 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008697 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008698 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008699 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008700 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008701 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008702 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008703 Results.push_back(cpOutH.getValue(1));
8704 return;
8705 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008706 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008707 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8708 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008709 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008710 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8711 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008712 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008713 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8714 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008715 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008716 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8717 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008718 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008719 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8720 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008721 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008722 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8723 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008724 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008725 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8726 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008727 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008728}
8729
Evan Cheng72261582005-12-20 06:22:03 +00008730const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8731 switch (Opcode) {
8732 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008733 case X86ISD::BSF: return "X86ISD::BSF";
8734 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008735 case X86ISD::SHLD: return "X86ISD::SHLD";
8736 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008737 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008738 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008739 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008740 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008741 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008742 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008743 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8744 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8745 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008746 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008747 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008748 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008749 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008750 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008751 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008752 case X86ISD::COMI: return "X86ISD::COMI";
8753 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008754 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008755 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008756 case X86ISD::CMOV: return "X86ISD::CMOV";
8757 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008758 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008759 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8760 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008761 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008762 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008763 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008764 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008765 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008766 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8767 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008768 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008769 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008770 case X86ISD::FMAX: return "X86ISD::FMAX";
8771 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008772 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8773 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008774 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008775 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008776 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008777 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008778 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008779 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8780 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008781 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8782 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8783 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8784 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8785 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8786 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008787 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8788 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008789 case X86ISD::VSHL: return "X86ISD::VSHL";
8790 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008791 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8792 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8793 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8794 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8795 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8796 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8797 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8798 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8799 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8800 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008801 case X86ISD::ADD: return "X86ISD::ADD";
8802 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008803 case X86ISD::SMUL: return "X86ISD::SMUL";
8804 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008805 case X86ISD::INC: return "X86ISD::INC";
8806 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008807 case X86ISD::OR: return "X86ISD::OR";
8808 case X86ISD::XOR: return "X86ISD::XOR";
8809 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008810 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008811 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008812 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008813 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8814 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8815 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8816 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8817 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8818 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8819 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8820 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8821 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008822 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008823 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008824 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008825 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8826 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008827 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8828 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8829 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8830 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8831 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8832 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8833 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8834 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8835 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8836 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8837 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8838 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8839 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8840 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8841 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8842 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8843 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8844 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8845 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008846 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008847 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008848 }
8849}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008850
Chris Lattnerc9addb72007-03-30 23:15:24 +00008851// isLegalAddressingMode - Return true if the addressing mode represented
8852// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008853bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008854 const Type *Ty) const {
8855 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008856 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008857 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008858
Chris Lattnerc9addb72007-03-30 23:15:24 +00008859 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008860 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008861 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008862
Chris Lattnerc9addb72007-03-30 23:15:24 +00008863 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008864 unsigned GVFlags =
8865 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008866
Chris Lattnerdfed4132009-07-10 07:38:24 +00008867 // If a reference to this global requires an extra load, we can't fold it.
8868 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008869 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008870
Chris Lattnerdfed4132009-07-10 07:38:24 +00008871 // If BaseGV requires a register for the PIC base, we cannot also have a
8872 // BaseReg specified.
8873 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008874 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008875
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008876 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008877 if ((M != CodeModel::Small || R != Reloc::Static) &&
8878 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008879 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008880 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008881
Chris Lattnerc9addb72007-03-30 23:15:24 +00008882 switch (AM.Scale) {
8883 case 0:
8884 case 1:
8885 case 2:
8886 case 4:
8887 case 8:
8888 // These scales always work.
8889 break;
8890 case 3:
8891 case 5:
8892 case 9:
8893 // These scales are formed with basereg+scalereg. Only accept if there is
8894 // no basereg yet.
8895 if (AM.HasBaseReg)
8896 return false;
8897 break;
8898 default: // Other stuff never works.
8899 return false;
8900 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008901
Chris Lattnerc9addb72007-03-30 23:15:24 +00008902 return true;
8903}
8904
8905
Evan Cheng2bd122c2007-10-26 01:56:11 +00008906bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008907 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008908 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008909 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8910 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008911 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008912 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008913 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008914}
8915
Owen Andersone50ed302009-08-10 22:56:29 +00008916bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008917 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008918 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008919 unsigned NumBits1 = VT1.getSizeInBits();
8920 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008921 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008922 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008923 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008924}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008925
Dan Gohman97121ba2009-04-08 00:15:30 +00008926bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008927 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008928 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008929}
8930
Owen Andersone50ed302009-08-10 22:56:29 +00008931bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008932 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008933 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008934}
8935
Owen Andersone50ed302009-08-10 22:56:29 +00008936bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008937 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008938 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008939}
8940
Evan Cheng60c07e12006-07-05 22:17:51 +00008941/// isShuffleMaskLegal - Targets can use this to indicate that they only
8942/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8943/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8944/// are assumed to be legal.
8945bool
Eric Christopherfd179292009-08-27 18:07:15 +00008946X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008947 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008948 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008949 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008950 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008951
Nate Begemana09008b2009-10-19 02:17:23 +00008952 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008953 return (VT.getVectorNumElements() == 2 ||
8954 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8955 isMOVLMask(M, VT) ||
8956 isSHUFPMask(M, VT) ||
8957 isPSHUFDMask(M, VT) ||
8958 isPSHUFHWMask(M, VT) ||
8959 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008960 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008961 isUNPCKLMask(M, VT) ||
8962 isUNPCKHMask(M, VT) ||
8963 isUNPCKL_v_undef_Mask(M, VT) ||
8964 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008965}
8966
Dan Gohman7d8143f2008-04-09 20:09:42 +00008967bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008968X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008969 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008970 unsigned NumElts = VT.getVectorNumElements();
8971 // FIXME: This collection of masks seems suspect.
8972 if (NumElts == 2)
8973 return true;
8974 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8975 return (isMOVLMask(Mask, VT) ||
8976 isCommutedMOVLMask(Mask, VT, true) ||
8977 isSHUFPMask(Mask, VT) ||
8978 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008979 }
8980 return false;
8981}
8982
8983//===----------------------------------------------------------------------===//
8984// X86 Scheduler Hooks
8985//===----------------------------------------------------------------------===//
8986
Mon P Wang63307c32008-05-05 19:05:59 +00008987// private utility function
8988MachineBasicBlock *
8989X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8990 MachineBasicBlock *MBB,
8991 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008992 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008993 unsigned LoadOpc,
8994 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008995 unsigned notOpc,
8996 unsigned EAXreg,
8997 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008998 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008999 // For the atomic bitwise operator, we generate
9000 // thisMBB:
9001 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009002 // ld t1 = [bitinstr.addr]
9003 // op t2 = t1, [bitinstr.val]
9004 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009005 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9006 // bz newMBB
9007 // fallthrough -->nextMBB
9008 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9009 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009010 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009011 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009012
Mon P Wang63307c32008-05-05 19:05:59 +00009013 /// First build the CFG
9014 MachineFunction *F = MBB->getParent();
9015 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009016 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9017 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9018 F->insert(MBBIter, newMBB);
9019 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009020
Dan Gohman14152b42010-07-06 20:24:04 +00009021 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9022 nextMBB->splice(nextMBB->begin(), thisMBB,
9023 llvm::next(MachineBasicBlock::iterator(bInstr)),
9024 thisMBB->end());
9025 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009026
Mon P Wang63307c32008-05-05 19:05:59 +00009027 // Update thisMBB to fall through to newMBB
9028 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009029
Mon P Wang63307c32008-05-05 19:05:59 +00009030 // newMBB jumps to itself and fall through to nextMBB
9031 newMBB->addSuccessor(nextMBB);
9032 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009033
Mon P Wang63307c32008-05-05 19:05:59 +00009034 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009035 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009036 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009037 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009038 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009039 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009040 int numArgs = bInstr->getNumOperands() - 1;
9041 for (int i=0; i < numArgs; ++i)
9042 argOpers[i] = &bInstr->getOperand(i+1);
9043
9044 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009045 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009046 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009047
Dale Johannesen140be2d2008-08-19 18:47:28 +00009048 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009049 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009050 for (int i=0; i <= lastAddrIndx; ++i)
9051 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009052
Dale Johannesen140be2d2008-08-19 18:47:28 +00009053 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009054 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009055 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009056 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009057 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009058 tt = t1;
9059
Dale Johannesen140be2d2008-08-19 18:47:28 +00009060 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009061 assert((argOpers[valArgIndx]->isReg() ||
9062 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009063 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009064 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009065 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009066 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009067 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009068 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009069 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009070
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009071 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009072 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009073
Dale Johannesene4d209d2009-02-03 20:21:25 +00009074 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009075 for (int i=0; i <= lastAddrIndx; ++i)
9076 (*MIB).addOperand(*argOpers[i]);
9077 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009078 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009079 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9080 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009081
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009082 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009083 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009084
Mon P Wang63307c32008-05-05 19:05:59 +00009085 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009086 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009087
Dan Gohman14152b42010-07-06 20:24:04 +00009088 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009089 return nextMBB;
9090}
9091
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009092// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009093MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009094X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9095 MachineBasicBlock *MBB,
9096 unsigned regOpcL,
9097 unsigned regOpcH,
9098 unsigned immOpcL,
9099 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009100 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009101 // For the atomic bitwise operator, we generate
9102 // thisMBB (instructions are in pairs, except cmpxchg8b)
9103 // ld t1,t2 = [bitinstr.addr]
9104 // newMBB:
9105 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9106 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009107 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009108 // mov ECX, EBX <- t5, t6
9109 // mov EAX, EDX <- t1, t2
9110 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9111 // mov t3, t4 <- EAX, EDX
9112 // bz newMBB
9113 // result in out1, out2
9114 // fallthrough -->nextMBB
9115
9116 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9117 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009118 const unsigned NotOpc = X86::NOT32r;
9119 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9120 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9121 MachineFunction::iterator MBBIter = MBB;
9122 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009123
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009124 /// First build the CFG
9125 MachineFunction *F = MBB->getParent();
9126 MachineBasicBlock *thisMBB = MBB;
9127 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9128 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9129 F->insert(MBBIter, newMBB);
9130 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009131
Dan Gohman14152b42010-07-06 20:24:04 +00009132 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9133 nextMBB->splice(nextMBB->begin(), thisMBB,
9134 llvm::next(MachineBasicBlock::iterator(bInstr)),
9135 thisMBB->end());
9136 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009137
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009138 // Update thisMBB to fall through to newMBB
9139 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009140
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009141 // newMBB jumps to itself and fall through to nextMBB
9142 newMBB->addSuccessor(nextMBB);
9143 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009144
Dale Johannesene4d209d2009-02-03 20:21:25 +00009145 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009146 // Insert instructions into newMBB based on incoming instruction
9147 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009148 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009149 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009150 MachineOperand& dest1Oper = bInstr->getOperand(0);
9151 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009152 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9153 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009154 argOpers[i] = &bInstr->getOperand(i+2);
9155
Dan Gohman71ea4e52010-05-14 21:01:44 +00009156 // We use some of the operands multiple times, so conservatively just
9157 // clear any kill flags that might be present.
9158 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9159 argOpers[i]->setIsKill(false);
9160 }
9161
Evan Chengad5b52f2010-01-08 19:14:57 +00009162 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009163 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009164
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009165 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009166 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009167 for (int i=0; i <= lastAddrIndx; ++i)
9168 (*MIB).addOperand(*argOpers[i]);
9169 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009170 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009171 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009172 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009173 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009174 MachineOperand newOp3 = *(argOpers[3]);
9175 if (newOp3.isImm())
9176 newOp3.setImm(newOp3.getImm()+4);
9177 else
9178 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009179 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009180 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009181
9182 // t3/4 are defined later, at the bottom of the loop
9183 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9184 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009185 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009186 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009187 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009188 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9189
Evan Cheng306b4ca2010-01-08 23:41:50 +00009190 // The subsequent operations should be using the destination registers of
9191 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009192 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009193 t1 = F->getRegInfo().createVirtualRegister(RC);
9194 t2 = F->getRegInfo().createVirtualRegister(RC);
9195 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9196 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009197 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009198 t1 = dest1Oper.getReg();
9199 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009200 }
9201
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009202 int valArgIndx = lastAddrIndx + 1;
9203 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009204 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009205 "invalid operand");
9206 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9207 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009208 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009209 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009210 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009211 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009212 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009213 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009214 (*MIB).addOperand(*argOpers[valArgIndx]);
9215 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009216 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009217 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009218 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009219 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009220 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009221 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009222 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009223 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009224 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009225 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009226
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009227 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009228 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009229 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009230 MIB.addReg(t2);
9231
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009232 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009233 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009234 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009235 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009236
Dale Johannesene4d209d2009-02-03 20:21:25 +00009237 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009238 for (int i=0; i <= lastAddrIndx; ++i)
9239 (*MIB).addOperand(*argOpers[i]);
9240
9241 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009242 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9243 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009244
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009245 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009246 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009247 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009248 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009249
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009250 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009251 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009252
Dan Gohman14152b42010-07-06 20:24:04 +00009253 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009254 return nextMBB;
9255}
9256
9257// private utility function
9258MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009259X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9260 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009261 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009262 // For the atomic min/max operator, we generate
9263 // thisMBB:
9264 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009265 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009266 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009267 // cmp t1, t2
9268 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009269 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009270 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9271 // bz newMBB
9272 // fallthrough -->nextMBB
9273 //
9274 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9275 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009276 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009277 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009278
Mon P Wang63307c32008-05-05 19:05:59 +00009279 /// First build the CFG
9280 MachineFunction *F = MBB->getParent();
9281 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009282 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9283 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9284 F->insert(MBBIter, newMBB);
9285 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009286
Dan Gohman14152b42010-07-06 20:24:04 +00009287 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9288 nextMBB->splice(nextMBB->begin(), thisMBB,
9289 llvm::next(MachineBasicBlock::iterator(mInstr)),
9290 thisMBB->end());
9291 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009292
Mon P Wang63307c32008-05-05 19:05:59 +00009293 // Update thisMBB to fall through to newMBB
9294 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009295
Mon P Wang63307c32008-05-05 19:05:59 +00009296 // newMBB jumps to newMBB and fall through to nextMBB
9297 newMBB->addSuccessor(nextMBB);
9298 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009299
Dale Johannesene4d209d2009-02-03 20:21:25 +00009300 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009301 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009302 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009303 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009304 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009305 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009306 int numArgs = mInstr->getNumOperands() - 1;
9307 for (int i=0; i < numArgs; ++i)
9308 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009309
Mon P Wang63307c32008-05-05 19:05:59 +00009310 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009311 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009312 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009313
Mon P Wangab3e7472008-05-05 22:56:23 +00009314 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009315 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009316 for (int i=0; i <= lastAddrIndx; ++i)
9317 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009318
Mon P Wang63307c32008-05-05 19:05:59 +00009319 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009320 assert((argOpers[valArgIndx]->isReg() ||
9321 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009322 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009323
9324 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009325 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009326 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009327 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009328 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009329 (*MIB).addOperand(*argOpers[valArgIndx]);
9330
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009331 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009332 MIB.addReg(t1);
9333
Dale Johannesene4d209d2009-02-03 20:21:25 +00009334 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009335 MIB.addReg(t1);
9336 MIB.addReg(t2);
9337
9338 // Generate movc
9339 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009340 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009341 MIB.addReg(t2);
9342 MIB.addReg(t1);
9343
9344 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009345 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009346 for (int i=0; i <= lastAddrIndx; ++i)
9347 (*MIB).addOperand(*argOpers[i]);
9348 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009349 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009350 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9351 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009352
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009353 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009354 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009355
Mon P Wang63307c32008-05-05 19:05:59 +00009356 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009357 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009358
Dan Gohman14152b42010-07-06 20:24:04 +00009359 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009360 return nextMBB;
9361}
9362
Eric Christopherf83a5de2009-08-27 18:08:16 +00009363// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009364// or XMM0_V32I8 in AVX all of this code can be replaced with that
9365// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009366MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009367X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009368 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009369
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009370 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9371 "Target must have SSE4.2 or AVX features enabled");
9372
Eric Christopherb120ab42009-08-18 22:50:32 +00009373 DebugLoc dl = MI->getDebugLoc();
9374 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9375
9376 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009377
9378 if (!Subtarget->hasAVX()) {
9379 if (memArg)
9380 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9381 else
9382 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9383 } else {
9384 if (memArg)
9385 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9386 else
9387 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9388 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009389
9390 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9391
9392 for (unsigned i = 0; i < numArgs; ++i) {
9393 MachineOperand &Op = MI->getOperand(i+1);
9394
9395 if (!(Op.isReg() && Op.isImplicit()))
9396 MIB.addOperand(Op);
9397 }
9398
9399 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9400 .addReg(X86::XMM0);
9401
Dan Gohman14152b42010-07-06 20:24:04 +00009402 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009403
9404 return BB;
9405}
9406
9407MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009408X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9409 MachineInstr *MI,
9410 MachineBasicBlock *MBB) const {
9411 // Emit code to save XMM registers to the stack. The ABI says that the
9412 // number of registers to save is given in %al, so it's theoretically
9413 // possible to do an indirect jump trick to avoid saving all of them,
9414 // however this code takes a simpler approach and just executes all
9415 // of the stores if %al is non-zero. It's less code, and it's probably
9416 // easier on the hardware branch predictor, and stores aren't all that
9417 // expensive anyway.
9418
9419 // Create the new basic blocks. One block contains all the XMM stores,
9420 // and one block is the final destination regardless of whether any
9421 // stores were performed.
9422 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9423 MachineFunction *F = MBB->getParent();
9424 MachineFunction::iterator MBBIter = MBB;
9425 ++MBBIter;
9426 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9427 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9428 F->insert(MBBIter, XMMSaveMBB);
9429 F->insert(MBBIter, EndMBB);
9430
Dan Gohman14152b42010-07-06 20:24:04 +00009431 // Transfer the remainder of MBB and its successor edges to EndMBB.
9432 EndMBB->splice(EndMBB->begin(), MBB,
9433 llvm::next(MachineBasicBlock::iterator(MI)),
9434 MBB->end());
9435 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9436
Dan Gohmand6708ea2009-08-15 01:38:56 +00009437 // The original block will now fall through to the XMM save block.
9438 MBB->addSuccessor(XMMSaveMBB);
9439 // The XMMSaveMBB will fall through to the end block.
9440 XMMSaveMBB->addSuccessor(EndMBB);
9441
9442 // Now add the instructions.
9443 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9444 DebugLoc DL = MI->getDebugLoc();
9445
9446 unsigned CountReg = MI->getOperand(0).getReg();
9447 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9448 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9449
9450 if (!Subtarget->isTargetWin64()) {
9451 // If %al is 0, branch around the XMM save block.
9452 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009453 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009454 MBB->addSuccessor(EndMBB);
9455 }
9456
9457 // In the XMM save block, save all the XMM argument registers.
9458 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9459 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009460 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009461 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009462 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009463 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009464 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009465 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9466 .addFrameIndex(RegSaveFrameIndex)
9467 .addImm(/*Scale=*/1)
9468 .addReg(/*IndexReg=*/0)
9469 .addImm(/*Disp=*/Offset)
9470 .addReg(/*Segment=*/0)
9471 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009472 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009473 }
9474
Dan Gohman14152b42010-07-06 20:24:04 +00009475 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009476
9477 return EndMBB;
9478}
Mon P Wang63307c32008-05-05 19:05:59 +00009479
Evan Cheng60c07e12006-07-05 22:17:51 +00009480MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009481X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009482 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009483 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9484 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009485
Chris Lattner52600972009-09-02 05:57:00 +00009486 // To "insert" a SELECT_CC instruction, we actually have to insert the
9487 // diamond control-flow pattern. The incoming instruction knows the
9488 // destination vreg to set, the condition code register to branch on, the
9489 // true/false values to select between, and a branch opcode to use.
9490 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9491 MachineFunction::iterator It = BB;
9492 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009493
Chris Lattner52600972009-09-02 05:57:00 +00009494 // thisMBB:
9495 // ...
9496 // TrueVal = ...
9497 // cmpTY ccX, r1, r2
9498 // bCC copy1MBB
9499 // fallthrough --> copy0MBB
9500 MachineBasicBlock *thisMBB = BB;
9501 MachineFunction *F = BB->getParent();
9502 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9503 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009504 F->insert(It, copy0MBB);
9505 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009506
Bill Wendling730c07e2010-06-25 20:48:10 +00009507 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9508 // live into the sink and copy blocks.
9509 const MachineFunction *MF = BB->getParent();
9510 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9511 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009512
Dan Gohman14152b42010-07-06 20:24:04 +00009513 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9514 const MachineOperand &MO = MI->getOperand(I);
9515 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009516 unsigned Reg = MO.getReg();
9517 if (Reg != X86::EFLAGS) continue;
9518 copy0MBB->addLiveIn(Reg);
9519 sinkMBB->addLiveIn(Reg);
9520 }
9521
Dan Gohman14152b42010-07-06 20:24:04 +00009522 // Transfer the remainder of BB and its successor edges to sinkMBB.
9523 sinkMBB->splice(sinkMBB->begin(), BB,
9524 llvm::next(MachineBasicBlock::iterator(MI)),
9525 BB->end());
9526 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9527
9528 // Add the true and fallthrough blocks as its successors.
9529 BB->addSuccessor(copy0MBB);
9530 BB->addSuccessor(sinkMBB);
9531
9532 // Create the conditional branch instruction.
9533 unsigned Opc =
9534 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9535 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9536
Chris Lattner52600972009-09-02 05:57:00 +00009537 // copy0MBB:
9538 // %FalseValue = ...
9539 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009540 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009541
Chris Lattner52600972009-09-02 05:57:00 +00009542 // sinkMBB:
9543 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9544 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009545 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9546 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009547 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9548 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9549
Dan Gohman14152b42010-07-06 20:24:04 +00009550 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009551 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009552}
9553
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009554MachineBasicBlock *
9555X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009556 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009557 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9558 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009559
9560 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9561 // non-trivial part is impdef of ESP.
9562 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9563 // mingw-w64.
9564
Dan Gohman14152b42010-07-06 20:24:04 +00009565 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009566 .addExternalSymbol("_alloca")
9567 .addReg(X86::EAX, RegState::Implicit)
9568 .addReg(X86::ESP, RegState::Implicit)
9569 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009570 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9571 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009572
Dan Gohman14152b42010-07-06 20:24:04 +00009573 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009574 return BB;
9575}
Chris Lattner52600972009-09-02 05:57:00 +00009576
9577MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009578X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9579 MachineBasicBlock *BB) const {
9580 // This is pretty easy. We're taking the value that we received from
9581 // our load from the relocation, sticking it in either RDI (x86-64)
9582 // or EAX and doing an indirect call. The return value will then
9583 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009584 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +00009585 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009586 DebugLoc DL = MI->getDebugLoc();
9587 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +00009588
9589 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +00009590 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009591
Eric Christopher30ef0e52010-06-03 04:07:48 +00009592 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009593 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9594 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009595 .addReg(X86::RIP)
9596 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009597 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +00009598 MI->getOperand(3).getTargetFlags())
9599 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +00009600 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009601 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009602 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009603 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9604 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009605 .addReg(0)
9606 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009607 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +00009608 MI->getOperand(3).getTargetFlags())
9609 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009610 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009611 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009612 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009613 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9614 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009615 .addReg(TII->getGlobalBaseReg(F))
9616 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009617 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +00009618 MI->getOperand(3).getTargetFlags())
9619 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009620 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009621 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009622 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009623
Dan Gohman14152b42010-07-06 20:24:04 +00009624 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009625 return BB;
9626}
9627
9628MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009629X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009630 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009631 switch (MI->getOpcode()) {
9632 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009633 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009634 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009635 case X86::TLSCall_32:
9636 case X86::TLSCall_64:
9637 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009638 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +00009639 case X86::CMOV_FR32:
9640 case X86::CMOV_FR64:
9641 case X86::CMOV_V4F32:
9642 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009643 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009644 case X86::CMOV_GR16:
9645 case X86::CMOV_GR32:
9646 case X86::CMOV_RFP32:
9647 case X86::CMOV_RFP64:
9648 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009649 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009650
Dale Johannesen849f2142007-07-03 00:53:03 +00009651 case X86::FP32_TO_INT16_IN_MEM:
9652 case X86::FP32_TO_INT32_IN_MEM:
9653 case X86::FP32_TO_INT64_IN_MEM:
9654 case X86::FP64_TO_INT16_IN_MEM:
9655 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009656 case X86::FP64_TO_INT64_IN_MEM:
9657 case X86::FP80_TO_INT16_IN_MEM:
9658 case X86::FP80_TO_INT32_IN_MEM:
9659 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009660 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9661 DebugLoc DL = MI->getDebugLoc();
9662
Evan Cheng60c07e12006-07-05 22:17:51 +00009663 // Change the floating point control register to use "round towards zero"
9664 // mode when truncating to an integer value.
9665 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009666 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009667 addFrameReference(BuildMI(*BB, MI, DL,
9668 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009669
9670 // Load the old value of the high byte of the control word...
9671 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009672 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009673 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009674 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009675
9676 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009677 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009678 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009679
9680 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009681 addFrameReference(BuildMI(*BB, MI, DL,
9682 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009683
9684 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009685 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009686 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009687
9688 // Get the X86 opcode to use.
9689 unsigned Opc;
9690 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009691 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009692 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9693 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9694 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9695 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9696 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9697 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009698 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9699 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9700 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009701 }
9702
9703 X86AddressMode AM;
9704 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009705 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009706 AM.BaseType = X86AddressMode::RegBase;
9707 AM.Base.Reg = Op.getReg();
9708 } else {
9709 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009710 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009711 }
9712 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009713 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009714 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009715 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009716 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009717 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009718 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009719 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009720 AM.GV = Op.getGlobal();
9721 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009722 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009723 }
Dan Gohman14152b42010-07-06 20:24:04 +00009724 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009725 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009726
9727 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009728 addFrameReference(BuildMI(*BB, MI, DL,
9729 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009730
Dan Gohman14152b42010-07-06 20:24:04 +00009731 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009732 return BB;
9733 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009734 // String/text processing lowering.
9735 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009736 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009737 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9738 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009739 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009740 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9741 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009742 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009743 return EmitPCMP(MI, BB, 5, false /* in mem */);
9744 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009745 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009746 return EmitPCMP(MI, BB, 5, true /* in mem */);
9747
9748 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009749 case X86::ATOMAND32:
9750 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009751 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009752 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009753 X86::NOT32r, X86::EAX,
9754 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009755 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009756 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9757 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009758 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009759 X86::NOT32r, X86::EAX,
9760 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009761 case X86::ATOMXOR32:
9762 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009763 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009764 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009765 X86::NOT32r, X86::EAX,
9766 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009767 case X86::ATOMNAND32:
9768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009769 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009770 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009771 X86::NOT32r, X86::EAX,
9772 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009773 case X86::ATOMMIN32:
9774 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9775 case X86::ATOMMAX32:
9776 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9777 case X86::ATOMUMIN32:
9778 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9779 case X86::ATOMUMAX32:
9780 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009781
9782 case X86::ATOMAND16:
9783 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9784 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009785 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009786 X86::NOT16r, X86::AX,
9787 X86::GR16RegisterClass);
9788 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009789 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009790 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009791 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009792 X86::NOT16r, X86::AX,
9793 X86::GR16RegisterClass);
9794 case X86::ATOMXOR16:
9795 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9796 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009797 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009798 X86::NOT16r, X86::AX,
9799 X86::GR16RegisterClass);
9800 case X86::ATOMNAND16:
9801 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9802 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009803 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009804 X86::NOT16r, X86::AX,
9805 X86::GR16RegisterClass, true);
9806 case X86::ATOMMIN16:
9807 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9808 case X86::ATOMMAX16:
9809 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9810 case X86::ATOMUMIN16:
9811 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9812 case X86::ATOMUMAX16:
9813 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9814
9815 case X86::ATOMAND8:
9816 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9817 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009818 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009819 X86::NOT8r, X86::AL,
9820 X86::GR8RegisterClass);
9821 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009822 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009823 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009824 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009825 X86::NOT8r, X86::AL,
9826 X86::GR8RegisterClass);
9827 case X86::ATOMXOR8:
9828 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9829 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009830 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009831 X86::NOT8r, X86::AL,
9832 X86::GR8RegisterClass);
9833 case X86::ATOMNAND8:
9834 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9835 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009836 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009837 X86::NOT8r, X86::AL,
9838 X86::GR8RegisterClass, true);
9839 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009840 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009841 case X86::ATOMAND64:
9842 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009843 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009844 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009845 X86::NOT64r, X86::RAX,
9846 X86::GR64RegisterClass);
9847 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009848 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9849 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009850 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009851 X86::NOT64r, X86::RAX,
9852 X86::GR64RegisterClass);
9853 case X86::ATOMXOR64:
9854 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009855 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009856 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009857 X86::NOT64r, X86::RAX,
9858 X86::GR64RegisterClass);
9859 case X86::ATOMNAND64:
9860 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9861 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009862 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009863 X86::NOT64r, X86::RAX,
9864 X86::GR64RegisterClass, true);
9865 case X86::ATOMMIN64:
9866 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9867 case X86::ATOMMAX64:
9868 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9869 case X86::ATOMUMIN64:
9870 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9871 case X86::ATOMUMAX64:
9872 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009873
9874 // This group does 64-bit operations on a 32-bit host.
9875 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009876 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009877 X86::AND32rr, X86::AND32rr,
9878 X86::AND32ri, X86::AND32ri,
9879 false);
9880 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009881 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009882 X86::OR32rr, X86::OR32rr,
9883 X86::OR32ri, X86::OR32ri,
9884 false);
9885 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009886 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009887 X86::XOR32rr, X86::XOR32rr,
9888 X86::XOR32ri, X86::XOR32ri,
9889 false);
9890 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009891 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009892 X86::AND32rr, X86::AND32rr,
9893 X86::AND32ri, X86::AND32ri,
9894 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009895 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009896 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009897 X86::ADD32rr, X86::ADC32rr,
9898 X86::ADD32ri, X86::ADC32ri,
9899 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009900 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009901 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009902 X86::SUB32rr, X86::SBB32rr,
9903 X86::SUB32ri, X86::SBB32ri,
9904 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009905 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009906 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009907 X86::MOV32rr, X86::MOV32rr,
9908 X86::MOV32ri, X86::MOV32ri,
9909 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009910 case X86::VASTART_SAVE_XMM_REGS:
9911 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009912 }
9913}
9914
9915//===----------------------------------------------------------------------===//
9916// X86 Optimization Hooks
9917//===----------------------------------------------------------------------===//
9918
Dan Gohman475871a2008-07-27 21:46:04 +00009919void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009920 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009921 APInt &KnownZero,
9922 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009923 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009924 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009925 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009926 assert((Opc >= ISD::BUILTIN_OP_END ||
9927 Opc == ISD::INTRINSIC_WO_CHAIN ||
9928 Opc == ISD::INTRINSIC_W_CHAIN ||
9929 Opc == ISD::INTRINSIC_VOID) &&
9930 "Should use MaskedValueIsZero if you don't know whether Op"
9931 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009932
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009933 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009934 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009935 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009936 case X86ISD::ADD:
9937 case X86ISD::SUB:
9938 case X86ISD::SMUL:
9939 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009940 case X86ISD::INC:
9941 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009942 case X86ISD::OR:
9943 case X86ISD::XOR:
9944 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009945 // These nodes' second result is a boolean.
9946 if (Op.getResNo() == 0)
9947 break;
9948 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009949 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009950 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9951 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009952 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009953 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009954}
Chris Lattner259e97c2006-01-31 19:43:35 +00009955
Owen Andersonbc146b02010-09-21 20:42:50 +00009956unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
9957 unsigned Depth) const {
9958 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
9959 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
9960 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009961
Owen Andersonbc146b02010-09-21 20:42:50 +00009962 // Fallback case.
9963 return 1;
9964}
9965
Evan Cheng206ee9d2006-07-07 08:33:52 +00009966/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009967/// node is a GlobalAddress + offset.
9968bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009969 const GlobalValue* &GA,
9970 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009971 if (N->getOpcode() == X86ISD::Wrapper) {
9972 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009973 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009974 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009975 return true;
9976 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009977 }
Evan Chengad4196b2008-05-12 19:56:52 +00009978 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009979}
9980
Evan Cheng206ee9d2006-07-07 08:33:52 +00009981/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9982/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9983/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009984/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009985static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009986 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009987 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009988 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +00009989
Eli Friedman7a5e5552009-06-07 06:52:44 +00009990 if (VT.getSizeInBits() != 128)
9991 return SDValue();
9992
Nate Begemanfdea31a2010-03-24 20:49:50 +00009993 SmallVector<SDValue, 16> Elts;
9994 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00009995 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00009996
Nate Begemanfdea31a2010-03-24 20:49:50 +00009997 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009998}
Evan Chengd880b972008-05-09 21:53:03 +00009999
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010000/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10001/// generation and convert it from being a bunch of shuffles and extracts
10002/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010003static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10004 const TargetLowering &TLI) {
10005 SDValue InputVector = N->getOperand(0);
10006
10007 // Only operate on vectors of 4 elements, where the alternative shuffling
10008 // gets to be more expensive.
10009 if (InputVector.getValueType() != MVT::v4i32)
10010 return SDValue();
10011
10012 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10013 // single use which is a sign-extend or zero-extend, and all elements are
10014 // used.
10015 SmallVector<SDNode *, 4> Uses;
10016 unsigned ExtractedElements = 0;
10017 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10018 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10019 if (UI.getUse().getResNo() != InputVector.getResNo())
10020 return SDValue();
10021
10022 SDNode *Extract = *UI;
10023 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10024 return SDValue();
10025
10026 if (Extract->getValueType(0) != MVT::i32)
10027 return SDValue();
10028 if (!Extract->hasOneUse())
10029 return SDValue();
10030 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10031 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10032 return SDValue();
10033 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10034 return SDValue();
10035
10036 // Record which element was extracted.
10037 ExtractedElements |=
10038 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10039
10040 Uses.push_back(Extract);
10041 }
10042
10043 // If not all the elements were used, this may not be worthwhile.
10044 if (ExtractedElements != 15)
10045 return SDValue();
10046
10047 // Ok, we've now decided to do the transformation.
10048 DebugLoc dl = InputVector.getDebugLoc();
10049
10050 // Store the value to a temporary stack slot.
10051 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010052 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10053 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010054
10055 // Replace each use (extract) with a load of the appropriate element.
10056 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10057 UE = Uses.end(); UI != UE; ++UI) {
10058 SDNode *Extract = *UI;
10059
10060 // Compute the element's address.
10061 SDValue Idx = Extract->getOperand(1);
10062 unsigned EltSize =
10063 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10064 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10065 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10066
Eric Christopher90eb4022010-07-22 00:26:08 +000010067 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010068 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010069
10070 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010071 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010072 ScalarAddr, MachinePointerInfo(),
10073 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010074
10075 // Replace the exact with the load.
10076 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10077 }
10078
10079 // The replacement was made in place; don't return anything.
10080 return SDValue();
10081}
10082
Chris Lattner83e6c992006-10-04 06:57:07 +000010083/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010084static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010085 const X86Subtarget *Subtarget) {
10086 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010087 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010088 // Get the LHS/RHS of the select.
10089 SDValue LHS = N->getOperand(1);
10090 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010091
Dan Gohman670e5392009-09-21 18:03:22 +000010092 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010093 // instructions match the semantics of the common C idiom x<y?x:y but not
10094 // x<=y?x:y, because of how they handle negative zero (which can be
10095 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010096 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010097 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010098 Cond.getOpcode() == ISD::SETCC) {
10099 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010100
Chris Lattner47b4ce82009-03-11 05:48:52 +000010101 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010102 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010103 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10104 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010105 switch (CC) {
10106 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010107 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010108 // Converting this to a min would handle NaNs incorrectly, and swapping
10109 // the operands would cause it to handle comparisons between positive
10110 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010111 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010112 if (!UnsafeFPMath &&
10113 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10114 break;
10115 std::swap(LHS, RHS);
10116 }
Dan Gohman670e5392009-09-21 18:03:22 +000010117 Opcode = X86ISD::FMIN;
10118 break;
10119 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010120 // Converting this to a min would handle comparisons between positive
10121 // and negative zero incorrectly.
10122 if (!UnsafeFPMath &&
10123 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10124 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010125 Opcode = X86ISD::FMIN;
10126 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010127 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010128 // Converting this to a min would handle both negative zeros and NaNs
10129 // incorrectly, but we can swap the operands to fix both.
10130 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010131 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010132 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010133 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010134 Opcode = X86ISD::FMIN;
10135 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010136
Dan Gohman670e5392009-09-21 18:03:22 +000010137 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010138 // Converting this to a max would handle comparisons between positive
10139 // and negative zero incorrectly.
10140 if (!UnsafeFPMath &&
10141 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10142 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010143 Opcode = X86ISD::FMAX;
10144 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010145 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010146 // Converting this to a max would handle NaNs incorrectly, and swapping
10147 // the operands would cause it to handle comparisons between positive
10148 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010149 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010150 if (!UnsafeFPMath &&
10151 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10152 break;
10153 std::swap(LHS, RHS);
10154 }
Dan Gohman670e5392009-09-21 18:03:22 +000010155 Opcode = X86ISD::FMAX;
10156 break;
10157 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010158 // Converting this to a max would handle both negative zeros and NaNs
10159 // incorrectly, but we can swap the operands to fix both.
10160 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010161 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010162 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010163 case ISD::SETGE:
10164 Opcode = X86ISD::FMAX;
10165 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010166 }
Dan Gohman670e5392009-09-21 18:03:22 +000010167 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010168 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10169 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010170 switch (CC) {
10171 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010172 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010173 // Converting this to a min would handle comparisons between positive
10174 // and negative zero incorrectly, and swapping the operands would
10175 // cause it to handle NaNs incorrectly.
10176 if (!UnsafeFPMath &&
10177 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010178 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010179 break;
10180 std::swap(LHS, RHS);
10181 }
Dan Gohman670e5392009-09-21 18:03:22 +000010182 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010183 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010184 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010185 // Converting this to a min would handle NaNs incorrectly.
10186 if (!UnsafeFPMath &&
10187 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10188 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010189 Opcode = X86ISD::FMIN;
10190 break;
10191 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010192 // Converting this to a min would handle both negative zeros and NaNs
10193 // incorrectly, but we can swap the operands to fix both.
10194 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010195 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010196 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010197 case ISD::SETGE:
10198 Opcode = X86ISD::FMIN;
10199 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010200
Dan Gohman670e5392009-09-21 18:03:22 +000010201 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010202 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010203 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010204 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010205 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010206 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010207 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010208 // Converting this to a max would handle comparisons between positive
10209 // and negative zero incorrectly, and swapping the operands would
10210 // cause it to handle NaNs incorrectly.
10211 if (!UnsafeFPMath &&
10212 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010213 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010214 break;
10215 std::swap(LHS, RHS);
10216 }
Dan Gohman670e5392009-09-21 18:03:22 +000010217 Opcode = X86ISD::FMAX;
10218 break;
10219 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010220 // Converting this to a max would handle both negative zeros and NaNs
10221 // incorrectly, but we can swap the operands to fix both.
10222 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010223 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010224 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010225 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010226 Opcode = X86ISD::FMAX;
10227 break;
10228 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010229 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010230
Chris Lattner47b4ce82009-03-11 05:48:52 +000010231 if (Opcode)
10232 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010233 }
Eric Christopherfd179292009-08-27 18:07:15 +000010234
Chris Lattnerd1980a52009-03-12 06:52:53 +000010235 // If this is a select between two integer constants, try to do some
10236 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010237 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10238 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010239 // Don't do this for crazy integer types.
10240 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10241 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010242 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010243 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010244
Chris Lattnercee56e72009-03-13 05:53:31 +000010245 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010246 // Efficiently invertible.
10247 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10248 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10249 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10250 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010251 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010252 }
Eric Christopherfd179292009-08-27 18:07:15 +000010253
Chris Lattnerd1980a52009-03-12 06:52:53 +000010254 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010255 if (FalseC->getAPIntValue() == 0 &&
10256 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010257 if (NeedsCondInvert) // Invert the condition if needed.
10258 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10259 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010260
Chris Lattnerd1980a52009-03-12 06:52:53 +000010261 // Zero extend the condition if needed.
10262 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010263
Chris Lattnercee56e72009-03-13 05:53:31 +000010264 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010265 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010266 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010267 }
Eric Christopherfd179292009-08-27 18:07:15 +000010268
Chris Lattner97a29a52009-03-13 05:22:11 +000010269 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010270 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010271 if (NeedsCondInvert) // Invert the condition if needed.
10272 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10273 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010274
Chris Lattner97a29a52009-03-13 05:22:11 +000010275 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010276 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10277 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010278 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010279 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010280 }
Eric Christopherfd179292009-08-27 18:07:15 +000010281
Chris Lattnercee56e72009-03-13 05:53:31 +000010282 // Optimize cases that will turn into an LEA instruction. This requires
10283 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010284 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010285 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010286 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010287
Chris Lattnercee56e72009-03-13 05:53:31 +000010288 bool isFastMultiplier = false;
10289 if (Diff < 10) {
10290 switch ((unsigned char)Diff) {
10291 default: break;
10292 case 1: // result = add base, cond
10293 case 2: // result = lea base( , cond*2)
10294 case 3: // result = lea base(cond, cond*2)
10295 case 4: // result = lea base( , cond*4)
10296 case 5: // result = lea base(cond, cond*4)
10297 case 8: // result = lea base( , cond*8)
10298 case 9: // result = lea base(cond, cond*8)
10299 isFastMultiplier = true;
10300 break;
10301 }
10302 }
Eric Christopherfd179292009-08-27 18:07:15 +000010303
Chris Lattnercee56e72009-03-13 05:53:31 +000010304 if (isFastMultiplier) {
10305 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10306 if (NeedsCondInvert) // Invert the condition if needed.
10307 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10308 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010309
Chris Lattnercee56e72009-03-13 05:53:31 +000010310 // Zero extend the condition if needed.
10311 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10312 Cond);
10313 // Scale the condition by the difference.
10314 if (Diff != 1)
10315 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10316 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010317
Chris Lattnercee56e72009-03-13 05:53:31 +000010318 // Add the base if non-zero.
10319 if (FalseC->getAPIntValue() != 0)
10320 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10321 SDValue(FalseC, 0));
10322 return Cond;
10323 }
Eric Christopherfd179292009-08-27 18:07:15 +000010324 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010325 }
10326 }
Eric Christopherfd179292009-08-27 18:07:15 +000010327
Dan Gohman475871a2008-07-27 21:46:04 +000010328 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010329}
10330
Chris Lattnerd1980a52009-03-12 06:52:53 +000010331/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10332static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10333 TargetLowering::DAGCombinerInfo &DCI) {
10334 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010335
Chris Lattnerd1980a52009-03-12 06:52:53 +000010336 // If the flag operand isn't dead, don't touch this CMOV.
10337 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10338 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010339
Chris Lattnerd1980a52009-03-12 06:52:53 +000010340 // If this is a select between two integer constants, try to do some
10341 // optimizations. Note that the operands are ordered the opposite of SELECT
10342 // operands.
10343 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10344 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10345 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10346 // larger than FalseC (the false value).
10347 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010348
Chris Lattnerd1980a52009-03-12 06:52:53 +000010349 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10350 CC = X86::GetOppositeBranchCondition(CC);
10351 std::swap(TrueC, FalseC);
10352 }
Eric Christopherfd179292009-08-27 18:07:15 +000010353
Chris Lattnerd1980a52009-03-12 06:52:53 +000010354 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010355 // This is efficient for any integer data type (including i8/i16) and
10356 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010357 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10358 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010359 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10360 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010361
Chris Lattnerd1980a52009-03-12 06:52:53 +000010362 // Zero extend the condition if needed.
10363 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010364
Chris Lattnerd1980a52009-03-12 06:52:53 +000010365 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10366 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010367 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010368 if (N->getNumValues() == 2) // Dead flag value?
10369 return DCI.CombineTo(N, Cond, SDValue());
10370 return Cond;
10371 }
Eric Christopherfd179292009-08-27 18:07:15 +000010372
Chris Lattnercee56e72009-03-13 05:53:31 +000010373 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10374 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010375 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10376 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010377 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10378 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010379
Chris Lattner97a29a52009-03-13 05:22:11 +000010380 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010381 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10382 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010383 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10384 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010385
Chris Lattner97a29a52009-03-13 05:22:11 +000010386 if (N->getNumValues() == 2) // Dead flag value?
10387 return DCI.CombineTo(N, Cond, SDValue());
10388 return Cond;
10389 }
Eric Christopherfd179292009-08-27 18:07:15 +000010390
Chris Lattnercee56e72009-03-13 05:53:31 +000010391 // Optimize cases that will turn into an LEA instruction. This requires
10392 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010393 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010394 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010395 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010396
Chris Lattnercee56e72009-03-13 05:53:31 +000010397 bool isFastMultiplier = false;
10398 if (Diff < 10) {
10399 switch ((unsigned char)Diff) {
10400 default: break;
10401 case 1: // result = add base, cond
10402 case 2: // result = lea base( , cond*2)
10403 case 3: // result = lea base(cond, cond*2)
10404 case 4: // result = lea base( , cond*4)
10405 case 5: // result = lea base(cond, cond*4)
10406 case 8: // result = lea base( , cond*8)
10407 case 9: // result = lea base(cond, cond*8)
10408 isFastMultiplier = true;
10409 break;
10410 }
10411 }
Eric Christopherfd179292009-08-27 18:07:15 +000010412
Chris Lattnercee56e72009-03-13 05:53:31 +000010413 if (isFastMultiplier) {
10414 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10415 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010416 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10417 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010418 // Zero extend the condition if needed.
10419 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10420 Cond);
10421 // Scale the condition by the difference.
10422 if (Diff != 1)
10423 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10424 DAG.getConstant(Diff, Cond.getValueType()));
10425
10426 // Add the base if non-zero.
10427 if (FalseC->getAPIntValue() != 0)
10428 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10429 SDValue(FalseC, 0));
10430 if (N->getNumValues() == 2) // Dead flag value?
10431 return DCI.CombineTo(N, Cond, SDValue());
10432 return Cond;
10433 }
Eric Christopherfd179292009-08-27 18:07:15 +000010434 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010435 }
10436 }
10437 return SDValue();
10438}
10439
10440
Evan Cheng0b0cd912009-03-28 05:57:29 +000010441/// PerformMulCombine - Optimize a single multiply with constant into two
10442/// in order to implement it with two cheaper instructions, e.g.
10443/// LEA + SHL, LEA + LEA.
10444static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10445 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010446 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10447 return SDValue();
10448
Owen Andersone50ed302009-08-10 22:56:29 +000010449 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010450 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010451 return SDValue();
10452
10453 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10454 if (!C)
10455 return SDValue();
10456 uint64_t MulAmt = C->getZExtValue();
10457 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10458 return SDValue();
10459
10460 uint64_t MulAmt1 = 0;
10461 uint64_t MulAmt2 = 0;
10462 if ((MulAmt % 9) == 0) {
10463 MulAmt1 = 9;
10464 MulAmt2 = MulAmt / 9;
10465 } else if ((MulAmt % 5) == 0) {
10466 MulAmt1 = 5;
10467 MulAmt2 = MulAmt / 5;
10468 } else if ((MulAmt % 3) == 0) {
10469 MulAmt1 = 3;
10470 MulAmt2 = MulAmt / 3;
10471 }
10472 if (MulAmt2 &&
10473 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10474 DebugLoc DL = N->getDebugLoc();
10475
10476 if (isPowerOf2_64(MulAmt2) &&
10477 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10478 // If second multiplifer is pow2, issue it first. We want the multiply by
10479 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10480 // is an add.
10481 std::swap(MulAmt1, MulAmt2);
10482
10483 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010484 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010485 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010486 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010487 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010488 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010489 DAG.getConstant(MulAmt1, VT));
10490
Eric Christopherfd179292009-08-27 18:07:15 +000010491 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010492 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010493 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010494 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010495 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010496 DAG.getConstant(MulAmt2, VT));
10497
10498 // Do not add new nodes to DAG combiner worklist.
10499 DCI.CombineTo(N, NewMul, false);
10500 }
10501 return SDValue();
10502}
10503
Evan Chengad9c0a32009-12-15 00:53:42 +000010504static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10505 SDValue N0 = N->getOperand(0);
10506 SDValue N1 = N->getOperand(1);
10507 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10508 EVT VT = N0.getValueType();
10509
10510 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10511 // since the result of setcc_c is all zero's or all ones.
10512 if (N1C && N0.getOpcode() == ISD::AND &&
10513 N0.getOperand(1).getOpcode() == ISD::Constant) {
10514 SDValue N00 = N0.getOperand(0);
10515 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10516 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10517 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10518 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10519 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10520 APInt ShAmt = N1C->getAPIntValue();
10521 Mask = Mask.shl(ShAmt);
10522 if (Mask != 0)
10523 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10524 N00, DAG.getConstant(Mask, VT));
10525 }
10526 }
10527
10528 return SDValue();
10529}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010530
Nate Begeman740ab032009-01-26 00:52:55 +000010531/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10532/// when possible.
10533static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10534 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010535 EVT VT = N->getValueType(0);
10536 if (!VT.isVector() && VT.isInteger() &&
10537 N->getOpcode() == ISD::SHL)
10538 return PerformSHLCombine(N, DAG);
10539
Nate Begeman740ab032009-01-26 00:52:55 +000010540 // On X86 with SSE2 support, we can transform this to a vector shift if
10541 // all elements are shifted by the same amount. We can't do this in legalize
10542 // because the a constant vector is typically transformed to a constant pool
10543 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010544 if (!Subtarget->hasSSE2())
10545 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010546
Owen Anderson825b72b2009-08-11 20:47:22 +000010547 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010548 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010549
Mon P Wang3becd092009-01-28 08:12:05 +000010550 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010551 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010552 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010553 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010554 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10555 unsigned NumElts = VT.getVectorNumElements();
10556 unsigned i = 0;
10557 for (; i != NumElts; ++i) {
10558 SDValue Arg = ShAmtOp.getOperand(i);
10559 if (Arg.getOpcode() == ISD::UNDEF) continue;
10560 BaseShAmt = Arg;
10561 break;
10562 }
10563 for (; i != NumElts; ++i) {
10564 SDValue Arg = ShAmtOp.getOperand(i);
10565 if (Arg.getOpcode() == ISD::UNDEF) continue;
10566 if (Arg != BaseShAmt) {
10567 return SDValue();
10568 }
10569 }
10570 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010571 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010572 SDValue InVec = ShAmtOp.getOperand(0);
10573 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10574 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10575 unsigned i = 0;
10576 for (; i != NumElts; ++i) {
10577 SDValue Arg = InVec.getOperand(i);
10578 if (Arg.getOpcode() == ISD::UNDEF) continue;
10579 BaseShAmt = Arg;
10580 break;
10581 }
10582 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10583 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010584 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010585 if (C->getZExtValue() == SplatIdx)
10586 BaseShAmt = InVec.getOperand(1);
10587 }
10588 }
10589 if (BaseShAmt.getNode() == 0)
10590 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10591 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010592 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010593 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010594
Mon P Wangefa42202009-09-03 19:56:25 +000010595 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010596 if (EltVT.bitsGT(MVT::i32))
10597 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10598 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010599 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010600
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010601 // The shift amount is identical so we can do a vector shift.
10602 SDValue ValOp = N->getOperand(0);
10603 switch (N->getOpcode()) {
10604 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010605 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010606 break;
10607 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010608 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010609 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010610 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010611 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010612 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010613 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010614 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010615 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010616 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010617 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010618 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010619 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010620 break;
10621 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010622 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010623 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010624 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010625 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010626 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010627 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010628 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010629 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010630 break;
10631 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010632 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010633 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010634 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010635 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010636 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010637 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010638 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010639 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010640 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010641 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010642 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010643 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010644 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010645 }
10646 return SDValue();
10647}
10648
Evan Cheng760d1942010-01-04 21:22:48 +000010649static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010650 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010651 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010652 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010653 return SDValue();
10654
Evan Cheng760d1942010-01-04 21:22:48 +000010655 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010656 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010657 return SDValue();
10658
10659 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10660 SDValue N0 = N->getOperand(0);
10661 SDValue N1 = N->getOperand(1);
10662 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10663 std::swap(N0, N1);
10664 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10665 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010666 if (!N0.hasOneUse() || !N1.hasOneUse())
10667 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010668
10669 SDValue ShAmt0 = N0.getOperand(1);
10670 if (ShAmt0.getValueType() != MVT::i8)
10671 return SDValue();
10672 SDValue ShAmt1 = N1.getOperand(1);
10673 if (ShAmt1.getValueType() != MVT::i8)
10674 return SDValue();
10675 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10676 ShAmt0 = ShAmt0.getOperand(0);
10677 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10678 ShAmt1 = ShAmt1.getOperand(0);
10679
10680 DebugLoc DL = N->getDebugLoc();
10681 unsigned Opc = X86ISD::SHLD;
10682 SDValue Op0 = N0.getOperand(0);
10683 SDValue Op1 = N1.getOperand(0);
10684 if (ShAmt0.getOpcode() == ISD::SUB) {
10685 Opc = X86ISD::SHRD;
10686 std::swap(Op0, Op1);
10687 std::swap(ShAmt0, ShAmt1);
10688 }
10689
Evan Cheng8b1190a2010-04-28 01:18:01 +000010690 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010691 if (ShAmt1.getOpcode() == ISD::SUB) {
10692 SDValue Sum = ShAmt1.getOperand(0);
10693 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010694 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10695 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10696 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10697 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010698 return DAG.getNode(Opc, DL, VT,
10699 Op0, Op1,
10700 DAG.getNode(ISD::TRUNCATE, DL,
10701 MVT::i8, ShAmt0));
10702 }
10703 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10704 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10705 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010706 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010707 return DAG.getNode(Opc, DL, VT,
10708 N0.getOperand(0), N1.getOperand(0),
10709 DAG.getNode(ISD::TRUNCATE, DL,
10710 MVT::i8, ShAmt0));
10711 }
10712
10713 return SDValue();
10714}
10715
Chris Lattner149a4e52008-02-22 02:09:43 +000010716/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010717static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010718 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010719 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10720 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010721 // A preferable solution to the general problem is to figure out the right
10722 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010723
10724 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010725 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010726 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010727 if (VT.getSizeInBits() != 64)
10728 return SDValue();
10729
Devang Patel578efa92009-06-05 21:57:13 +000010730 const Function *F = DAG.getMachineFunction().getFunction();
10731 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010732 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010733 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010734 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010735 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010736 isa<LoadSDNode>(St->getValue()) &&
10737 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10738 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010739 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010740 LoadSDNode *Ld = 0;
10741 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010742 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010743 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010744 // Must be a store of a load. We currently handle two cases: the load
10745 // is a direct child, and it's under an intervening TokenFactor. It is
10746 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010747 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010748 Ld = cast<LoadSDNode>(St->getChain());
10749 else if (St->getValue().hasOneUse() &&
10750 ChainVal->getOpcode() == ISD::TokenFactor) {
10751 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010752 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010753 TokenFactorIndex = i;
10754 Ld = cast<LoadSDNode>(St->getValue());
10755 } else
10756 Ops.push_back(ChainVal->getOperand(i));
10757 }
10758 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010759
Evan Cheng536e6672009-03-12 05:59:15 +000010760 if (!Ld || !ISD::isNormalLoad(Ld))
10761 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010762
Evan Cheng536e6672009-03-12 05:59:15 +000010763 // If this is not the MMX case, i.e. we are just turning i64 load/store
10764 // into f64 load/store, avoid the transformation if there are multiple
10765 // uses of the loaded value.
10766 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10767 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010768
Evan Cheng536e6672009-03-12 05:59:15 +000010769 DebugLoc LdDL = Ld->getDebugLoc();
10770 DebugLoc StDL = N->getDebugLoc();
10771 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10772 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10773 // pair instead.
10774 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010775 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000010776 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
10777 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010778 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010779 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010780 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010781 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010782 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010783 Ops.size());
10784 }
Evan Cheng536e6672009-03-12 05:59:15 +000010785 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010786 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000010787 St->isVolatile(), St->isNonTemporal(),
10788 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010789 }
Evan Cheng536e6672009-03-12 05:59:15 +000010790
10791 // Otherwise, lower to two pairs of 32-bit loads / stores.
10792 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010793 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10794 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010795
Owen Anderson825b72b2009-08-11 20:47:22 +000010796 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000010797 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000010798 Ld->isVolatile(), Ld->isNonTemporal(),
10799 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010800 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000010801 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000010802 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010803 MinAlign(Ld->getAlignment(), 4));
10804
10805 SDValue NewChain = LoLd.getValue(1);
10806 if (TokenFactorIndex != -1) {
10807 Ops.push_back(LoLd);
10808 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010809 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010810 Ops.size());
10811 }
10812
10813 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010814 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10815 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010816
10817 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010818 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000010819 St->isVolatile(), St->isNonTemporal(),
10820 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010821 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010822 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000010823 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010824 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010825 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010826 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010827 }
Dan Gohman475871a2008-07-27 21:46:04 +000010828 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010829}
10830
Chris Lattner6cf73262008-01-25 06:14:17 +000010831/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10832/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010833static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010834 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10835 // F[X]OR(0.0, x) -> x
10836 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010837 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10838 if (C->getValueAPF().isPosZero())
10839 return N->getOperand(1);
10840 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10841 if (C->getValueAPF().isPosZero())
10842 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010843 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010844}
10845
10846/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010847static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010848 // FAND(0.0, x) -> 0.0
10849 // FAND(x, 0.0) -> 0.0
10850 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10851 if (C->getValueAPF().isPosZero())
10852 return N->getOperand(0);
10853 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10854 if (C->getValueAPF().isPosZero())
10855 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010856 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010857}
10858
Dan Gohmane5af2d32009-01-29 01:59:02 +000010859static SDValue PerformBTCombine(SDNode *N,
10860 SelectionDAG &DAG,
10861 TargetLowering::DAGCombinerInfo &DCI) {
10862 // BT ignores high bits in the bit index operand.
10863 SDValue Op1 = N->getOperand(1);
10864 if (Op1.hasOneUse()) {
10865 unsigned BitWidth = Op1.getValueSizeInBits();
10866 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10867 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010868 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10869 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010870 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010871 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10872 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10873 DCI.CommitTargetLoweringOpt(TLO);
10874 }
10875 return SDValue();
10876}
Chris Lattner83e6c992006-10-04 06:57:07 +000010877
Eli Friedman7a5e5552009-06-07 06:52:44 +000010878static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10879 SDValue Op = N->getOperand(0);
10880 if (Op.getOpcode() == ISD::BIT_CONVERT)
10881 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010882 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010883 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010884 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010885 OpVT.getVectorElementType().getSizeInBits()) {
10886 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10887 }
10888 return SDValue();
10889}
10890
Evan Cheng2e489c42009-12-16 00:53:11 +000010891static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10892 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10893 // (and (i32 x86isd::setcc_carry), 1)
10894 // This eliminates the zext. This transformation is necessary because
10895 // ISD::SETCC is always legalized to i8.
10896 DebugLoc dl = N->getDebugLoc();
10897 SDValue N0 = N->getOperand(0);
10898 EVT VT = N->getValueType(0);
10899 if (N0.getOpcode() == ISD::AND &&
10900 N0.hasOneUse() &&
10901 N0.getOperand(0).hasOneUse()) {
10902 SDValue N00 = N0.getOperand(0);
10903 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10904 return SDValue();
10905 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10906 if (!C || C->getZExtValue() != 1)
10907 return SDValue();
10908 return DAG.getNode(ISD::AND, dl, VT,
10909 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10910 N00.getOperand(0), N00.getOperand(1)),
10911 DAG.getConstant(1, VT));
10912 }
10913
10914 return SDValue();
10915}
10916
Dan Gohman475871a2008-07-27 21:46:04 +000010917SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010918 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010919 SelectionDAG &DAG = DCI.DAG;
10920 switch (N->getOpcode()) {
10921 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010922 case ISD::EXTRACT_VECTOR_ELT:
10923 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010924 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010925 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010926 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010927 case ISD::SHL:
10928 case ISD::SRA:
10929 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010930 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010931 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010932 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010933 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10934 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010935 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010936 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010937 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010938 case X86ISD::SHUFPS: // Handle all target specific shuffles
10939 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000010940 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010941 case X86ISD::PUNPCKHBW:
10942 case X86ISD::PUNPCKHWD:
10943 case X86ISD::PUNPCKHDQ:
10944 case X86ISD::PUNPCKHQDQ:
10945 case X86ISD::UNPCKHPS:
10946 case X86ISD::UNPCKHPD:
10947 case X86ISD::PUNPCKLBW:
10948 case X86ISD::PUNPCKLWD:
10949 case X86ISD::PUNPCKLDQ:
10950 case X86ISD::PUNPCKLQDQ:
10951 case X86ISD::UNPCKLPS:
10952 case X86ISD::UNPCKLPD:
10953 case X86ISD::MOVHLPS:
10954 case X86ISD::MOVLHPS:
10955 case X86ISD::PSHUFD:
10956 case X86ISD::PSHUFHW:
10957 case X86ISD::PSHUFLW:
10958 case X86ISD::MOVSS:
10959 case X86ISD::MOVSD:
10960 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010961 }
10962
Dan Gohman475871a2008-07-27 21:46:04 +000010963 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010964}
10965
Evan Chenge5b51ac2010-04-17 06:13:15 +000010966/// isTypeDesirableForOp - Return true if the target has native support for
10967/// the specified value type and it is 'desirable' to use the type for the
10968/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10969/// instruction encodings are longer and some i16 instructions are slow.
10970bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10971 if (!isTypeLegal(VT))
10972 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010973 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010974 return true;
10975
10976 switch (Opc) {
10977 default:
10978 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010979 case ISD::LOAD:
10980 case ISD::SIGN_EXTEND:
10981 case ISD::ZERO_EXTEND:
10982 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010983 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010984 case ISD::SRL:
10985 case ISD::SUB:
10986 case ISD::ADD:
10987 case ISD::MUL:
10988 case ISD::AND:
10989 case ISD::OR:
10990 case ISD::XOR:
10991 return false;
10992 }
10993}
10994
10995/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010996/// beneficial for dag combiner to promote the specified node. If true, it
10997/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010998bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010999 EVT VT = Op.getValueType();
11000 if (VT != MVT::i16)
11001 return false;
11002
Evan Cheng4c26e932010-04-19 19:29:22 +000011003 bool Promote = false;
11004 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011005 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011006 default: break;
11007 case ISD::LOAD: {
11008 LoadSDNode *LD = cast<LoadSDNode>(Op);
11009 // If the non-extending load has a single use and it's not live out, then it
11010 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011011 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11012 Op.hasOneUse()*/) {
11013 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11014 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11015 // The only case where we'd want to promote LOAD (rather then it being
11016 // promoted as an operand is when it's only use is liveout.
11017 if (UI->getOpcode() != ISD::CopyToReg)
11018 return false;
11019 }
11020 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011021 Promote = true;
11022 break;
11023 }
11024 case ISD::SIGN_EXTEND:
11025 case ISD::ZERO_EXTEND:
11026 case ISD::ANY_EXTEND:
11027 Promote = true;
11028 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011029 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011030 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011031 SDValue N0 = Op.getOperand(0);
11032 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011033 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011034 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011035 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011036 break;
11037 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011038 case ISD::ADD:
11039 case ISD::MUL:
11040 case ISD::AND:
11041 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011042 case ISD::XOR:
11043 Commute = true;
11044 // fallthrough
11045 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011046 SDValue N0 = Op.getOperand(0);
11047 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011048 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011049 return false;
11050 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011051 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011052 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011053 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011054 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011055 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011056 }
11057 }
11058
11059 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011060 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011061}
11062
Evan Cheng60c07e12006-07-05 22:17:51 +000011063//===----------------------------------------------------------------------===//
11064// X86 Inline Assembly Support
11065//===----------------------------------------------------------------------===//
11066
Chris Lattnerb8105652009-07-20 17:51:36 +000011067static bool LowerToBSwap(CallInst *CI) {
11068 // FIXME: this should verify that we are targetting a 486 or better. If not,
11069 // we will turn this bswap into something that will be lowered to logical ops
11070 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11071 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000011072
Chris Lattnerb8105652009-07-20 17:51:36 +000011073 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000011074 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011075 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011076 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000011077 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011078
Chris Lattnerb8105652009-07-20 17:51:36 +000011079 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11080 if (!Ty || Ty->getBitWidth() % 16 != 0)
11081 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011082
Chris Lattnerb8105652009-07-20 17:51:36 +000011083 // Okay, we can do this xform, do so now.
11084 const Type *Tys[] = { Ty };
11085 Module *M = CI->getParent()->getParent()->getParent();
11086 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000011087
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011088 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000011089 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000011090
Chris Lattnerb8105652009-07-20 17:51:36 +000011091 CI->replaceAllUsesWith(Op);
11092 CI->eraseFromParent();
11093 return true;
11094}
11095
11096bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11097 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
11098 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
11099
11100 std::string AsmStr = IA->getAsmString();
11101
11102 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011103 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000011104 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
11105
11106 switch (AsmPieces.size()) {
11107 default: return false;
11108 case 1:
11109 AsmStr = AsmPieces[0];
11110 AsmPieces.clear();
11111 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11112
11113 // bswap $0
11114 if (AsmPieces.size() == 2 &&
11115 (AsmPieces[0] == "bswap" ||
11116 AsmPieces[0] == "bswapq" ||
11117 AsmPieces[0] == "bswapl") &&
11118 (AsmPieces[1] == "$0" ||
11119 AsmPieces[1] == "${0:q}")) {
11120 // No need to check constraints, nothing other than the equivalent of
11121 // "=r,0" would be valid here.
11122 return LowerToBSwap(CI);
11123 }
11124 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011125 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011126 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011127 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011128 AsmPieces[1] == "$$8," &&
11129 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011130 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11131 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011132 const std::string &Constraints = IA->getConstraintString();
11133 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011134 std::sort(AsmPieces.begin(), AsmPieces.end());
11135 if (AsmPieces.size() == 4 &&
11136 AsmPieces[0] == "~{cc}" &&
11137 AsmPieces[1] == "~{dirflag}" &&
11138 AsmPieces[2] == "~{flags}" &&
11139 AsmPieces[3] == "~{fpsr}") {
11140 return LowerToBSwap(CI);
11141 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011142 }
11143 break;
11144 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011145 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011146 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011147 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11148 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11149 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011150 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011151 SplitString(AsmPieces[0], Words, " \t");
11152 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11153 Words.clear();
11154 SplitString(AsmPieces[1], Words, " \t");
11155 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11156 Words.clear();
11157 SplitString(AsmPieces[2], Words, " \t,");
11158 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11159 Words[2] == "%edx") {
11160 return LowerToBSwap(CI);
11161 }
11162 }
11163 }
11164 }
11165 break;
11166 }
11167 return false;
11168}
11169
11170
11171
Chris Lattnerf4dff842006-07-11 02:54:03 +000011172/// getConstraintType - Given a constraint letter, return the type of
11173/// constraint it is for this target.
11174X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011175X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11176 if (Constraint.size() == 1) {
11177 switch (Constraint[0]) {
11178 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000011179 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011180 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000011181 case 'r':
11182 case 'R':
11183 case 'l':
11184 case 'q':
11185 case 'Q':
11186 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011187 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000011188 case 'Y':
11189 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011190 case 'e':
11191 case 'Z':
11192 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011193 default:
11194 break;
11195 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011196 }
Chris Lattner4234f572007-03-25 02:14:49 +000011197 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011198}
11199
John Thompsoneac6e1d2010-09-13 18:15:37 +000011200/// Examine constraint type and operand type and determine a weight value,
11201/// where: -1 = invalid match, and 0 = so-so match to 3 = good match.
11202/// This object must already have been set up with the operand type
11203/// and the current alternative constraint selected.
11204int X86TargetLowering::getSingleConstraintMatchWeight(
11205 AsmOperandInfo &info, const char *constraint) const {
11206 int weight = -1;
11207 Value *CallOperandVal = info.CallOperandVal;
11208 // If we don't have a value, we can't do a match,
11209 // but allow it at the lowest weight.
11210 if (CallOperandVal == NULL)
11211 return 0;
11212 // Look at the constraint type.
11213 switch (*constraint) {
11214 default:
11215 return TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11216 break;
11217 case 'I':
11218 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11219 if (C->getZExtValue() <= 31)
11220 weight = 3;
11221 }
11222 break;
11223 // etc.
11224 }
11225 return weight;
11226}
11227
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011228/// LowerXConstraint - try to replace an X constraint, which matches anything,
11229/// with another that has more specific requirements based on the type of the
11230/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000011231const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000011232LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000011233 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
11234 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000011235 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011236 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000011237 return "Y";
11238 if (Subtarget->hasSSE1())
11239 return "x";
11240 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011241
Chris Lattner5e764232008-04-26 23:02:14 +000011242 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011243}
11244
Chris Lattner48884cd2007-08-25 00:47:38 +000011245/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11246/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000011247void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000011248 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000011249 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000011250 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011251 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000011252
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011253 switch (Constraint) {
11254 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000011255 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000011256 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011257 if (C->getZExtValue() <= 31) {
11258 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011259 break;
11260 }
Devang Patel84f7fd22007-03-17 00:13:28 +000011261 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011262 return;
Evan Cheng364091e2008-09-22 23:57:37 +000011263 case 'J':
11264 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011265 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000011266 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11267 break;
11268 }
11269 }
11270 return;
11271 case 'K':
11272 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011273 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000011274 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11275 break;
11276 }
11277 }
11278 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000011279 case 'N':
11280 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011281 if (C->getZExtValue() <= 255) {
11282 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011283 break;
11284 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000011285 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011286 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011287 case 'e': {
11288 // 32-bit signed value
11289 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011290 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11291 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011292 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011293 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000011294 break;
11295 }
11296 // FIXME gcc accepts some relocatable values here too, but only in certain
11297 // memory models; it's complicated.
11298 }
11299 return;
11300 }
11301 case 'Z': {
11302 // 32-bit unsigned value
11303 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011304 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11305 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011306 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11307 break;
11308 }
11309 }
11310 // FIXME gcc accepts some relocatable values here too, but only in certain
11311 // memory models; it's complicated.
11312 return;
11313 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011314 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011315 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011316 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011317 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011318 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011319 break;
11320 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011321
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011322 // In any sort of PIC mode addresses need to be computed at runtime by
11323 // adding in a register or some sort of table lookup. These can't
11324 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011325 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011326 return;
11327
Chris Lattnerdc43a882007-05-03 16:52:29 +000011328 // If we are in non-pic codegen mode, we allow the address of a global (with
11329 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011330 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011331 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011332
Chris Lattner49921962009-05-08 18:23:14 +000011333 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11334 while (1) {
11335 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11336 Offset += GA->getOffset();
11337 break;
11338 } else if (Op.getOpcode() == ISD::ADD) {
11339 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11340 Offset += C->getZExtValue();
11341 Op = Op.getOperand(0);
11342 continue;
11343 }
11344 } else if (Op.getOpcode() == ISD::SUB) {
11345 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11346 Offset += -C->getZExtValue();
11347 Op = Op.getOperand(0);
11348 continue;
11349 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011350 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011351
Chris Lattner49921962009-05-08 18:23:14 +000011352 // Otherwise, this isn't something we can handle, reject it.
11353 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011354 }
Eric Christopherfd179292009-08-27 18:07:15 +000011355
Dan Gohman46510a72010-04-15 01:51:59 +000011356 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011357 // If we require an extra load to get this address, as in PIC mode, we
11358 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011359 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11360 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011361 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011362
Devang Patel0d881da2010-07-06 22:08:15 +000011363 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11364 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011365 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011366 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011367 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011368
Gabor Greifba36cb52008-08-28 21:40:38 +000011369 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011370 Ops.push_back(Result);
11371 return;
11372 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011373 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011374}
11375
Chris Lattner259e97c2006-01-31 19:43:35 +000011376std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011377getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011378 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011379 if (Constraint.size() == 1) {
11380 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011381 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011382 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011383 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11384 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011385 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011386 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11387 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11388 X86::R10D,X86::R11D,X86::R12D,
11389 X86::R13D,X86::R14D,X86::R15D,
11390 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011391 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011392 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11393 X86::SI, X86::DI, X86::R8W,X86::R9W,
11394 X86::R10W,X86::R11W,X86::R12W,
11395 X86::R13W,X86::R14W,X86::R15W,
11396 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011397 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011398 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11399 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11400 X86::R10B,X86::R11B,X86::R12B,
11401 X86::R13B,X86::R14B,X86::R15B,
11402 X86::BPL, X86::SPL, 0);
11403
Owen Anderson825b72b2009-08-11 20:47:22 +000011404 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011405 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11406 X86::RSI, X86::RDI, X86::R8, X86::R9,
11407 X86::R10, X86::R11, X86::R12,
11408 X86::R13, X86::R14, X86::R15,
11409 X86::RBP, X86::RSP, 0);
11410
11411 break;
11412 }
Eric Christopherfd179292009-08-27 18:07:15 +000011413 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011414 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011415 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011416 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011417 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011418 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011419 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011420 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011421 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011422 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11423 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011424 }
11425 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011426
Chris Lattner1efa40f2006-02-22 00:56:39 +000011427 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011428}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011429
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011430std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011431X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011432 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011433 // First, see if this is a constraint that directly corresponds to an LLVM
11434 // register class.
11435 if (Constraint.size() == 1) {
11436 // GCC Constraint Letters
11437 switch (Constraint[0]) {
11438 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011439 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011440 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011441 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011442 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011443 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011444 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011445 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011446 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011447 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011448 case 'R': // LEGACY_REGS
11449 if (VT == MVT::i8)
11450 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11451 if (VT == MVT::i16)
11452 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11453 if (VT == MVT::i32 || !Subtarget->is64Bit())
11454 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11455 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011456 case 'f': // FP Stack registers.
11457 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11458 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011459 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011460 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011461 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011462 return std::make_pair(0U, X86::RFP64RegisterClass);
11463 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011464 case 'y': // MMX_REGS if MMX allowed.
11465 if (!Subtarget->hasMMX()) break;
11466 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011467 case 'Y': // SSE_REGS if SSE2 allowed
11468 if (!Subtarget->hasSSE2()) break;
11469 // FALL THROUGH.
11470 case 'x': // SSE_REGS if SSE1 allowed
11471 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011472
Owen Anderson825b72b2009-08-11 20:47:22 +000011473 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011474 default: break;
11475 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011476 case MVT::f32:
11477 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011478 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011479 case MVT::f64:
11480 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011481 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011482 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011483 case MVT::v16i8:
11484 case MVT::v8i16:
11485 case MVT::v4i32:
11486 case MVT::v2i64:
11487 case MVT::v4f32:
11488 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011489 return std::make_pair(0U, X86::VR128RegisterClass);
11490 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011491 break;
11492 }
11493 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011494
Chris Lattnerf76d1802006-07-31 23:26:50 +000011495 // Use the default implementation in TargetLowering to convert the register
11496 // constraint into a member of a register class.
11497 std::pair<unsigned, const TargetRegisterClass*> Res;
11498 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011499
11500 // Not found as a standard register?
11501 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011502 // Map st(0) -> st(7) -> ST0
11503 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11504 tolower(Constraint[1]) == 's' &&
11505 tolower(Constraint[2]) == 't' &&
11506 Constraint[3] == '(' &&
11507 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11508 Constraint[5] == ')' &&
11509 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011510
Chris Lattner56d77c72009-09-13 22:41:48 +000011511 Res.first = X86::ST0+Constraint[4]-'0';
11512 Res.second = X86::RFP80RegisterClass;
11513 return Res;
11514 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011515
Chris Lattner56d77c72009-09-13 22:41:48 +000011516 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011517 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011518 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011519 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011520 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011521 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011522
11523 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011524 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011525 Res.first = X86::EFLAGS;
11526 Res.second = X86::CCRRegisterClass;
11527 return Res;
11528 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011529
Dale Johannesen330169f2008-11-13 21:52:36 +000011530 // 'A' means EAX + EDX.
11531 if (Constraint == "A") {
11532 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011533 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011534 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011535 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011536 return Res;
11537 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011538
Chris Lattnerf76d1802006-07-31 23:26:50 +000011539 // Otherwise, check to see if this is a register class of the wrong value
11540 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11541 // turn into {ax},{dx}.
11542 if (Res.second->hasType(VT))
11543 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011544
Chris Lattnerf76d1802006-07-31 23:26:50 +000011545 // All of the single-register GCC register classes map their values onto
11546 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11547 // really want an 8-bit or 32-bit register, map to the appropriate register
11548 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011549 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011550 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011551 unsigned DestReg = 0;
11552 switch (Res.first) {
11553 default: break;
11554 case X86::AX: DestReg = X86::AL; break;
11555 case X86::DX: DestReg = X86::DL; break;
11556 case X86::CX: DestReg = X86::CL; break;
11557 case X86::BX: DestReg = X86::BL; break;
11558 }
11559 if (DestReg) {
11560 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011561 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011562 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011563 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011564 unsigned DestReg = 0;
11565 switch (Res.first) {
11566 default: break;
11567 case X86::AX: DestReg = X86::EAX; break;
11568 case X86::DX: DestReg = X86::EDX; break;
11569 case X86::CX: DestReg = X86::ECX; break;
11570 case X86::BX: DestReg = X86::EBX; break;
11571 case X86::SI: DestReg = X86::ESI; break;
11572 case X86::DI: DestReg = X86::EDI; break;
11573 case X86::BP: DestReg = X86::EBP; break;
11574 case X86::SP: DestReg = X86::ESP; break;
11575 }
11576 if (DestReg) {
11577 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011578 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011579 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011580 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011581 unsigned DestReg = 0;
11582 switch (Res.first) {
11583 default: break;
11584 case X86::AX: DestReg = X86::RAX; break;
11585 case X86::DX: DestReg = X86::RDX; break;
11586 case X86::CX: DestReg = X86::RCX; break;
11587 case X86::BX: DestReg = X86::RBX; break;
11588 case X86::SI: DestReg = X86::RSI; break;
11589 case X86::DI: DestReg = X86::RDI; break;
11590 case X86::BP: DestReg = X86::RBP; break;
11591 case X86::SP: DestReg = X86::RSP; break;
11592 }
11593 if (DestReg) {
11594 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011595 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011596 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011597 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011598 } else if (Res.second == X86::FR32RegisterClass ||
11599 Res.second == X86::FR64RegisterClass ||
11600 Res.second == X86::VR128RegisterClass) {
11601 // Handle references to XMM physical registers that got mapped into the
11602 // wrong class. This can happen with constraints like {xmm0} where the
11603 // target independent register mapper will just pick the first match it can
11604 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011605 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011606 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011607 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011608 Res.second = X86::FR64RegisterClass;
11609 else if (X86::VR128RegisterClass->hasType(VT))
11610 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011611 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011612
Chris Lattnerf76d1802006-07-31 23:26:50 +000011613 return Res;
11614}