blob: ad9ef77a9db1390afb0409075816a08773203299 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Evan Cheng10e86422008-04-25 19:11:04 +000061// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000062static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000063 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000064
Chris Lattnerf0144122009-07-28 03:13:23 +000065static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000066
67 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
68
69 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
70 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000071 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000072 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000074 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000075 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000076 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000077 }
78 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000079}
80
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000081X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000082 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000083 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000084 X86ScalarSSEf64 = Subtarget->hasSSE2();
85 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000086 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 // Set up the TargetLowering object.
92
93 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000096 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000097 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000098
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000100 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000101 setUseUnderscoreSetJmp(false);
102 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000103 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000104 // MS runtime is weird: it exports _setjmp, but longjmp!
105 setUseUnderscoreSetJmp(true);
106 setUseUnderscoreLongJmp(false);
107 } else {
108 setUseUnderscoreSetJmp(true);
109 setUseUnderscoreLongJmp(true);
110 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000111
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000112 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000114 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000116 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000120
Scott Michelfdc40a02009-02-17 22:15:04 +0000121 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000125 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
127 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000128
129 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000136
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000137 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
138 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000142
Evan Cheng25ab6902006-09-08 06:48:29 +0000143 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
145 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000146 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000147 // We have an algorithm for SSE2->double, and we turn this into a
148 // 64-bit FILD followed by conditional FADD for other targets.
149 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000150 // We have an algorithm for SSE2, and we turn this into a 64-bit
151 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000152 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000154
155 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
156 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
158 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159
Devang Patel6a784892009-06-05 18:48:29 +0000160 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000161 // SSE has no i16 to fp conversion, only i32
162 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000164 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000170 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
172 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000173 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
Dale Johannesen73328d12007-09-19 23:55:34 +0000175 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
176 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000179
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
181 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
183 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000184
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000185 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000187 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000189 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
191 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000192 }
193
194 // Handle FP_TO_UINT by promoting the destination to a larger signed
195 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
198 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000199
Evan Cheng25ab6902006-09-08 06:48:29 +0000200 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
202 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000203 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000204 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000205 // Expand FP_TO_UINT into a select.
206 // FIXME: We would like to use a Custom expander here eventually to do
207 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000209 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000210 // With SSE3 we can use fisttpll to convert to a signed i64; without
211 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214
Chris Lattner399610a2006-12-05 18:22:22 +0000215 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000216 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
218 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000219 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000220 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000221 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
222 if (Subtarget->hasMMX() && !DisableMMX)
223 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
224 else
225 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000226 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000227 }
Chris Lattner21f66852005-12-23 05:15:23 +0000228
Dan Gohmanb00ee212008-02-18 19:34:53 +0000229 // Scalar integer divide and remainder are lowered to use operations that
230 // produce two results, to match the available instructions. This exposes
231 // the two-result form to trivial CSE, which is able to combine x/y and x%y
232 // into a single instruction.
233 //
234 // Scalar integer multiply-high is also lowered to use two-result
235 // operations, to match the available instructions. However, plain multiply
236 // (low) operations are left as Legal, as there are single-result
237 // instructions for this in x86. Using the two-result multiply instructions
238 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
243 setOperationAction(ISD::SREM , MVT::i8 , Expand);
244 setOperationAction(ISD::UREM , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
249 setOperationAction(ISD::SREM , MVT::i16 , Expand);
250 setOperationAction(ISD::UREM , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
255 setOperationAction(ISD::SREM , MVT::i32 , Expand);
256 setOperationAction(ISD::UREM , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
258 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
259 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
261 setOperationAction(ISD::SREM , MVT::i64 , Expand);
262 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000263
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
265 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
266 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
267 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000268 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
273 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f32 , Expand);
275 setOperationAction(ISD::FREM , MVT::f64 , Expand);
276 setOperationAction(ISD::FREM , MVT::f80 , Expand);
277 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
280 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
282 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000283 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
286 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
287 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000288 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
290 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 }
293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
295 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000296
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000298 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000300 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000301 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
306 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000307 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
311 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
314 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000317
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000318 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
320 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
322 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000323 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
325 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000326 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
331 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000332 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000333 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
337 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000338 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
341 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000342 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000343
Evan Chengd2cde682008-03-10 19:38:10 +0000344 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000346
Eric Christopher9a9d2752010-07-22 02:48:34 +0000347 // We may not have a libcall for MEMBARRIER so we should lower this.
348 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
349
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000350 // On X86 and X86-64, atomic operations are lowered to locked instructions.
351 // Locked instructions, in turn, have implicit fence semantics (all memory
352 // operations are flushed before issuing the locked instruction, and they
353 // are not buffered), so we can fold away the common pattern of
354 // fence-atomic-fence.
355 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000356
Mon P Wang63307c32008-05-05 19:05:59 +0000357 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
361 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000367
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000368 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
375 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000376 }
377
Evan Cheng3c992d22006-03-07 02:02:57 +0000378 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000383 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000384
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
387 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
388 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000390 setExceptionPointerRegister(X86::RAX);
391 setExceptionSelectorRegister(X86::RDX);
392 } else {
393 setExceptionPointerRegister(X86::EAX);
394 setExceptionSelectorRegister(X86::EDX);
395 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000402
Nate Begemanacc398c2006-01-25 18:21:52 +0000403 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VASTART , MVT::Other, Custom);
405 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000406 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::VAARG , MVT::Other, Custom);
408 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000409 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VAARG , MVT::Other, Expand);
411 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 }
Evan Chengae642192007-03-02 23:16:35 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
415 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000416 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000420 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000422
Evan Chengc7ce29b2009-02-13 22:36:38 +0000423 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000425 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
427 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428
Evan Cheng223547a2006-01-31 22:28:30 +0000429 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::FABS , MVT::f64, Custom);
431 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000432
433 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FNEG , MVT::f64, Custom);
435 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000436
Evan Cheng68c47cb2007-01-05 07:55:56 +0000437 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000440
Evan Chengd25e9e82006-02-02 00:28:23 +0000441 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FSIN , MVT::f64, Expand);
443 setOperationAction(ISD::FCOS , MVT::f64, Expand);
444 setOperationAction(ISD::FSIN , MVT::f32, Expand);
445 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446
Chris Lattnera54aa942006-01-29 06:26:08 +0000447 // Expand FP immediates into loads from the stack, except for the special
448 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0)); // xorpd
450 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000451 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000452 // Use SSE for f32, x87 for f64.
453 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
455 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456
457 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459
460 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464
465 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FSIN , MVT::f32, Expand);
471 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472
Nate Begemane1795842008-02-14 08:57:00 +0000473 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474 addLegalFPImmediate(APFloat(+0.0f)); // xorps
475 addLegalFPImmediate(APFloat(+0.0)); // FLD0
476 addLegalFPImmediate(APFloat(+1.0)); // FLD1
477 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
478 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
479
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
482 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000484 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000485 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
488 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000489
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
491 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000494
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
497 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000498 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000499 addLegalFPImmediate(APFloat(+0.0)); // FLD0
500 addLegalFPImmediate(APFloat(+1.0)); // FLD1
501 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
502 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000503 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
504 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
505 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
506 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000508
Dale Johannesen59a58732007-08-05 18:49:15 +0000509 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000510 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
512 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
513 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000514 {
515 bool ignored;
516 APFloat TmpFlt(+0.0);
517 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
518 &ignored);
519 addLegalFPImmediate(TmpFlt); // FLD0
520 TmpFlt.changeSign();
521 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
522 APFloat TmpFlt2(+1.0);
523 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt2); // FLD1
526 TmpFlt2.changeSign();
527 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
528 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000529
Evan Chengc7ce29b2009-02-13 22:36:38 +0000530 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
532 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000533 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000534 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000535
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000536 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FLOG, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000546
Mon P Wangf007a8b2008-11-06 05:31:54 +0000547 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000548 // (for widening) or expand (for scalarization). Then we will selectively
549 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
551 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
552 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000600 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000601 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
605 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
606 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
607 setTruncStoreAction((MVT::SimpleValueType)VT,
608 (MVT::SimpleValueType)InnerVT, Expand);
609 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
611 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000612 }
613
Evan Chengc7ce29b2009-02-13 22:36:38 +0000614 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
615 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000616 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Bill Wendlingd8dd5752010-09-07 20:03:56 +0000617 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass, false);
618
619 // FIXME: Remove the rest of this stuff.
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
621 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
622 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000623
Dale Johannesen76090172010-04-20 22:34:09 +0000624 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
627 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
628 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
629 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
632 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
633 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
634 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000635
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
637 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::AND, MVT::v8i8, Promote);
640 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v4i16, Promote);
642 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
643 setOperationAction(ISD::AND, MVT::v2i32, Promote);
644 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
645 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::OR, MVT::v8i8, Promote);
648 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v4i16, Promote);
650 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
651 setOperationAction(ISD::OR, MVT::v2i32, Promote);
652 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
653 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000654
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
658 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
659 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
660 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
661 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000662
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
665 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
666 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
667 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
668 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
673 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
677 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
678 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
679 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
682 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
683 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
688 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
689 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
690 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
692 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
693 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000694
695 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
696 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
697 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
698 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000699 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
700 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000799 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000800 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000801
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000831 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
832 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
833 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
834 setOperationAction(ISD::FRINT, MVT::f32, Legal);
835 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
836 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
837 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
838 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
839 setOperationAction(ISD::FRINT, MVT::f64, Legal);
840 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
841
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000844
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000845 // Can turn SHL into an integer multiply.
846 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000847 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000848
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849 // i8 and i16 vectors are custom , because the source register and source
850 // source memory operand types are not the same width. f32 vectors are
851 // custom since the immediate controlling the insert encodes additional
852 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
854 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
859 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862
863 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000866 }
867 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000868
Nate Begeman30a0de92008-07-17 16:51:19 +0000869 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000871 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000872
David Greene9b9838d2009-06-29 16:47:10 +0000873 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
875 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
876 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
877 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000878 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000879
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
881 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
882 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
883 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
884 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
885 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
886 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
887 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
888 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
889 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000890 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
892 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
893 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
894 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
896 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
898 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
899 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
900 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
901 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
902 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
903 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
904 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
905 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
906 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
907 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
908 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
909 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
910 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000911
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
913 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
914 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
915 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000916
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
918 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
919 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
921 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000922
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
924 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
925 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
926 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
927 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
928 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000929
930#if 0
931 // Not sure we want to do this since there are no 256-bit integer
932 // operations in AVX
933
934 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
935 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
937 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000938
939 // Do not attempt to custom lower non-power-of-2 vectors
940 if (!isPowerOf2_32(VT.getVectorNumElements()))
941 continue;
942
943 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
944 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
945 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
946 }
947
948 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000951 }
David Greene9b9838d2009-06-29 16:47:10 +0000952#endif
953
954#if 0
955 // Not sure we want to do this since there are no 256-bit integer
956 // operations in AVX
957
958 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
959 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
961 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000962
963 if (!VT.is256BitVector()) {
964 continue;
965 }
966 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000974 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000976 }
977
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000979#endif
980 }
981
Evan Cheng6be2c582006-04-05 23:38:46 +0000982 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000984
Bill Wendling74c37652008-12-09 22:08:41 +0000985 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000988 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000991
Eli Friedman962f5492010-06-02 19:35:46 +0000992 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
993 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000994 //
Eli Friedman962f5492010-06-02 19:35:46 +0000995 // FIXME: We really should do custom legalization for addition and
996 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
997 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000998 if (Subtarget->is64Bit()) {
999 setOperationAction(ISD::SADDO, MVT::i64, Custom);
1000 setOperationAction(ISD::UADDO, MVT::i64, Custom);
1001 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
1002 setOperationAction(ISD::USUBO, MVT::i64, Custom);
1003 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1004 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001005
Evan Chengd54f2d52009-03-31 19:38:51 +00001006 if (!Subtarget->is64Bit()) {
1007 // These libcalls are not available in 32-bit.
1008 setLibcallName(RTLIB::SHL_I128, 0);
1009 setLibcallName(RTLIB::SRL_I128, 0);
1010 setLibcallName(RTLIB::SRA_I128, 0);
1011 }
1012
Evan Cheng206ee9d2006-07-07 08:33:52 +00001013 // We have target-specific dag combine patterns for the following nodes:
1014 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001015 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001016 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001017 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001018 setTargetDAGCombine(ISD::SHL);
1019 setTargetDAGCombine(ISD::SRA);
1020 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001021 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001022 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001023 setTargetDAGCombine(ISD::ZERO_EXTEND);
Owen Andersonc004eec2010-09-21 18:41:19 +00001024 setTargetDAGCombine(ISD::ADD);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001025 if (Subtarget->is64Bit())
1026 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001027
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001028 computeRegisterProperties();
1029
Evan Cheng87ed7162006-02-14 08:25:08 +00001030 // FIXME: These should be based on subtarget info. Plus, the values should
1031 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001032 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001033 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001034 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001035 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001036 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001037}
1038
Scott Michel5b8f82e2008-03-10 15:42:14 +00001039
Owen Anderson825b72b2009-08-11 20:47:22 +00001040MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1041 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001042}
1043
1044
Evan Cheng29286502008-01-23 23:17:41 +00001045/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1046/// the desired ByVal argument alignment.
1047static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1048 if (MaxAlign == 16)
1049 return;
1050 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1051 if (VTy->getBitWidth() == 128)
1052 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001053 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1054 unsigned EltAlign = 0;
1055 getMaxByValAlign(ATy->getElementType(), EltAlign);
1056 if (EltAlign > MaxAlign)
1057 MaxAlign = EltAlign;
1058 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1059 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1060 unsigned EltAlign = 0;
1061 getMaxByValAlign(STy->getElementType(i), EltAlign);
1062 if (EltAlign > MaxAlign)
1063 MaxAlign = EltAlign;
1064 if (MaxAlign == 16)
1065 break;
1066 }
1067 }
1068 return;
1069}
1070
1071/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1072/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001073/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1074/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001075unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001076 if (Subtarget->is64Bit()) {
1077 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001078 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001079 if (TyAlign > 8)
1080 return TyAlign;
1081 return 8;
1082 }
1083
Evan Cheng29286502008-01-23 23:17:41 +00001084 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001085 if (Subtarget->hasSSE1())
1086 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001087 return Align;
1088}
Chris Lattner2b02a442007-02-25 08:29:00 +00001089
Evan Chengf0df0312008-05-15 08:39:06 +00001090/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001091/// and store operations as a result of memset, memcpy, and memmove
1092/// lowering. If DstAlign is zero that means it's safe to destination
1093/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1094/// means there isn't a need to check it against alignment requirement,
1095/// probably because the source does not need to be loaded. If
1096/// 'NonScalarIntSafe' is true, that means it's safe to return a
1097/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1098/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1099/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001100/// It returns EVT::Other if the type should be determined using generic
1101/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001102EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001103X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1104 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001105 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001106 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001107 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001108 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1109 // linux. This is because the stack realignment code can't handle certain
1110 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001111 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001112 if (NonScalarIntSafe &&
1113 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 if (Size >= 16 &&
1115 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001116 ((DstAlign == 0 || DstAlign >= 16) &&
1117 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 Subtarget->getStackAlignment() >= 16) {
1119 if (Subtarget->hasSSE2())
1120 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001121 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001122 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001123 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001124 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001125 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001126 Subtarget->hasSSE2()) {
1127 // Do not use f64 to lower memcpy if source is string constant. It's
1128 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001129 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001130 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001131 }
Evan Chengf0df0312008-05-15 08:39:06 +00001132 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001133 return MVT::i64;
1134 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001135}
1136
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001137/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1138/// current function. The returned value is a member of the
1139/// MachineJumpTableInfo::JTEntryKind enum.
1140unsigned X86TargetLowering::getJumpTableEncoding() const {
1141 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1142 // symbol.
1143 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1144 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001145 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001146
1147 // Otherwise, use the normal jump table encoding heuristics.
1148 return TargetLowering::getJumpTableEncoding();
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICBaseSymbol - Return the X86-32 PIC base.
1152MCSymbol *
1153X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1154 MCContext &Ctx) const {
1155 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001156 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1157 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001158}
1159
1160
Chris Lattnerc64daab2010-01-26 05:02:42 +00001161const MCExpr *
1162X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1163 const MachineBasicBlock *MBB,
1164 unsigned uid,MCContext &Ctx) const{
1165 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1166 Subtarget->isPICStyleGOT());
1167 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1168 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001169 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1170 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001171}
1172
Evan Chengcc415862007-11-09 01:32:10 +00001173/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1174/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001175SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001176 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001177 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001178 // This doesn't have DebugLoc associated with it, but is not really the
1179 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001180 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001181 return Table;
1182}
1183
Chris Lattner589c6f62010-01-26 06:28:43 +00001184/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1185/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1186/// MCExpr.
1187const MCExpr *X86TargetLowering::
1188getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1189 MCContext &Ctx) const {
1190 // X86-64 uses RIP relative addressing based on the jump table label.
1191 if (Subtarget->isPICStyleRIPRel())
1192 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1193
1194 // Otherwise, the reference is relative to the PIC base.
1195 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1196}
1197
Bill Wendlingb4202b82009-07-01 18:50:55 +00001198/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001199unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001200 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001201}
1202
Evan Chengdee81012010-07-26 21:50:05 +00001203std::pair<const TargetRegisterClass*, uint8_t>
1204X86TargetLowering::findRepresentativeClass(EVT VT) const{
1205 const TargetRegisterClass *RRC = 0;
1206 uint8_t Cost = 1;
1207 switch (VT.getSimpleVT().SimpleTy) {
1208 default:
1209 return TargetLowering::findRepresentativeClass(VT);
1210 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1211 RRC = (Subtarget->is64Bit()
1212 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1213 break;
1214 case MVT::v8i8: case MVT::v4i16:
1215 case MVT::v2i32: case MVT::v1i64:
1216 RRC = X86::VR64RegisterClass;
1217 break;
1218 case MVT::f32: case MVT::f64:
1219 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1220 case MVT::v4f32: case MVT::v2f64:
1221 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1222 case MVT::v4f64:
1223 RRC = X86::VR128RegisterClass;
1224 break;
1225 }
1226 return std::make_pair(RRC, Cost);
1227}
1228
Evan Cheng70017e42010-07-24 00:39:05 +00001229unsigned
1230X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1231 MachineFunction &MF) const {
1232 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1233 switch (RC->getID()) {
1234 default:
1235 return 0;
1236 case X86::GR32RegClassID:
1237 return 4 - FPDiff;
1238 case X86::GR64RegClassID:
1239 return 8 - FPDiff;
1240 case X86::VR128RegClassID:
1241 return Subtarget->is64Bit() ? 10 : 4;
1242 case X86::VR64RegClassID:
1243 return 4;
1244 }
1245}
1246
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001247bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1248 unsigned &Offset) const {
1249 if (!Subtarget->isTargetLinux())
1250 return false;
1251
1252 if (Subtarget->is64Bit()) {
1253 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1254 Offset = 0x28;
1255 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1256 AddressSpace = 256;
1257 else
1258 AddressSpace = 257;
1259 } else {
1260 // %gs:0x14 on i386
1261 Offset = 0x14;
1262 AddressSpace = 256;
1263 }
1264 return true;
1265}
1266
1267
Chris Lattner2b02a442007-02-25 08:29:00 +00001268//===----------------------------------------------------------------------===//
1269// Return Value Calling Convention Implementation
1270//===----------------------------------------------------------------------===//
1271
Chris Lattner59ed56b2007-02-28 04:55:35 +00001272#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001273
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001274bool
1275X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001276 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001277 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001278 SmallVector<CCValAssign, 16> RVLocs;
1279 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001280 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001281 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001282}
1283
Dan Gohman98ca4f22009-08-05 01:29:28 +00001284SDValue
1285X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001286 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001287 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001288 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001289 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001290 MachineFunction &MF = DAG.getMachineFunction();
1291 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Chris Lattner9774c912007-02-27 05:28:59 +00001293 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1295 RVLocs, *DAG.getContext());
1296 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001297
Evan Chengdcea1632010-02-04 02:40:39 +00001298 // Add the regs to the liveout set for the function.
1299 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1300 for (unsigned i = 0; i != RVLocs.size(); ++i)
1301 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1302 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001303
Dan Gohman475871a2008-07-27 21:46:04 +00001304 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001305
Dan Gohman475871a2008-07-27 21:46:04 +00001306 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001307 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1308 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001309 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1310 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001311
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001312 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001313 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1314 CCValAssign &VA = RVLocs[i];
1315 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001316 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001317 EVT ValVT = ValToCopy.getValueType();
1318
1319 // If this is x86-64, and we disabled SSE, we can't return FP values
1320 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1321 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1322 report_fatal_error("SSE register return with SSE disabled");
1323 }
1324 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1325 // llvm-gcc has never done it right and no one has noticed, so this
1326 // should be OK for now.
1327 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001328 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001329 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001330
Chris Lattner447ff682008-03-11 03:23:40 +00001331 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1332 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001333 if (VA.getLocReg() == X86::ST0 ||
1334 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001335 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1336 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001337 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001338 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001339 RetOps.push_back(ValToCopy);
1340 // Don't emit a copytoreg.
1341 continue;
1342 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001343
Evan Cheng242b38b2009-02-23 09:03:22 +00001344 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1345 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001346 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001347 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001349 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001350 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1351 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001352
1353 // If we don't have SSE2 available, convert to v4f32 so the generated
1354 // register is legal.
1355 if (!Subtarget->hasSSE2())
1356 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1357 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001358 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001359 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001360
Dale Johannesendd64c412009-02-04 00:33:20 +00001361 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001362 Flag = Chain.getValue(1);
1363 }
Dan Gohman61a92132008-04-21 23:59:07 +00001364
1365 // The x86-64 ABI for returning structs by value requires that we copy
1366 // the sret argument into %rax for the return. We saved the argument into
1367 // a virtual register in the entry block, so now we copy the value out
1368 // and into %rax.
1369 if (Subtarget->is64Bit() &&
1370 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1371 MachineFunction &MF = DAG.getMachineFunction();
1372 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1373 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001374 assert(Reg &&
1375 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001376 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001377
Dale Johannesendd64c412009-02-04 00:33:20 +00001378 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001379 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001380
1381 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001382 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001383 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001384
Chris Lattner447ff682008-03-11 03:23:40 +00001385 RetOps[0] = Chain; // Update chain.
1386
1387 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001388 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001389 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001390
1391 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001392 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001393}
1394
Dan Gohman98ca4f22009-08-05 01:29:28 +00001395/// LowerCallResult - Lower the result values of a call into the
1396/// appropriate copies out of appropriate physical registers.
1397///
1398SDValue
1399X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001400 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001401 const SmallVectorImpl<ISD::InputArg> &Ins,
1402 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001403 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001404
Chris Lattnere32bbf62007-02-28 07:09:55 +00001405 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001406 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001407 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001408 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001409 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001410 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001411
Chris Lattner3085e152007-02-25 08:59:22 +00001412 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001413 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001414 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001415 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001416
Torok Edwin3f142c32009-02-01 18:15:56 +00001417 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001418 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001419 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001420 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001421 }
1422
Evan Cheng79fb3b42009-02-20 20:43:02 +00001423 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001424
1425 // If this is a call to a function that returns an fp value on the floating
1426 // point stack, we must guarantee the the value is popped from the stack, so
1427 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1428 // if the return value is not used. We use the FpGET_ST0 instructions
1429 // instead.
1430 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1431 // If we prefer to use the value in xmm registers, copy it out as f80 and
1432 // use a truncate to move it from fp stack reg to xmm reg.
1433 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1434 bool isST0 = VA.getLocReg() == X86::ST0;
1435 unsigned Opc = 0;
1436 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1437 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1438 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1439 SDValue Ops[] = { Chain, InFlag };
1440 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1441 Ops, 2), 1);
1442 Val = Chain.getValue(0);
1443
1444 // Round the f80 to the right size, which also moves it to the appropriate
1445 // xmm register.
1446 if (CopyVT != VA.getValVT())
1447 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1448 // This truncation won't change the value.
1449 DAG.getIntPtrConstant(1));
1450 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001451 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1452 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1453 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001454 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001455 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001456 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1457 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001458 } else {
1459 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001460 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001461 Val = Chain.getValue(0);
1462 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001463 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1464 } else {
1465 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1466 CopyVT, InFlag).getValue(1);
1467 Val = Chain.getValue(0);
1468 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001469 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001471 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001472
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001474}
1475
1476
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001477//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001478// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001479//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001480// StdCall calling convention seems to be standard for many Windows' API
1481// routines and around. It differs from C calling convention just a little:
1482// callee should clean up the stack, not caller. Symbols should be also
1483// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001484// For info on fast calling convention see Fast Calling Convention (tail call)
1485// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001486
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001488/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1490 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001491 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001492
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001494}
1495
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001496/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001497/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001498static bool
1499ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1500 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001501 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001502
Dan Gohman98ca4f22009-08-05 01:29:28 +00001503 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001504}
1505
Dan Gohman095cc292008-09-13 01:54:27 +00001506/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1507/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001508CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001509 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001510 if (CC == CallingConv::GHC)
1511 return CC_X86_64_GHC;
1512 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001513 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001514 else
1515 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001516 }
1517
Gordon Henriksen86737662008-01-05 16:56:59 +00001518 if (CC == CallingConv::X86_FastCall)
1519 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001520 else if (CC == CallingConv::X86_ThisCall)
1521 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001522 else if (CC == CallingConv::Fast)
1523 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001524 else if (CC == CallingConv::GHC)
1525 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 else
1527 return CC_X86_32_C;
1528}
1529
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001530/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1531/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001532/// the specific parameter attribute. The copy will be passed as a byval
1533/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001534static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001535CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001536 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1537 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001538 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
1539
Dale Johannesendd64c412009-02-04 00:33:20 +00001540 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001541 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001542 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001543}
1544
Chris Lattner29689432010-03-11 00:22:57 +00001545/// IsTailCallConvention - Return true if the calling convention is one that
1546/// supports tail call optimization.
1547static bool IsTailCallConvention(CallingConv::ID CC) {
1548 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1549}
1550
Evan Cheng0c439eb2010-01-27 00:07:07 +00001551/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1552/// a tailcall target by changing its ABI.
1553static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001554 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001555}
1556
Dan Gohman98ca4f22009-08-05 01:29:28 +00001557SDValue
1558X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001559 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560 const SmallVectorImpl<ISD::InputArg> &Ins,
1561 DebugLoc dl, SelectionDAG &DAG,
1562 const CCValAssign &VA,
1563 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001564 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001565 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001566 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001567 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001568 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001569 EVT ValVT;
1570
1571 // If value is passed by pointer we have address passed instead of the value
1572 // itself.
1573 if (VA.getLocInfo() == CCValAssign::Indirect)
1574 ValVT = VA.getLocVT();
1575 else
1576 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001577
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001578 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001579 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001580 // In case of tail call optimization mark all arguments mutable. Since they
1581 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001582 if (Flags.isByVal()) {
1583 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001584 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001585 return DAG.getFrameIndex(FI, getPointerTy());
1586 } else {
1587 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001588 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001589 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1590 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001591 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001592 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001593 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001594}
1595
Dan Gohman475871a2008-07-27 21:46:04 +00001596SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001598 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 bool isVarArg,
1600 const SmallVectorImpl<ISD::InputArg> &Ins,
1601 DebugLoc dl,
1602 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001603 SmallVectorImpl<SDValue> &InVals)
1604 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001605 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001606 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001607
Gordon Henriksen86737662008-01-05 16:56:59 +00001608 const Function* Fn = MF.getFunction();
1609 if (Fn->hasExternalLinkage() &&
1610 Subtarget->isTargetCygMing() &&
1611 Fn->getName() == "main")
1612 FuncInfo->setForceFramePointer(true);
1613
Evan Cheng1bc78042006-04-26 01:20:17 +00001614 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001615 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001616 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001617
Chris Lattner29689432010-03-11 00:22:57 +00001618 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1619 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001620
Chris Lattner638402b2007-02-28 07:00:42 +00001621 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001622 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1624 ArgLocs, *DAG.getContext());
1625 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001626
Chris Lattnerf39f7712007-02-28 05:46:49 +00001627 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001628 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001629 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1630 CCValAssign &VA = ArgLocs[i];
1631 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1632 // places.
1633 assert(VA.getValNo() != LastVal &&
1634 "Don't support value assigned to multiple locs yet");
1635 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001636
Chris Lattnerf39f7712007-02-28 05:46:49 +00001637 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001638 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001639 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001641 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001642 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001643 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001645 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001646 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001648 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1649 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001650 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001651 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001652 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1653 RC = X86::VR64RegisterClass;
1654 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001655 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001656
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001657 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001659
Chris Lattnerf39f7712007-02-28 05:46:49 +00001660 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1661 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1662 // right size.
1663 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001664 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001665 DAG.getValueType(VA.getValVT()));
1666 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001667 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001668 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001669 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001670 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001671
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001672 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001673 // Handle MMX values passed in XMM regs.
1674 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1676 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001677 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1678 } else
1679 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001680 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001681 } else {
1682 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001684 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001685
1686 // If value is passed via pointer - do a load.
1687 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001688 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1689 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001690
Dan Gohman98ca4f22009-08-05 01:29:28 +00001691 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001692 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001693
Dan Gohman61a92132008-04-21 23:59:07 +00001694 // The x86-64 ABI for returning structs by value requires that we copy
1695 // the sret argument into %rax for the return. Save the argument into
1696 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001697 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001698 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1699 unsigned Reg = FuncInfo->getSRetReturnReg();
1700 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001702 FuncInfo->setSRetReturnReg(Reg);
1703 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001706 }
1707
Chris Lattnerf39f7712007-02-28 05:46:49 +00001708 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001709 // Align stack specially for tail calls.
1710 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001711 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001712
Evan Cheng1bc78042006-04-26 01:20:17 +00001713 // If the function takes variable number of arguments, make a frame index for
1714 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001715 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001716 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1717 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001718 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001719 }
1720 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001721 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1722
1723 // FIXME: We should really autogenerate these arrays
1724 static const unsigned GPR64ArgRegsWin64[] = {
1725 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001726 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001727 static const unsigned XMMArgRegsWin64[] = {
1728 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1729 };
1730 static const unsigned GPR64ArgRegs64Bit[] = {
1731 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1732 };
1733 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001734 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1735 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1736 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001737 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1738
1739 if (IsWin64) {
1740 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1741 GPR64ArgRegs = GPR64ArgRegsWin64;
1742 XMMArgRegs = XMMArgRegsWin64;
1743 } else {
1744 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1745 GPR64ArgRegs = GPR64ArgRegs64Bit;
1746 XMMArgRegs = XMMArgRegs64Bit;
1747 }
1748 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1749 TotalNumIntRegs);
1750 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1751 TotalNumXMMRegs);
1752
Devang Patel578efa92009-06-05 21:57:13 +00001753 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001754 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001755 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001756 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001757 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001758 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001759 // Kernel mode asks for SSE to be disabled, so don't push them
1760 // on the stack.
1761 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001762
Gordon Henriksen86737662008-01-05 16:56:59 +00001763 // For X86-64, if there are vararg parameters that are passed via
1764 // registers, then we must store them to their spots on the stack so they
1765 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001766 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1767 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1768 FuncInfo->setRegSaveFrameIndex(
1769 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1770 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001771
Gordon Henriksen86737662008-01-05 16:56:59 +00001772 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001773 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001774 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1775 getPointerTy());
1776 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001777 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001778 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1779 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001780 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1781 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001783 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001784 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001785 MachinePointerInfo::getFixedStack(
1786 FuncInfo->getRegSaveFrameIndex(), Offset),
1787 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001788 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001789 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001790 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001791
Dan Gohmanface41a2009-08-16 21:24:25 +00001792 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1793 // Now store the XMM (fp + vector) parameter registers.
1794 SmallVector<SDValue, 11> SaveXMMOps;
1795 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001796
Dan Gohmanface41a2009-08-16 21:24:25 +00001797 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1798 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1799 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001800
Dan Gohman1e93df62010-04-17 14:41:14 +00001801 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1802 FuncInfo->getRegSaveFrameIndex()));
1803 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1804 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001805
Dan Gohmanface41a2009-08-16 21:24:25 +00001806 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1807 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1808 X86::VR128RegisterClass);
1809 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1810 SaveXMMOps.push_back(Val);
1811 }
1812 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1813 MVT::Other,
1814 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001816
1817 if (!MemOps.empty())
1818 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1819 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001820 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001821 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001822
Gordon Henriksen86737662008-01-05 16:56:59 +00001823 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001824 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001825 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001826 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001827 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001828 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001829 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001830 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001831 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001832
Gordon Henriksen86737662008-01-05 16:56:59 +00001833 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001834 // RegSaveFrameIndex is X86-64 only.
1835 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001836 if (CallConv == CallingConv::X86_FastCall ||
1837 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001838 // fastcc functions can't have varargs.
1839 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001840 }
Evan Cheng25caf632006-05-23 21:06:34 +00001841
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001843}
1844
Dan Gohman475871a2008-07-27 21:46:04 +00001845SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1847 SDValue StackPtr, SDValue Arg,
1848 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001849 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001850 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001851 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1852 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001853 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001854 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001855 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001856 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001857
1858 return DAG.getStore(Chain, dl, Arg, PtrOff,
1859 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001860 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001861}
1862
Bill Wendling64e87322009-01-16 19:25:27 +00001863/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001864/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001865SDValue
1866X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001867 SDValue &OutRetAddr, SDValue Chain,
1868 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001869 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001870 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001871 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001872 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001873
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001874 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001875 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1876 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001877 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001878}
1879
1880/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1881/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001882static SDValue
1883EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001884 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001885 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001886 // Store the return address to the appropriate stack slot.
1887 if (!FPDiff) return Chain;
1888 // Calculate the new stack slot for the return address.
1889 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001890 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001891 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001893 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001894 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001895 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001896 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001897 return Chain;
1898}
1899
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001901X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001902 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001903 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001905 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906 const SmallVectorImpl<ISD::InputArg> &Ins,
1907 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001908 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 MachineFunction &MF = DAG.getMachineFunction();
1910 bool Is64Bit = Subtarget->is64Bit();
1911 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001912 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913
Evan Cheng5f941932010-02-05 02:21:12 +00001914 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001915 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001916 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1917 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001918 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001919
1920 // Sibcalls are automatically detected tailcalls which do not require
1921 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001922 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001923 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001924
1925 if (isTailCall)
1926 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001927 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001928
Chris Lattner29689432010-03-11 00:22:57 +00001929 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1930 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001931
Chris Lattner638402b2007-02-28 07:00:42 +00001932 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001933 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1935 ArgLocs, *DAG.getContext());
1936 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001937
Chris Lattner423c5f42007-02-28 05:31:48 +00001938 // Get a count of how many bytes are to be pushed on the stack.
1939 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001940 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001941 // This is a sibcall. The memory operands are available in caller's
1942 // own caller's stack.
1943 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001944 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001945 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001946
Gordon Henriksen86737662008-01-05 16:56:59 +00001947 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001948 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001950 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001951 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1952 FPDiff = NumBytesCallerPushed - NumBytes;
1953
1954 // Set the delta of movement of the returnaddr stackslot.
1955 // But only set if delta is greater than previous delta.
1956 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1957 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1958 }
1959
Evan Chengf22f9b32010-02-06 03:28:46 +00001960 if (!IsSibcall)
1961 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001962
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001964 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001965 if (isTailCall && FPDiff)
1966 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1967 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001968
Dan Gohman475871a2008-07-27 21:46:04 +00001969 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1970 SmallVector<SDValue, 8> MemOpChains;
1971 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001972
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001973 // Walk the register/memloc assignments, inserting copies/loads. In the case
1974 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001975 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1976 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001977 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001978 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001980 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001981
Chris Lattner423c5f42007-02-28 05:31:48 +00001982 // Promote the value if needed.
1983 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001984 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001985 case CCValAssign::Full: break;
1986 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001987 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001988 break;
1989 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001990 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001991 break;
1992 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001993 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1994 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1996 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1997 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001998 } else
1999 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2000 break;
2001 case CCValAssign::BCvt:
2002 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002003 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002004 case CCValAssign::Indirect: {
2005 // Store the argument.
2006 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002007 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002008 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002009 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002010 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002011 Arg = SpillSlot;
2012 break;
2013 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002014 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002015
Chris Lattner423c5f42007-02-28 05:31:48 +00002016 if (VA.isRegLoc()) {
2017 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002018 if (isVarArg && Subtarget->isTargetWin64()) {
2019 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2020 // shadow reg if callee is a varargs function.
2021 unsigned ShadowReg = 0;
2022 switch (VA.getLocReg()) {
2023 case X86::XMM0: ShadowReg = X86::RCX; break;
2024 case X86::XMM1: ShadowReg = X86::RDX; break;
2025 case X86::XMM2: ShadowReg = X86::R8; break;
2026 case X86::XMM3: ShadowReg = X86::R9; break;
2027 }
2028 if (ShadowReg)
2029 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2030 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002031 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002032 assert(VA.isMemLoc());
2033 if (StackPtr.getNode() == 0)
2034 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2035 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2036 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002037 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002038 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002039
Evan Cheng32fe1032006-05-25 00:59:30 +00002040 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002041 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002042 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002043
Evan Cheng347d5f72006-04-28 21:29:37 +00002044 // Build a sequence of copy-to-reg nodes chained together with token chain
2045 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002046 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002047 // Tail call byval lowering might overwrite argument registers so in case of
2048 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002049 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002050 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002051 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002052 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002053 InFlag = Chain.getValue(1);
2054 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002055
Chris Lattner88e1fd52009-07-09 04:24:46 +00002056 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002057 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2058 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002059 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002060 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2061 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002062 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002063 InFlag);
2064 InFlag = Chain.getValue(1);
2065 } else {
2066 // If we are tail calling and generating PIC/GOT style code load the
2067 // address of the callee into ECX. The value in ecx is used as target of
2068 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2069 // for tail calls on PIC/GOT architectures. Normally we would just put the
2070 // address of GOT into ebx and then call target@PLT. But for tail calls
2071 // ebx would be restored (since ebx is callee saved) before jumping to the
2072 // target@PLT.
2073
2074 // Note: The actual moving to ECX is done further down.
2075 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2076 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2077 !G->getGlobal()->hasProtectedVisibility())
2078 Callee = LowerGlobalAddress(Callee, DAG);
2079 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002080 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002081 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002082 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002083
Nate Begemanc8ea6732010-07-21 20:49:52 +00002084 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 // From AMD64 ABI document:
2086 // For calls that may call functions that use varargs or stdargs
2087 // (prototype-less calls or calls to functions containing ellipsis (...) in
2088 // the declaration) %al is used as hidden argument to specify the number
2089 // of SSE registers used. The contents of %al do not need to match exactly
2090 // the number of registers, but must be an ubound on the number of SSE
2091 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002092
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 // Count the number of XMM registers allocated.
2094 static const unsigned XMMArgRegs[] = {
2095 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2096 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2097 };
2098 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002099 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002100 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002101
Dale Johannesendd64c412009-02-04 00:33:20 +00002102 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002104 InFlag = Chain.getValue(1);
2105 }
2106
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002107
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002108 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 if (isTailCall) {
2110 // Force all the incoming stack arguments to be loaded from the stack
2111 // before any new outgoing arguments are stored to the stack, because the
2112 // outgoing stack slots may alias the incoming argument stack slots, and
2113 // the alias isn't otherwise explicit. This is slightly more conservative
2114 // than necessary, because it means that each store effectively depends
2115 // on every argument instead of just those arguments it would clobber.
2116 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2117
Dan Gohman475871a2008-07-27 21:46:04 +00002118 SmallVector<SDValue, 8> MemOpChains2;
2119 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002120 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002121 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002122 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002123 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002124 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2125 CCValAssign &VA = ArgLocs[i];
2126 if (VA.isRegLoc())
2127 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002128 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002129 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002131 // Create frame index.
2132 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002133 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002134 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002135 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002136
Duncan Sands276dcbd2008-03-21 09:14:45 +00002137 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002138 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002139 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002140 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002141 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002142 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002143 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002144
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2146 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002147 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002149 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002150 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002152 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002153 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002154 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002155 }
2156 }
2157
2158 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002159 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002160 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002161
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002162 // Copy arguments to their registers.
2163 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002164 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002165 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002166 InFlag = Chain.getValue(1);
2167 }
Dan Gohman475871a2008-07-27 21:46:04 +00002168 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002169
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002171 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002172 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002173 }
2174
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002175 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2176 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2177 // In the 64-bit large code model, we have to make all calls
2178 // through a register, since the call instruction's 32-bit
2179 // pc-relative offset may not be large enough to hold the whole
2180 // address.
2181 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002182 // If the callee is a GlobalAddress node (quite common, every direct call
2183 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2184 // it.
2185
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002186 // We should use extra load for direct calls to dllimported functions in
2187 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002188 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002189 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002190 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002191
Chris Lattner48a7d022009-07-09 05:02:21 +00002192 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2193 // external symbols most go through the PLT in PIC mode. If the symbol
2194 // has hidden or protected visibility, or if it is static or local, then
2195 // we don't need to use the PLT - we can directly call it.
2196 if (Subtarget->isTargetELF() &&
2197 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002198 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002199 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002200 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002201 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2202 Subtarget->getDarwinVers() < 9) {
2203 // PC-relative references to external symbols should go through $stub,
2204 // unless we're building with the leopard linker or later, which
2205 // automatically synthesizes these stubs.
2206 OpFlags = X86II::MO_DARWIN_STUB;
2207 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002208
Devang Patel0d881da2010-07-06 22:08:15 +00002209 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002210 G->getOffset(), OpFlags);
2211 }
Bill Wendling056292f2008-09-16 21:48:12 +00002212 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002213 unsigned char OpFlags = 0;
2214
2215 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2216 // symbols should go through the PLT.
2217 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002218 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002219 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002220 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002221 Subtarget->getDarwinVers() < 9) {
2222 // PC-relative references to external symbols should go through $stub,
2223 // unless we're building with the leopard linker or later, which
2224 // automatically synthesizes these stubs.
2225 OpFlags = X86II::MO_DARWIN_STUB;
2226 }
Eric Christopherfd179292009-08-27 18:07:15 +00002227
Chris Lattner48a7d022009-07-09 05:02:21 +00002228 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2229 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002230 }
2231
Chris Lattnerd96d0722007-02-25 06:40:16 +00002232 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002233 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002234 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002235
Evan Chengf22f9b32010-02-06 03:28:46 +00002236 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002237 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2238 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002239 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002240 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002241
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002242 Ops.push_back(Chain);
2243 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002244
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002247
Gordon Henriksen86737662008-01-05 16:56:59 +00002248 // Add argument registers to the end of the list so that they are known live
2249 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002250 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2251 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2252 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002253
Evan Cheng586ccac2008-03-18 23:36:35 +00002254 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002255 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002256 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2257
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002258 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2259 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002261
Gabor Greifba36cb52008-08-28 21:40:38 +00002262 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002263 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002264
Dan Gohman98ca4f22009-08-05 01:29:28 +00002265 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002266 // We used to do:
2267 //// If this is the first return lowered for this function, add the regs
2268 //// to the liveout set for the function.
2269 // This isn't right, although it's probably harmless on x86; liveouts
2270 // should be computed from returns not tail calls. Consider a void
2271 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002272 return DAG.getNode(X86ISD::TC_RETURN, dl,
2273 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002274 }
2275
Dale Johannesenace16102009-02-03 19:33:06 +00002276 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002277 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002278
Chris Lattner2d297092006-05-23 18:50:38 +00002279 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002280 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002281 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002282 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002283 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002284 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002285 // pops the hidden struct pointer, so we have to push it back.
2286 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002287 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002288 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002289 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002290
Gordon Henriksenae636f82008-01-03 16:47:34 +00002291 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002292 if (!IsSibcall) {
2293 Chain = DAG.getCALLSEQ_END(Chain,
2294 DAG.getIntPtrConstant(NumBytes, true),
2295 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2296 true),
2297 InFlag);
2298 InFlag = Chain.getValue(1);
2299 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002300
Chris Lattner3085e152007-02-25 08:59:22 +00002301 // Handle result values, copying them out of physregs into vregs that we
2302 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2304 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002305}
2306
Evan Cheng25ab6902006-09-08 06:48:29 +00002307
2308//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002309// Fast Calling Convention (tail call) implementation
2310//===----------------------------------------------------------------------===//
2311
2312// Like std call, callee cleans arguments, convention except that ECX is
2313// reserved for storing the tail called function address. Only 2 registers are
2314// free for argument passing (inreg). Tail call optimization is performed
2315// provided:
2316// * tailcallopt is enabled
2317// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002318// On X86_64 architecture with GOT-style position independent code only local
2319// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002320// To keep the stack aligned according to platform abi the function
2321// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2322// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002323// If a tail called function callee has more arguments than the caller the
2324// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002325// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002326// original REtADDR, but before the saved framepointer or the spilled registers
2327// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2328// stack layout:
2329// arg1
2330// arg2
2331// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002332// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002333// move area ]
2334// (possible EBP)
2335// ESI
2336// EDI
2337// local1 ..
2338
2339/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2340/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002341unsigned
2342X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2343 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002344 MachineFunction &MF = DAG.getMachineFunction();
2345 const TargetMachine &TM = MF.getTarget();
2346 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2347 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002348 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002349 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002350 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002351 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2352 // Number smaller than 12 so just add the difference.
2353 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2354 } else {
2355 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002356 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002357 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002358 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002359 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002360}
2361
Evan Cheng5f941932010-02-05 02:21:12 +00002362/// MatchingStackOffset - Return true if the given stack call argument is
2363/// already available in the same position (relatively) of the caller's
2364/// incoming argument stack.
2365static
2366bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2367 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2368 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002369 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2370 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002371 if (Arg.getOpcode() == ISD::CopyFromReg) {
2372 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2373 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2374 return false;
2375 MachineInstr *Def = MRI->getVRegDef(VR);
2376 if (!Def)
2377 return false;
2378 if (!Flags.isByVal()) {
2379 if (!TII->isLoadFromStackSlot(Def, FI))
2380 return false;
2381 } else {
2382 unsigned Opcode = Def->getOpcode();
2383 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2384 Def->getOperand(1).isFI()) {
2385 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002386 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002387 } else
2388 return false;
2389 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002390 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2391 if (Flags.isByVal())
2392 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002393 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002394 // define @foo(%struct.X* %A) {
2395 // tail call @bar(%struct.X* byval %A)
2396 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002397 return false;
2398 SDValue Ptr = Ld->getBasePtr();
2399 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2400 if (!FINode)
2401 return false;
2402 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002403 } else
2404 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002405
Evan Cheng4cae1332010-03-05 08:38:04 +00002406 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002407 if (!MFI->isFixedObjectIndex(FI))
2408 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002409 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002410}
2411
Dan Gohman98ca4f22009-08-05 01:29:28 +00002412/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2413/// for tail call optimization. Targets which want to do tail call
2414/// optimization should implement this function.
2415bool
2416X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002417 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002418 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002419 bool isCalleeStructRet,
2420 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002421 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002422 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002423 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002424 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002425 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002426 CalleeCC != CallingConv::C)
2427 return false;
2428
Evan Cheng7096ae42010-01-29 06:45:59 +00002429 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002430 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002431 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002432 CallingConv::ID CallerCC = CallerF->getCallingConv();
2433 bool CCMatch = CallerCC == CalleeCC;
2434
Dan Gohman1797ed52010-02-08 20:27:50 +00002435 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002436 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002437 return true;
2438 return false;
2439 }
2440
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002441 // Look for obvious safe cases to perform tail call optimization that do not
2442 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002443
Evan Cheng2c12cb42010-03-26 16:26:03 +00002444 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2445 // emit a special epilogue.
2446 if (RegInfo->needsStackRealignment(MF))
2447 return false;
2448
Eric Christopher90eb4022010-07-22 00:26:08 +00002449 // Do not sibcall optimize vararg calls unless the call site is not passing
2450 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002451 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002452 return false;
2453
Evan Chenga375d472010-03-15 18:54:48 +00002454 // Also avoid sibcall optimization if either caller or callee uses struct
2455 // return semantics.
2456 if (isCalleeStructRet || isCallerStructRet)
2457 return false;
2458
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002459 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2460 // Therefore if it's not used by the call it is not safe to optimize this into
2461 // a sibcall.
2462 bool Unused = false;
2463 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2464 if (!Ins[i].Used) {
2465 Unused = true;
2466 break;
2467 }
2468 }
2469 if (Unused) {
2470 SmallVector<CCValAssign, 16> RVLocs;
2471 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2472 RVLocs, *DAG.getContext());
2473 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002474 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002475 CCValAssign &VA = RVLocs[i];
2476 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2477 return false;
2478 }
2479 }
2480
Evan Cheng13617962010-04-30 01:12:32 +00002481 // If the calling conventions do not match, then we'd better make sure the
2482 // results are returned in the same way as what the caller expects.
2483 if (!CCMatch) {
2484 SmallVector<CCValAssign, 16> RVLocs1;
2485 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2486 RVLocs1, *DAG.getContext());
2487 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2488
2489 SmallVector<CCValAssign, 16> RVLocs2;
2490 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2491 RVLocs2, *DAG.getContext());
2492 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2493
2494 if (RVLocs1.size() != RVLocs2.size())
2495 return false;
2496 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2497 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2498 return false;
2499 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2500 return false;
2501 if (RVLocs1[i].isRegLoc()) {
2502 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2503 return false;
2504 } else {
2505 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2506 return false;
2507 }
2508 }
2509 }
2510
Evan Chenga6bff982010-01-30 01:22:00 +00002511 // If the callee takes no arguments then go on to check the results of the
2512 // call.
2513 if (!Outs.empty()) {
2514 // Check if stack adjustment is needed. For now, do not do this if any
2515 // argument is passed on the stack.
2516 SmallVector<CCValAssign, 16> ArgLocs;
2517 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2518 ArgLocs, *DAG.getContext());
2519 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002520 if (CCInfo.getNextStackOffset()) {
2521 MachineFunction &MF = DAG.getMachineFunction();
2522 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2523 return false;
2524 if (Subtarget->isTargetWin64())
2525 // Win64 ABI has additional complications.
2526 return false;
2527
2528 // Check if the arguments are already laid out in the right way as
2529 // the caller's fixed stack objects.
2530 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002531 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2532 const X86InstrInfo *TII =
2533 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002534 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2535 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002536 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002537 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002538 if (VA.getLocInfo() == CCValAssign::Indirect)
2539 return false;
2540 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002541 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2542 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002543 return false;
2544 }
2545 }
2546 }
Evan Cheng9c044672010-05-29 01:35:22 +00002547
2548 // If the tailcall address may be in a register, then make sure it's
2549 // possible to register allocate for it. In 32-bit, the call address can
2550 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002551 // callee-saved registers are restored. These happen to be the same
2552 // registers used to pass 'inreg' arguments so watch out for those.
2553 if (!Subtarget->is64Bit() &&
2554 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002555 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002556 unsigned NumInRegs = 0;
2557 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2558 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002559 if (!VA.isRegLoc())
2560 continue;
2561 unsigned Reg = VA.getLocReg();
2562 switch (Reg) {
2563 default: break;
2564 case X86::EAX: case X86::EDX: case X86::ECX:
2565 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002566 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002567 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002568 }
2569 }
2570 }
Evan Chenga6bff982010-01-30 01:22:00 +00002571 }
Evan Chengb1712452010-01-27 06:25:16 +00002572
Evan Cheng86809cc2010-02-03 03:28:02 +00002573 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002574}
2575
Dan Gohman3df24e62008-09-03 23:12:08 +00002576FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002577X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2578 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002579}
2580
2581
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002582//===----------------------------------------------------------------------===//
2583// Other Lowering Hooks
2584//===----------------------------------------------------------------------===//
2585
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002586static bool MayFoldLoad(SDValue Op) {
2587 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2588}
2589
2590static bool MayFoldIntoStore(SDValue Op) {
2591 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2592}
2593
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002594static bool isTargetShuffle(unsigned Opcode) {
2595 switch(Opcode) {
2596 default: return false;
2597 case X86ISD::PSHUFD:
2598 case X86ISD::PSHUFHW:
2599 case X86ISD::PSHUFLW:
2600 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002601 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002602 case X86ISD::SHUFPS:
2603 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002604 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002605 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002606 case X86ISD::MOVLPS:
2607 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002608 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002609 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002610 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002611 case X86ISD::MOVSS:
2612 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002613 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002614 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002615 case X86ISD::PUNPCKLWD:
2616 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002617 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002618 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002619 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002620 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002621 case X86ISD::PUNPCKHWD:
2622 case X86ISD::PUNPCKHBW:
2623 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002624 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002625 return true;
2626 }
2627 return false;
2628}
2629
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002630static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002631 SDValue V1, SelectionDAG &DAG) {
2632 switch(Opc) {
2633 default: llvm_unreachable("Unknown x86 shuffle node");
2634 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002635 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002636 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002637 return DAG.getNode(Opc, dl, VT, V1);
2638 }
2639
2640 return SDValue();
2641}
2642
2643static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002644 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002645 switch(Opc) {
2646 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002647 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002648 case X86ISD::PSHUFHW:
2649 case X86ISD::PSHUFLW:
2650 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2651 }
2652
2653 return SDValue();
2654}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002655
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002656static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2657 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2658 switch(Opc) {
2659 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002660 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002661 case X86ISD::SHUFPD:
2662 case X86ISD::SHUFPS:
2663 return DAG.getNode(Opc, dl, VT, V1, V2,
2664 DAG.getConstant(TargetMask, MVT::i8));
2665 }
2666 return SDValue();
2667}
2668
2669static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2670 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2671 switch(Opc) {
2672 default: llvm_unreachable("Unknown x86 shuffle node");
2673 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002674 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002675 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002676 case X86ISD::MOVLPS:
2677 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002678 case X86ISD::MOVSS:
2679 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002680 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002681 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002682 case X86ISD::PUNPCKLWD:
2683 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002684 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002685 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002686 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002687 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002688 case X86ISD::PUNPCKHWD:
2689 case X86ISD::PUNPCKHBW:
2690 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002691 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002692 return DAG.getNode(Opc, dl, VT, V1, V2);
2693 }
2694 return SDValue();
2695}
2696
Dan Gohmand858e902010-04-17 15:26:15 +00002697SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002698 MachineFunction &MF = DAG.getMachineFunction();
2699 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2700 int ReturnAddrIndex = FuncInfo->getRAIndex();
2701
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002702 if (ReturnAddrIndex == 0) {
2703 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002704 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002705 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002706 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002707 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002708 }
2709
Evan Cheng25ab6902006-09-08 06:48:29 +00002710 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002711}
2712
2713
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002714bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2715 bool hasSymbolicDisplacement) {
2716 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002717 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002718 return false;
2719
2720 // If we don't have a symbolic displacement - we don't have any extra
2721 // restrictions.
2722 if (!hasSymbolicDisplacement)
2723 return true;
2724
2725 // FIXME: Some tweaks might be needed for medium code model.
2726 if (M != CodeModel::Small && M != CodeModel::Kernel)
2727 return false;
2728
2729 // For small code model we assume that latest object is 16MB before end of 31
2730 // bits boundary. We may also accept pretty large negative constants knowing
2731 // that all objects are in the positive half of address space.
2732 if (M == CodeModel::Small && Offset < 16*1024*1024)
2733 return true;
2734
2735 // For kernel code model we know that all object resist in the negative half
2736 // of 32bits address space. We may not accept negative offsets, since they may
2737 // be just off and we may accept pretty large positive ones.
2738 if (M == CodeModel::Kernel && Offset > 0)
2739 return true;
2740
2741 return false;
2742}
2743
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002744/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2745/// specific condition code, returning the condition code and the LHS/RHS of the
2746/// comparison to make.
2747static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2748 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002749 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002750 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2751 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2752 // X > -1 -> X == 0, jump !sign.
2753 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002754 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002755 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2756 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002757 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002758 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002759 // X < 1 -> X <= 0
2760 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002761 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002762 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002763 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002764
Evan Chengd9558e02006-01-06 00:43:03 +00002765 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002766 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002767 case ISD::SETEQ: return X86::COND_E;
2768 case ISD::SETGT: return X86::COND_G;
2769 case ISD::SETGE: return X86::COND_GE;
2770 case ISD::SETLT: return X86::COND_L;
2771 case ISD::SETLE: return X86::COND_LE;
2772 case ISD::SETNE: return X86::COND_NE;
2773 case ISD::SETULT: return X86::COND_B;
2774 case ISD::SETUGT: return X86::COND_A;
2775 case ISD::SETULE: return X86::COND_BE;
2776 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002777 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002778 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002779
Chris Lattner4c78e022008-12-23 23:42:27 +00002780 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002781
Chris Lattner4c78e022008-12-23 23:42:27 +00002782 // If LHS is a foldable load, but RHS is not, flip the condition.
2783 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2784 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2785 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2786 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002787 }
2788
Chris Lattner4c78e022008-12-23 23:42:27 +00002789 switch (SetCCOpcode) {
2790 default: break;
2791 case ISD::SETOLT:
2792 case ISD::SETOLE:
2793 case ISD::SETUGT:
2794 case ISD::SETUGE:
2795 std::swap(LHS, RHS);
2796 break;
2797 }
2798
2799 // On a floating point condition, the flags are set as follows:
2800 // ZF PF CF op
2801 // 0 | 0 | 0 | X > Y
2802 // 0 | 0 | 1 | X < Y
2803 // 1 | 0 | 0 | X == Y
2804 // 1 | 1 | 1 | unordered
2805 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002806 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002807 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002808 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002809 case ISD::SETOLT: // flipped
2810 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002811 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002812 case ISD::SETOLE: // flipped
2813 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002814 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002815 case ISD::SETUGT: // flipped
2816 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002817 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002818 case ISD::SETUGE: // flipped
2819 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002820 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002821 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002822 case ISD::SETNE: return X86::COND_NE;
2823 case ISD::SETUO: return X86::COND_P;
2824 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002825 case ISD::SETOEQ:
2826 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002827 }
Evan Chengd9558e02006-01-06 00:43:03 +00002828}
2829
Evan Cheng4a460802006-01-11 00:33:36 +00002830/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2831/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002832/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002833static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002834 switch (X86CC) {
2835 default:
2836 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002837 case X86::COND_B:
2838 case X86::COND_BE:
2839 case X86::COND_E:
2840 case X86::COND_P:
2841 case X86::COND_A:
2842 case X86::COND_AE:
2843 case X86::COND_NE:
2844 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002845 return true;
2846 }
2847}
2848
Evan Chengeb2f9692009-10-27 19:56:55 +00002849/// isFPImmLegal - Returns true if the target can instruction select the
2850/// specified FP immediate natively. If false, the legalizer will
2851/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002852bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002853 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2854 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2855 return true;
2856 }
2857 return false;
2858}
2859
Nate Begeman9008ca62009-04-27 18:41:29 +00002860/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2861/// the specified range (L, H].
2862static bool isUndefOrInRange(int Val, int Low, int Hi) {
2863 return (Val < 0) || (Val >= Low && Val < Hi);
2864}
2865
2866/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2867/// specified value.
2868static bool isUndefOrEqual(int Val, int CmpVal) {
2869 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002870 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002871 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002872}
2873
Nate Begeman9008ca62009-04-27 18:41:29 +00002874/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2875/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2876/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002877static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002878 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002880 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 return (Mask[0] < 2 && Mask[1] < 2);
2882 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002883}
2884
Nate Begeman9008ca62009-04-27 18:41:29 +00002885bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002886 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002887 N->getMask(M);
2888 return ::isPSHUFDMask(M, N->getValueType(0));
2889}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002890
Nate Begeman9008ca62009-04-27 18:41:29 +00002891/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2892/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002893static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002894 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002895 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002896
Nate Begeman9008ca62009-04-27 18:41:29 +00002897 // Lower quadword copied in order or undef.
2898 for (int i = 0; i != 4; ++i)
2899 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002900 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002901
Evan Cheng506d3df2006-03-29 23:07:14 +00002902 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002903 for (int i = 4; i != 8; ++i)
2904 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002905 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002906
Evan Cheng506d3df2006-03-29 23:07:14 +00002907 return true;
2908}
2909
Nate Begeman9008ca62009-04-27 18:41:29 +00002910bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002911 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 N->getMask(M);
2913 return ::isPSHUFHWMask(M, N->getValueType(0));
2914}
Evan Cheng506d3df2006-03-29 23:07:14 +00002915
Nate Begeman9008ca62009-04-27 18:41:29 +00002916/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2917/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002918static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002919 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002920 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002921
Rafael Espindola15684b22009-04-24 12:40:33 +00002922 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 for (int i = 4; i != 8; ++i)
2924 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002925 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002926
Rafael Espindola15684b22009-04-24 12:40:33 +00002927 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002928 for (int i = 0; i != 4; ++i)
2929 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002930 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002931
Rafael Espindola15684b22009-04-24 12:40:33 +00002932 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002933}
2934
Nate Begeman9008ca62009-04-27 18:41:29 +00002935bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002936 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 N->getMask(M);
2938 return ::isPSHUFLWMask(M, N->getValueType(0));
2939}
2940
Nate Begemana09008b2009-10-19 02:17:23 +00002941/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2942/// is suitable for input to PALIGNR.
2943static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2944 bool hasSSSE3) {
2945 int i, e = VT.getVectorNumElements();
2946
2947 // Do not handle v2i64 / v2f64 shuffles with palignr.
2948 if (e < 4 || !hasSSSE3)
2949 return false;
2950
2951 for (i = 0; i != e; ++i)
2952 if (Mask[i] >= 0)
2953 break;
2954
2955 // All undef, not a palignr.
2956 if (i == e)
2957 return false;
2958
2959 // Determine if it's ok to perform a palignr with only the LHS, since we
2960 // don't have access to the actual shuffle elements to see if RHS is undef.
2961 bool Unary = Mask[i] < (int)e;
2962 bool NeedsUnary = false;
2963
2964 int s = Mask[i] - i;
2965
2966 // Check the rest of the elements to see if they are consecutive.
2967 for (++i; i != e; ++i) {
2968 int m = Mask[i];
2969 if (m < 0)
2970 continue;
2971
2972 Unary = Unary && (m < (int)e);
2973 NeedsUnary = NeedsUnary || (m < s);
2974
2975 if (NeedsUnary && !Unary)
2976 return false;
2977 if (Unary && m != ((s+i) & (e-1)))
2978 return false;
2979 if (!Unary && m != (s+i))
2980 return false;
2981 }
2982 return true;
2983}
2984
2985bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2986 SmallVector<int, 8> M;
2987 N->getMask(M);
2988 return ::isPALIGNRMask(M, N->getValueType(0), true);
2989}
2990
Evan Cheng14aed5e2006-03-24 01:18:28 +00002991/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2992/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002993static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 int NumElems = VT.getVectorNumElements();
2995 if (NumElems != 2 && NumElems != 4)
2996 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002997
Nate Begeman9008ca62009-04-27 18:41:29 +00002998 int Half = NumElems / 2;
2999 for (int i = 0; i < Half; ++i)
3000 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003001 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 for (int i = Half; i < NumElems; ++i)
3003 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003004 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003005
Evan Cheng14aed5e2006-03-24 01:18:28 +00003006 return true;
3007}
3008
Nate Begeman9008ca62009-04-27 18:41:29 +00003009bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3010 SmallVector<int, 8> M;
3011 N->getMask(M);
3012 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003013}
3014
Evan Cheng213d2cf2007-05-17 18:45:50 +00003015/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003016/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3017/// half elements to come from vector 1 (which would equal the dest.) and
3018/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003019static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003021
3022 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003023 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003024
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 int Half = NumElems / 2;
3026 for (int i = 0; i < Half; ++i)
3027 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003028 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 for (int i = Half; i < NumElems; ++i)
3030 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003031 return false;
3032 return true;
3033}
3034
Nate Begeman9008ca62009-04-27 18:41:29 +00003035static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3036 SmallVector<int, 8> M;
3037 N->getMask(M);
3038 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003039}
3040
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003041/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3042/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003043bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3044 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003045 return false;
3046
Evan Cheng2064a2b2006-03-28 06:50:32 +00003047 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3049 isUndefOrEqual(N->getMaskElt(1), 7) &&
3050 isUndefOrEqual(N->getMaskElt(2), 2) &&
3051 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003052}
3053
Nate Begeman0b10b912009-11-07 23:17:15 +00003054/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3055/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3056/// <2, 3, 2, 3>
3057bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3058 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3059
3060 if (NumElems != 4)
3061 return false;
3062
3063 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3064 isUndefOrEqual(N->getMaskElt(1), 3) &&
3065 isUndefOrEqual(N->getMaskElt(2), 2) &&
3066 isUndefOrEqual(N->getMaskElt(3), 3);
3067}
3068
Evan Cheng5ced1d82006-04-06 23:23:56 +00003069/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3070/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003071bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3072 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003073
Evan Cheng5ced1d82006-04-06 23:23:56 +00003074 if (NumElems != 2 && NumElems != 4)
3075 return false;
3076
Evan Chengc5cdff22006-04-07 21:53:05 +00003077 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003079 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003080
Evan Chengc5cdff22006-04-07 21:53:05 +00003081 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003083 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003084
3085 return true;
3086}
3087
Nate Begeman0b10b912009-11-07 23:17:15 +00003088/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3089/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3090bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003092
Evan Cheng5ced1d82006-04-06 23:23:56 +00003093 if (NumElems != 2 && NumElems != 4)
3094 return false;
3095
Evan Chengc5cdff22006-04-07 21:53:05 +00003096 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003098 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003099
Nate Begeman9008ca62009-04-27 18:41:29 +00003100 for (unsigned i = 0; i < NumElems/2; ++i)
3101 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003102 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003103
3104 return true;
3105}
3106
Evan Cheng0038e592006-03-28 00:39:58 +00003107/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3108/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003109static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003110 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003112 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003113 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003114
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3116 int BitI = Mask[i];
3117 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003118 if (!isUndefOrEqual(BitI, j))
3119 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003120 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003121 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003122 return false;
3123 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003124 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003125 return false;
3126 }
Evan Cheng0038e592006-03-28 00:39:58 +00003127 }
Evan Cheng0038e592006-03-28 00:39:58 +00003128 return true;
3129}
3130
Nate Begeman9008ca62009-04-27 18:41:29 +00003131bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3132 SmallVector<int, 8> M;
3133 N->getMask(M);
3134 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003135}
3136
Evan Cheng4fcb9222006-03-28 02:43:26 +00003137/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3138/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003139static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003140 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003142 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003143 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003144
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3146 int BitI = Mask[i];
3147 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003148 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003149 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003150 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003151 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003152 return false;
3153 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003154 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003155 return false;
3156 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003157 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003158 return true;
3159}
3160
Nate Begeman9008ca62009-04-27 18:41:29 +00003161bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3162 SmallVector<int, 8> M;
3163 N->getMask(M);
3164 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003165}
3166
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003167/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3168/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3169/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003170static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003172 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003173 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003174
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3176 int BitI = Mask[i];
3177 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003178 if (!isUndefOrEqual(BitI, j))
3179 return false;
3180 if (!isUndefOrEqual(BitI1, j))
3181 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003182 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003183 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003184}
3185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3187 SmallVector<int, 8> M;
3188 N->getMask(M);
3189 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3190}
3191
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003192/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3193/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3194/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003195static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003197 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003199
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3201 int BitI = Mask[i];
3202 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003203 if (!isUndefOrEqual(BitI, j))
3204 return false;
3205 if (!isUndefOrEqual(BitI1, j))
3206 return false;
3207 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003208 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003209}
3210
Nate Begeman9008ca62009-04-27 18:41:29 +00003211bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3212 SmallVector<int, 8> M;
3213 N->getMask(M);
3214 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3215}
3216
Evan Cheng017dcc62006-04-21 01:05:10 +00003217/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3218/// specifies a shuffle of elements that is suitable for input to MOVSS,
3219/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003220static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003221 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003222 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003223
3224 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003225
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003227 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003228
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 for (int i = 1; i < NumElts; ++i)
3230 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003231 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003232
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003233 return true;
3234}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003235
Nate Begeman9008ca62009-04-27 18:41:29 +00003236bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3237 SmallVector<int, 8> M;
3238 N->getMask(M);
3239 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003240}
3241
Evan Cheng017dcc62006-04-21 01:05:10 +00003242/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3243/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003244/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003245static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 bool V2IsSplat = false, bool V2IsUndef = false) {
3247 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003248 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003249 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003250
Nate Begeman9008ca62009-04-27 18:41:29 +00003251 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003252 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003253
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 for (int i = 1; i < NumOps; ++i)
3255 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3256 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3257 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003258 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003259
Evan Cheng39623da2006-04-20 08:58:49 +00003260 return true;
3261}
3262
Nate Begeman9008ca62009-04-27 18:41:29 +00003263static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003264 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003265 SmallVector<int, 8> M;
3266 N->getMask(M);
3267 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003268}
3269
Evan Chengd9539472006-04-14 21:59:03 +00003270/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3271/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003272bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3273 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003274 return false;
3275
3276 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003277 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003278 int Elt = N->getMaskElt(i);
3279 if (Elt >= 0 && Elt != 1)
3280 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003281 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003282
3283 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003284 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003285 int Elt = N->getMaskElt(i);
3286 if (Elt >= 0 && Elt != 3)
3287 return false;
3288 if (Elt == 3)
3289 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003290 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003291 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003293 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003294}
3295
3296/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3297/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003298bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3299 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003300 return false;
3301
3302 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003303 for (unsigned i = 0; i < 2; ++i)
3304 if (N->getMaskElt(i) > 0)
3305 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003306
3307 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003308 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 int Elt = N->getMaskElt(i);
3310 if (Elt >= 0 && Elt != 2)
3311 return false;
3312 if (Elt == 2)
3313 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003314 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003316 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003317}
3318
Evan Cheng0b457f02008-09-25 20:50:48 +00003319/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3320/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003321bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3322 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003323
Nate Begeman9008ca62009-04-27 18:41:29 +00003324 for (int i = 0; i < e; ++i)
3325 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003326 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 for (int i = 0; i < e; ++i)
3328 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003329 return false;
3330 return true;
3331}
3332
Evan Cheng63d33002006-03-22 08:01:21 +00003333/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003334/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003335unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3337 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3338
Evan Chengb9df0ca2006-03-22 02:53:00 +00003339 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3340 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 for (int i = 0; i < NumOperands; ++i) {
3342 int Val = SVOp->getMaskElt(NumOperands-i-1);
3343 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003344 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003345 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003346 if (i != NumOperands - 1)
3347 Mask <<= Shift;
3348 }
Evan Cheng63d33002006-03-22 08:01:21 +00003349 return Mask;
3350}
3351
Evan Cheng506d3df2006-03-29 23:07:14 +00003352/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003353/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003354unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003355 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003356 unsigned Mask = 0;
3357 // 8 nodes, but we only care about the last 4.
3358 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 int Val = SVOp->getMaskElt(i);
3360 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003361 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003362 if (i != 4)
3363 Mask <<= 2;
3364 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003365 return Mask;
3366}
3367
3368/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003369/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003370unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003372 unsigned Mask = 0;
3373 // 8 nodes, but we only care about the first 4.
3374 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 int Val = SVOp->getMaskElt(i);
3376 if (Val >= 0)
3377 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003378 if (i != 0)
3379 Mask <<= 2;
3380 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003381 return Mask;
3382}
3383
Nate Begemana09008b2009-10-19 02:17:23 +00003384/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3385/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3386unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3387 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3388 EVT VVT = N->getValueType(0);
3389 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3390 int Val = 0;
3391
3392 unsigned i, e;
3393 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3394 Val = SVOp->getMaskElt(i);
3395 if (Val >= 0)
3396 break;
3397 }
3398 return (Val - i) * EltSize;
3399}
3400
Evan Cheng37b73872009-07-30 08:33:02 +00003401/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3402/// constant +0.0.
3403bool X86::isZeroNode(SDValue Elt) {
3404 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003405 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003406 (isa<ConstantFPSDNode>(Elt) &&
3407 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3408}
3409
Nate Begeman9008ca62009-04-27 18:41:29 +00003410/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3411/// their permute mask.
3412static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3413 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003414 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003415 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003416 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003417
Nate Begeman5a5ca152009-04-29 05:20:52 +00003418 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 int idx = SVOp->getMaskElt(i);
3420 if (idx < 0)
3421 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003422 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003424 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003426 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3428 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003429}
3430
Evan Cheng779ccea2007-12-07 21:30:01 +00003431/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3432/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003433static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003434 unsigned NumElems = VT.getVectorNumElements();
3435 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 int idx = Mask[i];
3437 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003438 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003439 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003440 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003441 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003443 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003444}
3445
Evan Cheng533a0aa2006-04-19 20:35:22 +00003446/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3447/// match movhlps. The lower half elements should come from upper half of
3448/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003449/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003450static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3451 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003452 return false;
3453 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003455 return false;
3456 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003458 return false;
3459 return true;
3460}
3461
Evan Cheng5ced1d82006-04-06 23:23:56 +00003462/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003463/// is promoted to a vector. It also returns the LoadSDNode by reference if
3464/// required.
3465static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003466 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3467 return false;
3468 N = N->getOperand(0).getNode();
3469 if (!ISD::isNON_EXTLoad(N))
3470 return false;
3471 if (LD)
3472 *LD = cast<LoadSDNode>(N);
3473 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003474}
3475
Evan Cheng533a0aa2006-04-19 20:35:22 +00003476/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3477/// match movlp{s|d}. The lower half elements should come from lower half of
3478/// V1 (and in order), and the upper half elements should come from the upper
3479/// half of V2 (and in order). And since V1 will become the source of the
3480/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003481static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3482 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003483 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003484 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003485 // Is V2 is a vector load, don't do this transformation. We will try to use
3486 // load folding shufps op.
3487 if (ISD::isNON_EXTLoad(V2))
3488 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003489
Nate Begeman5a5ca152009-04-29 05:20:52 +00003490 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003491
Evan Cheng533a0aa2006-04-19 20:35:22 +00003492 if (NumElems != 2 && NumElems != 4)
3493 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003494 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003495 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003496 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003497 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003498 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003499 return false;
3500 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003501}
3502
Evan Cheng39623da2006-04-20 08:58:49 +00003503/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3504/// all the same.
3505static bool isSplatVector(SDNode *N) {
3506 if (N->getOpcode() != ISD::BUILD_VECTOR)
3507 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003508
Dan Gohman475871a2008-07-27 21:46:04 +00003509 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003510 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3511 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003512 return false;
3513 return true;
3514}
3515
Evan Cheng213d2cf2007-05-17 18:45:50 +00003516/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003517/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003518/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003519static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003520 SDValue V1 = N->getOperand(0);
3521 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003522 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3523 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003524 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003525 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003526 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003527 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3528 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003529 if (Opc != ISD::BUILD_VECTOR ||
3530 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003531 return false;
3532 } else if (Idx >= 0) {
3533 unsigned Opc = V1.getOpcode();
3534 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3535 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003536 if (Opc != ISD::BUILD_VECTOR ||
3537 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003538 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003539 }
3540 }
3541 return true;
3542}
3543
3544/// getZeroVector - Returns a vector of specified type with all zero elements.
3545///
Owen Andersone50ed302009-08-10 22:56:29 +00003546static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003547 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003548 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003549
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003550 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3551 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003552 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003553 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3555 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003556 } else if (VT.getSizeInBits() == 128) {
3557 if (HasSSE2) { // SSE2
3558 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3559 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3560 } else { // SSE1
3561 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3562 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3563 }
3564 } else if (VT.getSizeInBits() == 256) { // AVX
3565 // 256-bit logic and arithmetic instructions in AVX are
3566 // all floating-point, no support for integer ops. Default
3567 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003569 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3570 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003571 }
Dale Johannesenace16102009-02-03 19:33:06 +00003572 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003573}
3574
Chris Lattner8a594482007-11-25 00:24:49 +00003575/// getOnesVector - Returns a vector of specified type with all bits set.
3576///
Owen Andersone50ed302009-08-10 22:56:29 +00003577static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003578 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003579
Chris Lattner8a594482007-11-25 00:24:49 +00003580 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3581 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003583 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003584 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003586 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003588 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003589}
3590
3591
Evan Cheng39623da2006-04-20 08:58:49 +00003592/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3593/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003594static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003595 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003596 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003597
Evan Cheng39623da2006-04-20 08:58:49 +00003598 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003599 SmallVector<int, 8> MaskVec;
3600 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003601
Nate Begeman5a5ca152009-04-29 05:20:52 +00003602 for (unsigned i = 0; i != NumElems; ++i) {
3603 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 MaskVec[i] = NumElems;
3605 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003606 }
Evan Cheng39623da2006-04-20 08:58:49 +00003607 }
Evan Cheng39623da2006-04-20 08:58:49 +00003608 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3610 SVOp->getOperand(1), &MaskVec[0]);
3611 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003612}
3613
Evan Cheng017dcc62006-04-21 01:05:10 +00003614/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3615/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003616static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003617 SDValue V2) {
3618 unsigned NumElems = VT.getVectorNumElements();
3619 SmallVector<int, 8> Mask;
3620 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003621 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 Mask.push_back(i);
3623 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003624}
3625
Nate Begeman9008ca62009-04-27 18:41:29 +00003626/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003627static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003628 SDValue V2) {
3629 unsigned NumElems = VT.getVectorNumElements();
3630 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003631 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 Mask.push_back(i);
3633 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003634 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003635 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003636}
3637
Nate Begeman9008ca62009-04-27 18:41:29 +00003638/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003639static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003640 SDValue V2) {
3641 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003642 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003643 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003644 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 Mask.push_back(i + Half);
3646 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003647 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003648 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003649}
3650
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003651/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3652static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003654 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003655 DebugLoc dl = SV->getDebugLoc();
3656 SDValue V1 = SV->getOperand(0);
3657 int NumElems = VT.getVectorNumElements();
3658 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003659
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 // unpack elements to the correct location
3661 while (NumElems > 4) {
3662 if (EltNo < NumElems/2) {
3663 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3664 } else {
3665 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3666 EltNo -= NumElems/2;
3667 }
3668 NumElems >>= 1;
3669 }
Eric Christopherfd179292009-08-27 18:07:15 +00003670
Nate Begeman9008ca62009-04-27 18:41:29 +00003671 // Perform the splat.
3672 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003673 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003674 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3675 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003676}
3677
Evan Chengba05f722006-04-21 23:03:30 +00003678/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003679/// vector of zero or undef vector. This produces a shuffle where the low
3680/// element of V2 is swizzled into the zero/undef vector, landing at element
3681/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003682static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003683 bool isZero, bool HasSSE2,
3684 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003685 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003686 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003687 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3688 unsigned NumElems = VT.getVectorNumElements();
3689 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003690 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003691 // If this is the insertion idx, put the low elt of V2 here.
3692 MaskVec.push_back(i == Idx ? NumElems : i);
3693 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003694}
3695
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003696/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3697/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003698SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3699 unsigned Depth) {
3700 if (Depth == 6)
3701 return SDValue(); // Limit search depth.
3702
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003703 SDValue V = SDValue(N, 0);
3704 EVT VT = V.getValueType();
3705 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003706
3707 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3708 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3709 Index = SV->getMaskElt(Index);
3710
3711 if (Index < 0)
3712 return DAG.getUNDEF(VT.getVectorElementType());
3713
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003714 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003715 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003716 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003717 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003718
3719 // Recurse into target specific vector shuffles to find scalars.
3720 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003721 int NumElems = VT.getVectorNumElements();
3722 SmallVector<unsigned, 16> ShuffleMask;
3723 SDValue ImmN;
3724
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003725 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003726 case X86ISD::SHUFPS:
3727 case X86ISD::SHUFPD:
3728 ImmN = N->getOperand(N->getNumOperands()-1);
3729 DecodeSHUFPSMask(NumElems,
3730 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3731 ShuffleMask);
3732 break;
3733 case X86ISD::PUNPCKHBW:
3734 case X86ISD::PUNPCKHWD:
3735 case X86ISD::PUNPCKHDQ:
3736 case X86ISD::PUNPCKHQDQ:
3737 DecodePUNPCKHMask(NumElems, ShuffleMask);
3738 break;
3739 case X86ISD::UNPCKHPS:
3740 case X86ISD::UNPCKHPD:
3741 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3742 break;
3743 case X86ISD::PUNPCKLBW:
3744 case X86ISD::PUNPCKLWD:
3745 case X86ISD::PUNPCKLDQ:
3746 case X86ISD::PUNPCKLQDQ:
3747 DecodePUNPCKLMask(NumElems, ShuffleMask);
3748 break;
3749 case X86ISD::UNPCKLPS:
3750 case X86ISD::UNPCKLPD:
3751 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3752 break;
3753 case X86ISD::MOVHLPS:
3754 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3755 break;
3756 case X86ISD::MOVLHPS:
3757 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3758 break;
3759 case X86ISD::PSHUFD:
3760 ImmN = N->getOperand(N->getNumOperands()-1);
3761 DecodePSHUFMask(NumElems,
3762 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3763 ShuffleMask);
3764 break;
3765 case X86ISD::PSHUFHW:
3766 ImmN = N->getOperand(N->getNumOperands()-1);
3767 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3768 ShuffleMask);
3769 break;
3770 case X86ISD::PSHUFLW:
3771 ImmN = N->getOperand(N->getNumOperands()-1);
3772 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3773 ShuffleMask);
3774 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003775 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003776 case X86ISD::MOVSD: {
3777 // The index 0 always comes from the first element of the second source,
3778 // this is why MOVSS and MOVSD are used in the first place. The other
3779 // elements come from the other positions of the first source vector.
3780 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003781 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3782 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003783 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003784 default:
3785 assert("not implemented for target shuffle node");
3786 return SDValue();
3787 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003788
3789 Index = ShuffleMask[Index];
3790 if (Index < 0)
3791 return DAG.getUNDEF(VT.getVectorElementType());
3792
3793 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3794 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3795 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003796 }
3797
3798 // Actual nodes that may contain scalar elements
3799 if (Opcode == ISD::BIT_CONVERT) {
3800 V = V.getOperand(0);
3801 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003802 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003803
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003804 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003805 return SDValue();
3806 }
3807
3808 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3809 return (Index == 0) ? V.getOperand(0)
3810 : DAG.getUNDEF(VT.getVectorElementType());
3811
3812 if (V.getOpcode() == ISD::BUILD_VECTOR)
3813 return V.getOperand(Index);
3814
3815 return SDValue();
3816}
3817
3818/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3819/// shuffle operation which come from a consecutively from a zero. The
3820/// search can start in two diferent directions, from left or right.
3821static
3822unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3823 bool ZerosFromLeft, SelectionDAG &DAG) {
3824 int i = 0;
3825
3826 while (i < NumElems) {
3827 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003828 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003829 if (!(Elt.getNode() &&
3830 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3831 break;
3832 ++i;
3833 }
3834
3835 return i;
3836}
3837
3838/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3839/// MaskE correspond consecutively to elements from one of the vector operands,
3840/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3841static
3842bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3843 int OpIdx, int NumElems, unsigned &OpNum) {
3844 bool SeenV1 = false;
3845 bool SeenV2 = false;
3846
3847 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3848 int Idx = SVOp->getMaskElt(i);
3849 // Ignore undef indicies
3850 if (Idx < 0)
3851 continue;
3852
3853 if (Idx < NumElems)
3854 SeenV1 = true;
3855 else
3856 SeenV2 = true;
3857
3858 // Only accept consecutive elements from the same vector
3859 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3860 return false;
3861 }
3862
3863 OpNum = SeenV1 ? 0 : 1;
3864 return true;
3865}
3866
3867/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3868/// logical left shift of a vector.
3869static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3870 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3871 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3872 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3873 false /* check zeros from right */, DAG);
3874 unsigned OpSrc;
3875
3876 if (!NumZeros)
3877 return false;
3878
3879 // Considering the elements in the mask that are not consecutive zeros,
3880 // check if they consecutively come from only one of the source vectors.
3881 //
3882 // V1 = {X, A, B, C} 0
3883 // \ \ \ /
3884 // vector_shuffle V1, V2 <1, 2, 3, X>
3885 //
3886 if (!isShuffleMaskConsecutive(SVOp,
3887 0, // Mask Start Index
3888 NumElems-NumZeros-1, // Mask End Index
3889 NumZeros, // Where to start looking in the src vector
3890 NumElems, // Number of elements in vector
3891 OpSrc)) // Which source operand ?
3892 return false;
3893
3894 isLeft = false;
3895 ShAmt = NumZeros;
3896 ShVal = SVOp->getOperand(OpSrc);
3897 return true;
3898}
3899
3900/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3901/// logical left shift of a vector.
3902static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3903 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3904 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3905 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3906 true /* check zeros from left */, DAG);
3907 unsigned OpSrc;
3908
3909 if (!NumZeros)
3910 return false;
3911
3912 // Considering the elements in the mask that are not consecutive zeros,
3913 // check if they consecutively come from only one of the source vectors.
3914 //
3915 // 0 { A, B, X, X } = V2
3916 // / \ / /
3917 // vector_shuffle V1, V2 <X, X, 4, 5>
3918 //
3919 if (!isShuffleMaskConsecutive(SVOp,
3920 NumZeros, // Mask Start Index
3921 NumElems-1, // Mask End Index
3922 0, // Where to start looking in the src vector
3923 NumElems, // Number of elements in vector
3924 OpSrc)) // Which source operand ?
3925 return false;
3926
3927 isLeft = true;
3928 ShAmt = NumZeros;
3929 ShVal = SVOp->getOperand(OpSrc);
3930 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003931}
3932
3933/// isVectorShift - Returns true if the shuffle can be implemented as a
3934/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003935static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003936 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003937 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3938 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3939 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003940
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003941 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003942}
3943
Evan Chengc78d3b42006-04-24 18:01:45 +00003944/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3945///
Dan Gohman475871a2008-07-27 21:46:04 +00003946static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003947 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003948 SelectionDAG &DAG,
3949 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003950 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003951 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003952
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003953 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003954 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003955 bool First = true;
3956 for (unsigned i = 0; i < 16; ++i) {
3957 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3958 if (ThisIsNonZero && First) {
3959 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003960 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003961 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003963 First = false;
3964 }
3965
3966 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003967 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003968 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3969 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003970 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003972 }
3973 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3975 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3976 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003977 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003979 } else
3980 ThisElt = LastElt;
3981
Gabor Greifba36cb52008-08-28 21:40:38 +00003982 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003984 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003985 }
3986 }
3987
Owen Anderson825b72b2009-08-11 20:47:22 +00003988 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003989}
3990
Bill Wendlinga348c562007-03-22 18:42:45 +00003991/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003992///
Dan Gohman475871a2008-07-27 21:46:04 +00003993static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003994 unsigned NumNonZero, unsigned NumZero,
3995 SelectionDAG &DAG,
3996 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003997 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003998 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003999
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004000 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004001 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004002 bool First = true;
4003 for (unsigned i = 0; i < 8; ++i) {
4004 bool isNonZero = (NonZeros & (1 << i)) != 0;
4005 if (isNonZero) {
4006 if (First) {
4007 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004009 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004010 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004011 First = false;
4012 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004013 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004015 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004016 }
4017 }
4018
4019 return V;
4020}
4021
Evan Chengf26ffe92008-05-29 08:22:04 +00004022/// getVShift - Return a vector logical shift node.
4023///
Owen Andersone50ed302009-08-10 22:56:29 +00004024static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 unsigned NumBits, SelectionDAG &DAG,
4026 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004027 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004029 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00004030 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
4031 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4032 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00004033 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00004034}
4035
Dan Gohman475871a2008-07-27 21:46:04 +00004036SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004037X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004038 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00004039
4040 // Check if the scalar load can be widened into a vector load. And if
4041 // the address is "base + cst" see if the cst can be "absorbed" into
4042 // the shuffle mask.
4043 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4044 SDValue Ptr = LD->getBasePtr();
4045 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4046 return SDValue();
4047 EVT PVT = LD->getValueType(0);
4048 if (PVT != MVT::i32 && PVT != MVT::f32)
4049 return SDValue();
4050
4051 int FI = -1;
4052 int64_t Offset = 0;
4053 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4054 FI = FINode->getIndex();
4055 Offset = 0;
4056 } else if (Ptr.getOpcode() == ISD::ADD &&
4057 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4058 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4059 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4060 Offset = Ptr.getConstantOperandVal(1);
4061 Ptr = Ptr.getOperand(0);
4062 } else {
4063 return SDValue();
4064 }
4065
4066 SDValue Chain = LD->getChain();
4067 // Make sure the stack object alignment is at least 16.
4068 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4069 if (DAG.InferPtrAlignment(Ptr) < 16) {
4070 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004071 // Can't change the alignment. FIXME: It's possible to compute
4072 // the exact stack offset and reference FI + adjust offset instead.
4073 // If someone *really* cares about this. That's the way to implement it.
4074 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004075 } else {
4076 MFI->setObjectAlignment(FI, 16);
4077 }
4078 }
4079
4080 // (Offset % 16) must be multiple of 4. Then address is then
4081 // Ptr + (Offset & ~15).
4082 if (Offset < 0)
4083 return SDValue();
4084 if ((Offset % 16) & 3)
4085 return SDValue();
4086 int64_t StartOffset = Offset & ~15;
4087 if (StartOffset)
4088 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4089 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4090
4091 int EltNo = (Offset - StartOffset) >> 2;
4092 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4093 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004094 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4095 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004096 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004097 // Canonicalize it to a v4i32 shuffle.
4098 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
4099 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4100 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004101 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004102 }
4103
4104 return SDValue();
4105}
4106
Nate Begeman1449f292010-03-24 22:19:06 +00004107/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4108/// vector of type 'VT', see if the elements can be replaced by a single large
4109/// load which has the same value as a build_vector whose operands are 'elts'.
4110///
4111/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
4112///
4113/// FIXME: we'd also like to handle the case where the last elements are zero
4114/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4115/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004116static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
4117 DebugLoc &dl, SelectionDAG &DAG) {
4118 EVT EltVT = VT.getVectorElementType();
4119 unsigned NumElems = Elts.size();
4120
Nate Begemanfdea31a2010-03-24 20:49:50 +00004121 LoadSDNode *LDBase = NULL;
4122 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00004123
4124 // For each element in the initializer, see if we've found a load or an undef.
4125 // If we don't find an initial load element, or later load elements are
4126 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004127 for (unsigned i = 0; i < NumElems; ++i) {
4128 SDValue Elt = Elts[i];
4129
4130 if (!Elt.getNode() ||
4131 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4132 return SDValue();
4133 if (!LDBase) {
4134 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4135 return SDValue();
4136 LDBase = cast<LoadSDNode>(Elt.getNode());
4137 LastLoadedElt = i;
4138 continue;
4139 }
4140 if (Elt.getOpcode() == ISD::UNDEF)
4141 continue;
4142
4143 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4144 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4145 return SDValue();
4146 LastLoadedElt = i;
4147 }
Nate Begeman1449f292010-03-24 22:19:06 +00004148
4149 // If we have found an entire vector of loads and undefs, then return a large
4150 // load of the entire vector width starting at the base pointer. If we found
4151 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004152 if (LastLoadedElt == NumElems - 1) {
4153 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4154 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004155 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004156 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4157 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004158 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004159 LDBase->isVolatile(), LDBase->isNonTemporal(),
4160 LDBase->getAlignment());
4161 } else if (NumElems == 4 && LastLoadedElt == 1) {
4162 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4163 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4164 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4165 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4166 }
4167 return SDValue();
4168}
4169
Evan Chengc3630942009-12-09 21:00:30 +00004170SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004171X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004172 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004173 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4174 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004175 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4176 // is present, so AllOnes is ignored.
4177 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4178 (Op.getValueType().getSizeInBits() != 256 &&
4179 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00004180 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4181 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4182 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004184 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004185
Gabor Greifba36cb52008-08-28 21:40:38 +00004186 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004187 return getOnesVector(Op.getValueType(), DAG, dl);
4188 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004189 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004190
Owen Andersone50ed302009-08-10 22:56:29 +00004191 EVT VT = Op.getValueType();
4192 EVT ExtVT = VT.getVectorElementType();
4193 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004194
4195 unsigned NumElems = Op.getNumOperands();
4196 unsigned NumZero = 0;
4197 unsigned NumNonZero = 0;
4198 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004199 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004200 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004201 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004202 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004203 if (Elt.getOpcode() == ISD::UNDEF)
4204 continue;
4205 Values.insert(Elt);
4206 if (Elt.getOpcode() != ISD::Constant &&
4207 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004208 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004209 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004210 NumZero++;
4211 else {
4212 NonZeros |= (1 << i);
4213 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004214 }
4215 }
4216
Chris Lattner97a2a562010-08-26 05:24:29 +00004217 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4218 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004219 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004220
Chris Lattner67f453a2008-03-09 05:42:06 +00004221 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004222 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004223 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004224 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004225
Chris Lattner62098042008-03-09 01:05:04 +00004226 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4227 // the value are obviously zero, truncate the value to i32 and do the
4228 // insertion that way. Only do this if the value is non-constant or if the
4229 // value is a constant being inserted into element 0. It is cheaper to do
4230 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004232 (!IsAllConstants || Idx == 0)) {
4233 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4234 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4236 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00004237
Chris Lattner62098042008-03-09 01:05:04 +00004238 // Truncate the value (which may itself be a constant) to i32, and
4239 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004241 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004242 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4243 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004244
Chris Lattner62098042008-03-09 01:05:04 +00004245 // Now we have our 32-bit value zero extended in the low element of
4246 // a vector. If Idx != 0, swizzle it into place.
4247 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 SmallVector<int, 4> Mask;
4249 Mask.push_back(Idx);
4250 for (unsigned i = 1; i != VecElts; ++i)
4251 Mask.push_back(i);
4252 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004253 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004255 }
Dale Johannesenace16102009-02-03 19:33:06 +00004256 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004257 }
4258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004259
Chris Lattner19f79692008-03-08 22:59:52 +00004260 // If we have a constant or non-constant insertion into the low element of
4261 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4262 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004263 // depending on what the source datatype is.
4264 if (Idx == 0) {
4265 if (NumZero == 0) {
4266 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4268 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004269 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4270 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4271 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4272 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4274 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4275 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004276 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4277 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4278 Subtarget->hasSSE2(), DAG);
4279 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4280 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004281 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004282
4283 // Is it a vector logical left shift?
4284 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004285 X86::isZeroNode(Op.getOperand(0)) &&
4286 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004287 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004288 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004289 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004290 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004291 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004292 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004293
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004294 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004295 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004296
Chris Lattner19f79692008-03-08 22:59:52 +00004297 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4298 // is a non-constant being inserted into an element other than the low one,
4299 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4300 // movd/movss) to move this into the low element, then shuffle it into
4301 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004302 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004303 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004304
Evan Cheng0db9fe62006-04-25 20:13:52 +00004305 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004306 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4307 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 MaskVec.push_back(i == Idx ? 0 : 1);
4311 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004312 }
4313 }
4314
Chris Lattner67f453a2008-03-09 05:42:06 +00004315 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004316 if (Values.size() == 1) {
4317 if (EVTBits == 32) {
4318 // Instead of a shuffle like this:
4319 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4320 // Check if it's possible to issue this instead.
4321 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4322 unsigned Idx = CountTrailingZeros_32(NonZeros);
4323 SDValue Item = Op.getOperand(Idx);
4324 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4325 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4326 }
Dan Gohman475871a2008-07-27 21:46:04 +00004327 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004328 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004329
Dan Gohmana3941172007-07-24 22:55:08 +00004330 // A vector full of immediates; various special cases are already
4331 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004332 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004333 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004334
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004335 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004336 if (EVTBits == 64) {
4337 if (NumNonZero == 1) {
4338 // One half is zero or undef.
4339 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004340 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004341 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004342 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4343 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004344 }
Dan Gohman475871a2008-07-27 21:46:04 +00004345 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004346 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004347
4348 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004349 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004350 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004351 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004352 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004353 }
4354
Bill Wendling826f36f2007-03-28 00:57:11 +00004355 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004356 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004357 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004358 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004359 }
4360
4361 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004362 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004363 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004364 if (NumElems == 4 && NumZero > 0) {
4365 for (unsigned i = 0; i < 4; ++i) {
4366 bool isZero = !(NonZeros & (1 << i));
4367 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004368 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004369 else
Dale Johannesenace16102009-02-03 19:33:06 +00004370 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004371 }
4372
4373 for (unsigned i = 0; i < 2; ++i) {
4374 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4375 default: break;
4376 case 0:
4377 V[i] = V[i*2]; // Must be a zero vector.
4378 break;
4379 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004380 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004381 break;
4382 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004384 break;
4385 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004387 break;
4388 }
4389 }
4390
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004392 bool Reverse = (NonZeros & 0x3) == 2;
4393 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004395 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4396 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004397 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4398 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004399 }
4400
Nate Begemanfdea31a2010-03-24 20:49:50 +00004401 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4402 // Check for a build vector of consecutive loads.
4403 for (unsigned i = 0; i < NumElems; ++i)
4404 V[i] = Op.getOperand(i);
4405
4406 // Check for elements which are consecutive loads.
4407 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4408 if (LD.getNode())
4409 return LD;
4410
Chris Lattner24faf612010-08-28 17:59:08 +00004411 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004412 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004413 SDValue Result;
4414 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4415 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4416 else
4417 Result = DAG.getUNDEF(VT);
4418
4419 for (unsigned i = 1; i < NumElems; ++i) {
4420 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4421 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004422 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004423 }
4424 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004426
Chris Lattner6e80e442010-08-28 17:15:43 +00004427 // Otherwise, expand into a number of unpckl*, start by extending each of
4428 // our (non-undef) elements to the full vector width with the element in the
4429 // bottom slot of the vector (which generates no code for SSE).
4430 for (unsigned i = 0; i < NumElems; ++i) {
4431 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4432 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4433 else
4434 V[i] = DAG.getUNDEF(VT);
4435 }
4436
4437 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004438 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4439 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4440 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004441 unsigned EltStride = NumElems >> 1;
4442 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004443 for (unsigned i = 0; i < EltStride; ++i) {
4444 // If V[i+EltStride] is undef and this is the first round of mixing,
4445 // then it is safe to just drop this shuffle: V[i] is already in the
4446 // right place, the one element (since it's the first round) being
4447 // inserted as undef can be dropped. This isn't safe for successive
4448 // rounds because they will permute elements within both vectors.
4449 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4450 EltStride == NumElems/2)
4451 continue;
4452
Chris Lattner6e80e442010-08-28 17:15:43 +00004453 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004454 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004455 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004456 }
4457 return V[0];
4458 }
Dan Gohman475871a2008-07-27 21:46:04 +00004459 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004460}
4461
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004462SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004463X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004464 // We support concatenate two MMX registers and place them in a MMX
4465 // register. This is better than doing a stack convert.
4466 DebugLoc dl = Op.getDebugLoc();
4467 EVT ResVT = Op.getValueType();
4468 assert(Op.getNumOperands() == 2);
4469 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4470 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4471 int Mask[2];
4472 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4473 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4474 InVec = Op.getOperand(1);
4475 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4476 unsigned NumElts = ResVT.getVectorNumElements();
4477 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4478 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4479 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4480 } else {
4481 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4482 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4483 Mask[0] = 0; Mask[1] = 2;
4484 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4485 }
4486 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4487}
4488
Nate Begemanb9a47b82009-02-23 08:49:38 +00004489// v8i16 shuffles - Prefer shuffles in the following order:
4490// 1. [all] pshuflw, pshufhw, optional move
4491// 2. [ssse3] 1 x pshufb
4492// 3. [ssse3] 2 x pshufb + 1 x por
4493// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004494SDValue
4495X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4496 SelectionDAG &DAG) const {
4497 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004498 SDValue V1 = SVOp->getOperand(0);
4499 SDValue V2 = SVOp->getOperand(1);
4500 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004501 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004502
Nate Begemanb9a47b82009-02-23 08:49:38 +00004503 // Determine if more than 1 of the words in each of the low and high quadwords
4504 // of the result come from the same quadword of one of the two inputs. Undef
4505 // mask values count as coming from any quadword, for better codegen.
4506 SmallVector<unsigned, 4> LoQuad(4);
4507 SmallVector<unsigned, 4> HiQuad(4);
4508 BitVector InputQuads(4);
4509 for (unsigned i = 0; i < 8; ++i) {
4510 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004511 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004512 MaskVals.push_back(EltIdx);
4513 if (EltIdx < 0) {
4514 ++Quad[0];
4515 ++Quad[1];
4516 ++Quad[2];
4517 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004518 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004519 }
4520 ++Quad[EltIdx / 4];
4521 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004522 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004523
Nate Begemanb9a47b82009-02-23 08:49:38 +00004524 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004525 unsigned MaxQuad = 1;
4526 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004527 if (LoQuad[i] > MaxQuad) {
4528 BestLoQuad = i;
4529 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004530 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004531 }
4532
Nate Begemanb9a47b82009-02-23 08:49:38 +00004533 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004534 MaxQuad = 1;
4535 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004536 if (HiQuad[i] > MaxQuad) {
4537 BestHiQuad = i;
4538 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004539 }
4540 }
4541
Nate Begemanb9a47b82009-02-23 08:49:38 +00004542 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004543 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004544 // single pshufb instruction is necessary. If There are more than 2 input
4545 // quads, disable the next transformation since it does not help SSSE3.
4546 bool V1Used = InputQuads[0] || InputQuads[1];
4547 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004548 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004549 if (InputQuads.count() == 2 && V1Used && V2Used) {
4550 BestLoQuad = InputQuads.find_first();
4551 BestHiQuad = InputQuads.find_next(BestLoQuad);
4552 }
4553 if (InputQuads.count() > 2) {
4554 BestLoQuad = -1;
4555 BestHiQuad = -1;
4556 }
4557 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004558
Nate Begemanb9a47b82009-02-23 08:49:38 +00004559 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4560 // the shuffle mask. If a quad is scored as -1, that means that it contains
4561 // words from all 4 input quadwords.
4562 SDValue NewV;
4563 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 SmallVector<int, 8> MaskV;
4565 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4566 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004567 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004568 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4569 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4570 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004571
Nate Begemanb9a47b82009-02-23 08:49:38 +00004572 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4573 // source words for the shuffle, to aid later transformations.
4574 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004575 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004576 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004577 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004578 if (idx != (int)i)
4579 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004580 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004581 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004582 AllWordsInNewV = false;
4583 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004584 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004585
Nate Begemanb9a47b82009-02-23 08:49:38 +00004586 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4587 if (AllWordsInNewV) {
4588 for (int i = 0; i != 8; ++i) {
4589 int idx = MaskVals[i];
4590 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004591 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004592 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004593 if ((idx != i) && idx < 4)
4594 pshufhw = false;
4595 if ((idx != i) && idx > 3)
4596 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004597 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004598 V1 = NewV;
4599 V2Used = false;
4600 BestLoQuad = 0;
4601 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004602 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004603
Nate Begemanb9a47b82009-02-23 08:49:38 +00004604 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4605 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004606 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004607 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4608 unsigned TargetMask = 0;
4609 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004611 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4612 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4613 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004614 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004615 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004616 }
Eric Christopherfd179292009-08-27 18:07:15 +00004617
Nate Begemanb9a47b82009-02-23 08:49:38 +00004618 // If we have SSSE3, and all words of the result are from 1 input vector,
4619 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4620 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004621 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004622 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004623
Nate Begemanb9a47b82009-02-23 08:49:38 +00004624 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004625 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004626 // mask, and elements that come from V1 in the V2 mask, so that the two
4627 // results can be OR'd together.
4628 bool TwoInputs = V1Used && V2Used;
4629 for (unsigned i = 0; i != 8; ++i) {
4630 int EltIdx = MaskVals[i] * 2;
4631 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004632 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4633 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004634 continue;
4635 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4637 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004638 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004640 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004641 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004643 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004645
Nate Begemanb9a47b82009-02-23 08:49:38 +00004646 // Calculate the shuffle mask for the second input, shuffle it, and
4647 // OR it with the first shuffled input.
4648 pshufbMask.clear();
4649 for (unsigned i = 0; i != 8; ++i) {
4650 int EltIdx = MaskVals[i] * 2;
4651 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004652 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4653 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004654 continue;
4655 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4657 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004658 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004660 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004661 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 MVT::v16i8, &pshufbMask[0], 16));
4663 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4664 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004665 }
4666
4667 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4668 // and update MaskVals with new element order.
4669 BitVector InOrder(8);
4670 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004672 for (int i = 0; i != 4; ++i) {
4673 int idx = MaskVals[i];
4674 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004676 InOrder.set(i);
4677 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004679 InOrder.set(i);
4680 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004681 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004682 }
4683 }
4684 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004685 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004686 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004687 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004688
4689 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4690 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4691 NewV.getOperand(0),
4692 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4693 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004694 }
Eric Christopherfd179292009-08-27 18:07:15 +00004695
Nate Begemanb9a47b82009-02-23 08:49:38 +00004696 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4697 // and update MaskVals with the new element order.
4698 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004699 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004700 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004702 for (unsigned i = 4; i != 8; ++i) {
4703 int idx = MaskVals[i];
4704 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004705 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004706 InOrder.set(i);
4707 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004708 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004709 InOrder.set(i);
4710 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004712 }
4713 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004715 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004716
4717 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4718 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4719 NewV.getOperand(0),
4720 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4721 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004722 }
Eric Christopherfd179292009-08-27 18:07:15 +00004723
Nate Begemanb9a47b82009-02-23 08:49:38 +00004724 // In case BestHi & BestLo were both -1, which means each quadword has a word
4725 // from each of the four input quadwords, calculate the InOrder bitvector now
4726 // before falling through to the insert/extract cleanup.
4727 if (BestLoQuad == -1 && BestHiQuad == -1) {
4728 NewV = V1;
4729 for (int i = 0; i != 8; ++i)
4730 if (MaskVals[i] < 0 || MaskVals[i] == i)
4731 InOrder.set(i);
4732 }
Eric Christopherfd179292009-08-27 18:07:15 +00004733
Nate Begemanb9a47b82009-02-23 08:49:38 +00004734 // The other elements are put in the right place using pextrw and pinsrw.
4735 for (unsigned i = 0; i != 8; ++i) {
4736 if (InOrder[i])
4737 continue;
4738 int EltIdx = MaskVals[i];
4739 if (EltIdx < 0)
4740 continue;
4741 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004743 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004745 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004747 DAG.getIntPtrConstant(i));
4748 }
4749 return NewV;
4750}
4751
4752// v16i8 shuffles - Prefer shuffles in the following order:
4753// 1. [ssse3] 1 x pshufb
4754// 2. [ssse3] 2 x pshufb + 1 x por
4755// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4756static
Nate Begeman9008ca62009-04-27 18:41:29 +00004757SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004758 SelectionDAG &DAG,
4759 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004760 SDValue V1 = SVOp->getOperand(0);
4761 SDValue V2 = SVOp->getOperand(1);
4762 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004763 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004764 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004765
Nate Begemanb9a47b82009-02-23 08:49:38 +00004766 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004767 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004768 // present, fall back to case 3.
4769 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4770 bool V1Only = true;
4771 bool V2Only = true;
4772 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004773 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004774 if (EltIdx < 0)
4775 continue;
4776 if (EltIdx < 16)
4777 V2Only = false;
4778 else
4779 V1Only = false;
4780 }
Eric Christopherfd179292009-08-27 18:07:15 +00004781
Nate Begemanb9a47b82009-02-23 08:49:38 +00004782 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4783 if (TLI.getSubtarget()->hasSSSE3()) {
4784 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004785
Nate Begemanb9a47b82009-02-23 08:49:38 +00004786 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004787 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004788 //
4789 // Otherwise, we have elements from both input vectors, and must zero out
4790 // elements that come from V2 in the first mask, and V1 in the second mask
4791 // so that we can OR them together.
4792 bool TwoInputs = !(V1Only || V2Only);
4793 for (unsigned i = 0; i != 16; ++i) {
4794 int EltIdx = MaskVals[i];
4795 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004797 continue;
4798 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004799 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004800 }
4801 // If all the elements are from V2, assign it to V1 and return after
4802 // building the first pshufb.
4803 if (V2Only)
4804 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004805 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004806 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004807 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004808 if (!TwoInputs)
4809 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004810
Nate Begemanb9a47b82009-02-23 08:49:38 +00004811 // Calculate the shuffle mask for the second input, shuffle it, and
4812 // OR it with the first shuffled input.
4813 pshufbMask.clear();
4814 for (unsigned i = 0; i != 16; ++i) {
4815 int EltIdx = MaskVals[i];
4816 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004818 continue;
4819 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004821 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004823 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004824 MVT::v16i8, &pshufbMask[0], 16));
4825 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004826 }
Eric Christopherfd179292009-08-27 18:07:15 +00004827
Nate Begemanb9a47b82009-02-23 08:49:38 +00004828 // No SSSE3 - Calculate in place words and then fix all out of place words
4829 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4830 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004831 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4832 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004833 SDValue NewV = V2Only ? V2 : V1;
4834 for (int i = 0; i != 8; ++i) {
4835 int Elt0 = MaskVals[i*2];
4836 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004837
Nate Begemanb9a47b82009-02-23 08:49:38 +00004838 // This word of the result is all undef, skip it.
4839 if (Elt0 < 0 && Elt1 < 0)
4840 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004841
Nate Begemanb9a47b82009-02-23 08:49:38 +00004842 // This word of the result is already in the correct place, skip it.
4843 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4844 continue;
4845 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4846 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004847
Nate Begemanb9a47b82009-02-23 08:49:38 +00004848 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4849 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4850 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004851
4852 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4853 // using a single extract together, load it and store it.
4854 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004856 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004857 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004858 DAG.getIntPtrConstant(i));
4859 continue;
4860 }
4861
Nate Begemanb9a47b82009-02-23 08:49:38 +00004862 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004863 // source byte is not also odd, shift the extracted word left 8 bits
4864 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004865 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004867 DAG.getIntPtrConstant(Elt1 / 2));
4868 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004870 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004871 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4873 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004874 }
4875 // If Elt0 is defined, extract it from the appropriate source. If the
4876 // source byte is not also even, shift the extracted word right 8 bits. If
4877 // Elt1 was also defined, OR the extracted values together before
4878 // inserting them in the result.
4879 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004881 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4882 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004884 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004885 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004886 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4887 DAG.getConstant(0x00FF, MVT::i16));
4888 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004889 : InsElt0;
4890 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004892 DAG.getIntPtrConstant(i));
4893 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004895}
4896
Evan Cheng7a831ce2007-12-15 03:00:47 +00004897/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004898/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004899/// done when every pair / quad of shuffle mask elements point to elements in
4900/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004901/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004902static
Nate Begeman9008ca62009-04-27 18:41:29 +00004903SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004904 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004905 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004906 SDValue V1 = SVOp->getOperand(0);
4907 SDValue V2 = SVOp->getOperand(1);
4908 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004909 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004910 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004911 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004912 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004913 case MVT::v4f32: NewVT = MVT::v2f64; break;
4914 case MVT::v4i32: NewVT = MVT::v2i64; break;
4915 case MVT::v8i16: NewVT = MVT::v4i32; break;
4916 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004917 }
4918
Nate Begeman9008ca62009-04-27 18:41:29 +00004919 int Scale = NumElems / NewWidth;
4920 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004921 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004922 int StartIdx = -1;
4923 for (int j = 0; j < Scale; ++j) {
4924 int EltIdx = SVOp->getMaskElt(i+j);
4925 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004926 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004927 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004928 StartIdx = EltIdx - (EltIdx % Scale);
4929 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004930 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004931 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004932 if (StartIdx == -1)
4933 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004934 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004935 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004936 }
4937
Dale Johannesenace16102009-02-03 19:33:06 +00004938 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4939 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004940 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004941}
4942
Evan Chengd880b972008-05-09 21:53:03 +00004943/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004944///
Owen Andersone50ed302009-08-10 22:56:29 +00004945static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004946 SDValue SrcOp, SelectionDAG &DAG,
4947 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004948 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004949 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004950 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004951 LD = dyn_cast<LoadSDNode>(SrcOp);
4952 if (!LD) {
4953 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4954 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004955 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4956 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004957 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4958 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004959 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004960 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004961 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004962 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4963 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4964 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4965 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004966 SrcOp.getOperand(0)
4967 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004968 }
4969 }
4970 }
4971
Dale Johannesenace16102009-02-03 19:33:06 +00004972 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4973 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004974 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004975 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004976}
4977
Evan Chengace3c172008-07-22 21:13:36 +00004978/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4979/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004980static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004981LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4982 SDValue V1 = SVOp->getOperand(0);
4983 SDValue V2 = SVOp->getOperand(1);
4984 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004985 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004986
Evan Chengace3c172008-07-22 21:13:36 +00004987 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004988 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004989 SmallVector<int, 8> Mask1(4U, -1);
4990 SmallVector<int, 8> PermMask;
4991 SVOp->getMask(PermMask);
4992
Evan Chengace3c172008-07-22 21:13:36 +00004993 unsigned NumHi = 0;
4994 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004995 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004996 int Idx = PermMask[i];
4997 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004998 Locs[i] = std::make_pair(-1, -1);
4999 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005000 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5001 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005002 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005003 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005004 NumLo++;
5005 } else {
5006 Locs[i] = std::make_pair(1, NumHi);
5007 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005008 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005009 NumHi++;
5010 }
5011 }
5012 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005013
Evan Chengace3c172008-07-22 21:13:36 +00005014 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005015 // If no more than two elements come from either vector. This can be
5016 // implemented with two shuffles. First shuffle gather the elements.
5017 // The second shuffle, which takes the first shuffle as both of its
5018 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005019 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005020
Nate Begeman9008ca62009-04-27 18:41:29 +00005021 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005022
Evan Chengace3c172008-07-22 21:13:36 +00005023 for (unsigned i = 0; i != 4; ++i) {
5024 if (Locs[i].first == -1)
5025 continue;
5026 else {
5027 unsigned Idx = (i < 2) ? 0 : 4;
5028 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005029 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005030 }
5031 }
5032
Nate Begeman9008ca62009-04-27 18:41:29 +00005033 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005034 } else if (NumLo == 3 || NumHi == 3) {
5035 // Otherwise, we must have three elements from one vector, call it X, and
5036 // one element from the other, call it Y. First, use a shufps to build an
5037 // intermediate vector with the one element from Y and the element from X
5038 // that will be in the same half in the final destination (the indexes don't
5039 // matter). Then, use a shufps to build the final vector, taking the half
5040 // containing the element from Y from the intermediate, and the other half
5041 // from X.
5042 if (NumHi == 3) {
5043 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005044 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005045 std::swap(V1, V2);
5046 }
5047
5048 // Find the element from V2.
5049 unsigned HiIndex;
5050 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005051 int Val = PermMask[HiIndex];
5052 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005053 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005054 if (Val >= 4)
5055 break;
5056 }
5057
Nate Begeman9008ca62009-04-27 18:41:29 +00005058 Mask1[0] = PermMask[HiIndex];
5059 Mask1[1] = -1;
5060 Mask1[2] = PermMask[HiIndex^1];
5061 Mask1[3] = -1;
5062 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005063
5064 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005065 Mask1[0] = PermMask[0];
5066 Mask1[1] = PermMask[1];
5067 Mask1[2] = HiIndex & 1 ? 6 : 4;
5068 Mask1[3] = HiIndex & 1 ? 4 : 6;
5069 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005070 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005071 Mask1[0] = HiIndex & 1 ? 2 : 0;
5072 Mask1[1] = HiIndex & 1 ? 0 : 2;
5073 Mask1[2] = PermMask[2];
5074 Mask1[3] = PermMask[3];
5075 if (Mask1[2] >= 0)
5076 Mask1[2] += 4;
5077 if (Mask1[3] >= 0)
5078 Mask1[3] += 4;
5079 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005080 }
Evan Chengace3c172008-07-22 21:13:36 +00005081 }
5082
5083 // Break it into (shuffle shuffle_hi, shuffle_lo).
5084 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005085 SmallVector<int,8> LoMask(4U, -1);
5086 SmallVector<int,8> HiMask(4U, -1);
5087
5088 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005089 unsigned MaskIdx = 0;
5090 unsigned LoIdx = 0;
5091 unsigned HiIdx = 2;
5092 for (unsigned i = 0; i != 4; ++i) {
5093 if (i == 2) {
5094 MaskPtr = &HiMask;
5095 MaskIdx = 1;
5096 LoIdx = 0;
5097 HiIdx = 2;
5098 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005099 int Idx = PermMask[i];
5100 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005101 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005102 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005103 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005104 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005105 LoIdx++;
5106 } else {
5107 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005108 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005109 HiIdx++;
5110 }
5111 }
5112
Nate Begeman9008ca62009-04-27 18:41:29 +00005113 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5114 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5115 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005116 for (unsigned i = 0; i != 4; ++i) {
5117 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005118 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005119 } else {
5120 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005121 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005122 }
5123 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005124 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005125}
5126
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005127static bool MayFoldVectorLoad(SDValue V) {
5128 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5129 V = V.getOperand(0);
5130 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5131 V = V.getOperand(0);
5132 if (MayFoldLoad(V))
5133 return true;
5134 return false;
5135}
5136
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005137// FIXME: the version above should always be used. Since there's
5138// a bug where several vector shuffles can't be folded because the
5139// DAG is not updated during lowering and a node claims to have two
5140// uses while it only has one, use this version, and let isel match
5141// another instruction if the load really happens to have more than
5142// one use. Remove this version after this bug get fixed.
5143static bool RelaxedMayFoldVectorLoad(SDValue V) {
5144 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5145 V = V.getOperand(0);
5146 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5147 V = V.getOperand(0);
5148 if (ISD::isNormalLoad(V.getNode()))
5149 return true;
5150 return false;
5151}
5152
5153/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5154/// a vector extract, and if both can be later optimized into a single load.
5155/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5156/// here because otherwise a target specific shuffle node is going to be
5157/// emitted for this shuffle, and the optimization not done.
5158/// FIXME: This is probably not the best approach, but fix the problem
5159/// until the right path is decided.
5160static
5161bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5162 const TargetLowering &TLI) {
5163 EVT VT = V.getValueType();
5164 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5165
5166 // Be sure that the vector shuffle is present in a pattern like this:
5167 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5168 if (!V.hasOneUse())
5169 return false;
5170
5171 SDNode *N = *V.getNode()->use_begin();
5172 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5173 return false;
5174
5175 SDValue EltNo = N->getOperand(1);
5176 if (!isa<ConstantSDNode>(EltNo))
5177 return false;
5178
5179 // If the bit convert changed the number of elements, it is unsafe
5180 // to examine the mask.
5181 bool HasShuffleIntoBitcast = false;
5182 if (V.getOpcode() == ISD::BIT_CONVERT) {
5183 EVT SrcVT = V.getOperand(0).getValueType();
5184 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5185 return false;
5186 V = V.getOperand(0);
5187 HasShuffleIntoBitcast = true;
5188 }
5189
5190 // Select the input vector, guarding against out of range extract vector.
5191 unsigned NumElems = VT.getVectorNumElements();
5192 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5193 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5194 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5195
5196 // Skip one more bit_convert if necessary
5197 if (V.getOpcode() == ISD::BIT_CONVERT)
5198 V = V.getOperand(0);
5199
5200 if (ISD::isNormalLoad(V.getNode())) {
5201 // Is the original load suitable?
5202 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5203
5204 // FIXME: avoid the multi-use bug that is preventing lots of
5205 // of foldings to be detected, this is still wrong of course, but
5206 // give the temporary desired behavior, and if it happens that
5207 // the load has real more uses, during isel it will not fold, and
5208 // will generate poor code.
5209 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5210 return false;
5211
5212 if (!HasShuffleIntoBitcast)
5213 return true;
5214
5215 // If there's a bitcast before the shuffle, check if the load type and
5216 // alignment is valid.
5217 unsigned Align = LN0->getAlignment();
5218 unsigned NewAlign =
5219 TLI.getTargetData()->getABITypeAlignment(
5220 VT.getTypeForEVT(*DAG.getContext()));
5221
5222 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5223 return false;
5224 }
5225
5226 return true;
5227}
5228
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005229static
5230SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5231 bool HasSSE2) {
5232 SDValue V1 = Op.getOperand(0);
5233 SDValue V2 = Op.getOperand(1);
5234 EVT VT = Op.getValueType();
5235
5236 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5237
5238 if (HasSSE2 && VT == MVT::v2f64)
5239 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5240
5241 // v4f32 or v4i32
5242 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5243}
5244
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005245static
5246SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5247 SDValue V1 = Op.getOperand(0);
5248 SDValue V2 = Op.getOperand(1);
5249 EVT VT = Op.getValueType();
5250
5251 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5252 "unsupported shuffle type");
5253
5254 if (V2.getOpcode() == ISD::UNDEF)
5255 V2 = V1;
5256
5257 // v4i32 or v4f32
5258 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5259}
5260
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005261static
5262SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5263 SDValue V1 = Op.getOperand(0);
5264 SDValue V2 = Op.getOperand(1);
5265 EVT VT = Op.getValueType();
5266 unsigned NumElems = VT.getVectorNumElements();
5267
5268 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5269 // operand of these instructions is only memory, so check if there's a
5270 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5271 // same masks.
5272 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005273
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005274 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005275 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005276 CanFoldLoad = true;
5277
5278 // When V1 is a load, it can be folded later into a store in isel, example:
5279 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5280 // turns into:
5281 // (MOVLPSmr addr:$src1, VR128:$src2)
5282 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005283 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005284 CanFoldLoad = true;
5285
5286 if (CanFoldLoad) {
5287 if (HasSSE2 && NumElems == 2)
5288 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5289
5290 if (NumElems == 4)
5291 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5292 }
5293
5294 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5295 // movl and movlp will both match v2i64, but v2i64 is never matched by
5296 // movl earlier because we make it strict to avoid messing with the movlp load
5297 // folding logic (see the code above getMOVLP call). Match it here then,
5298 // this is horrible, but will stay like this until we move all shuffle
5299 // matching to x86 specific nodes. Note that for the 1st condition all
5300 // types are matched with movsd.
5301 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5302 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5303 else if (HasSSE2)
5304 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5305
5306
5307 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5308
5309 // Invert the operand order and use SHUFPS to match it.
5310 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5311 X86::getShuffleSHUFImmediate(SVOp), DAG);
5312}
5313
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005314static inline unsigned getUNPCKLOpcode(EVT VT) {
5315 switch(VT.getSimpleVT().SimpleTy) {
5316 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5317 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5318 case MVT::v4f32: return X86ISD::UNPCKLPS;
5319 case MVT::v2f64: return X86ISD::UNPCKLPD;
5320 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5321 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5322 default:
5323 llvm_unreachable("Unknow type for unpckl");
5324 }
5325 return 0;
5326}
5327
5328static inline unsigned getUNPCKHOpcode(EVT VT) {
5329 switch(VT.getSimpleVT().SimpleTy) {
5330 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5331 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5332 case MVT::v4f32: return X86ISD::UNPCKHPS;
5333 case MVT::v2f64: return X86ISD::UNPCKHPD;
5334 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5335 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5336 default:
5337 llvm_unreachable("Unknow type for unpckh");
5338 }
5339 return 0;
5340}
5341
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005342static
5343SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005344 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005345 const X86Subtarget *Subtarget) {
5346 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5347 EVT VT = Op.getValueType();
5348 DebugLoc dl = Op.getDebugLoc();
5349 SDValue V1 = Op.getOperand(0);
5350 SDValue V2 = Op.getOperand(1);
5351
5352 if (isZeroShuffle(SVOp))
5353 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5354
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005355 // Handle splat operations
5356 if (SVOp->isSplat()) {
5357 // Special case, this is the only place now where it's
5358 // allowed to return a vector_shuffle operation without
5359 // using a target specific node, because *hopefully* it
5360 // will be optimized away by the dag combiner.
5361 if (VT.getVectorNumElements() <= 4 &&
5362 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5363 return Op;
5364
5365 // Handle splats by matching through known masks
5366 if (VT.getVectorNumElements() <= 4)
5367 return SDValue();
5368
5369 // Canonize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005370 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005371 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005372
5373 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5374 // do it!
5375 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5376 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5377 if (NewOp.getNode())
5378 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, NewOp);
5379 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5380 // FIXME: Figure out a cleaner way to do this.
5381 // Try to make use of movq to zero out the top part.
5382 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5383 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5384 if (NewOp.getNode()) {
5385 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5386 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5387 DAG, Subtarget, dl);
5388 }
5389 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5390 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5391 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5392 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5393 DAG, Subtarget, dl);
5394 }
5395 }
5396 return SDValue();
5397}
5398
Dan Gohman475871a2008-07-27 21:46:04 +00005399SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005400X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005401 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005402 SDValue V1 = Op.getOperand(0);
5403 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005404 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005405 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005406 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005407 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005408 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5409 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005410 bool V1IsSplat = false;
5411 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005412 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005413 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005414 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005415 MachineFunction &MF = DAG.getMachineFunction();
5416 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005417
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005418 // FIXME: this is somehow handled during isel by MMX pattern fragments. Remove
5419 // the check or come up with another solution when all MMX move to intrinsics,
5420 // but don't allow this to be considered legal, we don't want vector_shuffle
5421 // operations to be matched during isel anymore.
5422 if (isMMX && SVOp->isSplat())
5423 return Op;
5424
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005425 // Vector shuffle lowering takes 3 steps:
5426 //
5427 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5428 // narrowing and commutation of operands should be handled.
5429 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5430 // shuffle nodes.
5431 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5432 // so the shuffle can be broken into other shuffles and the legalizer can
5433 // try the lowering again.
5434 //
5435 // The general ideia is that no vector_shuffle operation should be left to
5436 // be matched during isel, all of them must be converted to a target specific
5437 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005438
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005439 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5440 // narrowing and commutation of operands should be handled. The actual code
5441 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005442 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005443 if (NewOp.getNode())
5444 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005445
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005446 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5447 // unpckh_undef). Only use pshufd if speed is more important than size.
5448 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5449 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5450 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5451 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5452 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5453 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005454
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005455 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
5456 RelaxedMayFoldVectorLoad(V1) && !isMMX)
5457 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
5458
5459 if (!isMMX && X86::isMOVHLPS_v_undef_Mask(SVOp))
5460 return getMOVHighToLow(Op, dl, DAG);
5461
5462 // Use to match splats
5463 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5464 (VT == MVT::v2f64 || VT == MVT::v2i64))
5465 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5466
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005467 if (X86::isPSHUFDMask(SVOp)) {
5468 // The actual implementation will match the mask in the if above and then
5469 // during isel it can match several different instructions, not only pshufd
5470 // as its name says, sad but true, emulate the behavior for now...
5471 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5472 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5473
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005474 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5475
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005476 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005477 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5478
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005479 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005480 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5481 TargetMask, DAG);
5482
5483 if (VT == MVT::v4f32)
5484 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5485 TargetMask, DAG);
5486 }
Eric Christopherfd179292009-08-27 18:07:15 +00005487
Evan Chengf26ffe92008-05-29 08:22:04 +00005488 // Check if this can be converted into a logical shift.
5489 bool isLeft = false;
5490 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005491 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005492 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005493 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005494 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005495 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005496 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005497 EVT EltVT = VT.getVectorElementType();
5498 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005499 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005500 }
Eric Christopherfd179292009-08-27 18:07:15 +00005501
Nate Begeman9008ca62009-04-27 18:41:29 +00005502 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005503 if (V1IsUndef)
5504 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005505 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005506 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005507 if (!isMMX && !X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005508 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005509 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5510
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005511 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005512 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5513 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005514 }
Eric Christopherfd179292009-08-27 18:07:15 +00005515
Nate Begeman9008ca62009-04-27 18:41:29 +00005516 // FIXME: fold these into legal mask.
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005517 if (!isMMX) {
Daniel Dunbar31394222010-09-03 19:38:11 +00005518 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005519 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
5520
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005521 if (X86::isMOVHLPSMask(SVOp))
5522 return getMOVHighToLow(Op, dl, DAG);
5523
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005524 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5525 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
5526
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005527 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5528 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
5529
5530 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005531 return getMOVLP(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005532 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005533
Nate Begeman9008ca62009-04-27 18:41:29 +00005534 if (ShouldXformToMOVHLPS(SVOp) ||
5535 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5536 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005537
Evan Chengf26ffe92008-05-29 08:22:04 +00005538 if (isShift) {
5539 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005540 EVT EltVT = VT.getVectorElementType();
5541 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005542 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005543 }
Eric Christopherfd179292009-08-27 18:07:15 +00005544
Evan Cheng9eca5e82006-10-25 21:49:50 +00005545 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005546 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5547 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005548 V1IsSplat = isSplatVector(V1.getNode());
5549 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005550
Chris Lattner8a594482007-11-25 00:24:49 +00005551 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005552 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005553 Op = CommuteVectorShuffle(SVOp, DAG);
5554 SVOp = cast<ShuffleVectorSDNode>(Op);
5555 V1 = SVOp->getOperand(0);
5556 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005557 std::swap(V1IsSplat, V2IsSplat);
5558 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005559 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005560 }
5561
Nate Begeman9008ca62009-04-27 18:41:29 +00005562 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5563 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005564 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005565 return V1;
5566 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5567 // the instruction selector will not match, so get a canonical MOVL with
5568 // swapped operands to undo the commute.
5569 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005570 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005571
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005572 if (X86::isUNPCKLMask(SVOp))
5573 return (isMMX) ?
5574 Op : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
5575
5576 if (X86::isUNPCKHMask(SVOp))
5577 return (isMMX) ?
5578 Op : getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005579
Evan Cheng9bbbb982006-10-25 20:48:19 +00005580 if (V2IsSplat) {
5581 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005582 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005583 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005584 SDValue NewMask = NormalizeMask(SVOp, DAG);
5585 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5586 if (NSVOp != SVOp) {
5587 if (X86::isUNPCKLMask(NSVOp, true)) {
5588 return NewMask;
5589 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5590 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005591 }
5592 }
5593 }
5594
Evan Cheng9eca5e82006-10-25 21:49:50 +00005595 if (Commuted) {
5596 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005597 // FIXME: this seems wrong.
5598 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5599 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005600
5601 if (X86::isUNPCKLMask(NewSVOp))
5602 return (isMMX) ?
5603 NewOp : getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
5604
5605 if (X86::isUNPCKHMask(NewSVOp))
5606 return (isMMX) ?
5607 NewOp : getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005608 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005609
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005611
5612 // Normalize the node to match x86 shuffle ops if needed
5613 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5614 return CommuteVectorShuffle(SVOp, DAG);
5615
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005616 // The checks below are all present in isShuffleMaskLegal, but they are
5617 // inlined here right now to enable us to directly emit target specific
5618 // nodes, and remove one by one until they don't return Op anymore.
5619 SmallVector<int, 16> M;
5620 SVOp->getMask(M);
5621
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005622 if (isPALIGNRMask(M, VT, HasSSSE3))
5623 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5624 X86::getShufflePALIGNRImmediate(SVOp),
5625 DAG);
5626
Bruno Cardoso Lopes2eb63df2010-09-04 02:58:56 +00005627 // Only a few shuffle masks are handled for 64-bit vectors (MMX), and
5628 // 64-bit vectors which made to this point can't be handled, they are
5629 // expanded.
Bruno Cardoso Lopes67fc1e72010-09-07 18:24:00 +00005630 if (isMMX)
Bruno Cardoso Lopes828f6ae2010-09-04 02:50:13 +00005631 return SDValue();
5632
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005633 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5634 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5635 if (VT == MVT::v2f64)
5636 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5637 if (VT == MVT::v2i64)
5638 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5639 }
5640
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005641 if (isPSHUFHWMask(M, VT))
5642 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5643 X86::getShufflePSHUFHWImmediate(SVOp),
5644 DAG);
5645
5646 if (isPSHUFLWMask(M, VT))
5647 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5648 X86::getShufflePSHUFLWImmediate(SVOp),
5649 DAG);
5650
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005651 if (isSHUFPMask(M, VT)) {
5652 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5653 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5654 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5655 TargetMask, DAG);
5656 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5657 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5658 TargetMask, DAG);
5659 }
5660
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005661 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5662 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5663 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5664 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5665 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5666 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5667
Evan Cheng14b32e12007-12-11 01:46:18 +00005668 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005670 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005671 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005672 return NewOp;
5673 }
5674
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005676 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 if (NewOp.getNode())
5678 return NewOp;
5679 }
Eric Christopherfd179292009-08-27 18:07:15 +00005680
Evan Chengace3c172008-07-22 21:13:36 +00005681 // Handle all 4 wide cases with a number of shuffles except for MMX.
5682 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005683 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005684
Dan Gohman475871a2008-07-27 21:46:04 +00005685 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005686}
5687
Dan Gohman475871a2008-07-27 21:46:04 +00005688SDValue
5689X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005690 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005691 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005692 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005693 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005695 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005697 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005698 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005699 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005700 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5701 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5702 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005703 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5704 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005705 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005706 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005707 Op.getOperand(0)),
5708 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005710 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005712 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005713 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005715 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5716 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005717 // result has a single use which is a store or a bitcast to i32. And in
5718 // the case of a store, it's not worth it if the index is a constant 0,
5719 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005720 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005721 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005722 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005723 if ((User->getOpcode() != ISD::STORE ||
5724 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5725 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005726 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005728 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005729 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5730 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005731 Op.getOperand(0)),
5732 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005733 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5734 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005735 // ExtractPS works with constant index.
5736 if (isa<ConstantSDNode>(Op.getOperand(1)))
5737 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005738 }
Dan Gohman475871a2008-07-27 21:46:04 +00005739 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005740}
5741
5742
Dan Gohman475871a2008-07-27 21:46:04 +00005743SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005744X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5745 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005746 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005747 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005748
Evan Cheng62a3f152008-03-24 21:52:23 +00005749 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005750 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005751 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005752 return Res;
5753 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005754
Owen Andersone50ed302009-08-10 22:56:29 +00005755 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005756 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005757 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005758 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005759 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005760 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005761 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5763 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005764 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005766 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005767 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005768 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005769 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005770 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005771 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005772 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005773 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005774 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005775 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005776 if (Idx == 0)
5777 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005778
Evan Cheng0db9fe62006-04-25 20:13:52 +00005779 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005780 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005781 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005782 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005783 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005784 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005785 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005786 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005787 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5788 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5789 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005790 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005791 if (Idx == 0)
5792 return Op;
5793
5794 // UNPCKHPD the element to the lowest double word, then movsd.
5795 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5796 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005797 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005798 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005799 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005800 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005801 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005802 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005803 }
5804
Dan Gohman475871a2008-07-27 21:46:04 +00005805 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005806}
5807
Dan Gohman475871a2008-07-27 21:46:04 +00005808SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005809X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5810 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005811 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005812 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005813 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005814
Dan Gohman475871a2008-07-27 21:46:04 +00005815 SDValue N0 = Op.getOperand(0);
5816 SDValue N1 = Op.getOperand(1);
5817 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005818
Dan Gohman8a55ce42009-09-23 21:02:20 +00005819 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005820 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005821 unsigned Opc;
5822 if (VT == MVT::v8i16)
5823 Opc = X86ISD::PINSRW;
5824 else if (VT == MVT::v4i16)
5825 Opc = X86ISD::MMX_PINSRW;
5826 else if (VT == MVT::v16i8)
5827 Opc = X86ISD::PINSRB;
5828 else
5829 Opc = X86ISD::PINSRB;
5830
Nate Begeman14d12ca2008-02-11 04:19:36 +00005831 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5832 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 if (N1.getValueType() != MVT::i32)
5834 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5835 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005836 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005837 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005838 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005839 // Bits [7:6] of the constant are the source select. This will always be
5840 // zero here. The DAG Combiner may combine an extract_elt index into these
5841 // bits. For example (insert (extract, 3), 2) could be matched by putting
5842 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005843 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005844 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005845 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005846 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005847 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005848 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005850 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005851 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005852 // PINSR* works with constant index.
5853 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005854 }
Dan Gohman475871a2008-07-27 21:46:04 +00005855 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005856}
5857
Dan Gohman475871a2008-07-27 21:46:04 +00005858SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005859X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005860 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005861 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005862
5863 if (Subtarget->hasSSE41())
5864 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5865
Dan Gohman8a55ce42009-09-23 21:02:20 +00005866 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005867 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005868
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005869 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005870 SDValue N0 = Op.getOperand(0);
5871 SDValue N1 = Op.getOperand(1);
5872 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005873
Dan Gohman8a55ce42009-09-23 21:02:20 +00005874 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005875 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5876 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005877 if (N1.getValueType() != MVT::i32)
5878 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5879 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005880 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005881 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5882 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005883 }
Dan Gohman475871a2008-07-27 21:46:04 +00005884 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005885}
5886
Dan Gohman475871a2008-07-27 21:46:04 +00005887SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005888X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005889 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005890
5891 if (Op.getValueType() == MVT::v1i64 &&
5892 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005894
Owen Anderson825b72b2009-08-11 20:47:22 +00005895 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5896 EVT VT = MVT::v2i32;
5897 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005898 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005899 case MVT::v16i8:
5900 case MVT::v8i16:
5901 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005902 break;
5903 }
Dale Johannesenace16102009-02-03 19:33:06 +00005904 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5905 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005906}
5907
Bill Wendling056292f2008-09-16 21:48:12 +00005908// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5909// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5910// one of the above mentioned nodes. It has to be wrapped because otherwise
5911// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5912// be used to form addressing mode. These wrapped nodes will be selected
5913// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005914SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005915X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005916 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005917
Chris Lattner41621a22009-06-26 19:22:52 +00005918 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5919 // global base reg.
5920 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005921 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005922 CodeModel::Model M = getTargetMachine().getCodeModel();
5923
Chris Lattner4f066492009-07-11 20:29:19 +00005924 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005925 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005926 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005927 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005928 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005929 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005930 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005931
Evan Cheng1606e8e2009-03-13 07:51:59 +00005932 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005933 CP->getAlignment(),
5934 CP->getOffset(), OpFlag);
5935 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005936 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005937 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005938 if (OpFlag) {
5939 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005940 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005941 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005942 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005943 }
5944
5945 return Result;
5946}
5947
Dan Gohmand858e902010-04-17 15:26:15 +00005948SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005949 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005950
Chris Lattner18c59872009-06-27 04:16:01 +00005951 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5952 // global base reg.
5953 unsigned char OpFlag = 0;
5954 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005955 CodeModel::Model M = getTargetMachine().getCodeModel();
5956
Chris Lattner4f066492009-07-11 20:29:19 +00005957 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005958 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005959 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005960 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005961 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005962 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005963 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005964
Chris Lattner18c59872009-06-27 04:16:01 +00005965 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5966 OpFlag);
5967 DebugLoc DL = JT->getDebugLoc();
5968 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005969
Chris Lattner18c59872009-06-27 04:16:01 +00005970 // With PIC, the address is actually $g + Offset.
5971 if (OpFlag) {
5972 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5973 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005974 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005975 Result);
5976 }
Eric Christopherfd179292009-08-27 18:07:15 +00005977
Chris Lattner18c59872009-06-27 04:16:01 +00005978 return Result;
5979}
5980
5981SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005982X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005983 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005984
Chris Lattner18c59872009-06-27 04:16:01 +00005985 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5986 // global base reg.
5987 unsigned char OpFlag = 0;
5988 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005989 CodeModel::Model M = getTargetMachine().getCodeModel();
5990
Chris Lattner4f066492009-07-11 20:29:19 +00005991 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005992 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005993 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005994 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005995 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005996 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005997 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005998
Chris Lattner18c59872009-06-27 04:16:01 +00005999 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006000
Chris Lattner18c59872009-06-27 04:16:01 +00006001 DebugLoc DL = Op.getDebugLoc();
6002 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006003
6004
Chris Lattner18c59872009-06-27 04:16:01 +00006005 // With PIC, the address is actually $g + Offset.
6006 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006007 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006008 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6009 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006010 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006011 Result);
6012 }
Eric Christopherfd179292009-08-27 18:07:15 +00006013
Chris Lattner18c59872009-06-27 04:16:01 +00006014 return Result;
6015}
6016
Dan Gohman475871a2008-07-27 21:46:04 +00006017SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006018X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006019 // Create the TargetBlockAddressAddress node.
6020 unsigned char OpFlags =
6021 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006022 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006023 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006024 DebugLoc dl = Op.getDebugLoc();
6025 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6026 /*isTarget=*/true, OpFlags);
6027
Dan Gohmanf705adb2009-10-30 01:28:02 +00006028 if (Subtarget->isPICStyleRIPRel() &&
6029 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006030 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6031 else
6032 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006033
Dan Gohman29cbade2009-11-20 23:18:13 +00006034 // With PIC, the address is actually $g + Offset.
6035 if (isGlobalRelativeToPICBase(OpFlags)) {
6036 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6037 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6038 Result);
6039 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006040
6041 return Result;
6042}
6043
6044SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006045X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006046 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006047 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006048 // Create the TargetGlobalAddress node, folding in the constant
6049 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006050 unsigned char OpFlags =
6051 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006052 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006053 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006054 if (OpFlags == X86II::MO_NO_FLAG &&
6055 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006056 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006057 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006058 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006059 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006060 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006061 }
Eric Christopherfd179292009-08-27 18:07:15 +00006062
Chris Lattner4f066492009-07-11 20:29:19 +00006063 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006064 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006065 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6066 else
6067 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006068
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006069 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006070 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006071 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6072 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006073 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006074 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006075
Chris Lattner36c25012009-07-10 07:34:39 +00006076 // For globals that require a load from a stub to get the address, emit the
6077 // load.
6078 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006079 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006080 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006081
Dan Gohman6520e202008-10-18 02:06:02 +00006082 // If there was a non-zero offset that we didn't fold, create an explicit
6083 // addition for it.
6084 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006085 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006086 DAG.getConstant(Offset, getPointerTy()));
6087
Evan Cheng0db9fe62006-04-25 20:13:52 +00006088 return Result;
6089}
6090
Evan Chengda43bcf2008-09-24 00:05:32 +00006091SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006092X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006093 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006094 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006095 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006096}
6097
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006098static SDValue
6099GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006100 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006101 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006102 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00006103 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006104 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006105 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006106 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006107 GA->getOffset(),
6108 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006109 if (InFlag) {
6110 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006111 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006112 } else {
6113 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006114 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006115 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006116
6117 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006118 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006119
Rafael Espindola15f1b662009-04-24 12:59:40 +00006120 SDValue Flag = Chain.getValue(1);
6121 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006122}
6123
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006124// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006125static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006126LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006127 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006128 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006129 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6130 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006131 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006132 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006133 InFlag = Chain.getValue(1);
6134
Chris Lattnerb903bed2009-06-26 21:20:29 +00006135 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006136}
6137
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006138// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006139static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006140LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006141 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006142 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6143 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006144}
6145
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006146// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6147// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006148static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006149 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006150 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006151 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006152 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00006153 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006154 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006155 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00006156 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00006157
6158 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
Chris Lattner51abfe42010-09-21 06:02:19 +00006159 MachinePointerInfo(), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006160
Chris Lattnerb903bed2009-06-26 21:20:29 +00006161 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006162 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6163 // initialexec.
6164 unsigned WrapperKind = X86ISD::Wrapper;
6165 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006166 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006167 } else if (is64Bit) {
6168 assert(model == TLSModel::InitialExec);
6169 OperandFlags = X86II::MO_GOTTPOFF;
6170 WrapperKind = X86ISD::WrapperRIP;
6171 } else {
6172 assert(model == TLSModel::InitialExec);
6173 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006174 }
Eric Christopherfd179292009-08-27 18:07:15 +00006175
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006176 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6177 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00006178 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
6179 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006180 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006181 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006182
Rafael Espindola9a580232009-02-27 13:37:18 +00006183 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006184 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006185 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006186
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006187 // The address of the thread local variable is the add of the thread
6188 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006189 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006190}
6191
Dan Gohman475871a2008-07-27 21:46:04 +00006192SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006193X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00006194
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006195 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006196 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006197
Eric Christopher30ef0e52010-06-03 04:07:48 +00006198 if (Subtarget->isTargetELF()) {
6199 // TODO: implement the "local dynamic" model
6200 // TODO: implement the "initial exec"model for pic executables
6201
6202 // If GV is an alias then use the aliasee for determining
6203 // thread-localness.
6204 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6205 GV = GA->resolveAliasedGlobal(false);
6206
6207 TLSModel::Model model
6208 = getTLSModel(GV, getTargetMachine().getRelocationModel());
6209
6210 switch (model) {
6211 case TLSModel::GeneralDynamic:
6212 case TLSModel::LocalDynamic: // not implemented
6213 if (Subtarget->is64Bit())
6214 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6215 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
6216
6217 case TLSModel::InitialExec:
6218 case TLSModel::LocalExec:
6219 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6220 Subtarget->is64Bit());
6221 }
6222 } else if (Subtarget->isTargetDarwin()) {
6223 // Darwin only has one model of TLS. Lower to that.
6224 unsigned char OpFlag = 0;
6225 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6226 X86ISD::WrapperRIP : X86ISD::Wrapper;
6227
6228 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6229 // global base reg.
6230 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6231 !Subtarget->is64Bit();
6232 if (PIC32)
6233 OpFlag = X86II::MO_TLVP_PIC_BASE;
6234 else
6235 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00006236 DebugLoc DL = Op.getDebugLoc();
6237 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00006238 getPointerTy(),
6239 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006240 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
6241
6242 // With PIC32, the address is actually $g + Offset.
6243 if (PIC32)
6244 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6245 DAG.getNode(X86ISD::GlobalBaseReg,
6246 DebugLoc(), getPointerTy()),
6247 Offset);
6248
6249 // Lowering the machine isd will make sure everything is in the right
6250 // location.
6251 SDValue Args[] = { Offset };
6252 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
6253
6254 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6255 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6256 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00006257
Eric Christopher30ef0e52010-06-03 04:07:48 +00006258 // And our return value (tls address) is in the standard call return value
6259 // location.
6260 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6261 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006262 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00006263
6264 assert(false &&
6265 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006266
Torok Edwinc23197a2009-07-14 16:55:14 +00006267 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006268 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006269}
6270
Evan Cheng0db9fe62006-04-25 20:13:52 +00006271
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006272/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006273/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006274SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006275 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006276 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006277 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006278 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006279 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006280 SDValue ShOpLo = Op.getOperand(0);
6281 SDValue ShOpHi = Op.getOperand(1);
6282 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006283 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006284 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006285 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006286
Dan Gohman475871a2008-07-27 21:46:04 +00006287 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006288 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006289 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6290 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006291 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006292 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6293 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006294 }
Evan Chenge3413162006-01-09 18:33:28 +00006295
Owen Anderson825b72b2009-08-11 20:47:22 +00006296 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6297 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006298 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006299 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006300
Dan Gohman475871a2008-07-27 21:46:04 +00006301 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006302 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006303 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6304 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006305
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006306 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006307 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6308 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006309 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006310 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6311 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006312 }
6313
Dan Gohman475871a2008-07-27 21:46:04 +00006314 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006315 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006316}
Evan Chenga3195e82006-01-12 22:54:21 +00006317
Dan Gohmand858e902010-04-17 15:26:15 +00006318SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6319 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006320 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006321
6322 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006323 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006324 return Op;
6325 }
6326 return SDValue();
6327 }
6328
Owen Anderson825b72b2009-08-11 20:47:22 +00006329 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006330 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006331
Eli Friedman36df4992009-05-27 00:47:34 +00006332 // These are really Legal; return the operand so the caller accepts it as
6333 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006334 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006335 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006336 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006337 Subtarget->is64Bit()) {
6338 return Op;
6339 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006340
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006341 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006342 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006343 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006344 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006345 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006346 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006347 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006348 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006349 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006350 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6351}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006352
Owen Andersone50ed302009-08-10 22:56:29 +00006353SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006354 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006355 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006356 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00006357 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006358 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006359 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006360 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006361 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006362 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006363 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006364 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00006365 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006366 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006367
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006368 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006369 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006370 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006371
6372 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6373 // shouldn't be necessary except that RFP cannot be live across
6374 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006375 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006376 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006377 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006378 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006379 SDValue Ops[] = {
6380 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6381 };
6382 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00006383 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006384 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006385 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006386 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006387
Evan Cheng0db9fe62006-04-25 20:13:52 +00006388 return Result;
6389}
6390
Bill Wendling8b8a6362009-01-17 03:56:04 +00006391// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006392SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6393 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006394 // This algorithm is not obvious. Here it is in C code, more or less:
6395 /*
6396 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6397 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6398 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006399
Bill Wendling8b8a6362009-01-17 03:56:04 +00006400 // Copy ints to xmm registers.
6401 __m128i xh = _mm_cvtsi32_si128( hi );
6402 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006403
Bill Wendling8b8a6362009-01-17 03:56:04 +00006404 // Combine into low half of a single xmm register.
6405 __m128i x = _mm_unpacklo_epi32( xh, xl );
6406 __m128d d;
6407 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006408
Bill Wendling8b8a6362009-01-17 03:56:04 +00006409 // Merge in appropriate exponents to give the integer bits the right
6410 // magnitude.
6411 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006412
Bill Wendling8b8a6362009-01-17 03:56:04 +00006413 // Subtract away the biases to deal with the IEEE-754 double precision
6414 // implicit 1.
6415 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006416
Bill Wendling8b8a6362009-01-17 03:56:04 +00006417 // All conversions up to here are exact. The correctly rounded result is
6418 // calculated using the current rounding mode using the following
6419 // horizontal add.
6420 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6421 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6422 // store doesn't really need to be here (except
6423 // maybe to zero the other double)
6424 return sd;
6425 }
6426 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006427
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006428 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006429 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006430
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006431 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006432 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006433 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6434 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6435 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6436 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006437 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006438 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006439
Bill Wendling8b8a6362009-01-17 03:56:04 +00006440 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006441 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006442 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006443 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006444 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006445 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006446 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006447
Owen Anderson825b72b2009-08-11 20:47:22 +00006448 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6449 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006450 Op.getOperand(0),
6451 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006452 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6453 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006454 Op.getOperand(0),
6455 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006456 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6457 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006458 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006459 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006460 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6461 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6462 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006463 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006464 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006465 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006466
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006467 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006468 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6470 DAG.getUNDEF(MVT::v2f64), ShufMask);
6471 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6472 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006473 DAG.getIntPtrConstant(0));
6474}
6475
Bill Wendling8b8a6362009-01-17 03:56:04 +00006476// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006477SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6478 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006479 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006480 // FP constant to bias correct the final result.
6481 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006482 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006483
6484 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006485 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6486 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006487 Op.getOperand(0),
6488 DAG.getIntPtrConstant(0)));
6489
Owen Anderson825b72b2009-08-11 20:47:22 +00006490 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6491 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006492 DAG.getIntPtrConstant(0));
6493
6494 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006495 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6496 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006497 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006498 MVT::v2f64, Load)),
6499 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006500 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 MVT::v2f64, Bias)));
6502 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6503 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006504 DAG.getIntPtrConstant(0));
6505
6506 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006507 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006508
6509 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006510 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006511
Owen Anderson825b72b2009-08-11 20:47:22 +00006512 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006513 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006514 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006515 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006516 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006517 }
6518
6519 // Handle final rounding.
6520 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006521}
6522
Dan Gohmand858e902010-04-17 15:26:15 +00006523SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6524 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006525 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006526 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006527
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006528 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006529 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6530 // the optimization here.
6531 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006532 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006533
Owen Andersone50ed302009-08-10 22:56:29 +00006534 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006535 EVT DstVT = Op.getValueType();
6536 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006537 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006538 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006539 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006540
6541 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006542 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006543 if (SrcVT == MVT::i32) {
6544 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6545 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6546 getPointerTy(), StackSlot, WordOff);
6547 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006548 StackSlot, MachinePointerInfo(),
6549 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006550 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006551 OffsetSlot, MachinePointerInfo(),
6552 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006553 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6554 return Fild;
6555 }
6556
6557 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6558 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006559 StackSlot, MachinePointerInfo(),
6560 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006561 // For i64 source, we need to add the appropriate power of 2 if the input
6562 // was negative. This is the same as the optimization in
6563 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6564 // we must be careful to do the computation in x87 extended precision, not
6565 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6566 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6567 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6568 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6569
6570 APInt FF(32, 0x5F800000ULL);
6571
6572 // Check whether the sign bit is set.
6573 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6574 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6575 ISD::SETLT);
6576
6577 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6578 SDValue FudgePtr = DAG.getConstantPool(
6579 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6580 getPointerTy());
6581
6582 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6583 SDValue Zero = DAG.getIntPtrConstant(0);
6584 SDValue Four = DAG.getIntPtrConstant(4);
6585 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6586 Zero, Four);
6587 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6588
6589 // Load the value out, extending it from f32 to f80.
6590 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006591 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006592 FudgePtr, MachinePointerInfo::getConstantPool(),
6593 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006594 // Extend everything to 80 bits to force it to be done on x87.
6595 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6596 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006597}
6598
Dan Gohman475871a2008-07-27 21:46:04 +00006599std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006600FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006601 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006602
Owen Andersone50ed302009-08-10 22:56:29 +00006603 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006604
6605 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6607 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006608 }
6609
Owen Anderson825b72b2009-08-11 20:47:22 +00006610 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6611 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006612 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006613
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006614 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006615 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006616 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006617 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006618 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006619 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006620 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006621 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006622
Evan Cheng87c89352007-10-15 20:11:21 +00006623 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6624 // stack slot.
6625 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006626 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006627 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006628 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006629
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006631 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006632 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006633 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6634 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6635 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006636 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006637
Dan Gohman475871a2008-07-27 21:46:04 +00006638 SDValue Chain = DAG.getEntryNode();
6639 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00006640 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00006642 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006643 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006644 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006645 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006646 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006647 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6648 };
Dale Johannesenace16102009-02-03 19:33:06 +00006649 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006650 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006651 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006652 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6653 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006654
Evan Cheng0db9fe62006-04-25 20:13:52 +00006655 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006656 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006657 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006658
Chris Lattner27a6c732007-11-24 07:07:01 +00006659 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006660}
6661
Dan Gohmand858e902010-04-17 15:26:15 +00006662SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6663 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006664 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006665 if (Op.getValueType() == MVT::v2i32 &&
6666 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006667 return Op;
6668 }
6669 return SDValue();
6670 }
6671
Eli Friedman948e95a2009-05-23 09:59:16 +00006672 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006673 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006674 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6675 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006676
Chris Lattner27a6c732007-11-24 07:07:01 +00006677 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006678 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006679 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006680}
6681
Dan Gohmand858e902010-04-17 15:26:15 +00006682SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6683 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006684 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6685 SDValue FIST = Vals.first, StackSlot = Vals.second;
6686 assert(FIST.getNode() && "Unexpected failure");
6687
6688 // Load the result.
6689 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006690 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006691}
6692
Dan Gohmand858e902010-04-17 15:26:15 +00006693SDValue X86TargetLowering::LowerFABS(SDValue Op,
6694 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006695 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006696 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006697 EVT VT = Op.getValueType();
6698 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006699 if (VT.isVector())
6700 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006701 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006702 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006703 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006704 CV.push_back(C);
6705 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006706 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006707 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006708 CV.push_back(C);
6709 CV.push_back(C);
6710 CV.push_back(C);
6711 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006712 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006713 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006714 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006715 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006716 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006717 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006718 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006719}
6720
Dan Gohmand858e902010-04-17 15:26:15 +00006721SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006722 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006723 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006724 EVT VT = Op.getValueType();
6725 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006726 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006727 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006728 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006730 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006731 CV.push_back(C);
6732 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006734 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006735 CV.push_back(C);
6736 CV.push_back(C);
6737 CV.push_back(C);
6738 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006739 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006740 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006741 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006742 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006743 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006744 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006745 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006746 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006747 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6748 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006749 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006750 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006751 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006752 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006753 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006754}
6755
Dan Gohmand858e902010-04-17 15:26:15 +00006756SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006757 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006758 SDValue Op0 = Op.getOperand(0);
6759 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006760 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006761 EVT VT = Op.getValueType();
6762 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006763
6764 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006765 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006766 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006767 SrcVT = VT;
6768 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006769 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006770 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006771 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006772 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006773 }
6774
6775 // At this point the operands and the result should have the same
6776 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006777
Evan Cheng68c47cb2007-01-05 07:55:56 +00006778 // First get the sign bit of second operand.
6779 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006781 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6782 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006783 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006784 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6785 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6786 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6787 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006788 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006789 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006790 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006791 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006792 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006793 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006794 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006795
6796 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006797 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 // Op0 is MVT::f32, Op1 is MVT::f64.
6799 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6800 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6801 DAG.getConstant(32, MVT::i32));
6802 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6803 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006804 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006805 }
6806
Evan Cheng73d6cf12007-01-05 21:37:56 +00006807 // Clear first operand sign bit.
6808 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006809 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006810 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6811 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006812 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006813 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6814 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6815 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6816 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006817 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006818 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006819 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006820 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006821 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006822 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006823 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006824
6825 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006826 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006827}
6828
Dan Gohman076aee32009-03-04 19:44:21 +00006829/// Emit nodes that will be selected as "test Op0,Op0", or something
6830/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006831SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006832 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006833 DebugLoc dl = Op.getDebugLoc();
6834
Dan Gohman31125812009-03-07 01:58:32 +00006835 // CF and OF aren't always set the way we want. Determine which
6836 // of these we need.
6837 bool NeedCF = false;
6838 bool NeedOF = false;
6839 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006840 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006841 case X86::COND_A: case X86::COND_AE:
6842 case X86::COND_B: case X86::COND_BE:
6843 NeedCF = true;
6844 break;
6845 case X86::COND_G: case X86::COND_GE:
6846 case X86::COND_L: case X86::COND_LE:
6847 case X86::COND_O: case X86::COND_NO:
6848 NeedOF = true;
6849 break;
Dan Gohman31125812009-03-07 01:58:32 +00006850 }
6851
Dan Gohman076aee32009-03-04 19:44:21 +00006852 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006853 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6854 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006855 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6856 // Emit a CMP with 0, which is the TEST pattern.
6857 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6858 DAG.getConstant(0, Op.getValueType()));
6859
6860 unsigned Opcode = 0;
6861 unsigned NumOperands = 0;
6862 switch (Op.getNode()->getOpcode()) {
6863 case ISD::ADD:
6864 // Due to an isel shortcoming, be conservative if this add is likely to be
6865 // selected as part of a load-modify-store instruction. When the root node
6866 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6867 // uses of other nodes in the match, such as the ADD in this case. This
6868 // leads to the ADD being left around and reselected, with the result being
6869 // two adds in the output. Alas, even if none our users are stores, that
6870 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6871 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6872 // climbing the DAG back to the root, and it doesn't seem to be worth the
6873 // effort.
6874 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006875 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006876 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6877 goto default_case;
6878
6879 if (ConstantSDNode *C =
6880 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6881 // An add of one will be selected as an INC.
6882 if (C->getAPIntValue() == 1) {
6883 Opcode = X86ISD::INC;
6884 NumOperands = 1;
6885 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006886 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006887
6888 // An add of negative one (subtract of one) will be selected as a DEC.
6889 if (C->getAPIntValue().isAllOnesValue()) {
6890 Opcode = X86ISD::DEC;
6891 NumOperands = 1;
6892 break;
6893 }
Dan Gohman076aee32009-03-04 19:44:21 +00006894 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006895
6896 // Otherwise use a regular EFLAGS-setting add.
6897 Opcode = X86ISD::ADD;
6898 NumOperands = 2;
6899 break;
6900 case ISD::AND: {
6901 // If the primary and result isn't used, don't bother using X86ISD::AND,
6902 // because a TEST instruction will be better.
6903 bool NonFlagUse = false;
6904 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6905 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6906 SDNode *User = *UI;
6907 unsigned UOpNo = UI.getOperandNo();
6908 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6909 // Look pass truncate.
6910 UOpNo = User->use_begin().getOperandNo();
6911 User = *User->use_begin();
6912 }
6913
6914 if (User->getOpcode() != ISD::BRCOND &&
6915 User->getOpcode() != ISD::SETCC &&
6916 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6917 NonFlagUse = true;
6918 break;
6919 }
Dan Gohman076aee32009-03-04 19:44:21 +00006920 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006921
6922 if (!NonFlagUse)
6923 break;
6924 }
6925 // FALL THROUGH
6926 case ISD::SUB:
6927 case ISD::OR:
6928 case ISD::XOR:
6929 // Due to the ISEL shortcoming noted above, be conservative if this op is
6930 // likely to be selected as part of a load-modify-store instruction.
6931 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6932 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6933 if (UI->getOpcode() == ISD::STORE)
6934 goto default_case;
6935
6936 // Otherwise use a regular EFLAGS-setting instruction.
6937 switch (Op.getNode()->getOpcode()) {
6938 default: llvm_unreachable("unexpected operator!");
6939 case ISD::SUB: Opcode = X86ISD::SUB; break;
6940 case ISD::OR: Opcode = X86ISD::OR; break;
6941 case ISD::XOR: Opcode = X86ISD::XOR; break;
6942 case ISD::AND: Opcode = X86ISD::AND; break;
6943 }
6944
6945 NumOperands = 2;
6946 break;
6947 case X86ISD::ADD:
6948 case X86ISD::SUB:
6949 case X86ISD::INC:
6950 case X86ISD::DEC:
6951 case X86ISD::OR:
6952 case X86ISD::XOR:
6953 case X86ISD::AND:
6954 return SDValue(Op.getNode(), 1);
6955 default:
6956 default_case:
6957 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006958 }
6959
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006960 if (Opcode == 0)
6961 // Emit a CMP with 0, which is the TEST pattern.
6962 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6963 DAG.getConstant(0, Op.getValueType()));
6964
6965 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6966 SmallVector<SDValue, 4> Ops;
6967 for (unsigned i = 0; i != NumOperands; ++i)
6968 Ops.push_back(Op.getOperand(i));
6969
6970 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6971 DAG.ReplaceAllUsesWith(Op, New);
6972 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006973}
6974
6975/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6976/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006977SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006978 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006979 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6980 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006981 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006982
6983 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006984 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006985}
6986
Evan Chengd40d03e2010-01-06 19:38:29 +00006987/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6988/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006989SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6990 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006991 SDValue Op0 = And.getOperand(0);
6992 SDValue Op1 = And.getOperand(1);
6993 if (Op0.getOpcode() == ISD::TRUNCATE)
6994 Op0 = Op0.getOperand(0);
6995 if (Op1.getOpcode() == ISD::TRUNCATE)
6996 Op1 = Op1.getOperand(0);
6997
Evan Chengd40d03e2010-01-06 19:38:29 +00006998 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006999 if (Op1.getOpcode() == ISD::SHL)
7000 std::swap(Op0, Op1);
7001 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007002 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7003 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007004 // If we looked past a truncate, check that it's only truncating away
7005 // known zeros.
7006 unsigned BitWidth = Op0.getValueSizeInBits();
7007 unsigned AndBitWidth = And.getValueSizeInBits();
7008 if (BitWidth > AndBitWidth) {
7009 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7010 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7011 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7012 return SDValue();
7013 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007014 LHS = Op1;
7015 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007016 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007017 } else if (Op1.getOpcode() == ISD::Constant) {
7018 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7019 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007020 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7021 LHS = AndLHS.getOperand(0);
7022 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007023 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007024 }
Evan Cheng0488db92007-09-25 01:57:46 +00007025
Evan Chengd40d03e2010-01-06 19:38:29 +00007026 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007027 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007028 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007029 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007030 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007031 // Also promote i16 to i32 for performance / code size reason.
7032 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007033 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007034 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007035
Evan Chengd40d03e2010-01-06 19:38:29 +00007036 // If the operand types disagree, extend the shift amount to match. Since
7037 // BT ignores high bits (like shifts) we can use anyextend.
7038 if (LHS.getValueType() != RHS.getValueType())
7039 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007040
Evan Chengd40d03e2010-01-06 19:38:29 +00007041 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7042 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7043 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7044 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007045 }
7046
Evan Cheng54de3ea2010-01-05 06:52:31 +00007047 return SDValue();
7048}
7049
Dan Gohmand858e902010-04-17 15:26:15 +00007050SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007051 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7052 SDValue Op0 = Op.getOperand(0);
7053 SDValue Op1 = Op.getOperand(1);
7054 DebugLoc dl = Op.getDebugLoc();
7055 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7056
7057 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007058 // Lower (X & (1 << N)) == 0 to BT(X, N).
7059 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7060 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
7061 if (Op0.getOpcode() == ISD::AND &&
7062 Op0.hasOneUse() &&
7063 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007064 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007065 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7066 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7067 if (NewSetCC.getNode())
7068 return NewSetCC;
7069 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007070
Evan Cheng2c755ba2010-02-27 07:36:59 +00007071 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
7072 if (Op0.getOpcode() == X86ISD::SETCC &&
7073 Op1.getOpcode() == ISD::Constant &&
7074 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7075 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7076 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7077 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7078 bool Invert = (CC == ISD::SETNE) ^
7079 cast<ConstantSDNode>(Op1)->isNullValue();
7080 if (Invert)
7081 CCode = X86::GetOppositeBranchCondition(CCode);
7082 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7083 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7084 }
7085
Evan Chenge5b51ac2010-04-17 06:13:15 +00007086 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007087 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007088 if (X86CC == X86::COND_INVALID)
7089 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007090
Evan Cheng552f09a2010-04-26 19:06:11 +00007091 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00007092
7093 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00007094 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00007095 return DAG.getNode(ISD::AND, dl, MVT::i8,
7096 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
7097 DAG.getConstant(X86CC, MVT::i8), Cond),
7098 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00007099
Owen Anderson825b72b2009-08-11 20:47:22 +00007100 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7101 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007102}
7103
Dan Gohmand858e902010-04-17 15:26:15 +00007104SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007105 SDValue Cond;
7106 SDValue Op0 = Op.getOperand(0);
7107 SDValue Op1 = Op.getOperand(1);
7108 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007109 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007110 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7111 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007112 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007113
7114 if (isFP) {
7115 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007116 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007117 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7118 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007119 bool Swap = false;
7120
7121 switch (SetCCOpcode) {
7122 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007123 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007124 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007125 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007126 case ISD::SETGT: Swap = true; // Fallthrough
7127 case ISD::SETLT:
7128 case ISD::SETOLT: SSECC = 1; break;
7129 case ISD::SETOGE:
7130 case ISD::SETGE: Swap = true; // Fallthrough
7131 case ISD::SETLE:
7132 case ISD::SETOLE: SSECC = 2; break;
7133 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007134 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007135 case ISD::SETNE: SSECC = 4; break;
7136 case ISD::SETULE: Swap = true;
7137 case ISD::SETUGE: SSECC = 5; break;
7138 case ISD::SETULT: Swap = true;
7139 case ISD::SETUGT: SSECC = 6; break;
7140 case ISD::SETO: SSECC = 7; break;
7141 }
7142 if (Swap)
7143 std::swap(Op0, Op1);
7144
Nate Begemanfb8ead02008-07-25 19:05:58 +00007145 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007146 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007147 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007148 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007149 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7150 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007151 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007152 }
7153 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007154 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7156 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007157 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007158 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007159 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007160 }
7161 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007162 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007164
Nate Begeman30a0de92008-07-17 16:51:19 +00007165 // We are handling one of the integer comparisons here. Since SSE only has
7166 // GT and EQ comparisons for integer, swapping operands and multiple
7167 // operations may be required for some comparisons.
7168 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7169 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007170
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007172 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 case MVT::v8i8:
7174 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
7175 case MVT::v4i16:
7176 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
7177 case MVT::v2i32:
7178 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7179 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007180 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007181
Nate Begeman30a0de92008-07-17 16:51:19 +00007182 switch (SetCCOpcode) {
7183 default: break;
7184 case ISD::SETNE: Invert = true;
7185 case ISD::SETEQ: Opc = EQOpc; break;
7186 case ISD::SETLT: Swap = true;
7187 case ISD::SETGT: Opc = GTOpc; break;
7188 case ISD::SETGE: Swap = true;
7189 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7190 case ISD::SETULT: Swap = true;
7191 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7192 case ISD::SETUGE: Swap = true;
7193 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7194 }
7195 if (Swap)
7196 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007197
Nate Begeman30a0de92008-07-17 16:51:19 +00007198 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7199 // bits of the inputs before performing those operations.
7200 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007201 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007202 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7203 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007204 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007205 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7206 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007207 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7208 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007209 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007210
Dale Johannesenace16102009-02-03 19:33:06 +00007211 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007212
7213 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007214 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007215 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007216
Nate Begeman30a0de92008-07-17 16:51:19 +00007217 return Result;
7218}
Evan Cheng0488db92007-09-25 01:57:46 +00007219
Evan Cheng370e5342008-12-03 08:38:43 +00007220// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007221static bool isX86LogicalCmp(SDValue Op) {
7222 unsigned Opc = Op.getNode()->getOpcode();
7223 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7224 return true;
7225 if (Op.getResNo() == 1 &&
7226 (Opc == X86ISD::ADD ||
7227 Opc == X86ISD::SUB ||
7228 Opc == X86ISD::SMUL ||
7229 Opc == X86ISD::UMUL ||
7230 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007231 Opc == X86ISD::DEC ||
7232 Opc == X86ISD::OR ||
7233 Opc == X86ISD::XOR ||
7234 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007235 return true;
7236
7237 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007238}
7239
Dan Gohmand858e902010-04-17 15:26:15 +00007240SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007241 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007242 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007243 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007244 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007245
Dan Gohman1a492952009-10-20 16:22:37 +00007246 if (Cond.getOpcode() == ISD::SETCC) {
7247 SDValue NewCond = LowerSETCC(Cond, DAG);
7248 if (NewCond.getNode())
7249 Cond = NewCond;
7250 }
Evan Cheng734503b2006-09-11 02:19:56 +00007251
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007252 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
7253 SDValue Op1 = Op.getOperand(1);
7254 SDValue Op2 = Op.getOperand(2);
7255 if (Cond.getOpcode() == X86ISD::SETCC &&
7256 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
7257 SDValue Cmp = Cond.getOperand(1);
7258 if (Cmp.getOpcode() == X86ISD::CMP) {
7259 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
7260 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
7261 ConstantSDNode *RHSC =
7262 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7263 if (N1C && N1C->isAllOnesValue() &&
7264 N2C && N2C->isNullValue() &&
7265 RHSC && RHSC->isNullValue()) {
7266 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007267 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007268 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7269 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7270 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7271 }
7272 }
7273 }
7274
Evan Chengad9c0a32009-12-15 00:53:42 +00007275 // Look pass (and (setcc_carry (cmp ...)), 1).
7276 if (Cond.getOpcode() == ISD::AND &&
7277 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7278 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7279 if (C && C->getAPIntValue() == 1)
7280 Cond = Cond.getOperand(0);
7281 }
7282
Evan Cheng3f41d662007-10-08 22:16:29 +00007283 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7284 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007285 if (Cond.getOpcode() == X86ISD::SETCC ||
7286 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007287 CC = Cond.getOperand(0);
7288
Dan Gohman475871a2008-07-27 21:46:04 +00007289 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007290 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007291 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007292
Evan Cheng3f41d662007-10-08 22:16:29 +00007293 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007294 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007295 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007296 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007297
Chris Lattnerd1980a52009-03-12 06:52:53 +00007298 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7299 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007300 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007301 addTest = false;
7302 }
7303 }
7304
7305 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007306 // Look pass the truncate.
7307 if (Cond.getOpcode() == ISD::TRUNCATE)
7308 Cond = Cond.getOperand(0);
7309
7310 // We know the result of AND is compared against zero. Try to match
7311 // it to BT.
7312 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7313 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7314 if (NewSetCC.getNode()) {
7315 CC = NewSetCC.getOperand(0);
7316 Cond = NewSetCC.getOperand(1);
7317 addTest = false;
7318 }
7319 }
7320 }
7321
7322 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007323 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007324 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007325 }
7326
Evan Cheng0488db92007-09-25 01:57:46 +00007327 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7328 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007329 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7330 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007331 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007332}
7333
Evan Cheng370e5342008-12-03 08:38:43 +00007334// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7335// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7336// from the AND / OR.
7337static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7338 Opc = Op.getOpcode();
7339 if (Opc != ISD::OR && Opc != ISD::AND)
7340 return false;
7341 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7342 Op.getOperand(0).hasOneUse() &&
7343 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7344 Op.getOperand(1).hasOneUse());
7345}
7346
Evan Cheng961d6d42009-02-02 08:19:07 +00007347// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7348// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007349static bool isXor1OfSetCC(SDValue Op) {
7350 if (Op.getOpcode() != ISD::XOR)
7351 return false;
7352 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7353 if (N1C && N1C->getAPIntValue() == 1) {
7354 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7355 Op.getOperand(0).hasOneUse();
7356 }
7357 return false;
7358}
7359
Dan Gohmand858e902010-04-17 15:26:15 +00007360SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007361 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007362 SDValue Chain = Op.getOperand(0);
7363 SDValue Cond = Op.getOperand(1);
7364 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007365 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007366 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007367
Dan Gohman1a492952009-10-20 16:22:37 +00007368 if (Cond.getOpcode() == ISD::SETCC) {
7369 SDValue NewCond = LowerSETCC(Cond, DAG);
7370 if (NewCond.getNode())
7371 Cond = NewCond;
7372 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007373#if 0
7374 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007375 else if (Cond.getOpcode() == X86ISD::ADD ||
7376 Cond.getOpcode() == X86ISD::SUB ||
7377 Cond.getOpcode() == X86ISD::SMUL ||
7378 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007379 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007380#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007381
Evan Chengad9c0a32009-12-15 00:53:42 +00007382 // Look pass (and (setcc_carry (cmp ...)), 1).
7383 if (Cond.getOpcode() == ISD::AND &&
7384 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7385 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
7386 if (C && C->getAPIntValue() == 1)
7387 Cond = Cond.getOperand(0);
7388 }
7389
Evan Cheng3f41d662007-10-08 22:16:29 +00007390 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7391 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007392 if (Cond.getOpcode() == X86ISD::SETCC ||
7393 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007394 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007395
Dan Gohman475871a2008-07-27 21:46:04 +00007396 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007397 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007398 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007399 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007400 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007401 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007402 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007403 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007404 default: break;
7405 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007406 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007407 // These can only come from an arithmetic instruction with overflow,
7408 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007409 Cond = Cond.getNode()->getOperand(1);
7410 addTest = false;
7411 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007412 }
Evan Cheng0488db92007-09-25 01:57:46 +00007413 }
Evan Cheng370e5342008-12-03 08:38:43 +00007414 } else {
7415 unsigned CondOpc;
7416 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7417 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007418 if (CondOpc == ISD::OR) {
7419 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7420 // two branches instead of an explicit OR instruction with a
7421 // separate test.
7422 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007423 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007424 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007426 Chain, Dest, CC, Cmp);
7427 CC = Cond.getOperand(1).getOperand(0);
7428 Cond = Cmp;
7429 addTest = false;
7430 }
7431 } else { // ISD::AND
7432 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7433 // two branches instead of an explicit AND instruction with a
7434 // separate test. However, we only do this if this block doesn't
7435 // have a fall-through edge, because this requires an explicit
7436 // jmp when the condition is false.
7437 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007438 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007439 Op.getNode()->hasOneUse()) {
7440 X86::CondCode CCode =
7441 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7442 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007443 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007444 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007445 // Look for an unconditional branch following this conditional branch.
7446 // We need this because we need to reverse the successors in order
7447 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007448 if (User->getOpcode() == ISD::BR) {
7449 SDValue FalseBB = User->getOperand(1);
7450 SDNode *NewBR =
7451 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007452 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007453 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007454 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007455
Dale Johannesene4d209d2009-02-03 20:21:25 +00007456 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007457 Chain, Dest, CC, Cmp);
7458 X86::CondCode CCode =
7459 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7460 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007461 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007462 Cond = Cmp;
7463 addTest = false;
7464 }
7465 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007466 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007467 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7468 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7469 // It should be transformed during dag combiner except when the condition
7470 // is set by a arithmetics with overflow node.
7471 X86::CondCode CCode =
7472 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7473 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007474 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007475 Cond = Cond.getOperand(0).getOperand(1);
7476 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007477 }
Evan Cheng0488db92007-09-25 01:57:46 +00007478 }
7479
7480 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007481 // Look pass the truncate.
7482 if (Cond.getOpcode() == ISD::TRUNCATE)
7483 Cond = Cond.getOperand(0);
7484
7485 // We know the result of AND is compared against zero. Try to match
7486 // it to BT.
7487 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
7488 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7489 if (NewSetCC.getNode()) {
7490 CC = NewSetCC.getOperand(0);
7491 Cond = NewSetCC.getOperand(1);
7492 addTest = false;
7493 }
7494 }
7495 }
7496
7497 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007499 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007500 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007501 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007502 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007503}
7504
Anton Korobeynikove060b532007-04-17 19:34:00 +00007505
7506// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7507// Calls to _alloca is needed to probe the stack when allocating more than 4k
7508// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7509// that the guard pages used by the OS virtual memory manager are allocated in
7510// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007511SDValue
7512X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007513 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007514 assert(Subtarget->isTargetCygMing() &&
7515 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007516 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007517
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007518 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007519 SDValue Chain = Op.getOperand(0);
7520 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007521 // FIXME: Ensure alignment here
7522
Dan Gohman475871a2008-07-27 21:46:04 +00007523 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007524
Owen Anderson825b72b2009-08-11 20:47:22 +00007525 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007526
Dale Johannesendd64c412009-02-04 00:33:20 +00007527 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007528 Flag = Chain.getValue(1);
7529
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007530 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007531
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007532 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7533 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007534
Dale Johannesendd64c412009-02-04 00:33:20 +00007535 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007536
Dan Gohman475871a2008-07-27 21:46:04 +00007537 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007538 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007539}
7540
Dan Gohmand858e902010-04-17 15:26:15 +00007541SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007542 MachineFunction &MF = DAG.getMachineFunction();
7543 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7544
Dan Gohman69de1932008-02-06 22:27:42 +00007545 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007546 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007547
Evan Cheng25ab6902006-09-08 06:48:29 +00007548 if (!Subtarget->is64Bit()) {
7549 // vastart just stores the address of the VarArgsFrameIndex slot into the
7550 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007551 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7552 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007553 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7554 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007555 }
7556
7557 // __va_list_tag:
7558 // gp_offset (0 - 6 * 8)
7559 // fp_offset (48 - 48 + 8 * 16)
7560 // overflow_arg_area (point to parameters coming in memory).
7561 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007562 SmallVector<SDValue, 8> MemOps;
7563 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007564 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007565 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007566 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7567 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007568 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007569 MemOps.push_back(Store);
7570
7571 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007572 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007573 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007574 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007575 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7576 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007577 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007578 MemOps.push_back(Store);
7579
7580 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007581 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007582 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007583 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7584 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007585 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7586 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007587 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007588 MemOps.push_back(Store);
7589
7590 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007591 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007592 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007593 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7594 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007595 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7596 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007597 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007598 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007599 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007600}
7601
Dan Gohmand858e902010-04-17 15:26:15 +00007602SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007603 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7604 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007605
Chris Lattner75361b62010-04-07 22:58:41 +00007606 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007607 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007608}
7609
Dan Gohmand858e902010-04-17 15:26:15 +00007610SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007611 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007612 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007613 SDValue Chain = Op.getOperand(0);
7614 SDValue DstPtr = Op.getOperand(1);
7615 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007616 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7617 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007618 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007619
Chris Lattnere72f2022010-09-21 05:40:29 +00007620 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007621 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007622 false,
7623 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007624}
7625
Dan Gohman475871a2008-07-27 21:46:04 +00007626SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007627X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007628 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007629 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007630 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007631 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007632 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007633 case Intrinsic::x86_sse_comieq_ss:
7634 case Intrinsic::x86_sse_comilt_ss:
7635 case Intrinsic::x86_sse_comile_ss:
7636 case Intrinsic::x86_sse_comigt_ss:
7637 case Intrinsic::x86_sse_comige_ss:
7638 case Intrinsic::x86_sse_comineq_ss:
7639 case Intrinsic::x86_sse_ucomieq_ss:
7640 case Intrinsic::x86_sse_ucomilt_ss:
7641 case Intrinsic::x86_sse_ucomile_ss:
7642 case Intrinsic::x86_sse_ucomigt_ss:
7643 case Intrinsic::x86_sse_ucomige_ss:
7644 case Intrinsic::x86_sse_ucomineq_ss:
7645 case Intrinsic::x86_sse2_comieq_sd:
7646 case Intrinsic::x86_sse2_comilt_sd:
7647 case Intrinsic::x86_sse2_comile_sd:
7648 case Intrinsic::x86_sse2_comigt_sd:
7649 case Intrinsic::x86_sse2_comige_sd:
7650 case Intrinsic::x86_sse2_comineq_sd:
7651 case Intrinsic::x86_sse2_ucomieq_sd:
7652 case Intrinsic::x86_sse2_ucomilt_sd:
7653 case Intrinsic::x86_sse2_ucomile_sd:
7654 case Intrinsic::x86_sse2_ucomigt_sd:
7655 case Intrinsic::x86_sse2_ucomige_sd:
7656 case Intrinsic::x86_sse2_ucomineq_sd: {
7657 unsigned Opc = 0;
7658 ISD::CondCode CC = ISD::SETCC_INVALID;
7659 switch (IntNo) {
7660 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007661 case Intrinsic::x86_sse_comieq_ss:
7662 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007663 Opc = X86ISD::COMI;
7664 CC = ISD::SETEQ;
7665 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007666 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007667 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007668 Opc = X86ISD::COMI;
7669 CC = ISD::SETLT;
7670 break;
7671 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007672 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007673 Opc = X86ISD::COMI;
7674 CC = ISD::SETLE;
7675 break;
7676 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007677 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007678 Opc = X86ISD::COMI;
7679 CC = ISD::SETGT;
7680 break;
7681 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007682 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007683 Opc = X86ISD::COMI;
7684 CC = ISD::SETGE;
7685 break;
7686 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007687 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007688 Opc = X86ISD::COMI;
7689 CC = ISD::SETNE;
7690 break;
7691 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007692 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007693 Opc = X86ISD::UCOMI;
7694 CC = ISD::SETEQ;
7695 break;
7696 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007697 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007698 Opc = X86ISD::UCOMI;
7699 CC = ISD::SETLT;
7700 break;
7701 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007702 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007703 Opc = X86ISD::UCOMI;
7704 CC = ISD::SETLE;
7705 break;
7706 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007707 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007708 Opc = X86ISD::UCOMI;
7709 CC = ISD::SETGT;
7710 break;
7711 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007712 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007713 Opc = X86ISD::UCOMI;
7714 CC = ISD::SETGE;
7715 break;
7716 case Intrinsic::x86_sse_ucomineq_ss:
7717 case Intrinsic::x86_sse2_ucomineq_sd:
7718 Opc = X86ISD::UCOMI;
7719 CC = ISD::SETNE;
7720 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007721 }
Evan Cheng734503b2006-09-11 02:19:56 +00007722
Dan Gohman475871a2008-07-27 21:46:04 +00007723 SDValue LHS = Op.getOperand(1);
7724 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007725 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007726 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007727 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7728 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7729 DAG.getConstant(X86CC, MVT::i8), Cond);
7730 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007731 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007732 // ptest and testp intrinsics. The intrinsic these come from are designed to
7733 // return an integer value, not just an instruction so lower it to the ptest
7734 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007735 case Intrinsic::x86_sse41_ptestz:
7736 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007737 case Intrinsic::x86_sse41_ptestnzc:
7738 case Intrinsic::x86_avx_ptestz_256:
7739 case Intrinsic::x86_avx_ptestc_256:
7740 case Intrinsic::x86_avx_ptestnzc_256:
7741 case Intrinsic::x86_avx_vtestz_ps:
7742 case Intrinsic::x86_avx_vtestc_ps:
7743 case Intrinsic::x86_avx_vtestnzc_ps:
7744 case Intrinsic::x86_avx_vtestz_pd:
7745 case Intrinsic::x86_avx_vtestc_pd:
7746 case Intrinsic::x86_avx_vtestnzc_pd:
7747 case Intrinsic::x86_avx_vtestz_ps_256:
7748 case Intrinsic::x86_avx_vtestc_ps_256:
7749 case Intrinsic::x86_avx_vtestnzc_ps_256:
7750 case Intrinsic::x86_avx_vtestz_pd_256:
7751 case Intrinsic::x86_avx_vtestc_pd_256:
7752 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7753 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007754 unsigned X86CC = 0;
7755 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007756 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007757 case Intrinsic::x86_avx_vtestz_ps:
7758 case Intrinsic::x86_avx_vtestz_pd:
7759 case Intrinsic::x86_avx_vtestz_ps_256:
7760 case Intrinsic::x86_avx_vtestz_pd_256:
7761 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007762 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007763 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007764 // ZF = 1
7765 X86CC = X86::COND_E;
7766 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007767 case Intrinsic::x86_avx_vtestc_ps:
7768 case Intrinsic::x86_avx_vtestc_pd:
7769 case Intrinsic::x86_avx_vtestc_ps_256:
7770 case Intrinsic::x86_avx_vtestc_pd_256:
7771 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007772 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007773 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007774 // CF = 1
7775 X86CC = X86::COND_B;
7776 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007777 case Intrinsic::x86_avx_vtestnzc_ps:
7778 case Intrinsic::x86_avx_vtestnzc_pd:
7779 case Intrinsic::x86_avx_vtestnzc_ps_256:
7780 case Intrinsic::x86_avx_vtestnzc_pd_256:
7781 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007782 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007783 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007784 // ZF and CF = 0
7785 X86CC = X86::COND_A;
7786 break;
7787 }
Eric Christopherfd179292009-08-27 18:07:15 +00007788
Eric Christopher71c67532009-07-29 00:28:05 +00007789 SDValue LHS = Op.getOperand(1);
7790 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007791 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7792 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007793 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7794 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7795 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007796 }
Evan Cheng5759f972008-05-04 09:15:50 +00007797
7798 // Fix vector shift instructions where the last operand is a non-immediate
7799 // i32 value.
7800 case Intrinsic::x86_sse2_pslli_w:
7801 case Intrinsic::x86_sse2_pslli_d:
7802 case Intrinsic::x86_sse2_pslli_q:
7803 case Intrinsic::x86_sse2_psrli_w:
7804 case Intrinsic::x86_sse2_psrli_d:
7805 case Intrinsic::x86_sse2_psrli_q:
7806 case Intrinsic::x86_sse2_psrai_w:
7807 case Intrinsic::x86_sse2_psrai_d:
7808 case Intrinsic::x86_mmx_pslli_w:
7809 case Intrinsic::x86_mmx_pslli_d:
7810 case Intrinsic::x86_mmx_pslli_q:
7811 case Intrinsic::x86_mmx_psrli_w:
7812 case Intrinsic::x86_mmx_psrli_d:
7813 case Intrinsic::x86_mmx_psrli_q:
7814 case Intrinsic::x86_mmx_psrai_w:
7815 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007816 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007817 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007818 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007819
7820 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007821 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007822 switch (IntNo) {
7823 case Intrinsic::x86_sse2_pslli_w:
7824 NewIntNo = Intrinsic::x86_sse2_psll_w;
7825 break;
7826 case Intrinsic::x86_sse2_pslli_d:
7827 NewIntNo = Intrinsic::x86_sse2_psll_d;
7828 break;
7829 case Intrinsic::x86_sse2_pslli_q:
7830 NewIntNo = Intrinsic::x86_sse2_psll_q;
7831 break;
7832 case Intrinsic::x86_sse2_psrli_w:
7833 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7834 break;
7835 case Intrinsic::x86_sse2_psrli_d:
7836 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7837 break;
7838 case Intrinsic::x86_sse2_psrli_q:
7839 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7840 break;
7841 case Intrinsic::x86_sse2_psrai_w:
7842 NewIntNo = Intrinsic::x86_sse2_psra_w;
7843 break;
7844 case Intrinsic::x86_sse2_psrai_d:
7845 NewIntNo = Intrinsic::x86_sse2_psra_d;
7846 break;
7847 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007848 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007849 switch (IntNo) {
7850 case Intrinsic::x86_mmx_pslli_w:
7851 NewIntNo = Intrinsic::x86_mmx_psll_w;
7852 break;
7853 case Intrinsic::x86_mmx_pslli_d:
7854 NewIntNo = Intrinsic::x86_mmx_psll_d;
7855 break;
7856 case Intrinsic::x86_mmx_pslli_q:
7857 NewIntNo = Intrinsic::x86_mmx_psll_q;
7858 break;
7859 case Intrinsic::x86_mmx_psrli_w:
7860 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7861 break;
7862 case Intrinsic::x86_mmx_psrli_d:
7863 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7864 break;
7865 case Intrinsic::x86_mmx_psrli_q:
7866 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7867 break;
7868 case Intrinsic::x86_mmx_psrai_w:
7869 NewIntNo = Intrinsic::x86_mmx_psra_w;
7870 break;
7871 case Intrinsic::x86_mmx_psrai_d:
7872 NewIntNo = Intrinsic::x86_mmx_psra_d;
7873 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007874 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007875 }
7876 break;
7877 }
7878 }
Mon P Wangefa42202009-09-03 19:56:25 +00007879
7880 // The vector shift intrinsics with scalars uses 32b shift amounts but
7881 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7882 // to be zero.
7883 SDValue ShOps[4];
7884 ShOps[0] = ShAmt;
7885 ShOps[1] = DAG.getConstant(0, MVT::i32);
7886 if (ShAmtVT == MVT::v4i32) {
7887 ShOps[2] = DAG.getUNDEF(MVT::i32);
7888 ShOps[3] = DAG.getUNDEF(MVT::i32);
7889 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7890 } else {
7891 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7892 }
7893
Owen Andersone50ed302009-08-10 22:56:29 +00007894 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007895 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007896 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007897 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007898 Op.getOperand(1), ShAmt);
7899 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007900 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007901}
Evan Cheng72261582005-12-20 06:22:03 +00007902
Dan Gohmand858e902010-04-17 15:26:15 +00007903SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7904 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007905 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7906 MFI->setReturnAddressIsTaken(true);
7907
Bill Wendling64e87322009-01-16 19:25:27 +00007908 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007909 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007910
7911 if (Depth > 0) {
7912 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7913 SDValue Offset =
7914 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007915 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007916 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007917 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007918 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007919 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007920 }
7921
7922 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007923 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007924 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007925 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007926}
7927
Dan Gohmand858e902010-04-17 15:26:15 +00007928SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007929 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7930 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007931
Owen Andersone50ed302009-08-10 22:56:29 +00007932 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007933 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007934 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7935 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007936 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007937 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00007938 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
7939 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00007940 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007941 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007942}
7943
Dan Gohman475871a2008-07-27 21:46:04 +00007944SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007945 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007946 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007947}
7948
Dan Gohmand858e902010-04-17 15:26:15 +00007949SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007950 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007951 SDValue Chain = Op.getOperand(0);
7952 SDValue Offset = Op.getOperand(1);
7953 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007954 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007955
Dan Gohmand8816272010-08-11 18:14:00 +00007956 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7957 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7958 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007959 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007960
Dan Gohmand8816272010-08-11 18:14:00 +00007961 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7962 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007963 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007964 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
7965 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007966 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007967 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007968
Dale Johannesene4d209d2009-02-03 20:21:25 +00007969 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007970 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007971 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007972}
7973
Dan Gohman475871a2008-07-27 21:46:04 +00007974SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007975 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007976 SDValue Root = Op.getOperand(0);
7977 SDValue Trmp = Op.getOperand(1); // trampoline
7978 SDValue FPtr = Op.getOperand(2); // nested function
7979 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007980 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007981
Dan Gohman69de1932008-02-06 22:27:42 +00007982 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007983
7984 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007985 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007986
7987 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007988 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7989 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007990
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007991 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7992 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007993
7994 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7995
7996 // Load the pointer to the nested function into R11.
7997 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007998 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007999 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008000 Addr, MachinePointerInfo(TrmpAddr),
8001 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008002
Owen Anderson825b72b2009-08-11 20:47:22 +00008003 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8004 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008005 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8006 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008007 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008008
8009 // Load the 'nest' parameter value into R10.
8010 // R10 is specified in X86CallingConv.td
8011 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008012 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8013 DAG.getConstant(10, MVT::i64));
8014 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008015 Addr, MachinePointerInfo(TrmpAddr, 10),
8016 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008017
Owen Anderson825b72b2009-08-11 20:47:22 +00008018 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8019 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008020 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8021 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008022 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008023
8024 // Jump to the nested function.
8025 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008026 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8027 DAG.getConstant(20, MVT::i64));
8028 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008029 Addr, MachinePointerInfo(TrmpAddr, 20),
8030 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008031
8032 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008033 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8034 DAG.getConstant(22, MVT::i64));
8035 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008036 MachinePointerInfo(TrmpAddr, 22),
8037 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008038
Dan Gohman475871a2008-07-27 21:46:04 +00008039 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008040 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008041 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008042 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008043 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008044 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008045 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008046 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008047
8048 switch (CC) {
8049 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008050 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008051 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008052 case CallingConv::X86_StdCall: {
8053 // Pass 'nest' parameter in ECX.
8054 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008055 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008056
8057 // Check that ECX wasn't needed by an 'inreg' parameter.
8058 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008059 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008060
Chris Lattner58d74912008-03-12 17:45:29 +00008061 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008062 unsigned InRegCount = 0;
8063 unsigned Idx = 1;
8064
8065 for (FunctionType::param_iterator I = FTy->param_begin(),
8066 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008067 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008068 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008069 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008070
8071 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008072 report_fatal_error("Nest register in use - reduce number of inreg"
8073 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008074 }
8075 }
8076 break;
8077 }
8078 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008079 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008080 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008081 // Pass 'nest' parameter in EAX.
8082 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008083 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008084 break;
8085 }
8086
Dan Gohman475871a2008-07-27 21:46:04 +00008087 SDValue OutChains[4];
8088 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008089
Owen Anderson825b72b2009-08-11 20:47:22 +00008090 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8091 DAG.getConstant(10, MVT::i32));
8092 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008093
Chris Lattnera62fe662010-02-05 19:20:30 +00008094 // This is storing the opcode for MOV32ri.
8095 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008096 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008097 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008098 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008099 Trmp, MachinePointerInfo(TrmpAddr),
8100 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008101
Owen Anderson825b72b2009-08-11 20:47:22 +00008102 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8103 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008104 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8105 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008106 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008107
Chris Lattnera62fe662010-02-05 19:20:30 +00008108 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008109 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8110 DAG.getConstant(5, MVT::i32));
8111 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008112 MachinePointerInfo(TrmpAddr, 5),
8113 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008114
Owen Anderson825b72b2009-08-11 20:47:22 +00008115 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8116 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008117 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8118 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008119 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008120
Dan Gohman475871a2008-07-27 21:46:04 +00008121 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008122 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008123 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008124 }
8125}
8126
Dan Gohmand858e902010-04-17 15:26:15 +00008127SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8128 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008129 /*
8130 The rounding mode is in bits 11:10 of FPSR, and has the following
8131 settings:
8132 00 Round to nearest
8133 01 Round to -inf
8134 10 Round to +inf
8135 11 Round to 0
8136
8137 FLT_ROUNDS, on the other hand, expects the following:
8138 -1 Undefined
8139 0 Round to 0
8140 1 Round to nearest
8141 2 Round to +inf
8142 3 Round to -inf
8143
8144 To perform the conversion, we do:
8145 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8146 */
8147
8148 MachineFunction &MF = DAG.getMachineFunction();
8149 const TargetMachine &TM = MF.getTarget();
8150 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8151 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008152 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008153 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008154
8155 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008156 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008157 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008158
Owen Anderson825b72b2009-08-11 20:47:22 +00008159 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00008160 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008161
8162 // Load FP Control Word from stack slot
Chris Lattner51abfe42010-09-21 06:02:19 +00008163 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot,
8164 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008165
8166 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008167 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00008168 DAG.getNode(ISD::SRL, dl, MVT::i16,
8169 DAG.getNode(ISD::AND, dl, MVT::i16,
8170 CWD, DAG.getConstant(0x800, MVT::i16)),
8171 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008172 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00008173 DAG.getNode(ISD::SRL, dl, MVT::i16,
8174 DAG.getNode(ISD::AND, dl, MVT::i16,
8175 CWD, DAG.getConstant(0x400, MVT::i16)),
8176 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008177
Dan Gohman475871a2008-07-27 21:46:04 +00008178 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00008179 DAG.getNode(ISD::AND, dl, MVT::i16,
8180 DAG.getNode(ISD::ADD, dl, MVT::i16,
8181 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
8182 DAG.getConstant(1, MVT::i16)),
8183 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008184
8185
Duncan Sands83ec4b62008-06-06 12:08:01 +00008186 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00008187 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008188}
8189
Dan Gohmand858e902010-04-17 15:26:15 +00008190SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008191 EVT VT = Op.getValueType();
8192 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008193 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008194 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008195
8196 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008197 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008198 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008199 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008200 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008201 }
Evan Cheng18efe262007-12-14 02:13:44 +00008202
Evan Cheng152804e2007-12-14 08:30:15 +00008203 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008204 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008205 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008206
8207 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008208 SDValue Ops[] = {
8209 Op,
8210 DAG.getConstant(NumBits+NumBits-1, OpVT),
8211 DAG.getConstant(X86::COND_E, MVT::i8),
8212 Op.getValue(1)
8213 };
8214 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008215
8216 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008217 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008218
Owen Anderson825b72b2009-08-11 20:47:22 +00008219 if (VT == MVT::i8)
8220 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008221 return Op;
8222}
8223
Dan Gohmand858e902010-04-17 15:26:15 +00008224SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008225 EVT VT = Op.getValueType();
8226 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008227 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008228 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008229
8230 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008231 if (VT == MVT::i8) {
8232 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008233 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008234 }
Evan Cheng152804e2007-12-14 08:30:15 +00008235
8236 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008237 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008238 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008239
8240 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008241 SDValue Ops[] = {
8242 Op,
8243 DAG.getConstant(NumBits, OpVT),
8244 DAG.getConstant(X86::COND_E, MVT::i8),
8245 Op.getValue(1)
8246 };
8247 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008248
Owen Anderson825b72b2009-08-11 20:47:22 +00008249 if (VT == MVT::i8)
8250 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008251 return Op;
8252}
8253
Dan Gohmand858e902010-04-17 15:26:15 +00008254SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008255 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008256 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008257 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008258
Mon P Wangaf9b9522008-12-18 21:42:19 +00008259 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8260 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8261 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8262 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8263 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8264 //
8265 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8266 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8267 // return AloBlo + AloBhi + AhiBlo;
8268
8269 SDValue A = Op.getOperand(0);
8270 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008271
Dale Johannesene4d209d2009-02-03 20:21:25 +00008272 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008273 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8274 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008275 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008276 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8277 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008278 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008279 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008280 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008281 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008282 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008283 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008284 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008285 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008286 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008287 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008288 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8289 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008290 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008291 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8292 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008293 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8294 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008295 return Res;
8296}
8297
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008298SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8299 EVT VT = Op.getValueType();
8300 DebugLoc dl = Op.getDebugLoc();
8301 SDValue R = Op.getOperand(0);
8302
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008303 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008304
Nate Begeman51409212010-07-28 00:21:48 +00008305 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8306
8307 if (VT == MVT::v4i32) {
8308 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8309 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8310 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8311
8312 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
8313
8314 std::vector<Constant*> CV(4, CI);
8315 Constant *C = ConstantVector::get(CV);
8316 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8317 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008318 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008319 false, false, 16);
8320
8321 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
8322 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
8323 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8324 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8325 }
8326 if (VT == MVT::v16i8) {
8327 // a = a << 5;
8328 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8329 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8330 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8331
8332 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8333 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8334
8335 std::vector<Constant*> CVM1(16, CM1);
8336 std::vector<Constant*> CVM2(16, CM2);
8337 Constant *C = ConstantVector::get(CVM1);
8338 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8339 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008340 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008341 false, false, 16);
8342
8343 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8344 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8345 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8346 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8347 DAG.getConstant(4, MVT::i32));
8348 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8349 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8350 R, M, Op);
8351 // a += a
8352 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8353
8354 C = ConstantVector::get(CVM2);
8355 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8356 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008357 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008358 false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +00008359
8360 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8361 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8362 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8363 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8364 DAG.getConstant(2, MVT::i32));
8365 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8366 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8367 R, M, Op);
8368 // a += a
8369 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
8370
8371 // return pblendv(r, r+r, a);
8372 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8373 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8374 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8375 return R;
8376 }
8377 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008378}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008379
Dan Gohmand858e902010-04-17 15:26:15 +00008380SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008381 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8382 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008383 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8384 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008385 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008386 SDValue LHS = N->getOperand(0);
8387 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008388 unsigned BaseOp = 0;
8389 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008390 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008391
8392 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008393 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008394 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008395 // A subtract of one will be selected as a INC. Note that INC doesn't
8396 // set CF, so we can't do this for UADDO.
8397 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8398 if (C->getAPIntValue() == 1) {
8399 BaseOp = X86ISD::INC;
8400 Cond = X86::COND_O;
8401 break;
8402 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008403 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008404 Cond = X86::COND_O;
8405 break;
8406 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008407 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008408 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008409 break;
8410 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008411 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8412 // set CF, so we can't do this for USUBO.
8413 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8414 if (C->getAPIntValue() == 1) {
8415 BaseOp = X86ISD::DEC;
8416 Cond = X86::COND_O;
8417 break;
8418 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008419 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008420 Cond = X86::COND_O;
8421 break;
8422 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008423 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008424 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008425 break;
8426 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008427 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008428 Cond = X86::COND_O;
8429 break;
8430 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008431 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008432 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008433 break;
8434 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008435
Bill Wendling61edeb52008-12-02 01:06:39 +00008436 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008437 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008438 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008439
Bill Wendling61edeb52008-12-02 01:06:39 +00008440 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008441 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008442 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008443
Bill Wendling61edeb52008-12-02 01:06:39 +00008444 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8445 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008446}
8447
Eric Christopher9a9d2752010-07-22 02:48:34 +00008448SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8449 DebugLoc dl = Op.getDebugLoc();
8450
Eric Christopherb6729dc2010-08-04 23:03:04 +00008451 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008452 SDValue Chain = Op.getOperand(0);
8453 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008454 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008455 SDValue Ops[] = {
8456 DAG.getRegister(X86::ESP, MVT::i32), // Base
8457 DAG.getTargetConstant(1, MVT::i8), // Scale
8458 DAG.getRegister(0, MVT::i32), // Index
8459 DAG.getTargetConstant(0, MVT::i32), // Disp
8460 DAG.getRegister(0, MVT::i32), // Segment.
8461 Zero,
8462 Chain
8463 };
8464 SDNode *Res =
8465 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8466 array_lengthof(Ops));
8467 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008468 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00008469
8470 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008471 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008472 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00008473
8474 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8475 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8476 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8477 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
8478
8479 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8480 if (!Op1 && !Op2 && !Op3 && Op4)
8481 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
8482
8483 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8484 if (Op1 && !Op2 && !Op3 && !Op4)
8485 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
8486
8487 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
8488 // (MFENCE)>;
8489 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008490}
8491
Dan Gohmand858e902010-04-17 15:26:15 +00008492SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008493 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008494 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008495 unsigned Reg = 0;
8496 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008497 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008498 default:
8499 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008500 case MVT::i8: Reg = X86::AL; size = 1; break;
8501 case MVT::i16: Reg = X86::AX; size = 2; break;
8502 case MVT::i32: Reg = X86::EAX; size = 4; break;
8503 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008504 assert(Subtarget->is64Bit() && "Node not type legal!");
8505 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008506 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008507 }
Dale Johannesendd64c412009-02-04 00:33:20 +00008508 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008509 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008510 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008511 Op.getOperand(1),
8512 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008513 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008514 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008515 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008516 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00008517 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00008518 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008519 return cpOut;
8520}
8521
Duncan Sands1607f052008-12-01 11:39:25 +00008522SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008523 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008524 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008525 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008526 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008527 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008528 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008529 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8530 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008531 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008532 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8533 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008534 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008535 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008536 rdx.getValue(1)
8537 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008538 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008539}
8540
Dale Johannesen7d07b482010-05-21 00:52:33 +00008541SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8542 SelectionDAG &DAG) const {
8543 EVT SrcVT = Op.getOperand(0).getValueType();
8544 EVT DstVT = Op.getValueType();
8545 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8546 Subtarget->hasMMX() && !DisableMMX) &&
8547 "Unexpected custom BIT_CONVERT");
8548 assert((DstVT == MVT::i64 ||
8549 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8550 "Unexpected custom BIT_CONVERT");
8551 // i64 <=> MMX conversions are Legal.
8552 if (SrcVT==MVT::i64 && DstVT.isVector())
8553 return Op;
8554 if (DstVT==MVT::i64 && SrcVT.isVector())
8555 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008556 // MMX <=> MMX conversions are Legal.
8557 if (SrcVT.isVector() && DstVT.isVector())
8558 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008559 // All other conversions need to be expanded.
8560 return SDValue();
8561}
Dan Gohmand858e902010-04-17 15:26:15 +00008562SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008563 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008564 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008565 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008566 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008567 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008568 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008569 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008570 Node->getOperand(0),
8571 Node->getOperand(1), negOp,
8572 cast<AtomicSDNode>(Node)->getSrcValue(),
8573 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008574}
8575
Evan Cheng0db9fe62006-04-25 20:13:52 +00008576/// LowerOperation - Provide custom lowering hooks for some operations.
8577///
Dan Gohmand858e902010-04-17 15:26:15 +00008578SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008579 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008580 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008581 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008582 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8583 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008584 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008585 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008586 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8587 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8588 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8589 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8590 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8591 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008592 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008593 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008594 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008595 case ISD::SHL_PARTS:
8596 case ISD::SRA_PARTS:
8597 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8598 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008599 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008600 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008601 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008602 case ISD::FABS: return LowerFABS(Op, DAG);
8603 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008604 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008605 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008606 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008607 case ISD::SELECT: return LowerSELECT(Op, DAG);
8608 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008609 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008610 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008611 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008612 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008613 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008614 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8615 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008616 case ISD::FRAME_TO_ARGS_OFFSET:
8617 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008618 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008619 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008620 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008621 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008622 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8623 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008624 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008625 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008626 case ISD::SADDO:
8627 case ISD::UADDO:
8628 case ISD::SSUBO:
8629 case ISD::USUBO:
8630 case ISD::SMULO:
8631 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008632 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008633 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008634 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008635}
8636
Duncan Sands1607f052008-12-01 11:39:25 +00008637void X86TargetLowering::
8638ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008639 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008640 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008641 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008642 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008643
8644 SDValue Chain = Node->getOperand(0);
8645 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008646 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008647 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008648 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008649 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008650 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008651 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008652 SDValue Result =
8653 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8654 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008655 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008656 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008657 Results.push_back(Result.getValue(2));
8658}
8659
Duncan Sands126d9072008-07-04 11:47:58 +00008660/// ReplaceNodeResults - Replace a node with an illegal result type
8661/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008662void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8663 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008664 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008665 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008666 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008667 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008668 assert(false && "Do not know how to custom type legalize this operation!");
8669 return;
8670 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008671 std::pair<SDValue,SDValue> Vals =
8672 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008673 SDValue FIST = Vals.first, StackSlot = Vals.second;
8674 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008675 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008676 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008677 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8678 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008679 }
8680 return;
8681 }
8682 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008683 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008684 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008685 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008686 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008687 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008688 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008689 eax.getValue(2));
8690 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8691 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008692 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008693 Results.push_back(edx.getValue(1));
8694 return;
8695 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008696 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008697 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008698 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008699 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008700 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8701 DAG.getConstant(0, MVT::i32));
8702 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8703 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008704 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8705 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008706 cpInL.getValue(1));
8707 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008708 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8709 DAG.getConstant(0, MVT::i32));
8710 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8711 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008712 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008713 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008714 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008715 swapInL.getValue(1));
8716 SDValue Ops[] = { swapInH.getValue(0),
8717 N->getOperand(1),
8718 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008719 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008720 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008721 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008722 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008723 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008724 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008725 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008726 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008727 Results.push_back(cpOutH.getValue(1));
8728 return;
8729 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008730 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008731 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8732 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008733 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008734 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8735 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008736 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008737 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8738 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008739 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008740 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8741 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008742 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008743 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8744 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008745 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008746 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8747 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008748 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008749 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8750 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008751 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008752}
8753
Evan Cheng72261582005-12-20 06:22:03 +00008754const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8755 switch (Opcode) {
8756 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008757 case X86ISD::BSF: return "X86ISD::BSF";
8758 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008759 case X86ISD::SHLD: return "X86ISD::SHLD";
8760 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008761 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008762 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008763 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008764 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008765 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008766 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008767 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8768 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8769 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008770 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008771 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008772 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008773 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008774 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008775 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008776 case X86ISD::COMI: return "X86ISD::COMI";
8777 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008778 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008779 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008780 case X86ISD::CMOV: return "X86ISD::CMOV";
8781 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008782 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008783 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8784 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008785 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008786 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008787 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008788 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008789 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008790 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8791 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008792 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008793 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008794 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008795 case X86ISD::FMAX: return "X86ISD::FMAX";
8796 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008797 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8798 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008799 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008800 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008801 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008802 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008803 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008804 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008805 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8806 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008807 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8808 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8809 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8810 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8811 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8812 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008813 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8814 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008815 case X86ISD::VSHL: return "X86ISD::VSHL";
8816 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008817 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8818 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8819 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8820 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8821 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8822 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8823 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8824 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8825 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8826 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008827 case X86ISD::ADD: return "X86ISD::ADD";
8828 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008829 case X86ISD::SMUL: return "X86ISD::SMUL";
8830 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008831 case X86ISD::INC: return "X86ISD::INC";
8832 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008833 case X86ISD::OR: return "X86ISD::OR";
8834 case X86ISD::XOR: return "X86ISD::XOR";
8835 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008836 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008837 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008838 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008839 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8840 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8841 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8842 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8843 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8844 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8845 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8846 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8847 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008848 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008849 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008850 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008851 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8852 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008853 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8854 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8855 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8856 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8857 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8858 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8859 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8860 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8861 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8862 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8863 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8864 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8865 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8866 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8867 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8868 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8869 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8870 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8871 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008872 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008873 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008874 }
8875}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008876
Chris Lattnerc9addb72007-03-30 23:15:24 +00008877// isLegalAddressingMode - Return true if the addressing mode represented
8878// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008879bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008880 const Type *Ty) const {
8881 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008882 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008883 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008884
Chris Lattnerc9addb72007-03-30 23:15:24 +00008885 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008886 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008887 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008888
Chris Lattnerc9addb72007-03-30 23:15:24 +00008889 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008890 unsigned GVFlags =
8891 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008892
Chris Lattnerdfed4132009-07-10 07:38:24 +00008893 // If a reference to this global requires an extra load, we can't fold it.
8894 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008895 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008896
Chris Lattnerdfed4132009-07-10 07:38:24 +00008897 // If BaseGV requires a register for the PIC base, we cannot also have a
8898 // BaseReg specified.
8899 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008900 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008901
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008902 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008903 if ((M != CodeModel::Small || R != Reloc::Static) &&
8904 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008905 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008906 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008907
Chris Lattnerc9addb72007-03-30 23:15:24 +00008908 switch (AM.Scale) {
8909 case 0:
8910 case 1:
8911 case 2:
8912 case 4:
8913 case 8:
8914 // These scales always work.
8915 break;
8916 case 3:
8917 case 5:
8918 case 9:
8919 // These scales are formed with basereg+scalereg. Only accept if there is
8920 // no basereg yet.
8921 if (AM.HasBaseReg)
8922 return false;
8923 break;
8924 default: // Other stuff never works.
8925 return false;
8926 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008927
Chris Lattnerc9addb72007-03-30 23:15:24 +00008928 return true;
8929}
8930
8931
Evan Cheng2bd122c2007-10-26 01:56:11 +00008932bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008933 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008934 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008935 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8936 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008937 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008938 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008939 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008940}
8941
Owen Andersone50ed302009-08-10 22:56:29 +00008942bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008943 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008944 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008945 unsigned NumBits1 = VT1.getSizeInBits();
8946 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008947 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008948 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008949 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008950}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008951
Dan Gohman97121ba2009-04-08 00:15:30 +00008952bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008953 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008954 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008955}
8956
Owen Andersone50ed302009-08-10 22:56:29 +00008957bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008958 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008959 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008960}
8961
Owen Andersone50ed302009-08-10 22:56:29 +00008962bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008963 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008964 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008965}
8966
Evan Cheng60c07e12006-07-05 22:17:51 +00008967/// isShuffleMaskLegal - Targets can use this to indicate that they only
8968/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8969/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8970/// are assumed to be legal.
8971bool
Eric Christopherfd179292009-08-27 18:07:15 +00008972X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008973 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008974 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008975 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008976 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008977
Nate Begemana09008b2009-10-19 02:17:23 +00008978 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008979 return (VT.getVectorNumElements() == 2 ||
8980 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8981 isMOVLMask(M, VT) ||
8982 isSHUFPMask(M, VT) ||
8983 isPSHUFDMask(M, VT) ||
8984 isPSHUFHWMask(M, VT) ||
8985 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008986 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008987 isUNPCKLMask(M, VT) ||
8988 isUNPCKHMask(M, VT) ||
8989 isUNPCKL_v_undef_Mask(M, VT) ||
8990 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008991}
8992
Dan Gohman7d8143f2008-04-09 20:09:42 +00008993bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008994X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008995 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008996 unsigned NumElts = VT.getVectorNumElements();
8997 // FIXME: This collection of masks seems suspect.
8998 if (NumElts == 2)
8999 return true;
9000 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9001 return (isMOVLMask(Mask, VT) ||
9002 isCommutedMOVLMask(Mask, VT, true) ||
9003 isSHUFPMask(Mask, VT) ||
9004 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009005 }
9006 return false;
9007}
9008
9009//===----------------------------------------------------------------------===//
9010// X86 Scheduler Hooks
9011//===----------------------------------------------------------------------===//
9012
Mon P Wang63307c32008-05-05 19:05:59 +00009013// private utility function
9014MachineBasicBlock *
9015X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9016 MachineBasicBlock *MBB,
9017 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009018 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009019 unsigned LoadOpc,
9020 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009021 unsigned notOpc,
9022 unsigned EAXreg,
9023 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009024 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009025 // For the atomic bitwise operator, we generate
9026 // thisMBB:
9027 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009028 // ld t1 = [bitinstr.addr]
9029 // op t2 = t1, [bitinstr.val]
9030 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009031 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9032 // bz newMBB
9033 // fallthrough -->nextMBB
9034 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9035 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009036 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009037 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009038
Mon P Wang63307c32008-05-05 19:05:59 +00009039 /// First build the CFG
9040 MachineFunction *F = MBB->getParent();
9041 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009042 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9043 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9044 F->insert(MBBIter, newMBB);
9045 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009046
Dan Gohman14152b42010-07-06 20:24:04 +00009047 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9048 nextMBB->splice(nextMBB->begin(), thisMBB,
9049 llvm::next(MachineBasicBlock::iterator(bInstr)),
9050 thisMBB->end());
9051 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009052
Mon P Wang63307c32008-05-05 19:05:59 +00009053 // Update thisMBB to fall through to newMBB
9054 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009055
Mon P Wang63307c32008-05-05 19:05:59 +00009056 // newMBB jumps to itself and fall through to nextMBB
9057 newMBB->addSuccessor(nextMBB);
9058 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009059
Mon P Wang63307c32008-05-05 19:05:59 +00009060 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009061 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009062 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009063 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009064 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009065 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009066 int numArgs = bInstr->getNumOperands() - 1;
9067 for (int i=0; i < numArgs; ++i)
9068 argOpers[i] = &bInstr->getOperand(i+1);
9069
9070 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009071 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009072 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009073
Dale Johannesen140be2d2008-08-19 18:47:28 +00009074 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009076 for (int i=0; i <= lastAddrIndx; ++i)
9077 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009078
Dale Johannesen140be2d2008-08-19 18:47:28 +00009079 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009080 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009081 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009082 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009083 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009084 tt = t1;
9085
Dale Johannesen140be2d2008-08-19 18:47:28 +00009086 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009087 assert((argOpers[valArgIndx]->isReg() ||
9088 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009089 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009090 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009091 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009092 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009093 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009094 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009095 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009096
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009097 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009098 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009099
Dale Johannesene4d209d2009-02-03 20:21:25 +00009100 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009101 for (int i=0; i <= lastAddrIndx; ++i)
9102 (*MIB).addOperand(*argOpers[i]);
9103 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009104 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009105 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9106 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009107
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009108 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009109 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009110
Mon P Wang63307c32008-05-05 19:05:59 +00009111 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009112 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009113
Dan Gohman14152b42010-07-06 20:24:04 +00009114 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009115 return nextMBB;
9116}
9117
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009118// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009119MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009120X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9121 MachineBasicBlock *MBB,
9122 unsigned regOpcL,
9123 unsigned regOpcH,
9124 unsigned immOpcL,
9125 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009126 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009127 // For the atomic bitwise operator, we generate
9128 // thisMBB (instructions are in pairs, except cmpxchg8b)
9129 // ld t1,t2 = [bitinstr.addr]
9130 // newMBB:
9131 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9132 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009133 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009134 // mov ECX, EBX <- t5, t6
9135 // mov EAX, EDX <- t1, t2
9136 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9137 // mov t3, t4 <- EAX, EDX
9138 // bz newMBB
9139 // result in out1, out2
9140 // fallthrough -->nextMBB
9141
9142 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9143 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009144 const unsigned NotOpc = X86::NOT32r;
9145 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9146 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9147 MachineFunction::iterator MBBIter = MBB;
9148 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009149
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009150 /// First build the CFG
9151 MachineFunction *F = MBB->getParent();
9152 MachineBasicBlock *thisMBB = MBB;
9153 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9154 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9155 F->insert(MBBIter, newMBB);
9156 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009157
Dan Gohman14152b42010-07-06 20:24:04 +00009158 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9159 nextMBB->splice(nextMBB->begin(), thisMBB,
9160 llvm::next(MachineBasicBlock::iterator(bInstr)),
9161 thisMBB->end());
9162 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009163
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009164 // Update thisMBB to fall through to newMBB
9165 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009166
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009167 // newMBB jumps to itself and fall through to nextMBB
9168 newMBB->addSuccessor(nextMBB);
9169 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009170
Dale Johannesene4d209d2009-02-03 20:21:25 +00009171 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009172 // Insert instructions into newMBB based on incoming instruction
9173 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009174 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009175 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009176 MachineOperand& dest1Oper = bInstr->getOperand(0);
9177 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009178 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9179 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009180 argOpers[i] = &bInstr->getOperand(i+2);
9181
Dan Gohman71ea4e52010-05-14 21:01:44 +00009182 // We use some of the operands multiple times, so conservatively just
9183 // clear any kill flags that might be present.
9184 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9185 argOpers[i]->setIsKill(false);
9186 }
9187
Evan Chengad5b52f2010-01-08 19:14:57 +00009188 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009189 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009190
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009191 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009192 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009193 for (int i=0; i <= lastAddrIndx; ++i)
9194 (*MIB).addOperand(*argOpers[i]);
9195 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009196 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009197 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009198 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009199 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009200 MachineOperand newOp3 = *(argOpers[3]);
9201 if (newOp3.isImm())
9202 newOp3.setImm(newOp3.getImm()+4);
9203 else
9204 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009205 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009206 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009207
9208 // t3/4 are defined later, at the bottom of the loop
9209 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9210 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009211 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009212 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009213 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009214 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9215
Evan Cheng306b4ca2010-01-08 23:41:50 +00009216 // The subsequent operations should be using the destination registers of
9217 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009218 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009219 t1 = F->getRegInfo().createVirtualRegister(RC);
9220 t2 = F->getRegInfo().createVirtualRegister(RC);
9221 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9222 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009223 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009224 t1 = dest1Oper.getReg();
9225 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009226 }
9227
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009228 int valArgIndx = lastAddrIndx + 1;
9229 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009230 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009231 "invalid operand");
9232 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9233 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009234 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009235 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009236 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009237 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009238 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009239 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009240 (*MIB).addOperand(*argOpers[valArgIndx]);
9241 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009242 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009243 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009244 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009245 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009246 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009247 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009248 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009249 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009250 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009251 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009252
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009253 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009254 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009255 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009256 MIB.addReg(t2);
9257
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009258 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009259 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009260 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009261 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009262
Dale Johannesene4d209d2009-02-03 20:21:25 +00009263 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009264 for (int i=0; i <= lastAddrIndx; ++i)
9265 (*MIB).addOperand(*argOpers[i]);
9266
9267 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009268 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9269 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009270
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009271 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009272 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009273 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009274 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009275
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009276 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009277 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009278
Dan Gohman14152b42010-07-06 20:24:04 +00009279 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009280 return nextMBB;
9281}
9282
9283// private utility function
9284MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009285X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9286 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009287 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009288 // For the atomic min/max operator, we generate
9289 // thisMBB:
9290 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009291 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009292 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009293 // cmp t1, t2
9294 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009295 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009296 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9297 // bz newMBB
9298 // fallthrough -->nextMBB
9299 //
9300 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9301 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009302 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009303 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009304
Mon P Wang63307c32008-05-05 19:05:59 +00009305 /// First build the CFG
9306 MachineFunction *F = MBB->getParent();
9307 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009308 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9309 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9310 F->insert(MBBIter, newMBB);
9311 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009312
Dan Gohman14152b42010-07-06 20:24:04 +00009313 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9314 nextMBB->splice(nextMBB->begin(), thisMBB,
9315 llvm::next(MachineBasicBlock::iterator(mInstr)),
9316 thisMBB->end());
9317 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009318
Mon P Wang63307c32008-05-05 19:05:59 +00009319 // Update thisMBB to fall through to newMBB
9320 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009321
Mon P Wang63307c32008-05-05 19:05:59 +00009322 // newMBB jumps to newMBB and fall through to nextMBB
9323 newMBB->addSuccessor(nextMBB);
9324 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009325
Dale Johannesene4d209d2009-02-03 20:21:25 +00009326 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009327 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009328 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009329 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009330 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009331 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009332 int numArgs = mInstr->getNumOperands() - 1;
9333 for (int i=0; i < numArgs; ++i)
9334 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009335
Mon P Wang63307c32008-05-05 19:05:59 +00009336 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009337 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009338 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009339
Mon P Wangab3e7472008-05-05 22:56:23 +00009340 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009341 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009342 for (int i=0; i <= lastAddrIndx; ++i)
9343 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009344
Mon P Wang63307c32008-05-05 19:05:59 +00009345 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009346 assert((argOpers[valArgIndx]->isReg() ||
9347 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009348 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009349
9350 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009351 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009352 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009353 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009354 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009355 (*MIB).addOperand(*argOpers[valArgIndx]);
9356
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009357 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009358 MIB.addReg(t1);
9359
Dale Johannesene4d209d2009-02-03 20:21:25 +00009360 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009361 MIB.addReg(t1);
9362 MIB.addReg(t2);
9363
9364 // Generate movc
9365 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009366 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009367 MIB.addReg(t2);
9368 MIB.addReg(t1);
9369
9370 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009371 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009372 for (int i=0; i <= lastAddrIndx; ++i)
9373 (*MIB).addOperand(*argOpers[i]);
9374 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009375 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009376 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9377 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009378
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009379 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009380 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009381
Mon P Wang63307c32008-05-05 19:05:59 +00009382 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009383 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009384
Dan Gohman14152b42010-07-06 20:24:04 +00009385 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009386 return nextMBB;
9387}
9388
Eric Christopherf83a5de2009-08-27 18:08:16 +00009389// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009390// or XMM0_V32I8 in AVX all of this code can be replaced with that
9391// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009392MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009393X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009394 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009395
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009396 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9397 "Target must have SSE4.2 or AVX features enabled");
9398
Eric Christopherb120ab42009-08-18 22:50:32 +00009399 DebugLoc dl = MI->getDebugLoc();
9400 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9401
9402 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009403
9404 if (!Subtarget->hasAVX()) {
9405 if (memArg)
9406 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9407 else
9408 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9409 } else {
9410 if (memArg)
9411 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9412 else
9413 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9414 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009415
9416 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9417
9418 for (unsigned i = 0; i < numArgs; ++i) {
9419 MachineOperand &Op = MI->getOperand(i+1);
9420
9421 if (!(Op.isReg() && Op.isImplicit()))
9422 MIB.addOperand(Op);
9423 }
9424
9425 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9426 .addReg(X86::XMM0);
9427
Dan Gohman14152b42010-07-06 20:24:04 +00009428 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009429
9430 return BB;
9431}
9432
9433MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009434X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9435 MachineInstr *MI,
9436 MachineBasicBlock *MBB) const {
9437 // Emit code to save XMM registers to the stack. The ABI says that the
9438 // number of registers to save is given in %al, so it's theoretically
9439 // possible to do an indirect jump trick to avoid saving all of them,
9440 // however this code takes a simpler approach and just executes all
9441 // of the stores if %al is non-zero. It's less code, and it's probably
9442 // easier on the hardware branch predictor, and stores aren't all that
9443 // expensive anyway.
9444
9445 // Create the new basic blocks. One block contains all the XMM stores,
9446 // and one block is the final destination regardless of whether any
9447 // stores were performed.
9448 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9449 MachineFunction *F = MBB->getParent();
9450 MachineFunction::iterator MBBIter = MBB;
9451 ++MBBIter;
9452 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9453 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9454 F->insert(MBBIter, XMMSaveMBB);
9455 F->insert(MBBIter, EndMBB);
9456
Dan Gohman14152b42010-07-06 20:24:04 +00009457 // Transfer the remainder of MBB and its successor edges to EndMBB.
9458 EndMBB->splice(EndMBB->begin(), MBB,
9459 llvm::next(MachineBasicBlock::iterator(MI)),
9460 MBB->end());
9461 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9462
Dan Gohmand6708ea2009-08-15 01:38:56 +00009463 // The original block will now fall through to the XMM save block.
9464 MBB->addSuccessor(XMMSaveMBB);
9465 // The XMMSaveMBB will fall through to the end block.
9466 XMMSaveMBB->addSuccessor(EndMBB);
9467
9468 // Now add the instructions.
9469 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9470 DebugLoc DL = MI->getDebugLoc();
9471
9472 unsigned CountReg = MI->getOperand(0).getReg();
9473 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9474 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9475
9476 if (!Subtarget->isTargetWin64()) {
9477 // If %al is 0, branch around the XMM save block.
9478 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009479 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009480 MBB->addSuccessor(EndMBB);
9481 }
9482
9483 // In the XMM save block, save all the XMM argument registers.
9484 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9485 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009486 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009487 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009488 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009489 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009490 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009491 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9492 .addFrameIndex(RegSaveFrameIndex)
9493 .addImm(/*Scale=*/1)
9494 .addReg(/*IndexReg=*/0)
9495 .addImm(/*Disp=*/Offset)
9496 .addReg(/*Segment=*/0)
9497 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009498 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009499 }
9500
Dan Gohman14152b42010-07-06 20:24:04 +00009501 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009502
9503 return EndMBB;
9504}
Mon P Wang63307c32008-05-05 19:05:59 +00009505
Evan Cheng60c07e12006-07-05 22:17:51 +00009506MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009507X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009508 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009509 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9510 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009511
Chris Lattner52600972009-09-02 05:57:00 +00009512 // To "insert" a SELECT_CC instruction, we actually have to insert the
9513 // diamond control-flow pattern. The incoming instruction knows the
9514 // destination vreg to set, the condition code register to branch on, the
9515 // true/false values to select between, and a branch opcode to use.
9516 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9517 MachineFunction::iterator It = BB;
9518 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009519
Chris Lattner52600972009-09-02 05:57:00 +00009520 // thisMBB:
9521 // ...
9522 // TrueVal = ...
9523 // cmpTY ccX, r1, r2
9524 // bCC copy1MBB
9525 // fallthrough --> copy0MBB
9526 MachineBasicBlock *thisMBB = BB;
9527 MachineFunction *F = BB->getParent();
9528 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9529 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009530 F->insert(It, copy0MBB);
9531 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009532
Bill Wendling730c07e2010-06-25 20:48:10 +00009533 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9534 // live into the sink and copy blocks.
9535 const MachineFunction *MF = BB->getParent();
9536 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9537 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009538
Dan Gohman14152b42010-07-06 20:24:04 +00009539 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9540 const MachineOperand &MO = MI->getOperand(I);
9541 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009542 unsigned Reg = MO.getReg();
9543 if (Reg != X86::EFLAGS) continue;
9544 copy0MBB->addLiveIn(Reg);
9545 sinkMBB->addLiveIn(Reg);
9546 }
9547
Dan Gohman14152b42010-07-06 20:24:04 +00009548 // Transfer the remainder of BB and its successor edges to sinkMBB.
9549 sinkMBB->splice(sinkMBB->begin(), BB,
9550 llvm::next(MachineBasicBlock::iterator(MI)),
9551 BB->end());
9552 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9553
9554 // Add the true and fallthrough blocks as its successors.
9555 BB->addSuccessor(copy0MBB);
9556 BB->addSuccessor(sinkMBB);
9557
9558 // Create the conditional branch instruction.
9559 unsigned Opc =
9560 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9561 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9562
Chris Lattner52600972009-09-02 05:57:00 +00009563 // copy0MBB:
9564 // %FalseValue = ...
9565 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009566 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009567
Chris Lattner52600972009-09-02 05:57:00 +00009568 // sinkMBB:
9569 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9570 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009571 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9572 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009573 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9574 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9575
Dan Gohman14152b42010-07-06 20:24:04 +00009576 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009577 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009578}
9579
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009580MachineBasicBlock *
9581X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009582 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009583 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9584 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009585
9586 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9587 // non-trivial part is impdef of ESP.
9588 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9589 // mingw-w64.
9590
Dan Gohman14152b42010-07-06 20:24:04 +00009591 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009592 .addExternalSymbol("_alloca")
9593 .addReg(X86::EAX, RegState::Implicit)
9594 .addReg(X86::ESP, RegState::Implicit)
9595 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009596 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9597 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009598
Dan Gohman14152b42010-07-06 20:24:04 +00009599 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009600 return BB;
9601}
Chris Lattner52600972009-09-02 05:57:00 +00009602
9603MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009604X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9605 MachineBasicBlock *BB) const {
9606 // This is pretty easy. We're taking the value that we received from
9607 // our load from the relocation, sticking it in either RDI (x86-64)
9608 // or EAX and doing an indirect call. The return value will then
9609 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00009610 const X86InstrInfo *TII
9611 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009612 DebugLoc DL = MI->getDebugLoc();
9613 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009614 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00009615
Eric Christopher54415362010-06-08 22:04:25 +00009616 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9617
Eric Christopher30ef0e52010-06-03 04:07:48 +00009618 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009619 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9620 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009621 .addReg(X86::RIP)
9622 .addImm(0).addReg(0)
9623 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9624 MI->getOperand(3).getTargetFlags())
9625 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009626 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009627 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009628 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009629 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9630 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009631 .addReg(0)
9632 .addImm(0).addReg(0)
9633 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9634 MI->getOperand(3).getTargetFlags())
9635 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009636 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009637 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009638 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009639 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9640 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009641 .addReg(TII->getGlobalBaseReg(F))
9642 .addImm(0).addReg(0)
9643 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9644 MI->getOperand(3).getTargetFlags())
9645 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009646 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009647 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009648 }
9649
Dan Gohman14152b42010-07-06 20:24:04 +00009650 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009651 return BB;
9652}
9653
9654MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009655X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009656 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009657 switch (MI->getOpcode()) {
9658 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009659 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009660 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009661 case X86::TLSCall_32:
9662 case X86::TLSCall_64:
9663 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009664 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009665 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009666 case X86::CMOV_FR32:
9667 case X86::CMOV_FR64:
9668 case X86::CMOV_V4F32:
9669 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009670 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009671 case X86::CMOV_GR16:
9672 case X86::CMOV_GR32:
9673 case X86::CMOV_RFP32:
9674 case X86::CMOV_RFP64:
9675 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009676 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009677
Dale Johannesen849f2142007-07-03 00:53:03 +00009678 case X86::FP32_TO_INT16_IN_MEM:
9679 case X86::FP32_TO_INT32_IN_MEM:
9680 case X86::FP32_TO_INT64_IN_MEM:
9681 case X86::FP64_TO_INT16_IN_MEM:
9682 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009683 case X86::FP64_TO_INT64_IN_MEM:
9684 case X86::FP80_TO_INT16_IN_MEM:
9685 case X86::FP80_TO_INT32_IN_MEM:
9686 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009687 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9688 DebugLoc DL = MI->getDebugLoc();
9689
Evan Cheng60c07e12006-07-05 22:17:51 +00009690 // Change the floating point control register to use "round towards zero"
9691 // mode when truncating to an integer value.
9692 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009693 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009694 addFrameReference(BuildMI(*BB, MI, DL,
9695 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009696
9697 // Load the old value of the high byte of the control word...
9698 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009699 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009700 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009701 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009702
9703 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009704 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009705 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009706
9707 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009708 addFrameReference(BuildMI(*BB, MI, DL,
9709 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009710
9711 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009712 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009713 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009714
9715 // Get the X86 opcode to use.
9716 unsigned Opc;
9717 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009718 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009719 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9720 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9721 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9722 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9723 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9724 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009725 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9726 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9727 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009728 }
9729
9730 X86AddressMode AM;
9731 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009732 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009733 AM.BaseType = X86AddressMode::RegBase;
9734 AM.Base.Reg = Op.getReg();
9735 } else {
9736 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009737 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009738 }
9739 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009740 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009741 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009742 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009743 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009744 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009745 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009746 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009747 AM.GV = Op.getGlobal();
9748 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009749 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009750 }
Dan Gohman14152b42010-07-06 20:24:04 +00009751 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009752 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009753
9754 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009755 addFrameReference(BuildMI(*BB, MI, DL,
9756 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009757
Dan Gohman14152b42010-07-06 20:24:04 +00009758 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009759 return BB;
9760 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009761 // String/text processing lowering.
9762 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009763 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009764 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9765 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009766 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009767 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9768 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009769 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009770 return EmitPCMP(MI, BB, 5, false /* in mem */);
9771 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009772 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009773 return EmitPCMP(MI, BB, 5, true /* in mem */);
9774
9775 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009776 case X86::ATOMAND32:
9777 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009778 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009779 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009780 X86::NOT32r, X86::EAX,
9781 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009782 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009783 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9784 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009785 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009786 X86::NOT32r, X86::EAX,
9787 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009788 case X86::ATOMXOR32:
9789 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009790 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009791 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009792 X86::NOT32r, X86::EAX,
9793 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009794 case X86::ATOMNAND32:
9795 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009796 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009797 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009798 X86::NOT32r, X86::EAX,
9799 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009800 case X86::ATOMMIN32:
9801 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9802 case X86::ATOMMAX32:
9803 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9804 case X86::ATOMUMIN32:
9805 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9806 case X86::ATOMUMAX32:
9807 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009808
9809 case X86::ATOMAND16:
9810 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9811 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009812 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009813 X86::NOT16r, X86::AX,
9814 X86::GR16RegisterClass);
9815 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009816 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009817 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009818 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009819 X86::NOT16r, X86::AX,
9820 X86::GR16RegisterClass);
9821 case X86::ATOMXOR16:
9822 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9823 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009824 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009825 X86::NOT16r, X86::AX,
9826 X86::GR16RegisterClass);
9827 case X86::ATOMNAND16:
9828 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9829 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009830 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009831 X86::NOT16r, X86::AX,
9832 X86::GR16RegisterClass, true);
9833 case X86::ATOMMIN16:
9834 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9835 case X86::ATOMMAX16:
9836 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9837 case X86::ATOMUMIN16:
9838 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9839 case X86::ATOMUMAX16:
9840 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9841
9842 case X86::ATOMAND8:
9843 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9844 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009845 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009846 X86::NOT8r, X86::AL,
9847 X86::GR8RegisterClass);
9848 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009849 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009850 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009851 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009852 X86::NOT8r, X86::AL,
9853 X86::GR8RegisterClass);
9854 case X86::ATOMXOR8:
9855 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9856 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009857 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009858 X86::NOT8r, X86::AL,
9859 X86::GR8RegisterClass);
9860 case X86::ATOMNAND8:
9861 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9862 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009863 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009864 X86::NOT8r, X86::AL,
9865 X86::GR8RegisterClass, true);
9866 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009867 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009868 case X86::ATOMAND64:
9869 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009870 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009871 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009872 X86::NOT64r, X86::RAX,
9873 X86::GR64RegisterClass);
9874 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009875 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9876 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009877 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009878 X86::NOT64r, X86::RAX,
9879 X86::GR64RegisterClass);
9880 case X86::ATOMXOR64:
9881 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009882 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009883 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009884 X86::NOT64r, X86::RAX,
9885 X86::GR64RegisterClass);
9886 case X86::ATOMNAND64:
9887 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9888 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009889 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009890 X86::NOT64r, X86::RAX,
9891 X86::GR64RegisterClass, true);
9892 case X86::ATOMMIN64:
9893 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9894 case X86::ATOMMAX64:
9895 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9896 case X86::ATOMUMIN64:
9897 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9898 case X86::ATOMUMAX64:
9899 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009900
9901 // This group does 64-bit operations on a 32-bit host.
9902 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009903 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009904 X86::AND32rr, X86::AND32rr,
9905 X86::AND32ri, X86::AND32ri,
9906 false);
9907 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009908 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009909 X86::OR32rr, X86::OR32rr,
9910 X86::OR32ri, X86::OR32ri,
9911 false);
9912 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009913 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009914 X86::XOR32rr, X86::XOR32rr,
9915 X86::XOR32ri, X86::XOR32ri,
9916 false);
9917 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009918 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009919 X86::AND32rr, X86::AND32rr,
9920 X86::AND32ri, X86::AND32ri,
9921 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009922 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009923 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009924 X86::ADD32rr, X86::ADC32rr,
9925 X86::ADD32ri, X86::ADC32ri,
9926 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009927 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009928 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009929 X86::SUB32rr, X86::SBB32rr,
9930 X86::SUB32ri, X86::SBB32ri,
9931 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009932 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009933 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009934 X86::MOV32rr, X86::MOV32rr,
9935 X86::MOV32ri, X86::MOV32ri,
9936 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009937 case X86::VASTART_SAVE_XMM_REGS:
9938 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009939 }
9940}
9941
9942//===----------------------------------------------------------------------===//
9943// X86 Optimization Hooks
9944//===----------------------------------------------------------------------===//
9945
Dan Gohman475871a2008-07-27 21:46:04 +00009946void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009947 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009948 APInt &KnownZero,
9949 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009950 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009951 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009952 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009953 assert((Opc >= ISD::BUILTIN_OP_END ||
9954 Opc == ISD::INTRINSIC_WO_CHAIN ||
9955 Opc == ISD::INTRINSIC_W_CHAIN ||
9956 Opc == ISD::INTRINSIC_VOID) &&
9957 "Should use MaskedValueIsZero if you don't know whether Op"
9958 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009959
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009960 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009961 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009962 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009963 case X86ISD::ADD:
9964 case X86ISD::SUB:
9965 case X86ISD::SMUL:
9966 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009967 case X86ISD::INC:
9968 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009969 case X86ISD::OR:
9970 case X86ISD::XOR:
9971 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009972 // These nodes' second result is a boolean.
9973 if (Op.getResNo() == 0)
9974 break;
9975 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009976 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009977 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9978 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009979 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009980 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009981}
Chris Lattner259e97c2006-01-31 19:43:35 +00009982
Evan Cheng206ee9d2006-07-07 08:33:52 +00009983/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009984/// node is a GlobalAddress + offset.
9985bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009986 const GlobalValue* &GA,
9987 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009988 if (N->getOpcode() == X86ISD::Wrapper) {
9989 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009990 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009991 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009992 return true;
9993 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009994 }
Evan Chengad4196b2008-05-12 19:56:52 +00009995 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009996}
9997
Evan Cheng206ee9d2006-07-07 08:33:52 +00009998/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9999/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10000/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010001/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010002static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +000010003 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010004 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010005 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010006
Eli Friedman7a5e5552009-06-07 06:52:44 +000010007 if (VT.getSizeInBits() != 128)
10008 return SDValue();
10009
Nate Begemanfdea31a2010-03-24 20:49:50 +000010010 SmallVector<SDValue, 16> Elts;
10011 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010012 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010013
Nate Begemanfdea31a2010-03-24 20:49:50 +000010014 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010015}
Evan Chengd880b972008-05-09 21:53:03 +000010016
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010017/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10018/// generation and convert it from being a bunch of shuffles and extracts
10019/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010020static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10021 const TargetLowering &TLI) {
10022 SDValue InputVector = N->getOperand(0);
10023
10024 // Only operate on vectors of 4 elements, where the alternative shuffling
10025 // gets to be more expensive.
10026 if (InputVector.getValueType() != MVT::v4i32)
10027 return SDValue();
10028
10029 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10030 // single use which is a sign-extend or zero-extend, and all elements are
10031 // used.
10032 SmallVector<SDNode *, 4> Uses;
10033 unsigned ExtractedElements = 0;
10034 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10035 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10036 if (UI.getUse().getResNo() != InputVector.getResNo())
10037 return SDValue();
10038
10039 SDNode *Extract = *UI;
10040 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10041 return SDValue();
10042
10043 if (Extract->getValueType(0) != MVT::i32)
10044 return SDValue();
10045 if (!Extract->hasOneUse())
10046 return SDValue();
10047 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10048 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10049 return SDValue();
10050 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10051 return SDValue();
10052
10053 // Record which element was extracted.
10054 ExtractedElements |=
10055 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10056
10057 Uses.push_back(Extract);
10058 }
10059
10060 // If not all the elements were used, this may not be worthwhile.
10061 if (ExtractedElements != 15)
10062 return SDValue();
10063
10064 // Ok, we've now decided to do the transformation.
10065 DebugLoc dl = InputVector.getDebugLoc();
10066
10067 // Store the value to a temporary stack slot.
10068 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010069 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10070 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010071
10072 // Replace each use (extract) with a load of the appropriate element.
10073 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10074 UE = Uses.end(); UI != UE; ++UI) {
10075 SDNode *Extract = *UI;
10076
10077 // Compute the element's address.
10078 SDValue Idx = Extract->getOperand(1);
10079 unsigned EltSize =
10080 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10081 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10082 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10083
Eric Christopher90eb4022010-07-22 00:26:08 +000010084 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010085 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010086
10087 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010088 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010089 ScalarAddr, MachinePointerInfo(),
10090 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010091
10092 // Replace the exact with the load.
10093 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10094 }
10095
10096 // The replacement was made in place; don't return anything.
10097 return SDValue();
10098}
10099
Chris Lattner83e6c992006-10-04 06:57:07 +000010100/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010101static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010102 const X86Subtarget *Subtarget) {
10103 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010104 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010105 // Get the LHS/RHS of the select.
10106 SDValue LHS = N->getOperand(1);
10107 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010108
Dan Gohman670e5392009-09-21 18:03:22 +000010109 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010110 // instructions match the semantics of the common C idiom x<y?x:y but not
10111 // x<=y?x:y, because of how they handle negative zero (which can be
10112 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010113 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010114 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010115 Cond.getOpcode() == ISD::SETCC) {
10116 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010117
Chris Lattner47b4ce82009-03-11 05:48:52 +000010118 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010119 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010120 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10121 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010122 switch (CC) {
10123 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010124 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010125 // Converting this to a min would handle NaNs incorrectly, and swapping
10126 // the operands would cause it to handle comparisons between positive
10127 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010128 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010129 if (!UnsafeFPMath &&
10130 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10131 break;
10132 std::swap(LHS, RHS);
10133 }
Dan Gohman670e5392009-09-21 18:03:22 +000010134 Opcode = X86ISD::FMIN;
10135 break;
10136 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010137 // Converting this to a min would handle comparisons between positive
10138 // and negative zero incorrectly.
10139 if (!UnsafeFPMath &&
10140 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10141 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010142 Opcode = X86ISD::FMIN;
10143 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010144 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010145 // Converting this to a min would handle both negative zeros and NaNs
10146 // incorrectly, but we can swap the operands to fix both.
10147 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010148 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010149 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010150 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010151 Opcode = X86ISD::FMIN;
10152 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010153
Dan Gohman670e5392009-09-21 18:03:22 +000010154 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010155 // Converting this to a max would handle comparisons between positive
10156 // and negative zero incorrectly.
10157 if (!UnsafeFPMath &&
10158 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10159 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010160 Opcode = X86ISD::FMAX;
10161 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010162 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010163 // Converting this to a max would handle NaNs incorrectly, and swapping
10164 // the operands would cause it to handle comparisons between positive
10165 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010166 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010167 if (!UnsafeFPMath &&
10168 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10169 break;
10170 std::swap(LHS, RHS);
10171 }
Dan Gohman670e5392009-09-21 18:03:22 +000010172 Opcode = X86ISD::FMAX;
10173 break;
10174 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010175 // Converting this to a max would handle both negative zeros and NaNs
10176 // incorrectly, but we can swap the operands to fix both.
10177 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010178 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010179 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010180 case ISD::SETGE:
10181 Opcode = X86ISD::FMAX;
10182 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010183 }
Dan Gohman670e5392009-09-21 18:03:22 +000010184 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010185 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10186 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010187 switch (CC) {
10188 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010189 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010190 // Converting this to a min would handle comparisons between positive
10191 // and negative zero incorrectly, and swapping the operands would
10192 // cause it to handle NaNs incorrectly.
10193 if (!UnsafeFPMath &&
10194 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010195 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010196 break;
10197 std::swap(LHS, RHS);
10198 }
Dan Gohman670e5392009-09-21 18:03:22 +000010199 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010200 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010201 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010202 // Converting this to a min would handle NaNs incorrectly.
10203 if (!UnsafeFPMath &&
10204 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10205 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010206 Opcode = X86ISD::FMIN;
10207 break;
10208 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010209 // Converting this to a min would handle both negative zeros and NaNs
10210 // incorrectly, but we can swap the operands to fix both.
10211 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010212 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010213 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010214 case ISD::SETGE:
10215 Opcode = X86ISD::FMIN;
10216 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010217
Dan Gohman670e5392009-09-21 18:03:22 +000010218 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010219 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010220 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010221 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010222 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010223 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010224 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010225 // Converting this to a max would handle comparisons between positive
10226 // and negative zero incorrectly, and swapping the operands would
10227 // cause it to handle NaNs incorrectly.
10228 if (!UnsafeFPMath &&
10229 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010230 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010231 break;
10232 std::swap(LHS, RHS);
10233 }
Dan Gohman670e5392009-09-21 18:03:22 +000010234 Opcode = X86ISD::FMAX;
10235 break;
10236 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010237 // Converting this to a max would handle both negative zeros and NaNs
10238 // incorrectly, but we can swap the operands to fix both.
10239 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010240 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010241 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010242 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010243 Opcode = X86ISD::FMAX;
10244 break;
10245 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010246 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010247
Chris Lattner47b4ce82009-03-11 05:48:52 +000010248 if (Opcode)
10249 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010250 }
Eric Christopherfd179292009-08-27 18:07:15 +000010251
Chris Lattnerd1980a52009-03-12 06:52:53 +000010252 // If this is a select between two integer constants, try to do some
10253 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010254 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10255 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010256 // Don't do this for crazy integer types.
10257 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10258 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010259 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010260 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010261
Chris Lattnercee56e72009-03-13 05:53:31 +000010262 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010263 // Efficiently invertible.
10264 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10265 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10266 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10267 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010268 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010269 }
Eric Christopherfd179292009-08-27 18:07:15 +000010270
Chris Lattnerd1980a52009-03-12 06:52:53 +000010271 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010272 if (FalseC->getAPIntValue() == 0 &&
10273 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010274 if (NeedsCondInvert) // Invert the condition if needed.
10275 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10276 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010277
Chris Lattnerd1980a52009-03-12 06:52:53 +000010278 // Zero extend the condition if needed.
10279 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010280
Chris Lattnercee56e72009-03-13 05:53:31 +000010281 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010282 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010283 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010284 }
Eric Christopherfd179292009-08-27 18:07:15 +000010285
Chris Lattner97a29a52009-03-13 05:22:11 +000010286 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010287 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010288 if (NeedsCondInvert) // Invert the condition if needed.
10289 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10290 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010291
Chris Lattner97a29a52009-03-13 05:22:11 +000010292 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010293 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10294 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010295 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010296 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010297 }
Eric Christopherfd179292009-08-27 18:07:15 +000010298
Chris Lattnercee56e72009-03-13 05:53:31 +000010299 // Optimize cases that will turn into an LEA instruction. This requires
10300 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010301 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010302 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010303 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010304
Chris Lattnercee56e72009-03-13 05:53:31 +000010305 bool isFastMultiplier = false;
10306 if (Diff < 10) {
10307 switch ((unsigned char)Diff) {
10308 default: break;
10309 case 1: // result = add base, cond
10310 case 2: // result = lea base( , cond*2)
10311 case 3: // result = lea base(cond, cond*2)
10312 case 4: // result = lea base( , cond*4)
10313 case 5: // result = lea base(cond, cond*4)
10314 case 8: // result = lea base( , cond*8)
10315 case 9: // result = lea base(cond, cond*8)
10316 isFastMultiplier = true;
10317 break;
10318 }
10319 }
Eric Christopherfd179292009-08-27 18:07:15 +000010320
Chris Lattnercee56e72009-03-13 05:53:31 +000010321 if (isFastMultiplier) {
10322 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10323 if (NeedsCondInvert) // Invert the condition if needed.
10324 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10325 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010326
Chris Lattnercee56e72009-03-13 05:53:31 +000010327 // Zero extend the condition if needed.
10328 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10329 Cond);
10330 // Scale the condition by the difference.
10331 if (Diff != 1)
10332 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10333 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010334
Chris Lattnercee56e72009-03-13 05:53:31 +000010335 // Add the base if non-zero.
10336 if (FalseC->getAPIntValue() != 0)
10337 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10338 SDValue(FalseC, 0));
10339 return Cond;
10340 }
Eric Christopherfd179292009-08-27 18:07:15 +000010341 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010342 }
10343 }
Eric Christopherfd179292009-08-27 18:07:15 +000010344
Dan Gohman475871a2008-07-27 21:46:04 +000010345 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010346}
10347
Chris Lattnerd1980a52009-03-12 06:52:53 +000010348/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10349static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10350 TargetLowering::DAGCombinerInfo &DCI) {
10351 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010352
Chris Lattnerd1980a52009-03-12 06:52:53 +000010353 // If the flag operand isn't dead, don't touch this CMOV.
10354 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10355 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010356
Chris Lattnerd1980a52009-03-12 06:52:53 +000010357 // If this is a select between two integer constants, try to do some
10358 // optimizations. Note that the operands are ordered the opposite of SELECT
10359 // operands.
10360 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10361 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10362 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10363 // larger than FalseC (the false value).
10364 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010365
Chris Lattnerd1980a52009-03-12 06:52:53 +000010366 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10367 CC = X86::GetOppositeBranchCondition(CC);
10368 std::swap(TrueC, FalseC);
10369 }
Eric Christopherfd179292009-08-27 18:07:15 +000010370
Chris Lattnerd1980a52009-03-12 06:52:53 +000010371 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010372 // This is efficient for any integer data type (including i8/i16) and
10373 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010374 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10375 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010376 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10377 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010378
Chris Lattnerd1980a52009-03-12 06:52:53 +000010379 // Zero extend the condition if needed.
10380 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010381
Chris Lattnerd1980a52009-03-12 06:52:53 +000010382 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10383 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010384 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010385 if (N->getNumValues() == 2) // Dead flag value?
10386 return DCI.CombineTo(N, Cond, SDValue());
10387 return Cond;
10388 }
Eric Christopherfd179292009-08-27 18:07:15 +000010389
Chris Lattnercee56e72009-03-13 05:53:31 +000010390 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10391 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010392 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10393 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010394 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10395 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010396
Chris Lattner97a29a52009-03-13 05:22:11 +000010397 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010398 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10399 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010400 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10401 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010402
Chris Lattner97a29a52009-03-13 05:22:11 +000010403 if (N->getNumValues() == 2) // Dead flag value?
10404 return DCI.CombineTo(N, Cond, SDValue());
10405 return Cond;
10406 }
Eric Christopherfd179292009-08-27 18:07:15 +000010407
Chris Lattnercee56e72009-03-13 05:53:31 +000010408 // Optimize cases that will turn into an LEA instruction. This requires
10409 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010410 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010411 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010412 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010413
Chris Lattnercee56e72009-03-13 05:53:31 +000010414 bool isFastMultiplier = false;
10415 if (Diff < 10) {
10416 switch ((unsigned char)Diff) {
10417 default: break;
10418 case 1: // result = add base, cond
10419 case 2: // result = lea base( , cond*2)
10420 case 3: // result = lea base(cond, cond*2)
10421 case 4: // result = lea base( , cond*4)
10422 case 5: // result = lea base(cond, cond*4)
10423 case 8: // result = lea base( , cond*8)
10424 case 9: // result = lea base(cond, cond*8)
10425 isFastMultiplier = true;
10426 break;
10427 }
10428 }
Eric Christopherfd179292009-08-27 18:07:15 +000010429
Chris Lattnercee56e72009-03-13 05:53:31 +000010430 if (isFastMultiplier) {
10431 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10432 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010433 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10434 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010435 // Zero extend the condition if needed.
10436 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10437 Cond);
10438 // Scale the condition by the difference.
10439 if (Diff != 1)
10440 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10441 DAG.getConstant(Diff, Cond.getValueType()));
10442
10443 // Add the base if non-zero.
10444 if (FalseC->getAPIntValue() != 0)
10445 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10446 SDValue(FalseC, 0));
10447 if (N->getNumValues() == 2) // Dead flag value?
10448 return DCI.CombineTo(N, Cond, SDValue());
10449 return Cond;
10450 }
Eric Christopherfd179292009-08-27 18:07:15 +000010451 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010452 }
10453 }
10454 return SDValue();
10455}
10456
Owen Andersonc004eec2010-09-21 18:41:19 +000010457/// PerformAddCombine - Optimize ADD when combined with X86 opcodes.
10458static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
10459 TargetLowering::DAGCombinerInfo &DCI) {
10460 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10461 return SDValue();
10462
10463 EVT VT = N->getValueType(0);
10464 SDValue Op1 = N->getOperand(1);
10465 if (Op1->getOpcode() == ISD::AND) {
10466 SDValue AndOp0 = Op1->getOperand(0);
10467 ConstantSDNode *AndOp1 = dyn_cast<ConstantSDNode>(Op1->getOperand(1));
10468 // (add z, (and (sbbl x, x), 1)) -> (sub z, (sbbl x, x))
10469 if (AndOp0->getOpcode() == X86ISD::SETCC_CARRY &&
10470 AndOp1 && AndOp1->getZExtValue() == 1) {
10471 DebugLoc DL = N->getDebugLoc();
10472 return DAG.getNode(ISD::SUB, DL, VT, N->getOperand(0), AndOp0);
10473 }
10474 }
10475
10476 return SDValue();
10477}
Chris Lattnerd1980a52009-03-12 06:52:53 +000010478
Evan Cheng0b0cd912009-03-28 05:57:29 +000010479/// PerformMulCombine - Optimize a single multiply with constant into two
10480/// in order to implement it with two cheaper instructions, e.g.
10481/// LEA + SHL, LEA + LEA.
10482static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10483 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010484 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10485 return SDValue();
10486
Owen Andersone50ed302009-08-10 22:56:29 +000010487 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010488 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010489 return SDValue();
10490
10491 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10492 if (!C)
10493 return SDValue();
10494 uint64_t MulAmt = C->getZExtValue();
10495 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10496 return SDValue();
10497
10498 uint64_t MulAmt1 = 0;
10499 uint64_t MulAmt2 = 0;
10500 if ((MulAmt % 9) == 0) {
10501 MulAmt1 = 9;
10502 MulAmt2 = MulAmt / 9;
10503 } else if ((MulAmt % 5) == 0) {
10504 MulAmt1 = 5;
10505 MulAmt2 = MulAmt / 5;
10506 } else if ((MulAmt % 3) == 0) {
10507 MulAmt1 = 3;
10508 MulAmt2 = MulAmt / 3;
10509 }
10510 if (MulAmt2 &&
10511 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10512 DebugLoc DL = N->getDebugLoc();
10513
10514 if (isPowerOf2_64(MulAmt2) &&
10515 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10516 // If second multiplifer is pow2, issue it first. We want the multiply by
10517 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10518 // is an add.
10519 std::swap(MulAmt1, MulAmt2);
10520
10521 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010522 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010523 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010524 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010525 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010526 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010527 DAG.getConstant(MulAmt1, VT));
10528
Eric Christopherfd179292009-08-27 18:07:15 +000010529 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010530 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010531 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010532 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010533 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010534 DAG.getConstant(MulAmt2, VT));
10535
10536 // Do not add new nodes to DAG combiner worklist.
10537 DCI.CombineTo(N, NewMul, false);
10538 }
10539 return SDValue();
10540}
10541
Evan Chengad9c0a32009-12-15 00:53:42 +000010542static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10543 SDValue N0 = N->getOperand(0);
10544 SDValue N1 = N->getOperand(1);
10545 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10546 EVT VT = N0.getValueType();
10547
10548 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10549 // since the result of setcc_c is all zero's or all ones.
10550 if (N1C && N0.getOpcode() == ISD::AND &&
10551 N0.getOperand(1).getOpcode() == ISD::Constant) {
10552 SDValue N00 = N0.getOperand(0);
10553 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10554 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10555 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10556 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10557 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10558 APInt ShAmt = N1C->getAPIntValue();
10559 Mask = Mask.shl(ShAmt);
10560 if (Mask != 0)
10561 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10562 N00, DAG.getConstant(Mask, VT));
10563 }
10564 }
10565
10566 return SDValue();
10567}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010568
Nate Begeman740ab032009-01-26 00:52:55 +000010569/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10570/// when possible.
10571static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10572 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010573 EVT VT = N->getValueType(0);
10574 if (!VT.isVector() && VT.isInteger() &&
10575 N->getOpcode() == ISD::SHL)
10576 return PerformSHLCombine(N, DAG);
10577
Nate Begeman740ab032009-01-26 00:52:55 +000010578 // On X86 with SSE2 support, we can transform this to a vector shift if
10579 // all elements are shifted by the same amount. We can't do this in legalize
10580 // because the a constant vector is typically transformed to a constant pool
10581 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010582 if (!Subtarget->hasSSE2())
10583 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010584
Owen Anderson825b72b2009-08-11 20:47:22 +000010585 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010586 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010587
Mon P Wang3becd092009-01-28 08:12:05 +000010588 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010589 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010590 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010591 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010592 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10593 unsigned NumElts = VT.getVectorNumElements();
10594 unsigned i = 0;
10595 for (; i != NumElts; ++i) {
10596 SDValue Arg = ShAmtOp.getOperand(i);
10597 if (Arg.getOpcode() == ISD::UNDEF) continue;
10598 BaseShAmt = Arg;
10599 break;
10600 }
10601 for (; i != NumElts; ++i) {
10602 SDValue Arg = ShAmtOp.getOperand(i);
10603 if (Arg.getOpcode() == ISD::UNDEF) continue;
10604 if (Arg != BaseShAmt) {
10605 return SDValue();
10606 }
10607 }
10608 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010609 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010610 SDValue InVec = ShAmtOp.getOperand(0);
10611 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10612 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10613 unsigned i = 0;
10614 for (; i != NumElts; ++i) {
10615 SDValue Arg = InVec.getOperand(i);
10616 if (Arg.getOpcode() == ISD::UNDEF) continue;
10617 BaseShAmt = Arg;
10618 break;
10619 }
10620 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10621 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010622 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010623 if (C->getZExtValue() == SplatIdx)
10624 BaseShAmt = InVec.getOperand(1);
10625 }
10626 }
10627 if (BaseShAmt.getNode() == 0)
10628 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10629 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010630 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010631 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010632
Mon P Wangefa42202009-09-03 19:56:25 +000010633 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010634 if (EltVT.bitsGT(MVT::i32))
10635 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10636 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010637 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010638
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010639 // The shift amount is identical so we can do a vector shift.
10640 SDValue ValOp = N->getOperand(0);
10641 switch (N->getOpcode()) {
10642 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010643 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010644 break;
10645 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010646 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010647 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010648 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010649 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010650 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010651 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010652 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010653 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010654 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010655 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010656 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010657 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010658 break;
10659 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010660 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010661 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010662 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010663 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010664 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010665 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010666 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010667 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010668 break;
10669 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010670 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010671 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010672 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010673 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010674 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010675 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010676 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010677 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010678 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010679 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010680 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010681 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010682 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010683 }
10684 return SDValue();
10685}
10686
Evan Cheng760d1942010-01-04 21:22:48 +000010687static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010688 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010689 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010690 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010691 return SDValue();
10692
Evan Cheng760d1942010-01-04 21:22:48 +000010693 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010694 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010695 return SDValue();
10696
10697 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10698 SDValue N0 = N->getOperand(0);
10699 SDValue N1 = N->getOperand(1);
10700 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10701 std::swap(N0, N1);
10702 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10703 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010704 if (!N0.hasOneUse() || !N1.hasOneUse())
10705 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010706
10707 SDValue ShAmt0 = N0.getOperand(1);
10708 if (ShAmt0.getValueType() != MVT::i8)
10709 return SDValue();
10710 SDValue ShAmt1 = N1.getOperand(1);
10711 if (ShAmt1.getValueType() != MVT::i8)
10712 return SDValue();
10713 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10714 ShAmt0 = ShAmt0.getOperand(0);
10715 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10716 ShAmt1 = ShAmt1.getOperand(0);
10717
10718 DebugLoc DL = N->getDebugLoc();
10719 unsigned Opc = X86ISD::SHLD;
10720 SDValue Op0 = N0.getOperand(0);
10721 SDValue Op1 = N1.getOperand(0);
10722 if (ShAmt0.getOpcode() == ISD::SUB) {
10723 Opc = X86ISD::SHRD;
10724 std::swap(Op0, Op1);
10725 std::swap(ShAmt0, ShAmt1);
10726 }
10727
Evan Cheng8b1190a2010-04-28 01:18:01 +000010728 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010729 if (ShAmt1.getOpcode() == ISD::SUB) {
10730 SDValue Sum = ShAmt1.getOperand(0);
10731 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010732 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10733 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10734 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10735 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010736 return DAG.getNode(Opc, DL, VT,
10737 Op0, Op1,
10738 DAG.getNode(ISD::TRUNCATE, DL,
10739 MVT::i8, ShAmt0));
10740 }
10741 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10742 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10743 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010744 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010745 return DAG.getNode(Opc, DL, VT,
10746 N0.getOperand(0), N1.getOperand(0),
10747 DAG.getNode(ISD::TRUNCATE, DL,
10748 MVT::i8, ShAmt0));
10749 }
10750
10751 return SDValue();
10752}
10753
Chris Lattner149a4e52008-02-22 02:09:43 +000010754/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010755static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010756 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010757 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10758 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010759 // A preferable solution to the general problem is to figure out the right
10760 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010761
10762 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010763 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010764 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010765 if (VT.getSizeInBits() != 64)
10766 return SDValue();
10767
Devang Patel578efa92009-06-05 21:57:13 +000010768 const Function *F = DAG.getMachineFunction().getFunction();
10769 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010770 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010771 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010772 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010773 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010774 isa<LoadSDNode>(St->getValue()) &&
10775 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10776 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010777 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010778 LoadSDNode *Ld = 0;
10779 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010780 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010781 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010782 // Must be a store of a load. We currently handle two cases: the load
10783 // is a direct child, and it's under an intervening TokenFactor. It is
10784 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010785 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010786 Ld = cast<LoadSDNode>(St->getChain());
10787 else if (St->getValue().hasOneUse() &&
10788 ChainVal->getOpcode() == ISD::TokenFactor) {
10789 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010790 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010791 TokenFactorIndex = i;
10792 Ld = cast<LoadSDNode>(St->getValue());
10793 } else
10794 Ops.push_back(ChainVal->getOperand(i));
10795 }
10796 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010797
Evan Cheng536e6672009-03-12 05:59:15 +000010798 if (!Ld || !ISD::isNormalLoad(Ld))
10799 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010800
Evan Cheng536e6672009-03-12 05:59:15 +000010801 // If this is not the MMX case, i.e. we are just turning i64 load/store
10802 // into f64 load/store, avoid the transformation if there are multiple
10803 // uses of the loaded value.
10804 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10805 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010806
Evan Cheng536e6672009-03-12 05:59:15 +000010807 DebugLoc LdDL = Ld->getDebugLoc();
10808 DebugLoc StDL = N->getDebugLoc();
10809 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10810 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10811 // pair instead.
10812 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010813 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000010814 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
10815 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010816 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010817 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010818 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010819 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010820 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010821 Ops.size());
10822 }
Evan Cheng536e6672009-03-12 05:59:15 +000010823 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010824 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000010825 St->isVolatile(), St->isNonTemporal(),
10826 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010827 }
Evan Cheng536e6672009-03-12 05:59:15 +000010828
10829 // Otherwise, lower to two pairs of 32-bit loads / stores.
10830 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010831 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10832 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010833
Owen Anderson825b72b2009-08-11 20:47:22 +000010834 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000010835 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000010836 Ld->isVolatile(), Ld->isNonTemporal(),
10837 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010838 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000010839 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000010840 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010841 MinAlign(Ld->getAlignment(), 4));
10842
10843 SDValue NewChain = LoLd.getValue(1);
10844 if (TokenFactorIndex != -1) {
10845 Ops.push_back(LoLd);
10846 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010847 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010848 Ops.size());
10849 }
10850
10851 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010852 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10853 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010854
10855 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010856 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000010857 St->isVolatile(), St->isNonTemporal(),
10858 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010859 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010860 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000010861 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010862 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010863 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010864 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010865 }
Dan Gohman475871a2008-07-27 21:46:04 +000010866 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010867}
10868
Chris Lattner6cf73262008-01-25 06:14:17 +000010869/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10870/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010871static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010872 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10873 // F[X]OR(0.0, x) -> x
10874 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010875 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10876 if (C->getValueAPF().isPosZero())
10877 return N->getOperand(1);
10878 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10879 if (C->getValueAPF().isPosZero())
10880 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010881 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010882}
10883
10884/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010885static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010886 // FAND(0.0, x) -> 0.0
10887 // FAND(x, 0.0) -> 0.0
10888 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10889 if (C->getValueAPF().isPosZero())
10890 return N->getOperand(0);
10891 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10892 if (C->getValueAPF().isPosZero())
10893 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010894 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010895}
10896
Dan Gohmane5af2d32009-01-29 01:59:02 +000010897static SDValue PerformBTCombine(SDNode *N,
10898 SelectionDAG &DAG,
10899 TargetLowering::DAGCombinerInfo &DCI) {
10900 // BT ignores high bits in the bit index operand.
10901 SDValue Op1 = N->getOperand(1);
10902 if (Op1.hasOneUse()) {
10903 unsigned BitWidth = Op1.getValueSizeInBits();
10904 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10905 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010906 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10907 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010908 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010909 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10910 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10911 DCI.CommitTargetLoweringOpt(TLO);
10912 }
10913 return SDValue();
10914}
Chris Lattner83e6c992006-10-04 06:57:07 +000010915
Eli Friedman7a5e5552009-06-07 06:52:44 +000010916static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10917 SDValue Op = N->getOperand(0);
10918 if (Op.getOpcode() == ISD::BIT_CONVERT)
10919 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010920 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010921 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010922 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010923 OpVT.getVectorElementType().getSizeInBits()) {
10924 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10925 }
10926 return SDValue();
10927}
10928
Evan Cheng2e489c42009-12-16 00:53:11 +000010929static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10930 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10931 // (and (i32 x86isd::setcc_carry), 1)
10932 // This eliminates the zext. This transformation is necessary because
10933 // ISD::SETCC is always legalized to i8.
10934 DebugLoc dl = N->getDebugLoc();
10935 SDValue N0 = N->getOperand(0);
10936 EVT VT = N->getValueType(0);
10937 if (N0.getOpcode() == ISD::AND &&
10938 N0.hasOneUse() &&
10939 N0.getOperand(0).hasOneUse()) {
10940 SDValue N00 = N0.getOperand(0);
10941 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10942 return SDValue();
10943 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10944 if (!C || C->getZExtValue() != 1)
10945 return SDValue();
10946 return DAG.getNode(ISD::AND, dl, VT,
10947 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10948 N00.getOperand(0), N00.getOperand(1)),
10949 DAG.getConstant(1, VT));
10950 }
10951
10952 return SDValue();
10953}
10954
Dan Gohman475871a2008-07-27 21:46:04 +000010955SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010956 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010957 SelectionDAG &DAG = DCI.DAG;
10958 switch (N->getOpcode()) {
10959 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010960 case ISD::EXTRACT_VECTOR_ELT:
10961 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010962 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010963 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Owen Andersonc004eec2010-09-21 18:41:19 +000010964 case ISD::ADD: return PerformAddCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010965 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010966 case ISD::SHL:
10967 case ISD::SRA:
10968 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010969 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010970 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010971 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010972 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10973 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010974 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010975 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010976 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010977 case X86ISD::SHUFPS: // Handle all target specific shuffles
10978 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000010979 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010980 case X86ISD::PUNPCKHBW:
10981 case X86ISD::PUNPCKHWD:
10982 case X86ISD::PUNPCKHDQ:
10983 case X86ISD::PUNPCKHQDQ:
10984 case X86ISD::UNPCKHPS:
10985 case X86ISD::UNPCKHPD:
10986 case X86ISD::PUNPCKLBW:
10987 case X86ISD::PUNPCKLWD:
10988 case X86ISD::PUNPCKLDQ:
10989 case X86ISD::PUNPCKLQDQ:
10990 case X86ISD::UNPCKLPS:
10991 case X86ISD::UNPCKLPD:
10992 case X86ISD::MOVHLPS:
10993 case X86ISD::MOVLHPS:
10994 case X86ISD::PSHUFD:
10995 case X86ISD::PSHUFHW:
10996 case X86ISD::PSHUFLW:
10997 case X86ISD::MOVSS:
10998 case X86ISD::MOVSD:
10999 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011000 }
11001
Dan Gohman475871a2008-07-27 21:46:04 +000011002 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011003}
11004
Evan Chenge5b51ac2010-04-17 06:13:15 +000011005/// isTypeDesirableForOp - Return true if the target has native support for
11006/// the specified value type and it is 'desirable' to use the type for the
11007/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
11008/// instruction encodings are longer and some i16 instructions are slow.
11009bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
11010 if (!isTypeLegal(VT))
11011 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011012 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000011013 return true;
11014
11015 switch (Opc) {
11016 default:
11017 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000011018 case ISD::LOAD:
11019 case ISD::SIGN_EXTEND:
11020 case ISD::ZERO_EXTEND:
11021 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011022 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011023 case ISD::SRL:
11024 case ISD::SUB:
11025 case ISD::ADD:
11026 case ISD::MUL:
11027 case ISD::AND:
11028 case ISD::OR:
11029 case ISD::XOR:
11030 return false;
11031 }
11032}
11033
11034/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000011035/// beneficial for dag combiner to promote the specified node. If true, it
11036/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011037bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011038 EVT VT = Op.getValueType();
11039 if (VT != MVT::i16)
11040 return false;
11041
Evan Cheng4c26e932010-04-19 19:29:22 +000011042 bool Promote = false;
11043 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011044 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011045 default: break;
11046 case ISD::LOAD: {
11047 LoadSDNode *LD = cast<LoadSDNode>(Op);
11048 // If the non-extending load has a single use and it's not live out, then it
11049 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011050 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11051 Op.hasOneUse()*/) {
11052 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11053 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11054 // The only case where we'd want to promote LOAD (rather then it being
11055 // promoted as an operand is when it's only use is liveout.
11056 if (UI->getOpcode() != ISD::CopyToReg)
11057 return false;
11058 }
11059 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011060 Promote = true;
11061 break;
11062 }
11063 case ISD::SIGN_EXTEND:
11064 case ISD::ZERO_EXTEND:
11065 case ISD::ANY_EXTEND:
11066 Promote = true;
11067 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011068 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011069 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011070 SDValue N0 = Op.getOperand(0);
11071 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011072 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011073 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011074 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011075 break;
11076 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011077 case ISD::ADD:
11078 case ISD::MUL:
11079 case ISD::AND:
11080 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011081 case ISD::XOR:
11082 Commute = true;
11083 // fallthrough
11084 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011085 SDValue N0 = Op.getOperand(0);
11086 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011087 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011088 return false;
11089 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011090 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011091 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011092 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011093 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011094 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011095 }
11096 }
11097
11098 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011099 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011100}
11101
Evan Cheng60c07e12006-07-05 22:17:51 +000011102//===----------------------------------------------------------------------===//
11103// X86 Inline Assembly Support
11104//===----------------------------------------------------------------------===//
11105
Chris Lattnerb8105652009-07-20 17:51:36 +000011106static bool LowerToBSwap(CallInst *CI) {
11107 // FIXME: this should verify that we are targetting a 486 or better. If not,
11108 // we will turn this bswap into something that will be lowered to logical ops
11109 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11110 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000011111
Chris Lattnerb8105652009-07-20 17:51:36 +000011112 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000011113 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011114 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011115 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000011116 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011117
Chris Lattnerb8105652009-07-20 17:51:36 +000011118 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11119 if (!Ty || Ty->getBitWidth() % 16 != 0)
11120 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011121
Chris Lattnerb8105652009-07-20 17:51:36 +000011122 // Okay, we can do this xform, do so now.
11123 const Type *Tys[] = { Ty };
11124 Module *M = CI->getParent()->getParent()->getParent();
11125 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000011126
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011127 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000011128 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000011129
Chris Lattnerb8105652009-07-20 17:51:36 +000011130 CI->replaceAllUsesWith(Op);
11131 CI->eraseFromParent();
11132 return true;
11133}
11134
11135bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11136 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
11137 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
11138
11139 std::string AsmStr = IA->getAsmString();
11140
11141 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011142 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000011143 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
11144
11145 switch (AsmPieces.size()) {
11146 default: return false;
11147 case 1:
11148 AsmStr = AsmPieces[0];
11149 AsmPieces.clear();
11150 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11151
11152 // bswap $0
11153 if (AsmPieces.size() == 2 &&
11154 (AsmPieces[0] == "bswap" ||
11155 AsmPieces[0] == "bswapq" ||
11156 AsmPieces[0] == "bswapl") &&
11157 (AsmPieces[1] == "$0" ||
11158 AsmPieces[1] == "${0:q}")) {
11159 // No need to check constraints, nothing other than the equivalent of
11160 // "=r,0" would be valid here.
11161 return LowerToBSwap(CI);
11162 }
11163 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011164 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011165 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011166 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011167 AsmPieces[1] == "$$8," &&
11168 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011169 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11170 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011171 const std::string &Constraints = IA->getConstraintString();
11172 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011173 std::sort(AsmPieces.begin(), AsmPieces.end());
11174 if (AsmPieces.size() == 4 &&
11175 AsmPieces[0] == "~{cc}" &&
11176 AsmPieces[1] == "~{dirflag}" &&
11177 AsmPieces[2] == "~{flags}" &&
11178 AsmPieces[3] == "~{fpsr}") {
11179 return LowerToBSwap(CI);
11180 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011181 }
11182 break;
11183 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011184 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011185 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011186 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11187 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11188 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011189 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011190 SplitString(AsmPieces[0], Words, " \t");
11191 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11192 Words.clear();
11193 SplitString(AsmPieces[1], Words, " \t");
11194 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11195 Words.clear();
11196 SplitString(AsmPieces[2], Words, " \t,");
11197 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11198 Words[2] == "%edx") {
11199 return LowerToBSwap(CI);
11200 }
11201 }
11202 }
11203 }
11204 break;
11205 }
11206 return false;
11207}
11208
11209
11210
Chris Lattnerf4dff842006-07-11 02:54:03 +000011211/// getConstraintType - Given a constraint letter, return the type of
11212/// constraint it is for this target.
11213X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011214X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11215 if (Constraint.size() == 1) {
11216 switch (Constraint[0]) {
11217 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000011218 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011219 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000011220 case 'r':
11221 case 'R':
11222 case 'l':
11223 case 'q':
11224 case 'Q':
11225 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011226 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000011227 case 'Y':
11228 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011229 case 'e':
11230 case 'Z':
11231 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011232 default:
11233 break;
11234 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011235 }
Chris Lattner4234f572007-03-25 02:14:49 +000011236 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011237}
11238
John Thompsoneac6e1d2010-09-13 18:15:37 +000011239/// Examine constraint type and operand type and determine a weight value,
11240/// where: -1 = invalid match, and 0 = so-so match to 3 = good match.
11241/// This object must already have been set up with the operand type
11242/// and the current alternative constraint selected.
11243int X86TargetLowering::getSingleConstraintMatchWeight(
11244 AsmOperandInfo &info, const char *constraint) const {
11245 int weight = -1;
11246 Value *CallOperandVal = info.CallOperandVal;
11247 // If we don't have a value, we can't do a match,
11248 // but allow it at the lowest weight.
11249 if (CallOperandVal == NULL)
11250 return 0;
11251 // Look at the constraint type.
11252 switch (*constraint) {
11253 default:
11254 return TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11255 break;
11256 case 'I':
11257 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11258 if (C->getZExtValue() <= 31)
11259 weight = 3;
11260 }
11261 break;
11262 // etc.
11263 }
11264 return weight;
11265}
11266
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011267/// LowerXConstraint - try to replace an X constraint, which matches anything,
11268/// with another that has more specific requirements based on the type of the
11269/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000011270const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000011271LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000011272 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
11273 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000011274 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011275 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000011276 return "Y";
11277 if (Subtarget->hasSSE1())
11278 return "x";
11279 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011280
Chris Lattner5e764232008-04-26 23:02:14 +000011281 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011282}
11283
Chris Lattner48884cd2007-08-25 00:47:38 +000011284/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11285/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000011286void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000011287 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000011288 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000011289 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011290 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000011291
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011292 switch (Constraint) {
11293 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000011294 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000011295 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011296 if (C->getZExtValue() <= 31) {
11297 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011298 break;
11299 }
Devang Patel84f7fd22007-03-17 00:13:28 +000011300 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011301 return;
Evan Cheng364091e2008-09-22 23:57:37 +000011302 case 'J':
11303 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011304 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000011305 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11306 break;
11307 }
11308 }
11309 return;
11310 case 'K':
11311 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011312 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000011313 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11314 break;
11315 }
11316 }
11317 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000011318 case 'N':
11319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011320 if (C->getZExtValue() <= 255) {
11321 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011322 break;
11323 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000011324 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011325 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011326 case 'e': {
11327 // 32-bit signed value
11328 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011329 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11330 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011331 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011332 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000011333 break;
11334 }
11335 // FIXME gcc accepts some relocatable values here too, but only in certain
11336 // memory models; it's complicated.
11337 }
11338 return;
11339 }
11340 case 'Z': {
11341 // 32-bit unsigned value
11342 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011343 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11344 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011345 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11346 break;
11347 }
11348 }
11349 // FIXME gcc accepts some relocatable values here too, but only in certain
11350 // memory models; it's complicated.
11351 return;
11352 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011353 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011354 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011355 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011356 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011357 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011358 break;
11359 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011360
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011361 // In any sort of PIC mode addresses need to be computed at runtime by
11362 // adding in a register or some sort of table lookup. These can't
11363 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011364 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011365 return;
11366
Chris Lattnerdc43a882007-05-03 16:52:29 +000011367 // If we are in non-pic codegen mode, we allow the address of a global (with
11368 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011369 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011370 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011371
Chris Lattner49921962009-05-08 18:23:14 +000011372 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11373 while (1) {
11374 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11375 Offset += GA->getOffset();
11376 break;
11377 } else if (Op.getOpcode() == ISD::ADD) {
11378 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11379 Offset += C->getZExtValue();
11380 Op = Op.getOperand(0);
11381 continue;
11382 }
11383 } else if (Op.getOpcode() == ISD::SUB) {
11384 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11385 Offset += -C->getZExtValue();
11386 Op = Op.getOperand(0);
11387 continue;
11388 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011389 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011390
Chris Lattner49921962009-05-08 18:23:14 +000011391 // Otherwise, this isn't something we can handle, reject it.
11392 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011393 }
Eric Christopherfd179292009-08-27 18:07:15 +000011394
Dan Gohman46510a72010-04-15 01:51:59 +000011395 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011396 // If we require an extra load to get this address, as in PIC mode, we
11397 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011398 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11399 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011400 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011401
Devang Patel0d881da2010-07-06 22:08:15 +000011402 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11403 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011404 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011405 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011406 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011407
Gabor Greifba36cb52008-08-28 21:40:38 +000011408 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011409 Ops.push_back(Result);
11410 return;
11411 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011412 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011413}
11414
Chris Lattner259e97c2006-01-31 19:43:35 +000011415std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011416getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011417 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011418 if (Constraint.size() == 1) {
11419 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011420 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011421 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011422 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11423 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011424 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011425 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11426 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11427 X86::R10D,X86::R11D,X86::R12D,
11428 X86::R13D,X86::R14D,X86::R15D,
11429 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011430 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011431 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11432 X86::SI, X86::DI, X86::R8W,X86::R9W,
11433 X86::R10W,X86::R11W,X86::R12W,
11434 X86::R13W,X86::R14W,X86::R15W,
11435 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011436 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011437 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11438 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11439 X86::R10B,X86::R11B,X86::R12B,
11440 X86::R13B,X86::R14B,X86::R15B,
11441 X86::BPL, X86::SPL, 0);
11442
Owen Anderson825b72b2009-08-11 20:47:22 +000011443 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011444 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11445 X86::RSI, X86::RDI, X86::R8, X86::R9,
11446 X86::R10, X86::R11, X86::R12,
11447 X86::R13, X86::R14, X86::R15,
11448 X86::RBP, X86::RSP, 0);
11449
11450 break;
11451 }
Eric Christopherfd179292009-08-27 18:07:15 +000011452 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011453 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011454 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011455 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011456 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011457 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011458 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011459 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011460 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011461 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11462 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011463 }
11464 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011465
Chris Lattner1efa40f2006-02-22 00:56:39 +000011466 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011467}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011468
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011469std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011470X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011471 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011472 // First, see if this is a constraint that directly corresponds to an LLVM
11473 // register class.
11474 if (Constraint.size() == 1) {
11475 // GCC Constraint Letters
11476 switch (Constraint[0]) {
11477 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011478 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011479 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011480 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011481 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011482 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011483 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011484 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011485 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011486 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011487 case 'R': // LEGACY_REGS
11488 if (VT == MVT::i8)
11489 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11490 if (VT == MVT::i16)
11491 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11492 if (VT == MVT::i32 || !Subtarget->is64Bit())
11493 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11494 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011495 case 'f': // FP Stack registers.
11496 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11497 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011498 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011499 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011500 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011501 return std::make_pair(0U, X86::RFP64RegisterClass);
11502 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011503 case 'y': // MMX_REGS if MMX allowed.
11504 if (!Subtarget->hasMMX()) break;
11505 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011506 case 'Y': // SSE_REGS if SSE2 allowed
11507 if (!Subtarget->hasSSE2()) break;
11508 // FALL THROUGH.
11509 case 'x': // SSE_REGS if SSE1 allowed
11510 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011511
Owen Anderson825b72b2009-08-11 20:47:22 +000011512 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011513 default: break;
11514 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011515 case MVT::f32:
11516 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011517 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011518 case MVT::f64:
11519 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011520 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011521 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011522 case MVT::v16i8:
11523 case MVT::v8i16:
11524 case MVT::v4i32:
11525 case MVT::v2i64:
11526 case MVT::v4f32:
11527 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011528 return std::make_pair(0U, X86::VR128RegisterClass);
11529 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011530 break;
11531 }
11532 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011533
Chris Lattnerf76d1802006-07-31 23:26:50 +000011534 // Use the default implementation in TargetLowering to convert the register
11535 // constraint into a member of a register class.
11536 std::pair<unsigned, const TargetRegisterClass*> Res;
11537 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011538
11539 // Not found as a standard register?
11540 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011541 // Map st(0) -> st(7) -> ST0
11542 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11543 tolower(Constraint[1]) == 's' &&
11544 tolower(Constraint[2]) == 't' &&
11545 Constraint[3] == '(' &&
11546 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11547 Constraint[5] == ')' &&
11548 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011549
Chris Lattner56d77c72009-09-13 22:41:48 +000011550 Res.first = X86::ST0+Constraint[4]-'0';
11551 Res.second = X86::RFP80RegisterClass;
11552 return Res;
11553 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011554
Chris Lattner56d77c72009-09-13 22:41:48 +000011555 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011556 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011557 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011558 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011559 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011560 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011561
11562 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011563 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011564 Res.first = X86::EFLAGS;
11565 Res.second = X86::CCRRegisterClass;
11566 return Res;
11567 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011568
Dale Johannesen330169f2008-11-13 21:52:36 +000011569 // 'A' means EAX + EDX.
11570 if (Constraint == "A") {
11571 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011572 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011573 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011574 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011575 return Res;
11576 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011577
Chris Lattnerf76d1802006-07-31 23:26:50 +000011578 // Otherwise, check to see if this is a register class of the wrong value
11579 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11580 // turn into {ax},{dx}.
11581 if (Res.second->hasType(VT))
11582 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011583
Chris Lattnerf76d1802006-07-31 23:26:50 +000011584 // All of the single-register GCC register classes map their values onto
11585 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11586 // really want an 8-bit or 32-bit register, map to the appropriate register
11587 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011588 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011589 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011590 unsigned DestReg = 0;
11591 switch (Res.first) {
11592 default: break;
11593 case X86::AX: DestReg = X86::AL; break;
11594 case X86::DX: DestReg = X86::DL; break;
11595 case X86::CX: DestReg = X86::CL; break;
11596 case X86::BX: DestReg = X86::BL; break;
11597 }
11598 if (DestReg) {
11599 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011600 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011601 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011602 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011603 unsigned DestReg = 0;
11604 switch (Res.first) {
11605 default: break;
11606 case X86::AX: DestReg = X86::EAX; break;
11607 case X86::DX: DestReg = X86::EDX; break;
11608 case X86::CX: DestReg = X86::ECX; break;
11609 case X86::BX: DestReg = X86::EBX; break;
11610 case X86::SI: DestReg = X86::ESI; break;
11611 case X86::DI: DestReg = X86::EDI; break;
11612 case X86::BP: DestReg = X86::EBP; break;
11613 case X86::SP: DestReg = X86::ESP; break;
11614 }
11615 if (DestReg) {
11616 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011617 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011618 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011619 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011620 unsigned DestReg = 0;
11621 switch (Res.first) {
11622 default: break;
11623 case X86::AX: DestReg = X86::RAX; break;
11624 case X86::DX: DestReg = X86::RDX; break;
11625 case X86::CX: DestReg = X86::RCX; break;
11626 case X86::BX: DestReg = X86::RBX; break;
11627 case X86::SI: DestReg = X86::RSI; break;
11628 case X86::DI: DestReg = X86::RDI; break;
11629 case X86::BP: DestReg = X86::RBP; break;
11630 case X86::SP: DestReg = X86::RSP; break;
11631 }
11632 if (DestReg) {
11633 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011634 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011635 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011636 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011637 } else if (Res.second == X86::FR32RegisterClass ||
11638 Res.second == X86::FR64RegisterClass ||
11639 Res.second == X86::VR128RegisterClass) {
11640 // Handle references to XMM physical registers that got mapped into the
11641 // wrong class. This can happen with constraints like {xmm0} where the
11642 // target independent register mapper will just pick the first match it can
11643 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011644 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011645 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011646 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011647 Res.second = X86::FR64RegisterClass;
11648 else if (X86::VR128RegisterClass->hasType(VT))
11649 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011650 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011651
Chris Lattnerf76d1802006-07-31 23:26:50 +000011652 return Res;
11653}