blob: 79b86335ebbf6489d7dbaae2adf07ca37cae30d7 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Evan Chenga8e29892007-01-19 07:51:42 +0000109def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
110 [SDNPOutFlag]>;
111
David Goodwinc0309b42009-06-29 15:33:01 +0000112def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000113 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
116
117def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
119def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000120
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000121def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000122def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
123 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000124def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
125 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000126
Evan Cheng11db0682010-08-11 06:22:01 +0000127def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
128 [SDNPHasChain]>;
129def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
132 [SDNPHasChain]>;
133def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
134 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Dale Johannesen51e28e62010-06-03 21:09:53 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
154def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
158def HasNEON : Predicate<"Subtarget->hasNEON()">;
159def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
162def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000163def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def IsThumb : Predicate<"Subtarget->isThumb()">;
165def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
166def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
167def IsARM : Predicate<"!Subtarget->isThumb()">;
168def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
169def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000170
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000171// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def UseMovt : Predicate<"Subtarget->useMovt()">;
173def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
174def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000175
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000176//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000177// ARM Flag Definitions.
178
179class RegConstraint<string C> {
180 string Constraints = C;
181}
182
183//===----------------------------------------------------------------------===//
184// ARM specific transformation functions and pattern fragments.
185//
186
Evan Chenga8e29892007-01-19 07:51:42 +0000187// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
188// so_imm_neg def below.
189def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000191}]>;
192
193// so_imm_not_XFORM - Return a so_imm value packed into the format described for
194// so_imm_not def below.
195def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
Evan Chenga8e29892007-01-19 07:51:42 +0000199/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
200def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000201 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
204/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
205def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
Jim Grosbach64171712010-02-16 21:07:46 +0000209def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 PatLeaf<(imm), [{
211 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
212 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chenga2515702007-03-19 07:09:02 +0000214def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
217 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
219// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
220def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000221 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000222}]>;
223
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000224/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
225/// e.g., 0xf000ffff
226def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000227 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000228 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229}] > {
230 let PrintMethod = "printBitfieldInvMaskImmOperand";
231}
232
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000233/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000234def hi16 : SDNodeXForm<imm, [{
235 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
236}]>;
237
238def lo16AllZero : PatLeaf<(i32 imm), [{
239 // Returns true if all low 16-bits are 0.
240 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000241}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242
Jim Grosbach64171712010-02-16 21:07:46 +0000243/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000244/// [0.65535].
245def imm0_65535 : PatLeaf<(i32 imm), [{
246 return (uint32_t)N->getZExtValue() < 65536;
247}]>;
248
Evan Cheng37f25d92008-08-28 23:39:26 +0000249class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
250class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000251
Jim Grosbach0a145f32010-02-16 20:17:57 +0000252/// adde and sube predicates - True based on whether the carry flag output
253/// will be needed or not.
254def adde_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def sube_dead_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
259 [{return !N->hasAnyUseOfValue(1);}]>;
260def adde_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263def sube_live_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return N->hasAnyUseOfValue(1);}]>;
266
Evan Chenga8e29892007-01-19 07:51:42 +0000267//===----------------------------------------------------------------------===//
268// Operand Definitions.
269//
270
271// Branch target.
272def brtarget : Operand<OtherVT>;
273
Evan Chenga8e29892007-01-19 07:51:42 +0000274// A list of registers separated by comma. Used by load/store multiple.
275def reglist : Operand<i32> {
276 let PrintMethod = "printRegisterList";
277}
278
279// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
280def cpinst_operand : Operand<i32> {
281 let PrintMethod = "printCPInstOperand";
282}
283
284def jtblock_operand : Operand<i32> {
285 let PrintMethod = "printJTBlockOperand";
286}
Evan Cheng66ac5312009-07-25 00:33:29 +0000287def jt2block_operand : Operand<i32> {
288 let PrintMethod = "printJT2BlockOperand";
289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
291// Local PC labels.
292def pclabel : Operand<i32> {
293 let PrintMethod = "printPCLabel";
294}
295
Jim Grosbachb35ad412010-10-13 19:56:10 +0000296// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
297def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
298 int32_t v = (int32_t)N->getZExtValue();
299 return v == 8 || v == 16 || v == 24; }]> {
300 string EncoderMethod = "getRotImmOpValue";
301}
302
Bob Wilson22f5dc72010-08-16 18:27:34 +0000303// shift_imm: An integer that encodes a shift amount and the type of shift
304// (currently either asr or lsl) using the same encoding used for the
305// immediates in so_reg operands.
306def shift_imm : Operand<i32> {
307 let PrintMethod = "printShiftImmOperand";
308}
309
Evan Chenga8e29892007-01-19 07:51:42 +0000310// shifter_operand operands: so_reg and so_imm.
311def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000312 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000313 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000314 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000315 let PrintMethod = "printSORegOperand";
316 let MIOperandInfo = (ops GPR, GPR, i32imm);
317}
318
319// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
320// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
321// represented in the imm field in the same 12-bit form that they are encoded
322// into so_imm instructions: the 8-bit immediate is the least significant bits
323// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000324def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000325 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000370/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
371def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
372 return (int32_t)N->getZExtValue() < 32;
373}]> {
374 string EncoderMethod = "getImmMinusOneOpValue";
375}
376
Evan Chenga8e29892007-01-19 07:51:42 +0000377// Define ARM specific addressing modes.
378
Jim Grosbach82891622010-09-29 19:03:54 +0000379// addrmode2base := reg +/- imm12
380//
381def addrmode2base : Operand<i32>,
382 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
383 let PrintMethod = "printAddrMode2Operand";
384 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
385}
386// addrmode2shop := reg +/- reg shop imm
387//
388def addrmode2shop : Operand<i32>,
389 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
390 let PrintMethod = "printAddrMode2Operand";
391 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
392}
393
394// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000395//
396def addrmode2 : Operand<i32>,
397 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
398 let PrintMethod = "printAddrMode2Operand";
399 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
400}
401
402def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000403 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
404 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000405 let PrintMethod = "printAddrMode2OffsetOperand";
406 let MIOperandInfo = (ops GPR, i32imm);
407}
408
409// addrmode3 := reg +/- reg
410// addrmode3 := reg +/- imm8
411//
412def addrmode3 : Operand<i32>,
413 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
414 let PrintMethod = "printAddrMode3Operand";
415 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
416}
417
418def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000419 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
420 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000421 let PrintMethod = "printAddrMode3OffsetOperand";
422 let MIOperandInfo = (ops GPR, i32imm);
423}
424
425// addrmode4 := reg, <mode|W>
426//
427def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000428 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000429 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000430 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000431}
432
433// addrmode5 := reg +/- imm8*4
434//
435def addrmode5 : Operand<i32>,
436 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
437 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000438 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000439}
440
Bob Wilson8b024a52009-07-01 23:16:05 +0000441// addrmode6 := reg with optional writeback
442//
443def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000444 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000445 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000446 let MIOperandInfo = (ops GPR:$addr, i32imm);
447}
448
449def am6offset : Operand<i32> {
450 let PrintMethod = "printAddrMode6OffsetOperand";
451 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000452}
453
Evan Chenga8e29892007-01-19 07:51:42 +0000454// addrmodepc := pc + reg
455//
456def addrmodepc : Operand<i32>,
457 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
458 let PrintMethod = "printAddrModePCOperand";
459 let MIOperandInfo = (ops GPR, i32imm);
460}
461
Bob Wilson4f38b382009-08-21 21:58:55 +0000462def nohash_imm : Operand<i32> {
463 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000464}
465
Evan Chenga8e29892007-01-19 07:51:42 +0000466//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000467
Evan Cheng37f25d92008-08-28 23:39:26 +0000468include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000469
470//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000471// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000472//
473
Evan Cheng3924f782008-08-29 07:36:24 +0000474/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000475/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000476multiclass AsI1_bin_irs<bits<4> opcod, string opc,
477 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
478 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000479 // The register-immediate version is re-materializable. This is useful
480 // in particular for taking the address of a local.
481 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000482 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
483 iii, opc, "\t$Rd, $Rn, $imm",
484 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
485 bits<4> Rd;
486 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000487 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000488 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000489 let Inst{15-12} = Rd;
490 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000491 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000492 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000493 }
Jim Grosbach62547262010-10-11 18:51:51 +0000494 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
495 iir, opc, "\t$Rd, $Rn, $Rm",
496 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000497 bits<4> Rd;
498 bits<4> Rn;
499 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000500 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000501 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000502 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000503 let Inst{3-0} = Rm;
504 let Inst{15-12} = Rd;
505 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000506 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000507 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
508 iis, opc, "\t$Rd, $Rn, $shift",
509 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000510 bits<4> Rd;
511 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000512 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000513 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000514 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000515 let Inst{15-12} = Rd;
516 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000517 }
Evan Chenga8e29892007-01-19 07:51:42 +0000518}
519
Evan Cheng1e249e32009-06-25 20:59:23 +0000520/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000521/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000522let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000523multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
524 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
525 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000526 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
527 iii, opc, "\t$Rd, $Rn, $imm",
528 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
529 bits<4> Rd;
530 bits<4> Rn;
531 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000532 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000533 let Inst{15-12} = Rd;
534 let Inst{19-16} = Rn;
535 let Inst{11-0} = imm;
536 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000537 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000538 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
539 iir, opc, "\t$Rd, $Rn, $Rm",
540 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
541 bits<4> Rd;
542 bits<4> Rn;
543 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000544 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000545 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000546 let isCommutable = Commutable;
547 let Inst{3-0} = Rm;
548 let Inst{15-12} = Rd;
549 let Inst{19-16} = Rn;
550 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000551 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000552 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
553 iis, opc, "\t$Rd, $Rn, $shift",
554 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
555 bits<4> Rd;
556 bits<4> Rn;
557 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000558 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000559 let Inst{11-0} = shift;
560 let Inst{15-12} = Rd;
561 let Inst{19-16} = Rn;
562 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000563 }
Evan Cheng071a2792007-09-11 19:55:27 +0000564}
Evan Chengc85e8322007-07-05 07:13:32 +0000565}
566
567/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000568/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000569/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000570let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000571multiclass AI1_cmp_irs<bits<4> opcod, string opc,
572 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
573 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000574 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
575 opc, "\t$Rn, $imm",
576 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000577 bits<4> Rn;
578 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000579 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000580 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000581 let Inst{19-16} = Rn;
582 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000583 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000584 let Inst{20} = 1;
585 }
586 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
587 opc, "\t$Rn, $Rm",
588 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000589 bits<4> Rn;
590 bits<4> Rm;
591 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000592 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000593 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000594 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000595 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000596 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000597 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000598 }
599 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
600 opc, "\t$Rn, $shift",
601 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000602 bits<4> Rn;
603 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000604 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000605 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000606 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000607 let Inst{19-16} = Rn;
608 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000609 }
Evan Cheng071a2792007-09-11 19:55:27 +0000610}
Evan Chenga8e29892007-01-19 07:51:42 +0000611}
612
Evan Cheng576a3962010-09-25 00:49:35 +0000613/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000614/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000615/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000616multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000617 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
618 IIC_iEXTr, opc, "\t$Rd, $Rm",
619 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000620 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000621 bits<4> Rd;
622 bits<4> Rm;
623 let Inst{15-12} = Rd;
624 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000625 let Inst{11-10} = 0b00;
626 let Inst{19-16} = 0b1111;
627 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000628 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
629 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
630 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000631 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000632 bits<4> Rd;
633 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000634 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000635 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000636 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000637 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000638 let Inst{19-16} = 0b1111;
639 }
Evan Chenga8e29892007-01-19 07:51:42 +0000640}
641
Evan Cheng576a3962010-09-25 00:49:35 +0000642multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000643 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
644 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000645 [/* For disassembly only; pattern left blank */]>,
646 Requires<[IsARM, HasV6]> {
647 let Inst{11-10} = 0b00;
648 let Inst{19-16} = 0b1111;
649 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000650 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
651 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000652 [/* For disassembly only; pattern left blank */]>,
653 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000654 bits<2> rot;
655 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000656 let Inst{19-16} = 0b1111;
657 }
658}
659
Evan Cheng576a3962010-09-25 00:49:35 +0000660/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000661/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000662multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000663 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
664 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
665 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000666 Requires<[IsARM, HasV6]> {
667 let Inst{11-10} = 0b00;
668 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000669 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
670 rot_imm:$rot),
671 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
672 [(set GPR:$Rd, (opnode GPR:$Rn,
673 (rotr GPR:$Rm, rot_imm:$rot)))]>,
674 Requires<[IsARM, HasV6]> {
675 bits<4> Rn;
676 bits<2> rot;
677 let Inst{19-16} = Rn;
678 let Inst{11-10} = rot;
679 }
Evan Chenga8e29892007-01-19 07:51:42 +0000680}
681
Johnny Chen2ec5e492010-02-22 21:50:40 +0000682// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000683multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000684 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
685 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000686 [/* For disassembly only; pattern left blank */]>,
687 Requires<[IsARM, HasV6]> {
688 let Inst{11-10} = 0b00;
689 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000690 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
691 rot_imm:$rot),
692 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000693 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000694 Requires<[IsARM, HasV6]> {
695 bits<4> Rn;
696 bits<2> rot;
697 let Inst{19-16} = Rn;
698 let Inst{11-10} = rot;
699 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000700}
701
Evan Cheng62674222009-06-25 23:34:10 +0000702/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
703let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000704multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
705 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000706 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
707 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
708 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000709 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000710 bits<4> Rd;
711 bits<4> Rn;
712 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000713 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000714 let Inst{15-12} = Rd;
715 let Inst{19-16} = Rn;
716 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000717 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000718 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
719 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
720 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000721 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000722 bits<4> Rd;
723 bits<4> Rn;
724 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000725 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000726 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000727 let isCommutable = Commutable;
728 let Inst{3-0} = Rm;
729 let Inst{15-12} = Rd;
730 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000731 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000732 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
733 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
734 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000735 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000736 bits<4> Rd;
737 bits<4> Rn;
738 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000739 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000740 let Inst{11-0} = shift;
741 let Inst{15-12} = Rd;
742 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000743 }
Jim Grosbache5165492009-11-09 00:11:35 +0000744}
745// Carry setting variants
746let Defs = [CPSR] in {
747multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
748 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000749 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
750 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
751 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000752 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000753 bits<4> Rd;
754 bits<4> Rn;
755 bits<12> imm;
756 let Inst{15-12} = Rd;
757 let Inst{19-16} = Rn;
758 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000759 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000760 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000761 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000762 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
763 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
764 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000765 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000766 bits<4> Rd;
767 bits<4> Rn;
768 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000769 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000770 let isCommutable = Commutable;
771 let Inst{3-0} = Rm;
772 let Inst{15-12} = Rd;
773 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000774 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000775 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000776 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000777 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
778 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
779 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000780 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000781 bits<4> Rd;
782 bits<4> Rn;
783 bits<12> shift;
784 let Inst{11-0} = shift;
785 let Inst{15-12} = Rd;
786 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000787 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000788 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000789 }
Evan Cheng071a2792007-09-11 19:55:27 +0000790}
Evan Chengc85e8322007-07-05 07:13:32 +0000791}
Jim Grosbache5165492009-11-09 00:11:35 +0000792}
Evan Chengc85e8322007-07-05 07:13:32 +0000793
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000794//===----------------------------------------------------------------------===//
795// Instructions
796//===----------------------------------------------------------------------===//
797
Evan Chenga8e29892007-01-19 07:51:42 +0000798//===----------------------------------------------------------------------===//
799// Miscellaneous Instructions.
800//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000801
Evan Chenga8e29892007-01-19 07:51:42 +0000802/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
803/// the function. The first operand is the ID# for this instruction, the second
804/// is the index into the MachineConstantPool that this is, the third is the
805/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000806let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000807def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000808PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000809 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000810
Jim Grosbach4642ad32010-02-22 23:10:38 +0000811// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
812// from removing one half of the matched pairs. That breaks PEI, which assumes
813// these will always be in pairs, and asserts if it finds otherwise. Better way?
814let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000815def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000816PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000817 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000818
Jim Grosbach64171712010-02-16 21:07:46 +0000819def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000820PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000821 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000822}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000823
Johnny Chenf4d81052010-02-12 22:53:19 +0000824def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000825 [/* For disassembly only; pattern left blank */]>,
826 Requires<[IsARM, HasV6T2]> {
827 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000828 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000829 let Inst{7-0} = 0b00000000;
830}
831
Johnny Chenf4d81052010-02-12 22:53:19 +0000832def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
833 [/* For disassembly only; pattern left blank */]>,
834 Requires<[IsARM, HasV6T2]> {
835 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000836 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000837 let Inst{7-0} = 0b00000001;
838}
839
840def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
841 [/* For disassembly only; pattern left blank */]>,
842 Requires<[IsARM, HasV6T2]> {
843 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000844 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000845 let Inst{7-0} = 0b00000010;
846}
847
848def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
849 [/* For disassembly only; pattern left blank */]>,
850 Requires<[IsARM, HasV6T2]> {
851 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000852 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000853 let Inst{7-0} = 0b00000011;
854}
855
Johnny Chen2ec5e492010-02-22 21:50:40 +0000856def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
857 "\t$dst, $a, $b",
858 [/* For disassembly only; pattern left blank */]>,
859 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000860 bits<4> Rd;
861 bits<4> Rn;
862 bits<4> Rm;
863 let Inst{3-0} = Rm;
864 let Inst{15-12} = Rd;
865 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000866 let Inst{27-20} = 0b01101000;
867 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000868 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000869}
870
Johnny Chenf4d81052010-02-12 22:53:19 +0000871def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
872 [/* For disassembly only; pattern left blank */]>,
873 Requires<[IsARM, HasV6T2]> {
874 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000875 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000876 let Inst{7-0} = 0b00000100;
877}
878
Johnny Chenc6f7b272010-02-11 18:12:29 +0000879// The i32imm operand $val can be used by a debugger to store more information
880// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000881def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000882 [/* For disassembly only; pattern left blank */]>,
883 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000884 bits<16> val;
885 let Inst{3-0} = val{3-0};
886 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000887 let Inst{27-20} = 0b00010010;
888 let Inst{7-4} = 0b0111;
889}
890
Johnny Chenb98e1602010-02-12 18:55:33 +0000891// Change Processor State is a system instruction -- for disassembly only.
892// The singleton $opt operand contains the following information:
893// opt{4-0} = mode from Inst{4-0}
894// opt{5} = changemode from Inst{17}
895// opt{8-6} = AIF from Inst{8-6}
896// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000897// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000898def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000899 [/* For disassembly only; pattern left blank */]>,
900 Requires<[IsARM]> {
901 let Inst{31-28} = 0b1111;
902 let Inst{27-20} = 0b00010000;
903 let Inst{16} = 0;
904 let Inst{5} = 0;
905}
906
Johnny Chenb92a23f2010-02-21 04:42:01 +0000907// Preload signals the memory system of possible future data/instruction access.
908// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000909//
910// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
911// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000912multiclass APreLoad<bit data, bit read, string opc> {
913
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000914 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000915 !strconcat(opc, "\t[$base, $imm]"), []> {
916 let Inst{31-26} = 0b111101;
917 let Inst{25} = 0; // 0 for immediate form
918 let Inst{24} = data;
919 let Inst{22} = read;
920 let Inst{21-20} = 0b01;
921 }
922
923 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
924 !strconcat(opc, "\t$addr"), []> {
925 let Inst{31-26} = 0b111101;
926 let Inst{25} = 1; // 1 for register form
927 let Inst{24} = data;
928 let Inst{22} = read;
929 let Inst{21-20} = 0b01;
930 let Inst{4} = 0;
931 }
932}
933
934defm PLD : APreLoad<1, 1, "pld">;
935defm PLDW : APreLoad<1, 0, "pldw">;
936defm PLI : APreLoad<0, 1, "pli">;
937
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000938def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
939 "setend\t$end",
940 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +0000941 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000942 bits<1> end;
943 let Inst{31-10} = 0b1111000100000001000000;
944 let Inst{9} = end;
945 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +0000946}
947
Johnny Chenf4d81052010-02-12 22:53:19 +0000948def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000949 [/* For disassembly only; pattern left blank */]>,
950 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +0000951 bits<4> opt;
952 let Inst{27-4} = 0b001100100000111100001111;
953 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +0000954}
955
Johnny Chenba6e0332010-02-11 17:14:31 +0000956// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000957let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000958def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000959 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000960 Requires<[IsARM]> {
961 let Inst{27-25} = 0b011;
962 let Inst{24-20} = 0b11111;
963 let Inst{7-5} = 0b111;
964 let Inst{4} = 0b1;
965}
966
Evan Cheng12c3a532008-11-06 17:48:05 +0000967// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +0000968// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
969// classes (AXI1, et.al.) and so have encoding information and such,
970// which is suboptimal. Once the rest of the code emitter (including
971// JIT) is MC-ized we should look at refactoring these into true
972// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +0000973let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000974def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000975 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000976 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000977
Evan Cheng325474e2008-01-07 23:56:57 +0000978let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000979def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000980 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000981 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000982
Evan Chengd87293c2008-11-06 08:47:38 +0000983def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000984 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000985 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
986
Evan Chengd87293c2008-11-06 08:47:38 +0000987def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000988 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000989 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
990
Evan Chengd87293c2008-11-06 08:47:38 +0000991def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000992 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000993 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
994
Evan Chengd87293c2008-11-06 08:47:38 +0000995def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000996 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000997 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
998}
Chris Lattner13c63102008-01-06 05:55:01 +0000999let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001000def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001001 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001002 [(store GPR:$src, addrmodepc:$addr)]>;
1003
Evan Chengd87293c2008-11-06 08:47:38 +00001004def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001005 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001006 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1007
Evan Chengd87293c2008-11-06 08:47:38 +00001008def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001009 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001010 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1011}
Evan Cheng12c3a532008-11-06 17:48:05 +00001012} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001013
Evan Chenge07715c2009-06-23 05:25:29 +00001014
1015// LEApcrel - Load a pc-relative address into a register without offending the
1016// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001017// FIXME: These are marked as pseudos, but they're really not(?). They're just
1018// the ADR instruction. Is this the right way to handle that? They need
1019// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001020let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001021let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001022def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001023 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001024 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001025
Jim Grosbacha967d112010-06-21 21:27:27 +00001026} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001027def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001028 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001029 Pseudo, IIC_iALUi,
1030 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001031 let Inst{25} = 1;
1032}
Evan Chenge07715c2009-06-23 05:25:29 +00001033
Evan Chenga8e29892007-01-19 07:51:42 +00001034//===----------------------------------------------------------------------===//
1035// Control Flow Instructions.
1036//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001037
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001038let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1039 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001040 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001041 "bx", "\tlr", [(ARMretflag)]>,
1042 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001043 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001044 }
1045
1046 // ARMV4 only
1047 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
1048 "mov", "\tpc, lr", [(ARMretflag)]>,
1049 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001050 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001051 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001052}
Rafael Espindola27185192006-09-29 21:20:16 +00001053
Bob Wilson04ea6e52009-10-28 00:37:03 +00001054// Indirect branches
1055let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001056 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001057 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001058 [(brind GPR:$dst)]>,
1059 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001060 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001061 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach62547262010-10-11 18:51:51 +00001062 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001063 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001064
1065 // ARMV4 only
1066 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1067 [(brind GPR:$dst)]>,
1068 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001069 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001070 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001071 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001072 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001073}
1074
Evan Chenga8e29892007-01-19 07:51:42 +00001075// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001076// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001077let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1078 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001079 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1080 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001081 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001082 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001083 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001084
Bob Wilson54fc1242009-06-22 21:01:46 +00001085// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001086let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001087 Defs = [R0, R1, R2, R3, R12, LR,
1088 D0, D1, D2, D3, D4, D5, D6, D7,
1089 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001090 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001091 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001092 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001093 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001094 Requires<[IsARM, IsNotDarwin]> {
1095 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001096 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001097 }
Evan Cheng277f0742007-06-19 21:05:09 +00001098
Evan Cheng12c3a532008-11-06 17:48:05 +00001099 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001100 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001101 [(ARMcall_pred tglobaladdr:$func)]>,
1102 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001103
Evan Chenga8e29892007-01-19 07:51:42 +00001104 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001105 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001106 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001107 [(ARMcall GPR:$func)]>,
1108 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001109 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001110 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001111 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001112 }
1113
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001114 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001115 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1116 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001117 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001118 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001119 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001120 bits<4> func;
1121 let Inst{27-4} = 0b000100101111111111110001;
1122 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001123 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001124
1125 // ARMv4
1126 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1127 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1128 [(ARMcall_nolink tGPR:$func)]>,
1129 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001130 bits<4> func;
1131 let Inst{27-4} = 0b000110100000111100000000;
1132 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001133 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001134}
1135
1136// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001137let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001138 Defs = [R0, R1, R2, R3, R9, R12, LR,
1139 D0, D1, D2, D3, D4, D5, D6, D7,
1140 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001141 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001142 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001143 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001144 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1145 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001146 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001147 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001148
1149 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001150 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001151 [(ARMcall_pred tglobaladdr:$func)]>,
1152 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001153
1154 // ARMv5T and above
1155 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001156 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001157 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001158 bits<4> func;
1159 let Inst{27-4} = 0b000100101111111111110011;
1160 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001161 }
1162
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001163 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001164 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1165 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001166 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001167 [(ARMcall_nolink tGPR:$func)]>,
1168 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001169 bits<4> func;
1170 let Inst{27-4} = 0b000100101111111111110001;
1171 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001172 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001173
1174 // ARMv4
1175 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1176 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1177 [(ARMcall_nolink tGPR:$func)]>,
1178 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001179 bits<4> func;
1180 let Inst{27-4} = 0b000110100000111100000000;
1181 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001182 }
Rafael Espindola35574632006-07-18 17:00:30 +00001183}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001184
Dale Johannesen51e28e62010-06-03 21:09:53 +00001185// Tail calls.
1186
Jim Grosbach832859d2010-10-13 22:09:34 +00001187// FIXME: These should probably be xformed into the non-TC versions of the
1188// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001189let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1190 // Darwin versions.
1191 let Defs = [R0, R1, R2, R3, R9, R12,
1192 D0, D1, D2, D3, D4, D5, D6, D7,
1193 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1194 D27, D28, D29, D30, D31, PC],
1195 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001196 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1197 Pseudo, IIC_Br,
1198 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001199
Evan Cheng6523d2f2010-06-19 00:11:54 +00001200 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1201 Pseudo, IIC_Br,
1202 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001203
Evan Cheng6523d2f2010-06-19 00:11:54 +00001204 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001205 IIC_Br, "b\t$dst @ TAILCALL",
1206 []>, Requires<[IsDarwin]>;
1207
1208 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001209 IIC_Br, "b.w\t$dst @ TAILCALL",
1210 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001211
Evan Cheng6523d2f2010-06-19 00:11:54 +00001212 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1213 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1214 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001215 bits<4> dst;
1216 let Inst{31-4} = 0b1110000100101111111111110001;
1217 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001218 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001219 }
1220
1221 // Non-Darwin versions (the difference is R9).
1222 let Defs = [R0, R1, R2, R3, R12,
1223 D0, D1, D2, D3, D4, D5, D6, D7,
1224 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1225 D27, D28, D29, D30, D31, PC],
1226 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001227 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1228 Pseudo, IIC_Br,
1229 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001230
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001231 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001232 Pseudo, IIC_Br,
1233 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001234
Evan Cheng6523d2f2010-06-19 00:11:54 +00001235 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1236 IIC_Br, "b\t$dst @ TAILCALL",
1237 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001238
Evan Cheng6523d2f2010-06-19 00:11:54 +00001239 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1240 IIC_Br, "b.w\t$dst @ TAILCALL",
1241 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001242
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001243 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001244 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1245 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001246 bits<4> dst;
1247 let Inst{31-4} = 0b1110000100101111111111110001;
1248 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001249 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001250 }
1251}
1252
David Goodwin1a8f36e2009-08-12 18:31:53 +00001253let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001254 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001255 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001256 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001257 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001258 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001259
Owen Anderson20ab2902007-11-12 07:39:39 +00001260 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001261 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001262 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001263 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001264 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001265 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001266 let Inst{20} = 0; // S Bit
1267 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001268 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001269 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001270 def BR_JTm : JTI<(outs),
1271 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001272 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001273 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1274 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001275 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001276 let Inst{20} = 1; // L bit
1277 let Inst{21} = 0; // W bit
1278 let Inst{22} = 0; // B bit
1279 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001280 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001281 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001282 def BR_JTadd : JTI<(outs),
1283 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001284 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001285 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1286 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001287 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001288 let Inst{20} = 0; // S bit
1289 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001290 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001291 }
1292 } // isNotDuplicable = 1, isIndirectBranch = 1
1293 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001294
Evan Chengc85e8322007-07-05 07:13:32 +00001295 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001296 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001297 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001298 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001299 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001300}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001301
Johnny Chena1e76212010-02-13 02:51:09 +00001302// Branch and Exchange Jazelle -- for disassembly only
1303def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1304 [/* For disassembly only; pattern left blank */]> {
1305 let Inst{23-20} = 0b0010;
1306 //let Inst{19-8} = 0xfff;
1307 let Inst{7-4} = 0b0010;
1308}
1309
Johnny Chen0296f3e2010-02-16 21:59:54 +00001310// Secure Monitor Call is a system instruction -- for disassembly only
1311def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1312 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001313 bits<4> opt;
1314 let Inst{23-4} = 0b01100000000000000111;
1315 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001316}
1317
Johnny Chen64dfb782010-02-16 20:04:27 +00001318// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001319let isCall = 1 in {
1320def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001321 [/* For disassembly only; pattern left blank */]> {
1322 bits<24> svc;
1323 let Inst{23-0} = svc;
1324}
Johnny Chen85d5a892010-02-10 18:02:25 +00001325}
1326
Johnny Chenfb566792010-02-17 21:39:10 +00001327// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001328def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1329 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001330 [/* For disassembly only; pattern left blank */]> {
1331 let Inst{31-28} = 0b1111;
1332 let Inst{22-20} = 0b110; // W = 1
1333}
1334
1335def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1336 NoItinerary, "srs${addr:submode}\tsp, $mode",
1337 [/* For disassembly only; pattern left blank */]> {
1338 let Inst{31-28} = 0b1111;
1339 let Inst{22-20} = 0b100; // W = 0
1340}
1341
Johnny Chenfb566792010-02-17 21:39:10 +00001342// Return From Exception is a system instruction -- for disassembly only
1343def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1344 NoItinerary, "rfe${addr:submode}\t$base!",
1345 [/* For disassembly only; pattern left blank */]> {
1346 let Inst{31-28} = 0b1111;
1347 let Inst{22-20} = 0b011; // W = 1
1348}
1349
1350def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1351 NoItinerary, "rfe${addr:submode}\t$base",
1352 [/* For disassembly only; pattern left blank */]> {
1353 let Inst{31-28} = 0b1111;
1354 let Inst{22-20} = 0b001; // W = 0
1355}
1356
Evan Chenga8e29892007-01-19 07:51:42 +00001357//===----------------------------------------------------------------------===//
1358// Load / store Instructions.
1359//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001360
Evan Chenga8e29892007-01-19 07:51:42 +00001361// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001362let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001364 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001365 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001366
Evan Chengfa775d02007-03-19 07:20:03 +00001367// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001368let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1369 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001370def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001371 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001372
Evan Chenga8e29892007-01-19 07:51:42 +00001373// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001374def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001376 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001377
Jim Grosbach64171712010-02-16 21:07:46 +00001378def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001380 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001381
Evan Chenga8e29892007-01-19 07:51:42 +00001382// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001383def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001384 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001385 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001386
David Goodwin5d598aa2009-08-19 18:00:44 +00001387def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001388 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001389 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001390
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001391let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001392// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001393def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001394 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001395 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001396
Evan Chenga8e29892007-01-19 07:51:42 +00001397// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001398def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001399 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001400 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001401
Evan Chengd87293c2008-11-06 08:47:38 +00001402def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001403 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001404 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001405
Evan Chengd87293c2008-11-06 08:47:38 +00001406def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001407 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001408 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001409
Evan Chengd87293c2008-11-06 08:47:38 +00001410def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001411 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001412 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001413
Evan Chengd87293c2008-11-06 08:47:38 +00001414def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001415 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001416 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001417
Evan Chengd87293c2008-11-06 08:47:38 +00001418def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001419 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001420 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001421
Evan Chengd87293c2008-11-06 08:47:38 +00001422def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001423 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001424 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001425
Evan Chengd87293c2008-11-06 08:47:38 +00001426def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001427 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001428 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001429
Evan Chengd87293c2008-11-06 08:47:38 +00001430def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001431 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001432 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001433
Evan Chengd87293c2008-11-06 08:47:38 +00001434def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001435 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001436 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001437
1438// For disassembly only
1439def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001440 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001441 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1442 Requires<[IsARM, HasV5TE]>;
1443
1444// For disassembly only
1445def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001446 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001447 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1448 Requires<[IsARM, HasV5TE]>;
1449
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001450} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001451
Johnny Chenadb561d2010-02-18 03:27:42 +00001452// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001453
1454def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001455 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001456 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1457 let Inst{21} = 1; // overwrite
1458}
1459
1460def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001461 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001462 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1463 let Inst{21} = 1; // overwrite
1464}
1465
1466def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001467 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001468 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1469 let Inst{21} = 1; // overwrite
1470}
1471
1472def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001473 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001474 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1475 let Inst{21} = 1; // overwrite
1476}
1477
1478def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001479 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001480 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001481 let Inst{21} = 1; // overwrite
1482}
1483
Evan Chenga8e29892007-01-19 07:51:42 +00001484// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001485def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001486 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001487 [(store GPR:$src, addrmode2:$addr)]>;
1488
1489// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001490def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001491 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001492 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1493
Evan Cheng0e55fd62010-09-30 01:08:25 +00001494def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1495 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001496 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1497
1498// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001499let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001500def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001501 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001502 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001503
1504// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001505def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001506 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001507 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001508 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001509 [(set GPR:$base_wb,
1510 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1511
Evan Chengd87293c2008-11-06 08:47:38 +00001512def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001513 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001514 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001515 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001516 [(set GPR:$base_wb,
1517 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1518
Evan Chengd87293c2008-11-06 08:47:38 +00001519def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001520 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001521 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001522 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001523 [(set GPR:$base_wb,
1524 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1525
Evan Chengd87293c2008-11-06 08:47:38 +00001526def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001527 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001528 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001529 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001530 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1531 GPR:$base, am3offset:$offset))]>;
1532
Evan Chengd87293c2008-11-06 08:47:38 +00001533def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001534 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001535 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001536 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001537 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1538 GPR:$base, am2offset:$offset))]>;
1539
Evan Chengd87293c2008-11-06 08:47:38 +00001540def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001541 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001542 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001543 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001544 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1545 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001546
Johnny Chen39a4bb32010-02-18 22:31:18 +00001547// For disassembly only
1548def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1549 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001550 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001551 "strd", "\t$src1, $src2, [$base, $offset]!",
1552 "$base = $base_wb", []>;
1553
1554// For disassembly only
1555def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1556 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001557 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001558 "strd", "\t$src1, $src2, [$base], $offset",
1559 "$base = $base_wb", []>;
1560
Johnny Chenad4df4c2010-03-01 19:22:00 +00001561// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001562
1563def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001564 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001565 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001566 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1567 [/* For disassembly only; pattern left blank */]> {
1568 let Inst{21} = 1; // overwrite
1569}
1570
1571def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001572 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001573 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001574 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1575 [/* For disassembly only; pattern left blank */]> {
1576 let Inst{21} = 1; // overwrite
1577}
1578
Johnny Chenad4df4c2010-03-01 19:22:00 +00001579def STRHT: AI3sthpo<(outs GPR:$base_wb),
1580 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001581 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001582 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1583 [/* For disassembly only; pattern left blank */]> {
1584 let Inst{21} = 1; // overwrite
1585}
1586
Evan Chenga8e29892007-01-19 07:51:42 +00001587//===----------------------------------------------------------------------===//
1588// Load / store multiple Instructions.
1589//
1590
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001591let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001592def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001593 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001594 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001595 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001596
Bob Wilson815baeb2010-03-13 01:08:20 +00001597def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1598 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001599 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001600 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001601 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001602} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001603
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001604let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001605def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001606 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001607 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001608 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1609
1610def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1611 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001612 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001613 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001614 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001615} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001616
1617//===----------------------------------------------------------------------===//
1618// Move Instructions.
1619//
1620
Evan Chengcd799b92009-06-12 20:46:18 +00001621let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001622def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1623 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1624 bits<4> Rd;
1625 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001626
Johnny Chen04301522009-11-07 00:54:36 +00001627 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001628 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001629 let Inst{3-0} = Rm;
1630 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001631}
1632
Dale Johannesen38d5f042010-06-15 22:24:08 +00001633// A version for the smaller set of tail call registers.
1634let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001635def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
1636 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1637 bits<4> Rd;
1638 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001639
Dale Johannesen38d5f042010-06-15 22:24:08 +00001640 let Inst{11-4} = 0b00000000;
1641 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001642 let Inst{3-0} = Rm;
1643 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001644}
1645
Jim Grosbachf59818b2010-10-12 18:09:12 +00001646def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001647 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001648 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001649 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001650 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001651 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001652 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001653 let Inst{25} = 0;
1654}
Evan Chenga2515702007-03-19 07:09:02 +00001655
Evan Chengb3379fb2009-02-05 08:42:55 +00001656let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001657def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1658 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001659 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001660 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001661 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001662 let Inst{15-12} = Rd;
1663 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001664 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001665}
1666
1667let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001668def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001669 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001670 "movw", "\t$Rd, $imm",
1671 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001672 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001673 bits<4> Rd;
1674 bits<16> imm;
1675 let Inst{15-12} = Rd;
1676 let Inst{11-0} = imm{11-0};
1677 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001678 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001679 let Inst{25} = 1;
1680}
1681
Jim Grosbach1de588d2010-10-14 18:54:27 +00001682let Constraints = "$src = $Rd" in
1683def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001684 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001685 "movt", "\t$Rd, $imm",
1686 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001687 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001688 lo16AllZero:$imm))]>, UnaryDP,
1689 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001690 bits<4> Rd;
1691 bits<16> imm;
1692 let Inst{15-12} = Rd;
1693 let Inst{11-0} = imm{11-0};
1694 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001695 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001696 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001697}
Evan Cheng13ab0202007-07-10 18:08:01 +00001698
Evan Cheng20956592009-10-21 08:15:52 +00001699def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1700 Requires<[IsARM, HasV6T2]>;
1701
David Goodwinca01a8d2009-09-01 18:32:09 +00001702let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001703def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1704 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1705 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001706
1707// These aren't really mov instructions, but we have to define them this way
1708// due to flag operands.
1709
Evan Cheng071a2792007-09-11 19:55:27 +00001710let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001711def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1712 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1713 Requires<[IsARM]>;
1714def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1715 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1716 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001717}
Evan Chenga8e29892007-01-19 07:51:42 +00001718
Evan Chenga8e29892007-01-19 07:51:42 +00001719//===----------------------------------------------------------------------===//
1720// Extend Instructions.
1721//
1722
1723// Sign extenders
1724
Evan Cheng576a3962010-09-25 00:49:35 +00001725defm SXTB : AI_ext_rrot<0b01101010,
1726 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1727defm SXTH : AI_ext_rrot<0b01101011,
1728 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001729
Evan Cheng576a3962010-09-25 00:49:35 +00001730defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001731 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001732defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001733 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001734
Johnny Chen2ec5e492010-02-22 21:50:40 +00001735// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001736defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001737
1738// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001739defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001740
1741// Zero extenders
1742
1743let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001744defm UXTB : AI_ext_rrot<0b01101110,
1745 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1746defm UXTH : AI_ext_rrot<0b01101111,
1747 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1748defm UXTB16 : AI_ext_rrot<0b01101100,
1749 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001750
Jim Grosbach542f6422010-07-28 23:25:44 +00001751// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1752// The transformation should probably be done as a combiner action
1753// instead so we can include a check for masking back in the upper
1754// eight bits of the source into the lower eight bits of the result.
1755//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1756// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001757def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001758 (UXTB16r_rot GPR:$Src, 8)>;
1759
Evan Cheng576a3962010-09-25 00:49:35 +00001760defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001761 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001762defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001763 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001764}
1765
Evan Chenga8e29892007-01-19 07:51:42 +00001766// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001767// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001768defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001769
Evan Chenga8e29892007-01-19 07:51:42 +00001770
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001771def SBFX : I<(outs GPR:$Rd),
1772 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001773 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001774 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001775 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001776 bits<4> Rd;
1777 bits<4> Rn;
1778 bits<5> lsb;
1779 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001780 let Inst{27-21} = 0b0111101;
1781 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001782 let Inst{20-16} = width;
1783 let Inst{15-12} = Rd;
1784 let Inst{11-7} = lsb;
1785 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001786}
1787
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001788def UBFX : I<(outs GPR:$Rd),
1789 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001790 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001791 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001792 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001793 bits<4> Rd;
1794 bits<4> Rn;
1795 bits<5> lsb;
1796 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001797 let Inst{27-21} = 0b0111111;
1798 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001799 let Inst{20-16} = width;
1800 let Inst{15-12} = Rd;
1801 let Inst{11-7} = lsb;
1802 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001803}
1804
Evan Chenga8e29892007-01-19 07:51:42 +00001805//===----------------------------------------------------------------------===//
1806// Arithmetic Instructions.
1807//
1808
Jim Grosbach26421962008-10-14 20:36:24 +00001809defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001810 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001811 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001812defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001813 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001814 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001815
Evan Chengc85e8322007-07-05 07:13:32 +00001816// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001817defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001818 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001819 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1820defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001821 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001822 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001823
Evan Cheng62674222009-06-25 23:34:10 +00001824defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001825 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001826defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001827 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001828defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001829 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001830defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001831 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001832
Jim Grosbach84760882010-10-15 18:42:41 +00001833def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1834 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1835 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1836 bits<4> Rd;
1837 bits<4> Rn;
1838 bits<12> imm;
1839 let Inst{25} = 1;
1840 let Inst{15-12} = Rd;
1841 let Inst{19-16} = Rn;
1842 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001843}
Evan Cheng13ab0202007-07-10 18:08:01 +00001844
Bob Wilsoncff71782010-08-05 18:23:43 +00001845// The reg/reg form is only defined for the disassembler; for codegen it is
1846// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001847def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1848 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001849 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001850 bits<4> Rd;
1851 bits<4> Rn;
1852 bits<4> Rm;
1853 let Inst{11-4} = 0b00000000;
1854 let Inst{25} = 0;
1855 let Inst{3-0} = Rm;
1856 let Inst{15-12} = Rd;
1857 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001858}
1859
Jim Grosbach84760882010-10-15 18:42:41 +00001860def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1861 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1862 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1863 bits<4> Rd;
1864 bits<4> Rn;
1865 bits<12> shift;
1866 let Inst{25} = 0;
1867 let Inst{11-0} = shift;
1868 let Inst{15-12} = Rd;
1869 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001870}
Evan Chengc85e8322007-07-05 07:13:32 +00001871
1872// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001873let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001874def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1875 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1876 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1877 bits<4> Rd;
1878 bits<4> Rn;
1879 bits<12> imm;
1880 let Inst{25} = 1;
1881 let Inst{20} = 1;
1882 let Inst{15-12} = Rd;
1883 let Inst{19-16} = Rn;
1884 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001885}
Jim Grosbach84760882010-10-15 18:42:41 +00001886def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1887 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1888 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1889 bits<4> Rd;
1890 bits<4> Rn;
1891 bits<12> shift;
1892 let Inst{25} = 0;
1893 let Inst{20} = 1;
1894 let Inst{11-0} = shift;
1895 let Inst{15-12} = Rd;
1896 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001897}
Evan Cheng071a2792007-09-11 19:55:27 +00001898}
Evan Chengc85e8322007-07-05 07:13:32 +00001899
Evan Cheng62674222009-06-25 23:34:10 +00001900let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001901def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1902 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
1903 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001904 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001905 bits<4> Rd;
1906 bits<4> Rn;
1907 bits<12> imm;
1908 let Inst{25} = 1;
1909 let Inst{15-12} = Rd;
1910 let Inst{19-16} = Rn;
1911 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001912}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001913// The reg/reg form is only defined for the disassembler; for codegen it is
1914// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001915def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1916 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00001917 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001918 bits<4> Rd;
1919 bits<4> Rn;
1920 bits<4> Rm;
1921 let Inst{11-4} = 0b00000000;
1922 let Inst{25} = 0;
1923 let Inst{3-0} = Rm;
1924 let Inst{15-12} = Rd;
1925 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00001926}
Jim Grosbach84760882010-10-15 18:42:41 +00001927def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1928 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
1929 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001930 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001931 bits<4> Rd;
1932 bits<4> Rn;
1933 bits<12> shift;
1934 let Inst{25} = 0;
1935 let Inst{11-0} = shift;
1936 let Inst{15-12} = Rd;
1937 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00001938}
Evan Cheng62674222009-06-25 23:34:10 +00001939}
1940
1941// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001942let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001943def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1944 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
1945 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001946 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001947 bits<4> Rd;
1948 bits<4> Rn;
1949 bits<12> imm;
1950 let Inst{25} = 1;
1951 let Inst{20} = 1;
1952 let Inst{15-12} = Rd;
1953 let Inst{19-16} = Rn;
1954 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001955}
Jim Grosbach84760882010-10-15 18:42:41 +00001956def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1957 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
1958 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001959 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001960 bits<4> Rd;
1961 bits<4> Rn;
1962 bits<12> shift;
1963 let Inst{25} = 0;
1964 let Inst{20} = 1;
1965 let Inst{11-0} = shift;
1966 let Inst{15-12} = Rd;
1967 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00001968}
Evan Cheng071a2792007-09-11 19:55:27 +00001969}
Evan Cheng2c614c52007-06-06 10:17:05 +00001970
Evan Chenga8e29892007-01-19 07:51:42 +00001971// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001972// The assume-no-carry-in form uses the negation of the input since add/sub
1973// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1974// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1975// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001976def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1977 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001978def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1979 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1980// The with-carry-in form matches bitwise not instead of the negation.
1981// Effectively, the inverse interpretation of the carry flag already accounts
1982// for part of the negation.
1983def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1984 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001985
1986// Note: These are implemented in C++ code, because they have to generate
1987// ADD/SUBrs instructions, which use a complex pattern that a xform function
1988// cannot produce.
1989// (mul X, 2^n+1) -> (add (X << n), X)
1990// (mul X, 2^n-1) -> (rsb X, (X << n))
1991
Johnny Chen667d1272010-02-22 18:50:54 +00001992// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001993// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001994class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1995 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001996 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001997 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001998 let Inst{27-20} = op27_20;
1999 let Inst{7-4} = op7_4;
2000}
2001
Johnny Chen667d1272010-02-22 18:50:54 +00002002// Saturating add/subtract -- for disassembly only
2003
Nate Begeman692433b2010-07-29 17:56:55 +00002004def QADD : AAI<0b00010000, 0b0101, "qadd",
2005 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00002006def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
2007def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
2008def QASX : AAI<0b01100010, 0b0011, "qasx">;
2009def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
2010def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
2011def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00002012def QSUB : AAI<0b00010010, 0b0101, "qsub",
2013 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00002014def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
2015def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
2016def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
2017def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
2018def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
2019def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
2020def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
2021def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
2022
2023// Signed/Unsigned add/subtract -- for disassembly only
2024
2025def SASX : AAI<0b01100001, 0b0011, "sasx">;
2026def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
2027def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
2028def SSAX : AAI<0b01100001, 0b0101, "ssax">;
2029def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
2030def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
2031def UASX : AAI<0b01100101, 0b0011, "uasx">;
2032def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
2033def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
2034def USAX : AAI<0b01100101, 0b0101, "usax">;
2035def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
2036def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
2037
2038// Signed/Unsigned halving add/subtract -- for disassembly only
2039
2040def SHASX : AAI<0b01100011, 0b0011, "shasx">;
2041def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
2042def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
2043def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
2044def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
2045def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
2046def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
2047def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
2048def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
2049def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
2050def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
2051def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
2052
Johnny Chenadc77332010-02-26 22:04:29 +00002053// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002054
Johnny Chenadc77332010-02-26 22:04:29 +00002055def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00002056 MulFrm /* for convenience */, NoItinerary, "usad8",
2057 "\t$dst, $a, $b", []>,
2058 Requires<[IsARM, HasV6]> {
2059 let Inst{27-20} = 0b01111000;
2060 let Inst{15-12} = 0b1111;
2061 let Inst{7-4} = 0b0001;
2062}
2063def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2064 MulFrm /* for convenience */, NoItinerary, "usada8",
2065 "\t$dst, $a, $b, $acc", []>,
2066 Requires<[IsARM, HasV6]> {
2067 let Inst{27-20} = 0b01111000;
2068 let Inst{7-4} = 0b0001;
2069}
2070
2071// Signed/Unsigned saturate -- for disassembly only
2072
Bob Wilson22f5dc72010-08-16 18:27:34 +00002073def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002074 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
2075 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00002076 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002077 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00002078}
2079
Bob Wilson9a1c1892010-08-11 00:01:18 +00002080def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00002081 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
2082 [/* For disassembly only; pattern left blank */]> {
2083 let Inst{27-20} = 0b01101010;
2084 let Inst{7-4} = 0b0011;
2085}
2086
Bob Wilson22f5dc72010-08-16 18:27:34 +00002087def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002088 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
2089 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00002090 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002091 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00002092}
2093
Bob Wilson9a1c1892010-08-11 00:01:18 +00002094def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00002095 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
2096 [/* For disassembly only; pattern left blank */]> {
2097 let Inst{27-20} = 0b01101110;
2098 let Inst{7-4} = 0b0011;
2099}
Evan Chenga8e29892007-01-19 07:51:42 +00002100
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002101def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2102def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002103
Evan Chenga8e29892007-01-19 07:51:42 +00002104//===----------------------------------------------------------------------===//
2105// Bitwise Instructions.
2106//
2107
Jim Grosbach26421962008-10-14 20:36:24 +00002108defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002109 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002110 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002111defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002112 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002113 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002114defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002115 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002116 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002117defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002118 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002119 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002120
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002121def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002122 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00002123 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002124 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
2125 Requires<[IsARM, HasV6T2]> {
2126 let Inst{27-21} = 0b0111110;
2127 let Inst{6-0} = 0b0011111;
2128}
2129
Johnny Chenb2503c02010-02-17 06:31:48 +00002130// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002131def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002132 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002133 "bfi", "\t$dst, $val, $imm", "$src = $dst",
2134 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
2135 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002136 Requires<[IsARM, HasV6T2]> {
2137 let Inst{27-21} = 0b0111110;
2138 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2139}
2140
Evan Cheng5d42c562010-09-29 00:49:25 +00002141def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00002142 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00002143 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002144 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00002145 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002146}
Evan Chengedda31c2008-11-05 18:35:52 +00002147def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002148 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002149 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
2150 let Inst{25} = 0;
2151}
Evan Chengb3379fb2009-02-05 08:42:55 +00002152let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002153def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002154 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00002155 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
2156 let Inst{25} = 1;
2157}
Evan Chenga8e29892007-01-19 07:51:42 +00002158
2159def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2160 (BICri GPR:$src, so_imm_not:$imm)>;
2161
2162//===----------------------------------------------------------------------===//
2163// Multiply Instructions.
2164//
2165
Evan Cheng8de898a2009-06-26 00:19:44 +00002166let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00002167def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002168 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00002169 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002170
Evan Chengfbc9d412008-11-06 01:21:28 +00002171def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002172 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00002173 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002174
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002175def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002176 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002177 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
2178 Requires<[IsARM, HasV6T2]>;
2179
Evan Chenga8e29892007-01-19 07:51:42 +00002180// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002181let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002182let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00002183def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002184 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002185 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002186
Evan Chengfbc9d412008-11-06 01:21:28 +00002187def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002188 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002189 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002190}
Evan Chenga8e29892007-01-19 07:51:42 +00002191
2192// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00002193def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002194 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002195 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002196
Evan Chengfbc9d412008-11-06 01:21:28 +00002197def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002198 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002199 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002200
Evan Chengfbc9d412008-11-06 01:21:28 +00002201def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002202 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002203 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002204 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002205} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002206
2207// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002208def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002209 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002210 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002211 Requires<[IsARM, HasV6]> {
2212 let Inst{7-4} = 0b0001;
2213 let Inst{15-12} = 0b1111;
2214}
Evan Cheng13ab0202007-07-10 18:08:01 +00002215
Johnny Chen2ec5e492010-02-22 21:50:40 +00002216def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2217 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2218 [/* For disassembly only; pattern left blank */]>,
2219 Requires<[IsARM, HasV6]> {
2220 let Inst{7-4} = 0b0011; // R = 1
2221 let Inst{15-12} = 0b1111;
2222}
2223
Evan Chengfbc9d412008-11-06 01:21:28 +00002224def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002225 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002226 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002227 Requires<[IsARM, HasV6]> {
2228 let Inst{7-4} = 0b0001;
2229}
Evan Chenga8e29892007-01-19 07:51:42 +00002230
Johnny Chen2ec5e492010-02-22 21:50:40 +00002231def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2232 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2233 [/* For disassembly only; pattern left blank */]>,
2234 Requires<[IsARM, HasV6]> {
2235 let Inst{7-4} = 0b0011; // R = 1
2236}
Evan Chenga8e29892007-01-19 07:51:42 +00002237
Evan Chengfbc9d412008-11-06 01:21:28 +00002238def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002239 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002240 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002241 Requires<[IsARM, HasV6]> {
2242 let Inst{7-4} = 0b1101;
2243}
Evan Chenga8e29892007-01-19 07:51:42 +00002244
Johnny Chen2ec5e492010-02-22 21:50:40 +00002245def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2246 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2247 [/* For disassembly only; pattern left blank */]>,
2248 Requires<[IsARM, HasV6]> {
2249 let Inst{7-4} = 0b1111; // R = 1
2250}
2251
Raul Herbster37fb5b12007-08-30 23:25:47 +00002252multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002253 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002254 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002255 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2256 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002257 Requires<[IsARM, HasV5TE]> {
2258 let Inst{5} = 0;
2259 let Inst{6} = 0;
2260 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002261
Evan Chengeb4f52e2008-11-06 03:35:07 +00002262 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002263 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002264 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002265 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002266 Requires<[IsARM, HasV5TE]> {
2267 let Inst{5} = 0;
2268 let Inst{6} = 1;
2269 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002270
Evan Chengeb4f52e2008-11-06 03:35:07 +00002271 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002272 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002273 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002274 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002275 Requires<[IsARM, HasV5TE]> {
2276 let Inst{5} = 1;
2277 let Inst{6} = 0;
2278 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002279
Evan Chengeb4f52e2008-11-06 03:35:07 +00002280 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002281 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002282 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2283 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002284 Requires<[IsARM, HasV5TE]> {
2285 let Inst{5} = 1;
2286 let Inst{6} = 1;
2287 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002288
Evan Chengeb4f52e2008-11-06 03:35:07 +00002289 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002290 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002291 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002292 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002293 Requires<[IsARM, HasV5TE]> {
2294 let Inst{5} = 1;
2295 let Inst{6} = 0;
2296 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002297
Evan Chengeb4f52e2008-11-06 03:35:07 +00002298 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002299 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002300 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002301 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002302 Requires<[IsARM, HasV5TE]> {
2303 let Inst{5} = 1;
2304 let Inst{6} = 1;
2305 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002306}
2307
Raul Herbster37fb5b12007-08-30 23:25:47 +00002308
2309multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002310 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002311 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002312 [(set GPR:$dst, (add GPR:$acc,
2313 (opnode (sext_inreg GPR:$a, i16),
2314 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002315 Requires<[IsARM, HasV5TE]> {
2316 let Inst{5} = 0;
2317 let Inst{6} = 0;
2318 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002319
Evan Chengeb4f52e2008-11-06 03:35:07 +00002320 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002321 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002322 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002323 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002324 Requires<[IsARM, HasV5TE]> {
2325 let Inst{5} = 0;
2326 let Inst{6} = 1;
2327 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002328
Evan Chengeb4f52e2008-11-06 03:35:07 +00002329 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002330 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002331 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002332 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002333 Requires<[IsARM, HasV5TE]> {
2334 let Inst{5} = 1;
2335 let Inst{6} = 0;
2336 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002337
Evan Chengeb4f52e2008-11-06 03:35:07 +00002338 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002339 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2340 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2341 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002342 Requires<[IsARM, HasV5TE]> {
2343 let Inst{5} = 1;
2344 let Inst{6} = 1;
2345 }
Evan Chenga8e29892007-01-19 07:51:42 +00002346
Evan Chengeb4f52e2008-11-06 03:35:07 +00002347 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002348 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002349 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002350 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002351 Requires<[IsARM, HasV5TE]> {
2352 let Inst{5} = 0;
2353 let Inst{6} = 0;
2354 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002355
Evan Chengeb4f52e2008-11-06 03:35:07 +00002356 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002357 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002358 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002359 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002360 Requires<[IsARM, HasV5TE]> {
2361 let Inst{5} = 0;
2362 let Inst{6} = 1;
2363 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002364}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002365
Raul Herbster37fb5b12007-08-30 23:25:47 +00002366defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2367defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002368
Johnny Chen83498e52010-02-12 21:59:23 +00002369// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2370def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2371 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2372 [/* For disassembly only; pattern left blank */]>,
2373 Requires<[IsARM, HasV5TE]> {
2374 let Inst{5} = 0;
2375 let Inst{6} = 0;
2376}
2377
2378def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2379 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2380 [/* For disassembly only; pattern left blank */]>,
2381 Requires<[IsARM, HasV5TE]> {
2382 let Inst{5} = 0;
2383 let Inst{6} = 1;
2384}
2385
2386def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2387 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2388 [/* For disassembly only; pattern left blank */]>,
2389 Requires<[IsARM, HasV5TE]> {
2390 let Inst{5} = 1;
2391 let Inst{6} = 0;
2392}
2393
2394def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2395 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2396 [/* For disassembly only; pattern left blank */]>,
2397 Requires<[IsARM, HasV5TE]> {
2398 let Inst{5} = 1;
2399 let Inst{6} = 1;
2400}
2401
Johnny Chen667d1272010-02-22 18:50:54 +00002402// Helper class for AI_smld -- for disassembly only
2403class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2404 InstrItinClass itin, string opc, string asm>
2405 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2406 let Inst{4} = 1;
2407 let Inst{5} = swap;
2408 let Inst{6} = sub;
2409 let Inst{7} = 0;
2410 let Inst{21-20} = 0b00;
2411 let Inst{22} = long;
2412 let Inst{27-23} = 0b01110;
2413}
2414
2415multiclass AI_smld<bit sub, string opc> {
2416
2417 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2418 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2419
2420 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2421 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2422
2423 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2424 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2425
2426 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2427 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2428
2429}
2430
2431defm SMLA : AI_smld<0, "smla">;
2432defm SMLS : AI_smld<1, "smls">;
2433
Johnny Chen2ec5e492010-02-22 21:50:40 +00002434multiclass AI_sdml<bit sub, string opc> {
2435
2436 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2437 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2438 let Inst{15-12} = 0b1111;
2439 }
2440
2441 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2442 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2443 let Inst{15-12} = 0b1111;
2444 }
2445
2446}
2447
2448defm SMUA : AI_sdml<0, "smua">;
2449defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002450
Evan Chenga8e29892007-01-19 07:51:42 +00002451//===----------------------------------------------------------------------===//
2452// Misc. Arithmetic Instructions.
2453//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002454
David Goodwin5d598aa2009-08-19 18:00:44 +00002455def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002456 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002457 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2458 let Inst{7-4} = 0b0001;
2459 let Inst{11-8} = 0b1111;
2460 let Inst{19-16} = 0b1111;
2461}
Rafael Espindola199dd672006-10-17 13:13:23 +00002462
Jim Grosbach3482c802010-01-18 19:58:49 +00002463def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002464 "rbit", "\t$dst, $src",
2465 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2466 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002467 let Inst{7-4} = 0b0011;
2468 let Inst{11-8} = 0b1111;
2469 let Inst{19-16} = 0b1111;
2470}
2471
David Goodwin5d598aa2009-08-19 18:00:44 +00002472def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002473 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002474 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2475 let Inst{7-4} = 0b0011;
2476 let Inst{11-8} = 0b1111;
2477 let Inst{19-16} = 0b1111;
2478}
Rafael Espindola199dd672006-10-17 13:13:23 +00002479
David Goodwin5d598aa2009-08-19 18:00:44 +00002480def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002481 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002482 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002483 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2484 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2485 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2486 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002487 Requires<[IsARM, HasV6]> {
2488 let Inst{7-4} = 0b1011;
2489 let Inst{11-8} = 0b1111;
2490 let Inst{19-16} = 0b1111;
2491}
Rafael Espindola27185192006-09-29 21:20:16 +00002492
David Goodwin5d598aa2009-08-19 18:00:44 +00002493def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002494 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002495 [(set GPR:$dst,
2496 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002497 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2498 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002499 Requires<[IsARM, HasV6]> {
2500 let Inst{7-4} = 0b1011;
2501 let Inst{11-8} = 0b1111;
2502 let Inst{19-16} = 0b1111;
2503}
Rafael Espindola27185192006-09-29 21:20:16 +00002504
Bob Wilsonf955f292010-08-17 17:23:19 +00002505def lsl_shift_imm : SDNodeXForm<imm, [{
2506 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2507 return CurDAG->getTargetConstant(Sh, MVT::i32);
2508}]>;
2509
2510def lsl_amt : PatLeaf<(i32 imm), [{
2511 return (N->getZExtValue() < 32);
2512}], lsl_shift_imm>;
2513
Evan Cheng8b59db32008-11-07 01:41:35 +00002514def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002515 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2516 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002517 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002518 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002519 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002520 Requires<[IsARM, HasV6]> {
2521 let Inst{6-4} = 0b001;
2522}
Rafael Espindola27185192006-09-29 21:20:16 +00002523
Evan Chenga8e29892007-01-19 07:51:42 +00002524// Alternate cases for PKHBT where identities eliminate some nodes.
2525def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2526 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002527def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2528 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002529
Bob Wilsonf955f292010-08-17 17:23:19 +00002530def asr_shift_imm : SDNodeXForm<imm, [{
2531 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2532 return CurDAG->getTargetConstant(Sh, MVT::i32);
2533}]>;
2534
2535def asr_amt : PatLeaf<(i32 imm), [{
2536 return (N->getZExtValue() <= 32);
2537}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002538
Bob Wilsondc66eda2010-08-16 22:26:55 +00002539// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2540// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002541def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002542 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002543 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002544 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002545 (and (sra GPR:$src2, asr_amt:$sh),
2546 0xFFFF)))]>,
2547 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002548 let Inst{6-4} = 0b101;
2549}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002550
Evan Chenga8e29892007-01-19 07:51:42 +00002551// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2552// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002553def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002554 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002555def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002556 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2557 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002558
Evan Chenga8e29892007-01-19 07:51:42 +00002559//===----------------------------------------------------------------------===//
2560// Comparison Instructions...
2561//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002562
Jim Grosbach26421962008-10-14 20:36:24 +00002563defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002564 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002565 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002566
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002567// FIXME: We have to be careful when using the CMN instruction and comparison
2568// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002569// results:
2570//
2571// rsbs r1, r1, 0
2572// cmp r0, r1
2573// mov r0, #0
2574// it ls
2575// mov r0, #1
2576//
2577// and:
2578//
2579// cmn r0, r1
2580// mov r0, #0
2581// it ls
2582// mov r0, #1
2583//
2584// However, the CMN gives the *opposite* result when r1 is 0. This is because
2585// the carry flag is set in the CMP case but not in the CMN case. In short, the
2586// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2587// value of r0 and the carry bit (because the "carry bit" parameter to
2588// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2589// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2590// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2591// parameter to AddWithCarry is defined as 0).
2592//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002593// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002594//
2595// x = 0
2596// ~x = 0xFFFF FFFF
2597// ~x + 1 = 0x1 0000 0000
2598// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2599//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002600// Therefore, we should disable CMN when comparing against zero, until we can
2601// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2602// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002603//
2604// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2605//
2606// This is related to <rdar://problem/7569620>.
2607//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002608//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2609// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002610
Evan Chenga8e29892007-01-19 07:51:42 +00002611// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002612defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002613 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002614 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002615defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002616 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002617 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002618
David Goodwinc0309b42009-06-29 15:33:01 +00002619defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002620 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002621 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2622defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002623 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002624 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002625
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002626//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2627// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002628
David Goodwinc0309b42009-06-29 15:33:01 +00002629def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002630 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002631
Evan Cheng218977b2010-07-13 19:27:42 +00002632// Pseudo i64 compares for some floating point compares.
2633let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2634 Defs = [CPSR] in {
2635def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002636 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002637 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002638 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2639
2640def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002641 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002642 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2643} // usesCustomInserter
2644
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002645
Evan Chenga8e29892007-01-19 07:51:42 +00002646// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002647// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002648// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002649// FIXME: These should all be pseudo-instructions that get expanded to
2650// the normal MOV instructions. That would fix the dependency on
2651// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002652let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002653def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2654 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2655 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2656 RegConstraint<"$false = $Rd">, UnaryDP {
2657 bits<4> Rd;
2658 bits<4> Rm;
2659
2660 let Inst{11-4} = 0b00000000;
2661 let Inst{25} = 0;
2662 let Inst{3-0} = Rm;
2663 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002664 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002665 let Inst{25} = 0;
2666}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002667
Evan Chengd87293c2008-11-06 08:47:38 +00002668def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002669 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002670 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002671 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002672 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002673 let Inst{25} = 0;
2674}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002675
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002676def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2677 DPFrm, IIC_iMOVi,
2678 "movw", "\t$dst, $src",
2679 []>,
2680 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2681 UnaryDP {
2682 let Inst{20} = 0;
2683 let Inst{25} = 1;
2684}
2685
Evan Chengd87293c2008-11-06 08:47:38 +00002686def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002687 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002688 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002689 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002690 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002691 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002692}
Owen Andersonf523e472010-09-23 23:45:25 +00002693} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002694
Jim Grosbach3728e962009-12-10 00:11:09 +00002695//===----------------------------------------------------------------------===//
2696// Atomic operations intrinsics
2697//
2698
2699// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002700let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002701def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002702 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002703 let Inst{31-4} = 0xf57ff05;
2704 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002705 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002706 let Inst{3-0} = 0b1111;
2707}
Jim Grosbach3728e962009-12-10 00:11:09 +00002708
Johnny Chen7def14f2010-08-11 23:35:12 +00002709def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002710 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002711 let Inst{31-4} = 0xf57ff04;
2712 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002713 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002714 let Inst{3-0} = 0b1111;
2715}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002716
Johnny Chen7def14f2010-08-11 23:35:12 +00002717def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002718 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002719 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002720 Requires<[IsARM, HasV6]> {
2721 // FIXME: add support for options other than a full system DMB
2722 // FIXME: add encoding
2723}
2724
Johnny Chen7def14f2010-08-11 23:35:12 +00002725def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002726 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002727 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002728 Requires<[IsARM, HasV6]> {
2729 // FIXME: add support for options other than a full system DSB
2730 // FIXME: add encoding
2731}
Jim Grosbach3728e962009-12-10 00:11:09 +00002732}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002733
Johnny Chen1adc40c2010-08-12 20:46:17 +00002734// Memory Barrier Operations Variants -- for disassembly only
2735
2736def memb_opt : Operand<i32> {
2737 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002738}
2739
Johnny Chen1adc40c2010-08-12 20:46:17 +00002740class AMBI<bits<4> op7_4, string opc>
2741 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2742 [/* For disassembly only; pattern left blank */]>,
2743 Requires<[IsARM, HasDB]> {
2744 let Inst{31-8} = 0xf57ff0;
2745 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002746}
2747
2748// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002749def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002750
2751// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002752def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002753
2754// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002755def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2756 Requires<[IsARM, HasDB]> {
2757 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002758 let Inst{3-0} = 0b1111;
2759}
2760
Jim Grosbach66869102009-12-11 18:52:41 +00002761let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002762 let Uses = [CPSR] in {
2763 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002764 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002765 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2766 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002767 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002768 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2769 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002770 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002771 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2772 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002773 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002774 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2775 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002776 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002777 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2778 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002779 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002780 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2781 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002782 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002783 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2784 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002785 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002786 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2787 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002788 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002789 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2790 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002791 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002792 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2793 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002794 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002795 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2796 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002797 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002798 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2799 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002800 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002801 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2802 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002803 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002804 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2805 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002806 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002807 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2808 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002809 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002810 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2811 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002812 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002813 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2814 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002815 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002816 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2817
2818 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002819 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002820 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2821 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002822 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002823 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2824 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002825 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002826 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2827
Jim Grosbache801dc42009-12-12 01:40:06 +00002828 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002829 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002830 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2831 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002832 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002833 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2834 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002835 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002836 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2837}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002838}
2839
2840let mayLoad = 1 in {
2841def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2842 "ldrexb", "\t$dest, [$ptr]",
2843 []>;
2844def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2845 "ldrexh", "\t$dest, [$ptr]",
2846 []>;
2847def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2848 "ldrex", "\t$dest, [$ptr]",
2849 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002850def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002851 NoItinerary,
2852 "ldrexd", "\t$dest, $dest2, [$ptr]",
2853 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002854}
2855
Jim Grosbach587b0722009-12-16 19:44:06 +00002856let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002857def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002858 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002859 "strexb", "\t$success, $src, [$ptr]",
2860 []>;
2861def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2862 NoItinerary,
2863 "strexh", "\t$success, $src, [$ptr]",
2864 []>;
2865def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002866 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002867 "strex", "\t$success, $src, [$ptr]",
2868 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002869def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002870 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2871 NoItinerary,
2872 "strexd", "\t$success, $src, $src2, [$ptr]",
2873 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002874}
2875
Johnny Chenb9436272010-02-17 22:37:58 +00002876// Clear-Exclusive is for disassembly only.
2877def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2878 [/* For disassembly only; pattern left blank */]>,
2879 Requires<[IsARM, HasV7]> {
2880 let Inst{31-20} = 0xf57;
2881 let Inst{7-4} = 0b0001;
2882}
2883
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002884// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2885let mayLoad = 1 in {
2886def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2887 "swp", "\t$dst, $src, [$ptr]",
2888 [/* For disassembly only; pattern left blank */]> {
2889 let Inst{27-23} = 0b00010;
2890 let Inst{22} = 0; // B = 0
2891 let Inst{21-20} = 0b00;
2892 let Inst{7-4} = 0b1001;
2893}
2894
2895def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2896 "swpb", "\t$dst, $src, [$ptr]",
2897 [/* For disassembly only; pattern left blank */]> {
2898 let Inst{27-23} = 0b00010;
2899 let Inst{22} = 1; // B = 1
2900 let Inst{21-20} = 0b00;
2901 let Inst{7-4} = 0b1001;
2902}
2903}
2904
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002905//===----------------------------------------------------------------------===//
2906// TLS Instructions
2907//
2908
2909// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002910let isCall = 1,
2911 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002912 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002913 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002914 [(set R0, ARMthread_pointer)]>;
2915}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002916
Evan Chenga8e29892007-01-19 07:51:42 +00002917//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002918// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002919// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002920// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002921// Since by its nature we may be coming from some other function to get
2922// here, and we're using the stack frame for the containing function to
2923// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002924// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002925// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002926// except for our own input by listing the relevant registers in Defs. By
2927// doing so, we also cause the prologue/epilogue code to actively preserve
2928// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002929// A constant value is passed in $val, and we use the location as a scratch.
2930let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002931 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2932 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002933 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002934 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002935 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002936 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002937 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002938 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2939 Requires<[IsARM, HasVFP2]>;
2940}
2941
2942let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002943 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2944 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002945 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2946 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002947 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002948 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2949 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002950}
2951
Jim Grosbach5eb19512010-05-22 01:06:18 +00002952// FIXME: Non-Darwin version(s)
2953let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2954 Defs = [ R7, LR, SP ] in {
2955def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2956 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002957 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002958 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2959 Requires<[IsARM, IsDarwin]>;
2960}
2961
Jim Grosbach0e0da732009-05-12 23:59:14 +00002962//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002963// Non-Instruction Patterns
2964//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002965
Evan Chenga8e29892007-01-19 07:51:42 +00002966// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002967
Evan Chenga8e29892007-01-19 07:51:42 +00002968// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002969// FIXME: Expand this in ARMExpandPseudoInsts.
2970// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002971let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002972def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002973 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002974 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002975 [(set GPR:$dst, so_imm2part:$src)]>,
2976 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002977
Evan Chenga8e29892007-01-19 07:51:42 +00002978def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002979 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2980 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002981def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002982 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2983 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002984def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2985 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2986 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002987def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2988 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2989 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002990
Evan Cheng5adb66a2009-09-28 09:14:39 +00002991// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002992// This is a single pseudo instruction, the benefit is that it can be remat'd
2993// as a single unit instead of having to handle reg inputs.
2994// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002995let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002996def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2997 [(set GPR:$dst, (i32 imm:$src))]>,
2998 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002999
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003000// ConstantPool, GlobalAddress, and JumpTable
3001def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3002 Requires<[IsARM, DontUseMovt]>;
3003def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3004def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3005 Requires<[IsARM, UseMovt]>;
3006def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3007 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3008
Evan Chenga8e29892007-01-19 07:51:42 +00003009// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003010
Dale Johannesen51e28e62010-06-03 21:09:53 +00003011// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003012def : ARMPat<(ARMtcret tcGPR:$dst),
3013 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003014
3015def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3016 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3017
3018def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3019 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3020
Dale Johannesen38d5f042010-06-15 22:24:08 +00003021def : ARMPat<(ARMtcret tcGPR:$dst),
3022 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003023
3024def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3025 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3026
3027def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3028 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003029
Evan Chenga8e29892007-01-19 07:51:42 +00003030// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003031def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003032 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003033def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003034 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003035
Evan Chenga8e29892007-01-19 07:51:42 +00003036// zextload i1 -> zextload i8
3037def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003038
Evan Chenga8e29892007-01-19 07:51:42 +00003039// extload -> zextload
3040def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
3041def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
3042def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003043
Evan Cheng83b5cf02008-11-05 23:22:34 +00003044def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3045def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3046
Evan Cheng34b12d22007-01-19 20:27:35 +00003047// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003048def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3049 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003050 (SMULBB GPR:$a, GPR:$b)>;
3051def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3052 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003053def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3054 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003055 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003056def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003057 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003058def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3059 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003060 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003061def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003062 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003063def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3064 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003065 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003066def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003067 (SMULWB GPR:$a, GPR:$b)>;
3068
3069def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003070 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3071 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003072 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3073def : ARMV5TEPat<(add GPR:$acc,
3074 (mul sext_16_node:$a, sext_16_node:$b)),
3075 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3076def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003077 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3078 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003079 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3080def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003081 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003082 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3083def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003084 (mul (sra GPR:$a, (i32 16)),
3085 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003086 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3087def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003088 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003089 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3090def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003091 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3092 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003093 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3094def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003095 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003096 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3097
Evan Chenga8e29892007-01-19 07:51:42 +00003098//===----------------------------------------------------------------------===//
3099// Thumb Support
3100//
3101
3102include "ARMInstrThumb.td"
3103
3104//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003105// Thumb2 Support
3106//
3107
3108include "ARMInstrThumb2.td"
3109
3110//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003111// Floating Point Support
3112//
3113
3114include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003115
3116//===----------------------------------------------------------------------===//
3117// Advanced SIMD (NEON) Support
3118//
3119
3120include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003121
3122//===----------------------------------------------------------------------===//
3123// Coprocessor Instructions. For disassembly only.
3124//
3125
3126def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3127 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3128 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3129 [/* For disassembly only; pattern left blank */]> {
3130 let Inst{4} = 0;
3131}
3132
3133def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3134 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3135 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3136 [/* For disassembly only; pattern left blank */]> {
3137 let Inst{31-28} = 0b1111;
3138 let Inst{4} = 0;
3139}
3140
Johnny Chen64dfb782010-02-16 20:04:27 +00003141class ACI<dag oops, dag iops, string opc, string asm>
3142 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3143 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3144 let Inst{27-25} = 0b110;
3145}
3146
3147multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3148
3149 def _OFFSET : ACI<(outs),
3150 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3151 opc, "\tp$cop, cr$CRd, $addr"> {
3152 let Inst{31-28} = op31_28;
3153 let Inst{24} = 1; // P = 1
3154 let Inst{21} = 0; // W = 0
3155 let Inst{22} = 0; // D = 0
3156 let Inst{20} = load;
3157 }
3158
3159 def _PRE : ACI<(outs),
3160 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3161 opc, "\tp$cop, cr$CRd, $addr!"> {
3162 let Inst{31-28} = op31_28;
3163 let Inst{24} = 1; // P = 1
3164 let Inst{21} = 1; // W = 1
3165 let Inst{22} = 0; // D = 0
3166 let Inst{20} = load;
3167 }
3168
3169 def _POST : ACI<(outs),
3170 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3171 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3172 let Inst{31-28} = op31_28;
3173 let Inst{24} = 0; // P = 0
3174 let Inst{21} = 1; // W = 1
3175 let Inst{22} = 0; // D = 0
3176 let Inst{20} = load;
3177 }
3178
3179 def _OPTION : ACI<(outs),
3180 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3181 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3182 let Inst{31-28} = op31_28;
3183 let Inst{24} = 0; // P = 0
3184 let Inst{23} = 1; // U = 1
3185 let Inst{21} = 0; // W = 0
3186 let Inst{22} = 0; // D = 0
3187 let Inst{20} = load;
3188 }
3189
3190 def L_OFFSET : ACI<(outs),
3191 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003192 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003193 let Inst{31-28} = op31_28;
3194 let Inst{24} = 1; // P = 1
3195 let Inst{21} = 0; // W = 0
3196 let Inst{22} = 1; // D = 1
3197 let Inst{20} = load;
3198 }
3199
3200 def L_PRE : ACI<(outs),
3201 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003202 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003203 let Inst{31-28} = op31_28;
3204 let Inst{24} = 1; // P = 1
3205 let Inst{21} = 1; // W = 1
3206 let Inst{22} = 1; // D = 1
3207 let Inst{20} = load;
3208 }
3209
3210 def L_POST : ACI<(outs),
3211 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003212 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003213 let Inst{31-28} = op31_28;
3214 let Inst{24} = 0; // P = 0
3215 let Inst{21} = 1; // W = 1
3216 let Inst{22} = 1; // D = 1
3217 let Inst{20} = load;
3218 }
3219
3220 def L_OPTION : ACI<(outs),
3221 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003222 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003223 let Inst{31-28} = op31_28;
3224 let Inst{24} = 0; // P = 0
3225 let Inst{23} = 1; // U = 1
3226 let Inst{21} = 0; // W = 0
3227 let Inst{22} = 1; // D = 1
3228 let Inst{20} = load;
3229 }
3230}
3231
3232defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3233defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3234defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3235defm STC2 : LdStCop<0b1111, 0, "stc2">;
3236
Johnny Chen906d57f2010-02-12 01:44:23 +00003237def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3238 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3239 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3240 [/* For disassembly only; pattern left blank */]> {
3241 let Inst{20} = 0;
3242 let Inst{4} = 1;
3243}
3244
3245def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3246 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3247 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3248 [/* For disassembly only; pattern left blank */]> {
3249 let Inst{31-28} = 0b1111;
3250 let Inst{20} = 0;
3251 let Inst{4} = 1;
3252}
3253
3254def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3255 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3256 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3257 [/* For disassembly only; pattern left blank */]> {
3258 let Inst{20} = 1;
3259 let Inst{4} = 1;
3260}
3261
3262def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3263 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3264 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3265 [/* For disassembly only; pattern left blank */]> {
3266 let Inst{31-28} = 0b1111;
3267 let Inst{20} = 1;
3268 let Inst{4} = 1;
3269}
3270
3271def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3272 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3273 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3274 [/* For disassembly only; pattern left blank */]> {
3275 let Inst{23-20} = 0b0100;
3276}
3277
3278def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3279 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3280 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3281 [/* For disassembly only; pattern left blank */]> {
3282 let Inst{31-28} = 0b1111;
3283 let Inst{23-20} = 0b0100;
3284}
3285
3286def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3287 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3288 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3289 [/* For disassembly only; pattern left blank */]> {
3290 let Inst{23-20} = 0b0101;
3291}
3292
3293def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3294 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3295 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3296 [/* For disassembly only; pattern left blank */]> {
3297 let Inst{31-28} = 0b1111;
3298 let Inst{23-20} = 0b0101;
3299}
3300
Johnny Chenb98e1602010-02-12 18:55:33 +00003301//===----------------------------------------------------------------------===//
3302// Move between special register and ARM core register -- for disassembly only
3303//
3304
3305def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3306 [/* For disassembly only; pattern left blank */]> {
3307 let Inst{23-20} = 0b0000;
3308 let Inst{7-4} = 0b0000;
3309}
3310
3311def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3312 [/* For disassembly only; pattern left blank */]> {
3313 let Inst{23-20} = 0b0100;
3314 let Inst{7-4} = 0b0000;
3315}
3316
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003317def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3318 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003319 [/* For disassembly only; pattern left blank */]> {
3320 let Inst{23-20} = 0b0010;
3321 let Inst{7-4} = 0b0000;
3322}
3323
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003324def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3325 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003326 [/* For disassembly only; pattern left blank */]> {
3327 let Inst{23-20} = 0b0010;
3328 let Inst{7-4} = 0b0000;
3329}
3330
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003331def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3332 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003333 [/* For disassembly only; pattern left blank */]> {
3334 let Inst{23-20} = 0b0110;
3335 let Inst{7-4} = 0b0000;
3336}
3337
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003338def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3339 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003340 [/* For disassembly only; pattern left blank */]> {
3341 let Inst{23-20} = 0b0110;
3342 let Inst{7-4} = 0b0000;
3343}