blob: 6e168d5b7aaf6edc7d9d0c635380270c24c61561 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Evan Chenga8e29892007-01-19 07:51:42 +0000109def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
110 [SDNPOutFlag]>;
111
David Goodwinc0309b42009-06-29 15:33:01 +0000112def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000113 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
116
117def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
119def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000120
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000121def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000122def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
123 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000124def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
125 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000126
Evan Cheng11db0682010-08-11 06:22:01 +0000127def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
128 [SDNPHasChain]>;
129def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
132 [SDNPHasChain]>;
133def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
134 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Dale Johannesen51e28e62010-06-03 21:09:53 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
154def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
158def HasNEON : Predicate<"Subtarget->hasNEON()">;
159def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
162def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000163def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def IsThumb : Predicate<"Subtarget->isThumb()">;
165def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
166def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
167def IsARM : Predicate<"!Subtarget->isThumb()">;
168def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
169def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000170
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000171// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def UseMovt : Predicate<"Subtarget->useMovt()">;
173def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
174def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000175
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000176//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000177// ARM Flag Definitions.
178
179class RegConstraint<string C> {
180 string Constraints = C;
181}
182
183//===----------------------------------------------------------------------===//
184// ARM specific transformation functions and pattern fragments.
185//
186
Evan Chenga8e29892007-01-19 07:51:42 +0000187// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
188// so_imm_neg def below.
189def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000191}]>;
192
193// so_imm_not_XFORM - Return a so_imm value packed into the format described for
194// so_imm_not def below.
195def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
Evan Chenga8e29892007-01-19 07:51:42 +0000199/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
200def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000201 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
204/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
205def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
Jim Grosbach64171712010-02-16 21:07:46 +0000209def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 PatLeaf<(imm), [{
211 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
212 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chenga2515702007-03-19 07:09:02 +0000214def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
217 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
219// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
220def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000221 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000222}]>;
223
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000224/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
225/// e.g., 0xf000ffff
226def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000227 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000228 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229}] > {
230 let PrintMethod = "printBitfieldInvMaskImmOperand";
231}
232
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000233/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000234def hi16 : SDNodeXForm<imm, [{
235 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
236}]>;
237
238def lo16AllZero : PatLeaf<(i32 imm), [{
239 // Returns true if all low 16-bits are 0.
240 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000241}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242
Jim Grosbach64171712010-02-16 21:07:46 +0000243/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000244/// [0.65535].
245def imm0_65535 : PatLeaf<(i32 imm), [{
246 return (uint32_t)N->getZExtValue() < 65536;
247}]>;
248
Evan Cheng37f25d92008-08-28 23:39:26 +0000249class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
250class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000251
Jim Grosbach0a145f32010-02-16 20:17:57 +0000252/// adde and sube predicates - True based on whether the carry flag output
253/// will be needed or not.
254def adde_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def sube_dead_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
259 [{return !N->hasAnyUseOfValue(1);}]>;
260def adde_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263def sube_live_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return N->hasAnyUseOfValue(1);}]>;
266
Evan Chenga8e29892007-01-19 07:51:42 +0000267//===----------------------------------------------------------------------===//
268// Operand Definitions.
269//
270
271// Branch target.
272def brtarget : Operand<OtherVT>;
273
Evan Chenga8e29892007-01-19 07:51:42 +0000274// A list of registers separated by comma. Used by load/store multiple.
275def reglist : Operand<i32> {
276 let PrintMethod = "printRegisterList";
277}
278
279// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
280def cpinst_operand : Operand<i32> {
281 let PrintMethod = "printCPInstOperand";
282}
283
284def jtblock_operand : Operand<i32> {
285 let PrintMethod = "printJTBlockOperand";
286}
Evan Cheng66ac5312009-07-25 00:33:29 +0000287def jt2block_operand : Operand<i32> {
288 let PrintMethod = "printJT2BlockOperand";
289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
291// Local PC labels.
292def pclabel : Operand<i32> {
293 let PrintMethod = "printPCLabel";
294}
295
Jim Grosbachb35ad412010-10-13 19:56:10 +0000296// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
297def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
298 int32_t v = (int32_t)N->getZExtValue();
299 return v == 8 || v == 16 || v == 24; }]> {
300 string EncoderMethod = "getRotImmOpValue";
301}
302
Bob Wilson22f5dc72010-08-16 18:27:34 +0000303// shift_imm: An integer that encodes a shift amount and the type of shift
304// (currently either asr or lsl) using the same encoding used for the
305// immediates in so_reg operands.
306def shift_imm : Operand<i32> {
307 let PrintMethod = "printShiftImmOperand";
308}
309
Evan Chenga8e29892007-01-19 07:51:42 +0000310// shifter_operand operands: so_reg and so_imm.
311def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000312 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000313 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000314 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000315 let PrintMethod = "printSORegOperand";
316 let MIOperandInfo = (ops GPR, GPR, i32imm);
317}
318
319// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
320// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
321// represented in the imm field in the same 12-bit form that they are encoded
322// into so_imm instructions: the 8-bit immediate is the least significant bits
323// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000324def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000325 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370// Define ARM specific addressing modes.
371
Jim Grosbach82891622010-09-29 19:03:54 +0000372// addrmode2base := reg +/- imm12
373//
374def addrmode2base : Operand<i32>,
375 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
376 let PrintMethod = "printAddrMode2Operand";
377 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
378}
379// addrmode2shop := reg +/- reg shop imm
380//
381def addrmode2shop : Operand<i32>,
382 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
383 let PrintMethod = "printAddrMode2Operand";
384 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
385}
386
387// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000388//
389def addrmode2 : Operand<i32>,
390 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
391 let PrintMethod = "printAddrMode2Operand";
392 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
393}
394
395def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000396 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
397 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printAddrMode2OffsetOperand";
399 let MIOperandInfo = (ops GPR, i32imm);
400}
401
402// addrmode3 := reg +/- reg
403// addrmode3 := reg +/- imm8
404//
405def addrmode3 : Operand<i32>,
406 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
407 let PrintMethod = "printAddrMode3Operand";
408 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
409}
410
411def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000412 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
413 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000414 let PrintMethod = "printAddrMode3OffsetOperand";
415 let MIOperandInfo = (ops GPR, i32imm);
416}
417
418// addrmode4 := reg, <mode|W>
419//
420def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000421 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000422 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000423 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000424}
425
426// addrmode5 := reg +/- imm8*4
427//
428def addrmode5 : Operand<i32>,
429 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
430 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000431 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000432}
433
Bob Wilson8b024a52009-07-01 23:16:05 +0000434// addrmode6 := reg with optional writeback
435//
436def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000437 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000438 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000439 let MIOperandInfo = (ops GPR:$addr, i32imm);
440}
441
442def am6offset : Operand<i32> {
443 let PrintMethod = "printAddrMode6OffsetOperand";
444 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000445}
446
Evan Chenga8e29892007-01-19 07:51:42 +0000447// addrmodepc := pc + reg
448//
449def addrmodepc : Operand<i32>,
450 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
451 let PrintMethod = "printAddrModePCOperand";
452 let MIOperandInfo = (ops GPR, i32imm);
453}
454
Bob Wilson4f38b382009-08-21 21:58:55 +0000455def nohash_imm : Operand<i32> {
456 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000457}
458
Evan Chenga8e29892007-01-19 07:51:42 +0000459//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000460
Evan Cheng37f25d92008-08-28 23:39:26 +0000461include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000462
463//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000464// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000465//
466
Evan Cheng3924f782008-08-29 07:36:24 +0000467/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000468/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000469multiclass AsI1_bin_irs<bits<4> opcod, string opc,
470 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
471 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000472 // The register-immediate version is re-materializable. This is useful
473 // in particular for taking the address of a local.
474 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000475 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
476 iii, opc, "\t$Rd, $Rn, $imm",
477 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
478 bits<4> Rd;
479 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000480 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000481 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000482 let Inst{15-12} = Rd;
483 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000484 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000485 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000486 }
Jim Grosbach62547262010-10-11 18:51:51 +0000487 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
488 iir, opc, "\t$Rd, $Rn, $Rm",
489 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000490 bits<4> Rd;
491 bits<4> Rn;
492 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000493 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000494 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000495 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000496 let Inst{3-0} = Rm;
497 let Inst{15-12} = Rd;
498 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000499 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000500 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
501 iis, opc, "\t$Rd, $Rn, $shift",
502 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000503 bits<4> Rd;
504 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000505 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000506 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000507 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000508 let Inst{15-12} = Rd;
509 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000510 }
Evan Chenga8e29892007-01-19 07:51:42 +0000511}
512
Evan Cheng1e249e32009-06-25 20:59:23 +0000513/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000514/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000515let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000516multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
517 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
518 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000519 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
520 iii, opc, "\t$Rd, $Rn, $imm",
521 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
522 bits<4> Rd;
523 bits<4> Rn;
524 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000525 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000526 let Inst{15-12} = Rd;
527 let Inst{19-16} = Rn;
528 let Inst{11-0} = imm;
529 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000530 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000531 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
532 iir, opc, "\t$Rd, $Rn, $Rm",
533 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
534 bits<4> Rd;
535 bits<4> Rn;
536 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000537 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000538 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000539 let isCommutable = Commutable;
540 let Inst{3-0} = Rm;
541 let Inst{15-12} = Rd;
542 let Inst{19-16} = Rn;
543 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000544 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000545 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
546 iis, opc, "\t$Rd, $Rn, $shift",
547 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
548 bits<4> Rd;
549 bits<4> Rn;
550 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000551 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000552 let Inst{11-0} = shift;
553 let Inst{15-12} = Rd;
554 let Inst{19-16} = Rn;
555 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000556 }
Evan Cheng071a2792007-09-11 19:55:27 +0000557}
Evan Chengc85e8322007-07-05 07:13:32 +0000558}
559
560/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000561/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000562/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000563let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000564multiclass AI1_cmp_irs<bits<4> opcod, string opc,
565 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
566 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000567 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
568 opc, "\t$Rn, $imm",
569 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000570 bits<4> Rn;
571 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000572 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000573 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000574 let Inst{19-16} = Rn;
575 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000576 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000577 let Inst{20} = 1;
578 }
579 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
580 opc, "\t$Rn, $Rm",
581 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000582 bits<4> Rn;
583 bits<4> Rm;
584 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000585 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000586 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000587 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000588 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000589 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000590 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000591 }
592 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
593 opc, "\t$Rn, $shift",
594 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000595 bits<4> Rn;
596 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000597 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000598 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000599 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000600 let Inst{19-16} = Rn;
601 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000602 }
Evan Cheng071a2792007-09-11 19:55:27 +0000603}
Evan Chenga8e29892007-01-19 07:51:42 +0000604}
605
Evan Cheng576a3962010-09-25 00:49:35 +0000606/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000607/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000608/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000609multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000610 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
611 IIC_iEXTr, opc, "\t$Rd, $Rm",
612 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000613 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000614 bits<4> Rd;
615 bits<4> Rm;
616 let Inst{15-12} = Rd;
617 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000618 let Inst{11-10} = 0b00;
619 let Inst{19-16} = 0b1111;
620 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000621 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
622 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
623 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000624 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000625 bits<4> Rd;
626 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000627 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000628 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000629 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000630 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000631 let Inst{19-16} = 0b1111;
632 }
Evan Chenga8e29892007-01-19 07:51:42 +0000633}
634
Evan Cheng576a3962010-09-25 00:49:35 +0000635multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000636 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
637 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000638 [/* For disassembly only; pattern left blank */]>,
639 Requires<[IsARM, HasV6]> {
640 let Inst{11-10} = 0b00;
641 let Inst{19-16} = 0b1111;
642 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000643 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
644 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000645 [/* For disassembly only; pattern left blank */]>,
646 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000647 bits<2> rot;
648 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000649 let Inst{19-16} = 0b1111;
650 }
651}
652
Evan Cheng576a3962010-09-25 00:49:35 +0000653/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000654/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000655multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000656 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
657 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
658 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000659 Requires<[IsARM, HasV6]> {
660 let Inst{11-10} = 0b00;
661 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000662 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
663 rot_imm:$rot),
664 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
665 [(set GPR:$Rd, (opnode GPR:$Rn,
666 (rotr GPR:$Rm, rot_imm:$rot)))]>,
667 Requires<[IsARM, HasV6]> {
668 bits<4> Rn;
669 bits<2> rot;
670 let Inst{19-16} = Rn;
671 let Inst{11-10} = rot;
672 }
Evan Chenga8e29892007-01-19 07:51:42 +0000673}
674
Johnny Chen2ec5e492010-02-22 21:50:40 +0000675// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000676multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000677 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
678 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000679 [/* For disassembly only; pattern left blank */]>,
680 Requires<[IsARM, HasV6]> {
681 let Inst{11-10} = 0b00;
682 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000683 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
684 rot_imm:$rot),
685 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000686 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000687 Requires<[IsARM, HasV6]> {
688 bits<4> Rn;
689 bits<2> rot;
690 let Inst{19-16} = Rn;
691 let Inst{11-10} = rot;
692 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000693}
694
Evan Cheng62674222009-06-25 23:34:10 +0000695/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
696let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000697multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
698 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000699 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
700 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
701 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000702 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000703 bits<4> Rd;
704 bits<4> Rn;
705 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000706 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000707 let Inst{15-12} = Rd;
708 let Inst{19-16} = Rn;
709 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000710 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000711 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
712 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
713 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000714 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000715 bits<4> Rd;
716 bits<4> Rn;
717 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000718 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000719 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000720 let isCommutable = Commutable;
721 let Inst{3-0} = Rm;
722 let Inst{15-12} = Rd;
723 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000724 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000725 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
726 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
727 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000728 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000729 bits<4> Rd;
730 bits<4> Rn;
731 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000732 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000733 let Inst{11-0} = shift;
734 let Inst{15-12} = Rd;
735 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000736 }
Jim Grosbache5165492009-11-09 00:11:35 +0000737}
738// Carry setting variants
739let Defs = [CPSR] in {
740multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
741 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000742 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
743 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
744 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000745 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000746 bits<4> Rd;
747 bits<4> Rn;
748 bits<12> imm;
749 let Inst{15-12} = Rd;
750 let Inst{19-16} = Rn;
751 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000752 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000753 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000754 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000755 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
756 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
757 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000758 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000759 bits<4> Rd;
760 bits<4> Rn;
761 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000762 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000763 let isCommutable = Commutable;
764 let Inst{3-0} = Rm;
765 let Inst{15-12} = Rd;
766 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000767 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000768 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000769 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000770 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
771 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
772 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000773 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000774 bits<4> Rd;
775 bits<4> Rn;
776 bits<12> shift;
777 let Inst{11-0} = shift;
778 let Inst{15-12} = Rd;
779 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000780 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000781 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000782 }
Evan Cheng071a2792007-09-11 19:55:27 +0000783}
Evan Chengc85e8322007-07-05 07:13:32 +0000784}
Jim Grosbache5165492009-11-09 00:11:35 +0000785}
Evan Chengc85e8322007-07-05 07:13:32 +0000786
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000787//===----------------------------------------------------------------------===//
788// Instructions
789//===----------------------------------------------------------------------===//
790
Evan Chenga8e29892007-01-19 07:51:42 +0000791//===----------------------------------------------------------------------===//
792// Miscellaneous Instructions.
793//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000794
Evan Chenga8e29892007-01-19 07:51:42 +0000795/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
796/// the function. The first operand is the ID# for this instruction, the second
797/// is the index into the MachineConstantPool that this is, the third is the
798/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000799let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000800def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000801PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000802 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000803
Jim Grosbach4642ad32010-02-22 23:10:38 +0000804// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
805// from removing one half of the matched pairs. That breaks PEI, which assumes
806// these will always be in pairs, and asserts if it finds otherwise. Better way?
807let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000808def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000809PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000810 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000811
Jim Grosbach64171712010-02-16 21:07:46 +0000812def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000813PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000814 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000815}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000816
Johnny Chenf4d81052010-02-12 22:53:19 +0000817def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000818 [/* For disassembly only; pattern left blank */]>,
819 Requires<[IsARM, HasV6T2]> {
820 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000821 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000822 let Inst{7-0} = 0b00000000;
823}
824
Johnny Chenf4d81052010-02-12 22:53:19 +0000825def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
826 [/* For disassembly only; pattern left blank */]>,
827 Requires<[IsARM, HasV6T2]> {
828 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000829 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000830 let Inst{7-0} = 0b00000001;
831}
832
833def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
834 [/* For disassembly only; pattern left blank */]>,
835 Requires<[IsARM, HasV6T2]> {
836 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000837 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000838 let Inst{7-0} = 0b00000010;
839}
840
841def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
842 [/* For disassembly only; pattern left blank */]>,
843 Requires<[IsARM, HasV6T2]> {
844 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000845 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000846 let Inst{7-0} = 0b00000011;
847}
848
Johnny Chen2ec5e492010-02-22 21:50:40 +0000849def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
850 "\t$dst, $a, $b",
851 [/* For disassembly only; pattern left blank */]>,
852 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000853 bits<4> Rd;
854 bits<4> Rn;
855 bits<4> Rm;
856 let Inst{3-0} = Rm;
857 let Inst{15-12} = Rd;
858 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000859 let Inst{27-20} = 0b01101000;
860 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000861 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000862}
863
Johnny Chenf4d81052010-02-12 22:53:19 +0000864def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
865 [/* For disassembly only; pattern left blank */]>,
866 Requires<[IsARM, HasV6T2]> {
867 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000868 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000869 let Inst{7-0} = 0b00000100;
870}
871
Johnny Chenc6f7b272010-02-11 18:12:29 +0000872// The i32imm operand $val can be used by a debugger to store more information
873// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000874def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000875 [/* For disassembly only; pattern left blank */]>,
876 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000877 bits<16> val;
878 let Inst{3-0} = val{3-0};
879 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000880 let Inst{27-20} = 0b00010010;
881 let Inst{7-4} = 0b0111;
882}
883
Johnny Chenb98e1602010-02-12 18:55:33 +0000884// Change Processor State is a system instruction -- for disassembly only.
885// The singleton $opt operand contains the following information:
886// opt{4-0} = mode from Inst{4-0}
887// opt{5} = changemode from Inst{17}
888// opt{8-6} = AIF from Inst{8-6}
889// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000890// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000891def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000892 [/* For disassembly only; pattern left blank */]>,
893 Requires<[IsARM]> {
894 let Inst{31-28} = 0b1111;
895 let Inst{27-20} = 0b00010000;
896 let Inst{16} = 0;
897 let Inst{5} = 0;
898}
899
Johnny Chenb92a23f2010-02-21 04:42:01 +0000900// Preload signals the memory system of possible future data/instruction access.
901// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000902//
903// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
904// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000905multiclass APreLoad<bit data, bit read, string opc> {
906
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000907 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000908 !strconcat(opc, "\t[$base, $imm]"), []> {
909 let Inst{31-26} = 0b111101;
910 let Inst{25} = 0; // 0 for immediate form
911 let Inst{24} = data;
912 let Inst{22} = read;
913 let Inst{21-20} = 0b01;
914 }
915
916 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
917 !strconcat(opc, "\t$addr"), []> {
918 let Inst{31-26} = 0b111101;
919 let Inst{25} = 1; // 1 for register form
920 let Inst{24} = data;
921 let Inst{22} = read;
922 let Inst{21-20} = 0b01;
923 let Inst{4} = 0;
924 }
925}
926
927defm PLD : APreLoad<1, 1, "pld">;
928defm PLDW : APreLoad<1, 0, "pldw">;
929defm PLI : APreLoad<0, 1, "pli">;
930
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000931def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
932 "setend\t$end",
933 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +0000934 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000935 bits<1> end;
936 let Inst{31-10} = 0b1111000100000001000000;
937 let Inst{9} = end;
938 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +0000939}
940
Johnny Chenf4d81052010-02-12 22:53:19 +0000941def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000942 [/* For disassembly only; pattern left blank */]>,
943 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +0000944 bits<4> opt;
945 let Inst{27-4} = 0b001100100000111100001111;
946 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +0000947}
948
Johnny Chenba6e0332010-02-11 17:14:31 +0000949// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000950let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000951def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000952 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000953 Requires<[IsARM]> {
954 let Inst{27-25} = 0b011;
955 let Inst{24-20} = 0b11111;
956 let Inst{7-5} = 0b111;
957 let Inst{4} = 0b1;
958}
959
Evan Cheng12c3a532008-11-06 17:48:05 +0000960// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +0000961// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
962// classes (AXI1, et.al.) and so have encoding information and such,
963// which is suboptimal. Once the rest of the code emitter (including
964// JIT) is MC-ized we should look at refactoring these into true
965// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +0000966let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000967def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000968 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000969 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000970
Evan Cheng325474e2008-01-07 23:56:57 +0000971let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000972def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000973 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000974 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000975
Evan Chengd87293c2008-11-06 08:47:38 +0000976def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000977 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000978 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
979
Evan Chengd87293c2008-11-06 08:47:38 +0000980def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000981 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000982 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
983
Evan Chengd87293c2008-11-06 08:47:38 +0000984def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000985 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000986 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
987
Evan Chengd87293c2008-11-06 08:47:38 +0000988def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000989 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000990 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
991}
Chris Lattner13c63102008-01-06 05:55:01 +0000992let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000993def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000994 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000995 [(store GPR:$src, addrmodepc:$addr)]>;
996
Evan Chengd87293c2008-11-06 08:47:38 +0000997def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000998 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000999 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1000
Evan Chengd87293c2008-11-06 08:47:38 +00001001def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001002 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001003 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1004}
Evan Cheng12c3a532008-11-06 17:48:05 +00001005} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001006
Evan Chenge07715c2009-06-23 05:25:29 +00001007
1008// LEApcrel - Load a pc-relative address into a register without offending the
1009// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001010// FIXME: These are marked as pseudos, but they're really not(?). They're just
1011// the ADR instruction. Is this the right way to handle that? They need
1012// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001013let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001014let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001015def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001016 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001017 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001018
Jim Grosbacha967d112010-06-21 21:27:27 +00001019} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001020def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001021 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001022 Pseudo, IIC_iALUi,
1023 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001024 let Inst{25} = 1;
1025}
Evan Chenge07715c2009-06-23 05:25:29 +00001026
Evan Chenga8e29892007-01-19 07:51:42 +00001027//===----------------------------------------------------------------------===//
1028// Control Flow Instructions.
1029//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001030
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001031let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1032 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001033 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001034 "bx", "\tlr", [(ARMretflag)]>,
1035 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001036 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001037 }
1038
1039 // ARMV4 only
1040 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
1041 "mov", "\tpc, lr", [(ARMretflag)]>,
1042 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001043 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001044 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001045}
Rafael Espindola27185192006-09-29 21:20:16 +00001046
Bob Wilson04ea6e52009-10-28 00:37:03 +00001047// Indirect branches
1048let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001049 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001050 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001051 [(brind GPR:$dst)]>,
1052 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001053 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001054 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach62547262010-10-11 18:51:51 +00001055 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001056 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001057
1058 // ARMV4 only
1059 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1060 [(brind GPR:$dst)]>,
1061 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001062 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001063 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001064 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001065 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001066}
1067
Evan Chenga8e29892007-01-19 07:51:42 +00001068// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001069// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001070let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1071 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001072 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1073 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001074 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001075 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001076 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001077
Bob Wilson54fc1242009-06-22 21:01:46 +00001078// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001079let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001080 Defs = [R0, R1, R2, R3, R12, LR,
1081 D0, D1, D2, D3, D4, D5, D6, D7,
1082 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001083 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001084 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001085 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001086 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001087 Requires<[IsARM, IsNotDarwin]> {
1088 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001089 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001090 }
Evan Cheng277f0742007-06-19 21:05:09 +00001091
Evan Cheng12c3a532008-11-06 17:48:05 +00001092 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001093 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001094 [(ARMcall_pred tglobaladdr:$func)]>,
1095 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001096
Evan Chenga8e29892007-01-19 07:51:42 +00001097 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001098 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001099 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001100 [(ARMcall GPR:$func)]>,
1101 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001102 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001103 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001104 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001105 }
1106
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001107 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001108 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1109 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001110 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001111 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001112 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001113 bits<4> func;
1114 let Inst{27-4} = 0b000100101111111111110001;
1115 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001116 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001117
1118 // ARMv4
1119 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1120 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1121 [(ARMcall_nolink tGPR:$func)]>,
1122 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001123 bits<4> func;
1124 let Inst{27-4} = 0b000110100000111100000000;
1125 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001126 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001127}
1128
1129// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001130let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001131 Defs = [R0, R1, R2, R3, R9, R12, LR,
1132 D0, D1, D2, D3, D4, D5, D6, D7,
1133 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001134 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001135 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001136 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001137 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1138 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001139 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001140 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001141
1142 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001143 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001144 [(ARMcall_pred tglobaladdr:$func)]>,
1145 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001146
1147 // ARMv5T and above
1148 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001149 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001150 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001151 bits<4> func;
1152 let Inst{27-4} = 0b000100101111111111110011;
1153 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001154 }
1155
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001156 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001157 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1158 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001159 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001160 [(ARMcall_nolink tGPR:$func)]>,
1161 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001162 bits<4> func;
1163 let Inst{27-4} = 0b000100101111111111110001;
1164 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001165 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001166
1167 // ARMv4
1168 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1169 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1170 [(ARMcall_nolink tGPR:$func)]>,
1171 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001172 bits<4> func;
1173 let Inst{27-4} = 0b000110100000111100000000;
1174 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001175 }
Rafael Espindola35574632006-07-18 17:00:30 +00001176}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001177
Dale Johannesen51e28e62010-06-03 21:09:53 +00001178// Tail calls.
1179
Jim Grosbach832859d2010-10-13 22:09:34 +00001180// FIXME: These should probably be xformed into the non-TC versions of the
1181// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001182let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1183 // Darwin versions.
1184 let Defs = [R0, R1, R2, R3, R9, R12,
1185 D0, D1, D2, D3, D4, D5, D6, D7,
1186 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1187 D27, D28, D29, D30, D31, PC],
1188 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001189 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1190 Pseudo, IIC_Br,
1191 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001192
Evan Cheng6523d2f2010-06-19 00:11:54 +00001193 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1194 Pseudo, IIC_Br,
1195 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001196
Evan Cheng6523d2f2010-06-19 00:11:54 +00001197 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001198 IIC_Br, "b\t$dst @ TAILCALL",
1199 []>, Requires<[IsDarwin]>;
1200
1201 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001202 IIC_Br, "b.w\t$dst @ TAILCALL",
1203 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001204
Evan Cheng6523d2f2010-06-19 00:11:54 +00001205 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1206 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1207 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001208 bits<4> dst;
1209 let Inst{31-4} = 0b1110000100101111111111110001;
1210 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001211 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001212 }
1213
1214 // Non-Darwin versions (the difference is R9).
1215 let Defs = [R0, R1, R2, R3, R12,
1216 D0, D1, D2, D3, D4, D5, D6, D7,
1217 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1218 D27, D28, D29, D30, D31, PC],
1219 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001220 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1221 Pseudo, IIC_Br,
1222 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001223
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001224 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001225 Pseudo, IIC_Br,
1226 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001227
Evan Cheng6523d2f2010-06-19 00:11:54 +00001228 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1229 IIC_Br, "b\t$dst @ TAILCALL",
1230 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001231
Evan Cheng6523d2f2010-06-19 00:11:54 +00001232 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1233 IIC_Br, "b.w\t$dst @ TAILCALL",
1234 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001235
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001236 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001237 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1238 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001239 bits<4> dst;
1240 let Inst{31-4} = 0b1110000100101111111111110001;
1241 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001242 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001243 }
1244}
1245
David Goodwin1a8f36e2009-08-12 18:31:53 +00001246let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001247 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001248 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001249 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001250 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001251 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001252
Owen Anderson20ab2902007-11-12 07:39:39 +00001253 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001254 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001255 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001256 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001257 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001258 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001259 let Inst{20} = 0; // S Bit
1260 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001261 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001262 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001263 def BR_JTm : JTI<(outs),
1264 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001265 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001266 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1267 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001268 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001269 let Inst{20} = 1; // L bit
1270 let Inst{21} = 0; // W bit
1271 let Inst{22} = 0; // B bit
1272 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001273 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001274 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001275 def BR_JTadd : JTI<(outs),
1276 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001277 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001278 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1279 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001280 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001281 let Inst{20} = 0; // S bit
1282 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001283 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001284 }
1285 } // isNotDuplicable = 1, isIndirectBranch = 1
1286 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001287
Evan Chengc85e8322007-07-05 07:13:32 +00001288 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001289 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001290 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001291 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001292 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001293}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001294
Johnny Chena1e76212010-02-13 02:51:09 +00001295// Branch and Exchange Jazelle -- for disassembly only
1296def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1297 [/* For disassembly only; pattern left blank */]> {
1298 let Inst{23-20} = 0b0010;
1299 //let Inst{19-8} = 0xfff;
1300 let Inst{7-4} = 0b0010;
1301}
1302
Johnny Chen0296f3e2010-02-16 21:59:54 +00001303// Secure Monitor Call is a system instruction -- for disassembly only
1304def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1305 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001306 bits<4> opt;
1307 let Inst{23-4} = 0b01100000000000000111;
1308 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001309}
1310
Johnny Chen64dfb782010-02-16 20:04:27 +00001311// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001312let isCall = 1 in {
1313def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001314 [/* For disassembly only; pattern left blank */]> {
1315 bits<24> svc;
1316 let Inst{23-0} = svc;
1317}
Johnny Chen85d5a892010-02-10 18:02:25 +00001318}
1319
Johnny Chenfb566792010-02-17 21:39:10 +00001320// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001321def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1322 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001323 [/* For disassembly only; pattern left blank */]> {
1324 let Inst{31-28} = 0b1111;
1325 let Inst{22-20} = 0b110; // W = 1
1326}
1327
1328def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1329 NoItinerary, "srs${addr:submode}\tsp, $mode",
1330 [/* For disassembly only; pattern left blank */]> {
1331 let Inst{31-28} = 0b1111;
1332 let Inst{22-20} = 0b100; // W = 0
1333}
1334
Johnny Chenfb566792010-02-17 21:39:10 +00001335// Return From Exception is a system instruction -- for disassembly only
1336def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1337 NoItinerary, "rfe${addr:submode}\t$base!",
1338 [/* For disassembly only; pattern left blank */]> {
1339 let Inst{31-28} = 0b1111;
1340 let Inst{22-20} = 0b011; // W = 1
1341}
1342
1343def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1344 NoItinerary, "rfe${addr:submode}\t$base",
1345 [/* For disassembly only; pattern left blank */]> {
1346 let Inst{31-28} = 0b1111;
1347 let Inst{22-20} = 0b001; // W = 0
1348}
1349
Evan Chenga8e29892007-01-19 07:51:42 +00001350//===----------------------------------------------------------------------===//
1351// Load / store Instructions.
1352//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001353
Evan Chenga8e29892007-01-19 07:51:42 +00001354// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001355let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001356def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001357 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001358 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001359
Evan Chengfa775d02007-03-19 07:20:03 +00001360// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001361let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1362 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001364 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001365
Evan Chenga8e29892007-01-19 07:51:42 +00001366// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001367def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001368 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001369 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001370
Jim Grosbach64171712010-02-16 21:07:46 +00001371def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001372 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001373 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001374
Evan Chenga8e29892007-01-19 07:51:42 +00001375// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001376def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001377 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001378 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001379
David Goodwin5d598aa2009-08-19 18:00:44 +00001380def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001381 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001382 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001383
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001384let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001385// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001386def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001387 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001388 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001389
Evan Chenga8e29892007-01-19 07:51:42 +00001390// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001391def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001392 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001393 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001394
Evan Chengd87293c2008-11-06 08:47:38 +00001395def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001396 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001397 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001398
Evan Chengd87293c2008-11-06 08:47:38 +00001399def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001400 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001401 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001402
Evan Chengd87293c2008-11-06 08:47:38 +00001403def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001404 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001405 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001406
Evan Chengd87293c2008-11-06 08:47:38 +00001407def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001408 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001409 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001410
Evan Chengd87293c2008-11-06 08:47:38 +00001411def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001412 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001413 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001414
Evan Chengd87293c2008-11-06 08:47:38 +00001415def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001416 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001417 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001418
Evan Chengd87293c2008-11-06 08:47:38 +00001419def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001420 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001421 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001422
Evan Chengd87293c2008-11-06 08:47:38 +00001423def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001424 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001425 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001426
Evan Chengd87293c2008-11-06 08:47:38 +00001427def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001428 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001429 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001430
1431// For disassembly only
1432def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001433 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001434 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1435 Requires<[IsARM, HasV5TE]>;
1436
1437// For disassembly only
1438def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001439 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001440 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1441 Requires<[IsARM, HasV5TE]>;
1442
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001443} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001444
Johnny Chenadb561d2010-02-18 03:27:42 +00001445// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001446
1447def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001448 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001449 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1450 let Inst{21} = 1; // overwrite
1451}
1452
1453def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001454 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001455 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1456 let Inst{21} = 1; // overwrite
1457}
1458
1459def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001460 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001461 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1462 let Inst{21} = 1; // overwrite
1463}
1464
1465def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001466 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001467 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1468 let Inst{21} = 1; // overwrite
1469}
1470
1471def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001472 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001473 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001474 let Inst{21} = 1; // overwrite
1475}
1476
Evan Chenga8e29892007-01-19 07:51:42 +00001477// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001478def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001479 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001480 [(store GPR:$src, addrmode2:$addr)]>;
1481
1482// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001483def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001484 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001485 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1486
Evan Cheng0e55fd62010-09-30 01:08:25 +00001487def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1488 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001489 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1490
1491// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001492let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001493def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001494 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001495 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001496
1497// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001498def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001499 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001501 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001502 [(set GPR:$base_wb,
1503 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1504
Evan Chengd87293c2008-11-06 08:47:38 +00001505def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001506 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001507 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001508 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001509 [(set GPR:$base_wb,
1510 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1511
Evan Chengd87293c2008-11-06 08:47:38 +00001512def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001513 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001514 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001515 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001516 [(set GPR:$base_wb,
1517 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1518
Evan Chengd87293c2008-11-06 08:47:38 +00001519def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001520 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001521 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001522 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001523 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1524 GPR:$base, am3offset:$offset))]>;
1525
Evan Chengd87293c2008-11-06 08:47:38 +00001526def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001527 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001528 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001529 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001530 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1531 GPR:$base, am2offset:$offset))]>;
1532
Evan Chengd87293c2008-11-06 08:47:38 +00001533def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001534 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001535 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001536 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001537 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1538 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001539
Johnny Chen39a4bb32010-02-18 22:31:18 +00001540// For disassembly only
1541def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1542 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001543 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001544 "strd", "\t$src1, $src2, [$base, $offset]!",
1545 "$base = $base_wb", []>;
1546
1547// For disassembly only
1548def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1549 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001550 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001551 "strd", "\t$src1, $src2, [$base], $offset",
1552 "$base = $base_wb", []>;
1553
Johnny Chenad4df4c2010-03-01 19:22:00 +00001554// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001555
1556def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001557 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001558 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001559 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1560 [/* For disassembly only; pattern left blank */]> {
1561 let Inst{21} = 1; // overwrite
1562}
1563
1564def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001565 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001566 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001567 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1568 [/* For disassembly only; pattern left blank */]> {
1569 let Inst{21} = 1; // overwrite
1570}
1571
Johnny Chenad4df4c2010-03-01 19:22:00 +00001572def STRHT: AI3sthpo<(outs GPR:$base_wb),
1573 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001574 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001575 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1576 [/* For disassembly only; pattern left blank */]> {
1577 let Inst{21} = 1; // overwrite
1578}
1579
Evan Chenga8e29892007-01-19 07:51:42 +00001580//===----------------------------------------------------------------------===//
1581// Load / store multiple Instructions.
1582//
1583
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001584let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001585def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001586 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001587 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001588 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001589
Bob Wilson815baeb2010-03-13 01:08:20 +00001590def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1591 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001592 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001593 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001594 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001595} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001596
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001597let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001598def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001599 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001600 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001601 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1602
1603def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1604 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001605 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001606 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001607 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001608} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001609
1610//===----------------------------------------------------------------------===//
1611// Move Instructions.
1612//
1613
Evan Chengcd799b92009-06-12 20:46:18 +00001614let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001615def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1616 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1617 bits<4> Rd;
1618 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001619
Johnny Chen04301522009-11-07 00:54:36 +00001620 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001621 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001622 let Inst{3-0} = Rm;
1623 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001624}
1625
Dale Johannesen38d5f042010-06-15 22:24:08 +00001626// A version for the smaller set of tail call registers.
1627let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001628def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
1629 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1630 bits<4> Rd;
1631 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001632
Dale Johannesen38d5f042010-06-15 22:24:08 +00001633 let Inst{11-4} = 0b00000000;
1634 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001635 let Inst{3-0} = Rm;
1636 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001637}
1638
Jim Grosbachf59818b2010-10-12 18:09:12 +00001639def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001640 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001641 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001642 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001643 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001644 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001645 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001646 let Inst{25} = 0;
1647}
Evan Chenga2515702007-03-19 07:09:02 +00001648
Evan Chengb3379fb2009-02-05 08:42:55 +00001649let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001650def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1651 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001652 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001653 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001654 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001655 let Inst{15-12} = Rd;
1656 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001657 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001658}
1659
1660let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001661def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001662 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001663 "movw", "\t$Rd, $imm",
1664 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001665 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001666 bits<4> Rd;
1667 bits<16> imm;
1668 let Inst{15-12} = Rd;
1669 let Inst{11-0} = imm{11-0};
1670 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001671 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001672 let Inst{25} = 1;
1673}
1674
Jim Grosbach1de588d2010-10-14 18:54:27 +00001675let Constraints = "$src = $Rd" in
1676def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001677 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001678 "movt", "\t$Rd, $imm",
1679 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001680 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001681 lo16AllZero:$imm))]>, UnaryDP,
1682 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001683 bits<4> Rd;
1684 bits<16> imm;
1685 let Inst{15-12} = Rd;
1686 let Inst{11-0} = imm{11-0};
1687 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001688 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001689 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001690}
Evan Cheng13ab0202007-07-10 18:08:01 +00001691
Evan Cheng20956592009-10-21 08:15:52 +00001692def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1693 Requires<[IsARM, HasV6T2]>;
1694
David Goodwinca01a8d2009-09-01 18:32:09 +00001695let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001696def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1697 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1698 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001699
1700// These aren't really mov instructions, but we have to define them this way
1701// due to flag operands.
1702
Evan Cheng071a2792007-09-11 19:55:27 +00001703let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001704def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1705 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1706 Requires<[IsARM]>;
1707def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1708 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1709 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001710}
Evan Chenga8e29892007-01-19 07:51:42 +00001711
Evan Chenga8e29892007-01-19 07:51:42 +00001712//===----------------------------------------------------------------------===//
1713// Extend Instructions.
1714//
1715
1716// Sign extenders
1717
Evan Cheng576a3962010-09-25 00:49:35 +00001718defm SXTB : AI_ext_rrot<0b01101010,
1719 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1720defm SXTH : AI_ext_rrot<0b01101011,
1721 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001722
Evan Cheng576a3962010-09-25 00:49:35 +00001723defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001724 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001725defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001726 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001727
Johnny Chen2ec5e492010-02-22 21:50:40 +00001728// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001729defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001730
1731// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001732defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001733
1734// Zero extenders
1735
1736let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001737defm UXTB : AI_ext_rrot<0b01101110,
1738 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1739defm UXTH : AI_ext_rrot<0b01101111,
1740 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1741defm UXTB16 : AI_ext_rrot<0b01101100,
1742 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001743
Jim Grosbach542f6422010-07-28 23:25:44 +00001744// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1745// The transformation should probably be done as a combiner action
1746// instead so we can include a check for masking back in the upper
1747// eight bits of the source into the lower eight bits of the result.
1748//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1749// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001750def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001751 (UXTB16r_rot GPR:$Src, 8)>;
1752
Evan Cheng576a3962010-09-25 00:49:35 +00001753defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001754 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001755defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001756 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001757}
1758
Evan Chenga8e29892007-01-19 07:51:42 +00001759// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001760// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001761defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001762
Evan Chenga8e29892007-01-19 07:51:42 +00001763
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001764def SBFX : I<(outs GPR:$dst),
1765 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001766 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001767 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001768 Requires<[IsARM, HasV6T2]> {
1769 let Inst{27-21} = 0b0111101;
1770 let Inst{6-4} = 0b101;
1771}
1772
1773def UBFX : I<(outs GPR:$dst),
1774 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001775 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001776 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001777 Requires<[IsARM, HasV6T2]> {
1778 let Inst{27-21} = 0b0111111;
1779 let Inst{6-4} = 0b101;
1780}
1781
Evan Chenga8e29892007-01-19 07:51:42 +00001782//===----------------------------------------------------------------------===//
1783// Arithmetic Instructions.
1784//
1785
Jim Grosbach26421962008-10-14 20:36:24 +00001786defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001787 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001788 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001789defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001790 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001791 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001792
Evan Chengc85e8322007-07-05 07:13:32 +00001793// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001794defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001795 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001796 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1797defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001798 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001799 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001800
Evan Cheng62674222009-06-25 23:34:10 +00001801defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001802 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001803defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001804 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001805defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001806 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001807defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001808 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001809
Evan Chengedda31c2008-11-05 18:35:52 +00001810def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001811 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1812 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001813 let Inst{25} = 1;
1814}
Evan Cheng13ab0202007-07-10 18:08:01 +00001815
Bob Wilsoncff71782010-08-05 18:23:43 +00001816// The reg/reg form is only defined for the disassembler; for codegen it is
1817// equivalent to SUBrr.
1818def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001819 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1820 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001821 let Inst{25} = 0;
1822 let Inst{11-4} = 0b00000000;
1823}
1824
Evan Chengedda31c2008-11-05 18:35:52 +00001825def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001826 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1827 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001828 let Inst{25} = 0;
1829}
Evan Chengc85e8322007-07-05 07:13:32 +00001830
1831// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001832let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001833def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001834 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001835 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001836 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001837 let Inst{25} = 1;
1838}
Evan Chengedda31c2008-11-05 18:35:52 +00001839def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001840 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001841 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001842 let Inst{20} = 1;
1843 let Inst{25} = 0;
1844}
Evan Cheng071a2792007-09-11 19:55:27 +00001845}
Evan Chengc85e8322007-07-05 07:13:32 +00001846
Evan Cheng62674222009-06-25 23:34:10 +00001847let Uses = [CPSR] in {
1848def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001849 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001850 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1851 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001852 let Inst{25} = 1;
1853}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001854// The reg/reg form is only defined for the disassembler; for codegen it is
1855// equivalent to SUBrr.
1856def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1857 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1858 [/* For disassembly only; pattern left blank */]> {
1859 let Inst{25} = 0;
1860 let Inst{11-4} = 0b00000000;
1861}
Evan Cheng62674222009-06-25 23:34:10 +00001862def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001863 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001864 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1865 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001866 let Inst{25} = 0;
1867}
Evan Cheng62674222009-06-25 23:34:10 +00001868}
1869
1870// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001871let Defs = [CPSR], Uses = [CPSR] in {
1872def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001873 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001874 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1875 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001876 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001877 let Inst{25} = 1;
1878}
Evan Cheng1e249e32009-06-25 20:59:23 +00001879def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001880 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001881 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1882 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001883 let Inst{20} = 1;
1884 let Inst{25} = 0;
1885}
Evan Cheng071a2792007-09-11 19:55:27 +00001886}
Evan Cheng2c614c52007-06-06 10:17:05 +00001887
Evan Chenga8e29892007-01-19 07:51:42 +00001888// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001889// The assume-no-carry-in form uses the negation of the input since add/sub
1890// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1891// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1892// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001893def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1894 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001895def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1896 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1897// The with-carry-in form matches bitwise not instead of the negation.
1898// Effectively, the inverse interpretation of the carry flag already accounts
1899// for part of the negation.
1900def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1901 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001902
1903// Note: These are implemented in C++ code, because they have to generate
1904// ADD/SUBrs instructions, which use a complex pattern that a xform function
1905// cannot produce.
1906// (mul X, 2^n+1) -> (add (X << n), X)
1907// (mul X, 2^n-1) -> (rsb X, (X << n))
1908
Johnny Chen667d1272010-02-22 18:50:54 +00001909// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001910// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001911class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1912 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001913 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001914 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001915 let Inst{27-20} = op27_20;
1916 let Inst{7-4} = op7_4;
1917}
1918
Johnny Chen667d1272010-02-22 18:50:54 +00001919// Saturating add/subtract -- for disassembly only
1920
Nate Begeman692433b2010-07-29 17:56:55 +00001921def QADD : AAI<0b00010000, 0b0101, "qadd",
1922 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001923def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1924def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1925def QASX : AAI<0b01100010, 0b0011, "qasx">;
1926def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1927def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1928def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001929def QSUB : AAI<0b00010010, 0b0101, "qsub",
1930 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001931def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1932def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1933def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1934def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1935def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1936def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1937def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1938def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1939
1940// Signed/Unsigned add/subtract -- for disassembly only
1941
1942def SASX : AAI<0b01100001, 0b0011, "sasx">;
1943def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1944def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1945def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1946def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1947def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1948def UASX : AAI<0b01100101, 0b0011, "uasx">;
1949def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1950def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1951def USAX : AAI<0b01100101, 0b0101, "usax">;
1952def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1953def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1954
1955// Signed/Unsigned halving add/subtract -- for disassembly only
1956
1957def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1958def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1959def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1960def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1961def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1962def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1963def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1964def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1965def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1966def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1967def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1968def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1969
Johnny Chenadc77332010-02-26 22:04:29 +00001970// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001971
Johnny Chenadc77332010-02-26 22:04:29 +00001972def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001973 MulFrm /* for convenience */, NoItinerary, "usad8",
1974 "\t$dst, $a, $b", []>,
1975 Requires<[IsARM, HasV6]> {
1976 let Inst{27-20} = 0b01111000;
1977 let Inst{15-12} = 0b1111;
1978 let Inst{7-4} = 0b0001;
1979}
1980def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1981 MulFrm /* for convenience */, NoItinerary, "usada8",
1982 "\t$dst, $a, $b, $acc", []>,
1983 Requires<[IsARM, HasV6]> {
1984 let Inst{27-20} = 0b01111000;
1985 let Inst{7-4} = 0b0001;
1986}
1987
1988// Signed/Unsigned saturate -- for disassembly only
1989
Bob Wilson22f5dc72010-08-16 18:27:34 +00001990def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001991 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1992 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001993 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001994 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001995}
1996
Bob Wilson9a1c1892010-08-11 00:01:18 +00001997def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001998 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1999 [/* For disassembly only; pattern left blank */]> {
2000 let Inst{27-20} = 0b01101010;
2001 let Inst{7-4} = 0b0011;
2002}
2003
Bob Wilson22f5dc72010-08-16 18:27:34 +00002004def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002005 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
2006 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00002007 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002008 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00002009}
2010
Bob Wilson9a1c1892010-08-11 00:01:18 +00002011def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00002012 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
2013 [/* For disassembly only; pattern left blank */]> {
2014 let Inst{27-20} = 0b01101110;
2015 let Inst{7-4} = 0b0011;
2016}
Evan Chenga8e29892007-01-19 07:51:42 +00002017
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002018def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2019def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002020
Evan Chenga8e29892007-01-19 07:51:42 +00002021//===----------------------------------------------------------------------===//
2022// Bitwise Instructions.
2023//
2024
Jim Grosbach26421962008-10-14 20:36:24 +00002025defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002026 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002027 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002028defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002029 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002030 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002031defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002032 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002033 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002034defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002035 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002036 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002037
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002038def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002039 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00002040 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002041 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
2042 Requires<[IsARM, HasV6T2]> {
2043 let Inst{27-21} = 0b0111110;
2044 let Inst{6-0} = 0b0011111;
2045}
2046
Johnny Chenb2503c02010-02-17 06:31:48 +00002047// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002048def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002049 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002050 "bfi", "\t$dst, $val, $imm", "$src = $dst",
2051 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
2052 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002053 Requires<[IsARM, HasV6T2]> {
2054 let Inst{27-21} = 0b0111110;
2055 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2056}
2057
Evan Cheng5d42c562010-09-29 00:49:25 +00002058def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00002059 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00002060 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002061 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00002062 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002063}
Evan Chengedda31c2008-11-05 18:35:52 +00002064def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002065 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002066 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
2067 let Inst{25} = 0;
2068}
Evan Chengb3379fb2009-02-05 08:42:55 +00002069let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002070def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002071 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00002072 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
2073 let Inst{25} = 1;
2074}
Evan Chenga8e29892007-01-19 07:51:42 +00002075
2076def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2077 (BICri GPR:$src, so_imm_not:$imm)>;
2078
2079//===----------------------------------------------------------------------===//
2080// Multiply Instructions.
2081//
2082
Evan Cheng8de898a2009-06-26 00:19:44 +00002083let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00002084def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002085 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00002086 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002087
Evan Chengfbc9d412008-11-06 01:21:28 +00002088def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002089 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00002090 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002091
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002092def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002093 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002094 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
2095 Requires<[IsARM, HasV6T2]>;
2096
Evan Chenga8e29892007-01-19 07:51:42 +00002097// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002098let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002099let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00002100def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002101 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002102 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002103
Evan Chengfbc9d412008-11-06 01:21:28 +00002104def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002105 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002106 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002107}
Evan Chenga8e29892007-01-19 07:51:42 +00002108
2109// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00002110def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002111 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002112 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002113
Evan Chengfbc9d412008-11-06 01:21:28 +00002114def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002115 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002116 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002117
Evan Chengfbc9d412008-11-06 01:21:28 +00002118def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002119 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002120 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002121 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002122} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002123
2124// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002125def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002126 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002127 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002128 Requires<[IsARM, HasV6]> {
2129 let Inst{7-4} = 0b0001;
2130 let Inst{15-12} = 0b1111;
2131}
Evan Cheng13ab0202007-07-10 18:08:01 +00002132
Johnny Chen2ec5e492010-02-22 21:50:40 +00002133def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2134 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2135 [/* For disassembly only; pattern left blank */]>,
2136 Requires<[IsARM, HasV6]> {
2137 let Inst{7-4} = 0b0011; // R = 1
2138 let Inst{15-12} = 0b1111;
2139}
2140
Evan Chengfbc9d412008-11-06 01:21:28 +00002141def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002142 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002143 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002144 Requires<[IsARM, HasV6]> {
2145 let Inst{7-4} = 0b0001;
2146}
Evan Chenga8e29892007-01-19 07:51:42 +00002147
Johnny Chen2ec5e492010-02-22 21:50:40 +00002148def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2149 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2150 [/* For disassembly only; pattern left blank */]>,
2151 Requires<[IsARM, HasV6]> {
2152 let Inst{7-4} = 0b0011; // R = 1
2153}
Evan Chenga8e29892007-01-19 07:51:42 +00002154
Evan Chengfbc9d412008-11-06 01:21:28 +00002155def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002156 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002157 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002158 Requires<[IsARM, HasV6]> {
2159 let Inst{7-4} = 0b1101;
2160}
Evan Chenga8e29892007-01-19 07:51:42 +00002161
Johnny Chen2ec5e492010-02-22 21:50:40 +00002162def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2163 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2164 [/* For disassembly only; pattern left blank */]>,
2165 Requires<[IsARM, HasV6]> {
2166 let Inst{7-4} = 0b1111; // R = 1
2167}
2168
Raul Herbster37fb5b12007-08-30 23:25:47 +00002169multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002170 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002171 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002172 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2173 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002174 Requires<[IsARM, HasV5TE]> {
2175 let Inst{5} = 0;
2176 let Inst{6} = 0;
2177 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002178
Evan Chengeb4f52e2008-11-06 03:35:07 +00002179 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002180 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002181 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002182 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002183 Requires<[IsARM, HasV5TE]> {
2184 let Inst{5} = 0;
2185 let Inst{6} = 1;
2186 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002187
Evan Chengeb4f52e2008-11-06 03:35:07 +00002188 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002189 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002190 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002191 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002192 Requires<[IsARM, HasV5TE]> {
2193 let Inst{5} = 1;
2194 let Inst{6} = 0;
2195 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002196
Evan Chengeb4f52e2008-11-06 03:35:07 +00002197 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002198 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002199 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2200 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002201 Requires<[IsARM, HasV5TE]> {
2202 let Inst{5} = 1;
2203 let Inst{6} = 1;
2204 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002205
Evan Chengeb4f52e2008-11-06 03:35:07 +00002206 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002207 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002208 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002209 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002210 Requires<[IsARM, HasV5TE]> {
2211 let Inst{5} = 1;
2212 let Inst{6} = 0;
2213 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002214
Evan Chengeb4f52e2008-11-06 03:35:07 +00002215 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002216 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002217 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002218 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002219 Requires<[IsARM, HasV5TE]> {
2220 let Inst{5} = 1;
2221 let Inst{6} = 1;
2222 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002223}
2224
Raul Herbster37fb5b12007-08-30 23:25:47 +00002225
2226multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002227 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002228 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002229 [(set GPR:$dst, (add GPR:$acc,
2230 (opnode (sext_inreg GPR:$a, i16),
2231 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002232 Requires<[IsARM, HasV5TE]> {
2233 let Inst{5} = 0;
2234 let Inst{6} = 0;
2235 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002236
Evan Chengeb4f52e2008-11-06 03:35:07 +00002237 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002238 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002239 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002240 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002241 Requires<[IsARM, HasV5TE]> {
2242 let Inst{5} = 0;
2243 let Inst{6} = 1;
2244 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002245
Evan Chengeb4f52e2008-11-06 03:35:07 +00002246 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002247 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002248 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002249 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002250 Requires<[IsARM, HasV5TE]> {
2251 let Inst{5} = 1;
2252 let Inst{6} = 0;
2253 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002254
Evan Chengeb4f52e2008-11-06 03:35:07 +00002255 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002256 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2257 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2258 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002259 Requires<[IsARM, HasV5TE]> {
2260 let Inst{5} = 1;
2261 let Inst{6} = 1;
2262 }
Evan Chenga8e29892007-01-19 07:51:42 +00002263
Evan Chengeb4f52e2008-11-06 03:35:07 +00002264 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002265 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002266 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002267 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002268 Requires<[IsARM, HasV5TE]> {
2269 let Inst{5} = 0;
2270 let Inst{6} = 0;
2271 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002272
Evan Chengeb4f52e2008-11-06 03:35:07 +00002273 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002274 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002275 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002276 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002277 Requires<[IsARM, HasV5TE]> {
2278 let Inst{5} = 0;
2279 let Inst{6} = 1;
2280 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002281}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002282
Raul Herbster37fb5b12007-08-30 23:25:47 +00002283defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2284defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002285
Johnny Chen83498e52010-02-12 21:59:23 +00002286// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2287def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2288 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2289 [/* For disassembly only; pattern left blank */]>,
2290 Requires<[IsARM, HasV5TE]> {
2291 let Inst{5} = 0;
2292 let Inst{6} = 0;
2293}
2294
2295def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2296 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2297 [/* For disassembly only; pattern left blank */]>,
2298 Requires<[IsARM, HasV5TE]> {
2299 let Inst{5} = 0;
2300 let Inst{6} = 1;
2301}
2302
2303def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2304 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2305 [/* For disassembly only; pattern left blank */]>,
2306 Requires<[IsARM, HasV5TE]> {
2307 let Inst{5} = 1;
2308 let Inst{6} = 0;
2309}
2310
2311def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2312 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2313 [/* For disassembly only; pattern left blank */]>,
2314 Requires<[IsARM, HasV5TE]> {
2315 let Inst{5} = 1;
2316 let Inst{6} = 1;
2317}
2318
Johnny Chen667d1272010-02-22 18:50:54 +00002319// Helper class for AI_smld -- for disassembly only
2320class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2321 InstrItinClass itin, string opc, string asm>
2322 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2323 let Inst{4} = 1;
2324 let Inst{5} = swap;
2325 let Inst{6} = sub;
2326 let Inst{7} = 0;
2327 let Inst{21-20} = 0b00;
2328 let Inst{22} = long;
2329 let Inst{27-23} = 0b01110;
2330}
2331
2332multiclass AI_smld<bit sub, string opc> {
2333
2334 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2335 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2336
2337 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2338 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2339
2340 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2341 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2342
2343 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2344 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2345
2346}
2347
2348defm SMLA : AI_smld<0, "smla">;
2349defm SMLS : AI_smld<1, "smls">;
2350
Johnny Chen2ec5e492010-02-22 21:50:40 +00002351multiclass AI_sdml<bit sub, string opc> {
2352
2353 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2354 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2355 let Inst{15-12} = 0b1111;
2356 }
2357
2358 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2359 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2360 let Inst{15-12} = 0b1111;
2361 }
2362
2363}
2364
2365defm SMUA : AI_sdml<0, "smua">;
2366defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002367
Evan Chenga8e29892007-01-19 07:51:42 +00002368//===----------------------------------------------------------------------===//
2369// Misc. Arithmetic Instructions.
2370//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002371
David Goodwin5d598aa2009-08-19 18:00:44 +00002372def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002373 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002374 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2375 let Inst{7-4} = 0b0001;
2376 let Inst{11-8} = 0b1111;
2377 let Inst{19-16} = 0b1111;
2378}
Rafael Espindola199dd672006-10-17 13:13:23 +00002379
Jim Grosbach3482c802010-01-18 19:58:49 +00002380def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002381 "rbit", "\t$dst, $src",
2382 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2383 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002384 let Inst{7-4} = 0b0011;
2385 let Inst{11-8} = 0b1111;
2386 let Inst{19-16} = 0b1111;
2387}
2388
David Goodwin5d598aa2009-08-19 18:00:44 +00002389def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002390 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002391 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2392 let Inst{7-4} = 0b0011;
2393 let Inst{11-8} = 0b1111;
2394 let Inst{19-16} = 0b1111;
2395}
Rafael Espindola199dd672006-10-17 13:13:23 +00002396
David Goodwin5d598aa2009-08-19 18:00:44 +00002397def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002398 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002399 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002400 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2401 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2402 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2403 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002404 Requires<[IsARM, HasV6]> {
2405 let Inst{7-4} = 0b1011;
2406 let Inst{11-8} = 0b1111;
2407 let Inst{19-16} = 0b1111;
2408}
Rafael Espindola27185192006-09-29 21:20:16 +00002409
David Goodwin5d598aa2009-08-19 18:00:44 +00002410def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002411 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002412 [(set GPR:$dst,
2413 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002414 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2415 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002416 Requires<[IsARM, HasV6]> {
2417 let Inst{7-4} = 0b1011;
2418 let Inst{11-8} = 0b1111;
2419 let Inst{19-16} = 0b1111;
2420}
Rafael Espindola27185192006-09-29 21:20:16 +00002421
Bob Wilsonf955f292010-08-17 17:23:19 +00002422def lsl_shift_imm : SDNodeXForm<imm, [{
2423 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2424 return CurDAG->getTargetConstant(Sh, MVT::i32);
2425}]>;
2426
2427def lsl_amt : PatLeaf<(i32 imm), [{
2428 return (N->getZExtValue() < 32);
2429}], lsl_shift_imm>;
2430
Evan Cheng8b59db32008-11-07 01:41:35 +00002431def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002432 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2433 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002434 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002435 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002436 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002437 Requires<[IsARM, HasV6]> {
2438 let Inst{6-4} = 0b001;
2439}
Rafael Espindola27185192006-09-29 21:20:16 +00002440
Evan Chenga8e29892007-01-19 07:51:42 +00002441// Alternate cases for PKHBT where identities eliminate some nodes.
2442def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2443 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002444def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2445 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002446
Bob Wilsonf955f292010-08-17 17:23:19 +00002447def asr_shift_imm : SDNodeXForm<imm, [{
2448 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2449 return CurDAG->getTargetConstant(Sh, MVT::i32);
2450}]>;
2451
2452def asr_amt : PatLeaf<(i32 imm), [{
2453 return (N->getZExtValue() <= 32);
2454}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002455
Bob Wilsondc66eda2010-08-16 22:26:55 +00002456// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2457// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002458def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002459 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002460 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002461 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002462 (and (sra GPR:$src2, asr_amt:$sh),
2463 0xFFFF)))]>,
2464 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002465 let Inst{6-4} = 0b101;
2466}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002467
Evan Chenga8e29892007-01-19 07:51:42 +00002468// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2469// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002470def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002471 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002472def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002473 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2474 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002475
Evan Chenga8e29892007-01-19 07:51:42 +00002476//===----------------------------------------------------------------------===//
2477// Comparison Instructions...
2478//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002479
Jim Grosbach26421962008-10-14 20:36:24 +00002480defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002481 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002482 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002483
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002484// FIXME: We have to be careful when using the CMN instruction and comparison
2485// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002486// results:
2487//
2488// rsbs r1, r1, 0
2489// cmp r0, r1
2490// mov r0, #0
2491// it ls
2492// mov r0, #1
2493//
2494// and:
2495//
2496// cmn r0, r1
2497// mov r0, #0
2498// it ls
2499// mov r0, #1
2500//
2501// However, the CMN gives the *opposite* result when r1 is 0. This is because
2502// the carry flag is set in the CMP case but not in the CMN case. In short, the
2503// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2504// value of r0 and the carry bit (because the "carry bit" parameter to
2505// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2506// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2507// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2508// parameter to AddWithCarry is defined as 0).
2509//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002510// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002511//
2512// x = 0
2513// ~x = 0xFFFF FFFF
2514// ~x + 1 = 0x1 0000 0000
2515// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2516//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002517// Therefore, we should disable CMN when comparing against zero, until we can
2518// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2519// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002520//
2521// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2522//
2523// This is related to <rdar://problem/7569620>.
2524//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002525//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2526// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002527
Evan Chenga8e29892007-01-19 07:51:42 +00002528// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002529defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002530 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002531 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002532defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002533 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002534 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002535
David Goodwinc0309b42009-06-29 15:33:01 +00002536defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002537 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002538 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2539defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002540 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002541 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002542
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002543//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2544// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002545
David Goodwinc0309b42009-06-29 15:33:01 +00002546def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002547 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002548
Evan Cheng218977b2010-07-13 19:27:42 +00002549// Pseudo i64 compares for some floating point compares.
2550let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2551 Defs = [CPSR] in {
2552def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002553 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002554 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002555 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2556
2557def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002558 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002559 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2560} // usesCustomInserter
2561
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002562
Evan Chenga8e29892007-01-19 07:51:42 +00002563// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002564// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002565// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002566// FIXME: These should all be pseudo-instructions that get expanded to
2567// the normal MOV instructions. That would fix the dependency on
2568// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002569let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002570def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2571 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2572 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2573 RegConstraint<"$false = $Rd">, UnaryDP {
2574 bits<4> Rd;
2575 bits<4> Rm;
2576
2577 let Inst{11-4} = 0b00000000;
2578 let Inst{25} = 0;
2579 let Inst{3-0} = Rm;
2580 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002581 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002582 let Inst{25} = 0;
2583}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002584
Evan Chengd87293c2008-11-06 08:47:38 +00002585def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002586 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002587 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002588 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002589 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002590 let Inst{25} = 0;
2591}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002592
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002593def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2594 DPFrm, IIC_iMOVi,
2595 "movw", "\t$dst, $src",
2596 []>,
2597 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2598 UnaryDP {
2599 let Inst{20} = 0;
2600 let Inst{25} = 1;
2601}
2602
Evan Chengd87293c2008-11-06 08:47:38 +00002603def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002604 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002605 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002606 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002607 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002608 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002609}
Owen Andersonf523e472010-09-23 23:45:25 +00002610} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002611
Jim Grosbach3728e962009-12-10 00:11:09 +00002612//===----------------------------------------------------------------------===//
2613// Atomic operations intrinsics
2614//
2615
2616// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002617let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002618def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002619 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002620 let Inst{31-4} = 0xf57ff05;
2621 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002622 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002623 let Inst{3-0} = 0b1111;
2624}
Jim Grosbach3728e962009-12-10 00:11:09 +00002625
Johnny Chen7def14f2010-08-11 23:35:12 +00002626def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002627 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002628 let Inst{31-4} = 0xf57ff04;
2629 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002630 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002631 let Inst{3-0} = 0b1111;
2632}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002633
Johnny Chen7def14f2010-08-11 23:35:12 +00002634def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002635 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002636 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002637 Requires<[IsARM, HasV6]> {
2638 // FIXME: add support for options other than a full system DMB
2639 // FIXME: add encoding
2640}
2641
Johnny Chen7def14f2010-08-11 23:35:12 +00002642def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002643 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002644 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002645 Requires<[IsARM, HasV6]> {
2646 // FIXME: add support for options other than a full system DSB
2647 // FIXME: add encoding
2648}
Jim Grosbach3728e962009-12-10 00:11:09 +00002649}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002650
Johnny Chen1adc40c2010-08-12 20:46:17 +00002651// Memory Barrier Operations Variants -- for disassembly only
2652
2653def memb_opt : Operand<i32> {
2654 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002655}
2656
Johnny Chen1adc40c2010-08-12 20:46:17 +00002657class AMBI<bits<4> op7_4, string opc>
2658 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2659 [/* For disassembly only; pattern left blank */]>,
2660 Requires<[IsARM, HasDB]> {
2661 let Inst{31-8} = 0xf57ff0;
2662 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002663}
2664
2665// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002666def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002667
2668// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002669def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002670
2671// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002672def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2673 Requires<[IsARM, HasDB]> {
2674 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002675 let Inst{3-0} = 0b1111;
2676}
2677
Jim Grosbach66869102009-12-11 18:52:41 +00002678let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002679 let Uses = [CPSR] in {
2680 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002681 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002682 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2683 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002684 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002685 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2686 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002687 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002688 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2689 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002690 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002691 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2692 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002693 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002694 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2695 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002696 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002697 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2698 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002699 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002700 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2701 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002702 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002703 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2704 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002705 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002706 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2707 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002708 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002709 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2710 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002711 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002712 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2713 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002714 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002715 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2716 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002717 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002718 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2719 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002720 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002721 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2722 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002723 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002724 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2725 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002726 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002727 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2728 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002729 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002730 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2731 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002732 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002733 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2734
2735 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002736 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002737 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2738 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002739 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002740 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2741 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002742 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002743 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2744
Jim Grosbache801dc42009-12-12 01:40:06 +00002745 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002746 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002747 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2748 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002749 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002750 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2751 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002752 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002753 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2754}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002755}
2756
2757let mayLoad = 1 in {
2758def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2759 "ldrexb", "\t$dest, [$ptr]",
2760 []>;
2761def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2762 "ldrexh", "\t$dest, [$ptr]",
2763 []>;
2764def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2765 "ldrex", "\t$dest, [$ptr]",
2766 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002767def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002768 NoItinerary,
2769 "ldrexd", "\t$dest, $dest2, [$ptr]",
2770 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002771}
2772
Jim Grosbach587b0722009-12-16 19:44:06 +00002773let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002774def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002775 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002776 "strexb", "\t$success, $src, [$ptr]",
2777 []>;
2778def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2779 NoItinerary,
2780 "strexh", "\t$success, $src, [$ptr]",
2781 []>;
2782def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002783 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002784 "strex", "\t$success, $src, [$ptr]",
2785 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002786def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002787 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2788 NoItinerary,
2789 "strexd", "\t$success, $src, $src2, [$ptr]",
2790 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002791}
2792
Johnny Chenb9436272010-02-17 22:37:58 +00002793// Clear-Exclusive is for disassembly only.
2794def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2795 [/* For disassembly only; pattern left blank */]>,
2796 Requires<[IsARM, HasV7]> {
2797 let Inst{31-20} = 0xf57;
2798 let Inst{7-4} = 0b0001;
2799}
2800
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002801// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2802let mayLoad = 1 in {
2803def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2804 "swp", "\t$dst, $src, [$ptr]",
2805 [/* For disassembly only; pattern left blank */]> {
2806 let Inst{27-23} = 0b00010;
2807 let Inst{22} = 0; // B = 0
2808 let Inst{21-20} = 0b00;
2809 let Inst{7-4} = 0b1001;
2810}
2811
2812def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2813 "swpb", "\t$dst, $src, [$ptr]",
2814 [/* For disassembly only; pattern left blank */]> {
2815 let Inst{27-23} = 0b00010;
2816 let Inst{22} = 1; // B = 1
2817 let Inst{21-20} = 0b00;
2818 let Inst{7-4} = 0b1001;
2819}
2820}
2821
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002822//===----------------------------------------------------------------------===//
2823// TLS Instructions
2824//
2825
2826// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002827let isCall = 1,
2828 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002829 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002830 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002831 [(set R0, ARMthread_pointer)]>;
2832}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002833
Evan Chenga8e29892007-01-19 07:51:42 +00002834//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002835// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002836// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002837// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002838// Since by its nature we may be coming from some other function to get
2839// here, and we're using the stack frame for the containing function to
2840// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002841// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002842// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002843// except for our own input by listing the relevant registers in Defs. By
2844// doing so, we also cause the prologue/epilogue code to actively preserve
2845// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002846// A constant value is passed in $val, and we use the location as a scratch.
2847let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002848 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2849 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002850 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002851 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002852 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002853 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002854 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002855 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2856 Requires<[IsARM, HasVFP2]>;
2857}
2858
2859let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002860 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2861 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002862 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2863 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002864 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002865 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2866 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002867}
2868
Jim Grosbach5eb19512010-05-22 01:06:18 +00002869// FIXME: Non-Darwin version(s)
2870let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2871 Defs = [ R7, LR, SP ] in {
2872def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2873 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002874 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002875 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2876 Requires<[IsARM, IsDarwin]>;
2877}
2878
Jim Grosbach0e0da732009-05-12 23:59:14 +00002879//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002880// Non-Instruction Patterns
2881//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002882
Evan Chenga8e29892007-01-19 07:51:42 +00002883// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002884
Evan Chenga8e29892007-01-19 07:51:42 +00002885// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002886// FIXME: Expand this in ARMExpandPseudoInsts.
2887// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002888let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002889def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002890 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002891 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002892 [(set GPR:$dst, so_imm2part:$src)]>,
2893 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002894
Evan Chenga8e29892007-01-19 07:51:42 +00002895def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002896 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2897 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002898def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002899 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2900 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002901def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2902 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2903 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002904def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2905 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2906 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002907
Evan Cheng5adb66a2009-09-28 09:14:39 +00002908// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002909// This is a single pseudo instruction, the benefit is that it can be remat'd
2910// as a single unit instead of having to handle reg inputs.
2911// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002912let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002913def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2914 [(set GPR:$dst, (i32 imm:$src))]>,
2915 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002916
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002917// ConstantPool, GlobalAddress, and JumpTable
2918def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2919 Requires<[IsARM, DontUseMovt]>;
2920def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2921def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2922 Requires<[IsARM, UseMovt]>;
2923def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2924 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2925
Evan Chenga8e29892007-01-19 07:51:42 +00002926// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002927
Dale Johannesen51e28e62010-06-03 21:09:53 +00002928// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002929def : ARMPat<(ARMtcret tcGPR:$dst),
2930 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002931
2932def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2933 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2934
2935def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2936 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2937
Dale Johannesen38d5f042010-06-15 22:24:08 +00002938def : ARMPat<(ARMtcret tcGPR:$dst),
2939 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002940
2941def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2942 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2943
2944def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2945 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002946
Evan Chenga8e29892007-01-19 07:51:42 +00002947// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002948def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002949 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002950def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002951 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002952
Evan Chenga8e29892007-01-19 07:51:42 +00002953// zextload i1 -> zextload i8
2954def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002955
Evan Chenga8e29892007-01-19 07:51:42 +00002956// extload -> zextload
2957def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2958def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2959def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002960
Evan Cheng83b5cf02008-11-05 23:22:34 +00002961def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2962def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2963
Evan Cheng34b12d22007-01-19 20:27:35 +00002964// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002965def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2966 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002967 (SMULBB GPR:$a, GPR:$b)>;
2968def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2969 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002970def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2971 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002972 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002973def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002974 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002975def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2976 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002977 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002978def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002979 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002980def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2981 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002982 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002983def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002984 (SMULWB GPR:$a, GPR:$b)>;
2985
2986def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002987 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2988 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002989 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2990def : ARMV5TEPat<(add GPR:$acc,
2991 (mul sext_16_node:$a, sext_16_node:$b)),
2992 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2993def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002994 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2995 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002996 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2997def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002998 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002999 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3000def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003001 (mul (sra GPR:$a, (i32 16)),
3002 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003003 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3004def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003005 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003006 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3007def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003008 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3009 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003010 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3011def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003012 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003013 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3014
Evan Chenga8e29892007-01-19 07:51:42 +00003015//===----------------------------------------------------------------------===//
3016// Thumb Support
3017//
3018
3019include "ARMInstrThumb.td"
3020
3021//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003022// Thumb2 Support
3023//
3024
3025include "ARMInstrThumb2.td"
3026
3027//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003028// Floating Point Support
3029//
3030
3031include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003032
3033//===----------------------------------------------------------------------===//
3034// Advanced SIMD (NEON) Support
3035//
3036
3037include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003038
3039//===----------------------------------------------------------------------===//
3040// Coprocessor Instructions. For disassembly only.
3041//
3042
3043def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3044 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3045 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3046 [/* For disassembly only; pattern left blank */]> {
3047 let Inst{4} = 0;
3048}
3049
3050def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3051 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3052 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3053 [/* For disassembly only; pattern left blank */]> {
3054 let Inst{31-28} = 0b1111;
3055 let Inst{4} = 0;
3056}
3057
Johnny Chen64dfb782010-02-16 20:04:27 +00003058class ACI<dag oops, dag iops, string opc, string asm>
3059 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3060 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3061 let Inst{27-25} = 0b110;
3062}
3063
3064multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3065
3066 def _OFFSET : ACI<(outs),
3067 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3068 opc, "\tp$cop, cr$CRd, $addr"> {
3069 let Inst{31-28} = op31_28;
3070 let Inst{24} = 1; // P = 1
3071 let Inst{21} = 0; // W = 0
3072 let Inst{22} = 0; // D = 0
3073 let Inst{20} = load;
3074 }
3075
3076 def _PRE : ACI<(outs),
3077 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3078 opc, "\tp$cop, cr$CRd, $addr!"> {
3079 let Inst{31-28} = op31_28;
3080 let Inst{24} = 1; // P = 1
3081 let Inst{21} = 1; // W = 1
3082 let Inst{22} = 0; // D = 0
3083 let Inst{20} = load;
3084 }
3085
3086 def _POST : ACI<(outs),
3087 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3088 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3089 let Inst{31-28} = op31_28;
3090 let Inst{24} = 0; // P = 0
3091 let Inst{21} = 1; // W = 1
3092 let Inst{22} = 0; // D = 0
3093 let Inst{20} = load;
3094 }
3095
3096 def _OPTION : ACI<(outs),
3097 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3098 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3099 let Inst{31-28} = op31_28;
3100 let Inst{24} = 0; // P = 0
3101 let Inst{23} = 1; // U = 1
3102 let Inst{21} = 0; // W = 0
3103 let Inst{22} = 0; // D = 0
3104 let Inst{20} = load;
3105 }
3106
3107 def L_OFFSET : ACI<(outs),
3108 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003109 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003110 let Inst{31-28} = op31_28;
3111 let Inst{24} = 1; // P = 1
3112 let Inst{21} = 0; // W = 0
3113 let Inst{22} = 1; // D = 1
3114 let Inst{20} = load;
3115 }
3116
3117 def L_PRE : ACI<(outs),
3118 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003119 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003120 let Inst{31-28} = op31_28;
3121 let Inst{24} = 1; // P = 1
3122 let Inst{21} = 1; // W = 1
3123 let Inst{22} = 1; // D = 1
3124 let Inst{20} = load;
3125 }
3126
3127 def L_POST : ACI<(outs),
3128 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003129 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003130 let Inst{31-28} = op31_28;
3131 let Inst{24} = 0; // P = 0
3132 let Inst{21} = 1; // W = 1
3133 let Inst{22} = 1; // D = 1
3134 let Inst{20} = load;
3135 }
3136
3137 def L_OPTION : ACI<(outs),
3138 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003139 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003140 let Inst{31-28} = op31_28;
3141 let Inst{24} = 0; // P = 0
3142 let Inst{23} = 1; // U = 1
3143 let Inst{21} = 0; // W = 0
3144 let Inst{22} = 1; // D = 1
3145 let Inst{20} = load;
3146 }
3147}
3148
3149defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3150defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3151defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3152defm STC2 : LdStCop<0b1111, 0, "stc2">;
3153
Johnny Chen906d57f2010-02-12 01:44:23 +00003154def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3155 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3156 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3157 [/* For disassembly only; pattern left blank */]> {
3158 let Inst{20} = 0;
3159 let Inst{4} = 1;
3160}
3161
3162def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3163 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3164 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3165 [/* For disassembly only; pattern left blank */]> {
3166 let Inst{31-28} = 0b1111;
3167 let Inst{20} = 0;
3168 let Inst{4} = 1;
3169}
3170
3171def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3172 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3173 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3174 [/* For disassembly only; pattern left blank */]> {
3175 let Inst{20} = 1;
3176 let Inst{4} = 1;
3177}
3178
3179def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3180 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3181 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3182 [/* For disassembly only; pattern left blank */]> {
3183 let Inst{31-28} = 0b1111;
3184 let Inst{20} = 1;
3185 let Inst{4} = 1;
3186}
3187
3188def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3189 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3190 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3191 [/* For disassembly only; pattern left blank */]> {
3192 let Inst{23-20} = 0b0100;
3193}
3194
3195def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3196 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3197 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3198 [/* For disassembly only; pattern left blank */]> {
3199 let Inst{31-28} = 0b1111;
3200 let Inst{23-20} = 0b0100;
3201}
3202
3203def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3204 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3205 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3206 [/* For disassembly only; pattern left blank */]> {
3207 let Inst{23-20} = 0b0101;
3208}
3209
3210def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3211 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3212 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3213 [/* For disassembly only; pattern left blank */]> {
3214 let Inst{31-28} = 0b1111;
3215 let Inst{23-20} = 0b0101;
3216}
3217
Johnny Chenb98e1602010-02-12 18:55:33 +00003218//===----------------------------------------------------------------------===//
3219// Move between special register and ARM core register -- for disassembly only
3220//
3221
3222def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3223 [/* For disassembly only; pattern left blank */]> {
3224 let Inst{23-20} = 0b0000;
3225 let Inst{7-4} = 0b0000;
3226}
3227
3228def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3229 [/* For disassembly only; pattern left blank */]> {
3230 let Inst{23-20} = 0b0100;
3231 let Inst{7-4} = 0b0000;
3232}
3233
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003234def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3235 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003236 [/* For disassembly only; pattern left blank */]> {
3237 let Inst{23-20} = 0b0010;
3238 let Inst{7-4} = 0b0000;
3239}
3240
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003241def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3242 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003243 [/* For disassembly only; pattern left blank */]> {
3244 let Inst{23-20} = 0b0010;
3245 let Inst{7-4} = 0b0000;
3246}
3247
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003248def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3249 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003250 [/* For disassembly only; pattern left blank */]> {
3251 let Inst{23-20} = 0b0110;
3252 let Inst{7-4} = 0b0000;
3253}
3254
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003255def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3256 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003257 [/* For disassembly only; pattern left blank */]> {
3258 let Inst{23-20} = 0b0110;
3259 let Inst{7-4} = 0b0000;
3260}