blob: f0c8446d381d8ba38b286e0a09b8bfa7ef0e5681 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
Paulo Zanonid9d82082014-02-27 16:30:56 -03001098 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001169 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001198 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001205 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001211 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanoni851855d2013-12-19 19:12:29 -02001816 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817}
1818
1819/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001820 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001844 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001845 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
Keith Packardd74362c2011-07-28 14:47:14 -07001860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001866{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001872}
1873
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001875 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001882static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001894
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001895 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001903 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001908 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001915static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 int reg;
1921 u32 val;
1922
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001924
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001925 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001926
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001933 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
Chris Wilson693db182013-03-05 14:52:39 +00001937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
Chris Wilson127bd2a2010-07-23 23:32:05 +01001954int
Chris Wilson48b956c2010-09-14 12:50:34 +01001955intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001956 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001957 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958{
Chris Wilsonce453d82011-02-21 14:43:56 +00001959 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960 u32 alignment;
1961 int ret;
1962
Chris Wilson05394f32010-11-08 19:18:58 +00001963 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001964 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
Chris Wilson693db182013-03-05 14:52:39 +00001983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001994 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
Chris Wilson06d98132012-04-17 15:31:24 +01002001 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 if (ret)
2003 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002004
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002005 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006
Chris Wilsonce453d82011-02-21 14:43:56 +00002007 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002008 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009
2010err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002011 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002012err_interruptible:
2013 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002014 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015}
2016
Chris Wilson1690e1e2011-12-14 13:57:08 +01002017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002020 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002021}
2022
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029{
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tile_rows = *y / 8;
2034 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002035
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002048}
2049
Jesse Barnes46f297f2014-03-07 08:57:48 -08002050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
Jesse Barnes484b41d2014-03-07 08:57:55 -08002071static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
Chris Wilsonff2652e2014-03-10 08:07:02 +00002079 if (plane_config->size == 0)
2080 return false;
2081
Jesse Barnes46f297f2014-03-07 08:57:48 -08002082 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2083 plane_config->size);
2084 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002085 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002086
2087 if (plane_config->tiled) {
2088 obj->tiling_mode = I915_TILING_X;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002089 obj->stride = crtc->base.fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002090 }
2091
Jesse Barnes484b41d2014-03-07 08:57:55 -08002092 mode_cmd.pixel_format = crtc->base.fb->pixel_format;
2093 mode_cmd.width = crtc->base.fb->width;
2094 mode_cmd.height = crtc->base.fb->height;
2095 mode_cmd.pitches[0] = crtc->base.fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002096
2097 mutex_lock(&dev->struct_mutex);
2098
Jesse Barnes484b41d2014-03-07 08:57:55 -08002099 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.fb),
2100 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002101 DRM_DEBUG_KMS("intel fb init failed\n");
2102 goto out_unref_obj;
2103 }
2104
2105 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002106
2107 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2108 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002109
2110out_unref_obj:
2111 drm_gem_object_unreference(&obj->base);
2112 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002113 return false;
2114}
2115
2116static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2117 struct intel_plane_config *plane_config)
2118{
2119 struct drm_device *dev = intel_crtc->base.dev;
2120 struct drm_crtc *c;
2121 struct intel_crtc *i;
2122 struct intel_framebuffer *fb;
2123
2124 if (!intel_crtc->base.fb)
2125 return;
2126
2127 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2128 return;
2129
2130 kfree(intel_crtc->base.fb);
Chris Wilsond1a59862014-03-10 08:07:01 +00002131 intel_crtc->base.fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002132
2133 /*
2134 * Failed to alloc the obj, check to see if we should share
2135 * an fb with another CRTC instead
2136 */
2137 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2138 i = to_intel_crtc(c);
2139
2140 if (c == &intel_crtc->base)
2141 continue;
2142
2143 if (!i->active || !c->fb)
2144 continue;
2145
2146 fb = to_intel_framebuffer(c->fb);
2147 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
2148 drm_framebuffer_reference(c->fb);
2149 intel_crtc->base.fb = c->fb;
2150 break;
2151 }
2152 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002153}
2154
Matt Roper262ca2b2014-03-18 17:22:55 -07002155static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2156 struct drm_framebuffer *fb,
2157 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002158{
2159 struct drm_device *dev = crtc->dev;
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2162 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002163 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002164 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002165 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002166 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002167 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002168
Jesse Barnes81255562010-08-02 12:07:50 -07002169 intel_fb = to_intel_framebuffer(fb);
2170 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002171
Chris Wilson5eddb702010-09-11 13:48:45 +01002172 reg = DSPCNTR(plane);
2173 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002174 /* Mask out pixel format bits in case we change it */
2175 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002176 switch (fb->pixel_format) {
2177 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002178 dspcntr |= DISPPLANE_8BPP;
2179 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002180 case DRM_FORMAT_XRGB1555:
2181 case DRM_FORMAT_ARGB1555:
2182 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002183 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002184 case DRM_FORMAT_RGB565:
2185 dspcntr |= DISPPLANE_BGRX565;
2186 break;
2187 case DRM_FORMAT_XRGB8888:
2188 case DRM_FORMAT_ARGB8888:
2189 dspcntr |= DISPPLANE_BGRX888;
2190 break;
2191 case DRM_FORMAT_XBGR8888:
2192 case DRM_FORMAT_ABGR8888:
2193 dspcntr |= DISPPLANE_RGBX888;
2194 break;
2195 case DRM_FORMAT_XRGB2101010:
2196 case DRM_FORMAT_ARGB2101010:
2197 dspcntr |= DISPPLANE_BGRX101010;
2198 break;
2199 case DRM_FORMAT_XBGR2101010:
2200 case DRM_FORMAT_ABGR2101010:
2201 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002202 break;
2203 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002204 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002205 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002206
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002207 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002208 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002209 dspcntr |= DISPPLANE_TILED;
2210 else
2211 dspcntr &= ~DISPPLANE_TILED;
2212 }
2213
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002214 if (IS_G4X(dev))
2215 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2216
Chris Wilson5eddb702010-09-11 13:48:45 +01002217 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002218
Daniel Vettere506a0c2012-07-05 12:17:29 +02002219 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002220
Daniel Vetterc2c75132012-07-05 12:17:30 +02002221 if (INTEL_INFO(dev)->gen >= 4) {
2222 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002223 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2224 fb->bits_per_pixel / 8,
2225 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002226 linear_offset -= intel_crtc->dspaddr_offset;
2227 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002228 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002229 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002230
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002231 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2232 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2233 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002234 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002235 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002236 I915_WRITE(DSPSURF(plane),
2237 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002238 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002239 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002240 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002241 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002242 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002243
Jesse Barnes17638cd2011-06-24 12:19:23 -07002244 return 0;
2245}
2246
Matt Roper262ca2b2014-03-18 17:22:55 -07002247static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2248 struct drm_framebuffer *fb,
2249 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002250{
2251 struct drm_device *dev = crtc->dev;
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2254 struct intel_framebuffer *intel_fb;
2255 struct drm_i915_gem_object *obj;
2256 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002257 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002258 u32 dspcntr;
2259 u32 reg;
2260
Jesse Barnes17638cd2011-06-24 12:19:23 -07002261 intel_fb = to_intel_framebuffer(fb);
2262 obj = intel_fb->obj;
2263
2264 reg = DSPCNTR(plane);
2265 dspcntr = I915_READ(reg);
2266 /* Mask out pixel format bits in case we change it */
2267 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002268 switch (fb->pixel_format) {
2269 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002270 dspcntr |= DISPPLANE_8BPP;
2271 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002272 case DRM_FORMAT_RGB565:
2273 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002274 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002275 case DRM_FORMAT_XRGB8888:
2276 case DRM_FORMAT_ARGB8888:
2277 dspcntr |= DISPPLANE_BGRX888;
2278 break;
2279 case DRM_FORMAT_XBGR8888:
2280 case DRM_FORMAT_ABGR8888:
2281 dspcntr |= DISPPLANE_RGBX888;
2282 break;
2283 case DRM_FORMAT_XRGB2101010:
2284 case DRM_FORMAT_ARGB2101010:
2285 dspcntr |= DISPPLANE_BGRX101010;
2286 break;
2287 case DRM_FORMAT_XBGR2101010:
2288 case DRM_FORMAT_ABGR2101010:
2289 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002290 break;
2291 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002292 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002293 }
2294
2295 if (obj->tiling_mode != I915_TILING_NONE)
2296 dspcntr |= DISPPLANE_TILED;
2297 else
2298 dspcntr &= ~DISPPLANE_TILED;
2299
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002300 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002301 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2302 else
2303 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002304
2305 I915_WRITE(reg, dspcntr);
2306
Daniel Vettere506a0c2012-07-05 12:17:29 +02002307 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002308 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002309 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2310 fb->bits_per_pixel / 8,
2311 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002312 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002313
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002314 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2315 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2316 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002317 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002318 I915_WRITE(DSPSURF(plane),
2319 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002320 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002321 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2322 } else {
2323 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2324 I915_WRITE(DSPLINOFF(plane), linear_offset);
2325 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002326 POSTING_READ(reg);
2327
2328 return 0;
2329}
2330
2331/* Assume fb object is pinned & idle & fenced and just update base pointers */
2332static int
2333intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2334 int x, int y, enum mode_set_atomic state)
2335{
2336 struct drm_device *dev = crtc->dev;
2337 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002338
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002339 if (dev_priv->display.disable_fbc)
2340 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002341 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002342
Matt Roper262ca2b2014-03-18 17:22:55 -07002343 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002344}
2345
Ville Syrjälä96a02912013-02-18 19:08:49 +02002346void intel_display_handle_reset(struct drm_device *dev)
2347{
2348 struct drm_i915_private *dev_priv = dev->dev_private;
2349 struct drm_crtc *crtc;
2350
2351 /*
2352 * Flips in the rings have been nuked by the reset,
2353 * so complete all pending flips so that user space
2354 * will get its events and not get stuck.
2355 *
2356 * Also update the base address of all primary
2357 * planes to the the last fb to make sure we're
2358 * showing the correct fb after a reset.
2359 *
2360 * Need to make two loops over the crtcs so that we
2361 * don't try to grab a crtc mutex before the
2362 * pending_flip_queue really got woken up.
2363 */
2364
2365 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2367 enum plane plane = intel_crtc->plane;
2368
2369 intel_prepare_page_flip(dev, plane);
2370 intel_finish_page_flip_plane(dev, plane);
2371 }
2372
2373 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2375
2376 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002377 /*
2378 * FIXME: Once we have proper support for primary planes (and
2379 * disabling them without disabling the entire crtc) allow again
2380 * a NULL crtc->fb.
2381 */
2382 if (intel_crtc->active && crtc->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002383 dev_priv->display.update_primary_plane(crtc,
2384 crtc->fb,
2385 crtc->x,
2386 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002387 mutex_unlock(&crtc->mutex);
2388 }
2389}
2390
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391static int
Chris Wilson14667a42012-04-03 17:58:35 +01002392intel_finish_fb(struct drm_framebuffer *old_fb)
2393{
2394 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2395 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2396 bool was_interruptible = dev_priv->mm.interruptible;
2397 int ret;
2398
Chris Wilson14667a42012-04-03 17:58:35 +01002399 /* Big Hammer, we also need to ensure that any pending
2400 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2401 * current scanout is retired before unpinning the old
2402 * framebuffer.
2403 *
2404 * This should only fail upon a hung GPU, in which case we
2405 * can safely continue.
2406 */
2407 dev_priv->mm.interruptible = false;
2408 ret = i915_gem_object_finish_gpu(obj);
2409 dev_priv->mm.interruptible = was_interruptible;
2410
2411 return ret;
2412}
2413
Chris Wilson7d5e3792014-03-04 13:15:08 +00002414static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2415{
2416 struct drm_device *dev = crtc->dev;
2417 struct drm_i915_private *dev_priv = dev->dev_private;
2418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2419 unsigned long flags;
2420 bool pending;
2421
2422 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2423 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2424 return false;
2425
2426 spin_lock_irqsave(&dev->event_lock, flags);
2427 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2428 spin_unlock_irqrestore(&dev->event_lock, flags);
2429
2430 return pending;
2431}
2432
Chris Wilson14667a42012-04-03 17:58:35 +01002433static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002434intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002435 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002436{
2437 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002438 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002440 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002441 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002442
Chris Wilson7d5e3792014-03-04 13:15:08 +00002443 if (intel_crtc_has_pending_flip(crtc)) {
2444 DRM_ERROR("pipe is still busy with an old pageflip\n");
2445 return -EBUSY;
2446 }
2447
Jesse Barnes79e53942008-11-07 14:24:08 -08002448 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002449 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002450 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002451 return 0;
2452 }
2453
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002454 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002455 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2456 plane_name(intel_crtc->plane),
2457 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002458 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002459 }
2460
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002461 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002462 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002463 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002464 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002465 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002466 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002467 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002468 return ret;
2469 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002470
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002471 /*
2472 * Update pipe size and adjust fitter if needed: the reason for this is
2473 * that in compute_mode_changes we check the native mode (not the pfit
2474 * mode) to see if we can flip rather than do a full mode set. In the
2475 * fastboot case, we'll flip, but if we don't update the pipesrc and
2476 * pfit state, we'll end up with a big fb scanned out into the wrong
2477 * sized surface.
2478 *
2479 * To fix this properly, we need to hoist the checks up into
2480 * compute_mode_changes (or above), check the actual pfit state and
2481 * whether the platform allows pfit disable with pipe active, and only
2482 * then update the pipesrc and pfit state, even on the flip path.
2483 */
Jani Nikulad330a952014-01-21 11:24:25 +02002484 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002485 const struct drm_display_mode *adjusted_mode =
2486 &intel_crtc->config.adjusted_mode;
2487
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002488 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002489 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2490 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002491 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002492 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2493 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2494 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2495 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2496 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2497 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002498 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2499 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002500 }
2501
Matt Roper262ca2b2014-03-18 17:22:55 -07002502 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002503 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002504 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002505 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002506 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002507 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002508 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002509 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002510
Daniel Vetter94352cf2012-07-05 22:51:56 +02002511 old_fb = crtc->fb;
2512 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002513 crtc->x = x;
2514 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002515
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002516 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002517 if (intel_crtc->active && old_fb != fb)
2518 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002519 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002520 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002521 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002522 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002523
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002524 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002525 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002526 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002527 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002528
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002529 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002530}
2531
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002532static void intel_fdi_normal_train(struct drm_crtc *crtc)
2533{
2534 struct drm_device *dev = crtc->dev;
2535 struct drm_i915_private *dev_priv = dev->dev_private;
2536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2537 int pipe = intel_crtc->pipe;
2538 u32 reg, temp;
2539
2540 /* enable normal train */
2541 reg = FDI_TX_CTL(pipe);
2542 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002543 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002544 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2545 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002546 } else {
2547 temp &= ~FDI_LINK_TRAIN_NONE;
2548 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002549 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002550 I915_WRITE(reg, temp);
2551
2552 reg = FDI_RX_CTL(pipe);
2553 temp = I915_READ(reg);
2554 if (HAS_PCH_CPT(dev)) {
2555 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2556 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2557 } else {
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_NONE;
2560 }
2561 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2562
2563 /* wait one idle pattern time */
2564 POSTING_READ(reg);
2565 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002566
2567 /* IVB wants error correction enabled */
2568 if (IS_IVYBRIDGE(dev))
2569 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2570 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002571}
2572
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002573static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002574{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002575 return crtc->base.enabled && crtc->active &&
2576 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002577}
2578
Daniel Vetter01a415f2012-10-27 15:58:40 +02002579static void ivb_modeset_global_resources(struct drm_device *dev)
2580{
2581 struct drm_i915_private *dev_priv = dev->dev_private;
2582 struct intel_crtc *pipe_B_crtc =
2583 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2584 struct intel_crtc *pipe_C_crtc =
2585 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2586 uint32_t temp;
2587
Daniel Vetter1e833f42013-02-19 22:31:57 +01002588 /*
2589 * When everything is off disable fdi C so that we could enable fdi B
2590 * with all lanes. Note that we don't care about enabled pipes without
2591 * an enabled pch encoder.
2592 */
2593 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2594 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002595 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2596 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2597
2598 temp = I915_READ(SOUTH_CHICKEN1);
2599 temp &= ~FDI_BC_BIFURCATION_SELECT;
2600 DRM_DEBUG_KMS("disabling fdi C rx\n");
2601 I915_WRITE(SOUTH_CHICKEN1, temp);
2602 }
2603}
2604
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605/* The FDI link training functions for ILK/Ibexpeak. */
2606static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2607{
2608 struct drm_device *dev = crtc->dev;
2609 struct drm_i915_private *dev_priv = dev->dev_private;
2610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2611 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002612 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002613 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002614
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002615 /* FDI needs bits from pipe & plane first */
2616 assert_pipe_enabled(dev_priv, pipe);
2617 assert_plane_enabled(dev_priv, plane);
2618
Adam Jacksone1a44742010-06-25 15:32:14 -04002619 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2620 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 reg = FDI_RX_IMR(pipe);
2622 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002623 temp &= ~FDI_RX_SYMBOL_LOCK;
2624 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002625 I915_WRITE(reg, temp);
2626 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002627 udelay(150);
2628
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002629 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002630 reg = FDI_TX_CTL(pipe);
2631 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002632 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2633 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002634 temp &= ~FDI_LINK_TRAIN_NONE;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002637
Chris Wilson5eddb702010-09-11 13:48:45 +01002638 reg = FDI_RX_CTL(pipe);
2639 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002640 temp &= ~FDI_LINK_TRAIN_NONE;
2641 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002642 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2643
2644 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645 udelay(150);
2646
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002647 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002648 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2649 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2650 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002651
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002653 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002654 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002655 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2656
2657 if ((temp & FDI_RX_BIT_LOCK)) {
2658 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660 break;
2661 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002663 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665
2666 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 reg = FDI_TX_CTL(pipe);
2668 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002669 temp &= ~FDI_LINK_TRAIN_NONE;
2670 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002671 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002672
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 reg = FDI_RX_CTL(pipe);
2674 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002675 temp &= ~FDI_LINK_TRAIN_NONE;
2676 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002677 I915_WRITE(reg, temp);
2678
2679 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 udelay(150);
2681
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002683 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002684 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002685 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2686
2687 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002688 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002689 DRM_DEBUG_KMS("FDI train 2 done.\n");
2690 break;
2691 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002692 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002693 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002694 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002695
2696 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002697
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002698}
2699
Akshay Joshi0206e352011-08-16 15:34:10 -04002700static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002701 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2702 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2703 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2704 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2705};
2706
2707/* The FDI link training functions for SNB/Cougarpoint. */
2708static void gen6_fdi_link_train(struct drm_crtc *crtc)
2709{
2710 struct drm_device *dev = crtc->dev;
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2713 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002714 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002715
Adam Jacksone1a44742010-06-25 15:32:14 -04002716 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2717 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002718 reg = FDI_RX_IMR(pipe);
2719 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002720 temp &= ~FDI_RX_SYMBOL_LOCK;
2721 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 I915_WRITE(reg, temp);
2723
2724 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002725 udelay(150);
2726
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002727 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002728 reg = FDI_TX_CTL(pipe);
2729 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002730 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2731 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002732 temp &= ~FDI_LINK_TRAIN_NONE;
2733 temp |= FDI_LINK_TRAIN_PATTERN_1;
2734 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2735 /* SNB-B */
2736 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002737 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002738
Daniel Vetterd74cf322012-10-26 10:58:13 +02002739 I915_WRITE(FDI_RX_MISC(pipe),
2740 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2741
Chris Wilson5eddb702010-09-11 13:48:45 +01002742 reg = FDI_RX_CTL(pipe);
2743 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002744 if (HAS_PCH_CPT(dev)) {
2745 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2746 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2747 } else {
2748 temp &= ~FDI_LINK_TRAIN_NONE;
2749 temp |= FDI_LINK_TRAIN_PATTERN_1;
2750 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002751 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2752
2753 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002754 udelay(150);
2755
Akshay Joshi0206e352011-08-16 15:34:10 -04002756 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002757 reg = FDI_TX_CTL(pipe);
2758 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002759 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2760 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 I915_WRITE(reg, temp);
2762
2763 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002764 udelay(500);
2765
Sean Paulfa37d392012-03-02 12:53:39 -05002766 for (retry = 0; retry < 5; retry++) {
2767 reg = FDI_RX_IIR(pipe);
2768 temp = I915_READ(reg);
2769 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2770 if (temp & FDI_RX_BIT_LOCK) {
2771 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2772 DRM_DEBUG_KMS("FDI train 1 done.\n");
2773 break;
2774 }
2775 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002776 }
Sean Paulfa37d392012-03-02 12:53:39 -05002777 if (retry < 5)
2778 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002779 }
2780 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002781 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002782
2783 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002784 reg = FDI_TX_CTL(pipe);
2785 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002786 temp &= ~FDI_LINK_TRAIN_NONE;
2787 temp |= FDI_LINK_TRAIN_PATTERN_2;
2788 if (IS_GEN6(dev)) {
2789 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2790 /* SNB-B */
2791 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2792 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002793 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002794
Chris Wilson5eddb702010-09-11 13:48:45 +01002795 reg = FDI_RX_CTL(pipe);
2796 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002797 if (HAS_PCH_CPT(dev)) {
2798 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2799 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2800 } else {
2801 temp &= ~FDI_LINK_TRAIN_NONE;
2802 temp |= FDI_LINK_TRAIN_PATTERN_2;
2803 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002804 I915_WRITE(reg, temp);
2805
2806 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002807 udelay(150);
2808
Akshay Joshi0206e352011-08-16 15:34:10 -04002809 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002810 reg = FDI_TX_CTL(pipe);
2811 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002812 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2813 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 I915_WRITE(reg, temp);
2815
2816 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002817 udelay(500);
2818
Sean Paulfa37d392012-03-02 12:53:39 -05002819 for (retry = 0; retry < 5; retry++) {
2820 reg = FDI_RX_IIR(pipe);
2821 temp = I915_READ(reg);
2822 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2823 if (temp & FDI_RX_SYMBOL_LOCK) {
2824 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2825 DRM_DEBUG_KMS("FDI train 2 done.\n");
2826 break;
2827 }
2828 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002829 }
Sean Paulfa37d392012-03-02 12:53:39 -05002830 if (retry < 5)
2831 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002832 }
2833 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002834 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002835
2836 DRM_DEBUG_KMS("FDI train done.\n");
2837}
2838
Jesse Barnes357555c2011-04-28 15:09:55 -07002839/* Manual link training for Ivy Bridge A0 parts */
2840static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2841{
2842 struct drm_device *dev = crtc->dev;
2843 struct drm_i915_private *dev_priv = dev->dev_private;
2844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2845 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002846 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002847
2848 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2849 for train result */
2850 reg = FDI_RX_IMR(pipe);
2851 temp = I915_READ(reg);
2852 temp &= ~FDI_RX_SYMBOL_LOCK;
2853 temp &= ~FDI_RX_BIT_LOCK;
2854 I915_WRITE(reg, temp);
2855
2856 POSTING_READ(reg);
2857 udelay(150);
2858
Daniel Vetter01a415f2012-10-27 15:58:40 +02002859 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2860 I915_READ(FDI_RX_IIR(pipe)));
2861
Jesse Barnes139ccd32013-08-19 11:04:55 -07002862 /* Try each vswing and preemphasis setting twice before moving on */
2863 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2864 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002865 reg = FDI_TX_CTL(pipe);
2866 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002867 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2868 temp &= ~FDI_TX_ENABLE;
2869 I915_WRITE(reg, temp);
2870
2871 reg = FDI_RX_CTL(pipe);
2872 temp = I915_READ(reg);
2873 temp &= ~FDI_LINK_TRAIN_AUTO;
2874 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2875 temp &= ~FDI_RX_ENABLE;
2876 I915_WRITE(reg, temp);
2877
2878 /* enable CPU FDI TX and PCH FDI RX */
2879 reg = FDI_TX_CTL(pipe);
2880 temp = I915_READ(reg);
2881 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2882 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2883 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002884 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002885 temp |= snb_b_fdi_train_param[j/2];
2886 temp |= FDI_COMPOSITE_SYNC;
2887 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2888
2889 I915_WRITE(FDI_RX_MISC(pipe),
2890 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2891
2892 reg = FDI_RX_CTL(pipe);
2893 temp = I915_READ(reg);
2894 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2895 temp |= FDI_COMPOSITE_SYNC;
2896 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2897
2898 POSTING_READ(reg);
2899 udelay(1); /* should be 0.5us */
2900
2901 for (i = 0; i < 4; i++) {
2902 reg = FDI_RX_IIR(pipe);
2903 temp = I915_READ(reg);
2904 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2905
2906 if (temp & FDI_RX_BIT_LOCK ||
2907 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2908 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2909 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2910 i);
2911 break;
2912 }
2913 udelay(1); /* should be 0.5us */
2914 }
2915 if (i == 4) {
2916 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2917 continue;
2918 }
2919
2920 /* Train 2 */
2921 reg = FDI_TX_CTL(pipe);
2922 temp = I915_READ(reg);
2923 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2924 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2925 I915_WRITE(reg, temp);
2926
2927 reg = FDI_RX_CTL(pipe);
2928 temp = I915_READ(reg);
2929 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2930 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002931 I915_WRITE(reg, temp);
2932
2933 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002934 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002935
Jesse Barnes139ccd32013-08-19 11:04:55 -07002936 for (i = 0; i < 4; i++) {
2937 reg = FDI_RX_IIR(pipe);
2938 temp = I915_READ(reg);
2939 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002940
Jesse Barnes139ccd32013-08-19 11:04:55 -07002941 if (temp & FDI_RX_SYMBOL_LOCK ||
2942 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2943 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2944 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2945 i);
2946 goto train_done;
2947 }
2948 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002949 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002950 if (i == 4)
2951 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002952 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002953
Jesse Barnes139ccd32013-08-19 11:04:55 -07002954train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002955 DRM_DEBUG_KMS("FDI train done.\n");
2956}
2957
Daniel Vetter88cefb62012-08-12 19:27:14 +02002958static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002959{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002960 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002961 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002962 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002963 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002964
Jesse Barnesc64e3112010-09-10 11:27:03 -07002965
Jesse Barnes0e23b992010-09-10 11:10:00 -07002966 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002967 reg = FDI_RX_CTL(pipe);
2968 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002969 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2970 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002971 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002972 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2973
2974 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002975 udelay(200);
2976
2977 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002978 temp = I915_READ(reg);
2979 I915_WRITE(reg, temp | FDI_PCDCLK);
2980
2981 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002982 udelay(200);
2983
Paulo Zanoni20749732012-11-23 15:30:38 -02002984 /* Enable CPU FDI TX PLL, always on for Ironlake */
2985 reg = FDI_TX_CTL(pipe);
2986 temp = I915_READ(reg);
2987 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2988 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002989
Paulo Zanoni20749732012-11-23 15:30:38 -02002990 POSTING_READ(reg);
2991 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002992 }
2993}
2994
Daniel Vetter88cefb62012-08-12 19:27:14 +02002995static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2996{
2997 struct drm_device *dev = intel_crtc->base.dev;
2998 struct drm_i915_private *dev_priv = dev->dev_private;
2999 int pipe = intel_crtc->pipe;
3000 u32 reg, temp;
3001
3002 /* Switch from PCDclk to Rawclk */
3003 reg = FDI_RX_CTL(pipe);
3004 temp = I915_READ(reg);
3005 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3006
3007 /* Disable CPU FDI TX PLL */
3008 reg = FDI_TX_CTL(pipe);
3009 temp = I915_READ(reg);
3010 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3011
3012 POSTING_READ(reg);
3013 udelay(100);
3014
3015 reg = FDI_RX_CTL(pipe);
3016 temp = I915_READ(reg);
3017 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3018
3019 /* Wait for the clocks to turn off. */
3020 POSTING_READ(reg);
3021 udelay(100);
3022}
3023
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003024static void ironlake_fdi_disable(struct drm_crtc *crtc)
3025{
3026 struct drm_device *dev = crtc->dev;
3027 struct drm_i915_private *dev_priv = dev->dev_private;
3028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3029 int pipe = intel_crtc->pipe;
3030 u32 reg, temp;
3031
3032 /* disable CPU FDI tx and PCH FDI rx */
3033 reg = FDI_TX_CTL(pipe);
3034 temp = I915_READ(reg);
3035 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3036 POSTING_READ(reg);
3037
3038 reg = FDI_RX_CTL(pipe);
3039 temp = I915_READ(reg);
3040 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003041 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003042 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3043
3044 POSTING_READ(reg);
3045 udelay(100);
3046
3047 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003048 if (HAS_PCH_IBX(dev)) {
3049 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003050 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003051
3052 /* still set train pattern 1 */
3053 reg = FDI_TX_CTL(pipe);
3054 temp = I915_READ(reg);
3055 temp &= ~FDI_LINK_TRAIN_NONE;
3056 temp |= FDI_LINK_TRAIN_PATTERN_1;
3057 I915_WRITE(reg, temp);
3058
3059 reg = FDI_RX_CTL(pipe);
3060 temp = I915_READ(reg);
3061 if (HAS_PCH_CPT(dev)) {
3062 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3063 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3064 } else {
3065 temp &= ~FDI_LINK_TRAIN_NONE;
3066 temp |= FDI_LINK_TRAIN_PATTERN_1;
3067 }
3068 /* BPC in FDI rx is consistent with that in PIPECONF */
3069 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003070 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003071 I915_WRITE(reg, temp);
3072
3073 POSTING_READ(reg);
3074 udelay(100);
3075}
3076
Chris Wilson5dce5b932014-01-20 10:17:36 +00003077bool intel_has_pending_fb_unpin(struct drm_device *dev)
3078{
3079 struct intel_crtc *crtc;
3080
3081 /* Note that we don't need to be called with mode_config.lock here
3082 * as our list of CRTC objects is static for the lifetime of the
3083 * device and so cannot disappear as we iterate. Similarly, we can
3084 * happily treat the predicates as racy, atomic checks as userspace
3085 * cannot claim and pin a new fb without at least acquring the
3086 * struct_mutex and so serialising with us.
3087 */
3088 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3089 if (atomic_read(&crtc->unpin_work_count) == 0)
3090 continue;
3091
3092 if (crtc->unpin_work)
3093 intel_wait_for_vblank(dev, crtc->pipe);
3094
3095 return true;
3096 }
3097
3098 return false;
3099}
3100
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003101static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3102{
Chris Wilson0f911282012-04-17 10:05:38 +01003103 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003104 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003105
3106 if (crtc->fb == NULL)
3107 return;
3108
Daniel Vetter2c10d572012-12-20 21:24:07 +01003109 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3110
Chris Wilson5bb61642012-09-27 21:25:58 +01003111 wait_event(dev_priv->pending_flip_queue,
3112 !intel_crtc_has_pending_flip(crtc));
3113
Chris Wilson0f911282012-04-17 10:05:38 +01003114 mutex_lock(&dev->struct_mutex);
3115 intel_finish_fb(crtc->fb);
3116 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003117}
3118
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003119/* Program iCLKIP clock to the desired frequency */
3120static void lpt_program_iclkip(struct drm_crtc *crtc)
3121{
3122 struct drm_device *dev = crtc->dev;
3123 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003124 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003125 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3126 u32 temp;
3127
Daniel Vetter09153002012-12-12 14:06:44 +01003128 mutex_lock(&dev_priv->dpio_lock);
3129
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003130 /* It is necessary to ungate the pixclk gate prior to programming
3131 * the divisors, and gate it back when it is done.
3132 */
3133 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3134
3135 /* Disable SSCCTL */
3136 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003137 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3138 SBI_SSCCTL_DISABLE,
3139 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003140
3141 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003142 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003143 auxdiv = 1;
3144 divsel = 0x41;
3145 phaseinc = 0x20;
3146 } else {
3147 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003148 * but the adjusted_mode->crtc_clock in in KHz. To get the
3149 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003150 * convert the virtual clock precision to KHz here for higher
3151 * precision.
3152 */
3153 u32 iclk_virtual_root_freq = 172800 * 1000;
3154 u32 iclk_pi_range = 64;
3155 u32 desired_divisor, msb_divisor_value, pi_value;
3156
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003157 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003158 msb_divisor_value = desired_divisor / iclk_pi_range;
3159 pi_value = desired_divisor % iclk_pi_range;
3160
3161 auxdiv = 0;
3162 divsel = msb_divisor_value - 2;
3163 phaseinc = pi_value;
3164 }
3165
3166 /* This should not happen with any sane values */
3167 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3168 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3169 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3170 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3171
3172 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003173 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003174 auxdiv,
3175 divsel,
3176 phasedir,
3177 phaseinc);
3178
3179 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003180 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003181 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3182 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3183 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3184 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3185 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3186 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003187 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003188
3189 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003190 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003191 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3192 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003193 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003194
3195 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003196 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003197 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003198 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003199
3200 /* Wait for initialization time */
3201 udelay(24);
3202
3203 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003204
3205 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003206}
3207
Daniel Vetter275f01b22013-05-03 11:49:47 +02003208static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3209 enum pipe pch_transcoder)
3210{
3211 struct drm_device *dev = crtc->base.dev;
3212 struct drm_i915_private *dev_priv = dev->dev_private;
3213 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3214
3215 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3216 I915_READ(HTOTAL(cpu_transcoder)));
3217 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3218 I915_READ(HBLANK(cpu_transcoder)));
3219 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3220 I915_READ(HSYNC(cpu_transcoder)));
3221
3222 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3223 I915_READ(VTOTAL(cpu_transcoder)));
3224 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3225 I915_READ(VBLANK(cpu_transcoder)));
3226 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3227 I915_READ(VSYNC(cpu_transcoder)));
3228 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3229 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3230}
3231
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003232static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3233{
3234 struct drm_i915_private *dev_priv = dev->dev_private;
3235 uint32_t temp;
3236
3237 temp = I915_READ(SOUTH_CHICKEN1);
3238 if (temp & FDI_BC_BIFURCATION_SELECT)
3239 return;
3240
3241 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3242 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3243
3244 temp |= FDI_BC_BIFURCATION_SELECT;
3245 DRM_DEBUG_KMS("enabling fdi C rx\n");
3246 I915_WRITE(SOUTH_CHICKEN1, temp);
3247 POSTING_READ(SOUTH_CHICKEN1);
3248}
3249
3250static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3251{
3252 struct drm_device *dev = intel_crtc->base.dev;
3253 struct drm_i915_private *dev_priv = dev->dev_private;
3254
3255 switch (intel_crtc->pipe) {
3256 case PIPE_A:
3257 break;
3258 case PIPE_B:
3259 if (intel_crtc->config.fdi_lanes > 2)
3260 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3261 else
3262 cpt_enable_fdi_bc_bifurcation(dev);
3263
3264 break;
3265 case PIPE_C:
3266 cpt_enable_fdi_bc_bifurcation(dev);
3267
3268 break;
3269 default:
3270 BUG();
3271 }
3272}
3273
Jesse Barnesf67a5592011-01-05 10:31:48 -08003274/*
3275 * Enable PCH resources required for PCH ports:
3276 * - PCH PLLs
3277 * - FDI training & RX/TX
3278 * - update transcoder timings
3279 * - DP transcoding bits
3280 * - transcoder
3281 */
3282static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003283{
3284 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003285 struct drm_i915_private *dev_priv = dev->dev_private;
3286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3287 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003288 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003289
Daniel Vetterab9412b2013-05-03 11:49:46 +02003290 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003291
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003292 if (IS_IVYBRIDGE(dev))
3293 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3294
Daniel Vettercd986ab2012-10-26 10:58:12 +02003295 /* Write the TU size bits before fdi link training, so that error
3296 * detection works. */
3297 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3298 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3299
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003300 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003301 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003302
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003303 /* We need to program the right clock selection before writing the pixel
3304 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003305 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003306 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003307
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003308 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003309 temp |= TRANS_DPLL_ENABLE(pipe);
3310 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003311 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003312 temp |= sel;
3313 else
3314 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003315 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003316 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003317
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003318 /* XXX: pch pll's can be enabled any time before we enable the PCH
3319 * transcoder, and we actually should do this to not upset any PCH
3320 * transcoder that already use the clock when we share it.
3321 *
3322 * Note that enable_shared_dpll tries to do the right thing, but
3323 * get_shared_dpll unconditionally resets the pll - we need that to have
3324 * the right LVDS enable sequence. */
3325 ironlake_enable_shared_dpll(intel_crtc);
3326
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003327 /* set transcoder timing, panel must allow it */
3328 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003329 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003330
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003331 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003332
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003333 /* For PCH DP, enable TRANS_DP_CTL */
3334 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003335 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3336 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003337 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003338 reg = TRANS_DP_CTL(pipe);
3339 temp = I915_READ(reg);
3340 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003341 TRANS_DP_SYNC_MASK |
3342 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003343 temp |= (TRANS_DP_OUTPUT_ENABLE |
3344 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003345 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003346
3347 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003349 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003350 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003351
3352 switch (intel_trans_dp_port_sel(crtc)) {
3353 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003354 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003355 break;
3356 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003358 break;
3359 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003360 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003361 break;
3362 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003363 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003364 }
3365
Chris Wilson5eddb702010-09-11 13:48:45 +01003366 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003367 }
3368
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003369 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003370}
3371
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003372static void lpt_pch_enable(struct drm_crtc *crtc)
3373{
3374 struct drm_device *dev = crtc->dev;
3375 struct drm_i915_private *dev_priv = dev->dev_private;
3376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003377 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003378
Daniel Vetterab9412b2013-05-03 11:49:46 +02003379 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003380
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003381 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003382
Paulo Zanoni0540e482012-10-31 18:12:40 -02003383 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003384 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003385
Paulo Zanoni937bb612012-10-31 18:12:47 -02003386 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003387}
3388
Daniel Vettere2b78262013-06-07 23:10:03 +02003389static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003390{
Daniel Vettere2b78262013-06-07 23:10:03 +02003391 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003392
3393 if (pll == NULL)
3394 return;
3395
3396 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003397 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003398 return;
3399 }
3400
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003401 if (--pll->refcount == 0) {
3402 WARN_ON(pll->on);
3403 WARN_ON(pll->active);
3404 }
3405
Daniel Vettera43f6e02013-06-07 23:10:32 +02003406 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003407}
3408
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003409static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003410{
Daniel Vettere2b78262013-06-07 23:10:03 +02003411 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3412 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3413 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003414
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003415 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003416 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3417 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003418 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003419 }
3420
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003421 if (HAS_PCH_IBX(dev_priv->dev)) {
3422 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003423 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003424 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003425
Daniel Vetter46edb022013-06-05 13:34:12 +02003426 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3427 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003428
3429 goto found;
3430 }
3431
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003432 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3433 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003434
3435 /* Only want to check enabled timings first */
3436 if (pll->refcount == 0)
3437 continue;
3438
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003439 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3440 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003441 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003442 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003443 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003444
3445 goto found;
3446 }
3447 }
3448
3449 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003450 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3451 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003452 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003453 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3454 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003455 goto found;
3456 }
3457 }
3458
3459 return NULL;
3460
3461found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003462 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003463 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3464 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003465
Daniel Vettercdbd2312013-06-05 13:34:03 +02003466 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003467 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3468 sizeof(pll->hw_state));
3469
Daniel Vetter46edb022013-06-05 13:34:12 +02003470 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003471 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003472 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003473
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003474 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003475 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003476 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003477
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003478 return pll;
3479}
3480
Daniel Vettera1520312013-05-03 11:49:50 +02003481static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003482{
3483 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003484 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003485 u32 temp;
3486
3487 temp = I915_READ(dslreg);
3488 udelay(500);
3489 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003490 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003491 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003492 }
3493}
3494
Jesse Barnesb074cec2013-04-25 12:55:02 -07003495static void ironlake_pfit_enable(struct intel_crtc *crtc)
3496{
3497 struct drm_device *dev = crtc->base.dev;
3498 struct drm_i915_private *dev_priv = dev->dev_private;
3499 int pipe = crtc->pipe;
3500
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003501 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003502 /* Force use of hard-coded filter coefficients
3503 * as some pre-programmed values are broken,
3504 * e.g. x201.
3505 */
3506 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3507 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3508 PF_PIPE_SEL_IVB(pipe));
3509 else
3510 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3511 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3512 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003513 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003514}
3515
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003516static void intel_enable_planes(struct drm_crtc *crtc)
3517{
3518 struct drm_device *dev = crtc->dev;
3519 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3520 struct intel_plane *intel_plane;
3521
3522 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3523 if (intel_plane->pipe == pipe)
3524 intel_plane_restore(&intel_plane->base);
3525}
3526
3527static void intel_disable_planes(struct drm_crtc *crtc)
3528{
3529 struct drm_device *dev = crtc->dev;
3530 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3531 struct intel_plane *intel_plane;
3532
3533 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3534 if (intel_plane->pipe == pipe)
3535 intel_plane_disable(&intel_plane->base);
3536}
3537
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003538void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003539{
3540 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3541
3542 if (!crtc->config.ips_enabled)
3543 return;
3544
3545 /* We can only enable IPS after we enable a plane and wait for a vblank.
3546 * We guarantee that the plane is enabled by calling intel_enable_ips
3547 * only after intel_enable_plane. And intel_enable_plane already waits
3548 * for a vblank, so all we need to do here is to enable the IPS bit. */
3549 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003550 if (IS_BROADWELL(crtc->base.dev)) {
3551 mutex_lock(&dev_priv->rps.hw_lock);
3552 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3553 mutex_unlock(&dev_priv->rps.hw_lock);
3554 /* Quoting Art Runyan: "its not safe to expect any particular
3555 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003556 * mailbox." Moreover, the mailbox may return a bogus state,
3557 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003558 */
3559 } else {
3560 I915_WRITE(IPS_CTL, IPS_ENABLE);
3561 /* The bit only becomes 1 in the next vblank, so this wait here
3562 * is essentially intel_wait_for_vblank. If we don't have this
3563 * and don't wait for vblanks until the end of crtc_enable, then
3564 * the HW state readout code will complain that the expected
3565 * IPS_CTL value is not the one we read. */
3566 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3567 DRM_ERROR("Timed out waiting for IPS enable\n");
3568 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003569}
3570
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003571void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003572{
3573 struct drm_device *dev = crtc->base.dev;
3574 struct drm_i915_private *dev_priv = dev->dev_private;
3575
3576 if (!crtc->config.ips_enabled)
3577 return;
3578
3579 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003580 if (IS_BROADWELL(crtc->base.dev)) {
3581 mutex_lock(&dev_priv->rps.hw_lock);
3582 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3583 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003584 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003585 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003586 POSTING_READ(IPS_CTL);
3587 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003588
3589 /* We need to wait for a vblank before we can disable the plane. */
3590 intel_wait_for_vblank(dev, crtc->pipe);
3591}
3592
3593/** Loads the palette/gamma unit for the CRTC with the prepared values */
3594static void intel_crtc_load_lut(struct drm_crtc *crtc)
3595{
3596 struct drm_device *dev = crtc->dev;
3597 struct drm_i915_private *dev_priv = dev->dev_private;
3598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3599 enum pipe pipe = intel_crtc->pipe;
3600 int palreg = PALETTE(pipe);
3601 int i;
3602 bool reenable_ips = false;
3603
3604 /* The clocks have to be on to load the palette. */
3605 if (!crtc->enabled || !intel_crtc->active)
3606 return;
3607
3608 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3609 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3610 assert_dsi_pll_enabled(dev_priv);
3611 else
3612 assert_pll_enabled(dev_priv, pipe);
3613 }
3614
3615 /* use legacy palette for Ironlake */
3616 if (HAS_PCH_SPLIT(dev))
3617 palreg = LGC_PALETTE(pipe);
3618
3619 /* Workaround : Do not read or write the pipe palette/gamma data while
3620 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3621 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003622 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003623 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3624 GAMMA_MODE_MODE_SPLIT)) {
3625 hsw_disable_ips(intel_crtc);
3626 reenable_ips = true;
3627 }
3628
3629 for (i = 0; i < 256; i++) {
3630 I915_WRITE(palreg + 4 * i,
3631 (intel_crtc->lut_r[i] << 16) |
3632 (intel_crtc->lut_g[i] << 8) |
3633 intel_crtc->lut_b[i]);
3634 }
3635
3636 if (reenable_ips)
3637 hsw_enable_ips(intel_crtc);
3638}
3639
Jesse Barnesf67a5592011-01-05 10:31:48 -08003640static void ironlake_crtc_enable(struct drm_crtc *crtc)
3641{
3642 struct drm_device *dev = crtc->dev;
3643 struct drm_i915_private *dev_priv = dev->dev_private;
3644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003645 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003646 int pipe = intel_crtc->pipe;
3647 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003648
Daniel Vetter08a48462012-07-02 11:43:47 +02003649 WARN_ON(!crtc->enabled);
3650
Jesse Barnesf67a5592011-01-05 10:31:48 -08003651 if (intel_crtc->active)
3652 return;
3653
3654 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003655
3656 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3657 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3658
Daniel Vetterf6736a12013-06-05 13:34:30 +02003659 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003660 if (encoder->pre_enable)
3661 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003662
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003663 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003664 /* Note: FDI PLL enabling _must_ be done before we enable the
3665 * cpu pipes, hence this is separate from all the other fdi/pch
3666 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003667 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003668 } else {
3669 assert_fdi_tx_disabled(dev_priv, pipe);
3670 assert_fdi_rx_disabled(dev_priv, pipe);
3671 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003672
Jesse Barnesb074cec2013-04-25 12:55:02 -07003673 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003674
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003675 /*
3676 * On ILK+ LUT must be loaded before the pipe is running but with
3677 * clocks enabled
3678 */
3679 intel_crtc_load_lut(crtc);
3680
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003681 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003682 intel_enable_pipe(intel_crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003683 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003684 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003685 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003686
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003687 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003688 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003689
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003690 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003691 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003692 mutex_unlock(&dev->struct_mutex);
3693
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003694 for_each_encoder_on_crtc(dev, crtc, encoder)
3695 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003696
3697 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003698 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003699
3700 /*
3701 * There seems to be a race in PCH platform hw (at least on some
3702 * outputs) where an enabled pipe still completes any pageflip right
3703 * away (as if the pipe is off) instead of waiting for vblank. As soon
3704 * as the first vblank happend, everything works as expected. Hence just
3705 * wait for one vblank before returning to avoid strange things
3706 * happening.
3707 */
3708 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003709}
3710
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003711/* IPS only exists on ULT machines and is tied to pipe A. */
3712static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3713{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003714 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003715}
3716
Ville Syrjälädda9a662013-09-19 17:00:37 -03003717static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3718{
3719 struct drm_device *dev = crtc->dev;
3720 struct drm_i915_private *dev_priv = dev->dev_private;
3721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3722 int pipe = intel_crtc->pipe;
3723 int plane = intel_crtc->plane;
3724
Matt Roper262ca2b2014-03-18 17:22:55 -07003725 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003726 intel_enable_planes(crtc);
3727 intel_crtc_update_cursor(crtc, true);
3728
3729 hsw_enable_ips(intel_crtc);
3730
3731 mutex_lock(&dev->struct_mutex);
3732 intel_update_fbc(dev);
3733 mutex_unlock(&dev->struct_mutex);
3734}
3735
3736static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3737{
3738 struct drm_device *dev = crtc->dev;
3739 struct drm_i915_private *dev_priv = dev->dev_private;
3740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3741 int pipe = intel_crtc->pipe;
3742 int plane = intel_crtc->plane;
3743
3744 intel_crtc_wait_for_pending_flips(crtc);
3745 drm_vblank_off(dev, pipe);
3746
3747 /* FBC must be disabled before disabling the plane on HSW. */
3748 if (dev_priv->fbc.plane == plane)
3749 intel_disable_fbc(dev);
3750
3751 hsw_disable_ips(intel_crtc);
3752
3753 intel_crtc_update_cursor(crtc, false);
3754 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003755 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003756}
3757
Paulo Zanonie4916942013-09-20 16:21:19 -03003758/*
3759 * This implements the workaround described in the "notes" section of the mode
3760 * set sequence documentation. When going from no pipes or single pipe to
3761 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3762 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3763 */
3764static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3765{
3766 struct drm_device *dev = crtc->base.dev;
3767 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3768
3769 /* We want to get the other_active_crtc only if there's only 1 other
3770 * active crtc. */
3771 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3772 if (!crtc_it->active || crtc_it == crtc)
3773 continue;
3774
3775 if (other_active_crtc)
3776 return;
3777
3778 other_active_crtc = crtc_it;
3779 }
3780 if (!other_active_crtc)
3781 return;
3782
3783 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3784 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3785}
3786
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003787static void haswell_crtc_enable(struct drm_crtc *crtc)
3788{
3789 struct drm_device *dev = crtc->dev;
3790 struct drm_i915_private *dev_priv = dev->dev_private;
3791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3792 struct intel_encoder *encoder;
3793 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003794
3795 WARN_ON(!crtc->enabled);
3796
3797 if (intel_crtc->active)
3798 return;
3799
3800 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003801
3802 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3803 if (intel_crtc->config.has_pch_encoder)
3804 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3805
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003806 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003807 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003808
3809 for_each_encoder_on_crtc(dev, crtc, encoder)
3810 if (encoder->pre_enable)
3811 encoder->pre_enable(encoder);
3812
Paulo Zanoni1f544382012-10-24 11:32:00 -02003813 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003814
Jesse Barnesb074cec2013-04-25 12:55:02 -07003815 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003816
3817 /*
3818 * On ILK+ LUT must be loaded before the pipe is running but with
3819 * clocks enabled
3820 */
3821 intel_crtc_load_lut(crtc);
3822
Paulo Zanoni1f544382012-10-24 11:32:00 -02003823 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003824 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003825
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003826 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003827 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003828
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003829 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003830 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003831
Jani Nikula8807e552013-08-30 19:40:32 +03003832 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003833 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003834 intel_opregion_notify_encoder(encoder, true);
3835 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003836
Paulo Zanonie4916942013-09-20 16:21:19 -03003837 /* If we change the relative order between pipe/planes enabling, we need
3838 * to change the workaround. */
3839 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003840 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003841}
3842
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003843static void ironlake_pfit_disable(struct intel_crtc *crtc)
3844{
3845 struct drm_device *dev = crtc->base.dev;
3846 struct drm_i915_private *dev_priv = dev->dev_private;
3847 int pipe = crtc->pipe;
3848
3849 /* To avoid upsetting the power well on haswell only disable the pfit if
3850 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003851 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003852 I915_WRITE(PF_CTL(pipe), 0);
3853 I915_WRITE(PF_WIN_POS(pipe), 0);
3854 I915_WRITE(PF_WIN_SZ(pipe), 0);
3855 }
3856}
3857
Jesse Barnes6be4a602010-09-10 10:26:01 -07003858static void ironlake_crtc_disable(struct drm_crtc *crtc)
3859{
3860 struct drm_device *dev = crtc->dev;
3861 struct drm_i915_private *dev_priv = dev->dev_private;
3862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003863 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003864 int pipe = intel_crtc->pipe;
3865 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003866 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003867
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003868
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003869 if (!intel_crtc->active)
3870 return;
3871
Daniel Vetterea9d7582012-07-10 10:42:52 +02003872 for_each_encoder_on_crtc(dev, crtc, encoder)
3873 encoder->disable(encoder);
3874
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003875 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003876 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003877
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003878 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003879 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003880
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003881 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003882 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07003883 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003884
Daniel Vetterd925c592013-06-05 13:34:04 +02003885 if (intel_crtc->config.has_pch_encoder)
3886 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3887
Jesse Barnesb24e7172011-01-04 15:09:30 -08003888 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003889
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003890 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003891
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003892 for_each_encoder_on_crtc(dev, crtc, encoder)
3893 if (encoder->post_disable)
3894 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003895
Daniel Vetterd925c592013-06-05 13:34:04 +02003896 if (intel_crtc->config.has_pch_encoder) {
3897 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003898
Daniel Vetterd925c592013-06-05 13:34:04 +02003899 ironlake_disable_pch_transcoder(dev_priv, pipe);
3900 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003901
Daniel Vetterd925c592013-06-05 13:34:04 +02003902 if (HAS_PCH_CPT(dev)) {
3903 /* disable TRANS_DP_CTL */
3904 reg = TRANS_DP_CTL(pipe);
3905 temp = I915_READ(reg);
3906 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3907 TRANS_DP_PORT_SEL_MASK);
3908 temp |= TRANS_DP_PORT_SEL_NONE;
3909 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003910
Daniel Vetterd925c592013-06-05 13:34:04 +02003911 /* disable DPLL_SEL */
3912 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003913 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003914 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003915 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003916
3917 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003918 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003919
3920 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003921 }
3922
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003923 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003924 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003925
3926 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003927 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003928 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003929}
3930
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003931static void haswell_crtc_disable(struct drm_crtc *crtc)
3932{
3933 struct drm_device *dev = crtc->dev;
3934 struct drm_i915_private *dev_priv = dev->dev_private;
3935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3936 struct intel_encoder *encoder;
3937 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003938 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003939
3940 if (!intel_crtc->active)
3941 return;
3942
Ville Syrjälädda9a662013-09-19 17:00:37 -03003943 haswell_crtc_disable_planes(crtc);
3944
Jani Nikula8807e552013-08-30 19:40:32 +03003945 for_each_encoder_on_crtc(dev, crtc, encoder) {
3946 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003947 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003948 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003949
Paulo Zanoni86642812013-04-12 17:57:57 -03003950 if (intel_crtc->config.has_pch_encoder)
3951 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003952 intel_disable_pipe(dev_priv, pipe);
3953
Paulo Zanoniad80a812012-10-24 16:06:19 -02003954 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003955
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003956 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003957
Paulo Zanoni1f544382012-10-24 11:32:00 -02003958 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003959
3960 for_each_encoder_on_crtc(dev, crtc, encoder)
3961 if (encoder->post_disable)
3962 encoder->post_disable(encoder);
3963
Daniel Vetter88adfff2013-03-28 10:42:01 +01003964 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003965 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003966 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003967 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003968 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003969
3970 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003971 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003972
3973 mutex_lock(&dev->struct_mutex);
3974 intel_update_fbc(dev);
3975 mutex_unlock(&dev->struct_mutex);
3976}
3977
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003978static void ironlake_crtc_off(struct drm_crtc *crtc)
3979{
3980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003981 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003982}
3983
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003984static void haswell_crtc_off(struct drm_crtc *crtc)
3985{
3986 intel_ddi_put_crtc_pll(crtc);
3987}
3988
Daniel Vetter02e792f2009-09-15 22:57:34 +02003989static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3990{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003991 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003992 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003993 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003994
Chris Wilson23f09ce2010-08-12 13:53:37 +01003995 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003996 dev_priv->mm.interruptible = false;
3997 (void) intel_overlay_switch_off(intel_crtc->overlay);
3998 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003999 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02004000 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02004001
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01004002 /* Let userspace switch the overlay on again. In most cases userspace
4003 * has to recompute where to put it anyway.
4004 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02004005}
4006
Egbert Eich61bc95c2013-03-04 09:24:38 -05004007/**
4008 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
4009 * cursor plane briefly if not already running after enabling the display
4010 * plane.
4011 * This workaround avoids occasional blank screens when self refresh is
4012 * enabled.
4013 */
4014static void
4015g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
4016{
4017 u32 cntl = I915_READ(CURCNTR(pipe));
4018
4019 if ((cntl & CURSOR_MODE) == 0) {
4020 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4021
4022 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4023 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4024 intel_wait_for_vblank(dev_priv->dev, pipe);
4025 I915_WRITE(CURCNTR(pipe), cntl);
4026 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4027 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4028 }
4029}
4030
Jesse Barnes2dd24552013-04-25 12:55:01 -07004031static void i9xx_pfit_enable(struct intel_crtc *crtc)
4032{
4033 struct drm_device *dev = crtc->base.dev;
4034 struct drm_i915_private *dev_priv = dev->dev_private;
4035 struct intel_crtc_config *pipe_config = &crtc->config;
4036
Daniel Vetter328d8e82013-05-08 10:36:31 +02004037 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004038 return;
4039
Daniel Vetterc0b03412013-05-28 12:05:54 +02004040 /*
4041 * The panel fitter should only be adjusted whilst the pipe is disabled,
4042 * according to register description and PRM.
4043 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004044 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4045 assert_pipe_disabled(dev_priv, crtc->pipe);
4046
Jesse Barnesb074cec2013-04-25 12:55:02 -07004047 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4048 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004049
4050 /* Border color in case we don't scale up to the full screen. Black by
4051 * default, change to something else for debugging. */
4052 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004053}
4054
Imre Deak77d22dc2014-03-05 16:20:52 +02004055#define for_each_power_domain(domain, mask) \
4056 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4057 if ((1 << (domain)) & (mask))
4058
Imre Deak319be8a2014-03-04 19:22:57 +02004059enum intel_display_power_domain
4060intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004061{
Imre Deak319be8a2014-03-04 19:22:57 +02004062 struct drm_device *dev = intel_encoder->base.dev;
4063 struct intel_digital_port *intel_dig_port;
4064
4065 switch (intel_encoder->type) {
4066 case INTEL_OUTPUT_UNKNOWN:
4067 /* Only DDI platforms should ever use this output type */
4068 WARN_ON_ONCE(!HAS_DDI(dev));
4069 case INTEL_OUTPUT_DISPLAYPORT:
4070 case INTEL_OUTPUT_HDMI:
4071 case INTEL_OUTPUT_EDP:
4072 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4073 switch (intel_dig_port->port) {
4074 case PORT_A:
4075 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4076 case PORT_B:
4077 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4078 case PORT_C:
4079 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4080 case PORT_D:
4081 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4082 default:
4083 WARN_ON_ONCE(1);
4084 return POWER_DOMAIN_PORT_OTHER;
4085 }
4086 case INTEL_OUTPUT_ANALOG:
4087 return POWER_DOMAIN_PORT_CRT;
4088 case INTEL_OUTPUT_DSI:
4089 return POWER_DOMAIN_PORT_DSI;
4090 default:
4091 return POWER_DOMAIN_PORT_OTHER;
4092 }
4093}
4094
4095static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4096{
4097 struct drm_device *dev = crtc->dev;
4098 struct intel_encoder *intel_encoder;
4099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4100 enum pipe pipe = intel_crtc->pipe;
4101 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004102 unsigned long mask;
4103 enum transcoder transcoder;
4104
4105 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4106
4107 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4108 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4109 if (pfit_enabled)
4110 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4111
Imre Deak319be8a2014-03-04 19:22:57 +02004112 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4113 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4114
Imre Deak77d22dc2014-03-05 16:20:52 +02004115 return mask;
4116}
4117
4118void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4119 bool enable)
4120{
4121 if (dev_priv->power_domains.init_power_on == enable)
4122 return;
4123
4124 if (enable)
4125 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4126 else
4127 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4128
4129 dev_priv->power_domains.init_power_on = enable;
4130}
4131
4132static void modeset_update_crtc_power_domains(struct drm_device *dev)
4133{
4134 struct drm_i915_private *dev_priv = dev->dev_private;
4135 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4136 struct intel_crtc *crtc;
4137
4138 /*
4139 * First get all needed power domains, then put all unneeded, to avoid
4140 * any unnecessary toggling of the power wells.
4141 */
4142 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4143 enum intel_display_power_domain domain;
4144
4145 if (!crtc->base.enabled)
4146 continue;
4147
Imre Deak319be8a2014-03-04 19:22:57 +02004148 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004149
4150 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4151 intel_display_power_get(dev_priv, domain);
4152 }
4153
4154 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4155 enum intel_display_power_domain domain;
4156
4157 for_each_power_domain(domain, crtc->enabled_power_domains)
4158 intel_display_power_put(dev_priv, domain);
4159
4160 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4161 }
4162
4163 intel_display_set_init_power(dev_priv, false);
4164}
4165
Jesse Barnes586f49d2013-11-04 16:06:59 -08004166int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004167{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004168 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004169
Jesse Barnes586f49d2013-11-04 16:06:59 -08004170 /* Obtain SKU information */
4171 mutex_lock(&dev_priv->dpio_lock);
4172 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4173 CCK_FUSE_HPLL_FREQ_MASK;
4174 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004175
Jesse Barnes586f49d2013-11-04 16:06:59 -08004176 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004177}
4178
4179/* Adjust CDclk dividers to allow high res or save power if possible */
4180static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4181{
4182 struct drm_i915_private *dev_priv = dev->dev_private;
4183 u32 val, cmd;
4184
Imre Deakd60c4472014-03-27 17:45:10 +02004185 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4186 dev_priv->vlv_cdclk_freq = cdclk;
4187
Jesse Barnes30a970c2013-11-04 13:48:12 -08004188 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4189 cmd = 2;
4190 else if (cdclk == 266)
4191 cmd = 1;
4192 else
4193 cmd = 0;
4194
4195 mutex_lock(&dev_priv->rps.hw_lock);
4196 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4197 val &= ~DSPFREQGUAR_MASK;
4198 val |= (cmd << DSPFREQGUAR_SHIFT);
4199 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4200 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4201 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4202 50)) {
4203 DRM_ERROR("timed out waiting for CDclk change\n");
4204 }
4205 mutex_unlock(&dev_priv->rps.hw_lock);
4206
4207 if (cdclk == 400) {
4208 u32 divider, vco;
4209
4210 vco = valleyview_get_vco(dev_priv);
4211 divider = ((vco << 1) / cdclk) - 1;
4212
4213 mutex_lock(&dev_priv->dpio_lock);
4214 /* adjust cdclk divider */
4215 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4216 val &= ~0xf;
4217 val |= divider;
4218 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4219 mutex_unlock(&dev_priv->dpio_lock);
4220 }
4221
4222 mutex_lock(&dev_priv->dpio_lock);
4223 /* adjust self-refresh exit latency value */
4224 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4225 val &= ~0x7f;
4226
4227 /*
4228 * For high bandwidth configs, we set a higher latency in the bunit
4229 * so that the core display fetch happens in time to avoid underruns.
4230 */
4231 if (cdclk == 400)
4232 val |= 4500 / 250; /* 4.5 usec */
4233 else
4234 val |= 3000 / 250; /* 3.0 usec */
4235 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4236 mutex_unlock(&dev_priv->dpio_lock);
4237
4238 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4239 intel_i2c_reset(dev);
4240}
4241
Imre Deakd60c4472014-03-27 17:45:10 +02004242int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004243{
4244 int cur_cdclk, vco;
4245 int divider;
4246
4247 vco = valleyview_get_vco(dev_priv);
4248
4249 mutex_lock(&dev_priv->dpio_lock);
4250 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4251 mutex_unlock(&dev_priv->dpio_lock);
4252
4253 divider &= 0xf;
4254
4255 cur_cdclk = (vco << 1) / (divider + 1);
4256
4257 return cur_cdclk;
4258}
4259
4260static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4261 int max_pixclk)
4262{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004263 /*
4264 * Really only a few cases to deal with, as only 4 CDclks are supported:
4265 * 200MHz
4266 * 267MHz
4267 * 320MHz
4268 * 400MHz
4269 * So we check to see whether we're above 90% of the lower bin and
4270 * adjust if needed.
4271 */
4272 if (max_pixclk > 288000) {
4273 return 400;
4274 } else if (max_pixclk > 240000) {
4275 return 320;
4276 } else
4277 return 266;
4278 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4279}
4280
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004281/* compute the max pixel clock for new configuration */
4282static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004283{
4284 struct drm_device *dev = dev_priv->dev;
4285 struct intel_crtc *intel_crtc;
4286 int max_pixclk = 0;
4287
4288 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4289 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004290 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004291 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004292 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004293 }
4294
4295 return max_pixclk;
4296}
4297
4298static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004299 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004300{
4301 struct drm_i915_private *dev_priv = dev->dev_private;
4302 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004303 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004304
Imre Deakd60c4472014-03-27 17:45:10 +02004305 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4306 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004307 return;
4308
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004309 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004310 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4311 base.head)
4312 if (intel_crtc->base.enabled)
4313 *prepare_pipes |= (1 << intel_crtc->pipe);
4314}
4315
4316static void valleyview_modeset_global_resources(struct drm_device *dev)
4317{
4318 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004319 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004320 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4321
Imre Deakd60c4472014-03-27 17:45:10 +02004322 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004323 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004324 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004325}
4326
Jesse Barnes89b667f2013-04-18 14:51:36 -07004327static void valleyview_crtc_enable(struct drm_crtc *crtc)
4328{
4329 struct drm_device *dev = crtc->dev;
4330 struct drm_i915_private *dev_priv = dev->dev_private;
4331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4332 struct intel_encoder *encoder;
4333 int pipe = intel_crtc->pipe;
4334 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004335 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004336
4337 WARN_ON(!crtc->enabled);
4338
4339 if (intel_crtc->active)
4340 return;
4341
4342 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004343
Jesse Barnes89b667f2013-04-18 14:51:36 -07004344 for_each_encoder_on_crtc(dev, crtc, encoder)
4345 if (encoder->pre_pll_enable)
4346 encoder->pre_pll_enable(encoder);
4347
Jani Nikula23538ef2013-08-27 15:12:22 +03004348 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4349
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004350 if (!is_dsi)
4351 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004352
4353 for_each_encoder_on_crtc(dev, crtc, encoder)
4354 if (encoder->pre_enable)
4355 encoder->pre_enable(encoder);
4356
Jesse Barnes2dd24552013-04-25 12:55:01 -07004357 i9xx_pfit_enable(intel_crtc);
4358
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004359 intel_crtc_load_lut(crtc);
4360
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004361 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004362 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004363 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Matt Roper262ca2b2014-03-18 17:22:55 -07004364 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004365 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004366 intel_crtc_update_cursor(crtc, true);
4367
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004368 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004369
4370 for_each_encoder_on_crtc(dev, crtc, encoder)
4371 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004372}
4373
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004374static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004375{
4376 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004377 struct drm_i915_private *dev_priv = dev->dev_private;
4378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004379 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004380 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004381 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004382
Daniel Vetter08a48462012-07-02 11:43:47 +02004383 WARN_ON(!crtc->enabled);
4384
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004385 if (intel_crtc->active)
4386 return;
4387
4388 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004389
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004390 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004391 if (encoder->pre_enable)
4392 encoder->pre_enable(encoder);
4393
Daniel Vetterf6736a12013-06-05 13:34:30 +02004394 i9xx_enable_pll(intel_crtc);
4395
Jesse Barnes2dd24552013-04-25 12:55:01 -07004396 i9xx_pfit_enable(intel_crtc);
4397
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004398 intel_crtc_load_lut(crtc);
4399
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004400 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004401 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004402 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Matt Roper262ca2b2014-03-18 17:22:55 -07004403 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004404 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004405 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004406 if (IS_G4X(dev))
4407 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004408 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004409
4410 /* Give the overlay scaler a chance to enable if it's on this pipe */
4411 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004412
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004413 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004414
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004415 for_each_encoder_on_crtc(dev, crtc, encoder)
4416 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004417}
4418
Daniel Vetter87476d62013-04-11 16:29:06 +02004419static void i9xx_pfit_disable(struct intel_crtc *crtc)
4420{
4421 struct drm_device *dev = crtc->base.dev;
4422 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004423
4424 if (!crtc->config.gmch_pfit.control)
4425 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004426
4427 assert_pipe_disabled(dev_priv, crtc->pipe);
4428
Daniel Vetter328d8e82013-05-08 10:36:31 +02004429 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4430 I915_READ(PFIT_CONTROL));
4431 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004432}
4433
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004434static void i9xx_crtc_disable(struct drm_crtc *crtc)
4435{
4436 struct drm_device *dev = crtc->dev;
4437 struct drm_i915_private *dev_priv = dev->dev_private;
4438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004439 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004440 int pipe = intel_crtc->pipe;
4441 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004442
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004443 if (!intel_crtc->active)
4444 return;
4445
Daniel Vetterea9d7582012-07-10 10:42:52 +02004446 for_each_encoder_on_crtc(dev, crtc, encoder)
4447 encoder->disable(encoder);
4448
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004449 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004450 intel_crtc_wait_for_pending_flips(crtc);
4451 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004452
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004453 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004454 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004455
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004456 intel_crtc_dpms_overlay(intel_crtc, false);
4457 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004458 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07004459 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004460
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004461 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004462 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004463
Daniel Vetter87476d62013-04-11 16:29:06 +02004464 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004465
Jesse Barnes89b667f2013-04-18 14:51:36 -07004466 for_each_encoder_on_crtc(dev, crtc, encoder)
4467 if (encoder->post_disable)
4468 encoder->post_disable(encoder);
4469
Jesse Barnesf6071162013-10-01 10:41:38 -07004470 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4471 vlv_disable_pll(dev_priv, pipe);
4472 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004473 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004474
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004475 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004476 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004477
Chris Wilson6b383a72010-09-13 13:54:26 +01004478 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004479}
4480
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004481static void i9xx_crtc_off(struct drm_crtc *crtc)
4482{
4483}
4484
Daniel Vetter976f8a22012-07-08 22:34:21 +02004485static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4486 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004487{
4488 struct drm_device *dev = crtc->dev;
4489 struct drm_i915_master_private *master_priv;
4490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4491 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004492
4493 if (!dev->primary->master)
4494 return;
4495
4496 master_priv = dev->primary->master->driver_priv;
4497 if (!master_priv->sarea_priv)
4498 return;
4499
Jesse Barnes79e53942008-11-07 14:24:08 -08004500 switch (pipe) {
4501 case 0:
4502 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4503 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4504 break;
4505 case 1:
4506 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4507 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4508 break;
4509 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004510 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004511 break;
4512 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004513}
4514
Daniel Vetter976f8a22012-07-08 22:34:21 +02004515/**
4516 * Sets the power management mode of the pipe and plane.
4517 */
4518void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004519{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004520 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004521 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004522 struct intel_encoder *intel_encoder;
4523 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004524
Daniel Vetter976f8a22012-07-08 22:34:21 +02004525 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4526 enable |= intel_encoder->connectors_active;
4527
4528 if (enable)
4529 dev_priv->display.crtc_enable(crtc);
4530 else
4531 dev_priv->display.crtc_disable(crtc);
4532
4533 intel_crtc_update_sarea(crtc, enable);
4534}
4535
Daniel Vetter976f8a22012-07-08 22:34:21 +02004536static void intel_crtc_disable(struct drm_crtc *crtc)
4537{
4538 struct drm_device *dev = crtc->dev;
4539 struct drm_connector *connector;
4540 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004542
4543 /* crtc should still be enabled when we disable it. */
4544 WARN_ON(!crtc->enabled);
4545
4546 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004547 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004548 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004549 dev_priv->display.off(crtc);
4550
Chris Wilson931872f2012-01-16 23:01:13 +00004551 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004552 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004553 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004554
4555 if (crtc->fb) {
4556 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004557 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004558 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004559 crtc->fb = NULL;
4560 }
4561
4562 /* Update computed state. */
4563 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4564 if (!connector->encoder || !connector->encoder->crtc)
4565 continue;
4566
4567 if (connector->encoder->crtc != crtc)
4568 continue;
4569
4570 connector->dpms = DRM_MODE_DPMS_OFF;
4571 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004572 }
4573}
4574
Chris Wilsonea5b2132010-08-04 13:50:23 +01004575void intel_encoder_destroy(struct drm_encoder *encoder)
4576{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004577 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004578
Chris Wilsonea5b2132010-08-04 13:50:23 +01004579 drm_encoder_cleanup(encoder);
4580 kfree(intel_encoder);
4581}
4582
Damien Lespiau92373292013-08-08 22:28:57 +01004583/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004584 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4585 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004586static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004587{
4588 if (mode == DRM_MODE_DPMS_ON) {
4589 encoder->connectors_active = true;
4590
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004591 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004592 } else {
4593 encoder->connectors_active = false;
4594
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004595 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004596 }
4597}
4598
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004599/* Cross check the actual hw state with our own modeset state tracking (and it's
4600 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004601static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004602{
4603 if (connector->get_hw_state(connector)) {
4604 struct intel_encoder *encoder = connector->encoder;
4605 struct drm_crtc *crtc;
4606 bool encoder_enabled;
4607 enum pipe pipe;
4608
4609 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4610 connector->base.base.id,
4611 drm_get_connector_name(&connector->base));
4612
4613 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4614 "wrong connector dpms state\n");
4615 WARN(connector->base.encoder != &encoder->base,
4616 "active connector not linked to encoder\n");
4617 WARN(!encoder->connectors_active,
4618 "encoder->connectors_active not set\n");
4619
4620 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4621 WARN(!encoder_enabled, "encoder not enabled\n");
4622 if (WARN_ON(!encoder->base.crtc))
4623 return;
4624
4625 crtc = encoder->base.crtc;
4626
4627 WARN(!crtc->enabled, "crtc not enabled\n");
4628 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4629 WARN(pipe != to_intel_crtc(crtc)->pipe,
4630 "encoder active on the wrong pipe\n");
4631 }
4632}
4633
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004634/* Even simpler default implementation, if there's really no special case to
4635 * consider. */
4636void intel_connector_dpms(struct drm_connector *connector, int mode)
4637{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004638 /* All the simple cases only support two dpms states. */
4639 if (mode != DRM_MODE_DPMS_ON)
4640 mode = DRM_MODE_DPMS_OFF;
4641
4642 if (mode == connector->dpms)
4643 return;
4644
4645 connector->dpms = mode;
4646
4647 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004648 if (connector->encoder)
4649 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004650
Daniel Vetterb9805142012-08-31 17:37:33 +02004651 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004652}
4653
Daniel Vetterf0947c32012-07-02 13:10:34 +02004654/* Simple connector->get_hw_state implementation for encoders that support only
4655 * one connector and no cloning and hence the encoder state determines the state
4656 * of the connector. */
4657bool intel_connector_get_hw_state(struct intel_connector *connector)
4658{
Daniel Vetter24929352012-07-02 20:28:59 +02004659 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004660 struct intel_encoder *encoder = connector->encoder;
4661
4662 return encoder->get_hw_state(encoder, &pipe);
4663}
4664
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004665static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4666 struct intel_crtc_config *pipe_config)
4667{
4668 struct drm_i915_private *dev_priv = dev->dev_private;
4669 struct intel_crtc *pipe_B_crtc =
4670 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4671
4672 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4673 pipe_name(pipe), pipe_config->fdi_lanes);
4674 if (pipe_config->fdi_lanes > 4) {
4675 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4676 pipe_name(pipe), pipe_config->fdi_lanes);
4677 return false;
4678 }
4679
Paulo Zanonibafb6552013-11-02 21:07:44 -07004680 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004681 if (pipe_config->fdi_lanes > 2) {
4682 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4683 pipe_config->fdi_lanes);
4684 return false;
4685 } else {
4686 return true;
4687 }
4688 }
4689
4690 if (INTEL_INFO(dev)->num_pipes == 2)
4691 return true;
4692
4693 /* Ivybridge 3 pipe is really complicated */
4694 switch (pipe) {
4695 case PIPE_A:
4696 return true;
4697 case PIPE_B:
4698 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4699 pipe_config->fdi_lanes > 2) {
4700 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4701 pipe_name(pipe), pipe_config->fdi_lanes);
4702 return false;
4703 }
4704 return true;
4705 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004706 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004707 pipe_B_crtc->config.fdi_lanes <= 2) {
4708 if (pipe_config->fdi_lanes > 2) {
4709 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4710 pipe_name(pipe), pipe_config->fdi_lanes);
4711 return false;
4712 }
4713 } else {
4714 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4715 return false;
4716 }
4717 return true;
4718 default:
4719 BUG();
4720 }
4721}
4722
Daniel Vettere29c22c2013-02-21 00:00:16 +01004723#define RETRY 1
4724static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4725 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004726{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004727 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004728 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004729 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004730 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004731
Daniel Vettere29c22c2013-02-21 00:00:16 +01004732retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004733 /* FDI is a binary signal running at ~2.7GHz, encoding
4734 * each output octet as 10 bits. The actual frequency
4735 * is stored as a divider into a 100MHz clock, and the
4736 * mode pixel clock is stored in units of 1KHz.
4737 * Hence the bw of each lane in terms of the mode signal
4738 * is:
4739 */
4740 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4741
Damien Lespiau241bfc32013-09-25 16:45:37 +01004742 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004743
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004744 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004745 pipe_config->pipe_bpp);
4746
4747 pipe_config->fdi_lanes = lane;
4748
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004749 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004750 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004751
Daniel Vettere29c22c2013-02-21 00:00:16 +01004752 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4753 intel_crtc->pipe, pipe_config);
4754 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4755 pipe_config->pipe_bpp -= 2*3;
4756 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4757 pipe_config->pipe_bpp);
4758 needs_recompute = true;
4759 pipe_config->bw_constrained = true;
4760
4761 goto retry;
4762 }
4763
4764 if (needs_recompute)
4765 return RETRY;
4766
4767 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004768}
4769
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004770static void hsw_compute_ips_config(struct intel_crtc *crtc,
4771 struct intel_crtc_config *pipe_config)
4772{
Jani Nikulad330a952014-01-21 11:24:25 +02004773 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004774 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004775 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004776}
4777
Daniel Vettera43f6e02013-06-07 23:10:32 +02004778static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004779 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004780{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004781 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004782 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004783
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004784 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004785 if (INTEL_INFO(dev)->gen < 4) {
4786 struct drm_i915_private *dev_priv = dev->dev_private;
4787 int clock_limit =
4788 dev_priv->display.get_display_clock_speed(dev);
4789
4790 /*
4791 * Enable pixel doubling when the dot clock
4792 * is > 90% of the (display) core speed.
4793 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004794 * GDG double wide on either pipe,
4795 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004796 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004797 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004798 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004799 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004800 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004801 }
4802
Damien Lespiau241bfc32013-09-25 16:45:37 +01004803 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004804 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004805 }
Chris Wilson89749352010-09-12 18:25:19 +01004806
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004807 /*
4808 * Pipe horizontal size must be even in:
4809 * - DVO ganged mode
4810 * - LVDS dual channel mode
4811 * - Double wide pipe
4812 */
4813 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4814 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4815 pipe_config->pipe_src_w &= ~1;
4816
Damien Lespiau8693a822013-05-03 18:48:11 +01004817 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4818 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004819 */
4820 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4821 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004822 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004823
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004824 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004825 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004826 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004827 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4828 * for lvds. */
4829 pipe_config->pipe_bpp = 8*3;
4830 }
4831
Damien Lespiauf5adf942013-06-24 18:29:34 +01004832 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004833 hsw_compute_ips_config(crtc, pipe_config);
4834
4835 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4836 * clock survives for now. */
4837 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4838 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004839
Daniel Vetter877d48d2013-04-19 11:24:43 +02004840 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004841 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004842
Daniel Vettere29c22c2013-02-21 00:00:16 +01004843 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004844}
4845
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004846static int valleyview_get_display_clock_speed(struct drm_device *dev)
4847{
4848 return 400000; /* FIXME */
4849}
4850
Jesse Barnese70236a2009-09-21 10:42:27 -07004851static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004852{
Jesse Barnese70236a2009-09-21 10:42:27 -07004853 return 400000;
4854}
Jesse Barnes79e53942008-11-07 14:24:08 -08004855
Jesse Barnese70236a2009-09-21 10:42:27 -07004856static int i915_get_display_clock_speed(struct drm_device *dev)
4857{
4858 return 333000;
4859}
Jesse Barnes79e53942008-11-07 14:24:08 -08004860
Jesse Barnese70236a2009-09-21 10:42:27 -07004861static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4862{
4863 return 200000;
4864}
Jesse Barnes79e53942008-11-07 14:24:08 -08004865
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004866static int pnv_get_display_clock_speed(struct drm_device *dev)
4867{
4868 u16 gcfgc = 0;
4869
4870 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4871
4872 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4873 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4874 return 267000;
4875 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4876 return 333000;
4877 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4878 return 444000;
4879 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4880 return 200000;
4881 default:
4882 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4883 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4884 return 133000;
4885 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4886 return 167000;
4887 }
4888}
4889
Jesse Barnese70236a2009-09-21 10:42:27 -07004890static int i915gm_get_display_clock_speed(struct drm_device *dev)
4891{
4892 u16 gcfgc = 0;
4893
4894 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4895
4896 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004897 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004898 else {
4899 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4900 case GC_DISPLAY_CLOCK_333_MHZ:
4901 return 333000;
4902 default:
4903 case GC_DISPLAY_CLOCK_190_200_MHZ:
4904 return 190000;
4905 }
4906 }
4907}
Jesse Barnes79e53942008-11-07 14:24:08 -08004908
Jesse Barnese70236a2009-09-21 10:42:27 -07004909static int i865_get_display_clock_speed(struct drm_device *dev)
4910{
4911 return 266000;
4912}
4913
4914static int i855_get_display_clock_speed(struct drm_device *dev)
4915{
4916 u16 hpllcc = 0;
4917 /* Assume that the hardware is in the high speed state. This
4918 * should be the default.
4919 */
4920 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4921 case GC_CLOCK_133_200:
4922 case GC_CLOCK_100_200:
4923 return 200000;
4924 case GC_CLOCK_166_250:
4925 return 250000;
4926 case GC_CLOCK_100_133:
4927 return 133000;
4928 }
4929
4930 /* Shouldn't happen */
4931 return 0;
4932}
4933
4934static int i830_get_display_clock_speed(struct drm_device *dev)
4935{
4936 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004937}
4938
Zhenyu Wang2c072452009-06-05 15:38:42 +08004939static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004940intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004941{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004942 while (*num > DATA_LINK_M_N_MASK ||
4943 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004944 *num >>= 1;
4945 *den >>= 1;
4946 }
4947}
4948
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004949static void compute_m_n(unsigned int m, unsigned int n,
4950 uint32_t *ret_m, uint32_t *ret_n)
4951{
4952 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4953 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4954 intel_reduce_m_n_ratio(ret_m, ret_n);
4955}
4956
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004957void
4958intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4959 int pixel_clock, int link_clock,
4960 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004961{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004962 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004963
4964 compute_m_n(bits_per_pixel * pixel_clock,
4965 link_clock * nlanes * 8,
4966 &m_n->gmch_m, &m_n->gmch_n);
4967
4968 compute_m_n(pixel_clock, link_clock,
4969 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004970}
4971
Chris Wilsona7615032011-01-12 17:04:08 +00004972static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4973{
Jani Nikulad330a952014-01-21 11:24:25 +02004974 if (i915.panel_use_ssc >= 0)
4975 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004976 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004977 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004978}
4979
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004980static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4981{
4982 struct drm_device *dev = crtc->dev;
4983 struct drm_i915_private *dev_priv = dev->dev_private;
4984 int refclk;
4985
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004986 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004987 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004988 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004989 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004990 refclk = dev_priv->vbt.lvds_ssc_freq;
4991 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004992 } else if (!IS_GEN2(dev)) {
4993 refclk = 96000;
4994 } else {
4995 refclk = 48000;
4996 }
4997
4998 return refclk;
4999}
5000
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005001static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005002{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005003 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005004}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005005
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005006static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5007{
5008 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005009}
5010
Daniel Vetterf47709a2013-03-28 10:42:02 +01005011static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005012 intel_clock_t *reduced_clock)
5013{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005014 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005015 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005016 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005017 u32 fp, fp2 = 0;
5018
5019 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005020 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005021 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005022 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005023 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005024 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005025 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005026 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005027 }
5028
5029 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005030 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005031
Daniel Vetterf47709a2013-03-28 10:42:02 +01005032 crtc->lowfreq_avail = false;
5033 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005034 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005035 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005036 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005037 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005038 } else {
5039 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005040 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005041 }
5042}
5043
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005044static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5045 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005046{
5047 u32 reg_val;
5048
5049 /*
5050 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5051 * and set it to a reasonable value instead.
5052 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005053 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005054 reg_val &= 0xffffff00;
5055 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005056 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005057
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005058 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005059 reg_val &= 0x8cffffff;
5060 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005061 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005062
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005063 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005064 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005065 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005066
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005067 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005068 reg_val &= 0x00ffffff;
5069 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005070 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005071}
5072
Daniel Vetterb5518422013-05-03 11:49:48 +02005073static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5074 struct intel_link_m_n *m_n)
5075{
5076 struct drm_device *dev = crtc->base.dev;
5077 struct drm_i915_private *dev_priv = dev->dev_private;
5078 int pipe = crtc->pipe;
5079
Daniel Vettere3b95f12013-05-03 11:49:49 +02005080 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5081 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5082 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5083 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005084}
5085
5086static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5087 struct intel_link_m_n *m_n)
5088{
5089 struct drm_device *dev = crtc->base.dev;
5090 struct drm_i915_private *dev_priv = dev->dev_private;
5091 int pipe = crtc->pipe;
5092 enum transcoder transcoder = crtc->config.cpu_transcoder;
5093
5094 if (INTEL_INFO(dev)->gen >= 5) {
5095 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5096 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5097 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5098 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5099 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005100 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5101 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5102 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5103 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005104 }
5105}
5106
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005107static void intel_dp_set_m_n(struct intel_crtc *crtc)
5108{
5109 if (crtc->config.has_pch_encoder)
5110 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5111 else
5112 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5113}
5114
Daniel Vetterf47709a2013-03-28 10:42:02 +01005115static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005116{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005117 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005118 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005119 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005120 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005121 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005122 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005123
Daniel Vetter09153002012-12-12 14:06:44 +01005124 mutex_lock(&dev_priv->dpio_lock);
5125
Daniel Vetterf47709a2013-03-28 10:42:02 +01005126 bestn = crtc->config.dpll.n;
5127 bestm1 = crtc->config.dpll.m1;
5128 bestm2 = crtc->config.dpll.m2;
5129 bestp1 = crtc->config.dpll.p1;
5130 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005131
Jesse Barnes89b667f2013-04-18 14:51:36 -07005132 /* See eDP HDMI DPIO driver vbios notes doc */
5133
5134 /* PLL B needs special handling */
5135 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005136 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005137
5138 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005139 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005140
5141 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005142 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005143 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005144 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005145
5146 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005147 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005148
5149 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005150 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5151 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5152 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005153 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005154
5155 /*
5156 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5157 * but we don't support that).
5158 * Note: don't use the DAC post divider as it seems unstable.
5159 */
5160 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005161 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005162
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005163 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005164 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005165
Jesse Barnes89b667f2013-04-18 14:51:36 -07005166 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005167 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005168 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005169 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005170 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005171 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005172 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005173 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005174 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005175
Jesse Barnes89b667f2013-04-18 14:51:36 -07005176 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5177 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5178 /* Use SSC source */
5179 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005180 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005181 0x0df40000);
5182 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005183 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005184 0x0df70000);
5185 } else { /* HDMI or VGA */
5186 /* Use bend source */
5187 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005188 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005189 0x0df70000);
5190 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005192 0x0df40000);
5193 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005194
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005195 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005196 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5197 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5198 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5199 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005200 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005201
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005202 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005203
Imre Deake5cbfbf2014-01-09 17:08:16 +02005204 /*
5205 * Enable DPIO clock input. We should never disable the reference
5206 * clock for pipe B, since VGA hotplug / manual detection depends
5207 * on it.
5208 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005209 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5210 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005211 /* We should never disable this, set it here for state tracking */
5212 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005213 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005214 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005215 crtc->config.dpll_hw_state.dpll = dpll;
5216
Daniel Vetteref1b4602013-06-01 17:17:04 +02005217 dpll_md = (crtc->config.pixel_multiplier - 1)
5218 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005219 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5220
Daniel Vetter09153002012-12-12 14:06:44 +01005221 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005222}
5223
Daniel Vetterf47709a2013-03-28 10:42:02 +01005224static void i9xx_update_pll(struct intel_crtc *crtc,
5225 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005226 int num_connectors)
5227{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005228 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005229 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005230 u32 dpll;
5231 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005232 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005233
Daniel Vetterf47709a2013-03-28 10:42:02 +01005234 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305235
Daniel Vetterf47709a2013-03-28 10:42:02 +01005236 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5237 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005238
5239 dpll = DPLL_VGA_MODE_DIS;
5240
Daniel Vetterf47709a2013-03-28 10:42:02 +01005241 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005242 dpll |= DPLLB_MODE_LVDS;
5243 else
5244 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005245
Daniel Vetteref1b4602013-06-01 17:17:04 +02005246 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005247 dpll |= (crtc->config.pixel_multiplier - 1)
5248 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005249 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005250
5251 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005252 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005253
Daniel Vetterf47709a2013-03-28 10:42:02 +01005254 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005255 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005256
5257 /* compute bitmask from p1 value */
5258 if (IS_PINEVIEW(dev))
5259 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5260 else {
5261 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5262 if (IS_G4X(dev) && reduced_clock)
5263 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5264 }
5265 switch (clock->p2) {
5266 case 5:
5267 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5268 break;
5269 case 7:
5270 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5271 break;
5272 case 10:
5273 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5274 break;
5275 case 14:
5276 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5277 break;
5278 }
5279 if (INTEL_INFO(dev)->gen >= 4)
5280 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5281
Daniel Vetter09ede542013-04-30 14:01:45 +02005282 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005283 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005284 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005285 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5286 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5287 else
5288 dpll |= PLL_REF_INPUT_DREFCLK;
5289
5290 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005291 crtc->config.dpll_hw_state.dpll = dpll;
5292
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005293 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005294 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5295 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005296 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005297 }
5298}
5299
Daniel Vetterf47709a2013-03-28 10:42:02 +01005300static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005301 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005302 int num_connectors)
5303{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005304 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005305 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005306 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005307 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005308
Daniel Vetterf47709a2013-03-28 10:42:02 +01005309 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305310
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005311 dpll = DPLL_VGA_MODE_DIS;
5312
Daniel Vetterf47709a2013-03-28 10:42:02 +01005313 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005314 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5315 } else {
5316 if (clock->p1 == 2)
5317 dpll |= PLL_P1_DIVIDE_BY_TWO;
5318 else
5319 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5320 if (clock->p2 == 4)
5321 dpll |= PLL_P2_DIVIDE_BY_4;
5322 }
5323
Daniel Vetter4a33e482013-07-06 12:52:05 +02005324 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5325 dpll |= DPLL_DVO_2X_MODE;
5326
Daniel Vetterf47709a2013-03-28 10:42:02 +01005327 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005328 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5329 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5330 else
5331 dpll |= PLL_REF_INPUT_DREFCLK;
5332
5333 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005334 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005335}
5336
Daniel Vetter8a654f32013-06-01 17:16:22 +02005337static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005338{
5339 struct drm_device *dev = intel_crtc->base.dev;
5340 struct drm_i915_private *dev_priv = dev->dev_private;
5341 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005342 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005343 struct drm_display_mode *adjusted_mode =
5344 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005345 uint32_t crtc_vtotal, crtc_vblank_end;
5346 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005347
5348 /* We need to be careful not to changed the adjusted mode, for otherwise
5349 * the hw state checker will get angry at the mismatch. */
5350 crtc_vtotal = adjusted_mode->crtc_vtotal;
5351 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005352
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005353 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005354 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005355 crtc_vtotal -= 1;
5356 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005357
5358 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5359 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5360 else
5361 vsyncshift = adjusted_mode->crtc_hsync_start -
5362 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005363 if (vsyncshift < 0)
5364 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005365 }
5366
5367 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005368 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005369
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005370 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005371 (adjusted_mode->crtc_hdisplay - 1) |
5372 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005373 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005374 (adjusted_mode->crtc_hblank_start - 1) |
5375 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005376 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005377 (adjusted_mode->crtc_hsync_start - 1) |
5378 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5379
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005380 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005381 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005382 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005383 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005384 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005385 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005386 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005387 (adjusted_mode->crtc_vsync_start - 1) |
5388 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5389
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005390 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5391 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5392 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5393 * bits. */
5394 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5395 (pipe == PIPE_B || pipe == PIPE_C))
5396 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5397
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005398 /* pipesrc controls the size that is scaled from, which should
5399 * always be the user's requested size.
5400 */
5401 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005402 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5403 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005404}
5405
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005406static void intel_get_pipe_timings(struct intel_crtc *crtc,
5407 struct intel_crtc_config *pipe_config)
5408{
5409 struct drm_device *dev = crtc->base.dev;
5410 struct drm_i915_private *dev_priv = dev->dev_private;
5411 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5412 uint32_t tmp;
5413
5414 tmp = I915_READ(HTOTAL(cpu_transcoder));
5415 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5416 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5417 tmp = I915_READ(HBLANK(cpu_transcoder));
5418 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5419 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5420 tmp = I915_READ(HSYNC(cpu_transcoder));
5421 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5422 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5423
5424 tmp = I915_READ(VTOTAL(cpu_transcoder));
5425 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5426 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5427 tmp = I915_READ(VBLANK(cpu_transcoder));
5428 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5429 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5430 tmp = I915_READ(VSYNC(cpu_transcoder));
5431 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5432 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5433
5434 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5435 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5436 pipe_config->adjusted_mode.crtc_vtotal += 1;
5437 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5438 }
5439
5440 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005441 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5442 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5443
5444 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5445 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005446}
5447
Daniel Vetterf6a83282014-02-11 15:28:57 -08005448void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5449 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005450{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005451 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5452 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5453 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5454 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005455
Daniel Vetterf6a83282014-02-11 15:28:57 -08005456 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5457 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5458 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5459 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005460
Daniel Vetterf6a83282014-02-11 15:28:57 -08005461 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005462
Daniel Vetterf6a83282014-02-11 15:28:57 -08005463 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5464 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005465}
5466
Daniel Vetter84b046f2013-02-19 18:48:54 +01005467static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5468{
5469 struct drm_device *dev = intel_crtc->base.dev;
5470 struct drm_i915_private *dev_priv = dev->dev_private;
5471 uint32_t pipeconf;
5472
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005473 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005474
Daniel Vetter67c72a12013-09-24 11:46:14 +02005475 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5476 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5477 pipeconf |= PIPECONF_ENABLE;
5478
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005479 if (intel_crtc->config.double_wide)
5480 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005481
Daniel Vetterff9ce462013-04-24 14:57:17 +02005482 /* only g4x and later have fancy bpc/dither controls */
5483 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005484 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5485 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5486 pipeconf |= PIPECONF_DITHER_EN |
5487 PIPECONF_DITHER_TYPE_SP;
5488
5489 switch (intel_crtc->config.pipe_bpp) {
5490 case 18:
5491 pipeconf |= PIPECONF_6BPC;
5492 break;
5493 case 24:
5494 pipeconf |= PIPECONF_8BPC;
5495 break;
5496 case 30:
5497 pipeconf |= PIPECONF_10BPC;
5498 break;
5499 default:
5500 /* Case prevented by intel_choose_pipe_bpp_dither. */
5501 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005502 }
5503 }
5504
5505 if (HAS_PIPE_CXSR(dev)) {
5506 if (intel_crtc->lowfreq_avail) {
5507 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5508 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5509 } else {
5510 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005511 }
5512 }
5513
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005514 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5515 if (INTEL_INFO(dev)->gen < 4 ||
5516 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5517 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5518 else
5519 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5520 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005521 pipeconf |= PIPECONF_PROGRESSIVE;
5522
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005523 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5524 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005525
Daniel Vetter84b046f2013-02-19 18:48:54 +01005526 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5527 POSTING_READ(PIPECONF(intel_crtc->pipe));
5528}
5529
Eric Anholtf564048e2011-03-30 13:01:02 -07005530static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005531 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005532 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005533{
5534 struct drm_device *dev = crtc->dev;
5535 struct drm_i915_private *dev_priv = dev->dev_private;
5536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5537 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005538 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005539 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005540 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005541 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005542 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005543 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005544 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005545 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005546 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005547
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005548 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005549 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005550 case INTEL_OUTPUT_LVDS:
5551 is_lvds = true;
5552 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005553 case INTEL_OUTPUT_DSI:
5554 is_dsi = true;
5555 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005556 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005557
Eric Anholtc751ce42010-03-25 11:48:48 -07005558 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005559 }
5560
Jani Nikulaf2335332013-09-13 11:03:09 +03005561 if (is_dsi)
5562 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005563
Jani Nikulaf2335332013-09-13 11:03:09 +03005564 if (!intel_crtc->config.clock_set) {
5565 refclk = i9xx_get_refclk(crtc, num_connectors);
5566
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005567 /*
5568 * Returns a set of divisors for the desired target clock with
5569 * the given refclk, or FALSE. The returned values represent
5570 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5571 * 2) / p1 / p2.
5572 */
5573 limit = intel_limit(crtc, refclk);
5574 ok = dev_priv->display.find_dpll(limit, crtc,
5575 intel_crtc->config.port_clock,
5576 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005577 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005578 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5579 return -EINVAL;
5580 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005581
Jani Nikulaf2335332013-09-13 11:03:09 +03005582 if (is_lvds && dev_priv->lvds_downclock_avail) {
5583 /*
5584 * Ensure we match the reduced clock's P to the target
5585 * clock. If the clocks don't match, we can't switch
5586 * the display clock by using the FP0/FP1. In such case
5587 * we will disable the LVDS downclock feature.
5588 */
5589 has_reduced_clock =
5590 dev_priv->display.find_dpll(limit, crtc,
5591 dev_priv->lvds_downclock,
5592 refclk, &clock,
5593 &reduced_clock);
5594 }
5595 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005596 intel_crtc->config.dpll.n = clock.n;
5597 intel_crtc->config.dpll.m1 = clock.m1;
5598 intel_crtc->config.dpll.m2 = clock.m2;
5599 intel_crtc->config.dpll.p1 = clock.p1;
5600 intel_crtc->config.dpll.p2 = clock.p2;
5601 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005602
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005603 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005604 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305605 has_reduced_clock ? &reduced_clock : NULL,
5606 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005607 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005608 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005609 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005610 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005611 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005612 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005613 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005614
Jani Nikulaf2335332013-09-13 11:03:09 +03005615skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005616 /* Set up the display plane register */
5617 dspcntr = DISPPLANE_GAMMA_ENABLE;
5618
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005619 if (!IS_VALLEYVIEW(dev)) {
5620 if (pipe == 0)
5621 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5622 else
5623 dspcntr |= DISPPLANE_SEL_PIPE_B;
5624 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005625
Ville Syrjälä2070f002014-03-31 18:21:25 +03005626 if (intel_crtc->config.has_dp_encoder)
5627 intel_dp_set_m_n(intel_crtc);
5628
Daniel Vetter8a654f32013-06-01 17:16:22 +02005629 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005630
5631 /* pipesrc and dspsize control the size that is scaled from,
5632 * which should always be the user's requested size.
5633 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005634 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005635 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5636 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005637 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005638
Daniel Vetter84b046f2013-02-19 18:48:54 +01005639 i9xx_set_pipeconf(intel_crtc);
5640
Eric Anholtf564048e2011-03-30 13:01:02 -07005641 I915_WRITE(DSPCNTR(plane), dspcntr);
5642 POSTING_READ(DSPCNTR(plane));
5643
Daniel Vetter94352cf2012-07-05 22:51:56 +02005644 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005645
Eric Anholtf564048e2011-03-30 13:01:02 -07005646 return ret;
5647}
5648
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005649static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5650 struct intel_crtc_config *pipe_config)
5651{
5652 struct drm_device *dev = crtc->base.dev;
5653 struct drm_i915_private *dev_priv = dev->dev_private;
5654 uint32_t tmp;
5655
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005656 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5657 return;
5658
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005659 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005660 if (!(tmp & PFIT_ENABLE))
5661 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005662
Daniel Vetter06922822013-07-11 13:35:40 +02005663 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005664 if (INTEL_INFO(dev)->gen < 4) {
5665 if (crtc->pipe != PIPE_B)
5666 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005667 } else {
5668 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5669 return;
5670 }
5671
Daniel Vetter06922822013-07-11 13:35:40 +02005672 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005673 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5674 if (INTEL_INFO(dev)->gen < 5)
5675 pipe_config->gmch_pfit.lvds_border_bits =
5676 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5677}
5678
Jesse Barnesacbec812013-09-20 11:29:32 -07005679static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5680 struct intel_crtc_config *pipe_config)
5681{
5682 struct drm_device *dev = crtc->base.dev;
5683 struct drm_i915_private *dev_priv = dev->dev_private;
5684 int pipe = pipe_config->cpu_transcoder;
5685 intel_clock_t clock;
5686 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005687 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005688
5689 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005690 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005691 mutex_unlock(&dev_priv->dpio_lock);
5692
5693 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5694 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5695 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5696 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5697 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5698
Ville Syrjäläf6466282013-10-14 14:50:31 +03005699 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005700
Ville Syrjäläf6466282013-10-14 14:50:31 +03005701 /* clock.dot is the fast clock */
5702 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005703}
5704
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005705static void i9xx_get_plane_config(struct intel_crtc *crtc,
5706 struct intel_plane_config *plane_config)
5707{
5708 struct drm_device *dev = crtc->base.dev;
5709 struct drm_i915_private *dev_priv = dev->dev_private;
5710 u32 val, base, offset;
5711 int pipe = crtc->pipe, plane = crtc->plane;
5712 int fourcc, pixel_format;
5713 int aligned_height;
5714
Jesse Barnes484b41d2014-03-07 08:57:55 -08005715 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5716 if (!crtc->base.fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005717 DRM_DEBUG_KMS("failed to alloc fb\n");
5718 return;
5719 }
5720
5721 val = I915_READ(DSPCNTR(plane));
5722
5723 if (INTEL_INFO(dev)->gen >= 4)
5724 if (val & DISPPLANE_TILED)
5725 plane_config->tiled = true;
5726
5727 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5728 fourcc = intel_format_to_fourcc(pixel_format);
Jesse Barnes484b41d2014-03-07 08:57:55 -08005729 crtc->base.fb->pixel_format = fourcc;
5730 crtc->base.fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005731 drm_format_plane_cpp(fourcc, 0) * 8;
5732
5733 if (INTEL_INFO(dev)->gen >= 4) {
5734 if (plane_config->tiled)
5735 offset = I915_READ(DSPTILEOFF(plane));
5736 else
5737 offset = I915_READ(DSPLINOFF(plane));
5738 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5739 } else {
5740 base = I915_READ(DSPADDR(plane));
5741 }
5742 plane_config->base = base;
5743
5744 val = I915_READ(PIPESRC(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08005745 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
5746 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005747
5748 val = I915_READ(DSPSTRIDE(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08005749 crtc->base.fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005750
Jesse Barnes484b41d2014-03-07 08:57:55 -08005751 aligned_height = intel_align_height(dev, crtc->base.fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005752 plane_config->tiled);
5753
Jesse Barnes484b41d2014-03-07 08:57:55 -08005754 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005755 aligned_height, PAGE_SIZE);
5756
5757 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Jesse Barnes484b41d2014-03-07 08:57:55 -08005758 pipe, plane, crtc->base.fb->width,
5759 crtc->base.fb->height,
5760 crtc->base.fb->bits_per_pixel, base,
5761 crtc->base.fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005762 plane_config->size);
5763
5764}
5765
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005766static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5767 struct intel_crtc_config *pipe_config)
5768{
5769 struct drm_device *dev = crtc->base.dev;
5770 struct drm_i915_private *dev_priv = dev->dev_private;
5771 uint32_t tmp;
5772
Imre Deakb5482bd2014-03-05 16:20:55 +02005773 if (!intel_display_power_enabled(dev_priv,
5774 POWER_DOMAIN_PIPE(crtc->pipe)))
5775 return false;
5776
Daniel Vettere143a212013-07-04 12:01:15 +02005777 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005778 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005779
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005780 tmp = I915_READ(PIPECONF(crtc->pipe));
5781 if (!(tmp & PIPECONF_ENABLE))
5782 return false;
5783
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005784 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5785 switch (tmp & PIPECONF_BPC_MASK) {
5786 case PIPECONF_6BPC:
5787 pipe_config->pipe_bpp = 18;
5788 break;
5789 case PIPECONF_8BPC:
5790 pipe_config->pipe_bpp = 24;
5791 break;
5792 case PIPECONF_10BPC:
5793 pipe_config->pipe_bpp = 30;
5794 break;
5795 default:
5796 break;
5797 }
5798 }
5799
Ville Syrjälä282740f2013-09-04 18:30:03 +03005800 if (INTEL_INFO(dev)->gen < 4)
5801 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5802
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005803 intel_get_pipe_timings(crtc, pipe_config);
5804
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005805 i9xx_get_pfit_config(crtc, pipe_config);
5806
Daniel Vetter6c49f242013-06-06 12:45:25 +02005807 if (INTEL_INFO(dev)->gen >= 4) {
5808 tmp = I915_READ(DPLL_MD(crtc->pipe));
5809 pipe_config->pixel_multiplier =
5810 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5811 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005812 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005813 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5814 tmp = I915_READ(DPLL(crtc->pipe));
5815 pipe_config->pixel_multiplier =
5816 ((tmp & SDVO_MULTIPLIER_MASK)
5817 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5818 } else {
5819 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5820 * port and will be fixed up in the encoder->get_config
5821 * function. */
5822 pipe_config->pixel_multiplier = 1;
5823 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005824 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5825 if (!IS_VALLEYVIEW(dev)) {
5826 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5827 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005828 } else {
5829 /* Mask out read-only status bits. */
5830 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5831 DPLL_PORTC_READY_MASK |
5832 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005833 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005834
Jesse Barnesacbec812013-09-20 11:29:32 -07005835 if (IS_VALLEYVIEW(dev))
5836 vlv_crtc_clock_get(crtc, pipe_config);
5837 else
5838 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005839
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005840 return true;
5841}
5842
Paulo Zanonidde86e22012-12-01 12:04:25 -02005843static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005844{
5845 struct drm_i915_private *dev_priv = dev->dev_private;
5846 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005847 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005848 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005849 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005850 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005851 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005852 bool has_ck505 = false;
5853 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005854
5855 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005856 list_for_each_entry(encoder, &mode_config->encoder_list,
5857 base.head) {
5858 switch (encoder->type) {
5859 case INTEL_OUTPUT_LVDS:
5860 has_panel = true;
5861 has_lvds = true;
5862 break;
5863 case INTEL_OUTPUT_EDP:
5864 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005865 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005866 has_cpu_edp = true;
5867 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005868 }
5869 }
5870
Keith Packard99eb6a02011-09-26 14:29:12 -07005871 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005872 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005873 can_ssc = has_ck505;
5874 } else {
5875 has_ck505 = false;
5876 can_ssc = true;
5877 }
5878
Imre Deak2de69052013-05-08 13:14:04 +03005879 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5880 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005881
5882 /* Ironlake: try to setup display ref clock before DPLL
5883 * enabling. This is only under driver's control after
5884 * PCH B stepping, previous chipset stepping should be
5885 * ignoring this setting.
5886 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005887 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005888
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005889 /* As we must carefully and slowly disable/enable each source in turn,
5890 * compute the final state we want first and check if we need to
5891 * make any changes at all.
5892 */
5893 final = val;
5894 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005895 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005896 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005897 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005898 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5899
5900 final &= ~DREF_SSC_SOURCE_MASK;
5901 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5902 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005903
Keith Packard199e5d72011-09-22 12:01:57 -07005904 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005905 final |= DREF_SSC_SOURCE_ENABLE;
5906
5907 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5908 final |= DREF_SSC1_ENABLE;
5909
5910 if (has_cpu_edp) {
5911 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5912 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5913 else
5914 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5915 } else
5916 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5917 } else {
5918 final |= DREF_SSC_SOURCE_DISABLE;
5919 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5920 }
5921
5922 if (final == val)
5923 return;
5924
5925 /* Always enable nonspread source */
5926 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5927
5928 if (has_ck505)
5929 val |= DREF_NONSPREAD_CK505_ENABLE;
5930 else
5931 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5932
5933 if (has_panel) {
5934 val &= ~DREF_SSC_SOURCE_MASK;
5935 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005936
Keith Packard199e5d72011-09-22 12:01:57 -07005937 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005938 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005939 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005940 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005941 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005942 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005943
5944 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005945 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005946 POSTING_READ(PCH_DREF_CONTROL);
5947 udelay(200);
5948
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005949 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005950
5951 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005952 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005953 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005954 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005955 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005956 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005957 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005958 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005959 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005960 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005961
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005962 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005963 POSTING_READ(PCH_DREF_CONTROL);
5964 udelay(200);
5965 } else {
5966 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5967
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005968 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005969
5970 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005971 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005972
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005973 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005974 POSTING_READ(PCH_DREF_CONTROL);
5975 udelay(200);
5976
5977 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005978 val &= ~DREF_SSC_SOURCE_MASK;
5979 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005980
5981 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005982 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005983
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005984 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005985 POSTING_READ(PCH_DREF_CONTROL);
5986 udelay(200);
5987 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005988
5989 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005990}
5991
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005992static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005993{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005994 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005995
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005996 tmp = I915_READ(SOUTH_CHICKEN2);
5997 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5998 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005999
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006000 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6001 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6002 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006003
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006004 tmp = I915_READ(SOUTH_CHICKEN2);
6005 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6006 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006007
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006008 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6009 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6010 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006011}
6012
6013/* WaMPhyProgramming:hsw */
6014static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6015{
6016 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006017
6018 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6019 tmp &= ~(0xFF << 24);
6020 tmp |= (0x12 << 24);
6021 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6022
Paulo Zanonidde86e22012-12-01 12:04:25 -02006023 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6024 tmp |= (1 << 11);
6025 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6026
6027 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6028 tmp |= (1 << 11);
6029 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6030
Paulo Zanonidde86e22012-12-01 12:04:25 -02006031 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6032 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6033 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6034
6035 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6036 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6037 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6038
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006039 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6040 tmp &= ~(7 << 13);
6041 tmp |= (5 << 13);
6042 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006043
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006044 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6045 tmp &= ~(7 << 13);
6046 tmp |= (5 << 13);
6047 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006048
6049 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6050 tmp &= ~0xFF;
6051 tmp |= 0x1C;
6052 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6053
6054 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6055 tmp &= ~0xFF;
6056 tmp |= 0x1C;
6057 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6058
6059 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6060 tmp &= ~(0xFF << 16);
6061 tmp |= (0x1C << 16);
6062 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6063
6064 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6065 tmp &= ~(0xFF << 16);
6066 tmp |= (0x1C << 16);
6067 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6068
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006069 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6070 tmp |= (1 << 27);
6071 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006072
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006073 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6074 tmp |= (1 << 27);
6075 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006076
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006077 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6078 tmp &= ~(0xF << 28);
6079 tmp |= (4 << 28);
6080 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006081
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006082 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6083 tmp &= ~(0xF << 28);
6084 tmp |= (4 << 28);
6085 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006086}
6087
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006088/* Implements 3 different sequences from BSpec chapter "Display iCLK
6089 * Programming" based on the parameters passed:
6090 * - Sequence to enable CLKOUT_DP
6091 * - Sequence to enable CLKOUT_DP without spread
6092 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6093 */
6094static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6095 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006096{
6097 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006098 uint32_t reg, tmp;
6099
6100 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6101 with_spread = true;
6102 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6103 with_fdi, "LP PCH doesn't have FDI\n"))
6104 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006105
6106 mutex_lock(&dev_priv->dpio_lock);
6107
6108 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6109 tmp &= ~SBI_SSCCTL_DISABLE;
6110 tmp |= SBI_SSCCTL_PATHALT;
6111 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6112
6113 udelay(24);
6114
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006115 if (with_spread) {
6116 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6117 tmp &= ~SBI_SSCCTL_PATHALT;
6118 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006119
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006120 if (with_fdi) {
6121 lpt_reset_fdi_mphy(dev_priv);
6122 lpt_program_fdi_mphy(dev_priv);
6123 }
6124 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006125
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006126 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6127 SBI_GEN0 : SBI_DBUFF0;
6128 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6129 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6130 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006131
6132 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006133}
6134
Paulo Zanoni47701c32013-07-23 11:19:25 -03006135/* Sequence to disable CLKOUT_DP */
6136static void lpt_disable_clkout_dp(struct drm_device *dev)
6137{
6138 struct drm_i915_private *dev_priv = dev->dev_private;
6139 uint32_t reg, tmp;
6140
6141 mutex_lock(&dev_priv->dpio_lock);
6142
6143 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6144 SBI_GEN0 : SBI_DBUFF0;
6145 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6146 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6147 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6148
6149 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6150 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6151 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6152 tmp |= SBI_SSCCTL_PATHALT;
6153 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6154 udelay(32);
6155 }
6156 tmp |= SBI_SSCCTL_DISABLE;
6157 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6158 }
6159
6160 mutex_unlock(&dev_priv->dpio_lock);
6161}
6162
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006163static void lpt_init_pch_refclk(struct drm_device *dev)
6164{
6165 struct drm_mode_config *mode_config = &dev->mode_config;
6166 struct intel_encoder *encoder;
6167 bool has_vga = false;
6168
6169 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6170 switch (encoder->type) {
6171 case INTEL_OUTPUT_ANALOG:
6172 has_vga = true;
6173 break;
6174 }
6175 }
6176
Paulo Zanoni47701c32013-07-23 11:19:25 -03006177 if (has_vga)
6178 lpt_enable_clkout_dp(dev, true, true);
6179 else
6180 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006181}
6182
Paulo Zanonidde86e22012-12-01 12:04:25 -02006183/*
6184 * Initialize reference clocks when the driver loads
6185 */
6186void intel_init_pch_refclk(struct drm_device *dev)
6187{
6188 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6189 ironlake_init_pch_refclk(dev);
6190 else if (HAS_PCH_LPT(dev))
6191 lpt_init_pch_refclk(dev);
6192}
6193
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006194static int ironlake_get_refclk(struct drm_crtc *crtc)
6195{
6196 struct drm_device *dev = crtc->dev;
6197 struct drm_i915_private *dev_priv = dev->dev_private;
6198 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006199 int num_connectors = 0;
6200 bool is_lvds = false;
6201
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006202 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006203 switch (encoder->type) {
6204 case INTEL_OUTPUT_LVDS:
6205 is_lvds = true;
6206 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006207 }
6208 num_connectors++;
6209 }
6210
6211 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006212 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006213 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006214 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006215 }
6216
6217 return 120000;
6218}
6219
Daniel Vetter6ff93602013-04-19 11:24:36 +02006220static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006221{
6222 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6224 int pipe = intel_crtc->pipe;
6225 uint32_t val;
6226
Daniel Vetter78114072013-06-13 00:54:57 +02006227 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006228
Daniel Vetter965e0c42013-03-27 00:44:57 +01006229 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006230 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006231 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006232 break;
6233 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006234 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006235 break;
6236 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006237 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006238 break;
6239 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006240 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006241 break;
6242 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006243 /* Case prevented by intel_choose_pipe_bpp_dither. */
6244 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006245 }
6246
Daniel Vetterd8b32242013-04-25 17:54:44 +02006247 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006248 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6249
Daniel Vetter6ff93602013-04-19 11:24:36 +02006250 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006251 val |= PIPECONF_INTERLACED_ILK;
6252 else
6253 val |= PIPECONF_PROGRESSIVE;
6254
Daniel Vetter50f3b012013-03-27 00:44:56 +01006255 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006256 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006257
Paulo Zanonic8203562012-09-12 10:06:29 -03006258 I915_WRITE(PIPECONF(pipe), val);
6259 POSTING_READ(PIPECONF(pipe));
6260}
6261
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006262/*
6263 * Set up the pipe CSC unit.
6264 *
6265 * Currently only full range RGB to limited range RGB conversion
6266 * is supported, but eventually this should handle various
6267 * RGB<->YCbCr scenarios as well.
6268 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006269static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006270{
6271 struct drm_device *dev = crtc->dev;
6272 struct drm_i915_private *dev_priv = dev->dev_private;
6273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6274 int pipe = intel_crtc->pipe;
6275 uint16_t coeff = 0x7800; /* 1.0 */
6276
6277 /*
6278 * TODO: Check what kind of values actually come out of the pipe
6279 * with these coeff/postoff values and adjust to get the best
6280 * accuracy. Perhaps we even need to take the bpc value into
6281 * consideration.
6282 */
6283
Daniel Vetter50f3b012013-03-27 00:44:56 +01006284 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006285 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6286
6287 /*
6288 * GY/GU and RY/RU should be the other way around according
6289 * to BSpec, but reality doesn't agree. Just set them up in
6290 * a way that results in the correct picture.
6291 */
6292 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6293 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6294
6295 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6296 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6297
6298 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6299 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6300
6301 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6302 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6303 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6304
6305 if (INTEL_INFO(dev)->gen > 6) {
6306 uint16_t postoff = 0;
6307
Daniel Vetter50f3b012013-03-27 00:44:56 +01006308 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006309 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006310
6311 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6312 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6313 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6314
6315 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6316 } else {
6317 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6318
Daniel Vetter50f3b012013-03-27 00:44:56 +01006319 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006320 mode |= CSC_BLACK_SCREEN_OFFSET;
6321
6322 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6323 }
6324}
6325
Daniel Vetter6ff93602013-04-19 11:24:36 +02006326static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006327{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006328 struct drm_device *dev = crtc->dev;
6329 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006331 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006332 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006333 uint32_t val;
6334
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006335 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006336
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006337 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006338 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6339
Daniel Vetter6ff93602013-04-19 11:24:36 +02006340 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006341 val |= PIPECONF_INTERLACED_ILK;
6342 else
6343 val |= PIPECONF_PROGRESSIVE;
6344
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006345 I915_WRITE(PIPECONF(cpu_transcoder), val);
6346 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006347
6348 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6349 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006350
6351 if (IS_BROADWELL(dev)) {
6352 val = 0;
6353
6354 switch (intel_crtc->config.pipe_bpp) {
6355 case 18:
6356 val |= PIPEMISC_DITHER_6_BPC;
6357 break;
6358 case 24:
6359 val |= PIPEMISC_DITHER_8_BPC;
6360 break;
6361 case 30:
6362 val |= PIPEMISC_DITHER_10_BPC;
6363 break;
6364 case 36:
6365 val |= PIPEMISC_DITHER_12_BPC;
6366 break;
6367 default:
6368 /* Case prevented by pipe_config_set_bpp. */
6369 BUG();
6370 }
6371
6372 if (intel_crtc->config.dither)
6373 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6374
6375 I915_WRITE(PIPEMISC(pipe), val);
6376 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006377}
6378
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006379static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006380 intel_clock_t *clock,
6381 bool *has_reduced_clock,
6382 intel_clock_t *reduced_clock)
6383{
6384 struct drm_device *dev = crtc->dev;
6385 struct drm_i915_private *dev_priv = dev->dev_private;
6386 struct intel_encoder *intel_encoder;
6387 int refclk;
6388 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006389 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006390
6391 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6392 switch (intel_encoder->type) {
6393 case INTEL_OUTPUT_LVDS:
6394 is_lvds = true;
6395 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006396 }
6397 }
6398
6399 refclk = ironlake_get_refclk(crtc);
6400
6401 /*
6402 * Returns a set of divisors for the desired target clock with the given
6403 * refclk, or FALSE. The returned values represent the clock equation:
6404 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6405 */
6406 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006407 ret = dev_priv->display.find_dpll(limit, crtc,
6408 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006409 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006410 if (!ret)
6411 return false;
6412
6413 if (is_lvds && dev_priv->lvds_downclock_avail) {
6414 /*
6415 * Ensure we match the reduced clock's P to the target clock.
6416 * If the clocks don't match, we can't switch the display clock
6417 * by using the FP0/FP1. In such case we will disable the LVDS
6418 * downclock feature.
6419 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006420 *has_reduced_clock =
6421 dev_priv->display.find_dpll(limit, crtc,
6422 dev_priv->lvds_downclock,
6423 refclk, clock,
6424 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006425 }
6426
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006427 return true;
6428}
6429
Paulo Zanonid4b19312012-11-29 11:29:32 -02006430int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6431{
6432 /*
6433 * Account for spread spectrum to avoid
6434 * oversubscribing the link. Max center spread
6435 * is 2.5%; use 5% for safety's sake.
6436 */
6437 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006438 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006439}
6440
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006441static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006442{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006443 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006444}
6445
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006446static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006447 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006448 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006449{
6450 struct drm_crtc *crtc = &intel_crtc->base;
6451 struct drm_device *dev = crtc->dev;
6452 struct drm_i915_private *dev_priv = dev->dev_private;
6453 struct intel_encoder *intel_encoder;
6454 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006455 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006456 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006457
6458 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6459 switch (intel_encoder->type) {
6460 case INTEL_OUTPUT_LVDS:
6461 is_lvds = true;
6462 break;
6463 case INTEL_OUTPUT_SDVO:
6464 case INTEL_OUTPUT_HDMI:
6465 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006466 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006467 }
6468
6469 num_connectors++;
6470 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006471
Chris Wilsonc1858122010-12-03 21:35:48 +00006472 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006473 factor = 21;
6474 if (is_lvds) {
6475 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006476 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006477 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006478 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006479 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006480 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006481
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006482 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006483 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006484
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006485 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6486 *fp2 |= FP_CB_TUNE;
6487
Chris Wilson5eddb702010-09-11 13:48:45 +01006488 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006489
Eric Anholta07d6782011-03-30 13:01:08 -07006490 if (is_lvds)
6491 dpll |= DPLLB_MODE_LVDS;
6492 else
6493 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006494
Daniel Vetteref1b4602013-06-01 17:17:04 +02006495 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6496 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006497
6498 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006499 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006500 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006501 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006502
Eric Anholta07d6782011-03-30 13:01:08 -07006503 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006504 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006505 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006506 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006507
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006508 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006509 case 5:
6510 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6511 break;
6512 case 7:
6513 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6514 break;
6515 case 10:
6516 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6517 break;
6518 case 14:
6519 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6520 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006521 }
6522
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006523 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006524 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006525 else
6526 dpll |= PLL_REF_INPUT_DREFCLK;
6527
Daniel Vetter959e16d2013-06-05 13:34:21 +02006528 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006529}
6530
Jesse Barnes79e53942008-11-07 14:24:08 -08006531static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006532 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006533 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006534{
6535 struct drm_device *dev = crtc->dev;
6536 struct drm_i915_private *dev_priv = dev->dev_private;
6537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6538 int pipe = intel_crtc->pipe;
6539 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006540 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006541 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006542 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006543 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006544 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006545 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006546 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006547 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006548
6549 for_each_encoder_on_crtc(dev, crtc, encoder) {
6550 switch (encoder->type) {
6551 case INTEL_OUTPUT_LVDS:
6552 is_lvds = true;
6553 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006554 }
6555
6556 num_connectors++;
6557 }
6558
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006559 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6560 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6561
Daniel Vetterff9a6752013-06-01 17:16:21 +02006562 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006563 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006564 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006565 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6566 return -EINVAL;
6567 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006568 /* Compat-code for transition, will disappear. */
6569 if (!intel_crtc->config.clock_set) {
6570 intel_crtc->config.dpll.n = clock.n;
6571 intel_crtc->config.dpll.m1 = clock.m1;
6572 intel_crtc->config.dpll.m2 = clock.m2;
6573 intel_crtc->config.dpll.p1 = clock.p1;
6574 intel_crtc->config.dpll.p2 = clock.p2;
6575 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006576
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006577 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006578 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006579 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006580 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006581 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006582
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006583 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006584 &fp, &reduced_clock,
6585 has_reduced_clock ? &fp2 : NULL);
6586
Daniel Vetter959e16d2013-06-05 13:34:21 +02006587 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006588 intel_crtc->config.dpll_hw_state.fp0 = fp;
6589 if (has_reduced_clock)
6590 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6591 else
6592 intel_crtc->config.dpll_hw_state.fp1 = fp;
6593
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006594 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006595 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006596 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6597 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006598 return -EINVAL;
6599 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006600 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006601 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006602
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006603 if (intel_crtc->config.has_dp_encoder)
6604 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006605
Jani Nikulad330a952014-01-21 11:24:25 +02006606 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006607 intel_crtc->lowfreq_avail = true;
6608 else
6609 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006610
Daniel Vetter8a654f32013-06-01 17:16:22 +02006611 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006612
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006613 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006614 intel_cpu_transcoder_set_m_n(intel_crtc,
6615 &intel_crtc->config.fdi_m_n);
6616 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006617
Daniel Vetter6ff93602013-04-19 11:24:36 +02006618 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006619
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006620 /* Set up the display plane register */
6621 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006622 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006623
Daniel Vetter94352cf2012-07-05 22:51:56 +02006624 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006625
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006626 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006627}
6628
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006629static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6630 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006631{
6632 struct drm_device *dev = crtc->base.dev;
6633 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006634 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006635
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006636 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6637 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6638 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6639 & ~TU_SIZE_MASK;
6640 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6641 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6642 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6643}
6644
6645static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6646 enum transcoder transcoder,
6647 struct intel_link_m_n *m_n)
6648{
6649 struct drm_device *dev = crtc->base.dev;
6650 struct drm_i915_private *dev_priv = dev->dev_private;
6651 enum pipe pipe = crtc->pipe;
6652
6653 if (INTEL_INFO(dev)->gen >= 5) {
6654 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6655 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6656 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6657 & ~TU_SIZE_MASK;
6658 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6659 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6660 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6661 } else {
6662 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6663 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6664 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6665 & ~TU_SIZE_MASK;
6666 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6667 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6668 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6669 }
6670}
6671
6672void intel_dp_get_m_n(struct intel_crtc *crtc,
6673 struct intel_crtc_config *pipe_config)
6674{
6675 if (crtc->config.has_pch_encoder)
6676 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6677 else
6678 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6679 &pipe_config->dp_m_n);
6680}
6681
Daniel Vetter72419202013-04-04 13:28:53 +02006682static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6683 struct intel_crtc_config *pipe_config)
6684{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006685 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6686 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006687}
6688
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006689static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6690 struct intel_crtc_config *pipe_config)
6691{
6692 struct drm_device *dev = crtc->base.dev;
6693 struct drm_i915_private *dev_priv = dev->dev_private;
6694 uint32_t tmp;
6695
6696 tmp = I915_READ(PF_CTL(crtc->pipe));
6697
6698 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006699 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006700 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6701 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006702
6703 /* We currently do not free assignements of panel fitters on
6704 * ivb/hsw (since we don't use the higher upscaling modes which
6705 * differentiates them) so just WARN about this case for now. */
6706 if (IS_GEN7(dev)) {
6707 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6708 PF_PIPE_SEL_IVB(crtc->pipe));
6709 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006710 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006711}
6712
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006713static void ironlake_get_plane_config(struct intel_crtc *crtc,
6714 struct intel_plane_config *plane_config)
6715{
6716 struct drm_device *dev = crtc->base.dev;
6717 struct drm_i915_private *dev_priv = dev->dev_private;
6718 u32 val, base, offset;
6719 int pipe = crtc->pipe, plane = crtc->plane;
6720 int fourcc, pixel_format;
6721 int aligned_height;
6722
Jesse Barnes484b41d2014-03-07 08:57:55 -08006723 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6724 if (!crtc->base.fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006725 DRM_DEBUG_KMS("failed to alloc fb\n");
6726 return;
6727 }
6728
6729 val = I915_READ(DSPCNTR(plane));
6730
6731 if (INTEL_INFO(dev)->gen >= 4)
6732 if (val & DISPPLANE_TILED)
6733 plane_config->tiled = true;
6734
6735 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6736 fourcc = intel_format_to_fourcc(pixel_format);
Jesse Barnes484b41d2014-03-07 08:57:55 -08006737 crtc->base.fb->pixel_format = fourcc;
6738 crtc->base.fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006739 drm_format_plane_cpp(fourcc, 0) * 8;
6740
6741 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6742 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6743 offset = I915_READ(DSPOFFSET(plane));
6744 } else {
6745 if (plane_config->tiled)
6746 offset = I915_READ(DSPTILEOFF(plane));
6747 else
6748 offset = I915_READ(DSPLINOFF(plane));
6749 }
6750 plane_config->base = base;
6751
6752 val = I915_READ(PIPESRC(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08006753 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
6754 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006755
6756 val = I915_READ(DSPSTRIDE(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08006757 crtc->base.fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006758
Jesse Barnes484b41d2014-03-07 08:57:55 -08006759 aligned_height = intel_align_height(dev, crtc->base.fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006760 plane_config->tiled);
6761
Jesse Barnes484b41d2014-03-07 08:57:55 -08006762 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006763 aligned_height, PAGE_SIZE);
6764
6765 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Jesse Barnes484b41d2014-03-07 08:57:55 -08006766 pipe, plane, crtc->base.fb->width,
6767 crtc->base.fb->height,
6768 crtc->base.fb->bits_per_pixel, base,
6769 crtc->base.fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006770 plane_config->size);
6771}
6772
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006773static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6774 struct intel_crtc_config *pipe_config)
6775{
6776 struct drm_device *dev = crtc->base.dev;
6777 struct drm_i915_private *dev_priv = dev->dev_private;
6778 uint32_t tmp;
6779
Daniel Vettere143a212013-07-04 12:01:15 +02006780 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006781 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006782
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006783 tmp = I915_READ(PIPECONF(crtc->pipe));
6784 if (!(tmp & PIPECONF_ENABLE))
6785 return false;
6786
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006787 switch (tmp & PIPECONF_BPC_MASK) {
6788 case PIPECONF_6BPC:
6789 pipe_config->pipe_bpp = 18;
6790 break;
6791 case PIPECONF_8BPC:
6792 pipe_config->pipe_bpp = 24;
6793 break;
6794 case PIPECONF_10BPC:
6795 pipe_config->pipe_bpp = 30;
6796 break;
6797 case PIPECONF_12BPC:
6798 pipe_config->pipe_bpp = 36;
6799 break;
6800 default:
6801 break;
6802 }
6803
Daniel Vetterab9412b2013-05-03 11:49:46 +02006804 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006805 struct intel_shared_dpll *pll;
6806
Daniel Vetter88adfff2013-03-28 10:42:01 +01006807 pipe_config->has_pch_encoder = true;
6808
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006809 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6810 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6811 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006812
6813 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006814
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006815 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006816 pipe_config->shared_dpll =
6817 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006818 } else {
6819 tmp = I915_READ(PCH_DPLL_SEL);
6820 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6821 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6822 else
6823 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6824 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006825
6826 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6827
6828 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6829 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006830
6831 tmp = pipe_config->dpll_hw_state.dpll;
6832 pipe_config->pixel_multiplier =
6833 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6834 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006835
6836 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006837 } else {
6838 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006839 }
6840
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006841 intel_get_pipe_timings(crtc, pipe_config);
6842
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006843 ironlake_get_pfit_config(crtc, pipe_config);
6844
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006845 return true;
6846}
6847
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006848static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6849{
6850 struct drm_device *dev = dev_priv->dev;
6851 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6852 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006853
6854 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006855 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006856 pipe_name(crtc->pipe));
6857
6858 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6859 WARN(plls->spll_refcount, "SPLL enabled\n");
6860 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6861 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6862 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6863 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6864 "CPU PWM1 enabled\n");
6865 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6866 "CPU PWM2 enabled\n");
6867 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6868 "PCH PWM1 enabled\n");
6869 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6870 "Utility pin enabled\n");
6871 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6872
Paulo Zanoni9926ada2014-04-01 19:39:47 -03006873 /*
6874 * In theory we can still leave IRQs enabled, as long as only the HPD
6875 * interrupts remain enabled. We used to check for that, but since it's
6876 * gen-specific and since we only disable LCPLL after we fully disable
6877 * the interrupts, the check below should be enough.
6878 */
6879 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006880}
6881
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006882static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
6883{
6884 struct drm_device *dev = dev_priv->dev;
6885
6886 if (IS_HASWELL(dev)) {
6887 mutex_lock(&dev_priv->rps.hw_lock);
6888 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
6889 val))
6890 DRM_ERROR("Failed to disable D_COMP\n");
6891 mutex_unlock(&dev_priv->rps.hw_lock);
6892 } else {
6893 I915_WRITE(D_COMP, val);
6894 }
6895 POSTING_READ(D_COMP);
6896}
6897
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006898/*
6899 * This function implements pieces of two sequences from BSpec:
6900 * - Sequence for display software to disable LCPLL
6901 * - Sequence for display software to allow package C8+
6902 * The steps implemented here are just the steps that actually touch the LCPLL
6903 * register. Callers should take care of disabling all the display engine
6904 * functions, doing the mode unset, fixing interrupts, etc.
6905 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006906static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6907 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006908{
6909 uint32_t val;
6910
6911 assert_can_disable_lcpll(dev_priv);
6912
6913 val = I915_READ(LCPLL_CTL);
6914
6915 if (switch_to_fclk) {
6916 val |= LCPLL_CD_SOURCE_FCLK;
6917 I915_WRITE(LCPLL_CTL, val);
6918
6919 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6920 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6921 DRM_ERROR("Switching to FCLK failed\n");
6922
6923 val = I915_READ(LCPLL_CTL);
6924 }
6925
6926 val |= LCPLL_PLL_DISABLE;
6927 I915_WRITE(LCPLL_CTL, val);
6928 POSTING_READ(LCPLL_CTL);
6929
6930 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6931 DRM_ERROR("LCPLL still locked\n");
6932
6933 val = I915_READ(D_COMP);
6934 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006935 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006936 ndelay(100);
6937
6938 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6939 DRM_ERROR("D_COMP RCOMP still in progress\n");
6940
6941 if (allow_power_down) {
6942 val = I915_READ(LCPLL_CTL);
6943 val |= LCPLL_POWER_DOWN_ALLOW;
6944 I915_WRITE(LCPLL_CTL, val);
6945 POSTING_READ(LCPLL_CTL);
6946 }
6947}
6948
6949/*
6950 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6951 * source.
6952 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006953static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006954{
6955 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006956 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006957
6958 val = I915_READ(LCPLL_CTL);
6959
6960 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6961 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6962 return;
6963
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006964 /*
6965 * Make sure we're not on PC8 state before disabling PC8, otherwise
6966 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6967 *
6968 * The other problem is that hsw_restore_lcpll() is called as part of
6969 * the runtime PM resume sequence, so we can't just call
6970 * gen6_gt_force_wake_get() because that function calls
6971 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6972 * while we are on the resume sequence. So to solve this problem we have
6973 * to call special forcewake code that doesn't touch runtime PM and
6974 * doesn't enable the forcewake delayed work.
6975 */
6976 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6977 if (dev_priv->uncore.forcewake_count++ == 0)
6978 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6979 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006980
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006981 if (val & LCPLL_POWER_DOWN_ALLOW) {
6982 val &= ~LCPLL_POWER_DOWN_ALLOW;
6983 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006984 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006985 }
6986
6987 val = I915_READ(D_COMP);
6988 val |= D_COMP_COMP_FORCE;
6989 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006990 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006991
6992 val = I915_READ(LCPLL_CTL);
6993 val &= ~LCPLL_PLL_DISABLE;
6994 I915_WRITE(LCPLL_CTL, val);
6995
6996 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6997 DRM_ERROR("LCPLL not locked yet\n");
6998
6999 if (val & LCPLL_CD_SOURCE_FCLK) {
7000 val = I915_READ(LCPLL_CTL);
7001 val &= ~LCPLL_CD_SOURCE_FCLK;
7002 I915_WRITE(LCPLL_CTL, val);
7003
7004 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7005 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7006 DRM_ERROR("Switching back to LCPLL failed\n");
7007 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007008
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007009 /* See the big comment above. */
7010 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7011 if (--dev_priv->uncore.forcewake_count == 0)
7012 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7013 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007014}
7015
Paulo Zanoni765dab62014-03-07 20:08:18 -03007016/*
7017 * Package states C8 and deeper are really deep PC states that can only be
7018 * reached when all the devices on the system allow it, so even if the graphics
7019 * device allows PC8+, it doesn't mean the system will actually get to these
7020 * states. Our driver only allows PC8+ when going into runtime PM.
7021 *
7022 * The requirements for PC8+ are that all the outputs are disabled, the power
7023 * well is disabled and most interrupts are disabled, and these are also
7024 * requirements for runtime PM. When these conditions are met, we manually do
7025 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7026 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7027 * hang the machine.
7028 *
7029 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7030 * the state of some registers, so when we come back from PC8+ we need to
7031 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7032 * need to take care of the registers kept by RC6. Notice that this happens even
7033 * if we don't put the device in PCI D3 state (which is what currently happens
7034 * because of the runtime PM support).
7035 *
7036 * For more, read "Display Sequences for Package C8" on the hardware
7037 * documentation.
7038 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007039void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007040{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007041 struct drm_device *dev = dev_priv->dev;
7042 uint32_t val;
7043
Paulo Zanonic67a4702013-08-19 13:18:09 -03007044 DRM_DEBUG_KMS("Enabling package C8+\n");
7045
Paulo Zanonic67a4702013-08-19 13:18:09 -03007046 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7047 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7048 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7049 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7050 }
7051
7052 lpt_disable_clkout_dp(dev);
Paulo Zanoni730488b2014-03-07 20:12:32 -03007053 intel_runtime_pm_disable_interrupts(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007054 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanonib4d2a9a2014-03-07 20:08:04 -03007055}
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02007056
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007057void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007058{
7059 struct drm_device *dev = dev_priv->dev;
7060 uint32_t val;
7061
Paulo Zanonic67a4702013-08-19 13:18:09 -03007062 DRM_DEBUG_KMS("Disabling package C8+\n");
7063
7064 hsw_restore_lcpll(dev_priv);
Paulo Zanoni730488b2014-03-07 20:12:32 -03007065 intel_runtime_pm_restore_interrupts(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007066 lpt_init_pch_refclk(dev);
7067
7068 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7069 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7070 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7071 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7072 }
7073
7074 intel_prepare_ddi(dev);
7075 i915_gem_init_swizzling(dev);
7076 mutex_lock(&dev_priv->rps.hw_lock);
7077 gen6_update_ring_freq(dev);
7078 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007079}
7080
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007081static void snb_modeset_global_resources(struct drm_device *dev)
7082{
7083 modeset_update_crtc_power_domains(dev);
7084}
7085
Imre Deak4f074122013-10-16 17:25:51 +03007086static void haswell_modeset_global_resources(struct drm_device *dev)
7087{
Paulo Zanonida723562013-12-19 11:54:51 -02007088 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007089}
7090
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007091static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007092 int x, int y,
7093 struct drm_framebuffer *fb)
7094{
7095 struct drm_device *dev = crtc->dev;
7096 struct drm_i915_private *dev_priv = dev->dev_private;
7097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007098 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007099 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007100
Paulo Zanoni566b7342013-11-25 15:27:08 -02007101 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007102 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007103 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007104
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007105 if (intel_crtc->config.has_dp_encoder)
7106 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007107
7108 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007109
Daniel Vetter8a654f32013-06-01 17:16:22 +02007110 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007111
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007112 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007113 intel_cpu_transcoder_set_m_n(intel_crtc,
7114 &intel_crtc->config.fdi_m_n);
7115 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007116
Daniel Vetter6ff93602013-04-19 11:24:36 +02007117 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007118
Daniel Vetter50f3b012013-03-27 00:44:56 +01007119 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007120
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007121 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007122 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007123 POSTING_READ(DSPCNTR(plane));
7124
7125 ret = intel_pipe_set_base(crtc, x, y, fb);
7126
Jesse Barnes79e53942008-11-07 14:24:08 -08007127 return ret;
7128}
7129
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007130static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7131 struct intel_crtc_config *pipe_config)
7132{
7133 struct drm_device *dev = crtc->base.dev;
7134 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007135 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007136 uint32_t tmp;
7137
Imre Deakb5482bd2014-03-05 16:20:55 +02007138 if (!intel_display_power_enabled(dev_priv,
7139 POWER_DOMAIN_PIPE(crtc->pipe)))
7140 return false;
7141
Daniel Vettere143a212013-07-04 12:01:15 +02007142 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007143 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7144
Daniel Vettereccb1402013-05-22 00:50:22 +02007145 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7146 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7147 enum pipe trans_edp_pipe;
7148 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7149 default:
7150 WARN(1, "unknown pipe linked to edp transcoder\n");
7151 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7152 case TRANS_DDI_EDP_INPUT_A_ON:
7153 trans_edp_pipe = PIPE_A;
7154 break;
7155 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7156 trans_edp_pipe = PIPE_B;
7157 break;
7158 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7159 trans_edp_pipe = PIPE_C;
7160 break;
7161 }
7162
7163 if (trans_edp_pipe == crtc->pipe)
7164 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7165 }
7166
Imre Deakda7e29b2014-02-18 00:02:02 +02007167 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007168 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007169 return false;
7170
Daniel Vettereccb1402013-05-22 00:50:22 +02007171 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007172 if (!(tmp & PIPECONF_ENABLE))
7173 return false;
7174
Daniel Vetter88adfff2013-03-28 10:42:01 +01007175 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007176 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007177 * DDI E. So just check whether this pipe is wired to DDI E and whether
7178 * the PCH transcoder is on.
7179 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007180 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007181 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007182 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007183 pipe_config->has_pch_encoder = true;
7184
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007185 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7186 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7187 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007188
7189 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007190 }
7191
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007192 intel_get_pipe_timings(crtc, pipe_config);
7193
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007194 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007195 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007196 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007197
Jesse Barnese59150d2014-01-07 13:30:45 -08007198 if (IS_HASWELL(dev))
7199 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7200 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007201
Daniel Vetter6c49f242013-06-06 12:45:25 +02007202 pipe_config->pixel_multiplier = 1;
7203
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007204 return true;
7205}
7206
Eric Anholtf564048e2011-03-30 13:01:02 -07007207static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007208 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007209 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007210{
7211 struct drm_device *dev = crtc->dev;
7212 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007213 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007215 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007216 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007217 int ret;
7218
Eric Anholt0b701d22011-03-30 13:01:03 -07007219 drm_vblank_pre_modeset(dev, pipe);
7220
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007221 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7222
Jesse Barnes79e53942008-11-07 14:24:08 -08007223 drm_vblank_post_modeset(dev, pipe);
7224
Daniel Vetter9256aa12012-10-31 19:26:13 +01007225 if (ret != 0)
7226 return ret;
7227
7228 for_each_encoder_on_crtc(dev, crtc, encoder) {
7229 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7230 encoder->base.base.id,
7231 drm_get_encoder_name(&encoder->base),
7232 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007233 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007234 }
7235
7236 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007237}
7238
Jani Nikula1a915102013-10-16 12:34:48 +03007239static struct {
7240 int clock;
7241 u32 config;
7242} hdmi_audio_clock[] = {
7243 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7244 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7245 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7246 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7247 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7248 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7249 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7250 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7251 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7252 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7253};
7254
7255/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7256static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7257{
7258 int i;
7259
7260 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7261 if (mode->clock == hdmi_audio_clock[i].clock)
7262 break;
7263 }
7264
7265 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7266 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7267 i = 1;
7268 }
7269
7270 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7271 hdmi_audio_clock[i].clock,
7272 hdmi_audio_clock[i].config);
7273
7274 return hdmi_audio_clock[i].config;
7275}
7276
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007277static bool intel_eld_uptodate(struct drm_connector *connector,
7278 int reg_eldv, uint32_t bits_eldv,
7279 int reg_elda, uint32_t bits_elda,
7280 int reg_edid)
7281{
7282 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7283 uint8_t *eld = connector->eld;
7284 uint32_t i;
7285
7286 i = I915_READ(reg_eldv);
7287 i &= bits_eldv;
7288
7289 if (!eld[0])
7290 return !i;
7291
7292 if (!i)
7293 return false;
7294
7295 i = I915_READ(reg_elda);
7296 i &= ~bits_elda;
7297 I915_WRITE(reg_elda, i);
7298
7299 for (i = 0; i < eld[2]; i++)
7300 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7301 return false;
7302
7303 return true;
7304}
7305
Wu Fengguange0dac652011-09-05 14:25:34 +08007306static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007307 struct drm_crtc *crtc,
7308 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007309{
7310 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7311 uint8_t *eld = connector->eld;
7312 uint32_t eldv;
7313 uint32_t len;
7314 uint32_t i;
7315
7316 i = I915_READ(G4X_AUD_VID_DID);
7317
7318 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7319 eldv = G4X_ELDV_DEVCL_DEVBLC;
7320 else
7321 eldv = G4X_ELDV_DEVCTG;
7322
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007323 if (intel_eld_uptodate(connector,
7324 G4X_AUD_CNTL_ST, eldv,
7325 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7326 G4X_HDMIW_HDMIEDID))
7327 return;
7328
Wu Fengguange0dac652011-09-05 14:25:34 +08007329 i = I915_READ(G4X_AUD_CNTL_ST);
7330 i &= ~(eldv | G4X_ELD_ADDR);
7331 len = (i >> 9) & 0x1f; /* ELD buffer size */
7332 I915_WRITE(G4X_AUD_CNTL_ST, i);
7333
7334 if (!eld[0])
7335 return;
7336
7337 len = min_t(uint8_t, eld[2], len);
7338 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7339 for (i = 0; i < len; i++)
7340 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7341
7342 i = I915_READ(G4X_AUD_CNTL_ST);
7343 i |= eldv;
7344 I915_WRITE(G4X_AUD_CNTL_ST, i);
7345}
7346
Wang Xingchao83358c852012-08-16 22:43:37 +08007347static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007348 struct drm_crtc *crtc,
7349 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007350{
7351 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7352 uint8_t *eld = connector->eld;
7353 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007355 uint32_t eldv;
7356 uint32_t i;
7357 int len;
7358 int pipe = to_intel_crtc(crtc)->pipe;
7359 int tmp;
7360
7361 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7362 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7363 int aud_config = HSW_AUD_CFG(pipe);
7364 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7365
7366
7367 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7368
7369 /* Audio output enable */
7370 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7371 tmp = I915_READ(aud_cntrl_st2);
7372 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7373 I915_WRITE(aud_cntrl_st2, tmp);
7374
7375 /* Wait for 1 vertical blank */
7376 intel_wait_for_vblank(dev, pipe);
7377
7378 /* Set ELD valid state */
7379 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007380 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007381 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7382 I915_WRITE(aud_cntrl_st2, tmp);
7383 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007384 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007385
7386 /* Enable HDMI mode */
7387 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007388 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007389 /* clear N_programing_enable and N_value_index */
7390 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7391 I915_WRITE(aud_config, tmp);
7392
7393 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7394
7395 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007396 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007397
7398 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7399 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7400 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7401 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007402 } else {
7403 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7404 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007405
7406 if (intel_eld_uptodate(connector,
7407 aud_cntrl_st2, eldv,
7408 aud_cntl_st, IBX_ELD_ADDRESS,
7409 hdmiw_hdmiedid))
7410 return;
7411
7412 i = I915_READ(aud_cntrl_st2);
7413 i &= ~eldv;
7414 I915_WRITE(aud_cntrl_st2, i);
7415
7416 if (!eld[0])
7417 return;
7418
7419 i = I915_READ(aud_cntl_st);
7420 i &= ~IBX_ELD_ADDRESS;
7421 I915_WRITE(aud_cntl_st, i);
7422 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7423 DRM_DEBUG_DRIVER("port num:%d\n", i);
7424
7425 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7426 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7427 for (i = 0; i < len; i++)
7428 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7429
7430 i = I915_READ(aud_cntrl_st2);
7431 i |= eldv;
7432 I915_WRITE(aud_cntrl_st2, i);
7433
7434}
7435
Wu Fengguange0dac652011-09-05 14:25:34 +08007436static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007437 struct drm_crtc *crtc,
7438 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007439{
7440 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7441 uint8_t *eld = connector->eld;
7442 uint32_t eldv;
7443 uint32_t i;
7444 int len;
7445 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007446 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007447 int aud_cntl_st;
7448 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007449 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007450
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007451 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007452 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7453 aud_config = IBX_AUD_CFG(pipe);
7454 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007455 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007456 } else if (IS_VALLEYVIEW(connector->dev)) {
7457 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7458 aud_config = VLV_AUD_CFG(pipe);
7459 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7460 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007461 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007462 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7463 aud_config = CPT_AUD_CFG(pipe);
7464 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007465 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007466 }
7467
Wang Xingchao9b138a82012-08-09 16:52:18 +08007468 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007469
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007470 if (IS_VALLEYVIEW(connector->dev)) {
7471 struct intel_encoder *intel_encoder;
7472 struct intel_digital_port *intel_dig_port;
7473
7474 intel_encoder = intel_attached_encoder(connector);
7475 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7476 i = intel_dig_port->port;
7477 } else {
7478 i = I915_READ(aud_cntl_st);
7479 i = (i >> 29) & DIP_PORT_SEL_MASK;
7480 /* DIP_Port_Select, 0x1 = PortB */
7481 }
7482
Wu Fengguange0dac652011-09-05 14:25:34 +08007483 if (!i) {
7484 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7485 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007486 eldv = IBX_ELD_VALIDB;
7487 eldv |= IBX_ELD_VALIDB << 4;
7488 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007489 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007490 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007491 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007492 }
7493
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007494 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7495 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7496 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007497 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007498 } else {
7499 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7500 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007501
7502 if (intel_eld_uptodate(connector,
7503 aud_cntrl_st2, eldv,
7504 aud_cntl_st, IBX_ELD_ADDRESS,
7505 hdmiw_hdmiedid))
7506 return;
7507
Wu Fengguange0dac652011-09-05 14:25:34 +08007508 i = I915_READ(aud_cntrl_st2);
7509 i &= ~eldv;
7510 I915_WRITE(aud_cntrl_st2, i);
7511
7512 if (!eld[0])
7513 return;
7514
Wu Fengguange0dac652011-09-05 14:25:34 +08007515 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007516 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007517 I915_WRITE(aud_cntl_st, i);
7518
7519 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7520 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7521 for (i = 0; i < len; i++)
7522 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7523
7524 i = I915_READ(aud_cntrl_st2);
7525 i |= eldv;
7526 I915_WRITE(aud_cntrl_st2, i);
7527}
7528
7529void intel_write_eld(struct drm_encoder *encoder,
7530 struct drm_display_mode *mode)
7531{
7532 struct drm_crtc *crtc = encoder->crtc;
7533 struct drm_connector *connector;
7534 struct drm_device *dev = encoder->dev;
7535 struct drm_i915_private *dev_priv = dev->dev_private;
7536
7537 connector = drm_select_eld(encoder, mode);
7538 if (!connector)
7539 return;
7540
7541 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7542 connector->base.id,
7543 drm_get_connector_name(connector),
7544 connector->encoder->base.id,
7545 drm_get_encoder_name(connector->encoder));
7546
7547 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7548
7549 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007550 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007551}
7552
Chris Wilson560b85b2010-08-07 11:01:38 +01007553static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7554{
7555 struct drm_device *dev = crtc->dev;
7556 struct drm_i915_private *dev_priv = dev->dev_private;
7557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7558 bool visible = base != 0;
7559 u32 cntl;
7560
7561 if (intel_crtc->cursor_visible == visible)
7562 return;
7563
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007564 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007565 if (visible) {
7566 /* On these chipsets we can only modify the base whilst
7567 * the cursor is disabled.
7568 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007569 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007570
7571 cntl &= ~(CURSOR_FORMAT_MASK);
7572 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7573 cntl |= CURSOR_ENABLE |
7574 CURSOR_GAMMA_ENABLE |
7575 CURSOR_FORMAT_ARGB;
7576 } else
7577 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007578 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007579
7580 intel_crtc->cursor_visible = visible;
7581}
7582
7583static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7584{
7585 struct drm_device *dev = crtc->dev;
7586 struct drm_i915_private *dev_priv = dev->dev_private;
7587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7588 int pipe = intel_crtc->pipe;
7589 bool visible = base != 0;
7590
7591 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307592 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007593 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007594 if (base) {
7595 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307596 cntl |= MCURSOR_GAMMA_ENABLE;
7597
7598 switch (width) {
7599 case 64:
7600 cntl |= CURSOR_MODE_64_ARGB_AX;
7601 break;
7602 case 128:
7603 cntl |= CURSOR_MODE_128_ARGB_AX;
7604 break;
7605 case 256:
7606 cntl |= CURSOR_MODE_256_ARGB_AX;
7607 break;
7608 default:
7609 WARN_ON(1);
7610 return;
7611 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007612 cntl |= pipe << 28; /* Connect to correct pipe */
7613 } else {
7614 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7615 cntl |= CURSOR_MODE_DISABLE;
7616 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007617 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007618
7619 intel_crtc->cursor_visible = visible;
7620 }
7621 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007622 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007623 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007624 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007625}
7626
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007627static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7628{
7629 struct drm_device *dev = crtc->dev;
7630 struct drm_i915_private *dev_priv = dev->dev_private;
7631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7632 int pipe = intel_crtc->pipe;
7633 bool visible = base != 0;
7634
7635 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307636 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007637 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7638 if (base) {
7639 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307640 cntl |= MCURSOR_GAMMA_ENABLE;
7641 switch (width) {
7642 case 64:
7643 cntl |= CURSOR_MODE_64_ARGB_AX;
7644 break;
7645 case 128:
7646 cntl |= CURSOR_MODE_128_ARGB_AX;
7647 break;
7648 case 256:
7649 cntl |= CURSOR_MODE_256_ARGB_AX;
7650 break;
7651 default:
7652 WARN_ON(1);
7653 return;
7654 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007655 } else {
7656 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7657 cntl |= CURSOR_MODE_DISABLE;
7658 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007659 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007660 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007661 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7662 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007663 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7664
7665 intel_crtc->cursor_visible = visible;
7666 }
7667 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007668 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007669 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007670 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007671}
7672
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007673/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007674static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7675 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007676{
7677 struct drm_device *dev = crtc->dev;
7678 struct drm_i915_private *dev_priv = dev->dev_private;
7679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7680 int pipe = intel_crtc->pipe;
7681 int x = intel_crtc->cursor_x;
7682 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007683 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007684 bool visible;
7685
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007686 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007687 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007688
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007689 if (x >= intel_crtc->config.pipe_src_w)
7690 base = 0;
7691
7692 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007693 base = 0;
7694
7695 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007696 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007697 base = 0;
7698
7699 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7700 x = -x;
7701 }
7702 pos |= x << CURSOR_X_SHIFT;
7703
7704 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007705 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007706 base = 0;
7707
7708 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7709 y = -y;
7710 }
7711 pos |= y << CURSOR_Y_SHIFT;
7712
7713 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007714 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007715 return;
7716
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007717 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007718 I915_WRITE(CURPOS_IVB(pipe), pos);
7719 ivb_update_cursor(crtc, base);
7720 } else {
7721 I915_WRITE(CURPOS(pipe), pos);
7722 if (IS_845G(dev) || IS_I865G(dev))
7723 i845_update_cursor(crtc, base);
7724 else
7725 i9xx_update_cursor(crtc, base);
7726 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007727}
7728
Jesse Barnes79e53942008-11-07 14:24:08 -08007729static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007730 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007731 uint32_t handle,
7732 uint32_t width, uint32_t height)
7733{
7734 struct drm_device *dev = crtc->dev;
7735 struct drm_i915_private *dev_priv = dev->dev_private;
7736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007737 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007738 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007739 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007740 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007741
Jesse Barnes79e53942008-11-07 14:24:08 -08007742 /* if we want to turn off the cursor ignore width and height */
7743 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007744 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007745 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007746 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007747 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007748 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007749 }
7750
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307751 /* Check for which cursor types we support */
7752 if (!((width == 64 && height == 64) ||
7753 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7754 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7755 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007756 return -EINVAL;
7757 }
7758
Chris Wilson05394f32010-11-08 19:18:58 +00007759 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007760 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007761 return -ENOENT;
7762
Chris Wilson05394f32010-11-08 19:18:58 +00007763 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007764 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007765 ret = -ENOMEM;
7766 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007767 }
7768
Dave Airlie71acb5e2008-12-30 20:31:46 +10007769 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007770 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007771 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007772 unsigned alignment;
7773
Chris Wilsond9e86c02010-11-10 16:40:20 +00007774 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007775 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007776 ret = -EINVAL;
7777 goto fail_locked;
7778 }
7779
Chris Wilson693db182013-03-05 14:52:39 +00007780 /* Note that the w/a also requires 2 PTE of padding following
7781 * the bo. We currently fill all unused PTE with the shadow
7782 * page and so we should always have valid PTE following the
7783 * cursor preventing the VT-d warning.
7784 */
7785 alignment = 0;
7786 if (need_vtd_wa(dev))
7787 alignment = 64*1024;
7788
7789 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007790 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007791 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007792 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007793 }
7794
Chris Wilsond9e86c02010-11-10 16:40:20 +00007795 ret = i915_gem_object_put_fence(obj);
7796 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007797 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007798 goto fail_unpin;
7799 }
7800
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007801 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007802 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007803 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007804 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007805 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7806 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007807 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007808 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007809 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007810 }
Chris Wilson05394f32010-11-08 19:18:58 +00007811 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007812 }
7813
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007814 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007815 I915_WRITE(CURSIZE, (height << 12) | width);
7816
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007817 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007818 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007819 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007820 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007821 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7822 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007823 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007824 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007825 }
Jesse Barnes80824002009-09-10 15:28:06 -07007826
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007827 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007828
Chris Wilson64f962e2014-03-26 12:38:15 +00007829 old_width = intel_crtc->cursor_width;
7830
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007831 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007832 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007833 intel_crtc->cursor_width = width;
7834 intel_crtc->cursor_height = height;
7835
Chris Wilson64f962e2014-03-26 12:38:15 +00007836 if (intel_crtc->active) {
7837 if (old_width != width)
7838 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007839 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00007840 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007841
Jesse Barnes79e53942008-11-07 14:24:08 -08007842 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007843fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007844 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007845fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007846 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007847fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007848 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007849 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007850}
7851
7852static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7853{
Jesse Barnes79e53942008-11-07 14:24:08 -08007854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007855
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007856 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7857 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007858
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007859 if (intel_crtc->active)
7860 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007861
7862 return 0;
7863}
7864
Jesse Barnes79e53942008-11-07 14:24:08 -08007865static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007866 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007867{
James Simmons72034252010-08-03 01:33:19 +01007868 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007870
James Simmons72034252010-08-03 01:33:19 +01007871 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007872 intel_crtc->lut_r[i] = red[i] >> 8;
7873 intel_crtc->lut_g[i] = green[i] >> 8;
7874 intel_crtc->lut_b[i] = blue[i] >> 8;
7875 }
7876
7877 intel_crtc_load_lut(crtc);
7878}
7879
Jesse Barnes79e53942008-11-07 14:24:08 -08007880/* VESA 640x480x72Hz mode to set on the pipe */
7881static struct drm_display_mode load_detect_mode = {
7882 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7883 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7884};
7885
Daniel Vettera8bb6812014-02-10 18:00:39 +01007886struct drm_framebuffer *
7887__intel_framebuffer_create(struct drm_device *dev,
7888 struct drm_mode_fb_cmd2 *mode_cmd,
7889 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007890{
7891 struct intel_framebuffer *intel_fb;
7892 int ret;
7893
7894 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7895 if (!intel_fb) {
7896 drm_gem_object_unreference_unlocked(&obj->base);
7897 return ERR_PTR(-ENOMEM);
7898 }
7899
7900 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007901 if (ret)
7902 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007903
7904 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007905err:
7906 drm_gem_object_unreference_unlocked(&obj->base);
7907 kfree(intel_fb);
7908
7909 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007910}
7911
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007912static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007913intel_framebuffer_create(struct drm_device *dev,
7914 struct drm_mode_fb_cmd2 *mode_cmd,
7915 struct drm_i915_gem_object *obj)
7916{
7917 struct drm_framebuffer *fb;
7918 int ret;
7919
7920 ret = i915_mutex_lock_interruptible(dev);
7921 if (ret)
7922 return ERR_PTR(ret);
7923 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7924 mutex_unlock(&dev->struct_mutex);
7925
7926 return fb;
7927}
7928
Chris Wilsond2dff872011-04-19 08:36:26 +01007929static u32
7930intel_framebuffer_pitch_for_width(int width, int bpp)
7931{
7932 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7933 return ALIGN(pitch, 64);
7934}
7935
7936static u32
7937intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7938{
7939 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7940 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7941}
7942
7943static struct drm_framebuffer *
7944intel_framebuffer_create_for_mode(struct drm_device *dev,
7945 struct drm_display_mode *mode,
7946 int depth, int bpp)
7947{
7948 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007949 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007950
7951 obj = i915_gem_alloc_object(dev,
7952 intel_framebuffer_size_for_mode(mode, bpp));
7953 if (obj == NULL)
7954 return ERR_PTR(-ENOMEM);
7955
7956 mode_cmd.width = mode->hdisplay;
7957 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007958 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7959 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007960 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007961
7962 return intel_framebuffer_create(dev, &mode_cmd, obj);
7963}
7964
7965static struct drm_framebuffer *
7966mode_fits_in_fbdev(struct drm_device *dev,
7967 struct drm_display_mode *mode)
7968{
Daniel Vetter4520f532013-10-09 09:18:51 +02007969#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007970 struct drm_i915_private *dev_priv = dev->dev_private;
7971 struct drm_i915_gem_object *obj;
7972 struct drm_framebuffer *fb;
7973
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007974 if (!dev_priv->fbdev)
7975 return NULL;
7976
7977 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007978 return NULL;
7979
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007980 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007981 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01007982
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007983 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007984 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7985 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007986 return NULL;
7987
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007988 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007989 return NULL;
7990
7991 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007992#else
7993 return NULL;
7994#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007995}
7996
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007997bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007998 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007999 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008000{
8001 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008002 struct intel_encoder *intel_encoder =
8003 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008004 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008005 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008006 struct drm_crtc *crtc = NULL;
8007 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008008 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008009 int i = -1;
8010
Chris Wilsond2dff872011-04-19 08:36:26 +01008011 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8012 connector->base.id, drm_get_connector_name(connector),
8013 encoder->base.id, drm_get_encoder_name(encoder));
8014
Jesse Barnes79e53942008-11-07 14:24:08 -08008015 /*
8016 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008017 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008018 * - if the connector already has an assigned crtc, use it (but make
8019 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008020 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008021 * - try to find the first unused crtc that can drive this connector,
8022 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008023 */
8024
8025 /* See if we already have a CRTC for this connector */
8026 if (encoder->crtc) {
8027 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008028
Daniel Vetter7b240562012-12-12 00:35:33 +01008029 mutex_lock(&crtc->mutex);
8030
Daniel Vetter24218aa2012-08-12 19:27:11 +02008031 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008032 old->load_detect_temp = false;
8033
8034 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008035 if (connector->dpms != DRM_MODE_DPMS_ON)
8036 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008037
Chris Wilson71731882011-04-19 23:10:58 +01008038 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008039 }
8040
8041 /* Find an unused one (if possible) */
8042 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8043 i++;
8044 if (!(encoder->possible_crtcs & (1 << i)))
8045 continue;
8046 if (!possible_crtc->enabled) {
8047 crtc = possible_crtc;
8048 break;
8049 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008050 }
8051
8052 /*
8053 * If we didn't find an unused CRTC, don't use any.
8054 */
8055 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008056 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8057 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008058 }
8059
Daniel Vetter7b240562012-12-12 00:35:33 +01008060 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008061 intel_encoder->new_crtc = to_intel_crtc(crtc);
8062 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008063
8064 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008065 intel_crtc->new_enabled = true;
8066 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008067 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008068 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008069 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008070
Chris Wilson64927112011-04-20 07:25:26 +01008071 if (!mode)
8072 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008073
Chris Wilsond2dff872011-04-19 08:36:26 +01008074 /* We need a framebuffer large enough to accommodate all accesses
8075 * that the plane may generate whilst we perform load detection.
8076 * We can not rely on the fbcon either being present (we get called
8077 * during its initialisation to detect all boot displays, or it may
8078 * not even exist) or that it is large enough to satisfy the
8079 * requested mode.
8080 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008081 fb = mode_fits_in_fbdev(dev, mode);
8082 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008083 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008084 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8085 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008086 } else
8087 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008088 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008089 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008090 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008091 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008092
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008093 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008094 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008095 if (old->release_fb)
8096 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008097 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008098 }
Chris Wilson71731882011-04-19 23:10:58 +01008099
Jesse Barnes79e53942008-11-07 14:24:08 -08008100 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008101 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008102 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008103
8104 fail:
8105 intel_crtc->new_enabled = crtc->enabled;
8106 if (intel_crtc->new_enabled)
8107 intel_crtc->new_config = &intel_crtc->config;
8108 else
8109 intel_crtc->new_config = NULL;
8110 mutex_unlock(&crtc->mutex);
8111 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008112}
8113
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008114void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008115 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008116{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008117 struct intel_encoder *intel_encoder =
8118 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008119 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008120 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008122
Chris Wilsond2dff872011-04-19 08:36:26 +01008123 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8124 connector->base.id, drm_get_connector_name(connector),
8125 encoder->base.id, drm_get_encoder_name(encoder));
8126
Chris Wilson8261b192011-04-19 23:18:09 +01008127 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008128 to_intel_connector(connector)->new_encoder = NULL;
8129 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008130 intel_crtc->new_enabled = false;
8131 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008132 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008133
Daniel Vetter36206362012-12-10 20:42:17 +01008134 if (old->release_fb) {
8135 drm_framebuffer_unregister_private(old->release_fb);
8136 drm_framebuffer_unreference(old->release_fb);
8137 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008138
Daniel Vetter67c96402013-01-23 16:25:09 +00008139 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008140 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008141 }
8142
Eric Anholtc751ce42010-03-25 11:48:48 -07008143 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008144 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8145 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008146
8147 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008148}
8149
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008150static int i9xx_pll_refclk(struct drm_device *dev,
8151 const struct intel_crtc_config *pipe_config)
8152{
8153 struct drm_i915_private *dev_priv = dev->dev_private;
8154 u32 dpll = pipe_config->dpll_hw_state.dpll;
8155
8156 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008157 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008158 else if (HAS_PCH_SPLIT(dev))
8159 return 120000;
8160 else if (!IS_GEN2(dev))
8161 return 96000;
8162 else
8163 return 48000;
8164}
8165
Jesse Barnes79e53942008-11-07 14:24:08 -08008166/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008167static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8168 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008169{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008170 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008171 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008172 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008173 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008174 u32 fp;
8175 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008176 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008177
8178 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008179 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008180 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008181 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008182
8183 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008184 if (IS_PINEVIEW(dev)) {
8185 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8186 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008187 } else {
8188 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8189 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8190 }
8191
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008192 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008193 if (IS_PINEVIEW(dev))
8194 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8195 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008196 else
8197 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008198 DPLL_FPA01_P1_POST_DIV_SHIFT);
8199
8200 switch (dpll & DPLL_MODE_MASK) {
8201 case DPLLB_MODE_DAC_SERIAL:
8202 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8203 5 : 10;
8204 break;
8205 case DPLLB_MODE_LVDS:
8206 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8207 7 : 14;
8208 break;
8209 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008210 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008211 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008212 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008213 }
8214
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008215 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008216 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008217 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008218 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008219 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008220 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008221 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008222
8223 if (is_lvds) {
8224 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8225 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008226
8227 if (lvds & LVDS_CLKB_POWER_UP)
8228 clock.p2 = 7;
8229 else
8230 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008231 } else {
8232 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8233 clock.p1 = 2;
8234 else {
8235 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8236 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8237 }
8238 if (dpll & PLL_P2_DIVIDE_BY_4)
8239 clock.p2 = 4;
8240 else
8241 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008242 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008243
8244 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008245 }
8246
Ville Syrjälä18442d02013-09-13 16:00:08 +03008247 /*
8248 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008249 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008250 * encoder's get_config() function.
8251 */
8252 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008253}
8254
Ville Syrjälä6878da02013-09-13 15:59:11 +03008255int intel_dotclock_calculate(int link_freq,
8256 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008257{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008258 /*
8259 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008260 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008261 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008262 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008263 *
8264 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008265 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008266 */
8267
Ville Syrjälä6878da02013-09-13 15:59:11 +03008268 if (!m_n->link_n)
8269 return 0;
8270
8271 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8272}
8273
Ville Syrjälä18442d02013-09-13 16:00:08 +03008274static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8275 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008276{
8277 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008278
8279 /* read out port_clock from the DPLL */
8280 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008281
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008282 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008283 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008284 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008285 * agree once we know their relationship in the encoder's
8286 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008287 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008288 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008289 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8290 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008291}
8292
8293/** Returns the currently programmed mode of the given pipe. */
8294struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8295 struct drm_crtc *crtc)
8296{
Jesse Barnes548f2452011-02-17 10:40:53 -08008297 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008299 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008300 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008301 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008302 int htot = I915_READ(HTOTAL(cpu_transcoder));
8303 int hsync = I915_READ(HSYNC(cpu_transcoder));
8304 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8305 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008306 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008307
8308 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8309 if (!mode)
8310 return NULL;
8311
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008312 /*
8313 * Construct a pipe_config sufficient for getting the clock info
8314 * back out of crtc_clock_get.
8315 *
8316 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8317 * to use a real value here instead.
8318 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008319 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008320 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008321 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8322 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8323 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008324 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8325
Ville Syrjälä773ae032013-09-23 17:48:20 +03008326 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008327 mode->hdisplay = (htot & 0xffff) + 1;
8328 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8329 mode->hsync_start = (hsync & 0xffff) + 1;
8330 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8331 mode->vdisplay = (vtot & 0xffff) + 1;
8332 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8333 mode->vsync_start = (vsync & 0xffff) + 1;
8334 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8335
8336 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008337
8338 return mode;
8339}
8340
Daniel Vetter3dec0092010-08-20 21:40:52 +02008341static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008342{
8343 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008344 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8346 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008347 int dpll_reg = DPLL(pipe);
8348 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008349
Eric Anholtbad720f2009-10-22 16:11:14 -07008350 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008351 return;
8352
8353 if (!dev_priv->lvds_downclock_avail)
8354 return;
8355
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008356 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008357 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008358 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008359
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008360 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008361
8362 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8363 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008364 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008365
Jesse Barnes652c3932009-08-17 13:31:43 -07008366 dpll = I915_READ(dpll_reg);
8367 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008368 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008369 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008370}
8371
8372static void intel_decrease_pllclock(struct drm_crtc *crtc)
8373{
8374 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008375 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008377
Eric Anholtbad720f2009-10-22 16:11:14 -07008378 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008379 return;
8380
8381 if (!dev_priv->lvds_downclock_avail)
8382 return;
8383
8384 /*
8385 * Since this is called by a timer, we should never get here in
8386 * the manual case.
8387 */
8388 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008389 int pipe = intel_crtc->pipe;
8390 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008391 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008392
Zhao Yakui44d98a62009-10-09 11:39:40 +08008393 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008394
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008395 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008396
Chris Wilson074b5e12012-05-02 12:07:06 +01008397 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008398 dpll |= DISPLAY_RATE_SELECT_FPA1;
8399 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008400 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008401 dpll = I915_READ(dpll_reg);
8402 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008403 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008404 }
8405
8406}
8407
Chris Wilsonf047e392012-07-21 12:31:41 +01008408void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008409{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008410 struct drm_i915_private *dev_priv = dev->dev_private;
8411
Chris Wilsonf62a0072014-02-21 17:55:39 +00008412 if (dev_priv->mm.busy)
8413 return;
8414
Paulo Zanoni43694d62014-03-07 20:08:08 -03008415 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008416 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008417 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008418}
8419
8420void intel_mark_idle(struct drm_device *dev)
8421{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008422 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008423 struct drm_crtc *crtc;
8424
Chris Wilsonf62a0072014-02-21 17:55:39 +00008425 if (!dev_priv->mm.busy)
8426 return;
8427
8428 dev_priv->mm.busy = false;
8429
Jani Nikulad330a952014-01-21 11:24:25 +02008430 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008431 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008432
8433 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8434 if (!crtc->fb)
8435 continue;
8436
8437 intel_decrease_pllclock(crtc);
8438 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008439
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008440 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008441 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008442
8443out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008444 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008445}
8446
Chris Wilsonc65355b2013-06-06 16:53:41 -03008447void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8448 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008449{
8450 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008451 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008452
Jani Nikulad330a952014-01-21 11:24:25 +02008453 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008454 return;
8455
Jesse Barnes652c3932009-08-17 13:31:43 -07008456 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008457 if (!crtc->fb)
8458 continue;
8459
Chris Wilsonc65355b2013-06-06 16:53:41 -03008460 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8461 continue;
8462
8463 intel_increase_pllclock(crtc);
8464 if (ring && intel_fbc_enabled(dev))
8465 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008466 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008467}
8468
Jesse Barnes79e53942008-11-07 14:24:08 -08008469static void intel_crtc_destroy(struct drm_crtc *crtc)
8470{
8471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008472 struct drm_device *dev = crtc->dev;
8473 struct intel_unpin_work *work;
8474 unsigned long flags;
8475
8476 spin_lock_irqsave(&dev->event_lock, flags);
8477 work = intel_crtc->unpin_work;
8478 intel_crtc->unpin_work = NULL;
8479 spin_unlock_irqrestore(&dev->event_lock, flags);
8480
8481 if (work) {
8482 cancel_work_sync(&work->work);
8483 kfree(work);
8484 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008485
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008486 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8487
Jesse Barnes79e53942008-11-07 14:24:08 -08008488 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008489
Jesse Barnes79e53942008-11-07 14:24:08 -08008490 kfree(intel_crtc);
8491}
8492
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008493static void intel_unpin_work_fn(struct work_struct *__work)
8494{
8495 struct intel_unpin_work *work =
8496 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008497 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008498
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008499 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008500 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008501 drm_gem_object_unreference(&work->pending_flip_obj->base);
8502 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008503
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008504 intel_update_fbc(dev);
8505 mutex_unlock(&dev->struct_mutex);
8506
8507 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8508 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8509
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008510 kfree(work);
8511}
8512
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008513static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008514 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008515{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008516 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8518 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008519 unsigned long flags;
8520
8521 /* Ignore early vblank irqs */
8522 if (intel_crtc == NULL)
8523 return;
8524
8525 spin_lock_irqsave(&dev->event_lock, flags);
8526 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008527
8528 /* Ensure we don't miss a work->pending update ... */
8529 smp_rmb();
8530
8531 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008532 spin_unlock_irqrestore(&dev->event_lock, flags);
8533 return;
8534 }
8535
Chris Wilsone7d841c2012-12-03 11:36:30 +00008536 /* and that the unpin work is consistent wrt ->pending. */
8537 smp_rmb();
8538
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008539 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008540
Rob Clark45a066e2012-10-08 14:50:40 -05008541 if (work->event)
8542 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008543
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008544 drm_vblank_put(dev, intel_crtc->pipe);
8545
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008546 spin_unlock_irqrestore(&dev->event_lock, flags);
8547
Daniel Vetter2c10d572012-12-20 21:24:07 +01008548 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008549
8550 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008551
8552 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008553}
8554
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008555void intel_finish_page_flip(struct drm_device *dev, int pipe)
8556{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008557 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008558 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8559
Mario Kleiner49b14a52010-12-09 07:00:07 +01008560 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008561}
8562
8563void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8564{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008565 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008566 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8567
Mario Kleiner49b14a52010-12-09 07:00:07 +01008568 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008569}
8570
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008571void intel_prepare_page_flip(struct drm_device *dev, int plane)
8572{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008573 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008574 struct intel_crtc *intel_crtc =
8575 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8576 unsigned long flags;
8577
Chris Wilsone7d841c2012-12-03 11:36:30 +00008578 /* NB: An MMIO update of the plane base pointer will also
8579 * generate a page-flip completion irq, i.e. every modeset
8580 * is also accompanied by a spurious intel_prepare_page_flip().
8581 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008582 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008583 if (intel_crtc->unpin_work)
8584 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008585 spin_unlock_irqrestore(&dev->event_lock, flags);
8586}
8587
Chris Wilsone7d841c2012-12-03 11:36:30 +00008588inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8589{
8590 /* Ensure that the work item is consistent when activating it ... */
8591 smp_wmb();
8592 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8593 /* and that it is marked active as soon as the irq could fire. */
8594 smp_wmb();
8595}
8596
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008597static int intel_gen2_queue_flip(struct drm_device *dev,
8598 struct drm_crtc *crtc,
8599 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008600 struct drm_i915_gem_object *obj,
8601 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008602{
8603 struct drm_i915_private *dev_priv = dev->dev_private;
8604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008605 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008606 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008607 int ret;
8608
Daniel Vetter6d90c952012-04-26 23:28:05 +02008609 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008610 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008611 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008612
Daniel Vetter6d90c952012-04-26 23:28:05 +02008613 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008614 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008615 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008616
8617 /* Can't queue multiple flips, so wait for the previous
8618 * one to finish before executing the next.
8619 */
8620 if (intel_crtc->plane)
8621 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8622 else
8623 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008624 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8625 intel_ring_emit(ring, MI_NOOP);
8626 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8627 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8628 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008629 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008630 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008631
8632 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008633 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008634 return 0;
8635
8636err_unpin:
8637 intel_unpin_fb_obj(obj);
8638err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008639 return ret;
8640}
8641
8642static int intel_gen3_queue_flip(struct drm_device *dev,
8643 struct drm_crtc *crtc,
8644 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008645 struct drm_i915_gem_object *obj,
8646 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008647{
8648 struct drm_i915_private *dev_priv = dev->dev_private;
8649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008650 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008651 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008652 int ret;
8653
Daniel Vetter6d90c952012-04-26 23:28:05 +02008654 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008655 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008656 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008657
Daniel Vetter6d90c952012-04-26 23:28:05 +02008658 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008659 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008660 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008661
8662 if (intel_crtc->plane)
8663 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8664 else
8665 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008666 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8667 intel_ring_emit(ring, MI_NOOP);
8668 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8669 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8670 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008671 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008672 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008673
Chris Wilsone7d841c2012-12-03 11:36:30 +00008674 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008675 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008676 return 0;
8677
8678err_unpin:
8679 intel_unpin_fb_obj(obj);
8680err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008681 return ret;
8682}
8683
8684static int intel_gen4_queue_flip(struct drm_device *dev,
8685 struct drm_crtc *crtc,
8686 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008687 struct drm_i915_gem_object *obj,
8688 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008689{
8690 struct drm_i915_private *dev_priv = dev->dev_private;
8691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8692 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008693 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008694 int ret;
8695
Daniel Vetter6d90c952012-04-26 23:28:05 +02008696 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008697 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008698 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008699
Daniel Vetter6d90c952012-04-26 23:28:05 +02008700 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008701 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008702 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008703
8704 /* i965+ uses the linear or tiled offsets from the
8705 * Display Registers (which do not change across a page-flip)
8706 * so we need only reprogram the base address.
8707 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008708 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8709 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8710 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008711 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008712 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008713 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008714
8715 /* XXX Enabling the panel-fitter across page-flip is so far
8716 * untested on non-native modes, so ignore it for now.
8717 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8718 */
8719 pf = 0;
8720 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008721 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008722
8723 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008724 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008725 return 0;
8726
8727err_unpin:
8728 intel_unpin_fb_obj(obj);
8729err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008730 return ret;
8731}
8732
8733static int intel_gen6_queue_flip(struct drm_device *dev,
8734 struct drm_crtc *crtc,
8735 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008736 struct drm_i915_gem_object *obj,
8737 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008738{
8739 struct drm_i915_private *dev_priv = dev->dev_private;
8740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008741 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008742 uint32_t pf, pipesrc;
8743 int ret;
8744
Daniel Vetter6d90c952012-04-26 23:28:05 +02008745 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008746 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008747 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008748
Daniel Vetter6d90c952012-04-26 23:28:05 +02008749 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008750 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008751 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008752
Daniel Vetter6d90c952012-04-26 23:28:05 +02008753 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8754 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8755 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008756 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008757
Chris Wilson99d9acd2012-04-17 20:37:00 +01008758 /* Contrary to the suggestions in the documentation,
8759 * "Enable Panel Fitter" does not seem to be required when page
8760 * flipping with a non-native mode, and worse causes a normal
8761 * modeset to fail.
8762 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8763 */
8764 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008765 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008766 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008767
8768 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008769 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008770 return 0;
8771
8772err_unpin:
8773 intel_unpin_fb_obj(obj);
8774err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008775 return ret;
8776}
8777
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008778static int intel_gen7_queue_flip(struct drm_device *dev,
8779 struct drm_crtc *crtc,
8780 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008781 struct drm_i915_gem_object *obj,
8782 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008783{
8784 struct drm_i915_private *dev_priv = dev->dev_private;
8785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008786 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008787 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008788 int len, ret;
8789
8790 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008791 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008792 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008793
8794 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8795 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008796 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008797
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008798 switch(intel_crtc->plane) {
8799 case PLANE_A:
8800 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8801 break;
8802 case PLANE_B:
8803 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8804 break;
8805 case PLANE_C:
8806 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8807 break;
8808 default:
8809 WARN_ONCE(1, "unknown plane in flip command\n");
8810 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008811 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008812 }
8813
Chris Wilsonffe74d72013-08-26 20:58:12 +01008814 len = 4;
8815 if (ring->id == RCS)
8816 len += 6;
8817
Ville Syrjäläf66fab82014-02-11 19:52:06 +02008818 /*
8819 * BSpec MI_DISPLAY_FLIP for IVB:
8820 * "The full packet must be contained within the same cache line."
8821 *
8822 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8823 * cacheline, if we ever start emitting more commands before
8824 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8825 * then do the cacheline alignment, and finally emit the
8826 * MI_DISPLAY_FLIP.
8827 */
8828 ret = intel_ring_cacheline_align(ring);
8829 if (ret)
8830 goto err_unpin;
8831
Chris Wilsonffe74d72013-08-26 20:58:12 +01008832 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008833 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008834 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008835
Chris Wilsonffe74d72013-08-26 20:58:12 +01008836 /* Unmask the flip-done completion message. Note that the bspec says that
8837 * we should do this for both the BCS and RCS, and that we must not unmask
8838 * more than one flip event at any time (or ensure that one flip message
8839 * can be sent by waiting for flip-done prior to queueing new flips).
8840 * Experimentation says that BCS works despite DERRMR masking all
8841 * flip-done completion events and that unmasking all planes at once
8842 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8843 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8844 */
8845 if (ring->id == RCS) {
8846 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8847 intel_ring_emit(ring, DERRMR);
8848 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8849 DERRMR_PIPEB_PRI_FLIP_DONE |
8850 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008851 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8852 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008853 intel_ring_emit(ring, DERRMR);
8854 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8855 }
8856
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008857 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008858 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008859 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008860 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008861
8862 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008863 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008864 return 0;
8865
8866err_unpin:
8867 intel_unpin_fb_obj(obj);
8868err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008869 return ret;
8870}
8871
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008872static int intel_default_queue_flip(struct drm_device *dev,
8873 struct drm_crtc *crtc,
8874 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008875 struct drm_i915_gem_object *obj,
8876 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008877{
8878 return -ENODEV;
8879}
8880
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008881static int intel_crtc_page_flip(struct drm_crtc *crtc,
8882 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008883 struct drm_pending_vblank_event *event,
8884 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008885{
8886 struct drm_device *dev = crtc->dev;
8887 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008888 struct drm_framebuffer *old_fb = crtc->fb;
8889 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8891 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008892 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008893 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008894
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008895 /* Can't change pixel format via MI display flips. */
8896 if (fb->pixel_format != crtc->fb->pixel_format)
8897 return -EINVAL;
8898
8899 /*
8900 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8901 * Note that pitch changes could also affect these register.
8902 */
8903 if (INTEL_INFO(dev)->gen > 3 &&
8904 (fb->offsets[0] != crtc->fb->offsets[0] ||
8905 fb->pitches[0] != crtc->fb->pitches[0]))
8906 return -EINVAL;
8907
Chris Wilsonf900db42014-02-20 09:26:13 +00008908 if (i915_terminally_wedged(&dev_priv->gpu_error))
8909 goto out_hang;
8910
Daniel Vetterb14c5672013-09-19 12:18:32 +02008911 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008912 if (work == NULL)
8913 return -ENOMEM;
8914
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008915 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008916 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008917 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008918 INIT_WORK(&work->work, intel_unpin_work_fn);
8919
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008920 ret = drm_vblank_get(dev, intel_crtc->pipe);
8921 if (ret)
8922 goto free_work;
8923
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008924 /* We borrow the event spin lock for protecting unpin_work */
8925 spin_lock_irqsave(&dev->event_lock, flags);
8926 if (intel_crtc->unpin_work) {
8927 spin_unlock_irqrestore(&dev->event_lock, flags);
8928 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008929 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008930
8931 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008932 return -EBUSY;
8933 }
8934 intel_crtc->unpin_work = work;
8935 spin_unlock_irqrestore(&dev->event_lock, flags);
8936
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008937 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8938 flush_workqueue(dev_priv->wq);
8939
Chris Wilson79158102012-05-23 11:13:58 +01008940 ret = i915_mutex_lock_interruptible(dev);
8941 if (ret)
8942 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008943
Jesse Barnes75dfca82010-02-10 15:09:44 -08008944 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008945 drm_gem_object_reference(&work->old_fb_obj->base);
8946 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008947
8948 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008949
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008950 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008951
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008952 work->enable_stall_check = true;
8953
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008954 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008955 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008956
Keith Packarded8d1972013-07-22 18:49:58 -07008957 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008958 if (ret)
8959 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008960
Chris Wilson7782de32011-07-08 12:22:41 +01008961 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008962 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008963 mutex_unlock(&dev->struct_mutex);
8964
Jesse Barnese5510fa2010-07-01 16:48:37 -07008965 trace_i915_flip_request(intel_crtc->plane, obj);
8966
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008967 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008968
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008969cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008970 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008971 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008972 drm_gem_object_unreference(&work->old_fb_obj->base);
8973 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008974 mutex_unlock(&dev->struct_mutex);
8975
Chris Wilson79158102012-05-23 11:13:58 +01008976cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008977 spin_lock_irqsave(&dev->event_lock, flags);
8978 intel_crtc->unpin_work = NULL;
8979 spin_unlock_irqrestore(&dev->event_lock, flags);
8980
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008981 drm_vblank_put(dev, intel_crtc->pipe);
8982free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008983 kfree(work);
8984
Chris Wilsonf900db42014-02-20 09:26:13 +00008985 if (ret == -EIO) {
8986out_hang:
8987 intel_crtc_wait_for_pending_flips(crtc);
8988 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8989 if (ret == 0 && event)
8990 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8991 }
Chris Wilson96b099f2010-06-07 14:03:04 +01008992 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008993}
8994
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008995static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008996 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8997 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008998};
8999
Daniel Vetter9a935852012-07-05 22:34:27 +02009000/**
9001 * intel_modeset_update_staged_output_state
9002 *
9003 * Updates the staged output configuration state, e.g. after we've read out the
9004 * current hw state.
9005 */
9006static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9007{
Ville Syrjälä76688512014-01-10 11:28:06 +02009008 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009009 struct intel_encoder *encoder;
9010 struct intel_connector *connector;
9011
9012 list_for_each_entry(connector, &dev->mode_config.connector_list,
9013 base.head) {
9014 connector->new_encoder =
9015 to_intel_encoder(connector->base.encoder);
9016 }
9017
9018 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9019 base.head) {
9020 encoder->new_crtc =
9021 to_intel_crtc(encoder->base.crtc);
9022 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009023
9024 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9025 base.head) {
9026 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009027
9028 if (crtc->new_enabled)
9029 crtc->new_config = &crtc->config;
9030 else
9031 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009032 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009033}
9034
9035/**
9036 * intel_modeset_commit_output_state
9037 *
9038 * This function copies the stage display pipe configuration to the real one.
9039 */
9040static void intel_modeset_commit_output_state(struct drm_device *dev)
9041{
Ville Syrjälä76688512014-01-10 11:28:06 +02009042 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009043 struct intel_encoder *encoder;
9044 struct intel_connector *connector;
9045
9046 list_for_each_entry(connector, &dev->mode_config.connector_list,
9047 base.head) {
9048 connector->base.encoder = &connector->new_encoder->base;
9049 }
9050
9051 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9052 base.head) {
9053 encoder->base.crtc = &encoder->new_crtc->base;
9054 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009055
9056 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9057 base.head) {
9058 crtc->base.enabled = crtc->new_enabled;
9059 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009060}
9061
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009062static void
9063connected_sink_compute_bpp(struct intel_connector * connector,
9064 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009065{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009066 int bpp = pipe_config->pipe_bpp;
9067
9068 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9069 connector->base.base.id,
9070 drm_get_connector_name(&connector->base));
9071
9072 /* Don't use an invalid EDID bpc value */
9073 if (connector->base.display_info.bpc &&
9074 connector->base.display_info.bpc * 3 < bpp) {
9075 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9076 bpp, connector->base.display_info.bpc*3);
9077 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9078 }
9079
9080 /* Clamp bpp to 8 on screens without EDID 1.4 */
9081 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9082 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9083 bpp);
9084 pipe_config->pipe_bpp = 24;
9085 }
9086}
9087
9088static int
9089compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9090 struct drm_framebuffer *fb,
9091 struct intel_crtc_config *pipe_config)
9092{
9093 struct drm_device *dev = crtc->base.dev;
9094 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009095 int bpp;
9096
Daniel Vetterd42264b2013-03-28 16:38:08 +01009097 switch (fb->pixel_format) {
9098 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009099 bpp = 8*3; /* since we go through a colormap */
9100 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009101 case DRM_FORMAT_XRGB1555:
9102 case DRM_FORMAT_ARGB1555:
9103 /* checked in intel_framebuffer_init already */
9104 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9105 return -EINVAL;
9106 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009107 bpp = 6*3; /* min is 18bpp */
9108 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009109 case DRM_FORMAT_XBGR8888:
9110 case DRM_FORMAT_ABGR8888:
9111 /* checked in intel_framebuffer_init already */
9112 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9113 return -EINVAL;
9114 case DRM_FORMAT_XRGB8888:
9115 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009116 bpp = 8*3;
9117 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009118 case DRM_FORMAT_XRGB2101010:
9119 case DRM_FORMAT_ARGB2101010:
9120 case DRM_FORMAT_XBGR2101010:
9121 case DRM_FORMAT_ABGR2101010:
9122 /* checked in intel_framebuffer_init already */
9123 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009124 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009125 bpp = 10*3;
9126 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009127 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009128 default:
9129 DRM_DEBUG_KMS("unsupported depth\n");
9130 return -EINVAL;
9131 }
9132
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009133 pipe_config->pipe_bpp = bpp;
9134
9135 /* Clamp display bpp to EDID value */
9136 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009137 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009138 if (!connector->new_encoder ||
9139 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009140 continue;
9141
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009142 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009143 }
9144
9145 return bpp;
9146}
9147
Daniel Vetter644db712013-09-19 14:53:58 +02009148static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9149{
9150 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9151 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009152 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009153 mode->crtc_hdisplay, mode->crtc_hsync_start,
9154 mode->crtc_hsync_end, mode->crtc_htotal,
9155 mode->crtc_vdisplay, mode->crtc_vsync_start,
9156 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9157}
9158
Daniel Vetterc0b03412013-05-28 12:05:54 +02009159static void intel_dump_pipe_config(struct intel_crtc *crtc,
9160 struct intel_crtc_config *pipe_config,
9161 const char *context)
9162{
9163 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9164 context, pipe_name(crtc->pipe));
9165
9166 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9167 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9168 pipe_config->pipe_bpp, pipe_config->dither);
9169 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9170 pipe_config->has_pch_encoder,
9171 pipe_config->fdi_lanes,
9172 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9173 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9174 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009175 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9176 pipe_config->has_dp_encoder,
9177 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9178 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9179 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009180 DRM_DEBUG_KMS("requested mode:\n");
9181 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9182 DRM_DEBUG_KMS("adjusted mode:\n");
9183 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009184 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009185 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009186 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9187 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009188 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9189 pipe_config->gmch_pfit.control,
9190 pipe_config->gmch_pfit.pgm_ratios,
9191 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009192 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009193 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009194 pipe_config->pch_pfit.size,
9195 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009196 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009197 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009198}
9199
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009200static bool encoders_cloneable(const struct intel_encoder *a,
9201 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009202{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009203 /* masks could be asymmetric, so check both ways */
9204 return a == b || (a->cloneable & (1 << b->type) &&
9205 b->cloneable & (1 << a->type));
9206}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009207
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009208static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9209 struct intel_encoder *encoder)
9210{
9211 struct drm_device *dev = crtc->base.dev;
9212 struct intel_encoder *source_encoder;
9213
9214 list_for_each_entry(source_encoder,
9215 &dev->mode_config.encoder_list, base.head) {
9216 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009217 continue;
9218
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009219 if (!encoders_cloneable(encoder, source_encoder))
9220 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009221 }
9222
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009223 return true;
9224}
9225
9226static bool check_encoder_cloning(struct intel_crtc *crtc)
9227{
9228 struct drm_device *dev = crtc->base.dev;
9229 struct intel_encoder *encoder;
9230
9231 list_for_each_entry(encoder,
9232 &dev->mode_config.encoder_list, base.head) {
9233 if (encoder->new_crtc != crtc)
9234 continue;
9235
9236 if (!check_single_encoder_cloning(crtc, encoder))
9237 return false;
9238 }
9239
9240 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009241}
9242
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009243static struct intel_crtc_config *
9244intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009245 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009246 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009247{
9248 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009249 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009250 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009251 int plane_bpp, ret = -EINVAL;
9252 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009253
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009254 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009255 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9256 return ERR_PTR(-EINVAL);
9257 }
9258
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009259 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9260 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009261 return ERR_PTR(-ENOMEM);
9262
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009263 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9264 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009265
Daniel Vettere143a212013-07-04 12:01:15 +02009266 pipe_config->cpu_transcoder =
9267 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009268 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009269
Imre Deak2960bc92013-07-30 13:36:32 +03009270 /*
9271 * Sanitize sync polarity flags based on requested ones. If neither
9272 * positive or negative polarity is requested, treat this as meaning
9273 * negative polarity.
9274 */
9275 if (!(pipe_config->adjusted_mode.flags &
9276 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9277 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9278
9279 if (!(pipe_config->adjusted_mode.flags &
9280 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9281 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9282
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009283 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9284 * plane pixel format and any sink constraints into account. Returns the
9285 * source plane bpp so that dithering can be selected on mismatches
9286 * after encoders and crtc also have had their say. */
9287 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9288 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009289 if (plane_bpp < 0)
9290 goto fail;
9291
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009292 /*
9293 * Determine the real pipe dimensions. Note that stereo modes can
9294 * increase the actual pipe size due to the frame doubling and
9295 * insertion of additional space for blanks between the frame. This
9296 * is stored in the crtc timings. We use the requested mode to do this
9297 * computation to clearly distinguish it from the adjusted mode, which
9298 * can be changed by the connectors in the below retry loop.
9299 */
9300 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9301 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9302 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9303
Daniel Vettere29c22c2013-02-21 00:00:16 +01009304encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009305 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009306 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009307 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009308
Daniel Vetter135c81b2013-07-21 21:37:09 +02009309 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009310 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009311
Daniel Vetter7758a112012-07-08 19:40:39 +02009312 /* Pass our mode to the connectors and the CRTC to give them a chance to
9313 * adjust it according to limitations or connector properties, and also
9314 * a chance to reject the mode entirely.
9315 */
9316 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9317 base.head) {
9318
9319 if (&encoder->new_crtc->base != crtc)
9320 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009321
Daniel Vetterefea6e82013-07-21 21:36:59 +02009322 if (!(encoder->compute_config(encoder, pipe_config))) {
9323 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009324 goto fail;
9325 }
9326 }
9327
Daniel Vetterff9a6752013-06-01 17:16:21 +02009328 /* Set default port clock if not overwritten by the encoder. Needs to be
9329 * done afterwards in case the encoder adjusts the mode. */
9330 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009331 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9332 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009333
Daniel Vettera43f6e02013-06-07 23:10:32 +02009334 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009335 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009336 DRM_DEBUG_KMS("CRTC fixup failed\n");
9337 goto fail;
9338 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009339
9340 if (ret == RETRY) {
9341 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9342 ret = -EINVAL;
9343 goto fail;
9344 }
9345
9346 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9347 retry = false;
9348 goto encoder_retry;
9349 }
9350
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009351 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9352 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9353 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9354
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009355 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009356fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009357 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009358 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009359}
9360
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009361/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9362 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9363static void
9364intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9365 unsigned *prepare_pipes, unsigned *disable_pipes)
9366{
9367 struct intel_crtc *intel_crtc;
9368 struct drm_device *dev = crtc->dev;
9369 struct intel_encoder *encoder;
9370 struct intel_connector *connector;
9371 struct drm_crtc *tmp_crtc;
9372
9373 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9374
9375 /* Check which crtcs have changed outputs connected to them, these need
9376 * to be part of the prepare_pipes mask. We don't (yet) support global
9377 * modeset across multiple crtcs, so modeset_pipes will only have one
9378 * bit set at most. */
9379 list_for_each_entry(connector, &dev->mode_config.connector_list,
9380 base.head) {
9381 if (connector->base.encoder == &connector->new_encoder->base)
9382 continue;
9383
9384 if (connector->base.encoder) {
9385 tmp_crtc = connector->base.encoder->crtc;
9386
9387 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9388 }
9389
9390 if (connector->new_encoder)
9391 *prepare_pipes |=
9392 1 << connector->new_encoder->new_crtc->pipe;
9393 }
9394
9395 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9396 base.head) {
9397 if (encoder->base.crtc == &encoder->new_crtc->base)
9398 continue;
9399
9400 if (encoder->base.crtc) {
9401 tmp_crtc = encoder->base.crtc;
9402
9403 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9404 }
9405
9406 if (encoder->new_crtc)
9407 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9408 }
9409
Ville Syrjälä76688512014-01-10 11:28:06 +02009410 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009411 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9412 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009413 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009414 continue;
9415
Ville Syrjälä76688512014-01-10 11:28:06 +02009416 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009417 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009418 else
9419 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009420 }
9421
9422
9423 /* set_mode is also used to update properties on life display pipes. */
9424 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009425 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009426 *prepare_pipes |= 1 << intel_crtc->pipe;
9427
Daniel Vetterb6c51642013-04-12 18:48:43 +02009428 /*
9429 * For simplicity do a full modeset on any pipe where the output routing
9430 * changed. We could be more clever, but that would require us to be
9431 * more careful with calling the relevant encoder->mode_set functions.
9432 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009433 if (*prepare_pipes)
9434 *modeset_pipes = *prepare_pipes;
9435
9436 /* ... and mask these out. */
9437 *modeset_pipes &= ~(*disable_pipes);
9438 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009439
9440 /*
9441 * HACK: We don't (yet) fully support global modesets. intel_set_config
9442 * obies this rule, but the modeset restore mode of
9443 * intel_modeset_setup_hw_state does not.
9444 */
9445 *modeset_pipes &= 1 << intel_crtc->pipe;
9446 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009447
9448 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9449 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009450}
9451
Daniel Vetterea9d7582012-07-10 10:42:52 +02009452static bool intel_crtc_in_use(struct drm_crtc *crtc)
9453{
9454 struct drm_encoder *encoder;
9455 struct drm_device *dev = crtc->dev;
9456
9457 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9458 if (encoder->crtc == crtc)
9459 return true;
9460
9461 return false;
9462}
9463
9464static void
9465intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9466{
9467 struct intel_encoder *intel_encoder;
9468 struct intel_crtc *intel_crtc;
9469 struct drm_connector *connector;
9470
9471 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9472 base.head) {
9473 if (!intel_encoder->base.crtc)
9474 continue;
9475
9476 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9477
9478 if (prepare_pipes & (1 << intel_crtc->pipe))
9479 intel_encoder->connectors_active = false;
9480 }
9481
9482 intel_modeset_commit_output_state(dev);
9483
Ville Syrjälä76688512014-01-10 11:28:06 +02009484 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009485 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9486 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009487 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009488 WARN_ON(intel_crtc->new_config &&
9489 intel_crtc->new_config != &intel_crtc->config);
9490 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009491 }
9492
9493 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9494 if (!connector->encoder || !connector->encoder->crtc)
9495 continue;
9496
9497 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9498
9499 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009500 struct drm_property *dpms_property =
9501 dev->mode_config.dpms_property;
9502
Daniel Vetterea9d7582012-07-10 10:42:52 +02009503 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009504 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009505 dpms_property,
9506 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009507
9508 intel_encoder = to_intel_encoder(connector->encoder);
9509 intel_encoder->connectors_active = true;
9510 }
9511 }
9512
9513}
9514
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009515static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009516{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009517 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009518
9519 if (clock1 == clock2)
9520 return true;
9521
9522 if (!clock1 || !clock2)
9523 return false;
9524
9525 diff = abs(clock1 - clock2);
9526
9527 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9528 return true;
9529
9530 return false;
9531}
9532
Daniel Vetter25c5b262012-07-08 22:08:04 +02009533#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9534 list_for_each_entry((intel_crtc), \
9535 &(dev)->mode_config.crtc_list, \
9536 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009537 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009538
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009539static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009540intel_pipe_config_compare(struct drm_device *dev,
9541 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009542 struct intel_crtc_config *pipe_config)
9543{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009544#define PIPE_CONF_CHECK_X(name) \
9545 if (current_config->name != pipe_config->name) { \
9546 DRM_ERROR("mismatch in " #name " " \
9547 "(expected 0x%08x, found 0x%08x)\n", \
9548 current_config->name, \
9549 pipe_config->name); \
9550 return false; \
9551 }
9552
Daniel Vetter08a24032013-04-19 11:25:34 +02009553#define PIPE_CONF_CHECK_I(name) \
9554 if (current_config->name != pipe_config->name) { \
9555 DRM_ERROR("mismatch in " #name " " \
9556 "(expected %i, found %i)\n", \
9557 current_config->name, \
9558 pipe_config->name); \
9559 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009560 }
9561
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009562#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9563 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009564 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009565 "(expected %i, found %i)\n", \
9566 current_config->name & (mask), \
9567 pipe_config->name & (mask)); \
9568 return false; \
9569 }
9570
Ville Syrjälä5e550652013-09-06 23:29:07 +03009571#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9572 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9573 DRM_ERROR("mismatch in " #name " " \
9574 "(expected %i, found %i)\n", \
9575 current_config->name, \
9576 pipe_config->name); \
9577 return false; \
9578 }
9579
Daniel Vetterbb760062013-06-06 14:55:52 +02009580#define PIPE_CONF_QUIRK(quirk) \
9581 ((current_config->quirks | pipe_config->quirks) & (quirk))
9582
Daniel Vettereccb1402013-05-22 00:50:22 +02009583 PIPE_CONF_CHECK_I(cpu_transcoder);
9584
Daniel Vetter08a24032013-04-19 11:25:34 +02009585 PIPE_CONF_CHECK_I(has_pch_encoder);
9586 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009587 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9588 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9589 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9590 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9591 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009592
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009593 PIPE_CONF_CHECK_I(has_dp_encoder);
9594 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9595 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9596 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9597 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9598 PIPE_CONF_CHECK_I(dp_m_n.tu);
9599
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009600 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9601 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9602 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9603 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9604 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9605 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9606
9607 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9608 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9609 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9610 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9611 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9612 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9613
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009614 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009615
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009616 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9617 DRM_MODE_FLAG_INTERLACE);
9618
Daniel Vetterbb760062013-06-06 14:55:52 +02009619 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9620 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9621 DRM_MODE_FLAG_PHSYNC);
9622 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9623 DRM_MODE_FLAG_NHSYNC);
9624 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9625 DRM_MODE_FLAG_PVSYNC);
9626 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9627 DRM_MODE_FLAG_NVSYNC);
9628 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009629
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009630 PIPE_CONF_CHECK_I(pipe_src_w);
9631 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009632
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009633 PIPE_CONF_CHECK_I(gmch_pfit.control);
9634 /* pfit ratios are autocomputed by the hw on gen4+ */
9635 if (INTEL_INFO(dev)->gen < 4)
9636 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9637 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009638 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9639 if (current_config->pch_pfit.enabled) {
9640 PIPE_CONF_CHECK_I(pch_pfit.pos);
9641 PIPE_CONF_CHECK_I(pch_pfit.size);
9642 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009643
Jesse Barnese59150d2014-01-07 13:30:45 -08009644 /* BDW+ don't expose a synchronous way to read the state */
9645 if (IS_HASWELL(dev))
9646 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009647
Ville Syrjälä282740f2013-09-04 18:30:03 +03009648 PIPE_CONF_CHECK_I(double_wide);
9649
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009650 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009651 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009652 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009653 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9654 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009655
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009656 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9657 PIPE_CONF_CHECK_I(pipe_bpp);
9658
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009659 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9660 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009661
Daniel Vetter66e985c2013-06-05 13:34:20 +02009662#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009663#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009664#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009665#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009666#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009667
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009668 return true;
9669}
9670
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009671static void
9672check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009673{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009674 struct intel_connector *connector;
9675
9676 list_for_each_entry(connector, &dev->mode_config.connector_list,
9677 base.head) {
9678 /* This also checks the encoder/connector hw state with the
9679 * ->get_hw_state callbacks. */
9680 intel_connector_check_state(connector);
9681
9682 WARN(&connector->new_encoder->base != connector->base.encoder,
9683 "connector's staged encoder doesn't match current encoder\n");
9684 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009685}
9686
9687static void
9688check_encoder_state(struct drm_device *dev)
9689{
9690 struct intel_encoder *encoder;
9691 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009692
9693 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9694 base.head) {
9695 bool enabled = false;
9696 bool active = false;
9697 enum pipe pipe, tracked_pipe;
9698
9699 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9700 encoder->base.base.id,
9701 drm_get_encoder_name(&encoder->base));
9702
9703 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9704 "encoder's stage crtc doesn't match current crtc\n");
9705 WARN(encoder->connectors_active && !encoder->base.crtc,
9706 "encoder's active_connectors set, but no crtc\n");
9707
9708 list_for_each_entry(connector, &dev->mode_config.connector_list,
9709 base.head) {
9710 if (connector->base.encoder != &encoder->base)
9711 continue;
9712 enabled = true;
9713 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9714 active = true;
9715 }
9716 WARN(!!encoder->base.crtc != enabled,
9717 "encoder's enabled state mismatch "
9718 "(expected %i, found %i)\n",
9719 !!encoder->base.crtc, enabled);
9720 WARN(active && !encoder->base.crtc,
9721 "active encoder with no crtc\n");
9722
9723 WARN(encoder->connectors_active != active,
9724 "encoder's computed active state doesn't match tracked active state "
9725 "(expected %i, found %i)\n", active, encoder->connectors_active);
9726
9727 active = encoder->get_hw_state(encoder, &pipe);
9728 WARN(active != encoder->connectors_active,
9729 "encoder's hw state doesn't match sw tracking "
9730 "(expected %i, found %i)\n",
9731 encoder->connectors_active, active);
9732
9733 if (!encoder->base.crtc)
9734 continue;
9735
9736 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9737 WARN(active && pipe != tracked_pipe,
9738 "active encoder's pipe doesn't match"
9739 "(expected %i, found %i)\n",
9740 tracked_pipe, pipe);
9741
9742 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009743}
9744
9745static void
9746check_crtc_state(struct drm_device *dev)
9747{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009748 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009749 struct intel_crtc *crtc;
9750 struct intel_encoder *encoder;
9751 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009752
9753 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9754 base.head) {
9755 bool enabled = false;
9756 bool active = false;
9757
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009758 memset(&pipe_config, 0, sizeof(pipe_config));
9759
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009760 DRM_DEBUG_KMS("[CRTC:%d]\n",
9761 crtc->base.base.id);
9762
9763 WARN(crtc->active && !crtc->base.enabled,
9764 "active crtc, but not enabled in sw tracking\n");
9765
9766 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9767 base.head) {
9768 if (encoder->base.crtc != &crtc->base)
9769 continue;
9770 enabled = true;
9771 if (encoder->connectors_active)
9772 active = true;
9773 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009774
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009775 WARN(active != crtc->active,
9776 "crtc's computed active state doesn't match tracked active state "
9777 "(expected %i, found %i)\n", active, crtc->active);
9778 WARN(enabled != crtc->base.enabled,
9779 "crtc's computed enabled state doesn't match tracked enabled state "
9780 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9781
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009782 active = dev_priv->display.get_pipe_config(crtc,
9783 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009784
9785 /* hw state is inconsistent with the pipe A quirk */
9786 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9787 active = crtc->active;
9788
Daniel Vetter6c49f242013-06-06 12:45:25 +02009789 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9790 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009791 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009792 if (encoder->base.crtc != &crtc->base)
9793 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009794 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009795 encoder->get_config(encoder, &pipe_config);
9796 }
9797
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009798 WARN(crtc->active != active,
9799 "crtc active state doesn't match with hw state "
9800 "(expected %i, found %i)\n", crtc->active, active);
9801
Daniel Vetterc0b03412013-05-28 12:05:54 +02009802 if (active &&
9803 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9804 WARN(1, "pipe state doesn't match!\n");
9805 intel_dump_pipe_config(crtc, &pipe_config,
9806 "[hw state]");
9807 intel_dump_pipe_config(crtc, &crtc->config,
9808 "[sw state]");
9809 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009810 }
9811}
9812
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009813static void
9814check_shared_dpll_state(struct drm_device *dev)
9815{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009816 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009817 struct intel_crtc *crtc;
9818 struct intel_dpll_hw_state dpll_hw_state;
9819 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009820
9821 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9822 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9823 int enabled_crtcs = 0, active_crtcs = 0;
9824 bool active;
9825
9826 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9827
9828 DRM_DEBUG_KMS("%s\n", pll->name);
9829
9830 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9831
9832 WARN(pll->active > pll->refcount,
9833 "more active pll users than references: %i vs %i\n",
9834 pll->active, pll->refcount);
9835 WARN(pll->active && !pll->on,
9836 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009837 WARN(pll->on && !pll->active,
9838 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009839 WARN(pll->on != active,
9840 "pll on state mismatch (expected %i, found %i)\n",
9841 pll->on, active);
9842
9843 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9844 base.head) {
9845 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9846 enabled_crtcs++;
9847 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9848 active_crtcs++;
9849 }
9850 WARN(pll->active != active_crtcs,
9851 "pll active crtcs mismatch (expected %i, found %i)\n",
9852 pll->active, active_crtcs);
9853 WARN(pll->refcount != enabled_crtcs,
9854 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9855 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009856
9857 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9858 sizeof(dpll_hw_state)),
9859 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009860 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009861}
9862
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009863void
9864intel_modeset_check_state(struct drm_device *dev)
9865{
9866 check_connector_state(dev);
9867 check_encoder_state(dev);
9868 check_crtc_state(dev);
9869 check_shared_dpll_state(dev);
9870}
9871
Ville Syrjälä18442d02013-09-13 16:00:08 +03009872void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9873 int dotclock)
9874{
9875 /*
9876 * FDI already provided one idea for the dotclock.
9877 * Yell if the encoder disagrees.
9878 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009879 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009880 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009881 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009882}
9883
Daniel Vetterf30da182013-04-11 20:22:50 +02009884static int __intel_set_mode(struct drm_crtc *crtc,
9885 struct drm_display_mode *mode,
9886 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009887{
9888 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009889 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009890 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009891 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009892 struct intel_crtc *intel_crtc;
9893 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009894 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009895
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009896 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009897 if (!saved_mode)
9898 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009899
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009900 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009901 &prepare_pipes, &disable_pipes);
9902
Tim Gardner3ac18232012-12-07 07:54:26 -07009903 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009904
Daniel Vetter25c5b262012-07-08 22:08:04 +02009905 /* Hack: Because we don't (yet) support global modeset on multiple
9906 * crtcs, we don't keep track of the new mode for more than one crtc.
9907 * Hence simply check whether any bit is set in modeset_pipes in all the
9908 * pieces of code that are not yet converted to deal with mutliple crtcs
9909 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009910 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009911 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009912 if (IS_ERR(pipe_config)) {
9913 ret = PTR_ERR(pipe_config);
9914 pipe_config = NULL;
9915
Tim Gardner3ac18232012-12-07 07:54:26 -07009916 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009917 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009918 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9919 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009920 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009921 }
9922
Jesse Barnes30a970c2013-11-04 13:48:12 -08009923 /*
9924 * See if the config requires any additional preparation, e.g.
9925 * to adjust global state with pipes off. We need to do this
9926 * here so we can get the modeset_pipe updated config for the new
9927 * mode set on this crtc. For other crtcs we need to use the
9928 * adjusted_mode bits in the crtc directly.
9929 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009930 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009931 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009932
Ville Syrjäläc164f832013-11-05 22:34:12 +02009933 /* may have added more to prepare_pipes than we should */
9934 prepare_pipes &= ~disable_pipes;
9935 }
9936
Daniel Vetter460da9162013-03-27 00:44:51 +01009937 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9938 intel_crtc_disable(&intel_crtc->base);
9939
Daniel Vetterea9d7582012-07-10 10:42:52 +02009940 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9941 if (intel_crtc->base.enabled)
9942 dev_priv->display.crtc_disable(&intel_crtc->base);
9943 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009944
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009945 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9946 * to set it here already despite that we pass it down the callchain.
9947 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009948 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009949 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009950 /* mode_set/enable/disable functions rely on a correct pipe
9951 * config. */
9952 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009953 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009954
9955 /*
9956 * Calculate and store various constants which
9957 * are later needed by vblank and swap-completion
9958 * timestamping. They are derived from true hwmode.
9959 */
9960 drm_calc_timestamping_constants(crtc,
9961 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009962 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009963
Daniel Vetterea9d7582012-07-10 10:42:52 +02009964 /* Only after disabling all output pipelines that will be changed can we
9965 * update the the output configuration. */
9966 intel_modeset_update_state(dev, prepare_pipes);
9967
Daniel Vetter47fab732012-10-26 10:58:18 +02009968 if (dev_priv->display.modeset_global_resources)
9969 dev_priv->display.modeset_global_resources(dev);
9970
Daniel Vettera6778b32012-07-02 09:56:42 +02009971 /* Set up the DPLL and any encoders state that needs to adjust or depend
9972 * on the DPLL.
9973 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009974 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009975 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009976 x, y, fb);
9977 if (ret)
9978 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009979 }
9980
9981 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009982 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9983 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009984
Daniel Vettera6778b32012-07-02 09:56:42 +02009985 /* FIXME: add subpixel order */
9986done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009987 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009988 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009989
Tim Gardner3ac18232012-12-07 07:54:26 -07009990out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009991 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009992 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009993 return ret;
9994}
9995
Damien Lespiaue7457a92013-08-08 22:28:59 +01009996static int intel_set_mode(struct drm_crtc *crtc,
9997 struct drm_display_mode *mode,
9998 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009999{
10000 int ret;
10001
10002 ret = __intel_set_mode(crtc, mode, x, y, fb);
10003
10004 if (ret == 0)
10005 intel_modeset_check_state(crtc->dev);
10006
10007 return ret;
10008}
10009
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010010void intel_crtc_restore_mode(struct drm_crtc *crtc)
10011{
10012 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
10013}
10014
Daniel Vetter25c5b262012-07-08 22:08:04 +020010015#undef for_each_intel_crtc_masked
10016
Daniel Vetterd9e55602012-07-04 22:16:09 +020010017static void intel_set_config_free(struct intel_set_config *config)
10018{
10019 if (!config)
10020 return;
10021
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010022 kfree(config->save_connector_encoders);
10023 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010024 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010025 kfree(config);
10026}
10027
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010028static int intel_set_config_save_state(struct drm_device *dev,
10029 struct intel_set_config *config)
10030{
Ville Syrjälä76688512014-01-10 11:28:06 +020010031 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010032 struct drm_encoder *encoder;
10033 struct drm_connector *connector;
10034 int count;
10035
Ville Syrjälä76688512014-01-10 11:28:06 +020010036 config->save_crtc_enabled =
10037 kcalloc(dev->mode_config.num_crtc,
10038 sizeof(bool), GFP_KERNEL);
10039 if (!config->save_crtc_enabled)
10040 return -ENOMEM;
10041
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010042 config->save_encoder_crtcs =
10043 kcalloc(dev->mode_config.num_encoder,
10044 sizeof(struct drm_crtc *), GFP_KERNEL);
10045 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010046 return -ENOMEM;
10047
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010048 config->save_connector_encoders =
10049 kcalloc(dev->mode_config.num_connector,
10050 sizeof(struct drm_encoder *), GFP_KERNEL);
10051 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010052 return -ENOMEM;
10053
10054 /* Copy data. Note that driver private data is not affected.
10055 * Should anything bad happen only the expected state is
10056 * restored, not the drivers personal bookkeeping.
10057 */
10058 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010059 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10060 config->save_crtc_enabled[count++] = crtc->enabled;
10061 }
10062
10063 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010064 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010065 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010066 }
10067
10068 count = 0;
10069 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010070 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010071 }
10072
10073 return 0;
10074}
10075
10076static void intel_set_config_restore_state(struct drm_device *dev,
10077 struct intel_set_config *config)
10078{
Ville Syrjälä76688512014-01-10 11:28:06 +020010079 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010080 struct intel_encoder *encoder;
10081 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010082 int count;
10083
10084 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010085 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10086 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010087
10088 if (crtc->new_enabled)
10089 crtc->new_config = &crtc->config;
10090 else
10091 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010092 }
10093
10094 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010095 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10096 encoder->new_crtc =
10097 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010098 }
10099
10100 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010101 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10102 connector->new_encoder =
10103 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010104 }
10105}
10106
Imre Deake3de42b2013-05-03 19:44:07 +020010107static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010108is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010109{
10110 int i;
10111
Chris Wilson2e57f472013-07-17 12:14:40 +010010112 if (set->num_connectors == 0)
10113 return false;
10114
10115 if (WARN_ON(set->connectors == NULL))
10116 return false;
10117
10118 for (i = 0; i < set->num_connectors; i++)
10119 if (set->connectors[i]->encoder &&
10120 set->connectors[i]->encoder->crtc == set->crtc &&
10121 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010122 return true;
10123
10124 return false;
10125}
10126
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010127static void
10128intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10129 struct intel_set_config *config)
10130{
10131
10132 /* We should be able to check here if the fb has the same properties
10133 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010134 if (is_crtc_connector_off(set)) {
10135 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010136 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010137 /* If we have no fb then treat it as a full mode set */
10138 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010139 struct intel_crtc *intel_crtc =
10140 to_intel_crtc(set->crtc);
10141
Jani Nikulad330a952014-01-21 11:24:25 +020010142 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010143 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10144 config->fb_changed = true;
10145 } else {
10146 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10147 config->mode_changed = true;
10148 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010149 } else if (set->fb == NULL) {
10150 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010151 } else if (set->fb->pixel_format !=
10152 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010153 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010154 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010155 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010156 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010157 }
10158
Daniel Vetter835c5872012-07-10 18:11:08 +020010159 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010160 config->fb_changed = true;
10161
10162 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10163 DRM_DEBUG_KMS("modes are different, full mode set\n");
10164 drm_mode_debug_printmodeline(&set->crtc->mode);
10165 drm_mode_debug_printmodeline(set->mode);
10166 config->mode_changed = true;
10167 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010168
10169 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10170 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010171}
10172
Daniel Vetter2e431052012-07-04 22:42:15 +020010173static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010174intel_modeset_stage_output_state(struct drm_device *dev,
10175 struct drm_mode_set *set,
10176 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010177{
Daniel Vetter9a935852012-07-05 22:34:27 +020010178 struct intel_connector *connector;
10179 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010180 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010181 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010182
Damien Lespiau9abdda72013-02-13 13:29:23 +000010183 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010184 * of connectors. For paranoia, double-check this. */
10185 WARN_ON(!set->fb && (set->num_connectors != 0));
10186 WARN_ON(set->fb && (set->num_connectors == 0));
10187
Daniel Vetter9a935852012-07-05 22:34:27 +020010188 list_for_each_entry(connector, &dev->mode_config.connector_list,
10189 base.head) {
10190 /* Otherwise traverse passed in connector list and get encoders
10191 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010192 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010193 if (set->connectors[ro] == &connector->base) {
10194 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010195 break;
10196 }
10197 }
10198
Daniel Vetter9a935852012-07-05 22:34:27 +020010199 /* If we disable the crtc, disable all its connectors. Also, if
10200 * the connector is on the changing crtc but not on the new
10201 * connector list, disable it. */
10202 if ((!set->fb || ro == set->num_connectors) &&
10203 connector->base.encoder &&
10204 connector->base.encoder->crtc == set->crtc) {
10205 connector->new_encoder = NULL;
10206
10207 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10208 connector->base.base.id,
10209 drm_get_connector_name(&connector->base));
10210 }
10211
10212
10213 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010214 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010215 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010216 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010217 }
10218 /* connector->new_encoder is now updated for all connectors. */
10219
10220 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010221 list_for_each_entry(connector, &dev->mode_config.connector_list,
10222 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010223 struct drm_crtc *new_crtc;
10224
Daniel Vetter9a935852012-07-05 22:34:27 +020010225 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010226 continue;
10227
Daniel Vetter9a935852012-07-05 22:34:27 +020010228 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010229
10230 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010231 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010232 new_crtc = set->crtc;
10233 }
10234
10235 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010236 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10237 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010238 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010239 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010240 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10241
10242 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10243 connector->base.base.id,
10244 drm_get_connector_name(&connector->base),
10245 new_crtc->base.id);
10246 }
10247
10248 /* Check for any encoders that needs to be disabled. */
10249 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10250 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010251 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010252 list_for_each_entry(connector,
10253 &dev->mode_config.connector_list,
10254 base.head) {
10255 if (connector->new_encoder == encoder) {
10256 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010257 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010258 }
10259 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010260
10261 if (num_connectors == 0)
10262 encoder->new_crtc = NULL;
10263 else if (num_connectors > 1)
10264 return -EINVAL;
10265
Daniel Vetter9a935852012-07-05 22:34:27 +020010266 /* Only now check for crtc changes so we don't miss encoders
10267 * that will be disabled. */
10268 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010269 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010270 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010271 }
10272 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010273 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010274
Ville Syrjälä76688512014-01-10 11:28:06 +020010275 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10276 base.head) {
10277 crtc->new_enabled = false;
10278
10279 list_for_each_entry(encoder,
10280 &dev->mode_config.encoder_list,
10281 base.head) {
10282 if (encoder->new_crtc == crtc) {
10283 crtc->new_enabled = true;
10284 break;
10285 }
10286 }
10287
10288 if (crtc->new_enabled != crtc->base.enabled) {
10289 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10290 crtc->new_enabled ? "en" : "dis");
10291 config->mode_changed = true;
10292 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010293
10294 if (crtc->new_enabled)
10295 crtc->new_config = &crtc->config;
10296 else
10297 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010298 }
10299
Daniel Vetter2e431052012-07-04 22:42:15 +020010300 return 0;
10301}
10302
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010303static void disable_crtc_nofb(struct intel_crtc *crtc)
10304{
10305 struct drm_device *dev = crtc->base.dev;
10306 struct intel_encoder *encoder;
10307 struct intel_connector *connector;
10308
10309 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10310 pipe_name(crtc->pipe));
10311
10312 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10313 if (connector->new_encoder &&
10314 connector->new_encoder->new_crtc == crtc)
10315 connector->new_encoder = NULL;
10316 }
10317
10318 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10319 if (encoder->new_crtc == crtc)
10320 encoder->new_crtc = NULL;
10321 }
10322
10323 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010324 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010325}
10326
Daniel Vetter2e431052012-07-04 22:42:15 +020010327static int intel_crtc_set_config(struct drm_mode_set *set)
10328{
10329 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010330 struct drm_mode_set save_set;
10331 struct intel_set_config *config;
10332 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010333
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010334 BUG_ON(!set);
10335 BUG_ON(!set->crtc);
10336 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010337
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010338 /* Enforce sane interface api - has been abused by the fb helper. */
10339 BUG_ON(!set->mode && set->fb);
10340 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010341
Daniel Vetter2e431052012-07-04 22:42:15 +020010342 if (set->fb) {
10343 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10344 set->crtc->base.id, set->fb->base.id,
10345 (int)set->num_connectors, set->x, set->y);
10346 } else {
10347 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010348 }
10349
10350 dev = set->crtc->dev;
10351
10352 ret = -ENOMEM;
10353 config = kzalloc(sizeof(*config), GFP_KERNEL);
10354 if (!config)
10355 goto out_config;
10356
10357 ret = intel_set_config_save_state(dev, config);
10358 if (ret)
10359 goto out_config;
10360
10361 save_set.crtc = set->crtc;
10362 save_set.mode = &set->crtc->mode;
10363 save_set.x = set->crtc->x;
10364 save_set.y = set->crtc->y;
10365 save_set.fb = set->crtc->fb;
10366
10367 /* Compute whether we need a full modeset, only an fb base update or no
10368 * change at all. In the future we might also check whether only the
10369 * mode changed, e.g. for LVDS where we only change the panel fitter in
10370 * such cases. */
10371 intel_set_config_compute_mode_changes(set, config);
10372
Daniel Vetter9a935852012-07-05 22:34:27 +020010373 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010374 if (ret)
10375 goto fail;
10376
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010377 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010378 ret = intel_set_mode(set->crtc, set->mode,
10379 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010380 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010381 intel_crtc_wait_for_pending_flips(set->crtc);
10382
Daniel Vetter4f660f42012-07-02 09:47:37 +020010383 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010384 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010385 /*
10386 * In the fastboot case this may be our only check of the
10387 * state after boot. It would be better to only do it on
10388 * the first update, but we don't have a nice way of doing that
10389 * (and really, set_config isn't used much for high freq page
10390 * flipping, so increasing its cost here shouldn't be a big
10391 * deal).
10392 */
Jani Nikulad330a952014-01-21 11:24:25 +020010393 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010394 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010395 }
10396
Chris Wilson2d05eae2013-05-03 17:36:25 +010010397 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010398 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10399 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010400fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010401 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010402
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010403 /*
10404 * HACK: if the pipe was on, but we didn't have a framebuffer,
10405 * force the pipe off to avoid oopsing in the modeset code
10406 * due to fb==NULL. This should only happen during boot since
10407 * we don't yet reconstruct the FB from the hardware state.
10408 */
10409 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10410 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10411
Chris Wilson2d05eae2013-05-03 17:36:25 +010010412 /* Try to restore the config */
10413 if (config->mode_changed &&
10414 intel_set_mode(save_set.crtc, save_set.mode,
10415 save_set.x, save_set.y, save_set.fb))
10416 DRM_ERROR("failed to restore config after modeset failure\n");
10417 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010418
Daniel Vetterd9e55602012-07-04 22:16:09 +020010419out_config:
10420 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010421 return ret;
10422}
10423
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010424static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010425 .cursor_set = intel_crtc_cursor_set,
10426 .cursor_move = intel_crtc_cursor_move,
10427 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010428 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010429 .destroy = intel_crtc_destroy,
10430 .page_flip = intel_crtc_page_flip,
10431};
10432
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010433static void intel_cpu_pll_init(struct drm_device *dev)
10434{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010435 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010436 intel_ddi_pll_init(dev);
10437}
10438
Daniel Vetter53589012013-06-05 13:34:16 +020010439static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10440 struct intel_shared_dpll *pll,
10441 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010442{
Daniel Vetter53589012013-06-05 13:34:16 +020010443 uint32_t val;
10444
10445 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010446 hw_state->dpll = val;
10447 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10448 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010449
10450 return val & DPLL_VCO_ENABLE;
10451}
10452
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010453static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10454 struct intel_shared_dpll *pll)
10455{
10456 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10457 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10458}
10459
Daniel Vettere7b903d2013-06-05 13:34:14 +020010460static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10461 struct intel_shared_dpll *pll)
10462{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010463 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010464 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010465
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010466 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10467
10468 /* Wait for the clocks to stabilize. */
10469 POSTING_READ(PCH_DPLL(pll->id));
10470 udelay(150);
10471
10472 /* The pixel multiplier can only be updated once the
10473 * DPLL is enabled and the clocks are stable.
10474 *
10475 * So write it again.
10476 */
10477 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10478 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010479 udelay(200);
10480}
10481
10482static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10483 struct intel_shared_dpll *pll)
10484{
10485 struct drm_device *dev = dev_priv->dev;
10486 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010487
10488 /* Make sure no transcoder isn't still depending on us. */
10489 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10490 if (intel_crtc_to_shared_dpll(crtc) == pll)
10491 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10492 }
10493
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010494 I915_WRITE(PCH_DPLL(pll->id), 0);
10495 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010496 udelay(200);
10497}
10498
Daniel Vetter46edb022013-06-05 13:34:12 +020010499static char *ibx_pch_dpll_names[] = {
10500 "PCH DPLL A",
10501 "PCH DPLL B",
10502};
10503
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010504static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010505{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010506 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010507 int i;
10508
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010509 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010510
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010511 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010512 dev_priv->shared_dplls[i].id = i;
10513 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010514 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010515 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10516 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010517 dev_priv->shared_dplls[i].get_hw_state =
10518 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010519 }
10520}
10521
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010522static void intel_shared_dpll_init(struct drm_device *dev)
10523{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010524 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010525
10526 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10527 ibx_pch_dpll_init(dev);
10528 else
10529 dev_priv->num_shared_dpll = 0;
10530
10531 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010532}
10533
Hannes Ederb358d0a2008-12-18 21:18:47 +010010534static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010535{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010536 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010537 struct intel_crtc *intel_crtc;
10538 int i;
10539
Daniel Vetter955382f2013-09-19 14:05:45 +020010540 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010541 if (intel_crtc == NULL)
10542 return;
10543
10544 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10545
10546 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010547 for (i = 0; i < 256; i++) {
10548 intel_crtc->lut_r[i] = i;
10549 intel_crtc->lut_g[i] = i;
10550 intel_crtc->lut_b[i] = i;
10551 }
10552
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010553 /*
10554 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10555 * is hooked to plane B. Hence we want plane A feeding pipe B.
10556 */
Jesse Barnes80824002009-09-10 15:28:06 -070010557 intel_crtc->pipe = pipe;
10558 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010559 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010560 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010561 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010562 }
10563
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010564 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10565 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10566 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10567 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10568
Jesse Barnes79e53942008-11-07 14:24:08 -080010569 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010570}
10571
Jesse Barnes752aa882013-10-31 18:55:49 +020010572enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10573{
10574 struct drm_encoder *encoder = connector->base.encoder;
10575
10576 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10577
10578 if (!encoder)
10579 return INVALID_PIPE;
10580
10581 return to_intel_crtc(encoder->crtc)->pipe;
10582}
10583
Carl Worth08d7b3d2009-04-29 14:43:54 -070010584int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010585 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010586{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010587 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010588 struct drm_mode_object *drmmode_obj;
10589 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010590
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010591 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10592 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010593
Daniel Vetterc05422d2009-08-11 16:05:30 +020010594 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10595 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010596
Daniel Vetterc05422d2009-08-11 16:05:30 +020010597 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010598 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010599 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010600 }
10601
Daniel Vetterc05422d2009-08-11 16:05:30 +020010602 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10603 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010604
Daniel Vetterc05422d2009-08-11 16:05:30 +020010605 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010606}
10607
Daniel Vetter66a92782012-07-12 20:08:18 +020010608static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010609{
Daniel Vetter66a92782012-07-12 20:08:18 +020010610 struct drm_device *dev = encoder->base.dev;
10611 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010612 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010613 int entry = 0;
10614
Daniel Vetter66a92782012-07-12 20:08:18 +020010615 list_for_each_entry(source_encoder,
10616 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010617 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010618 index_mask |= (1 << entry);
10619
Jesse Barnes79e53942008-11-07 14:24:08 -080010620 entry++;
10621 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010622
Jesse Barnes79e53942008-11-07 14:24:08 -080010623 return index_mask;
10624}
10625
Chris Wilson4d302442010-12-14 19:21:29 +000010626static bool has_edp_a(struct drm_device *dev)
10627{
10628 struct drm_i915_private *dev_priv = dev->dev_private;
10629
10630 if (!IS_MOBILE(dev))
10631 return false;
10632
10633 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10634 return false;
10635
Damien Lespiaue3589902014-02-07 19:12:50 +000010636 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010637 return false;
10638
10639 return true;
10640}
10641
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010642const char *intel_output_name(int output)
10643{
10644 static const char *names[] = {
10645 [INTEL_OUTPUT_UNUSED] = "Unused",
10646 [INTEL_OUTPUT_ANALOG] = "Analog",
10647 [INTEL_OUTPUT_DVO] = "DVO",
10648 [INTEL_OUTPUT_SDVO] = "SDVO",
10649 [INTEL_OUTPUT_LVDS] = "LVDS",
10650 [INTEL_OUTPUT_TVOUT] = "TV",
10651 [INTEL_OUTPUT_HDMI] = "HDMI",
10652 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10653 [INTEL_OUTPUT_EDP] = "eDP",
10654 [INTEL_OUTPUT_DSI] = "DSI",
10655 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10656 };
10657
10658 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10659 return "Invalid";
10660
10661 return names[output];
10662}
10663
Jesse Barnes79e53942008-11-07 14:24:08 -080010664static void intel_setup_outputs(struct drm_device *dev)
10665{
Eric Anholt725e30a2009-01-22 13:01:02 -080010666 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010667 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010668 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010669
Daniel Vetterc9093352013-06-06 22:22:47 +020010670 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010671
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010672 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010673 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010674
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010675 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010676 int found;
10677
10678 /* Haswell uses DDI functions to detect digital outputs */
10679 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10680 /* DDI A only supports eDP */
10681 if (found)
10682 intel_ddi_init(dev, PORT_A);
10683
10684 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10685 * register */
10686 found = I915_READ(SFUSE_STRAP);
10687
10688 if (found & SFUSE_STRAP_DDIB_DETECTED)
10689 intel_ddi_init(dev, PORT_B);
10690 if (found & SFUSE_STRAP_DDIC_DETECTED)
10691 intel_ddi_init(dev, PORT_C);
10692 if (found & SFUSE_STRAP_DDID_DETECTED)
10693 intel_ddi_init(dev, PORT_D);
10694 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010695 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010696 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010697
10698 if (has_edp_a(dev))
10699 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010700
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010701 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010702 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010703 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010704 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010705 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010706 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010707 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010708 }
10709
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010710 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010711 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010712
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010713 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010714 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010715
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010716 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010717 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010718
Daniel Vetter270b3042012-10-27 15:52:05 +020010719 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010720 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010721 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010722 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10723 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10724 PORT_B);
10725 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10726 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10727 }
10728
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010729 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10730 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10731 PORT_C);
10732 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010733 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010734 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010735
Jani Nikula3cfca972013-08-27 15:12:26 +030010736 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010737 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010738 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010739
Paulo Zanonie2debe92013-02-18 19:00:27 -030010740 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010741 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010742 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010743 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10744 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010745 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010746 }
Ma Ling27185ae2009-08-24 13:50:23 +080010747
Imre Deake7281ea2013-05-08 13:14:08 +030010748 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010749 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010750 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010751
10752 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010753
Paulo Zanonie2debe92013-02-18 19:00:27 -030010754 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010755 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010756 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010757 }
Ma Ling27185ae2009-08-24 13:50:23 +080010758
Paulo Zanonie2debe92013-02-18 19:00:27 -030010759 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010760
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010761 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10762 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010763 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010764 }
Imre Deake7281ea2013-05-08 13:14:08 +030010765 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010766 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010767 }
Ma Ling27185ae2009-08-24 13:50:23 +080010768
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010769 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010770 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010771 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010772 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010773 intel_dvo_init(dev);
10774
Zhenyu Wang103a1962009-11-27 11:44:36 +080010775 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010776 intel_tv_init(dev);
10777
Chris Wilson4ef69c72010-09-09 15:14:28 +010010778 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10779 encoder->base.possible_crtcs = encoder->crtc_mask;
10780 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010781 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010782 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010783
Paulo Zanonidde86e22012-12-01 12:04:25 -020010784 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010785
10786 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010787}
10788
10789static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10790{
10791 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010792
Daniel Vetteref2d6332014-02-10 18:00:38 +010010793 drm_framebuffer_cleanup(fb);
10794 WARN_ON(!intel_fb->obj->framebuffer_references--);
10795 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010796 kfree(intel_fb);
10797}
10798
10799static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010800 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010801 unsigned int *handle)
10802{
10803 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010804 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010805
Chris Wilson05394f32010-11-08 19:18:58 +000010806 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010807}
10808
10809static const struct drm_framebuffer_funcs intel_fb_funcs = {
10810 .destroy = intel_user_framebuffer_destroy,
10811 .create_handle = intel_user_framebuffer_create_handle,
10812};
10813
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010814static int intel_framebuffer_init(struct drm_device *dev,
10815 struct intel_framebuffer *intel_fb,
10816 struct drm_mode_fb_cmd2 *mode_cmd,
10817 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010818{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010819 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010820 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010821 int ret;
10822
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010823 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10824
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010825 if (obj->tiling_mode == I915_TILING_Y) {
10826 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010827 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010828 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010829
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010830 if (mode_cmd->pitches[0] & 63) {
10831 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10832 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010833 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010834 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010835
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010836 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10837 pitch_limit = 32*1024;
10838 } else if (INTEL_INFO(dev)->gen >= 4) {
10839 if (obj->tiling_mode)
10840 pitch_limit = 16*1024;
10841 else
10842 pitch_limit = 32*1024;
10843 } else if (INTEL_INFO(dev)->gen >= 3) {
10844 if (obj->tiling_mode)
10845 pitch_limit = 8*1024;
10846 else
10847 pitch_limit = 16*1024;
10848 } else
10849 /* XXX DSPC is limited to 4k tiled */
10850 pitch_limit = 8*1024;
10851
10852 if (mode_cmd->pitches[0] > pitch_limit) {
10853 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10854 obj->tiling_mode ? "tiled" : "linear",
10855 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010856 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010857 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010858
10859 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010860 mode_cmd->pitches[0] != obj->stride) {
10861 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10862 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010863 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010864 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010865
Ville Syrjälä57779d02012-10-31 17:50:14 +020010866 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010867 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010868 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010869 case DRM_FORMAT_RGB565:
10870 case DRM_FORMAT_XRGB8888:
10871 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010872 break;
10873 case DRM_FORMAT_XRGB1555:
10874 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010875 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010876 DRM_DEBUG("unsupported pixel format: %s\n",
10877 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010878 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010879 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010880 break;
10881 case DRM_FORMAT_XBGR8888:
10882 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010883 case DRM_FORMAT_XRGB2101010:
10884 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010885 case DRM_FORMAT_XBGR2101010:
10886 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010887 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010888 DRM_DEBUG("unsupported pixel format: %s\n",
10889 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010890 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010891 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010892 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010893 case DRM_FORMAT_YUYV:
10894 case DRM_FORMAT_UYVY:
10895 case DRM_FORMAT_YVYU:
10896 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010897 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010898 DRM_DEBUG("unsupported pixel format: %s\n",
10899 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010900 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010901 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010902 break;
10903 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010904 DRM_DEBUG("unsupported pixel format: %s\n",
10905 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010906 return -EINVAL;
10907 }
10908
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010909 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10910 if (mode_cmd->offsets[0] != 0)
10911 return -EINVAL;
10912
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010913 aligned_height = intel_align_height(dev, mode_cmd->height,
10914 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010915 /* FIXME drm helper for size checks (especially planar formats)? */
10916 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10917 return -EINVAL;
10918
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010919 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10920 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010921 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010922
Jesse Barnes79e53942008-11-07 14:24:08 -080010923 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10924 if (ret) {
10925 DRM_ERROR("framebuffer init failed %d\n", ret);
10926 return ret;
10927 }
10928
Jesse Barnes79e53942008-11-07 14:24:08 -080010929 return 0;
10930}
10931
Jesse Barnes79e53942008-11-07 14:24:08 -080010932static struct drm_framebuffer *
10933intel_user_framebuffer_create(struct drm_device *dev,
10934 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010935 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010936{
Chris Wilson05394f32010-11-08 19:18:58 +000010937 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010938
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010939 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10940 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010941 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010942 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010943
Chris Wilsond2dff872011-04-19 08:36:26 +010010944 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010945}
10946
Daniel Vetter4520f532013-10-09 09:18:51 +020010947#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010948static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010949{
10950}
10951#endif
10952
Jesse Barnes79e53942008-11-07 14:24:08 -080010953static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010954 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010955 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010956};
10957
Jesse Barnese70236a2009-09-21 10:42:27 -070010958/* Set up chip specific display functions */
10959static void intel_init_display(struct drm_device *dev)
10960{
10961 struct drm_i915_private *dev_priv = dev->dev_private;
10962
Daniel Vetteree9300b2013-06-03 22:40:22 +020010963 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10964 dev_priv->display.find_dpll = g4x_find_best_dpll;
10965 else if (IS_VALLEYVIEW(dev))
10966 dev_priv->display.find_dpll = vlv_find_best_dpll;
10967 else if (IS_PINEVIEW(dev))
10968 dev_priv->display.find_dpll = pnv_find_best_dpll;
10969 else
10970 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10971
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010972 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010973 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010974 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010975 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010976 dev_priv->display.crtc_enable = haswell_crtc_enable;
10977 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010978 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010979 dev_priv->display.update_primary_plane =
10980 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010981 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010982 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010983 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010984 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010985 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10986 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010987 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010988 dev_priv->display.update_primary_plane =
10989 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010990 } else if (IS_VALLEYVIEW(dev)) {
10991 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010992 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010993 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10994 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10995 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10996 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010997 dev_priv->display.update_primary_plane =
10998 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010999 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011000 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011001 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011002 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011003 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11004 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011005 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011006 dev_priv->display.update_primary_plane =
11007 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011008 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011009
Jesse Barnese70236a2009-09-21 10:42:27 -070011010 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011011 if (IS_VALLEYVIEW(dev))
11012 dev_priv->display.get_display_clock_speed =
11013 valleyview_get_display_clock_speed;
11014 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011015 dev_priv->display.get_display_clock_speed =
11016 i945_get_display_clock_speed;
11017 else if (IS_I915G(dev))
11018 dev_priv->display.get_display_clock_speed =
11019 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011020 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011021 dev_priv->display.get_display_clock_speed =
11022 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011023 else if (IS_PINEVIEW(dev))
11024 dev_priv->display.get_display_clock_speed =
11025 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011026 else if (IS_I915GM(dev))
11027 dev_priv->display.get_display_clock_speed =
11028 i915gm_get_display_clock_speed;
11029 else if (IS_I865G(dev))
11030 dev_priv->display.get_display_clock_speed =
11031 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011032 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011033 dev_priv->display.get_display_clock_speed =
11034 i855_get_display_clock_speed;
11035 else /* 852, 830 */
11036 dev_priv->display.get_display_clock_speed =
11037 i830_get_display_clock_speed;
11038
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011039 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011040 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011041 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011042 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011043 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011044 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011045 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011046 dev_priv->display.modeset_global_resources =
11047 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011048 } else if (IS_IVYBRIDGE(dev)) {
11049 /* FIXME: detect B0+ stepping and use auto training */
11050 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011051 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011052 dev_priv->display.modeset_global_resources =
11053 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011054 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011055 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011056 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011057 dev_priv->display.modeset_global_resources =
11058 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011059 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011060 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011061 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011062 } else if (IS_VALLEYVIEW(dev)) {
11063 dev_priv->display.modeset_global_resources =
11064 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011065 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011066 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011067
11068 /* Default just returns -ENODEV to indicate unsupported */
11069 dev_priv->display.queue_flip = intel_default_queue_flip;
11070
11071 switch (INTEL_INFO(dev)->gen) {
11072 case 2:
11073 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11074 break;
11075
11076 case 3:
11077 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11078 break;
11079
11080 case 4:
11081 case 5:
11082 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11083 break;
11084
11085 case 6:
11086 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11087 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011088 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011089 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011090 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11091 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011092 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011093
11094 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011095}
11096
Jesse Barnesb690e962010-07-19 13:53:12 -070011097/*
11098 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11099 * resume, or other times. This quirk makes sure that's the case for
11100 * affected systems.
11101 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011102static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011103{
11104 struct drm_i915_private *dev_priv = dev->dev_private;
11105
11106 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011107 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011108}
11109
Keith Packard435793d2011-07-12 14:56:22 -070011110/*
11111 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11112 */
11113static void quirk_ssc_force_disable(struct drm_device *dev)
11114{
11115 struct drm_i915_private *dev_priv = dev->dev_private;
11116 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011117 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011118}
11119
Carsten Emde4dca20e2012-03-15 15:56:26 +010011120/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011121 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11122 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011123 */
11124static void quirk_invert_brightness(struct drm_device *dev)
11125{
11126 struct drm_i915_private *dev_priv = dev->dev_private;
11127 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011128 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011129}
11130
11131struct intel_quirk {
11132 int device;
11133 int subsystem_vendor;
11134 int subsystem_device;
11135 void (*hook)(struct drm_device *dev);
11136};
11137
Egbert Eich5f85f1762012-10-14 15:46:38 +020011138/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11139struct intel_dmi_quirk {
11140 void (*hook)(struct drm_device *dev);
11141 const struct dmi_system_id (*dmi_id_list)[];
11142};
11143
11144static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11145{
11146 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11147 return 1;
11148}
11149
11150static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11151 {
11152 .dmi_id_list = &(const struct dmi_system_id[]) {
11153 {
11154 .callback = intel_dmi_reverse_brightness,
11155 .ident = "NCR Corporation",
11156 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11157 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11158 },
11159 },
11160 { } /* terminating entry */
11161 },
11162 .hook = quirk_invert_brightness,
11163 },
11164};
11165
Ben Widawskyc43b5632012-04-16 14:07:40 -070011166static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011167 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011168 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011169
Jesse Barnesb690e962010-07-19 13:53:12 -070011170 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11171 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11172
Jesse Barnesb690e962010-07-19 13:53:12 -070011173 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11174 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11175
Chris Wilsona4945f92013-10-08 11:16:59 +010011176 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011177 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011178
11179 /* Lenovo U160 cannot use SSC on LVDS */
11180 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011181
11182 /* Sony Vaio Y cannot use SSC on LVDS */
11183 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011184
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011185 /* Acer Aspire 5734Z must invert backlight brightness */
11186 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11187
11188 /* Acer/eMachines G725 */
11189 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11190
11191 /* Acer/eMachines e725 */
11192 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11193
11194 /* Acer/Packard Bell NCL20 */
11195 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11196
11197 /* Acer Aspire 4736Z */
11198 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011199
11200 /* Acer Aspire 5336 */
11201 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011202};
11203
11204static void intel_init_quirks(struct drm_device *dev)
11205{
11206 struct pci_dev *d = dev->pdev;
11207 int i;
11208
11209 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11210 struct intel_quirk *q = &intel_quirks[i];
11211
11212 if (d->device == q->device &&
11213 (d->subsystem_vendor == q->subsystem_vendor ||
11214 q->subsystem_vendor == PCI_ANY_ID) &&
11215 (d->subsystem_device == q->subsystem_device ||
11216 q->subsystem_device == PCI_ANY_ID))
11217 q->hook(dev);
11218 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011219 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11220 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11221 intel_dmi_quirks[i].hook(dev);
11222 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011223}
11224
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011225/* Disable the VGA plane that we never use */
11226static void i915_disable_vga(struct drm_device *dev)
11227{
11228 struct drm_i915_private *dev_priv = dev->dev_private;
11229 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011230 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011231
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011232 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011233 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011234 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011235 sr1 = inb(VGA_SR_DATA);
11236 outb(sr1 | 1<<5, VGA_SR_DATA);
11237 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11238 udelay(300);
11239
11240 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11241 POSTING_READ(vga_reg);
11242}
11243
Daniel Vetterf8175862012-04-10 15:50:11 +020011244void intel_modeset_init_hw(struct drm_device *dev)
11245{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011246 intel_prepare_ddi(dev);
11247
Daniel Vetterf8175862012-04-10 15:50:11 +020011248 intel_init_clock_gating(dev);
11249
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011250 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011251
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011252 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011253 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011254 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011255}
11256
Imre Deak7d708ee2013-04-17 14:04:50 +030011257void intel_modeset_suspend_hw(struct drm_device *dev)
11258{
11259 intel_suspend_hw(dev);
11260}
11261
Jesse Barnes79e53942008-11-07 14:24:08 -080011262void intel_modeset_init(struct drm_device *dev)
11263{
Jesse Barnes652c3932009-08-17 13:31:43 -070011264 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011265 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011266 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011267 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011268
11269 drm_mode_config_init(dev);
11270
11271 dev->mode_config.min_width = 0;
11272 dev->mode_config.min_height = 0;
11273
Dave Airlie019d96c2011-09-29 16:20:42 +010011274 dev->mode_config.preferred_depth = 24;
11275 dev->mode_config.prefer_shadow = 1;
11276
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011277 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011278
Jesse Barnesb690e962010-07-19 13:53:12 -070011279 intel_init_quirks(dev);
11280
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011281 intel_init_pm(dev);
11282
Ben Widawskye3c74752013-04-05 13:12:39 -070011283 if (INTEL_INFO(dev)->num_pipes == 0)
11284 return;
11285
Jesse Barnese70236a2009-09-21 10:42:27 -070011286 intel_init_display(dev);
11287
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011288 if (IS_GEN2(dev)) {
11289 dev->mode_config.max_width = 2048;
11290 dev->mode_config.max_height = 2048;
11291 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011292 dev->mode_config.max_width = 4096;
11293 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011294 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011295 dev->mode_config.max_width = 8192;
11296 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011297 }
Damien Lespiau068be562014-03-28 14:17:49 +000011298
11299 if (IS_GEN2(dev)) {
11300 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11301 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11302 } else {
11303 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11304 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11305 }
11306
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011307 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011308
Zhao Yakui28c97732009-10-09 11:39:41 +080011309 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011310 INTEL_INFO(dev)->num_pipes,
11311 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011312
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011313 for_each_pipe(pipe) {
11314 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011315 for_each_sprite(pipe, sprite) {
11316 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011317 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011318 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011319 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011320 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011321 }
11322
Jesse Barnesf42bb702013-12-16 16:34:23 -080011323 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011324 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011325
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011326 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011327 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011328
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011329 /* Just disable it once at startup */
11330 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011331 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011332
11333 /* Just in case the BIOS is doing something questionable. */
11334 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011335
Jesse Barnes8b687df2014-02-21 13:13:39 -080011336 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011337 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011338 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011339
11340 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11341 base.head) {
11342 if (!crtc->active)
11343 continue;
11344
Jesse Barnes46f297f2014-03-07 08:57:48 -080011345 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011346 * Note that reserving the BIOS fb up front prevents us
11347 * from stuffing other stolen allocations like the ring
11348 * on top. This prevents some ugliness at boot time, and
11349 * can even allow for smooth boot transitions if the BIOS
11350 * fb is large enough for the active pipe configuration.
11351 */
11352 if (dev_priv->display.get_plane_config) {
11353 dev_priv->display.get_plane_config(crtc,
11354 &crtc->plane_config);
11355 /*
11356 * If the fb is shared between multiple heads, we'll
11357 * just get the first one.
11358 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011359 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011360 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011361 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011362}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011363
Daniel Vetter24929352012-07-02 20:28:59 +020011364static void
11365intel_connector_break_all_links(struct intel_connector *connector)
11366{
11367 connector->base.dpms = DRM_MODE_DPMS_OFF;
11368 connector->base.encoder = NULL;
11369 connector->encoder->connectors_active = false;
11370 connector->encoder->base.crtc = NULL;
11371}
11372
Daniel Vetter7fad7982012-07-04 17:51:47 +020011373static void intel_enable_pipe_a(struct drm_device *dev)
11374{
11375 struct intel_connector *connector;
11376 struct drm_connector *crt = NULL;
11377 struct intel_load_detect_pipe load_detect_temp;
11378
11379 /* We can't just switch on the pipe A, we need to set things up with a
11380 * proper mode and output configuration. As a gross hack, enable pipe A
11381 * by enabling the load detect pipe once. */
11382 list_for_each_entry(connector,
11383 &dev->mode_config.connector_list,
11384 base.head) {
11385 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11386 crt = &connector->base;
11387 break;
11388 }
11389 }
11390
11391 if (!crt)
11392 return;
11393
11394 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11395 intel_release_load_detect_pipe(crt, &load_detect_temp);
11396
11397
11398}
11399
Daniel Vetterfa555832012-10-10 23:14:00 +020011400static bool
11401intel_check_plane_mapping(struct intel_crtc *crtc)
11402{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011403 struct drm_device *dev = crtc->base.dev;
11404 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011405 u32 reg, val;
11406
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011407 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011408 return true;
11409
11410 reg = DSPCNTR(!crtc->plane);
11411 val = I915_READ(reg);
11412
11413 if ((val & DISPLAY_PLANE_ENABLE) &&
11414 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11415 return false;
11416
11417 return true;
11418}
11419
Daniel Vetter24929352012-07-02 20:28:59 +020011420static void intel_sanitize_crtc(struct intel_crtc *crtc)
11421{
11422 struct drm_device *dev = crtc->base.dev;
11423 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011424 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011425
Daniel Vetter24929352012-07-02 20:28:59 +020011426 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011427 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011428 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11429
11430 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011431 * disable the crtc (and hence change the state) if it is wrong. Note
11432 * that gen4+ has a fixed plane -> pipe mapping. */
11433 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011434 struct intel_connector *connector;
11435 bool plane;
11436
Daniel Vetter24929352012-07-02 20:28:59 +020011437 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11438 crtc->base.base.id);
11439
11440 /* Pipe has the wrong plane attached and the plane is active.
11441 * Temporarily change the plane mapping and disable everything
11442 * ... */
11443 plane = crtc->plane;
11444 crtc->plane = !plane;
11445 dev_priv->display.crtc_disable(&crtc->base);
11446 crtc->plane = plane;
11447
11448 /* ... and break all links. */
11449 list_for_each_entry(connector, &dev->mode_config.connector_list,
11450 base.head) {
11451 if (connector->encoder->base.crtc != &crtc->base)
11452 continue;
11453
11454 intel_connector_break_all_links(connector);
11455 }
11456
11457 WARN_ON(crtc->active);
11458 crtc->base.enabled = false;
11459 }
Daniel Vetter24929352012-07-02 20:28:59 +020011460
Daniel Vetter7fad7982012-07-04 17:51:47 +020011461 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11462 crtc->pipe == PIPE_A && !crtc->active) {
11463 /* BIOS forgot to enable pipe A, this mostly happens after
11464 * resume. Force-enable the pipe to fix this, the update_dpms
11465 * call below we restore the pipe to the right state, but leave
11466 * the required bits on. */
11467 intel_enable_pipe_a(dev);
11468 }
11469
Daniel Vetter24929352012-07-02 20:28:59 +020011470 /* Adjust the state of the output pipe according to whether we
11471 * have active connectors/encoders. */
11472 intel_crtc_update_dpms(&crtc->base);
11473
11474 if (crtc->active != crtc->base.enabled) {
11475 struct intel_encoder *encoder;
11476
11477 /* This can happen either due to bugs in the get_hw_state
11478 * functions or because the pipe is force-enabled due to the
11479 * pipe A quirk. */
11480 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11481 crtc->base.base.id,
11482 crtc->base.enabled ? "enabled" : "disabled",
11483 crtc->active ? "enabled" : "disabled");
11484
11485 crtc->base.enabled = crtc->active;
11486
11487 /* Because we only establish the connector -> encoder ->
11488 * crtc links if something is active, this means the
11489 * crtc is now deactivated. Break the links. connector
11490 * -> encoder links are only establish when things are
11491 * actually up, hence no need to break them. */
11492 WARN_ON(crtc->active);
11493
11494 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11495 WARN_ON(encoder->connectors_active);
11496 encoder->base.crtc = NULL;
11497 }
11498 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011499 if (crtc->active) {
11500 /*
11501 * We start out with underrun reporting disabled to avoid races.
11502 * For correct bookkeeping mark this on active crtcs.
11503 *
11504 * No protection against concurrent access is required - at
11505 * worst a fifo underrun happens which also sets this to false.
11506 */
11507 crtc->cpu_fifo_underrun_disabled = true;
11508 crtc->pch_fifo_underrun_disabled = true;
11509 }
Daniel Vetter24929352012-07-02 20:28:59 +020011510}
11511
11512static void intel_sanitize_encoder(struct intel_encoder *encoder)
11513{
11514 struct intel_connector *connector;
11515 struct drm_device *dev = encoder->base.dev;
11516
11517 /* We need to check both for a crtc link (meaning that the
11518 * encoder is active and trying to read from a pipe) and the
11519 * pipe itself being active. */
11520 bool has_active_crtc = encoder->base.crtc &&
11521 to_intel_crtc(encoder->base.crtc)->active;
11522
11523 if (encoder->connectors_active && !has_active_crtc) {
11524 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11525 encoder->base.base.id,
11526 drm_get_encoder_name(&encoder->base));
11527
11528 /* Connector is active, but has no active pipe. This is
11529 * fallout from our resume register restoring. Disable
11530 * the encoder manually again. */
11531 if (encoder->base.crtc) {
11532 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11533 encoder->base.base.id,
11534 drm_get_encoder_name(&encoder->base));
11535 encoder->disable(encoder);
11536 }
11537
11538 /* Inconsistent output/port/pipe state happens presumably due to
11539 * a bug in one of the get_hw_state functions. Or someplace else
11540 * in our code, like the register restore mess on resume. Clamp
11541 * things to off as a safer default. */
11542 list_for_each_entry(connector,
11543 &dev->mode_config.connector_list,
11544 base.head) {
11545 if (connector->encoder != encoder)
11546 continue;
11547
11548 intel_connector_break_all_links(connector);
11549 }
11550 }
11551 /* Enabled encoders without active connectors will be fixed in
11552 * the crtc fixup. */
11553}
11554
Imre Deak04098752014-02-18 00:02:16 +020011555void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011556{
11557 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011558 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011559
Imre Deak04098752014-02-18 00:02:16 +020011560 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11561 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11562 i915_disable_vga(dev);
11563 }
11564}
11565
11566void i915_redisable_vga(struct drm_device *dev)
11567{
11568 struct drm_i915_private *dev_priv = dev->dev_private;
11569
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011570 /* This function can be called both from intel_modeset_setup_hw_state or
11571 * at a very early point in our resume sequence, where the power well
11572 * structures are not yet restored. Since this function is at a very
11573 * paranoid "someone might have enabled VGA while we were not looking"
11574 * level, just check if the power well is enabled instead of trying to
11575 * follow the "don't touch the power well if we don't need it" policy
11576 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011577 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011578 return;
11579
Imre Deak04098752014-02-18 00:02:16 +020011580 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011581}
11582
Daniel Vetter30e984d2013-06-05 13:34:17 +020011583static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011584{
11585 struct drm_i915_private *dev_priv = dev->dev_private;
11586 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011587 struct intel_crtc *crtc;
11588 struct intel_encoder *encoder;
11589 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011590 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011591
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011592 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11593 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011594 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011595
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011596 crtc->active = dev_priv->display.get_pipe_config(crtc,
11597 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011598
11599 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011600 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011601
11602 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11603 crtc->base.base.id,
11604 crtc->active ? "enabled" : "disabled");
11605 }
11606
Daniel Vetter53589012013-06-05 13:34:16 +020011607 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011608 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011609 intel_ddi_setup_hw_pll_state(dev);
11610
Daniel Vetter53589012013-06-05 13:34:16 +020011611 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11612 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11613
11614 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11615 pll->active = 0;
11616 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11617 base.head) {
11618 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11619 pll->active++;
11620 }
11621 pll->refcount = pll->active;
11622
Daniel Vetter35c95372013-07-17 06:55:04 +020011623 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11624 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011625 }
11626
Daniel Vetter24929352012-07-02 20:28:59 +020011627 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11628 base.head) {
11629 pipe = 0;
11630
11631 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011632 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11633 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011634 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011635 } else {
11636 encoder->base.crtc = NULL;
11637 }
11638
11639 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011640 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011641 encoder->base.base.id,
11642 drm_get_encoder_name(&encoder->base),
11643 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011644 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011645 }
11646
11647 list_for_each_entry(connector, &dev->mode_config.connector_list,
11648 base.head) {
11649 if (connector->get_hw_state(connector)) {
11650 connector->base.dpms = DRM_MODE_DPMS_ON;
11651 connector->encoder->connectors_active = true;
11652 connector->base.encoder = &connector->encoder->base;
11653 } else {
11654 connector->base.dpms = DRM_MODE_DPMS_OFF;
11655 connector->base.encoder = NULL;
11656 }
11657 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11658 connector->base.base.id,
11659 drm_get_connector_name(&connector->base),
11660 connector->base.encoder ? "enabled" : "disabled");
11661 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011662}
11663
11664/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11665 * and i915 state tracking structures. */
11666void intel_modeset_setup_hw_state(struct drm_device *dev,
11667 bool force_restore)
11668{
11669 struct drm_i915_private *dev_priv = dev->dev_private;
11670 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011671 struct intel_crtc *crtc;
11672 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011673 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011674
11675 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011676
Jesse Barnesbabea612013-06-26 18:57:38 +030011677 /*
11678 * Now that we have the config, copy it to each CRTC struct
11679 * Note that this could go away if we move to using crtc_config
11680 * checking everywhere.
11681 */
11682 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11683 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011684 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011685 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011686 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11687 crtc->base.base.id);
11688 drm_mode_debug_printmodeline(&crtc->base.mode);
11689 }
11690 }
11691
Daniel Vetter24929352012-07-02 20:28:59 +020011692 /* HW state is read out, now we need to sanitize this mess. */
11693 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11694 base.head) {
11695 intel_sanitize_encoder(encoder);
11696 }
11697
11698 for_each_pipe(pipe) {
11699 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11700 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011701 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011702 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011703
Daniel Vetter35c95372013-07-17 06:55:04 +020011704 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11705 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11706
11707 if (!pll->on || pll->active)
11708 continue;
11709
11710 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11711
11712 pll->disable(dev_priv, pll);
11713 pll->on = false;
11714 }
11715
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011716 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011717 ilk_wm_get_hw_state(dev);
11718
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011719 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011720 i915_redisable_vga(dev);
11721
Daniel Vetterf30da182013-04-11 20:22:50 +020011722 /*
11723 * We need to use raw interfaces for restoring state to avoid
11724 * checking (bogus) intermediate states.
11725 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011726 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011727 struct drm_crtc *crtc =
11728 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011729
11730 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11731 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011732 }
11733 } else {
11734 intel_modeset_update_staged_output_state(dev);
11735 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011736
11737 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011738}
11739
11740void intel_modeset_gem_init(struct drm_device *dev)
11741{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011742 struct drm_crtc *c;
11743 struct intel_framebuffer *fb;
11744
Imre Deakae484342014-03-31 15:10:44 +030011745 mutex_lock(&dev->struct_mutex);
11746 intel_init_gt_powersave(dev);
11747 mutex_unlock(&dev->struct_mutex);
11748
Chris Wilson1833b132012-05-09 11:56:28 +010011749 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011750
11751 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011752
11753 /*
11754 * Make sure any fbs we allocated at startup are properly
11755 * pinned & fenced. When we do the allocation it's too early
11756 * for this.
11757 */
11758 mutex_lock(&dev->struct_mutex);
11759 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
11760 if (!c->fb)
11761 continue;
11762
11763 fb = to_intel_framebuffer(c->fb);
11764 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11765 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11766 to_intel_crtc(c)->pipe);
11767 drm_framebuffer_unreference(c->fb);
11768 c->fb = NULL;
11769 }
11770 }
11771 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011772}
11773
Imre Deak4932e2c2014-02-11 17:12:48 +020011774void intel_connector_unregister(struct intel_connector *intel_connector)
11775{
11776 struct drm_connector *connector = &intel_connector->base;
11777
11778 intel_panel_destroy_backlight(connector);
11779 drm_sysfs_connector_remove(connector);
11780}
11781
Jesse Barnes79e53942008-11-07 14:24:08 -080011782void intel_modeset_cleanup(struct drm_device *dev)
11783{
Jesse Barnes652c3932009-08-17 13:31:43 -070011784 struct drm_i915_private *dev_priv = dev->dev_private;
11785 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011786 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011787
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011788 /*
11789 * Interrupts and polling as the first thing to avoid creating havoc.
11790 * Too much stuff here (turning of rps, connectors, ...) would
11791 * experience fancy races otherwise.
11792 */
11793 drm_irq_uninstall(dev);
11794 cancel_work_sync(&dev_priv->hotplug_work);
11795 /*
11796 * Due to the hpd irq storm handling the hotplug work can re-arm the
11797 * poll handlers. Hence disable polling after hpd handling is shut down.
11798 */
Keith Packardf87ea762010-10-03 19:36:26 -070011799 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011800
Jesse Barnes652c3932009-08-17 13:31:43 -070011801 mutex_lock(&dev->struct_mutex);
11802
Jesse Barnes723bfd72010-10-07 16:01:13 -070011803 intel_unregister_dsm_handler();
11804
Jesse Barnes652c3932009-08-17 13:31:43 -070011805 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11806 /* Skip inactive CRTCs */
11807 if (!crtc->fb)
11808 continue;
11809
Daniel Vetter3dec0092010-08-20 21:40:52 +020011810 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011811 }
11812
Chris Wilson973d04f2011-07-08 12:22:37 +010011813 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011814
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011815 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011816
Daniel Vetter930ebb42012-06-29 23:32:16 +020011817 ironlake_teardown_rc6(dev);
11818
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011819 mutex_unlock(&dev->struct_mutex);
11820
Chris Wilson1630fe72011-07-08 12:22:42 +010011821 /* flush any delayed tasks or pending work */
11822 flush_scheduled_work();
11823
Jani Nikuladb31af12013-11-08 16:48:53 +020011824 /* destroy the backlight and sysfs files before encoders/connectors */
11825 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011826 struct intel_connector *intel_connector;
11827
11828 intel_connector = to_intel_connector(connector);
11829 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011830 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011831
Jesse Barnes79e53942008-11-07 14:24:08 -080011832 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011833
11834 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030011835
11836 mutex_lock(&dev->struct_mutex);
11837 intel_cleanup_gt_powersave(dev);
11838 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011839}
11840
Dave Airlie28d52042009-09-21 14:33:58 +100011841/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011842 * Return which encoder is currently attached for connector.
11843 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011844struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011845{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011846 return &intel_attached_encoder(connector)->base;
11847}
Jesse Barnes79e53942008-11-07 14:24:08 -080011848
Chris Wilsondf0e9242010-09-09 16:20:55 +010011849void intel_connector_attach_encoder(struct intel_connector *connector,
11850 struct intel_encoder *encoder)
11851{
11852 connector->encoder = encoder;
11853 drm_mode_connector_attach_encoder(&connector->base,
11854 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011855}
Dave Airlie28d52042009-09-21 14:33:58 +100011856
11857/*
11858 * set vga decode state - true == enable VGA decode
11859 */
11860int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11861{
11862 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011863 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011864 u16 gmch_ctrl;
11865
Chris Wilson75fa0412014-02-07 18:37:02 -020011866 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11867 DRM_ERROR("failed to read control word\n");
11868 return -EIO;
11869 }
11870
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011871 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11872 return 0;
11873
Dave Airlie28d52042009-09-21 14:33:58 +100011874 if (state)
11875 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11876 else
11877 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011878
11879 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11880 DRM_ERROR("failed to write control word\n");
11881 return -EIO;
11882 }
11883
Dave Airlie28d52042009-09-21 14:33:58 +100011884 return 0;
11885}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011886
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011887struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011888
11889 u32 power_well_driver;
11890
Chris Wilson63b66e52013-08-08 15:12:06 +020011891 int num_transcoders;
11892
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011893 struct intel_cursor_error_state {
11894 u32 control;
11895 u32 position;
11896 u32 base;
11897 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011898 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011899
11900 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011901 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011902 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011903 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011904
11905 struct intel_plane_error_state {
11906 u32 control;
11907 u32 stride;
11908 u32 size;
11909 u32 pos;
11910 u32 addr;
11911 u32 surface;
11912 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011913 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011914
11915 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011916 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011917 enum transcoder cpu_transcoder;
11918
11919 u32 conf;
11920
11921 u32 htotal;
11922 u32 hblank;
11923 u32 hsync;
11924 u32 vtotal;
11925 u32 vblank;
11926 u32 vsync;
11927 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011928};
11929
11930struct intel_display_error_state *
11931intel_display_capture_error_state(struct drm_device *dev)
11932{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011933 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011934 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011935 int transcoders[] = {
11936 TRANSCODER_A,
11937 TRANSCODER_B,
11938 TRANSCODER_C,
11939 TRANSCODER_EDP,
11940 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011941 int i;
11942
Chris Wilson63b66e52013-08-08 15:12:06 +020011943 if (INTEL_INFO(dev)->num_pipes == 0)
11944 return NULL;
11945
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011946 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011947 if (error == NULL)
11948 return NULL;
11949
Imre Deak190be112013-11-25 17:15:31 +020011950 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011951 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11952
Damien Lespiau52331302012-08-15 19:23:25 +010011953 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011954 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011955 intel_display_power_enabled_sw(dev_priv,
11956 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011957 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011958 continue;
11959
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011960 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11961 error->cursor[i].control = I915_READ(CURCNTR(i));
11962 error->cursor[i].position = I915_READ(CURPOS(i));
11963 error->cursor[i].base = I915_READ(CURBASE(i));
11964 } else {
11965 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11966 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11967 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11968 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011969
11970 error->plane[i].control = I915_READ(DSPCNTR(i));
11971 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011972 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011973 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011974 error->plane[i].pos = I915_READ(DSPPOS(i));
11975 }
Paulo Zanonica291362013-03-06 20:03:14 -030011976 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11977 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011978 if (INTEL_INFO(dev)->gen >= 4) {
11979 error->plane[i].surface = I915_READ(DSPSURF(i));
11980 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11981 }
11982
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011983 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011984 }
11985
11986 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11987 if (HAS_DDI(dev_priv->dev))
11988 error->num_transcoders++; /* Account for eDP. */
11989
11990 for (i = 0; i < error->num_transcoders; i++) {
11991 enum transcoder cpu_transcoder = transcoders[i];
11992
Imre Deakddf9c532013-11-27 22:02:02 +020011993 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011994 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011995 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011996 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011997 continue;
11998
Chris Wilson63b66e52013-08-08 15:12:06 +020011999 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12000
12001 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12002 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12003 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12004 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12005 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12006 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12007 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012008 }
12009
12010 return error;
12011}
12012
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012013#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12014
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012015void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012016intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012017 struct drm_device *dev,
12018 struct intel_display_error_state *error)
12019{
12020 int i;
12021
Chris Wilson63b66e52013-08-08 15:12:06 +020012022 if (!error)
12023 return;
12024
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012025 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012026 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012027 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012028 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012029 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012030 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012031 err_printf(m, " Power: %s\n",
12032 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012033 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012034
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012035 err_printf(m, "Plane [%d]:\n", i);
12036 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12037 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012038 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012039 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12040 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012041 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012042 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012043 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012044 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012045 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12046 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012047 }
12048
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012049 err_printf(m, "Cursor [%d]:\n", i);
12050 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12051 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12052 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012053 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012054
12055 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012056 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012057 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012058 err_printf(m, " Power: %s\n",
12059 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012060 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12061 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12062 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12063 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12064 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12065 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12066 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12067 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012068}