blob: 5e1a6d330c8cdff6ce7a674c2d417a060563a013 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300139 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300141 dev_priv->pm.regsave.deimr &= ~mask;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300142 return;
143 }
144
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000145 if ((dev_priv->irq_mask & mask) != 0) {
146 dev_priv->irq_mask &= ~mask;
147 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000148 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800149 }
150}
151
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300152static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300153ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800154{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200155 assert_spin_locked(&dev_priv->irq_lock);
156
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300157 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300158 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300159 dev_priv->pm.regsave.deimr |= mask;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300160 return;
161 }
162
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000163 if ((dev_priv->irq_mask & mask) != mask) {
164 dev_priv->irq_mask |= mask;
165 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000166 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800167 }
168}
169
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300170/**
171 * ilk_update_gt_irq - update GTIMR
172 * @dev_priv: driver private
173 * @interrupt_mask: mask of interrupt bits to update
174 * @enabled_irq_mask: mask of interrupt bits to enable
175 */
176static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
177 uint32_t interrupt_mask,
178 uint32_t enabled_irq_mask)
179{
180 assert_spin_locked(&dev_priv->irq_lock);
181
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300182 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300183 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300184 dev_priv->pm.regsave.gtimr &= ~interrupt_mask;
185 dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300186 interrupt_mask);
187 return;
188 }
189
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300190 dev_priv->gt_irq_mask &= ~interrupt_mask;
191 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
192 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
193 POSTING_READ(GTIMR);
194}
195
196void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
197{
198 ilk_update_gt_irq(dev_priv, mask, mask);
199}
200
201void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
202{
203 ilk_update_gt_irq(dev_priv, mask, 0);
204}
205
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206/**
207 * snb_update_pm_irq - update GEN6_PMIMR
208 * @dev_priv: driver private
209 * @interrupt_mask: mask of interrupt bits to update
210 * @enabled_irq_mask: mask of interrupt bits to enable
211 */
212static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
213 uint32_t interrupt_mask,
214 uint32_t enabled_irq_mask)
215{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300217
218 assert_spin_locked(&dev_priv->irq_lock);
219
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300220 if (dev_priv->pm.irqs_disabled) {
Paulo Zanonic67a4702013-08-19 13:18:09 -0300221 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300222 dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask;
223 dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300224 interrupt_mask);
225 return;
226 }
227
Paulo Zanoni605cd252013-08-06 18:57:15 -0300228 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300229 new_val &= ~interrupt_mask;
230 new_val |= (~enabled_irq_mask & interrupt_mask);
231
Paulo Zanoni605cd252013-08-06 18:57:15 -0300232 if (new_val != dev_priv->pm_irq_mask) {
233 dev_priv->pm_irq_mask = new_val;
234 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300235 POSTING_READ(GEN6_PMIMR);
236 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300237}
238
239void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
240{
241 snb_update_pm_irq(dev_priv, mask, mask);
242}
243
244void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
245{
246 snb_update_pm_irq(dev_priv, mask, 0);
247}
248
Paulo Zanoni86642812013-04-12 17:57:57 -0300249static bool ivb_can_enable_err_int(struct drm_device *dev)
250{
251 struct drm_i915_private *dev_priv = dev->dev_private;
252 struct intel_crtc *crtc;
253 enum pipe pipe;
254
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200255 assert_spin_locked(&dev_priv->irq_lock);
256
Paulo Zanoni86642812013-04-12 17:57:57 -0300257 for_each_pipe(pipe) {
258 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
259
260 if (crtc->cpu_fifo_underrun_disabled)
261 return false;
262 }
263
264 return true;
265}
266
267static bool cpt_can_enable_serr_int(struct drm_device *dev)
268{
269 struct drm_i915_private *dev_priv = dev->dev_private;
270 enum pipe pipe;
271 struct intel_crtc *crtc;
272
Daniel Vetterfee884e2013-07-04 23:35:21 +0200273 assert_spin_locked(&dev_priv->irq_lock);
274
Paulo Zanoni86642812013-04-12 17:57:57 -0300275 for_each_pipe(pipe) {
276 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
277
278 if (crtc->pch_fifo_underrun_disabled)
279 return false;
280 }
281
282 return true;
283}
284
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200285static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
286{
287 struct drm_i915_private *dev_priv = dev->dev_private;
288 u32 reg = PIPESTAT(pipe);
289 u32 pipestat = I915_READ(reg) & 0x7fff0000;
290
291 assert_spin_locked(&dev_priv->irq_lock);
292
293 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
294 POSTING_READ(reg);
295}
296
Paulo Zanoni86642812013-04-12 17:57:57 -0300297static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
298 enum pipe pipe, bool enable)
299{
300 struct drm_i915_private *dev_priv = dev->dev_private;
301 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
302 DE_PIPEB_FIFO_UNDERRUN;
303
304 if (enable)
305 ironlake_enable_display_irq(dev_priv, bit);
306 else
307 ironlake_disable_display_irq(dev_priv, bit);
308}
309
310static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200311 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300312{
313 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300314 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200315 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
316
Paulo Zanoni86642812013-04-12 17:57:57 -0300317 if (!ivb_can_enable_err_int(dev))
318 return;
319
Paulo Zanoni86642812013-04-12 17:57:57 -0300320 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
321 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200322 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
323
324 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300325 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200326
327 if (!was_enabled &&
328 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
329 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
330 pipe_name(pipe));
331 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300332 }
333}
334
Daniel Vetter38d83c962013-11-07 11:05:46 +0100335static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
336 enum pipe pipe, bool enable)
337{
338 struct drm_i915_private *dev_priv = dev->dev_private;
339
340 assert_spin_locked(&dev_priv->irq_lock);
341
342 if (enable)
343 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
344 else
345 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
346 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
347 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
348}
349
Daniel Vetterfee884e2013-07-04 23:35:21 +0200350/**
351 * ibx_display_interrupt_update - update SDEIMR
352 * @dev_priv: driver private
353 * @interrupt_mask: mask of interrupt bits to update
354 * @enabled_irq_mask: mask of interrupt bits to enable
355 */
356static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
357 uint32_t interrupt_mask,
358 uint32_t enabled_irq_mask)
359{
360 uint32_t sdeimr = I915_READ(SDEIMR);
361 sdeimr &= ~interrupt_mask;
362 sdeimr |= (~enabled_irq_mask & interrupt_mask);
363
364 assert_spin_locked(&dev_priv->irq_lock);
365
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300366 if (dev_priv->pm.irqs_disabled &&
Paulo Zanonic67a4702013-08-19 13:18:09 -0300367 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
368 WARN(1, "IRQs disabled\n");
Paulo Zanoni5d584b22014-03-07 20:08:15 -0300369 dev_priv->pm.regsave.sdeimr &= ~interrupt_mask;
370 dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask &
Paulo Zanonic67a4702013-08-19 13:18:09 -0300371 interrupt_mask);
372 return;
373 }
374
Daniel Vetterfee884e2013-07-04 23:35:21 +0200375 I915_WRITE(SDEIMR, sdeimr);
376 POSTING_READ(SDEIMR);
377}
378#define ibx_enable_display_interrupt(dev_priv, bits) \
379 ibx_display_interrupt_update((dev_priv), (bits), (bits))
380#define ibx_disable_display_interrupt(dev_priv, bits) \
381 ibx_display_interrupt_update((dev_priv), (bits), 0)
382
Daniel Vetterde280752013-07-04 23:35:24 +0200383static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
384 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300385 bool enable)
386{
Paulo Zanoni86642812013-04-12 17:57:57 -0300387 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200388 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
389 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300390
391 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200392 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300393 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200394 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300395}
396
397static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
398 enum transcoder pch_transcoder,
399 bool enable)
400{
401 struct drm_i915_private *dev_priv = dev->dev_private;
402
403 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200404 I915_WRITE(SERR_INT,
405 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
406
Paulo Zanoni86642812013-04-12 17:57:57 -0300407 if (!cpt_can_enable_serr_int(dev))
408 return;
409
Daniel Vetterfee884e2013-07-04 23:35:21 +0200410 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300411 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200412 uint32_t tmp = I915_READ(SERR_INT);
413 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
414
415 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200416 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200417
418 if (!was_enabled &&
419 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
420 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
421 transcoder_name(pch_transcoder));
422 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300423 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300424}
425
426/**
427 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
428 * @dev: drm device
429 * @pipe: pipe
430 * @enable: true if we want to report FIFO underrun errors, false otherwise
431 *
432 * This function makes us disable or enable CPU fifo underruns for a specific
433 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
434 * reporting for one pipe may also disable all the other CPU error interruts for
435 * the other pipes, due to the fact that there's just one interrupt mask/enable
436 * bit for all the pipes.
437 *
438 * Returns the previous state of underrun reporting.
439 */
Imre Deakf88d42f2014-03-04 19:23:09 +0200440bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
441 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300442{
443 struct drm_i915_private *dev_priv = dev->dev_private;
444 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300446 bool ret;
447
Imre Deak77961eb2014-03-05 16:20:56 +0200448 assert_spin_locked(&dev_priv->irq_lock);
449
Paulo Zanoni86642812013-04-12 17:57:57 -0300450 ret = !intel_crtc->cpu_fifo_underrun_disabled;
451
452 if (enable == ret)
453 goto done;
454
455 intel_crtc->cpu_fifo_underrun_disabled = !enable;
456
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200457 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
458 i9xx_clear_fifo_underrun(dev, pipe);
459 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300460 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
461 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200462 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100463 else if (IS_GEN8(dev))
464 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300465
466done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200467 return ret;
468}
469
470bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
471 enum pipe pipe, bool enable)
472{
473 struct drm_i915_private *dev_priv = dev->dev_private;
474 unsigned long flags;
475 bool ret;
476
477 spin_lock_irqsave(&dev_priv->irq_lock, flags);
478 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300479 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200480
Paulo Zanoni86642812013-04-12 17:57:57 -0300481 return ret;
482}
483
Imre Deak91d181d2014-02-10 18:42:49 +0200484static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
485 enum pipe pipe)
486{
487 struct drm_i915_private *dev_priv = dev->dev_private;
488 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
490
491 return !intel_crtc->cpu_fifo_underrun_disabled;
492}
493
Paulo Zanoni86642812013-04-12 17:57:57 -0300494/**
495 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
496 * @dev: drm device
497 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
498 * @enable: true if we want to report FIFO underrun errors, false otherwise
499 *
500 * This function makes us disable or enable PCH fifo underruns for a specific
501 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
502 * underrun reporting for one transcoder may also disable all the other PCH
503 * error interruts for the other transcoders, due to the fact that there's just
504 * one interrupt mask/enable bit for all the transcoders.
505 *
506 * Returns the previous state of underrun reporting.
507 */
508bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
509 enum transcoder pch_transcoder,
510 bool enable)
511{
512 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200513 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300515 unsigned long flags;
516 bool ret;
517
Daniel Vetterde280752013-07-04 23:35:24 +0200518 /*
519 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
520 * has only one pch transcoder A that all pipes can use. To avoid racy
521 * pch transcoder -> pipe lookups from interrupt code simply store the
522 * underrun statistics in crtc A. Since we never expose this anywhere
523 * nor use it outside of the fifo underrun code here using the "wrong"
524 * crtc on LPT won't cause issues.
525 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300526
527 spin_lock_irqsave(&dev_priv->irq_lock, flags);
528
529 ret = !intel_crtc->pch_fifo_underrun_disabled;
530
531 if (enable == ret)
532 goto done;
533
534 intel_crtc->pch_fifo_underrun_disabled = !enable;
535
536 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200537 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300538 else
539 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
540
541done:
542 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
543 return ret;
544}
545
546
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100547static void
Imre Deak755e9012014-02-10 18:42:47 +0200548__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
549 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800550{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200551 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200552 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800553
Daniel Vetterb79480b2013-06-27 17:52:10 +0200554 assert_spin_locked(&dev_priv->irq_lock);
555
Imre Deak755e9012014-02-10 18:42:47 +0200556 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
557 status_mask & ~PIPESTAT_INT_STATUS_MASK))
558 return;
559
560 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200561 return;
562
Imre Deak91d181d2014-02-10 18:42:49 +0200563 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
564
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200565 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200566 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200567 I915_WRITE(reg, pipestat);
568 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800569}
570
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100571static void
Imre Deak755e9012014-02-10 18:42:47 +0200572__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
573 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800574{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200575 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200576 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800577
Daniel Vetterb79480b2013-06-27 17:52:10 +0200578 assert_spin_locked(&dev_priv->irq_lock);
579
Imre Deak755e9012014-02-10 18:42:47 +0200580 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
581 status_mask & ~PIPESTAT_INT_STATUS_MASK))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200582 return;
583
Imre Deak755e9012014-02-10 18:42:47 +0200584 if ((pipestat & enable_mask) == 0)
585 return;
586
Imre Deak91d181d2014-02-10 18:42:49 +0200587 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
588
Imre Deak755e9012014-02-10 18:42:47 +0200589 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200590 I915_WRITE(reg, pipestat);
591 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800592}
593
Imre Deak10c59c52014-02-10 18:42:48 +0200594static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
595{
596 u32 enable_mask = status_mask << 16;
597
598 /*
599 * On pipe A we don't support the PSR interrupt yet, on pipe B the
600 * same bit MBZ.
601 */
602 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
603 return 0;
604
605 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
606 SPRITE0_FLIP_DONE_INT_EN_VLV |
607 SPRITE1_FLIP_DONE_INT_EN_VLV);
608 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
609 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
610 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
611 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
612
613 return enable_mask;
614}
615
Imre Deak755e9012014-02-10 18:42:47 +0200616void
617i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
618 u32 status_mask)
619{
620 u32 enable_mask;
621
Imre Deak10c59c52014-02-10 18:42:48 +0200622 if (IS_VALLEYVIEW(dev_priv->dev))
623 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
624 status_mask);
625 else
626 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200627 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
628}
629
630void
631i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
632 u32 status_mask)
633{
634 u32 enable_mask;
635
Imre Deak10c59c52014-02-10 18:42:48 +0200636 if (IS_VALLEYVIEW(dev_priv->dev))
637 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
638 status_mask);
639 else
640 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200641 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
642}
643
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000644/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300645 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000646 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300647static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000648{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300649 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000650 unsigned long irqflags;
651
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300652 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
653 return;
654
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000655 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000656
Imre Deak755e9012014-02-10 18:42:47 +0200657 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300658 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200659 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200660 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000661
662 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000663}
664
665/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700666 * i915_pipe_enabled - check if a pipe is enabled
667 * @dev: DRM device
668 * @pipe: pipe to check
669 *
670 * Reading certain registers when the pipe is disabled can hang the chip.
671 * Use this routine to make sure the PLL is running and the pipe is active
672 * before reading such registers if unsure.
673 */
674static int
675i915_pipe_enabled(struct drm_device *dev, int pipe)
676{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300677 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200678
Daniel Vettera01025a2013-05-22 00:50:23 +0200679 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
680 /* Locking is horribly broken here, but whatever. */
681 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300683
Daniel Vettera01025a2013-05-22 00:50:23 +0200684 return intel_crtc->active;
685 } else {
686 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
687 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700688}
689
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300690static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
691{
692 /* Gen2 doesn't have a hardware frame counter */
693 return 0;
694}
695
Keith Packard42f52ef2008-10-18 19:39:29 -0700696/* Called from drm generic code, passed a 'crtc', which
697 * we use as a pipe index
698 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700699static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700700{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300701 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700702 unsigned long high_frame;
703 unsigned long low_frame;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300704 u32 high1, high2, low, pixel, vbl_start;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700705
706 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800707 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800708 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700709 return 0;
710 }
711
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300712 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
713 struct intel_crtc *intel_crtc =
714 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
715 const struct drm_display_mode *mode =
716 &intel_crtc->config.adjusted_mode;
717
718 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
719 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100720 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300721 u32 htotal;
722
723 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
724 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
725
726 vbl_start *= htotal;
727 }
728
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800729 high_frame = PIPEFRAME(pipe);
730 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100731
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700732 /*
733 * High & low register fields aren't synchronized, so make sure
734 * we get a low value that's stable across two reads of the high
735 * register.
736 */
737 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100738 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300739 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100740 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700741 } while (high1 != high2);
742
Chris Wilson5eddb702010-09-11 13:48:45 +0100743 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300744 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100745 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300746
747 /*
748 * The frame counter increments at beginning of active.
749 * Cook up a vblank counter by also checking the pixel
750 * counter against vblank start.
751 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200752 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700753}
754
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700755static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800756{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800758 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800759
760 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800761 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800762 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800763 return 0;
764 }
765
766 return I915_READ(reg);
767}
768
Mario Kleinerad3543e2013-10-30 05:13:08 +0100769/* raw reads, only for fast reads of display block, no need for forcewake etc. */
770#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100771
Ville Syrjälä095163b2013-10-29 00:04:43 +0200772static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300773{
774 struct drm_i915_private *dev_priv = dev->dev_private;
775 uint32_t status;
Ville Syrjälä24302622014-03-11 12:58:46 +0200776 int reg;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300777
Ville Syrjälä24302622014-03-11 12:58:46 +0200778 if (INTEL_INFO(dev)->gen >= 8) {
779 status = GEN8_PIPE_VBLANK;
780 reg = GEN8_DE_PIPE_ISR(pipe);
781 } else if (INTEL_INFO(dev)->gen >= 7) {
782 status = DE_PIPE_VBLANK_IVB(pipe);
783 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300784 } else {
Ville Syrjälä24302622014-03-11 12:58:46 +0200785 status = DE_PIPE_VBLANK(pipe);
786 reg = DEISR;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300787 }
Mario Kleinerad3543e2013-10-30 05:13:08 +0100788
Ville Syrjälä24302622014-03-11 12:58:46 +0200789 return __raw_i915_read32(dev_priv, reg) & status;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300790}
791
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700792static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200793 unsigned int flags, int *vpos, int *hpos,
794 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100795{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300796 struct drm_i915_private *dev_priv = dev->dev_private;
797 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
799 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300800 int position;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100801 int vbl_start, vbl_end, htotal, vtotal;
802 bool in_vbl = true;
803 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100804 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100805
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300806 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100807 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800808 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100809 return 0;
810 }
811
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300812 htotal = mode->crtc_htotal;
813 vtotal = mode->crtc_vtotal;
814 vbl_start = mode->crtc_vblank_start;
815 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100816
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200817 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
818 vbl_start = DIV_ROUND_UP(vbl_start, 2);
819 vbl_end /= 2;
820 vtotal /= 2;
821 }
822
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300823 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
824
Mario Kleinerad3543e2013-10-30 05:13:08 +0100825 /*
826 * Lock uncore.lock, as we will do multiple timing critical raw
827 * register reads, potentially with preemption disabled, so the
828 * following code must not block on uncore.lock.
829 */
830 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
831
832 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
833
834 /* Get optional system timestamp before query. */
835 if (stime)
836 *stime = ktime_get();
837
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300838 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100839 /* No obvious pixelcount register. Only query vertical
840 * scanout position from Display scan line register.
841 */
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300842 if (IS_GEN2(dev))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100843 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300844 else
Mario Kleinerad3543e2013-10-30 05:13:08 +0100845 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjälä54ddcbd2013-09-23 13:02:07 +0300846
Ville Syrjäläfcb81822014-03-11 12:58:45 +0200847 if (HAS_DDI(dev)) {
848 /*
849 * On HSW HDMI outputs there seems to be a 2 line
850 * difference, whereas eDP has the normal 1 line
851 * difference that earlier platforms have. External
852 * DP is unknown. For now just check for the 2 line
853 * difference case on all output types on HSW+.
854 *
855 * This might misinterpret the scanline counter being
856 * one line too far along on eDP, but that's less
857 * dangerous than the alternative since that would lead
858 * the vblank timestamp code astray when it sees a
859 * scanline count before vblank_start during a vblank
860 * interrupt.
861 */
862 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
863 if ((in_vbl && (position == vbl_start - 2 ||
864 position == vbl_start - 1)) ||
865 (!in_vbl && (position == vbl_end - 2 ||
866 position == vbl_end - 1)))
867 position = (position + 2) % vtotal;
868 } else if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä095163b2013-10-29 00:04:43 +0200869 /*
870 * The scanline counter increments at the leading edge
871 * of hsync, ie. it completely misses the active portion
872 * of the line. Fix up the counter at both edges of vblank
873 * to get a more accurate picture whether we're in vblank
874 * or not.
875 */
876 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
877 if ((in_vbl && position == vbl_start - 1) ||
878 (!in_vbl && position == vbl_end - 1))
879 position = (position + 1) % vtotal;
880 } else {
881 /*
882 * ISR vblank status bits don't work the way we'd want
883 * them to work on non-PCH platforms (for
884 * ilk_pipe_in_vblank_locked()), and there doesn't
885 * appear any other way to determine if we're currently
886 * in vblank.
887 *
888 * Instead let's assume that we're already in vblank if
889 * we got called from the vblank interrupt and the
890 * scanline counter value indicates that we're on the
891 * line just prior to vblank start. This should result
892 * in the correct answer, unless the vblank interrupt
893 * delivery really got delayed for almost exactly one
894 * full frame/field.
895 */
896 if (flags & DRM_CALLED_FROM_VBLIRQ &&
897 position == vbl_start - 1) {
898 position = (position + 1) % vtotal;
899
900 /* Signal this correction as "applied". */
901 ret |= 0x8;
902 }
903 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100904 } else {
905 /* Have access to pixelcount since start of frame.
906 * We can split this into vertical and horizontal
907 * scanout position.
908 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100909 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100910
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300911 /* convert to pixel counts */
912 vbl_start *= htotal;
913 vbl_end *= htotal;
914 vtotal *= htotal;
915 }
916
Mario Kleinerad3543e2013-10-30 05:13:08 +0100917 /* Get optional system timestamp after query. */
918 if (etime)
919 *etime = ktime_get();
920
921 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
922
923 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300925 in_vbl = position >= vbl_start && position < vbl_end;
926
927 /*
928 * While in vblank, position will be negative
929 * counting up towards 0 at vbl_end. And outside
930 * vblank, position will be positive counting
931 * up since vbl_end.
932 */
933 if (position >= vbl_start)
934 position -= vbl_end;
935 else
936 position += vtotal - vbl_end;
937
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300938 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300939 *vpos = position;
940 *hpos = 0;
941 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100942 *vpos = position / htotal;
943 *hpos = position - (*vpos * htotal);
944 }
945
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100946 /* In vblank? */
947 if (in_vbl)
948 ret |= DRM_SCANOUTPOS_INVBL;
949
950 return ret;
951}
952
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700953static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100954 int *max_error,
955 struct timeval *vblank_time,
956 unsigned flags)
957{
Chris Wilson4041b852011-01-22 10:07:56 +0000958 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100959
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700960 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000961 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962 return -EINVAL;
963 }
964
965 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000966 crtc = intel_get_crtc_for_pipe(dev, pipe);
967 if (crtc == NULL) {
968 DRM_ERROR("Invalid crtc %d\n", pipe);
969 return -EINVAL;
970 }
971
972 if (!crtc->enabled) {
973 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
974 return -EBUSY;
975 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100976
977 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000978 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
979 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300980 crtc,
981 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100982}
983
Jani Nikula67c347f2013-09-17 14:26:34 +0300984static bool intel_hpd_irq_event(struct drm_device *dev,
985 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200986{
987 enum drm_connector_status old_status;
988
989 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
990 old_status = connector->status;
991
992 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300993 if (old_status == connector->status)
994 return false;
995
996 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200997 connector->base.id,
998 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +0300999 drm_get_connector_status_name(old_status),
1000 drm_get_connector_status_name(connector->status));
1001
1002 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001003}
1004
Jesse Barnes5ca58282009-03-31 14:11:15 -07001005/*
1006 * Handle hotplug events outside the interrupt handler proper.
1007 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001008#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1009
Jesse Barnes5ca58282009-03-31 14:11:15 -07001010static void i915_hotplug_work_func(struct work_struct *work)
1011{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001012 struct drm_i915_private *dev_priv =
1013 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001014 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001015 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001016 struct intel_connector *intel_connector;
1017 struct intel_encoder *intel_encoder;
1018 struct drm_connector *connector;
1019 unsigned long irqflags;
1020 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001021 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001022 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001023
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001024 /* HPD irq before everything is fully set up. */
1025 if (!dev_priv->enable_hotplug_processing)
1026 return;
1027
Keith Packarda65e34c2011-07-25 10:04:56 -07001028 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001029 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1030
Egbert Eichcd569ae2013-04-16 13:36:57 +02001031 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001032
1033 hpd_event_bits = dev_priv->hpd_event_bits;
1034 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001035 list_for_each_entry(connector, &mode_config->connector_list, head) {
1036 intel_connector = to_intel_connector(connector);
1037 intel_encoder = intel_connector->encoder;
1038 if (intel_encoder->hpd_pin > HPD_NONE &&
1039 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1040 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1041 DRM_INFO("HPD interrupt storm detected on connector %s: "
1042 "switching from hotplug detection to polling\n",
1043 drm_get_connector_name(connector));
1044 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1045 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1046 | DRM_CONNECTOR_POLL_DISCONNECT;
1047 hpd_disabled = true;
1048 }
Egbert Eich142e2392013-04-11 15:57:57 +02001049 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1050 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1051 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1052 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001053 }
1054 /* if there were no outputs to poll, poll was disabled,
1055 * therefore make sure it's enabled when disabling HPD on
1056 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001057 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001058 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001059 mod_timer(&dev_priv->hotplug_reenable_timer,
1060 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1061 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001062
1063 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1064
Egbert Eich321a1b32013-04-11 16:00:26 +02001065 list_for_each_entry(connector, &mode_config->connector_list, head) {
1066 intel_connector = to_intel_connector(connector);
1067 intel_encoder = intel_connector->encoder;
1068 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1069 if (intel_encoder->hot_plug)
1070 intel_encoder->hot_plug(intel_encoder);
1071 if (intel_hpd_irq_event(dev, connector))
1072 changed = true;
1073 }
1074 }
Keith Packard40ee3382011-07-28 15:31:19 -07001075 mutex_unlock(&mode_config->mutex);
1076
Egbert Eich321a1b32013-04-11 16:00:26 +02001077 if (changed)
1078 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001079}
1080
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001081static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1082{
1083 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1084}
1085
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001086static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001087{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001088 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001089 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001090 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001091
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001092 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001093
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001094 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1095
Daniel Vetter20e4d402012-08-08 23:35:39 +02001096 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001097
Jesse Barnes7648fa92010-05-20 14:28:11 -07001098 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001099 busy_up = I915_READ(RCPREVBSYTUPAVG);
1100 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001101 max_avg = I915_READ(RCBMAXAVG);
1102 min_avg = I915_READ(RCBMINAVG);
1103
1104 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001105 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001106 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1107 new_delay = dev_priv->ips.cur_delay - 1;
1108 if (new_delay < dev_priv->ips.max_delay)
1109 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001110 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001111 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1112 new_delay = dev_priv->ips.cur_delay + 1;
1113 if (new_delay > dev_priv->ips.min_delay)
1114 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001115 }
1116
Jesse Barnes7648fa92010-05-20 14:28:11 -07001117 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001118 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001119
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001120 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001121
Jesse Barnesf97108d2010-01-29 11:27:07 -08001122 return;
1123}
1124
Chris Wilson549f7362010-10-19 11:19:32 +01001125static void notify_ring(struct drm_device *dev,
1126 struct intel_ring_buffer *ring)
1127{
Chris Wilson475553d2011-01-20 09:52:56 +00001128 if (ring->obj == NULL)
1129 return;
1130
Chris Wilson814e9b52013-09-23 17:33:19 -03001131 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001132
Chris Wilson549f7362010-10-19 11:19:32 +01001133 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001134 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001135}
1136
Ben Widawsky4912d042011-04-25 11:25:20 -07001137static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001139 struct drm_i915_private *dev_priv =
1140 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001141 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001142 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143
Daniel Vetter59cdb632013-07-04 23:35:28 +02001144 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001145 pm_iir = dev_priv->rps.pm_iir;
1146 dev_priv->rps.pm_iir = 0;
Ben Widawsky48484052013-05-28 19:22:27 -07001147 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
Deepak Sa6706b42014-03-15 20:23:22 +05301148 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001149 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001150
Paulo Zanoni60611c12013-08-15 11:50:01 -03001151 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301152 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001153
Deepak Sa6706b42014-03-15 20:23:22 +05301154 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001155 return;
1156
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001157 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001158
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001159 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001160 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001161 if (adj > 0)
1162 adj *= 2;
1163 else
1164 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001165 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001166
1167 /*
1168 * For better performance, jump directly
1169 * to RPe if we're below it.
1170 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001171 if (new_delay < dev_priv->rps.efficient_freq)
1172 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001173 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001174 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1175 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001176 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001177 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001178 adj = 0;
1179 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1180 if (adj < 0)
1181 adj *= 2;
1182 else
1183 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001184 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001185 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001186 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001187 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001188
Ben Widawsky79249632012-09-07 19:43:42 -07001189 /* sysfs frequency interfaces may have snuck in while servicing the
1190 * interrupt
1191 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001192 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001193 dev_priv->rps.min_freq_softlimit,
1194 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301195
Ben Widawskyb39fb292014-03-19 18:31:11 -07001196 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001197
1198 if (IS_VALLEYVIEW(dev_priv->dev))
1199 valleyview_set_rps(dev_priv->dev, new_delay);
1200 else
1201 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001202
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001203 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001204}
1205
Ben Widawskye3689192012-05-25 16:56:22 -07001206
1207/**
1208 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1209 * occurred.
1210 * @work: workqueue struct
1211 *
1212 * Doesn't actually do anything except notify userspace. As a consequence of
1213 * this event, userspace should try to remap the bad rows since statistically
1214 * it is likely the same row is more likely to go bad again.
1215 */
1216static void ivybridge_parity_work(struct work_struct *work)
1217{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001218 struct drm_i915_private *dev_priv =
1219 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001220 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001221 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001222 uint32_t misccpctl;
1223 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001224 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001225
1226 /* We must turn off DOP level clock gating to access the L3 registers.
1227 * In order to prevent a get/put style interface, acquire struct mutex
1228 * any time we access those registers.
1229 */
1230 mutex_lock(&dev_priv->dev->struct_mutex);
1231
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001232 /* If we've screwed up tracking, just let the interrupt fire again */
1233 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1234 goto out;
1235
Ben Widawskye3689192012-05-25 16:56:22 -07001236 misccpctl = I915_READ(GEN7_MISCCPCTL);
1237 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1238 POSTING_READ(GEN7_MISCCPCTL);
1239
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001240 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1241 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001242
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001243 slice--;
1244 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1245 break;
1246
1247 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1248
1249 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1250
1251 error_status = I915_READ(reg);
1252 row = GEN7_PARITY_ERROR_ROW(error_status);
1253 bank = GEN7_PARITY_ERROR_BANK(error_status);
1254 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1255
1256 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1257 POSTING_READ(reg);
1258
1259 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1260 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1261 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1262 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1263 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1264 parity_event[5] = NULL;
1265
Dave Airlie5bdebb12013-10-11 14:07:25 +10001266 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001267 KOBJ_CHANGE, parity_event);
1268
1269 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1270 slice, row, bank, subbank);
1271
1272 kfree(parity_event[4]);
1273 kfree(parity_event[3]);
1274 kfree(parity_event[2]);
1275 kfree(parity_event[1]);
1276 }
Ben Widawskye3689192012-05-25 16:56:22 -07001277
1278 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1279
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001280out:
1281 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001282 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001283 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001284 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1285
1286 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001287}
1288
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001289static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001290{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001291 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001292
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001293 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001294 return;
1295
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001296 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001297 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001298 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001299
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001300 iir &= GT_PARITY_ERROR(dev);
1301 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1302 dev_priv->l3_parity.which_slice |= 1 << 1;
1303
1304 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1305 dev_priv->l3_parity.which_slice |= 1 << 0;
1306
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001307 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001308}
1309
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001310static void ilk_gt_irq_handler(struct drm_device *dev,
1311 struct drm_i915_private *dev_priv,
1312 u32 gt_iir)
1313{
1314 if (gt_iir &
1315 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1316 notify_ring(dev, &dev_priv->ring[RCS]);
1317 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1318 notify_ring(dev, &dev_priv->ring[VCS]);
1319}
1320
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001321static void snb_gt_irq_handler(struct drm_device *dev,
1322 struct drm_i915_private *dev_priv,
1323 u32 gt_iir)
1324{
1325
Ben Widawskycc609d52013-05-28 19:22:29 -07001326 if (gt_iir &
1327 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001328 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001329 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001330 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001331 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001332 notify_ring(dev, &dev_priv->ring[BCS]);
1333
Ben Widawskycc609d52013-05-28 19:22:29 -07001334 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1335 GT_BSD_CS_ERROR_INTERRUPT |
1336 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001337 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1338 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001339 }
Ben Widawskye3689192012-05-25 16:56:22 -07001340
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001341 if (gt_iir & GT_PARITY_ERROR(dev))
1342 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001343}
1344
Ben Widawskyabd58f02013-11-02 21:07:09 -07001345static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1346 struct drm_i915_private *dev_priv,
1347 u32 master_ctl)
1348{
1349 u32 rcs, bcs, vcs;
1350 uint32_t tmp = 0;
1351 irqreturn_t ret = IRQ_NONE;
1352
1353 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1354 tmp = I915_READ(GEN8_GT_IIR(0));
1355 if (tmp) {
1356 ret = IRQ_HANDLED;
1357 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1358 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1359 if (rcs & GT_RENDER_USER_INTERRUPT)
1360 notify_ring(dev, &dev_priv->ring[RCS]);
1361 if (bcs & GT_RENDER_USER_INTERRUPT)
1362 notify_ring(dev, &dev_priv->ring[BCS]);
1363 I915_WRITE(GEN8_GT_IIR(0), tmp);
1364 } else
1365 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1366 }
1367
1368 if (master_ctl & GEN8_GT_VCS1_IRQ) {
1369 tmp = I915_READ(GEN8_GT_IIR(1));
1370 if (tmp) {
1371 ret = IRQ_HANDLED;
1372 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1373 if (vcs & GT_RENDER_USER_INTERRUPT)
1374 notify_ring(dev, &dev_priv->ring[VCS]);
1375 I915_WRITE(GEN8_GT_IIR(1), tmp);
1376 } else
1377 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1378 }
1379
1380 if (master_ctl & GEN8_GT_VECS_IRQ) {
1381 tmp = I915_READ(GEN8_GT_IIR(3));
1382 if (tmp) {
1383 ret = IRQ_HANDLED;
1384 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1385 if (vcs & GT_RENDER_USER_INTERRUPT)
1386 notify_ring(dev, &dev_priv->ring[VECS]);
1387 I915_WRITE(GEN8_GT_IIR(3), tmp);
1388 } else
1389 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1390 }
1391
1392 return ret;
1393}
1394
Egbert Eichb543fb02013-04-16 13:36:54 +02001395#define HPD_STORM_DETECT_PERIOD 1000
1396#define HPD_STORM_THRESHOLD 5
1397
Daniel Vetter10a504d2013-06-27 17:52:12 +02001398static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001399 u32 hotplug_trigger,
1400 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001401{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001402 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001403 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001404 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001405
Daniel Vetter91d131d2013-06-27 17:52:14 +02001406 if (!hotplug_trigger)
1407 return;
1408
Imre Deakcc9bd492014-01-16 19:56:54 +02001409 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1410 hotplug_trigger);
1411
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001412 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001413 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001414
Chris Wilson34320872014-01-10 18:49:20 +00001415 WARN_ONCE(hpd[i] & hotplug_trigger &&
Chris Wilson8b5565b2014-01-10 18:49:21 +00001416 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
Chris Wilsoncba1c072014-01-10 20:17:07 +00001417 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1418 hotplug_trigger, i, hpd[i]);
Egbert Eichb8f102e2013-07-26 14:14:24 +02001419
Egbert Eichb543fb02013-04-16 13:36:54 +02001420 if (!(hpd[i] & hotplug_trigger) ||
1421 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1422 continue;
1423
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001424 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001425 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1426 dev_priv->hpd_stats[i].hpd_last_jiffies
1427 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1428 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1429 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001430 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001431 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1432 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001433 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001434 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001435 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001436 } else {
1437 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001438 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1439 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001440 }
1441 }
1442
Daniel Vetter10a504d2013-06-27 17:52:12 +02001443 if (storm_detected)
1444 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001445 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001446
Daniel Vetter645416f2013-09-02 16:22:25 +02001447 /*
1448 * Our hotplug handler can grab modeset locks (by calling down into the
1449 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1450 * queue for otherwise the flush_work in the pageflip code will
1451 * deadlock.
1452 */
1453 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001454}
1455
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001456static void gmbus_irq_handler(struct drm_device *dev)
1457{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001458 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001459
Daniel Vetter28c70f12012-12-01 13:53:45 +01001460 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001461}
1462
Daniel Vetterce99c252012-12-01 13:53:47 +01001463static void dp_aux_irq_handler(struct drm_device *dev)
1464{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001465 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001466
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001467 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001468}
1469
Shuang He8bf1e9f2013-10-15 18:55:27 +01001470#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001471static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1472 uint32_t crc0, uint32_t crc1,
1473 uint32_t crc2, uint32_t crc3,
1474 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001475{
1476 struct drm_i915_private *dev_priv = dev->dev_private;
1477 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1478 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001479 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001480
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001481 spin_lock(&pipe_crc->lock);
1482
Damien Lespiau0c912c72013-10-15 18:55:37 +01001483 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001484 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001485 DRM_ERROR("spurious interrupt\n");
1486 return;
1487 }
1488
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001489 head = pipe_crc->head;
1490 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001491
1492 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001493 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001494 DRM_ERROR("CRC buffer overflowing\n");
1495 return;
1496 }
1497
1498 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001499
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001500 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001501 entry->crc[0] = crc0;
1502 entry->crc[1] = crc1;
1503 entry->crc[2] = crc2;
1504 entry->crc[3] = crc3;
1505 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001506
1507 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001508 pipe_crc->head = head;
1509
1510 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001511
1512 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001513}
Daniel Vetter277de952013-10-18 16:37:07 +02001514#else
1515static inline void
1516display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1517 uint32_t crc0, uint32_t crc1,
1518 uint32_t crc2, uint32_t crc3,
1519 uint32_t crc4) {}
1520#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001521
Daniel Vetter277de952013-10-18 16:37:07 +02001522
1523static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001524{
1525 struct drm_i915_private *dev_priv = dev->dev_private;
1526
Daniel Vetter277de952013-10-18 16:37:07 +02001527 display_pipe_crc_irq_handler(dev, pipe,
1528 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1529 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001530}
1531
Daniel Vetter277de952013-10-18 16:37:07 +02001532static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001533{
1534 struct drm_i915_private *dev_priv = dev->dev_private;
1535
Daniel Vetter277de952013-10-18 16:37:07 +02001536 display_pipe_crc_irq_handler(dev, pipe,
1537 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1538 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1539 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1540 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1541 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001542}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001543
Daniel Vetter277de952013-10-18 16:37:07 +02001544static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001545{
1546 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001547 uint32_t res1, res2;
1548
1549 if (INTEL_INFO(dev)->gen >= 3)
1550 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1551 else
1552 res1 = 0;
1553
1554 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1555 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1556 else
1557 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001558
Daniel Vetter277de952013-10-18 16:37:07 +02001559 display_pipe_crc_irq_handler(dev, pipe,
1560 I915_READ(PIPE_CRC_RES_RED(pipe)),
1561 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1562 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1563 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001564}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001565
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001566/* The RPS events need forcewake, so we add them to a work queue and mask their
1567 * IMR bits until the work is done. Other interrupts can be processed without
1568 * the work queue. */
1569static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001570{
Deepak Sa6706b42014-03-15 20:23:22 +05301571 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001572 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301573 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1574 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001575 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001576
1577 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001578 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001579
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001580 if (HAS_VEBOX(dev_priv->dev)) {
1581 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1582 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001583
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001584 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001585 i915_handle_error(dev_priv->dev, false,
1586 "VEBOX CS error interrupt 0x%08x",
1587 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001588 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001589 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001590}
1591
Imre Deakc1874ed2014-02-04 21:35:46 +02001592static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1593{
1594 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001595 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001596 int pipe;
1597
Imre Deak58ead0d2014-02-04 21:35:47 +02001598 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001599 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001600 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001601 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001602
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001603 /*
1604 * PIPESTAT bits get signalled even when the interrupt is
1605 * disabled with the mask bits, and some of the status bits do
1606 * not generate interrupts at all (like the underrun bit). Hence
1607 * we need to be careful that we only handle what we want to
1608 * handle.
1609 */
1610 mask = 0;
1611 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1612 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1613
1614 switch (pipe) {
1615 case PIPE_A:
1616 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1617 break;
1618 case PIPE_B:
1619 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1620 break;
1621 }
1622 if (iir & iir_bit)
1623 mask |= dev_priv->pipestat_irq_mask[pipe];
1624
1625 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001626 continue;
1627
1628 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001629 mask |= PIPESTAT_INT_ENABLE_MASK;
1630 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001631
1632 /*
1633 * Clear the PIPE*STAT regs before the IIR
1634 */
Imre Deak91d181d2014-02-10 18:42:49 +02001635 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1636 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001637 I915_WRITE(reg, pipe_stats[pipe]);
1638 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001639 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001640
1641 for_each_pipe(pipe) {
1642 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1643 drm_handle_vblank(dev, pipe);
1644
Imre Deak579a9b02014-02-04 21:35:48 +02001645 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001646 intel_prepare_page_flip(dev, pipe);
1647 intel_finish_page_flip(dev, pipe);
1648 }
1649
1650 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1651 i9xx_pipe_crc_irq_handler(dev, pipe);
1652
1653 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1654 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1655 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1656 }
1657
1658 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1659 gmbus_irq_handler(dev);
1660}
1661
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001662static void i9xx_hpd_irq_handler(struct drm_device *dev)
1663{
1664 struct drm_i915_private *dev_priv = dev->dev_private;
1665 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1666
1667 if (IS_G4X(dev)) {
1668 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1669
1670 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1671 } else {
1672 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1673
1674 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1675 }
1676
1677 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1678 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1679 dp_aux_irq_handler(dev);
1680
1681 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1682 /*
1683 * Make sure hotplug status is cleared before we clear IIR, or else we
1684 * may miss hotplug events.
1685 */
1686 POSTING_READ(PORT_HOTPLUG_STAT);
1687}
1688
Daniel Vetterff1f5252012-10-02 15:10:55 +02001689static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001690{
1691 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001692 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001693 u32 iir, gt_iir, pm_iir;
1694 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001695
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001696 while (true) {
1697 iir = I915_READ(VLV_IIR);
1698 gt_iir = I915_READ(GTIIR);
1699 pm_iir = I915_READ(GEN6_PMIIR);
1700
1701 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1702 goto out;
1703
1704 ret = IRQ_HANDLED;
1705
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001706 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001707
Imre Deakc1874ed2014-02-04 21:35:46 +02001708 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001709
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001710 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001711 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1712 i9xx_hpd_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001713
Paulo Zanoni60611c12013-08-15 11:50:01 -03001714 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001715 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001716
1717 I915_WRITE(GTIIR, gt_iir);
1718 I915_WRITE(GEN6_PMIIR, pm_iir);
1719 I915_WRITE(VLV_IIR, iir);
1720 }
1721
1722out:
1723 return ret;
1724}
1725
Adam Jackson23e81d62012-06-06 15:45:44 -04001726static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001727{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001728 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001729 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001730 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001731
Daniel Vetter91d131d2013-06-27 17:52:14 +02001732 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1733
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001734 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1735 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1736 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001737 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001738 port_name(port));
1739 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001740
Daniel Vetterce99c252012-12-01 13:53:47 +01001741 if (pch_iir & SDE_AUX_MASK)
1742 dp_aux_irq_handler(dev);
1743
Jesse Barnes776ad802011-01-04 15:09:39 -08001744 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001745 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001746
1747 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1748 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1749
1750 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1751 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1752
1753 if (pch_iir & SDE_POISON)
1754 DRM_ERROR("PCH poison interrupt\n");
1755
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001756 if (pch_iir & SDE_FDI_MASK)
1757 for_each_pipe(pipe)
1758 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1759 pipe_name(pipe),
1760 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001761
1762 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1763 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1764
1765 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1766 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1767
Jesse Barnes776ad802011-01-04 15:09:39 -08001768 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001769 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1770 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001771 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001772
1773 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1774 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1775 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001776 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001777}
1778
1779static void ivb_err_int_handler(struct drm_device *dev)
1780{
1781 struct drm_i915_private *dev_priv = dev->dev_private;
1782 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001783 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001784
Paulo Zanonide032bf2013-04-12 17:57:58 -03001785 if (err_int & ERR_INT_POISON)
1786 DRM_ERROR("Poison interrupt\n");
1787
Daniel Vetter5a69b892013-10-16 22:55:52 +02001788 for_each_pipe(pipe) {
1789 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1790 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1791 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001792 DRM_ERROR("Pipe %c FIFO underrun\n",
1793 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001794 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001795
Daniel Vetter5a69b892013-10-16 22:55:52 +02001796 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1797 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001798 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001799 else
Daniel Vetter277de952013-10-18 16:37:07 +02001800 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001801 }
1802 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001803
Paulo Zanoni86642812013-04-12 17:57:57 -03001804 I915_WRITE(GEN7_ERR_INT, err_int);
1805}
1806
1807static void cpt_serr_int_handler(struct drm_device *dev)
1808{
1809 struct drm_i915_private *dev_priv = dev->dev_private;
1810 u32 serr_int = I915_READ(SERR_INT);
1811
Paulo Zanonide032bf2013-04-12 17:57:58 -03001812 if (serr_int & SERR_INT_POISON)
1813 DRM_ERROR("PCH poison interrupt\n");
1814
Paulo Zanoni86642812013-04-12 17:57:57 -03001815 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1816 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1817 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001818 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001819
1820 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1821 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1822 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001823 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001824
1825 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1826 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1827 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001828 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001829
1830 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001831}
1832
Adam Jackson23e81d62012-06-06 15:45:44 -04001833static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1834{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001835 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001836 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001837 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001838
Daniel Vetter91d131d2013-06-27 17:52:14 +02001839 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1840
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001841 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1842 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1843 SDE_AUDIO_POWER_SHIFT_CPT);
1844 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1845 port_name(port));
1846 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001847
1848 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001849 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001850
1851 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001852 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001853
1854 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1855 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1856
1857 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1858 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1859
1860 if (pch_iir & SDE_FDI_MASK_CPT)
1861 for_each_pipe(pipe)
1862 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1863 pipe_name(pipe),
1864 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001865
1866 if (pch_iir & SDE_ERROR_CPT)
1867 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001868}
1869
Paulo Zanonic008bc62013-07-12 16:35:10 -03001870static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1871{
1872 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001873 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001874
1875 if (de_iir & DE_AUX_CHANNEL_A)
1876 dp_aux_irq_handler(dev);
1877
1878 if (de_iir & DE_GSE)
1879 intel_opregion_asle_intr(dev);
1880
Paulo Zanonic008bc62013-07-12 16:35:10 -03001881 if (de_iir & DE_POISON)
1882 DRM_ERROR("Poison interrupt\n");
1883
Daniel Vetter40da17c2013-10-21 18:04:36 +02001884 for_each_pipe(pipe) {
1885 if (de_iir & DE_PIPE_VBLANK(pipe))
1886 drm_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001887
Daniel Vetter40da17c2013-10-21 18:04:36 +02001888 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1889 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001890 DRM_ERROR("Pipe %c FIFO underrun\n",
1891 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03001892
Daniel Vetter40da17c2013-10-21 18:04:36 +02001893 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1894 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001895
Daniel Vetter40da17c2013-10-21 18:04:36 +02001896 /* plane/pipes map 1:1 on ilk+ */
1897 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1898 intel_prepare_page_flip(dev, pipe);
1899 intel_finish_page_flip_plane(dev, pipe);
1900 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001901 }
1902
1903 /* check event from PCH */
1904 if (de_iir & DE_PCH_EVENT) {
1905 u32 pch_iir = I915_READ(SDEIIR);
1906
1907 if (HAS_PCH_CPT(dev))
1908 cpt_irq_handler(dev, pch_iir);
1909 else
1910 ibx_irq_handler(dev, pch_iir);
1911
1912 /* should clear PCH hotplug event before clear CPU irq */
1913 I915_WRITE(SDEIIR, pch_iir);
1914 }
1915
1916 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1917 ironlake_rps_change_irq_handler(dev);
1918}
1919
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001920static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1921{
1922 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001923 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001924
1925 if (de_iir & DE_ERR_INT_IVB)
1926 ivb_err_int_handler(dev);
1927
1928 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1929 dp_aux_irq_handler(dev);
1930
1931 if (de_iir & DE_GSE_IVB)
1932 intel_opregion_asle_intr(dev);
1933
Damien Lespiau07d27e22014-03-03 17:31:46 +00001934 for_each_pipe(pipe) {
1935 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
1936 drm_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02001937
1938 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00001939 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1940 intel_prepare_page_flip(dev, pipe);
1941 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001942 }
1943 }
1944
1945 /* check event from PCH */
1946 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1947 u32 pch_iir = I915_READ(SDEIIR);
1948
1949 cpt_irq_handler(dev, pch_iir);
1950
1951 /* clear PCH hotplug event before clear CPU irq */
1952 I915_WRITE(SDEIIR, pch_iir);
1953 }
1954}
1955
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001956static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001957{
1958 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001959 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001960 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001961 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001962
Paulo Zanoni86642812013-04-12 17:57:57 -03001963 /* We get interrupts on unclaimed registers, so check for this before we
1964 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001965 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001966
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001967 /* disable master interrupt before clearing iir */
1968 de_ier = I915_READ(DEIER);
1969 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001970 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001971
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001972 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1973 * interrupts will will be stored on its back queue, and then we'll be
1974 * able to process them after we restore SDEIER (as soon as we restore
1975 * it, we'll get an interrupt if SDEIIR still has something to process
1976 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001977 if (!HAS_PCH_NOP(dev)) {
1978 sde_ier = I915_READ(SDEIER);
1979 I915_WRITE(SDEIER, 0);
1980 POSTING_READ(SDEIER);
1981 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001982
Chris Wilson0e434062012-05-09 21:45:44 +01001983 gt_iir = I915_READ(GTIIR);
1984 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001985 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001986 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001987 else
1988 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001989 I915_WRITE(GTIIR, gt_iir);
1990 ret = IRQ_HANDLED;
1991 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001992
1993 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001994 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001995 if (INTEL_INFO(dev)->gen >= 7)
1996 ivb_display_irq_handler(dev, de_iir);
1997 else
1998 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001999 I915_WRITE(DEIIR, de_iir);
2000 ret = IRQ_HANDLED;
2001 }
2002
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002003 if (INTEL_INFO(dev)->gen >= 6) {
2004 u32 pm_iir = I915_READ(GEN6_PMIIR);
2005 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002006 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002007 I915_WRITE(GEN6_PMIIR, pm_iir);
2008 ret = IRQ_HANDLED;
2009 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002010 }
2011
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002012 I915_WRITE(DEIER, de_ier);
2013 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002014 if (!HAS_PCH_NOP(dev)) {
2015 I915_WRITE(SDEIER, sde_ier);
2016 POSTING_READ(SDEIER);
2017 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002018
2019 return ret;
2020}
2021
Ben Widawskyabd58f02013-11-02 21:07:09 -07002022static irqreturn_t gen8_irq_handler(int irq, void *arg)
2023{
2024 struct drm_device *dev = arg;
2025 struct drm_i915_private *dev_priv = dev->dev_private;
2026 u32 master_ctl;
2027 irqreturn_t ret = IRQ_NONE;
2028 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002029 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002030
Ben Widawskyabd58f02013-11-02 21:07:09 -07002031 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2032 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2033 if (!master_ctl)
2034 return IRQ_NONE;
2035
2036 I915_WRITE(GEN8_MASTER_IRQ, 0);
2037 POSTING_READ(GEN8_MASTER_IRQ);
2038
2039 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2040
2041 if (master_ctl & GEN8_DE_MISC_IRQ) {
2042 tmp = I915_READ(GEN8_DE_MISC_IIR);
2043 if (tmp & GEN8_DE_MISC_GSE)
2044 intel_opregion_asle_intr(dev);
2045 else if (tmp)
2046 DRM_ERROR("Unexpected DE Misc interrupt\n");
2047 else
2048 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2049
2050 if (tmp) {
2051 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2052 ret = IRQ_HANDLED;
2053 }
2054 }
2055
Daniel Vetter6d766f02013-11-07 14:49:55 +01002056 if (master_ctl & GEN8_DE_PORT_IRQ) {
2057 tmp = I915_READ(GEN8_DE_PORT_IIR);
2058 if (tmp & GEN8_AUX_CHANNEL_A)
2059 dp_aux_irq_handler(dev);
2060 else if (tmp)
2061 DRM_ERROR("Unexpected DE Port interrupt\n");
2062 else
2063 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2064
2065 if (tmp) {
2066 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2067 ret = IRQ_HANDLED;
2068 }
2069 }
2070
Daniel Vetterc42664c2013-11-07 11:05:40 +01002071 for_each_pipe(pipe) {
2072 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002073
Daniel Vetterc42664c2013-11-07 11:05:40 +01002074 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2075 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002076
Daniel Vetterc42664c2013-11-07 11:05:40 +01002077 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2078 if (pipe_iir & GEN8_PIPE_VBLANK)
2079 drm_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002080
Daniel Vetterc42664c2013-11-07 11:05:40 +01002081 if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2082 intel_prepare_page_flip(dev, pipe);
2083 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002084 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002085
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002086 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2087 hsw_pipe_crc_irq_handler(dev, pipe);
2088
Daniel Vetter38d83c962013-11-07 11:05:46 +01002089 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2090 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2091 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002092 DRM_ERROR("Pipe %c FIFO underrun\n",
2093 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002094 }
2095
Daniel Vetter30100f22013-11-07 14:49:24 +01002096 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2097 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2098 pipe_name(pipe),
2099 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2100 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002101
2102 if (pipe_iir) {
2103 ret = IRQ_HANDLED;
2104 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2105 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002106 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2107 }
2108
Daniel Vetter92d03a82013-11-07 11:05:43 +01002109 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2110 /*
2111 * FIXME(BDW): Assume for now that the new interrupt handling
2112 * scheme also closed the SDE interrupt handling race we've seen
2113 * on older pch-split platforms. But this needs testing.
2114 */
2115 u32 pch_iir = I915_READ(SDEIIR);
2116
2117 cpt_irq_handler(dev, pch_iir);
2118
2119 if (pch_iir) {
2120 I915_WRITE(SDEIIR, pch_iir);
2121 ret = IRQ_HANDLED;
2122 }
2123 }
2124
Ben Widawskyabd58f02013-11-02 21:07:09 -07002125 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2126 POSTING_READ(GEN8_MASTER_IRQ);
2127
2128 return ret;
2129}
2130
Daniel Vetter17e1df02013-09-08 21:57:13 +02002131static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2132 bool reset_completed)
2133{
2134 struct intel_ring_buffer *ring;
2135 int i;
2136
2137 /*
2138 * Notify all waiters for GPU completion events that reset state has
2139 * been changed, and that they need to restart their wait after
2140 * checking for potential errors (and bail out to drop locks if there is
2141 * a gpu reset pending so that i915_error_work_func can acquire them).
2142 */
2143
2144 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2145 for_each_ring(ring, dev_priv, i)
2146 wake_up_all(&ring->irq_queue);
2147
2148 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2149 wake_up_all(&dev_priv->pending_flip_queue);
2150
2151 /*
2152 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2153 * reset state is cleared.
2154 */
2155 if (reset_completed)
2156 wake_up_all(&dev_priv->gpu_error.reset_queue);
2157}
2158
Jesse Barnes8a905232009-07-11 16:48:03 -04002159/**
2160 * i915_error_work_func - do process context error handling work
2161 * @work: work struct
2162 *
2163 * Fire an error uevent so userspace can see that a hang or error
2164 * was detected.
2165 */
2166static void i915_error_work_func(struct work_struct *work)
2167{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002168 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2169 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002170 struct drm_i915_private *dev_priv =
2171 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002172 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002173 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2174 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2175 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002176 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002177
Dave Airlie5bdebb12013-10-11 14:07:25 +10002178 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002179
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002180 /*
2181 * Note that there's only one work item which does gpu resets, so we
2182 * need not worry about concurrent gpu resets potentially incrementing
2183 * error->reset_counter twice. We only need to take care of another
2184 * racing irq/hangcheck declaring the gpu dead for a second time. A
2185 * quick check for that is good enough: schedule_work ensures the
2186 * correct ordering between hang detection and this work item, and since
2187 * the reset in-progress bit is only ever set by code outside of this
2188 * work we don't need to worry about any other races.
2189 */
2190 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002191 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002192 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002193 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002194
Daniel Vetter17e1df02013-09-08 21:57:13 +02002195 /*
2196 * All state reset _must_ be completed before we update the
2197 * reset counter, for otherwise waiters might miss the reset
2198 * pending state and not properly drop locks, resulting in
2199 * deadlocks with the reset work.
2200 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002201 ret = i915_reset(dev);
2202
Daniel Vetter17e1df02013-09-08 21:57:13 +02002203 intel_display_handle_reset(dev);
2204
Daniel Vetterf69061b2012-12-06 09:01:42 +01002205 if (ret == 0) {
2206 /*
2207 * After all the gem state is reset, increment the reset
2208 * counter and wake up everyone waiting for the reset to
2209 * complete.
2210 *
2211 * Since unlock operations are a one-sided barrier only,
2212 * we need to insert a barrier here to order any seqno
2213 * updates before
2214 * the counter increment.
2215 */
2216 smp_mb__before_atomic_inc();
2217 atomic_inc(&dev_priv->gpu_error.reset_counter);
2218
Dave Airlie5bdebb12013-10-11 14:07:25 +10002219 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002220 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002221 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002222 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002223 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002224
Daniel Vetter17e1df02013-09-08 21:57:13 +02002225 /*
2226 * Note: The wake_up also serves as a memory barrier so that
2227 * waiters see the update value of the reset counter atomic_t.
2228 */
2229 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002230 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002231}
2232
Chris Wilson35aed2e2010-05-27 13:18:12 +01002233static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002234{
2235 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002236 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002237 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002238 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002239
Chris Wilson35aed2e2010-05-27 13:18:12 +01002240 if (!eir)
2241 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002242
Joe Perchesa70491c2012-03-18 13:00:11 -07002243 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002244
Ben Widawskybd9854f2012-08-23 15:18:09 -07002245 i915_get_extra_instdone(dev, instdone);
2246
Jesse Barnes8a905232009-07-11 16:48:03 -04002247 if (IS_G4X(dev)) {
2248 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2249 u32 ipeir = I915_READ(IPEIR_I965);
2250
Joe Perchesa70491c2012-03-18 13:00:11 -07002251 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2252 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002253 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2254 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002255 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002256 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002257 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002258 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002259 }
2260 if (eir & GM45_ERROR_PAGE_TABLE) {
2261 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002262 pr_err("page table error\n");
2263 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002264 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002265 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002266 }
2267 }
2268
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002269 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002270 if (eir & I915_ERROR_PAGE_TABLE) {
2271 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002272 pr_err("page table error\n");
2273 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002274 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002275 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002276 }
2277 }
2278
2279 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002280 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002281 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002282 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002283 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002284 /* pipestat has already been acked */
2285 }
2286 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002287 pr_err("instruction error\n");
2288 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002289 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2290 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002291 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002292 u32 ipeir = I915_READ(IPEIR);
2293
Joe Perchesa70491c2012-03-18 13:00:11 -07002294 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2295 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002296 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002297 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002298 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002299 } else {
2300 u32 ipeir = I915_READ(IPEIR_I965);
2301
Joe Perchesa70491c2012-03-18 13:00:11 -07002302 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2303 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002304 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002305 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002306 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002307 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002308 }
2309 }
2310
2311 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002312 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002313 eir = I915_READ(EIR);
2314 if (eir) {
2315 /*
2316 * some errors might have become stuck,
2317 * mask them.
2318 */
2319 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2320 I915_WRITE(EMR, I915_READ(EMR) | eir);
2321 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2322 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002323}
2324
2325/**
2326 * i915_handle_error - handle an error interrupt
2327 * @dev: drm device
2328 *
2329 * Do some basic checking of regsiter state at error interrupt time and
2330 * dump it to the syslog. Also call i915_capture_error_state() to make
2331 * sure we get a record and make it available in debugfs. Fire a uevent
2332 * so userspace knows something bad happened (should trigger collection
2333 * of a ring dump etc.).
2334 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002335void i915_handle_error(struct drm_device *dev, bool wedged,
2336 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002337{
2338 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002339 va_list args;
2340 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002341
Mika Kuoppala58174462014-02-25 17:11:26 +02002342 va_start(args, fmt);
2343 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2344 va_end(args);
2345
2346 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002347 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002348
Ben Gamariba1234d2009-09-14 17:48:47 -04002349 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002350 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2351 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002352
Ben Gamari11ed50e2009-09-14 17:48:45 -04002353 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002354 * Wakeup waiting processes so that the reset work function
2355 * i915_error_work_func doesn't deadlock trying to grab various
2356 * locks. By bumping the reset counter first, the woken
2357 * processes will see a reset in progress and back off,
2358 * releasing their locks and then wait for the reset completion.
2359 * We must do this for _all_ gpu waiters that might hold locks
2360 * that the reset work needs to acquire.
2361 *
2362 * Note: The wake_up serves as the required memory barrier to
2363 * ensure that the waiters see the updated value of the reset
2364 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002365 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002366 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002367 }
2368
Daniel Vetter122f46b2013-09-04 17:36:14 +02002369 /*
2370 * Our reset work can grab modeset locks (since it needs to reset the
2371 * state of outstanding pagelips). Hence it must not be run on our own
2372 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2373 * code will deadlock.
2374 */
2375 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002376}
2377
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002378static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002379{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002380 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002381 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002383 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002384 struct intel_unpin_work *work;
2385 unsigned long flags;
2386 bool stall_detected;
2387
2388 /* Ignore early vblank irqs */
2389 if (intel_crtc == NULL)
2390 return;
2391
2392 spin_lock_irqsave(&dev->event_lock, flags);
2393 work = intel_crtc->unpin_work;
2394
Chris Wilsone7d841c2012-12-03 11:36:30 +00002395 if (work == NULL ||
2396 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2397 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002398 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2399 spin_unlock_irqrestore(&dev->event_lock, flags);
2400 return;
2401 }
2402
2403 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002404 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002405 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002406 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002407 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002408 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002409 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002410 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002411 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002412 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002413 crtc->x * crtc->fb->bits_per_pixel/8);
2414 }
2415
2416 spin_unlock_irqrestore(&dev->event_lock, flags);
2417
2418 if (stall_detected) {
2419 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2420 intel_prepare_page_flip(dev, intel_crtc->plane);
2421 }
2422}
2423
Keith Packard42f52ef2008-10-18 19:39:29 -07002424/* Called from drm generic code, passed 'crtc' which
2425 * we use as a pipe index
2426 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002427static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002428{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002429 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002430 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002431
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002433 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002434
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002435 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002436 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002437 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002438 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002439 else
Keith Packard7c463582008-11-04 02:03:27 -08002440 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002441 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002442
2443 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002444 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002445 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002446 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002447
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002448 return 0;
2449}
2450
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002451static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002452{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002453 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002454 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002455 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002456 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002457
2458 if (!i915_pipe_enabled(dev, pipe))
2459 return -EINVAL;
2460
2461 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002462 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002463 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2464
2465 return 0;
2466}
2467
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002468static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2469{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002470 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002471 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002472
2473 if (!i915_pipe_enabled(dev, pipe))
2474 return -EINVAL;
2475
2476 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002477 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002478 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002479 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2480
2481 return 0;
2482}
2483
Ben Widawskyabd58f02013-11-02 21:07:09 -07002484static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2485{
2486 struct drm_i915_private *dev_priv = dev->dev_private;
2487 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002488
2489 if (!i915_pipe_enabled(dev, pipe))
2490 return -EINVAL;
2491
2492 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002493 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2494 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2495 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002496 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2497 return 0;
2498}
2499
Keith Packard42f52ef2008-10-18 19:39:29 -07002500/* Called from drm generic code, passed 'crtc' which
2501 * we use as a pipe index
2502 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002503static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002504{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002505 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002506 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002507
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002508 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002509 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002510 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002511
Jesse Barnesf796cf82011-04-07 13:58:17 -07002512 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002513 PIPE_VBLANK_INTERRUPT_STATUS |
2514 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002515 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2516}
2517
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002518static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002519{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002520 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002521 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002522 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002523 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002524
2525 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002526 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002527 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2528}
2529
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002530static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2531{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002532 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002533 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002534
2535 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002536 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002537 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002538 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2539}
2540
Ben Widawskyabd58f02013-11-02 21:07:09 -07002541static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2542{
2543 struct drm_i915_private *dev_priv = dev->dev_private;
2544 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002545
2546 if (!i915_pipe_enabled(dev, pipe))
2547 return;
2548
2549 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002550 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2551 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2552 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002553 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2554}
2555
Chris Wilson893eead2010-10-27 14:44:35 +01002556static u32
2557ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002558{
Chris Wilson893eead2010-10-27 14:44:35 +01002559 return list_entry(ring->request_list.prev,
2560 struct drm_i915_gem_request, list)->seqno;
2561}
2562
Chris Wilson9107e9d2013-06-10 11:20:20 +01002563static bool
2564ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002565{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002566 return (list_empty(&ring->request_list) ||
2567 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002568}
2569
Daniel Vettera028c4b2014-03-15 00:08:56 +01002570static bool
2571ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2572{
2573 if (INTEL_INFO(dev)->gen >= 8) {
2574 /*
2575 * FIXME: gen8 semaphore support - currently we don't emit
2576 * semaphores on bdw anyway, but this needs to be addressed when
2577 * we merge that code.
2578 */
2579 return false;
2580 } else {
2581 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2582 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2583 MI_SEMAPHORE_REGISTER);
2584 }
2585}
2586
Chris Wilson6274f212013-06-10 11:20:21 +01002587static struct intel_ring_buffer *
Daniel Vetter921d42e2014-03-18 10:26:04 +01002588semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2589{
2590 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2591 struct intel_ring_buffer *signaller;
2592 int i;
2593
2594 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2595 /*
2596 * FIXME: gen8 semaphore support - currently we don't emit
2597 * semaphores on bdw anyway, but this needs to be addressed when
2598 * we merge that code.
2599 */
2600 return NULL;
2601 } else {
2602 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2603
2604 for_each_ring(signaller, dev_priv, i) {
2605 if(ring == signaller)
2606 continue;
2607
2608 if (sync_bits ==
2609 signaller->semaphore_register[ring->id])
2610 return signaller;
2611 }
2612 }
2613
2614 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2615 ring->id, ipehr);
2616
2617 return NULL;
2618}
2619
2620static struct intel_ring_buffer *
Chris Wilson6274f212013-06-10 11:20:21 +01002621semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002622{
2623 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002624 u32 cmd, ipehr, head;
2625 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002626
2627 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002628 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002629 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002630
Daniel Vetter88fe4292014-03-15 00:08:55 +01002631 /*
2632 * HEAD is likely pointing to the dword after the actual command,
2633 * so scan backwards until we find the MBOX. But limit it to just 3
2634 * dwords. Note that we don't care about ACTHD here since that might
2635 * point at at batch, and semaphores are always emitted into the
2636 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002637 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002638 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2639
2640 for (i = 4; i; --i) {
2641 /*
2642 * Be paranoid and presume the hw has gone off into the wild -
2643 * our ring is smaller than what the hardware (and hence
2644 * HEAD_ADDR) allows. Also handles wrap-around.
2645 */
2646 head &= ring->size - 1;
2647
2648 /* This here seems to blow up */
2649 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002650 if (cmd == ipehr)
2651 break;
2652
Daniel Vetter88fe4292014-03-15 00:08:55 +01002653 head -= 4;
2654 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002655
Daniel Vetter88fe4292014-03-15 00:08:55 +01002656 if (!i)
2657 return NULL;
2658
2659 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002660 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002661}
2662
Chris Wilson6274f212013-06-10 11:20:21 +01002663static int semaphore_passed(struct intel_ring_buffer *ring)
2664{
2665 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2666 struct intel_ring_buffer *signaller;
2667 u32 seqno, ctl;
2668
2669 ring->hangcheck.deadlock = true;
2670
2671 signaller = semaphore_waits_for(ring, &seqno);
2672 if (signaller == NULL || signaller->hangcheck.deadlock)
2673 return -1;
2674
2675 /* cursory check for an unkickable deadlock */
2676 ctl = I915_READ_CTL(signaller);
2677 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2678 return -1;
2679
2680 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2681}
2682
2683static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2684{
2685 struct intel_ring_buffer *ring;
2686 int i;
2687
2688 for_each_ring(ring, dev_priv, i)
2689 ring->hangcheck.deadlock = false;
2690}
2691
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002692static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002693ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002694{
2695 struct drm_device *dev = ring->dev;
2696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002697 u32 tmp;
2698
Chris Wilson6274f212013-06-10 11:20:21 +01002699 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002700 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002701
Chris Wilson9107e9d2013-06-10 11:20:20 +01002702 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002703 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002704
2705 /* Is the chip hanging on a WAIT_FOR_EVENT?
2706 * If so we can simply poke the RB_WAIT bit
2707 * and break the hang. This should work on
2708 * all but the second generation chipsets.
2709 */
2710 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002711 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002712 i915_handle_error(dev, false,
2713 "Kicking stuck wait on %s",
2714 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002715 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002716 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002717 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002718
Chris Wilson6274f212013-06-10 11:20:21 +01002719 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2720 switch (semaphore_passed(ring)) {
2721 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002722 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002723 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002724 i915_handle_error(dev, false,
2725 "Kicking stuck semaphore on %s",
2726 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002727 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002728 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002729 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002730 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002731 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002732 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002733
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002734 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002735}
2736
Ben Gamarif65d9422009-09-14 17:48:44 -04002737/**
2738 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002739 * batchbuffers in a long time. We keep track per ring seqno progress and
2740 * if there are no progress, hangcheck score for that ring is increased.
2741 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2742 * we kick the ring. If we see no progress on three subsequent calls
2743 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002744 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002745static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002746{
2747 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002748 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002749 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002750 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002751 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002752 bool stuck[I915_NUM_RINGS] = { 0 };
2753#define BUSY 1
2754#define KICK 5
2755#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002756
Jani Nikulad330a952014-01-21 11:24:25 +02002757 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002758 return;
2759
Chris Wilsonb4519512012-05-11 14:29:30 +01002760 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002761 u64 acthd;
2762 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002763 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002764
Chris Wilson6274f212013-06-10 11:20:21 +01002765 semaphore_clear_deadlocks(dev_priv);
2766
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002767 seqno = ring->get_seqno(ring, false);
2768 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002769
Chris Wilson9107e9d2013-06-10 11:20:20 +01002770 if (ring->hangcheck.seqno == seqno) {
2771 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002772 ring->hangcheck.action = HANGCHECK_IDLE;
2773
Chris Wilson9107e9d2013-06-10 11:20:20 +01002774 if (waitqueue_active(&ring->irq_queue)) {
2775 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002776 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002777 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2778 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2779 ring->name);
2780 else
2781 DRM_INFO("Fake missed irq on %s\n",
2782 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002783 wake_up_all(&ring->irq_queue);
2784 }
2785 /* Safeguard against driver failure */
2786 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002787 } else
2788 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002789 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002790 /* We always increment the hangcheck score
2791 * if the ring is busy and still processing
2792 * the same request, so that no single request
2793 * can run indefinitely (such as a chain of
2794 * batches). The only time we do not increment
2795 * the hangcheck score on this ring, if this
2796 * ring is in a legitimate wait for another
2797 * ring. In that case the waiting ring is a
2798 * victim and we want to be sure we catch the
2799 * right culprit. Then every time we do kick
2800 * the ring, add a small increment to the
2801 * score so that we can catch a batch that is
2802 * being repeatedly kicked and so responsible
2803 * for stalling the machine.
2804 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002805 ring->hangcheck.action = ring_stuck(ring,
2806 acthd);
2807
2808 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002809 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002810 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002811 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002812 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002813 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002814 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002815 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002816 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002817 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002818 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002819 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002820 stuck[i] = true;
2821 break;
2822 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002823 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002824 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002825 ring->hangcheck.action = HANGCHECK_ACTIVE;
2826
Chris Wilson9107e9d2013-06-10 11:20:20 +01002827 /* Gradually reduce the count so that we catch DoS
2828 * attempts across multiple batches.
2829 */
2830 if (ring->hangcheck.score > 0)
2831 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002832 }
2833
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002834 ring->hangcheck.seqno = seqno;
2835 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002836 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002837 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002838
Mika Kuoppala92cab732013-05-24 17:16:07 +03002839 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002840 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002841 DRM_INFO("%s on %s\n",
2842 stuck[i] ? "stuck" : "no progress",
2843 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002844 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002845 }
2846 }
2847
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002848 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002849 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002850
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002851 if (busy_count)
2852 /* Reset timer case chip hangs without another request
2853 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002854 i915_queue_hangcheck(dev);
2855}
2856
2857void i915_queue_hangcheck(struct drm_device *dev)
2858{
2859 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02002860 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002861 return;
2862
2863 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2864 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002865}
2866
Paulo Zanoni91738a92013-06-05 14:21:51 -03002867static void ibx_irq_preinstall(struct drm_device *dev)
2868{
2869 struct drm_i915_private *dev_priv = dev->dev_private;
2870
2871 if (HAS_PCH_NOP(dev))
2872 return;
2873
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002874 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002875
2876 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2877 I915_WRITE(SERR_INT, 0xffffffff);
2878
Paulo Zanoni91738a92013-06-05 14:21:51 -03002879 /*
2880 * SDEIER is also touched by the interrupt handler to work around missed
2881 * PCH interrupts. Hence we can't update it after the interrupt handler
2882 * is enabled - instead we unconditionally enable all PCH interrupt
2883 * sources here, but then only unmask them as needed with SDEIMR.
2884 */
2885 I915_WRITE(SDEIER, 0xffffffff);
2886 POSTING_READ(SDEIER);
2887}
2888
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002889static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002890{
2891 struct drm_i915_private *dev_priv = dev->dev_private;
2892
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002893 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03002894 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002895 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002896}
2897
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898/* drm_dma.h hooks
2899*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002900static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002901{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002902 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002903
2904 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002905
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002906 GEN5_IRQ_RESET(DE);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002907
Paulo Zanonic6d954c2014-04-01 15:37:18 -03002908 if (IS_GEN7(dev))
2909 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2910
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002911 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002912
Paulo Zanoni91738a92013-06-05 14:21:51 -03002913 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002914}
2915
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002916static void valleyview_irq_preinstall(struct drm_device *dev)
2917{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002918 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002919 int pipe;
2920
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002921 /* VLV magic */
2922 I915_WRITE(VLV_IMR, 0);
2923 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2924 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2925 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2926
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002927 /* and GT */
2928 I915_WRITE(GTIIR, I915_READ(GTIIR));
2929 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002930
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002931 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002932
2933 I915_WRITE(DPINVGTT, 0xff);
2934
2935 I915_WRITE(PORT_HOTPLUG_EN, 0);
2936 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2937 for_each_pipe(pipe)
2938 I915_WRITE(PIPESTAT(pipe), 0xffff);
2939 I915_WRITE(VLV_IIR, 0xffffffff);
2940 I915_WRITE(VLV_IMR, 0xffffffff);
2941 I915_WRITE(VLV_IER, 0x0);
2942 POSTING_READ(VLV_IER);
2943}
2944
Ben Widawskyabd58f02013-11-02 21:07:09 -07002945static void gen8_irq_preinstall(struct drm_device *dev)
2946{
2947 struct drm_i915_private *dev_priv = dev->dev_private;
2948 int pipe;
2949
Ben Widawskyabd58f02013-11-02 21:07:09 -07002950 I915_WRITE(GEN8_MASTER_IRQ, 0);
2951 POSTING_READ(GEN8_MASTER_IRQ);
2952
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002953 GEN8_IRQ_RESET_NDX(GT, 0);
2954 GEN8_IRQ_RESET_NDX(GT, 1);
2955 GEN8_IRQ_RESET_NDX(GT, 2);
2956 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002957
2958 for_each_pipe(pipe) {
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002959 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002960 }
2961
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002962 GEN5_IRQ_RESET(GEN8_DE_PORT_);
2963 GEN5_IRQ_RESET(GEN8_DE_MISC_);
2964 GEN5_IRQ_RESET(GEN8_PCU_);
Jesse Barnes09f23442014-01-10 13:13:09 -08002965
2966 ibx_irq_preinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002967}
2968
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002969static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002970{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002971 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002972 struct drm_mode_config *mode_config = &dev->mode_config;
2973 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002974 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002975
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002976 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002977 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002978 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002979 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002980 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002981 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002982 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002983 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002984 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002985 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002986 }
2987
Daniel Vetterfee884e2013-07-04 23:35:21 +02002988 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002989
2990 /*
2991 * Enable digital hotplug on the PCH, and configure the DP short pulse
2992 * duration to 2ms (which is the minimum in the Display Port spec)
2993 *
2994 * This register is the same on all known PCH chips.
2995 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002996 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2997 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2998 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2999 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3000 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3001 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3002}
3003
Paulo Zanonid46da432013-02-08 17:35:15 -02003004static void ibx_irq_postinstall(struct drm_device *dev)
3005{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003006 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003007 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003008
Daniel Vetter692a04c2013-05-29 21:43:05 +02003009 if (HAS_PCH_NOP(dev))
3010 return;
3011
Paulo Zanoni105b1222014-04-01 15:37:17 -03003012 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003013 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003014 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003015 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003016
Paulo Zanoni337ba012014-04-01 15:37:16 -03003017 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003018 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003019}
3020
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003021static void gen5_gt_irq_postinstall(struct drm_device *dev)
3022{
3023 struct drm_i915_private *dev_priv = dev->dev_private;
3024 u32 pm_irqs, gt_irqs;
3025
3026 pm_irqs = gt_irqs = 0;
3027
3028 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003029 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003030 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003031 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3032 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003033 }
3034
3035 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3036 if (IS_GEN5(dev)) {
3037 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3038 ILK_BSD_USER_INTERRUPT;
3039 } else {
3040 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3041 }
3042
Paulo Zanoni35079892014-04-01 15:37:15 -03003043 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003044
3045 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303046 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003047
3048 if (HAS_VEBOX(dev))
3049 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3050
Paulo Zanoni605cd252013-08-06 18:57:15 -03003051 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003052 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003053 }
3054}
3055
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003056static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003057{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003058 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003059 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003060 u32 display_mask, extra_mask;
3061
3062 if (INTEL_INFO(dev)->gen >= 7) {
3063 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3064 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3065 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003066 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003067 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003068 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003069 } else {
3070 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3071 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003072 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003073 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3074 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003075 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3076 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003077 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003078
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003079 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003080
Paulo Zanoni35079892014-04-01 15:37:15 -03003081 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003082
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003083 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003084
Paulo Zanonid46da432013-02-08 17:35:15 -02003085 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003086
Jesse Barnesf97108d2010-01-29 11:27:07 -08003087 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003088 /* Enable PCU event interrupts
3089 *
3090 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003091 * setup is guaranteed to run in single-threaded context. But we
3092 * need it to make the assert_spin_locked happy. */
3093 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003094 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003095 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003096 }
3097
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003098 return 0;
3099}
3100
Imre Deakf8b79e52014-03-04 19:23:07 +02003101static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3102{
3103 u32 pipestat_mask;
3104 u32 iir_mask;
3105
3106 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3107 PIPE_FIFO_UNDERRUN_STATUS;
3108
3109 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3110 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3111 POSTING_READ(PIPESTAT(PIPE_A));
3112
3113 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3114 PIPE_CRC_DONE_INTERRUPT_STATUS;
3115
3116 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3117 PIPE_GMBUS_INTERRUPT_STATUS);
3118 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3119
3120 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3121 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3122 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3123 dev_priv->irq_mask &= ~iir_mask;
3124
3125 I915_WRITE(VLV_IIR, iir_mask);
3126 I915_WRITE(VLV_IIR, iir_mask);
3127 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3128 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3129 POSTING_READ(VLV_IER);
3130}
3131
3132static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3133{
3134 u32 pipestat_mask;
3135 u32 iir_mask;
3136
3137 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3138 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003139 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003140
3141 dev_priv->irq_mask |= iir_mask;
3142 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3143 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3144 I915_WRITE(VLV_IIR, iir_mask);
3145 I915_WRITE(VLV_IIR, iir_mask);
3146 POSTING_READ(VLV_IIR);
3147
3148 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3149 PIPE_CRC_DONE_INTERRUPT_STATUS;
3150
3151 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3152 PIPE_GMBUS_INTERRUPT_STATUS);
3153 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3154
3155 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3156 PIPE_FIFO_UNDERRUN_STATUS;
3157 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3158 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3159 POSTING_READ(PIPESTAT(PIPE_A));
3160}
3161
3162void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3163{
3164 assert_spin_locked(&dev_priv->irq_lock);
3165
3166 if (dev_priv->display_irqs_enabled)
3167 return;
3168
3169 dev_priv->display_irqs_enabled = true;
3170
3171 if (dev_priv->dev->irq_enabled)
3172 valleyview_display_irqs_install(dev_priv);
3173}
3174
3175void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3176{
3177 assert_spin_locked(&dev_priv->irq_lock);
3178
3179 if (!dev_priv->display_irqs_enabled)
3180 return;
3181
3182 dev_priv->display_irqs_enabled = false;
3183
3184 if (dev_priv->dev->irq_enabled)
3185 valleyview_display_irqs_uninstall(dev_priv);
3186}
3187
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003188static int valleyview_irq_postinstall(struct drm_device *dev)
3189{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003190 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003191 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003192
Imre Deakf8b79e52014-03-04 19:23:07 +02003193 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003194
Daniel Vetter20afbda2012-12-11 14:05:07 +01003195 I915_WRITE(PORT_HOTPLUG_EN, 0);
3196 POSTING_READ(PORT_HOTPLUG_EN);
3197
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003198 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003199 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003200 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003201 POSTING_READ(VLV_IER);
3202
Daniel Vetterb79480b2013-06-27 17:52:10 +02003203 /* Interrupt setup is already guaranteed to be single-threaded, this is
3204 * just to make the assert_spin_locked check happy. */
3205 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003206 if (dev_priv->display_irqs_enabled)
3207 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003208 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003209
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003210 I915_WRITE(VLV_IIR, 0xffffffff);
3211 I915_WRITE(VLV_IIR, 0xffffffff);
3212
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003213 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003214
3215 /* ack & enable invalid PTE error interrupts */
3216#if 0 /* FIXME: add support to irq handler for checking these bits */
3217 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3218 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3219#endif
3220
3221 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003222
3223 return 0;
3224}
3225
Ben Widawskyabd58f02013-11-02 21:07:09 -07003226static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3227{
3228 int i;
3229
3230 /* These are interrupts we'll toggle with the ring mask register */
3231 uint32_t gt_interrupts[] = {
3232 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3233 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3234 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3235 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3236 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3237 0,
3238 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3239 };
3240
Paulo Zanoni337ba012014-04-01 15:37:16 -03003241 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003242 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003243}
3244
3245static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3246{
3247 struct drm_device *dev = dev_priv->dev;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003248 uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
3249 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003250 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003251 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3252 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003253 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003254 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3255 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3256 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003257
Paulo Zanoni337ba012014-04-01 15:37:16 -03003258 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003259 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3260 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003261
Paulo Zanoni35079892014-04-01 15:37:15 -03003262 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003263}
3264
3265static int gen8_irq_postinstall(struct drm_device *dev)
3266{
3267 struct drm_i915_private *dev_priv = dev->dev_private;
3268
3269 gen8_gt_irq_postinstall(dev_priv);
3270 gen8_de_irq_postinstall(dev_priv);
3271
3272 ibx_irq_postinstall(dev);
3273
3274 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3275 POSTING_READ(GEN8_MASTER_IRQ);
3276
3277 return 0;
3278}
3279
3280static void gen8_irq_uninstall(struct drm_device *dev)
3281{
3282 struct drm_i915_private *dev_priv = dev->dev_private;
3283 int pipe;
3284
3285 if (!dev_priv)
3286 return;
3287
Ben Widawskyabd58f02013-11-02 21:07:09 -07003288 I915_WRITE(GEN8_MASTER_IRQ, 0);
3289
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003290 GEN8_IRQ_RESET_NDX(GT, 0);
3291 GEN8_IRQ_RESET_NDX(GT, 1);
3292 GEN8_IRQ_RESET_NDX(GT, 2);
3293 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003294
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003295 for_each_pipe(pipe)
3296 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003297
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003298 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3299 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3300 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003301}
3302
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003303static void valleyview_irq_uninstall(struct drm_device *dev)
3304{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003305 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003306 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003307 int pipe;
3308
3309 if (!dev_priv)
3310 return;
3311
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003312 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003313
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003314 for_each_pipe(pipe)
3315 I915_WRITE(PIPESTAT(pipe), 0xffff);
3316
3317 I915_WRITE(HWSTAM, 0xffffffff);
3318 I915_WRITE(PORT_HOTPLUG_EN, 0);
3319 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003320
3321 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3322 if (dev_priv->display_irqs_enabled)
3323 valleyview_display_irqs_uninstall(dev_priv);
3324 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3325
3326 dev_priv->irq_mask = 0;
3327
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003328 I915_WRITE(VLV_IIR, 0xffffffff);
3329 I915_WRITE(VLV_IMR, 0xffffffff);
3330 I915_WRITE(VLV_IER, 0x0);
3331 POSTING_READ(VLV_IER);
3332}
3333
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003334static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003335{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003336 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003337
3338 if (!dev_priv)
3339 return;
3340
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003341 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003342
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003343 I915_WRITE(HWSTAM, 0xffffffff);
3344
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003345 GEN5_IRQ_RESET(DE);
Paulo Zanoni86642812013-04-12 17:57:57 -03003346 if (IS_GEN7(dev))
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003347 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003348
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003349 gen5_gt_irq_reset(dev);
Keith Packard192aac1f2011-09-20 10:12:44 -07003350
Ben Widawskyab5c6082013-04-05 13:12:41 -07003351 if (HAS_PCH_NOP(dev))
3352 return;
3353
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003354 GEN5_IRQ_RESET(SDE);
Paulo Zanoni86642812013-04-12 17:57:57 -03003355 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
Paulo Zanoni105b1222014-04-01 15:37:17 -03003356 I915_WRITE(SERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003357}
3358
Chris Wilsonc2798b12012-04-22 21:13:57 +01003359static void i8xx_irq_preinstall(struct drm_device * dev)
3360{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003361 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003362 int pipe;
3363
Chris Wilsonc2798b12012-04-22 21:13:57 +01003364 for_each_pipe(pipe)
3365 I915_WRITE(PIPESTAT(pipe), 0);
3366 I915_WRITE16(IMR, 0xffff);
3367 I915_WRITE16(IER, 0x0);
3368 POSTING_READ16(IER);
3369}
3370
3371static int i8xx_irq_postinstall(struct drm_device *dev)
3372{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003373 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003374 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003375
Chris Wilsonc2798b12012-04-22 21:13:57 +01003376 I915_WRITE16(EMR,
3377 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3378
3379 /* Unmask the interrupts that we always want on. */
3380 dev_priv->irq_mask =
3381 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3382 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3383 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3384 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3385 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3386 I915_WRITE16(IMR, dev_priv->irq_mask);
3387
3388 I915_WRITE16(IER,
3389 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3390 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3391 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3392 I915_USER_INTERRUPT);
3393 POSTING_READ16(IER);
3394
Daniel Vetter379ef822013-10-16 22:55:56 +02003395 /* Interrupt setup is already guaranteed to be single-threaded, this is
3396 * just to make the assert_spin_locked check happy. */
3397 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003398 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3399 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003400 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3401
Chris Wilsonc2798b12012-04-22 21:13:57 +01003402 return 0;
3403}
3404
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003405/*
3406 * Returns true when a page flip has completed.
3407 */
3408static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003409 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003410{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003411 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003412 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003413
3414 if (!drm_handle_vblank(dev, pipe))
3415 return false;
3416
3417 if ((iir & flip_pending) == 0)
3418 return false;
3419
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003420 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003421
3422 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3423 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3424 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3425 * the flip is completed (no longer pending). Since this doesn't raise
3426 * an interrupt per se, we watch for the change at vblank.
3427 */
3428 if (I915_READ16(ISR) & flip_pending)
3429 return false;
3430
3431 intel_finish_page_flip(dev, pipe);
3432
3433 return true;
3434}
3435
Daniel Vetterff1f5252012-10-02 15:10:55 +02003436static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003437{
3438 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003439 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003440 u16 iir, new_iir;
3441 u32 pipe_stats[2];
3442 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003443 int pipe;
3444 u16 flip_mask =
3445 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3446 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3447
Chris Wilsonc2798b12012-04-22 21:13:57 +01003448 iir = I915_READ16(IIR);
3449 if (iir == 0)
3450 return IRQ_NONE;
3451
3452 while (iir & ~flip_mask) {
3453 /* Can't rely on pipestat interrupt bit in iir as it might
3454 * have been cleared after the pipestat interrupt was received.
3455 * It doesn't set the bit in iir again, but it still produces
3456 * interrupts (for non-MSI).
3457 */
3458 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3459 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003460 i915_handle_error(dev, false,
3461 "Command parser error, iir 0x%08x",
3462 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003463
3464 for_each_pipe(pipe) {
3465 int reg = PIPESTAT(pipe);
3466 pipe_stats[pipe] = I915_READ(reg);
3467
3468 /*
3469 * Clear the PIPE*STAT regs before the IIR
3470 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003471 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003472 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003473 }
3474 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3475
3476 I915_WRITE16(IIR, iir & ~flip_mask);
3477 new_iir = I915_READ16(IIR); /* Flush posted writes */
3478
Daniel Vetterd05c6172012-04-26 23:28:09 +02003479 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003480
3481 if (iir & I915_USER_INTERRUPT)
3482 notify_ring(dev, &dev_priv->ring[RCS]);
3483
Daniel Vetter4356d582013-10-16 22:55:55 +02003484 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003485 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003486 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003487 plane = !plane;
3488
Daniel Vetter4356d582013-10-16 22:55:55 +02003489 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003490 i8xx_handle_vblank(dev, plane, pipe, iir))
3491 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003492
Daniel Vetter4356d582013-10-16 22:55:55 +02003493 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003494 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003495
3496 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3497 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003498 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003499 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003500
3501 iir = new_iir;
3502 }
3503
3504 return IRQ_HANDLED;
3505}
3506
3507static void i8xx_irq_uninstall(struct drm_device * dev)
3508{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003509 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003510 int pipe;
3511
Chris Wilsonc2798b12012-04-22 21:13:57 +01003512 for_each_pipe(pipe) {
3513 /* Clear enable bits; then clear status bits */
3514 I915_WRITE(PIPESTAT(pipe), 0);
3515 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3516 }
3517 I915_WRITE16(IMR, 0xffff);
3518 I915_WRITE16(IER, 0x0);
3519 I915_WRITE16(IIR, I915_READ16(IIR));
3520}
3521
Chris Wilsona266c7d2012-04-24 22:59:44 +01003522static void i915_irq_preinstall(struct drm_device * dev)
3523{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003524 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003525 int pipe;
3526
Chris Wilsona266c7d2012-04-24 22:59:44 +01003527 if (I915_HAS_HOTPLUG(dev)) {
3528 I915_WRITE(PORT_HOTPLUG_EN, 0);
3529 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3530 }
3531
Chris Wilson00d98eb2012-04-24 22:59:48 +01003532 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003533 for_each_pipe(pipe)
3534 I915_WRITE(PIPESTAT(pipe), 0);
3535 I915_WRITE(IMR, 0xffffffff);
3536 I915_WRITE(IER, 0x0);
3537 POSTING_READ(IER);
3538}
3539
3540static int i915_irq_postinstall(struct drm_device *dev)
3541{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003542 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003543 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003544 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003545
Chris Wilson38bde182012-04-24 22:59:50 +01003546 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3547
3548 /* Unmask the interrupts that we always want on. */
3549 dev_priv->irq_mask =
3550 ~(I915_ASLE_INTERRUPT |
3551 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3552 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3553 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3554 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3555 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3556
3557 enable_mask =
3558 I915_ASLE_INTERRUPT |
3559 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3560 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3561 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3562 I915_USER_INTERRUPT;
3563
Chris Wilsona266c7d2012-04-24 22:59:44 +01003564 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003565 I915_WRITE(PORT_HOTPLUG_EN, 0);
3566 POSTING_READ(PORT_HOTPLUG_EN);
3567
Chris Wilsona266c7d2012-04-24 22:59:44 +01003568 /* Enable in IER... */
3569 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3570 /* and unmask in IMR */
3571 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3572 }
3573
Chris Wilsona266c7d2012-04-24 22:59:44 +01003574 I915_WRITE(IMR, dev_priv->irq_mask);
3575 I915_WRITE(IER, enable_mask);
3576 POSTING_READ(IER);
3577
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003578 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003579
Daniel Vetter379ef822013-10-16 22:55:56 +02003580 /* Interrupt setup is already guaranteed to be single-threaded, this is
3581 * just to make the assert_spin_locked check happy. */
3582 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003583 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3584 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003585 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3586
Daniel Vetter20afbda2012-12-11 14:05:07 +01003587 return 0;
3588}
3589
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003590/*
3591 * Returns true when a page flip has completed.
3592 */
3593static bool i915_handle_vblank(struct drm_device *dev,
3594 int plane, int pipe, u32 iir)
3595{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003596 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003597 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3598
3599 if (!drm_handle_vblank(dev, pipe))
3600 return false;
3601
3602 if ((iir & flip_pending) == 0)
3603 return false;
3604
3605 intel_prepare_page_flip(dev, plane);
3606
3607 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3608 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3609 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3610 * the flip is completed (no longer pending). Since this doesn't raise
3611 * an interrupt per se, we watch for the change at vblank.
3612 */
3613 if (I915_READ(ISR) & flip_pending)
3614 return false;
3615
3616 intel_finish_page_flip(dev, pipe);
3617
3618 return true;
3619}
3620
Daniel Vetterff1f5252012-10-02 15:10:55 +02003621static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003622{
3623 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003624 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003625 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003626 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003627 u32 flip_mask =
3628 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3629 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003630 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003631
Chris Wilsona266c7d2012-04-24 22:59:44 +01003632 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003633 do {
3634 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003635 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003636
3637 /* Can't rely on pipestat interrupt bit in iir as it might
3638 * have been cleared after the pipestat interrupt was received.
3639 * It doesn't set the bit in iir again, but it still produces
3640 * interrupts (for non-MSI).
3641 */
3642 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3643 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003644 i915_handle_error(dev, false,
3645 "Command parser error, iir 0x%08x",
3646 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003647
3648 for_each_pipe(pipe) {
3649 int reg = PIPESTAT(pipe);
3650 pipe_stats[pipe] = I915_READ(reg);
3651
Chris Wilson38bde182012-04-24 22:59:50 +01003652 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003653 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003654 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003655 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003656 }
3657 }
3658 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3659
3660 if (!irq_received)
3661 break;
3662
Chris Wilsona266c7d2012-04-24 22:59:44 +01003663 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003664 if (I915_HAS_HOTPLUG(dev) &&
3665 iir & I915_DISPLAY_PORT_INTERRUPT)
3666 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003667
Chris Wilson38bde182012-04-24 22:59:50 +01003668 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003669 new_iir = I915_READ(IIR); /* Flush posted writes */
3670
Chris Wilsona266c7d2012-04-24 22:59:44 +01003671 if (iir & I915_USER_INTERRUPT)
3672 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003673
Chris Wilsona266c7d2012-04-24 22:59:44 +01003674 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003675 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003676 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003677 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003678
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003679 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3680 i915_handle_vblank(dev, plane, pipe, iir))
3681 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003682
3683 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3684 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003685
3686 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003687 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003688
3689 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3690 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003691 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003692 }
3693
Chris Wilsona266c7d2012-04-24 22:59:44 +01003694 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3695 intel_opregion_asle_intr(dev);
3696
3697 /* With MSI, interrupts are only generated when iir
3698 * transitions from zero to nonzero. If another bit got
3699 * set while we were handling the existing iir bits, then
3700 * we would never get another interrupt.
3701 *
3702 * This is fine on non-MSI as well, as if we hit this path
3703 * we avoid exiting the interrupt handler only to generate
3704 * another one.
3705 *
3706 * Note that for MSI this could cause a stray interrupt report
3707 * if an interrupt landed in the time between writing IIR and
3708 * the posting read. This should be rare enough to never
3709 * trigger the 99% of 100,000 interrupts test for disabling
3710 * stray interrupts.
3711 */
Chris Wilson38bde182012-04-24 22:59:50 +01003712 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003713 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003714 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003715
Daniel Vetterd05c6172012-04-26 23:28:09 +02003716 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003717
Chris Wilsona266c7d2012-04-24 22:59:44 +01003718 return ret;
3719}
3720
3721static void i915_irq_uninstall(struct drm_device * dev)
3722{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003723 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003724 int pipe;
3725
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003726 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003727
Chris Wilsona266c7d2012-04-24 22:59:44 +01003728 if (I915_HAS_HOTPLUG(dev)) {
3729 I915_WRITE(PORT_HOTPLUG_EN, 0);
3730 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3731 }
3732
Chris Wilson00d98eb2012-04-24 22:59:48 +01003733 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003734 for_each_pipe(pipe) {
3735 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003736 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003737 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3738 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003739 I915_WRITE(IMR, 0xffffffff);
3740 I915_WRITE(IER, 0x0);
3741
Chris Wilsona266c7d2012-04-24 22:59:44 +01003742 I915_WRITE(IIR, I915_READ(IIR));
3743}
3744
3745static void i965_irq_preinstall(struct drm_device * dev)
3746{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003747 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003748 int pipe;
3749
Chris Wilsonadca4732012-05-11 18:01:31 +01003750 I915_WRITE(PORT_HOTPLUG_EN, 0);
3751 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003752
3753 I915_WRITE(HWSTAM, 0xeffe);
3754 for_each_pipe(pipe)
3755 I915_WRITE(PIPESTAT(pipe), 0);
3756 I915_WRITE(IMR, 0xffffffff);
3757 I915_WRITE(IER, 0x0);
3758 POSTING_READ(IER);
3759}
3760
3761static int i965_irq_postinstall(struct drm_device *dev)
3762{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003763 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003764 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003765 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003766 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003767
Chris Wilsona266c7d2012-04-24 22:59:44 +01003768 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003769 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003770 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003771 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3772 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3773 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3774 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3775 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3776
3777 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003778 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3779 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003780 enable_mask |= I915_USER_INTERRUPT;
3781
3782 if (IS_G4X(dev))
3783 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003784
Daniel Vetterb79480b2013-06-27 17:52:10 +02003785 /* Interrupt setup is already guaranteed to be single-threaded, this is
3786 * just to make the assert_spin_locked check happy. */
3787 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003788 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3789 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3790 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003791 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003792
Chris Wilsona266c7d2012-04-24 22:59:44 +01003793 /*
3794 * Enable some error detection, note the instruction error mask
3795 * bit is reserved, so we leave it masked.
3796 */
3797 if (IS_G4X(dev)) {
3798 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3799 GM45_ERROR_MEM_PRIV |
3800 GM45_ERROR_CP_PRIV |
3801 I915_ERROR_MEMORY_REFRESH);
3802 } else {
3803 error_mask = ~(I915_ERROR_PAGE_TABLE |
3804 I915_ERROR_MEMORY_REFRESH);
3805 }
3806 I915_WRITE(EMR, error_mask);
3807
3808 I915_WRITE(IMR, dev_priv->irq_mask);
3809 I915_WRITE(IER, enable_mask);
3810 POSTING_READ(IER);
3811
Daniel Vetter20afbda2012-12-11 14:05:07 +01003812 I915_WRITE(PORT_HOTPLUG_EN, 0);
3813 POSTING_READ(PORT_HOTPLUG_EN);
3814
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003815 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003816
3817 return 0;
3818}
3819
Egbert Eichbac56d52013-02-25 12:06:51 -05003820static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003821{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003822 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003823 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003824 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003825 u32 hotplug_en;
3826
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003827 assert_spin_locked(&dev_priv->irq_lock);
3828
Egbert Eichbac56d52013-02-25 12:06:51 -05003829 if (I915_HAS_HOTPLUG(dev)) {
3830 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3831 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3832 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003833 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003834 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3835 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3836 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003837 /* Programming the CRT detection parameters tends
3838 to generate a spurious hotplug event about three
3839 seconds later. So just do it once.
3840 */
3841 if (IS_G4X(dev))
3842 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003843 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003844 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003845
Egbert Eichbac56d52013-02-25 12:06:51 -05003846 /* Ignore TV since it's buggy */
3847 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3848 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003849}
3850
Daniel Vetterff1f5252012-10-02 15:10:55 +02003851static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003852{
3853 struct drm_device *dev = (struct drm_device *) arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003854 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003855 u32 iir, new_iir;
3856 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003857 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003858 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003859 u32 flip_mask =
3860 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3861 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003862
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863 iir = I915_READ(IIR);
3864
Chris Wilsona266c7d2012-04-24 22:59:44 +01003865 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003866 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003867 bool blc_event = false;
3868
Chris Wilsona266c7d2012-04-24 22:59:44 +01003869 /* Can't rely on pipestat interrupt bit in iir as it might
3870 * have been cleared after the pipestat interrupt was received.
3871 * It doesn't set the bit in iir again, but it still produces
3872 * interrupts (for non-MSI).
3873 */
3874 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3875 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003876 i915_handle_error(dev, false,
3877 "Command parser error, iir 0x%08x",
3878 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003879
3880 for_each_pipe(pipe) {
3881 int reg = PIPESTAT(pipe);
3882 pipe_stats[pipe] = I915_READ(reg);
3883
3884 /*
3885 * Clear the PIPE*STAT regs before the IIR
3886 */
3887 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003888 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003889 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003890 }
3891 }
3892 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3893
3894 if (!irq_received)
3895 break;
3896
3897 ret = IRQ_HANDLED;
3898
3899 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003900 if (iir & I915_DISPLAY_PORT_INTERRUPT)
3901 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003902
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003903 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003904 new_iir = I915_READ(IIR); /* Flush posted writes */
3905
Chris Wilsona266c7d2012-04-24 22:59:44 +01003906 if (iir & I915_USER_INTERRUPT)
3907 notify_ring(dev, &dev_priv->ring[RCS]);
3908 if (iir & I915_BSD_USER_INTERRUPT)
3909 notify_ring(dev, &dev_priv->ring[VCS]);
3910
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003912 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003913 i915_handle_vblank(dev, pipe, pipe, iir))
3914 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003915
3916 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3917 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003918
3919 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003920 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003921
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003922 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3923 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003924 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003925 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003926
3927 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3928 intel_opregion_asle_intr(dev);
3929
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003930 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3931 gmbus_irq_handler(dev);
3932
Chris Wilsona266c7d2012-04-24 22:59:44 +01003933 /* With MSI, interrupts are only generated when iir
3934 * transitions from zero to nonzero. If another bit got
3935 * set while we were handling the existing iir bits, then
3936 * we would never get another interrupt.
3937 *
3938 * This is fine on non-MSI as well, as if we hit this path
3939 * we avoid exiting the interrupt handler only to generate
3940 * another one.
3941 *
3942 * Note that for MSI this could cause a stray interrupt report
3943 * if an interrupt landed in the time between writing IIR and
3944 * the posting read. This should be rare enough to never
3945 * trigger the 99% of 100,000 interrupts test for disabling
3946 * stray interrupts.
3947 */
3948 iir = new_iir;
3949 }
3950
Daniel Vetterd05c6172012-04-26 23:28:09 +02003951 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003952
Chris Wilsona266c7d2012-04-24 22:59:44 +01003953 return ret;
3954}
3955
3956static void i965_irq_uninstall(struct drm_device * dev)
3957{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003958 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003959 int pipe;
3960
3961 if (!dev_priv)
3962 return;
3963
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003964 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003965
Chris Wilsonadca4732012-05-11 18:01:31 +01003966 I915_WRITE(PORT_HOTPLUG_EN, 0);
3967 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968
3969 I915_WRITE(HWSTAM, 0xffffffff);
3970 for_each_pipe(pipe)
3971 I915_WRITE(PIPESTAT(pipe), 0);
3972 I915_WRITE(IMR, 0xffffffff);
3973 I915_WRITE(IER, 0x0);
3974
3975 for_each_pipe(pipe)
3976 I915_WRITE(PIPESTAT(pipe),
3977 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3978 I915_WRITE(IIR, I915_READ(IIR));
3979}
3980
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003981static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02003982{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003983 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02003984 struct drm_device *dev = dev_priv->dev;
3985 struct drm_mode_config *mode_config = &dev->mode_config;
3986 unsigned long irqflags;
3987 int i;
3988
3989 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3990 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3991 struct drm_connector *connector;
3992
3993 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3994 continue;
3995
3996 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3997
3998 list_for_each_entry(connector, &mode_config->connector_list, head) {
3999 struct intel_connector *intel_connector = to_intel_connector(connector);
4000
4001 if (intel_connector->encoder->hpd_pin == i) {
4002 if (connector->polled != intel_connector->polled)
4003 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4004 drm_get_connector_name(connector));
4005 connector->polled = intel_connector->polled;
4006 if (!connector->polled)
4007 connector->polled = DRM_CONNECTOR_POLL_HPD;
4008 }
4009 }
4010 }
4011 if (dev_priv->display.hpd_irq_setup)
4012 dev_priv->display.hpd_irq_setup(dev);
4013 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4014}
4015
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004016void intel_irq_init(struct drm_device *dev)
4017{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004018 struct drm_i915_private *dev_priv = dev->dev_private;
4019
4020 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004021 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004022 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004023 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004024
Deepak Sa6706b42014-03-15 20:23:22 +05304025 /* Let's track the enabled rps events */
4026 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4027
Daniel Vetter99584db2012-11-14 17:14:04 +01004028 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4029 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004030 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004031 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004032 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004033
Tomas Janousek97a19a22012-12-08 13:48:13 +01004034 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004035
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004036 if (IS_GEN2(dev)) {
4037 dev->max_vblank_count = 0;
4038 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4039 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004040 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4041 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004042 } else {
4043 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4044 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004045 }
4046
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004047 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004048 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004049 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4050 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004051
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004052 if (IS_VALLEYVIEW(dev)) {
4053 dev->driver->irq_handler = valleyview_irq_handler;
4054 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4055 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4056 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4057 dev->driver->enable_vblank = valleyview_enable_vblank;
4058 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004059 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004060 } else if (IS_GEN8(dev)) {
4061 dev->driver->irq_handler = gen8_irq_handler;
4062 dev->driver->irq_preinstall = gen8_irq_preinstall;
4063 dev->driver->irq_postinstall = gen8_irq_postinstall;
4064 dev->driver->irq_uninstall = gen8_irq_uninstall;
4065 dev->driver->enable_vblank = gen8_enable_vblank;
4066 dev->driver->disable_vblank = gen8_disable_vblank;
4067 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004068 } else if (HAS_PCH_SPLIT(dev)) {
4069 dev->driver->irq_handler = ironlake_irq_handler;
4070 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4071 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4072 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4073 dev->driver->enable_vblank = ironlake_enable_vblank;
4074 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004075 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004076 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004077 if (INTEL_INFO(dev)->gen == 2) {
4078 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4079 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4080 dev->driver->irq_handler = i8xx_irq_handler;
4081 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004082 } else if (INTEL_INFO(dev)->gen == 3) {
4083 dev->driver->irq_preinstall = i915_irq_preinstall;
4084 dev->driver->irq_postinstall = i915_irq_postinstall;
4085 dev->driver->irq_uninstall = i915_irq_uninstall;
4086 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004087 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004088 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089 dev->driver->irq_preinstall = i965_irq_preinstall;
4090 dev->driver->irq_postinstall = i965_irq_postinstall;
4091 dev->driver->irq_uninstall = i965_irq_uninstall;
4092 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004093 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004094 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004095 dev->driver->enable_vblank = i915_enable_vblank;
4096 dev->driver->disable_vblank = i915_disable_vblank;
4097 }
4098}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004099
4100void intel_hpd_init(struct drm_device *dev)
4101{
4102 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004103 struct drm_mode_config *mode_config = &dev->mode_config;
4104 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004105 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004106 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004107
Egbert Eich821450c2013-04-16 13:36:55 +02004108 for (i = 1; i < HPD_NUM_PINS; i++) {
4109 dev_priv->hpd_stats[i].hpd_cnt = 0;
4110 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4111 }
4112 list_for_each_entry(connector, &mode_config->connector_list, head) {
4113 struct intel_connector *intel_connector = to_intel_connector(connector);
4114 connector->polled = intel_connector->polled;
4115 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4116 connector->polled = DRM_CONNECTOR_POLL_HPD;
4117 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004118
4119 /* Interrupt setup is already guaranteed to be single-threaded, this is
4120 * just to make the assert_spin_locked checks happy. */
4121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004122 if (dev_priv->display.hpd_irq_setup)
4123 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004124 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004125}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004126
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004127/* Disable interrupts so we can allow runtime PM. */
4128void hsw_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004129{
4130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 unsigned long irqflags;
4132
4133 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4134
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004135 dev_priv->pm.regsave.deimr = I915_READ(DEIMR);
4136 dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR);
4137 dev_priv->pm.regsave.gtimr = I915_READ(GTIMR);
4138 dev_priv->pm.regsave.gtier = I915_READ(GTIER);
4139 dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004140
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004141 ironlake_disable_display_irq(dev_priv, 0xffffffff);
4142 ibx_disable_display_interrupt(dev_priv, 0xffffffff);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004143 ilk_disable_gt_irq(dev_priv, 0xffffffff);
4144 snb_disable_pm_irq(dev_priv, 0xffffffff);
4145
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004146 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004147
4148 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4149}
4150
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004151/* Restore interrupts so we can recover from runtime PM. */
4152void hsw_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004153{
4154 struct drm_i915_private *dev_priv = dev->dev_private;
4155 unsigned long irqflags;
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004156 uint32_t val;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004157
4158 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4159
4160 val = I915_READ(DEIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004161 WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004162
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004163 val = I915_READ(SDEIMR);
4164 WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004165
4166 val = I915_READ(GTIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004167 WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004168
4169 val = I915_READ(GEN6_PMIMR);
Paulo Zanoni1f2d4532013-11-21 13:47:25 -02004170 WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004171
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004172 dev_priv->pm.irqs_disabled = false;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004173
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004174 ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr);
4175 ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr);
4176 ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr);
4177 snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr);
4178 I915_WRITE(GTIER, dev_priv->pm.regsave.gtier);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004179
4180 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4181}