blob: 6959c1b2d648734d81cec0cda4197923e7703ed7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070038#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070039#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070040#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010041#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020042#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020043#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010044#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070045#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020046#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010047#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049/* General customization:
50 */
51
52#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
53
54#define DRIVER_NAME "i915"
55#define DRIVER_DESC "Intel Graphics"
Daniel Vetter2c0827c2014-08-08 20:44:59 +020056#define DRIVER_DATE "20140808"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Jesse Barnes317c35d2008-08-25 15:11:06 -070058enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020059 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070060 PIPE_A = 0,
61 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063 _PIPE_EDP,
64 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070067
Paulo Zanonia5c961d2012-10-24 15:59:34 -020068enum transcoder {
69 TRANSCODER_A = 0,
70 TRANSCODER_B,
71 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020072 TRANSCODER_EDP,
73 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020074};
75#define transcoder_name(t) ((t) + 'A')
76
Jesse Barnes80824002009-09-10 15:28:06 -070077enum plane {
78 PLANE_A = 0,
79 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070081};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080082#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080083
Damien Lespiaud615a162014-03-03 17:31:48 +000084#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030085
Eugeni Dodonov2b139522012-03-29 12:32:22 -030086enum port {
87 PORT_A = 0,
88 PORT_B,
89 PORT_C,
90 PORT_D,
91 PORT_E,
92 I915_MAX_PORTS
93};
94#define port_name(p) ((p) + 'A')
95
Chon Ming Leea09cadd2014-04-09 13:28:14 +030096#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080097
98enum dpio_channel {
99 DPIO_CH0,
100 DPIO_CH1
101};
102
103enum dpio_phy {
104 DPIO_PHY0,
105 DPIO_PHY1
106};
107
Paulo Zanonib97186f2013-05-03 12:15:36 -0300108enum intel_display_power_domain {
109 POWER_DOMAIN_PIPE_A,
110 POWER_DOMAIN_PIPE_B,
111 POWER_DOMAIN_PIPE_C,
112 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
113 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
115 POWER_DOMAIN_TRANSCODER_A,
116 POWER_DOMAIN_TRANSCODER_B,
117 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300118 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200119 POWER_DOMAIN_PORT_DDI_A_2_LANES,
120 POWER_DOMAIN_PORT_DDI_A_4_LANES,
121 POWER_DOMAIN_PORT_DDI_B_2_LANES,
122 POWER_DOMAIN_PORT_DDI_B_4_LANES,
123 POWER_DOMAIN_PORT_DDI_C_2_LANES,
124 POWER_DOMAIN_PORT_DDI_C_4_LANES,
125 POWER_DOMAIN_PORT_DDI_D_2_LANES,
126 POWER_DOMAIN_PORT_DDI_D_4_LANES,
127 POWER_DOMAIN_PORT_DSI,
128 POWER_DOMAIN_PORT_CRT,
129 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300130 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200131 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300132 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300133 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300134
135 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300136};
137
138#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
139#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
140 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300141#define POWER_DOMAIN_TRANSCODER(tran) \
142 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
143 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300144
Egbert Eich1d843f92013-02-25 12:06:49 -0500145enum hpd_pin {
146 HPD_NONE = 0,
147 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
148 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
149 HPD_CRT,
150 HPD_SDVO_B,
151 HPD_SDVO_C,
152 HPD_PORT_B,
153 HPD_PORT_C,
154 HPD_PORT_D,
155 HPD_NUM_PINS
156};
157
Chris Wilson2a2d5482012-12-03 11:49:06 +0000158#define I915_GEM_GPU_DOMAINS \
159 (I915_GEM_DOMAIN_RENDER | \
160 I915_GEM_DOMAIN_SAMPLER | \
161 I915_GEM_DOMAIN_COMMAND | \
162 I915_GEM_DOMAIN_INSTRUCTION | \
163 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700164
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700165#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000166#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167
Damien Lespiaud79b8142014-05-13 23:32:23 +0100168#define for_each_crtc(dev, crtc) \
169 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
170
Damien Lespiaud063ae42014-05-13 23:32:21 +0100171#define for_each_intel_crtc(dev, intel_crtc) \
172 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
173
Damien Lespiaub2784e12014-08-05 11:29:37 +0100174#define for_each_intel_encoder(dev, intel_encoder) \
175 list_for_each_entry(intel_encoder, \
176 &(dev)->mode_config.encoder_list, \
177 base.head)
178
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200179#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
180 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
181 if ((intel_encoder)->base.crtc == (__crtc))
182
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800183#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
184 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
185 if ((intel_connector)->base.encoder == (__encoder))
186
Borun Fub04c5bd2014-07-12 10:02:27 +0530187#define for_each_power_domain(domain, mask) \
188 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
189 if ((1 << (domain)) & (mask))
190
Daniel Vettere7b903d2013-06-05 13:34:14 +0200191struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100192struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200193
Daniel Vettere2b78262013-06-07 23:10:03 +0200194enum intel_dpll_id {
195 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
196 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300197 DPLL_ID_PCH_PLL_A = 0,
198 DPLL_ID_PCH_PLL_B = 1,
199 DPLL_ID_WRPLL1 = 0,
200 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200201};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100202#define I915_NUM_PLLS 2
203
Daniel Vetter53589012013-06-05 13:34:16 +0200204struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100205 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200206 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200207 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200208 uint32_t fp0;
209 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100210
211 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300212 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200213};
214
Daniel Vetter46edb022013-06-05 13:34:12 +0200215struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 int refcount; /* count of number of CRTCs sharing this PLL */
217 int active; /* count of number of active CRTCs (i.e. DPMS on) */
218 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200219 const char *name;
220 /* should match the index in the dev_priv->shared_dplls array */
221 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200222 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300223 /* The mode_set hook is optional and should be used together with the
224 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200225 void (*mode_set)(struct drm_i915_private *dev_priv,
226 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200227 void (*enable)(struct drm_i915_private *dev_priv,
228 struct intel_shared_dpll *pll);
229 void (*disable)(struct drm_i915_private *dev_priv,
230 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200231 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
232 struct intel_shared_dpll *pll,
233 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100236/* Used by dp and fdi links */
237struct intel_link_m_n {
238 uint32_t tu;
239 uint32_t gmch_m;
240 uint32_t gmch_n;
241 uint32_t link_m;
242 uint32_t link_n;
243};
244
245void intel_link_compute_m_n(int bpp, int nlanes,
246 int pixel_clock, int link_clock,
247 struct intel_link_m_n *m_n);
248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249/* Interface history:
250 *
251 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100252 * 1.2: Add Power Management
253 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100254 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000255 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000256 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
257 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 */
259#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000260#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261#define DRIVER_PATCHLEVEL 0
262
Chris Wilson23bc5982010-09-29 16:10:57 +0100263#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100264#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700265
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700266struct opregion_header;
267struct opregion_acpi;
268struct opregion_swsci;
269struct opregion_asle;
270
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100271struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700272 struct opregion_header __iomem *header;
273 struct opregion_acpi __iomem *acpi;
274 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300275 u32 swsci_gbda_sub_functions;
276 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700277 struct opregion_asle __iomem *asle;
278 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000279 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200280 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100281};
Chris Wilson44834a62010-08-19 16:09:23 +0100282#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100283
Chris Wilson6ef3d422010-08-04 20:26:07 +0100284struct intel_overlay;
285struct intel_overlay_error_state;
286
Dave Airlie7c1c2872008-11-28 14:22:24 +1000287struct drm_i915_master_private {
288 drm_local_map_t *sarea;
289 struct _drm_i915_sarea *sarea_priv;
290};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800291#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300292#define I915_MAX_NUM_FENCES 32
293/* 32 fences + sign bit for FENCE_REG_NONE */
294#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800295
296struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200297 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000298 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100299 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800300};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000301
yakui_zhao9b9d1722009-05-31 17:17:17 +0800302struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100303 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800304 u8 dvo_port;
305 u8 slave_addr;
306 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100307 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400308 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800309};
310
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000311struct intel_display_error_state;
312
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700313struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200314 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800315 struct timeval time;
316
Mika Kuoppalacb383002014-02-25 17:11:25 +0200317 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200318 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200319 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200320
Ben Widawsky585b0282014-01-30 00:19:37 -0800321 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700322 u32 eir;
323 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700324 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700325 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700326 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000327 u32 derrmr;
328 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800329 u32 error; /* gen6+ */
330 u32 err_int; /* gen7 */
331 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800332 u32 gac_eco;
333 u32 gam_ecochk;
334 u32 gab_ctl;
335 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800336 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800337 u64 fence[I915_MAX_NUM_FENCES];
338 struct intel_overlay_error_state *overlay;
339 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700340 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800341
Chris Wilson52d39a22012-02-15 11:25:37 +0000342 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000343 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800344 /* Software tracked state */
345 bool waiting;
346 int hangcheck_score;
347 enum intel_ring_hangcheck_action hangcheck_action;
348 int num_requests;
349
350 /* our own tracking of ring head and tail */
351 u32 cpu_ring_head;
352 u32 cpu_ring_tail;
353
354 u32 semaphore_seqno[I915_NUM_RINGS - 1];
355
356 /* Register state */
357 u32 tail;
358 u32 head;
359 u32 ctl;
360 u32 hws;
361 u32 ipeir;
362 u32 ipehr;
363 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800364 u32 bbstate;
365 u32 instpm;
366 u32 instps;
367 u32 seqno;
368 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000369 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800370 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700371 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800372 u32 rc_psmi; /* sleep state */
373 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
374
Chris Wilson52d39a22012-02-15 11:25:37 +0000375 struct drm_i915_error_object {
376 int page_count;
377 u32 gtt_offset;
378 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200379 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800380
Chris Wilson52d39a22012-02-15 11:25:37 +0000381 struct drm_i915_error_request {
382 long jiffies;
383 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000384 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000385 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800386
387 struct {
388 u32 gfx_mode;
389 union {
390 u64 pdp[4];
391 u32 pp_dir_base;
392 };
393 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200394
395 pid_t pid;
396 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000397 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000398 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000399 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000400 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100401 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000402 u32 gtt_offset;
403 u32 read_domains;
404 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200405 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000406 s32 pinned:2;
407 u32 tiling:2;
408 u32 dirty:1;
409 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100410 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100411 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100412 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700413 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800414
Ben Widawsky95f53012013-07-31 17:00:15 -0700415 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700416};
417
Jani Nikula7bd688c2013-11-08 16:48:56 +0200418struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100419struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800420struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100421struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200422struct intel_limit;
423struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100424
Jesse Barnese70236a2009-09-21 10:42:27 -0700425struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400426 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200427 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700428 void (*disable_fbc)(struct drm_device *dev);
429 int (*get_display_clock_speed)(struct drm_device *dev);
430 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200431 /**
432 * find_dpll() - Find the best values for the PLL
433 * @limit: limits for the PLL
434 * @crtc: current CRTC
435 * @target: target frequency in kHz
436 * @refclk: reference clock frequency in kHz
437 * @match_clock: if provided, @best_clock P divider must
438 * match the P divider from @match_clock
439 * used for LVDS downclocking
440 * @best_clock: best PLL values found
441 *
442 * Returns true on success, false on failure.
443 */
444 bool (*find_dpll)(const struct intel_limit *limit,
445 struct drm_crtc *crtc,
446 int target, int refclk,
447 struct dpll *match_clock,
448 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300449 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300450 void (*update_sprite_wm)(struct drm_plane *plane,
451 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200452 uint32_t sprite_width, uint32_t sprite_height,
453 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200454 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100455 /* Returns the active state of the crtc, and if the crtc is active,
456 * fills out the pipe-config with the hw state. */
457 bool (*get_pipe_config)(struct intel_crtc *,
458 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800459 void (*get_plane_config)(struct intel_crtc *,
460 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700461 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700462 int x, int y,
463 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200464 void (*crtc_enable)(struct drm_crtc *crtc);
465 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100466 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800467 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300468 struct drm_crtc *crtc,
469 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700470 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700471 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700472 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
473 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700474 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100475 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700476 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200477 void (*update_primary_plane)(struct drm_crtc *crtc,
478 struct drm_framebuffer *fb,
479 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100480 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700481 /* clock updates for mode set */
482 /* cursor updates */
483 /* render clock increase/decrease */
484 /* display clock increase/decrease */
485 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200486
487 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200488 uint32_t (*get_backlight)(struct intel_connector *connector);
489 void (*set_backlight)(struct intel_connector *connector,
490 uint32_t level);
491 void (*disable_backlight)(struct intel_connector *connector);
492 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700493};
494
Chris Wilson907b28c2013-07-19 20:36:52 +0100495struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530496 void (*force_wake_get)(struct drm_i915_private *dev_priv,
497 int fw_engine);
498 void (*force_wake_put)(struct drm_i915_private *dev_priv,
499 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700500
501 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
502 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
503 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
504 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
505
506 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
507 uint8_t val, bool trace);
508 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
509 uint16_t val, bool trace);
510 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
511 uint32_t val, bool trace);
512 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
513 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300514};
515
Chris Wilson907b28c2013-07-19 20:36:52 +0100516struct intel_uncore {
517 spinlock_t lock; /** lock is also taken in irq contexts. */
518
519 struct intel_uncore_funcs funcs;
520
521 unsigned fifo_count;
522 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100523
Deepak S940aece2013-11-23 14:55:43 +0530524 unsigned fw_rendercount;
525 unsigned fw_mediacount;
526
Chris Wilson82326442014-03-05 12:00:39 +0000527 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100528};
529
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100530#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
531 func(is_mobile) sep \
532 func(is_i85x) sep \
533 func(is_i915g) sep \
534 func(is_i945gm) sep \
535 func(is_g33) sep \
536 func(need_gfx_hws) sep \
537 func(is_g4x) sep \
538 func(is_pineview) sep \
539 func(is_broadwater) sep \
540 func(is_crestline) sep \
541 func(is_ivybridge) sep \
542 func(is_valleyview) sep \
543 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700544 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100545 func(has_fbc) sep \
546 func(has_pipe_cxsr) sep \
547 func(has_hotplug) sep \
548 func(cursor_needs_physical) sep \
549 func(has_overlay) sep \
550 func(overlay_needs_physical) sep \
551 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100552 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100553 func(has_ddi) sep \
554 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200555
Damien Lespiaua587f772013-04-22 18:40:38 +0100556#define DEFINE_FLAG(name) u8 name:1
557#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200558
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500559struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200560 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100561 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700562 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000563 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000564 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700565 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100566 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200567 /* Register offsets for the various display pipes and transcoders */
568 int pipe_offsets[I915_MAX_TRANSCODERS];
569 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200570 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300571 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500572};
573
Damien Lespiaua587f772013-04-22 18:40:38 +0100574#undef DEFINE_FLAG
575#undef SEP_SEMICOLON
576
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800577enum i915_cache_level {
578 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100579 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
580 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
581 caches, eg sampler/render caches, and the
582 large Last-Level-Cache. LLC is coherent with
583 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100584 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800585};
586
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300587struct i915_ctx_hang_stats {
588 /* This context had batch pending when hang was declared */
589 unsigned batch_pending;
590
591 /* This context had batch active when hang was declared */
592 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300593
594 /* Time when this context was last blamed for a GPU reset */
595 unsigned long guilty_ts;
596
597 /* This context is banned to submit more work */
598 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300599};
Ben Widawsky40521052012-06-04 14:42:43 -0700600
601/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100602#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100603/**
604 * struct intel_context - as the name implies, represents a context.
605 * @ref: reference count.
606 * @user_handle: userspace tracking identity for this context.
607 * @remap_slice: l3 row remapping information.
608 * @file_priv: filp associated with this context (NULL for global default
609 * context).
610 * @hang_stats: information about the role of this context in possible GPU
611 * hangs.
612 * @vm: virtual memory space used by this context.
613 * @legacy_hw_ctx: render context backing object and whether it is correctly
614 * initialized (legacy ring submission mechanism only).
615 * @link: link in the global list of contexts.
616 *
617 * Contexts are memory images used by the hardware to store copies of their
618 * internal state.
619 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100620struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300621 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100622 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700623 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700624 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300625 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800626 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700627
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100628 struct {
629 struct drm_i915_gem_object *rcs_state;
630 bool initialized;
631 } legacy_hw_ctx;
632
Ben Widawskya33afea2013-09-17 21:12:45 -0700633 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700634};
635
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700636struct i915_fbc {
637 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700638 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700639 unsigned int fb_id;
640 enum plane plane;
641 int y;
642
Ben Widawskyc4213882014-06-19 12:06:10 -0700643 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700644 struct drm_mm_node *compressed_llb;
645
Rodrigo Vivida46f932014-08-01 02:04:45 -0700646 bool false_color;
647
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700648 struct intel_fbc_work {
649 struct delayed_work work;
650 struct drm_crtc *crtc;
651 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700652 } *fbc_work;
653
Chris Wilson29ebf902013-07-27 17:23:55 +0100654 enum no_fbc_reason {
655 FBC_OK, /* FBC is enabled */
656 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700657 FBC_NO_OUTPUT, /* no outputs enabled to compress */
658 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
659 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
660 FBC_MODE_TOO_LARGE, /* mode too large for compression */
661 FBC_BAD_PLANE, /* fbc not supported on plane */
662 FBC_NOT_TILED, /* buffer not tiled */
663 FBC_MULTIPLE_PIPES, /* more than one pipe active */
664 FBC_MODULE_PARAM,
665 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
666 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800667};
668
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530669struct i915_drrs {
670 struct intel_connector *connector;
671};
672
Daniel Vetter2807cf62014-07-11 10:30:11 -0700673struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300674struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700675 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300676 bool sink_support;
677 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700678 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700679 bool active;
680 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700681 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300682};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700683
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800684enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300685 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800686 PCH_IBX, /* Ibexpeak PCH */
687 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300688 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700689 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800690};
691
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200692enum intel_sbi_destination {
693 SBI_ICLK,
694 SBI_MPHY,
695};
696
Jesse Barnesb690e962010-07-19 13:53:12 -0700697#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700698#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100699#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000700#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700701
Dave Airlie8be48d92010-03-30 05:34:14 +0000702struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100703struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000704
Daniel Vetterc2b91522012-02-14 22:37:19 +0100705struct intel_gmbus {
706 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000707 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100708 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100709 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100710 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100711 struct drm_i915_private *dev_priv;
712};
713
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100714struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000715 u8 saveLBB;
716 u32 saveDSPACNTR;
717 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000718 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000719 u32 savePIPEACONF;
720 u32 savePIPEBCONF;
721 u32 savePIPEASRC;
722 u32 savePIPEBSRC;
723 u32 saveFPA0;
724 u32 saveFPA1;
725 u32 saveDPLL_A;
726 u32 saveDPLL_A_MD;
727 u32 saveHTOTAL_A;
728 u32 saveHBLANK_A;
729 u32 saveHSYNC_A;
730 u32 saveVTOTAL_A;
731 u32 saveVBLANK_A;
732 u32 saveVSYNC_A;
733 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000734 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800735 u32 saveTRANS_HTOTAL_A;
736 u32 saveTRANS_HBLANK_A;
737 u32 saveTRANS_HSYNC_A;
738 u32 saveTRANS_VTOTAL_A;
739 u32 saveTRANS_VBLANK_A;
740 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000741 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000742 u32 saveDSPASTRIDE;
743 u32 saveDSPASIZE;
744 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700745 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000746 u32 saveDSPASURF;
747 u32 saveDSPATILEOFF;
748 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700749 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000750 u32 saveBLC_PWM_CTL;
751 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200752 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800753 u32 saveBLC_CPU_PWM_CTL;
754 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000755 u32 saveFPB0;
756 u32 saveFPB1;
757 u32 saveDPLL_B;
758 u32 saveDPLL_B_MD;
759 u32 saveHTOTAL_B;
760 u32 saveHBLANK_B;
761 u32 saveHSYNC_B;
762 u32 saveVTOTAL_B;
763 u32 saveVBLANK_B;
764 u32 saveVSYNC_B;
765 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000766 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800767 u32 saveTRANS_HTOTAL_B;
768 u32 saveTRANS_HBLANK_B;
769 u32 saveTRANS_HSYNC_B;
770 u32 saveTRANS_VTOTAL_B;
771 u32 saveTRANS_VBLANK_B;
772 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000773 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000774 u32 saveDSPBSTRIDE;
775 u32 saveDSPBSIZE;
776 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700777 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000778 u32 saveDSPBSURF;
779 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700780 u32 saveVGA0;
781 u32 saveVGA1;
782 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000783 u32 saveVGACNTRL;
784 u32 saveADPA;
785 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700786 u32 savePP_ON_DELAYS;
787 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000788 u32 saveDVOA;
789 u32 saveDVOB;
790 u32 saveDVOC;
791 u32 savePP_ON;
792 u32 savePP_OFF;
793 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700794 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000795 u32 savePFIT_CONTROL;
796 u32 save_palette_a[256];
797 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000798 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000799 u32 saveIER;
800 u32 saveIIR;
801 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800802 u32 saveDEIER;
803 u32 saveDEIMR;
804 u32 saveGTIER;
805 u32 saveGTIMR;
806 u32 saveFDI_RXA_IMR;
807 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800808 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800809 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000810 u32 saveSWF0[16];
811 u32 saveSWF1[16];
812 u32 saveSWF2[3];
813 u8 saveMSR;
814 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800815 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000816 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000817 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000818 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000819 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200820 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000821 u32 saveCURACNTR;
822 u32 saveCURAPOS;
823 u32 saveCURABASE;
824 u32 saveCURBCNTR;
825 u32 saveCURBPOS;
826 u32 saveCURBBASE;
827 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700828 u32 saveDP_B;
829 u32 saveDP_C;
830 u32 saveDP_D;
831 u32 savePIPEA_GMCH_DATA_M;
832 u32 savePIPEB_GMCH_DATA_M;
833 u32 savePIPEA_GMCH_DATA_N;
834 u32 savePIPEB_GMCH_DATA_N;
835 u32 savePIPEA_DP_LINK_M;
836 u32 savePIPEB_DP_LINK_M;
837 u32 savePIPEA_DP_LINK_N;
838 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800839 u32 saveFDI_RXA_CTL;
840 u32 saveFDI_TXA_CTL;
841 u32 saveFDI_RXB_CTL;
842 u32 saveFDI_TXB_CTL;
843 u32 savePFA_CTL_1;
844 u32 savePFB_CTL_1;
845 u32 savePFA_WIN_SZ;
846 u32 savePFB_WIN_SZ;
847 u32 savePFA_WIN_POS;
848 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000849 u32 savePCH_DREF_CONTROL;
850 u32 saveDISP_ARB_CTL;
851 u32 savePIPEA_DATA_M1;
852 u32 savePIPEA_DATA_N1;
853 u32 savePIPEA_LINK_M1;
854 u32 savePIPEA_LINK_N1;
855 u32 savePIPEB_DATA_M1;
856 u32 savePIPEB_DATA_N1;
857 u32 savePIPEB_LINK_M1;
858 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000859 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400860 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100861};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100862
Imre Deakddeea5b2014-05-05 15:19:56 +0300863struct vlv_s0ix_state {
864 /* GAM */
865 u32 wr_watermark;
866 u32 gfx_prio_ctrl;
867 u32 arb_mode;
868 u32 gfx_pend_tlb0;
869 u32 gfx_pend_tlb1;
870 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
871 u32 media_max_req_count;
872 u32 gfx_max_req_count;
873 u32 render_hwsp;
874 u32 ecochk;
875 u32 bsd_hwsp;
876 u32 blt_hwsp;
877 u32 tlb_rd_addr;
878
879 /* MBC */
880 u32 g3dctl;
881 u32 gsckgctl;
882 u32 mbctl;
883
884 /* GCP */
885 u32 ucgctl1;
886 u32 ucgctl3;
887 u32 rcgctl1;
888 u32 rcgctl2;
889 u32 rstctl;
890 u32 misccpctl;
891
892 /* GPM */
893 u32 gfxpause;
894 u32 rpdeuhwtc;
895 u32 rpdeuc;
896 u32 ecobus;
897 u32 pwrdwnupctl;
898 u32 rp_down_timeout;
899 u32 rp_deucsw;
900 u32 rcubmabdtmr;
901 u32 rcedata;
902 u32 spare2gh;
903
904 /* Display 1 CZ domain */
905 u32 gt_imr;
906 u32 gt_ier;
907 u32 pm_imr;
908 u32 pm_ier;
909 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
910
911 /* GT SA CZ domain */
912 u32 tilectl;
913 u32 gt_fifoctl;
914 u32 gtlc_wake_ctrl;
915 u32 gtlc_survive;
916 u32 pmwgicz;
917
918 /* Display 2 CZ domain */
919 u32 gu_ctl0;
920 u32 gu_ctl1;
921 u32 clock_gate_dis2;
922};
923
Chris Wilsonbf225f22014-07-10 20:31:18 +0100924struct intel_rps_ei {
925 u32 cz_clock;
926 u32 render_c0;
927 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400928};
929
Daniel Vetterc85aa882012-11-02 19:55:03 +0100930struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200931 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100932 struct work_struct work;
933 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200934
Ben Widawskyb39fb292014-03-19 18:31:11 -0700935 /* Frequencies are stored in potentially platform dependent multiples.
936 * In other words, *_freq needs to be multiplied by X to be interesting.
937 * Soft limits are those which are used for the dynamic reclocking done
938 * by the driver (raise frequencies under heavy loads, and lower for
939 * lighter loads). Hard limits are those imposed by the hardware.
940 *
941 * A distinction is made for overclocking, which is never enabled by
942 * default, and is considered to be above the hard limit if it's
943 * possible at all.
944 */
945 u8 cur_freq; /* Current frequency (cached, may not == HW) */
946 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
947 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
948 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
949 u8 min_freq; /* AKA RPn. Minimum frequency */
950 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
951 u8 rp1_freq; /* "less than" RP0 power/freqency */
952 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +0530953 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700954
Deepak S31685c22014-07-03 17:33:01 -0400955 u32 ei_interrupt_count;
956
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100957 int last_adj;
958 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
959
Chris Wilsonc0951f02013-10-10 21:58:50 +0100960 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700961 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700962
Chris Wilsonbf225f22014-07-10 20:31:18 +0100963 /* manual wa residency calculations */
964 struct intel_rps_ei up_ei, down_ei;
965
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700966 /*
967 * Protects RPS/RC6 register access and PCU communication.
968 * Must be taken after struct_mutex if nested.
969 */
970 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100971};
972
Daniel Vetter1a240d42012-11-29 22:18:51 +0100973/* defined intel_pm.c */
974extern spinlock_t mchdev_lock;
975
Daniel Vetterc85aa882012-11-02 19:55:03 +0100976struct intel_ilk_power_mgmt {
977 u8 cur_delay;
978 u8 min_delay;
979 u8 max_delay;
980 u8 fmax;
981 u8 fstart;
982
983 u64 last_count1;
984 unsigned long last_time1;
985 unsigned long chipset_power;
986 u64 last_count2;
987 struct timespec last_time2;
988 unsigned long gfx_power;
989 u8 corr;
990
991 int c_m;
992 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100993
994 struct drm_i915_gem_object *pwrctx;
995 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100996};
997
Imre Deakc6cb5822014-03-04 19:22:55 +0200998struct drm_i915_private;
999struct i915_power_well;
1000
1001struct i915_power_well_ops {
1002 /*
1003 * Synchronize the well's hw state to match the current sw state, for
1004 * example enable/disable it based on the current refcount. Called
1005 * during driver init and resume time, possibly after first calling
1006 * the enable/disable handlers.
1007 */
1008 void (*sync_hw)(struct drm_i915_private *dev_priv,
1009 struct i915_power_well *power_well);
1010 /*
1011 * Enable the well and resources that depend on it (for example
1012 * interrupts located on the well). Called after the 0->1 refcount
1013 * transition.
1014 */
1015 void (*enable)(struct drm_i915_private *dev_priv,
1016 struct i915_power_well *power_well);
1017 /*
1018 * Disable the well and resources that depend on it. Called after
1019 * the 1->0 refcount transition.
1020 */
1021 void (*disable)(struct drm_i915_private *dev_priv,
1022 struct i915_power_well *power_well);
1023 /* Returns the hw enabled state. */
1024 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1025 struct i915_power_well *power_well);
1026};
1027
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001028/* Power well structure for haswell */
1029struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001030 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001031 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001032 /* power well enable/disable usage count */
1033 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001034 /* cached hw enabled state */
1035 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001036 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001037 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001038 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001039};
1040
Imre Deak83c00f552013-10-25 17:36:47 +03001041struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001042 /*
1043 * Power wells needed for initialization at driver init and suspend
1044 * time are on. They are kept on until after the first modeset.
1045 */
1046 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001047 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001048 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001049
Imre Deak83c00f552013-10-25 17:36:47 +03001050 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001051 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001052 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001053};
1054
Daniel Vetter231f42a2012-11-02 19:55:05 +01001055struct i915_dri1_state {
1056 unsigned allow_batchbuffer : 1;
1057 u32 __iomem *gfx_hws_cpu_addr;
1058
1059 unsigned int cpp;
1060 int back_offset;
1061 int front_offset;
1062 int current_page;
1063 int page_flipping;
1064
1065 uint32_t counter;
1066};
1067
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001068struct i915_ums_state {
1069 /**
1070 * Flag if the X Server, and thus DRM, is not currently in
1071 * control of the device.
1072 *
1073 * This is set between LeaveVT and EnterVT. It needs to be
1074 * replaced with a semaphore. It also needs to be
1075 * transitioned away from for kernel modesetting.
1076 */
1077 int mm_suspended;
1078};
1079
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001080#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001081struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001082 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001083 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001084 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001085};
1086
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001087struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001088 /** Memory allocator for GTT stolen memory */
1089 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001090 /** List of all objects in gtt_space. Used to restore gtt
1091 * mappings on resume */
1092 struct list_head bound_list;
1093 /**
1094 * List of objects which are not bound to the GTT (thus
1095 * are idle and not used by the GPU) but still have
1096 * (presumably uncached) pages still attached.
1097 */
1098 struct list_head unbound_list;
1099
1100 /** Usable portion of the GTT for GEM */
1101 unsigned long stolen_base; /* limited to low memory (32-bit) */
1102
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001103 /** PPGTT used for aliasing the PPGTT with the GTT */
1104 struct i915_hw_ppgtt *aliasing_ppgtt;
1105
Chris Wilson2cfcd322014-05-20 08:28:43 +01001106 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001107 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001108 bool shrinker_no_lock_stealing;
1109
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001110 /** LRU list of objects with fence regs on them. */
1111 struct list_head fence_list;
1112
1113 /**
1114 * We leave the user IRQ off as much as possible,
1115 * but this means that requests will finish and never
1116 * be retired once the system goes idle. Set a timer to
1117 * fire periodically while the ring is running. When it
1118 * fires, go retire requests.
1119 */
1120 struct delayed_work retire_work;
1121
1122 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001123 * When we detect an idle GPU, we want to turn on
1124 * powersaving features. So once we see that there
1125 * are no more requests outstanding and no more
1126 * arrive within a small period of time, we fire
1127 * off the idle_work.
1128 */
1129 struct delayed_work idle_work;
1130
1131 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001132 * Are we in a non-interruptible section of code like
1133 * modesetting?
1134 */
1135 bool interruptible;
1136
Chris Wilsonf62a0072014-02-21 17:55:39 +00001137 /**
1138 * Is the GPU currently considered idle, or busy executing userspace
1139 * requests? Whilst idle, we attempt to power down the hardware and
1140 * display clocks. In order to reduce the effect on performance, there
1141 * is a slight delay before we do so.
1142 */
1143 bool busy;
1144
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001145 /* the indicator for dispatch video commands on two BSD rings */
1146 int bsd_ring_dispatch_index;
1147
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001148 /** Bit 6 swizzling required for X tiling */
1149 uint32_t bit_6_swizzle_x;
1150 /** Bit 6 swizzling required for Y tiling */
1151 uint32_t bit_6_swizzle_y;
1152
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001153 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001154 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001155 size_t object_memory;
1156 u32 object_count;
1157};
1158
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001159struct drm_i915_error_state_buf {
1160 unsigned bytes;
1161 unsigned size;
1162 int err;
1163 u8 *buf;
1164 loff_t start;
1165 loff_t pos;
1166};
1167
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001168struct i915_error_state_file_priv {
1169 struct drm_device *dev;
1170 struct drm_i915_error_state *error;
1171};
1172
Daniel Vetter99584db2012-11-14 17:14:04 +01001173struct i915_gpu_error {
1174 /* For hangcheck timer */
1175#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1176#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001177 /* Hang gpu twice in this window and your context gets banned */
1178#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1179
Daniel Vetter99584db2012-11-14 17:14:04 +01001180 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001181
1182 /* For reset and error_state handling. */
1183 spinlock_t lock;
1184 /* Protected by the above dev->gpu_error.lock. */
1185 struct drm_i915_error_state *first_error;
1186 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001187
Chris Wilson094f9a52013-09-25 17:34:55 +01001188
1189 unsigned long missed_irq_rings;
1190
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001191 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001192 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001193 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001194 * This is a counter which gets incremented when reset is triggered,
1195 * and again when reset has been handled. So odd values (lowest bit set)
1196 * means that reset is in progress and even values that
1197 * (reset_counter >> 1):th reset was successfully completed.
1198 *
1199 * If reset is not completed succesfully, the I915_WEDGE bit is
1200 * set meaning that hardware is terminally sour and there is no
1201 * recovery. All waiters on the reset_queue will be woken when
1202 * that happens.
1203 *
1204 * This counter is used by the wait_seqno code to notice that reset
1205 * event happened and it needs to restart the entire ioctl (since most
1206 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001207 *
1208 * This is important for lock-free wait paths, where no contended lock
1209 * naturally enforces the correct ordering between the bail-out of the
1210 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001211 */
1212 atomic_t reset_counter;
1213
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001214#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001215#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001216
1217 /**
1218 * Waitqueue to signal when the reset has completed. Used by clients
1219 * that wait for dev_priv->mm.wedged to settle.
1220 */
1221 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001222
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001223 /* Userspace knobs for gpu hang simulation;
1224 * combines both a ring mask, and extra flags
1225 */
1226 u32 stop_rings;
1227#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1228#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001229
1230 /* For missed irq/seqno simulation. */
1231 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001232};
1233
Zhang Ruib8efb172013-02-05 15:41:53 +08001234enum modeset_restore {
1235 MODESET_ON_LID_OPEN,
1236 MODESET_DONE,
1237 MODESET_SUSPENDED,
1238};
1239
Paulo Zanoni6acab152013-09-12 17:06:24 -03001240struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001241 /*
1242 * This is an index in the HDMI/DVI DDI buffer translation table.
1243 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1244 * populate this field.
1245 */
1246#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001247 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001248
1249 uint8_t supports_dvi:1;
1250 uint8_t supports_hdmi:1;
1251 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001252};
1253
Pradeep Bhat83a72802014-03-28 10:14:57 +05301254enum drrs_support_type {
1255 DRRS_NOT_SUPPORTED = 0,
1256 STATIC_DRRS_SUPPORT = 1,
1257 SEAMLESS_DRRS_SUPPORT = 2
1258};
1259
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001260struct intel_vbt_data {
1261 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1262 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1263
1264 /* Feature bits */
1265 unsigned int int_tv_support:1;
1266 unsigned int lvds_dither:1;
1267 unsigned int lvds_vbt:1;
1268 unsigned int int_crt_support:1;
1269 unsigned int lvds_use_ssc:1;
1270 unsigned int display_clock_mode:1;
1271 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301272 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001273 int lvds_ssc_freq;
1274 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1275
Pradeep Bhat83a72802014-03-28 10:14:57 +05301276 enum drrs_support_type drrs_type;
1277
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001278 /* eDP */
1279 int edp_rate;
1280 int edp_lanes;
1281 int edp_preemphasis;
1282 int edp_vswing;
1283 bool edp_initialized;
1284 bool edp_support;
1285 int edp_bpp;
1286 struct edp_power_seq edp_pps;
1287
Jani Nikulaf00076d2013-12-14 20:38:29 -02001288 struct {
1289 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001290 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001291 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001292 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001293 } backlight;
1294
Shobhit Kumard17c5442013-08-27 15:12:25 +03001295 /* MIPI DSI */
1296 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301297 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001298 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301299 struct mipi_config *config;
1300 struct mipi_pps_data *pps;
1301 u8 seq_version;
1302 u32 size;
1303 u8 *data;
1304 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001305 } dsi;
1306
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001307 int crt_ddc_pin;
1308
1309 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001310 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001311
1312 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001313};
1314
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001315enum intel_ddb_partitioning {
1316 INTEL_DDB_PART_1_2,
1317 INTEL_DDB_PART_5_6, /* IVB+ */
1318};
1319
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001320struct intel_wm_level {
1321 bool enable;
1322 uint32_t pri_val;
1323 uint32_t spr_val;
1324 uint32_t cur_val;
1325 uint32_t fbc_val;
1326};
1327
Imre Deak820c1982013-12-17 14:46:36 +02001328struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001329 uint32_t wm_pipe[3];
1330 uint32_t wm_lp[3];
1331 uint32_t wm_lp_spr[3];
1332 uint32_t wm_linetime[3];
1333 bool enable_fbc_wm;
1334 enum intel_ddb_partitioning partitioning;
1335};
1336
Paulo Zanonic67a4702013-08-19 13:18:09 -03001337/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001338 * This struct helps tracking the state needed for runtime PM, which puts the
1339 * device in PCI D3 state. Notice that when this happens, nothing on the
1340 * graphics device works, even register access, so we don't get interrupts nor
1341 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001342 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001343 * Every piece of our code that needs to actually touch the hardware needs to
1344 * either call intel_runtime_pm_get or call intel_display_power_get with the
1345 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001346 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001347 * Our driver uses the autosuspend delay feature, which means we'll only really
1348 * suspend if we stay with zero refcount for a certain amount of time. The
1349 * default value is currently very conservative (see intel_init_runtime_pm), but
1350 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001351 *
1352 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1353 * goes back to false exactly before we reenable the IRQs. We use this variable
1354 * to check if someone is trying to enable/disable IRQs while they're supposed
1355 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001356 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001357 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001358 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001359 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001360struct i915_runtime_pm {
1361 bool suspended;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001362 bool _irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001363};
1364
Daniel Vetter926321d2013-10-16 13:30:34 +02001365enum intel_pipe_crc_source {
1366 INTEL_PIPE_CRC_SOURCE_NONE,
1367 INTEL_PIPE_CRC_SOURCE_PLANE1,
1368 INTEL_PIPE_CRC_SOURCE_PLANE2,
1369 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001370 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001371 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1372 INTEL_PIPE_CRC_SOURCE_TV,
1373 INTEL_PIPE_CRC_SOURCE_DP_B,
1374 INTEL_PIPE_CRC_SOURCE_DP_C,
1375 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001376 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001377 INTEL_PIPE_CRC_SOURCE_MAX,
1378};
1379
Shuang He8bf1e9f2013-10-15 18:55:27 +01001380struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001381 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001382 uint32_t crc[5];
1383};
1384
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001385#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001386struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001387 spinlock_t lock;
1388 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001389 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001390 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001391 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001392 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001393};
1394
Daniel Vetterf99d7062014-06-19 16:01:59 +02001395struct i915_frontbuffer_tracking {
1396 struct mutex lock;
1397
1398 /*
1399 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1400 * scheduled flips.
1401 */
1402 unsigned busy_bits;
1403 unsigned flip_bits;
1404};
1405
Jani Nikula77fec552014-03-31 14:27:22 +03001406struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001407 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001408 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001409
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001410 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001411
1412 int relative_constants_mode;
1413
1414 void __iomem *regs;
1415
Chris Wilson907b28c2013-07-19 20:36:52 +01001416 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001417
1418 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1419
Daniel Vetter28c70f12012-12-01 13:53:45 +01001420
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001421 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1422 * controller on different i2c buses. */
1423 struct mutex gmbus_mutex;
1424
1425 /**
1426 * Base address of the gmbus and gpio block.
1427 */
1428 uint32_t gpio_mmio_base;
1429
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301430 /* MMIO base address for MIPI regs */
1431 uint32_t mipi_mmio_base;
1432
Daniel Vetter28c70f12012-12-01 13:53:45 +01001433 wait_queue_head_t gmbus_wait_queue;
1434
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001435 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001436 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001437 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001438 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001439
1440 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001441 struct resource mch_res;
1442
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001443 /* protects the irq masks */
1444 spinlock_t irq_lock;
1445
Sourab Gupta84c33a62014-06-02 16:47:17 +05301446 /* protects the mmio flip data */
1447 spinlock_t mmio_flip_lock;
1448
Imre Deakf8b79e52014-03-04 19:23:07 +02001449 bool display_irqs_enabled;
1450
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001451 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1452 struct pm_qos_request pm_qos;
1453
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001454 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001455 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001456
1457 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001458 union {
1459 u32 irq_mask;
1460 u32 de_irq_mask[I915_MAX_PIPES];
1461 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001462 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001463 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301464 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001465 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001466
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001467 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001468 struct {
1469 unsigned long hpd_last_jiffies;
1470 int hpd_cnt;
1471 enum {
1472 HPD_ENABLED = 0,
1473 HPD_DISABLED = 1,
1474 HPD_MARK_DISABLED = 2
1475 } hpd_mark;
1476 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001477 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001478 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001479
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001480 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301481 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001482 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001483 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001484
1485 /* overlay */
1486 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001487
Jani Nikula58c68772013-11-08 16:48:54 +02001488 /* backlight registers and fields in struct intel_panel */
1489 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001490
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001491 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001492 bool no_aux_handshake;
1493
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001494 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1495 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1496 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1497
1498 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001499 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001500
Daniel Vetter645416f2013-09-02 16:22:25 +02001501 /**
1502 * wq - Driver workqueue for GEM.
1503 *
1504 * NOTE: Work items scheduled here are not allowed to grab any modeset
1505 * locks, for otherwise the flushing done in the pageflip code will
1506 * result in deadlocks.
1507 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001508 struct workqueue_struct *wq;
1509
1510 /* Display functions */
1511 struct drm_i915_display_funcs display;
1512
1513 /* PCH chipset type */
1514 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001515 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001516
1517 unsigned long quirks;
1518
Zhang Ruib8efb172013-02-05 15:41:53 +08001519 enum modeset_restore modeset_restore;
1520 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001521
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001522 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001523 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001524
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001525 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001526#if defined(CONFIG_MMU_NOTIFIER)
1527 DECLARE_HASHTABLE(mmu_notifiers, 7);
1528#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001529
Daniel Vetter87813422012-05-02 11:49:32 +02001530 /* Kernel Modesetting */
1531
yakui_zhao9b9d1722009-05-31 17:17:17 +08001532 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001533
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001534 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1535 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001536 wait_queue_head_t pending_flip_queue;
1537
Daniel Vetterc4597872013-10-21 21:04:07 +02001538#ifdef CONFIG_DEBUG_FS
1539 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1540#endif
1541
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001542 int num_shared_dpll;
1543 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001544 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545
Jesse Barnes652c3932009-08-17 13:31:43 -07001546 /* Reclocking support */
1547 bool render_reclock_avail;
1548 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001549 /* indicates the reduced downclock for LVDS*/
1550 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001551
1552 struct i915_frontbuffer_tracking fb_tracking;
1553
Jesse Barnes652c3932009-08-17 13:31:43 -07001554 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001555
Zhenyu Wangc48044112009-12-17 14:48:43 +08001556 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001557
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001558 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001559
Ben Widawsky59124502013-07-04 11:02:05 -07001560 /* Cannot be determined by PCIID. You must always read a register. */
1561 size_t ellc_size;
1562
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001563 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001564 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001565
Daniel Vetter20e4d402012-08-08 23:35:39 +02001566 /* ilk-only ips/rps state. Everything in here is protected by the global
1567 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001568 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001569
Imre Deak83c00f552013-10-25 17:36:47 +03001570 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001571
Rodrigo Vivia031d702013-10-03 16:15:06 -03001572 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001573
Daniel Vetter99584db2012-11-14 17:14:04 +01001574 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001575
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001576 struct drm_i915_gem_object *vlv_pctx;
1577
Daniel Vetter4520f532013-10-09 09:18:51 +02001578#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001579 /* list of fbdev register on this device */
1580 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001581#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001582
Jesse Barnes073f34d2012-11-02 11:13:59 -07001583 /*
1584 * The console may be contended at resume, but we don't
1585 * want it to block on it.
1586 */
1587 struct work_struct console_resume_work;
1588
Chris Wilsone953fd72011-02-21 22:23:52 +00001589 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001590 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001591
Ben Widawsky254f9652012-06-04 14:42:42 -07001592 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001593 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001594
Damien Lespiau3e683202012-12-11 18:48:29 +00001595 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001596
Daniel Vetter842f1c82014-03-10 10:01:44 +01001597 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001598 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001599 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001600
Ville Syrjälä53615a52013-08-01 16:18:50 +03001601 struct {
1602 /*
1603 * Raw watermark latency values:
1604 * in 0.1us units for WM0,
1605 * in 0.5us units for WM1+.
1606 */
1607 /* primary */
1608 uint16_t pri_latency[5];
1609 /* sprite */
1610 uint16_t spr_latency[5];
1611 /* cursor */
1612 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001613
1614 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001615 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001616 } wm;
1617
Paulo Zanoni8a187452013-12-06 20:32:13 -02001618 struct i915_runtime_pm pm;
1619
Dave Airlie13cf5502014-06-18 11:29:35 +10001620 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1621 u32 long_hpd_port_mask;
1622 u32 short_hpd_port_mask;
1623 struct work_struct dig_port_work;
1624
Dave Airlie0e32b392014-05-02 14:02:48 +10001625 /*
1626 * if we get a HPD irq from DP and a HPD irq from non-DP
1627 * the non-DP HPD could block the workqueue on a mode config
1628 * mutex getting, that userspace may have taken. However
1629 * userspace is waiting on the DP workqueue to run which is
1630 * blocked behind the non-DP one.
1631 */
1632 struct workqueue_struct *dp_wq;
1633
Daniel Vetter231f42a2012-11-02 19:55:05 +01001634 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1635 * here! */
1636 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001637 /* Old ums support infrastructure, same warning applies. */
1638 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001639
1640 /*
1641 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1642 * will be rejected. Instead look for a better place.
1643 */
Jani Nikula77fec552014-03-31 14:27:22 +03001644};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645
Chris Wilson2c1792a2013-08-01 18:39:55 +01001646static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1647{
1648 return dev->dev_private;
1649}
1650
Chris Wilsonb4519512012-05-11 14:29:30 +01001651/* Iterate over initialised rings */
1652#define for_each_ring(ring__, dev_priv__, i__) \
1653 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1654 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1655
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001656enum hdmi_force_audio {
1657 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1658 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1659 HDMI_AUDIO_AUTO, /* trust EDID */
1660 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1661};
1662
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001663#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001664
Chris Wilson37e680a2012-06-07 15:38:42 +01001665struct drm_i915_gem_object_ops {
1666 /* Interface between the GEM object and its backing storage.
1667 * get_pages() is called once prior to the use of the associated set
1668 * of pages before to binding them into the GTT, and put_pages() is
1669 * called after we no longer need them. As we expect there to be
1670 * associated cost with migrating pages between the backing storage
1671 * and making them available for the GPU (e.g. clflush), we may hold
1672 * onto the pages after they are no longer referenced by the GPU
1673 * in case they may be used again shortly (for example migrating the
1674 * pages to a different memory domain within the GTT). put_pages()
1675 * will therefore most likely be called when the object itself is
1676 * being released or under memory pressure (where we attempt to
1677 * reap pages for the shrinker).
1678 */
1679 int (*get_pages)(struct drm_i915_gem_object *);
1680 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001681 int (*dmabuf_export)(struct drm_i915_gem_object *);
1682 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001683};
1684
Daniel Vettera071fa02014-06-18 23:28:09 +02001685/*
1686 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1687 * considered to be the frontbuffer for the given plane interface-vise. This
1688 * doesn't mean that the hw necessarily already scans it out, but that any
1689 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1690 *
1691 * We have one bit per pipe and per scanout plane type.
1692 */
1693#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1694#define INTEL_FRONTBUFFER_BITS \
1695 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1696#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1697 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1698#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1699 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1700#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1701 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1702#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1703 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001704#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1705 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001706
Eric Anholt673a3942008-07-30 12:06:12 -07001707struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001708 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001709
Chris Wilson37e680a2012-06-07 15:38:42 +01001710 const struct drm_i915_gem_object_ops *ops;
1711
Ben Widawsky2f633152013-07-17 12:19:03 -07001712 /** List of VMAs backed by this object */
1713 struct list_head vma_list;
1714
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001715 /** Stolen memory for this object, instead of being backed by shmem. */
1716 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001717 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001718
Chris Wilson69dc4982010-10-19 10:36:51 +01001719 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001720 /** Used in execbuf to temporarily hold a ref */
1721 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001722
1723 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001724 * This is set if the object is on the active lists (has pending
1725 * rendering and so a non-zero seqno), and is not set if it i s on
1726 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001727 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001728 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001729
1730 /**
1731 * This is set if the object has been written to since last bound
1732 * to the GTT
1733 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001734 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001735
1736 /**
1737 * Fence register bits (if any) for this object. Will be set
1738 * as needed when mapped into the GTT.
1739 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001740 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001741 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001742
1743 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001744 * Advice: are the backing pages purgeable?
1745 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001746 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001747
1748 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001749 * Current tiling mode for the object.
1750 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001751 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001752 /**
1753 * Whether the tiling parameters for the currently associated fence
1754 * register have changed. Note that for the purposes of tracking
1755 * tiling changes we also treat the unfenced register, the register
1756 * slot that the object occupies whilst it executes a fenced
1757 * command (such as BLT on gen2/3), as a "fence".
1758 */
1759 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001760
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001761 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001762 * Is the object at the current location in the gtt mappable and
1763 * fenceable? Used to avoid costly recalculations.
1764 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001765 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001766
1767 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001768 * Whether the current gtt mapping needs to be mappable (and isn't just
1769 * mappable by accident). Track pin and fault separate for a more
1770 * accurate mappable working set.
1771 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001772 unsigned int fault_mappable:1;
1773 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001774 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001775
Chris Wilsoncaea7472010-11-12 13:53:37 +00001776 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301777 * Is the object to be mapped as read-only to the GPU
1778 * Only honoured if hardware has relevant pte bit
1779 */
1780 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001781 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001782
Daniel Vetter7bddb012012-02-09 17:15:47 +01001783 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001784 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001785 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001786
Daniel Vettera071fa02014-06-18 23:28:09 +02001787 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1788
Chris Wilson9da3da62012-06-01 15:20:22 +01001789 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001790 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001791
Daniel Vetter1286ff72012-05-10 15:25:09 +02001792 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001793 void *dma_buf_vmapping;
1794 int vmapping_count;
1795
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001796 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001797
Chris Wilson1c293ea2012-04-17 15:31:27 +01001798 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001799 uint32_t last_read_seqno;
1800 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001801 /** Breadcrumb of last fenced GPU access to the buffer. */
1802 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001803
Daniel Vetter778c3542010-05-13 11:49:44 +02001804 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001805 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001806
Daniel Vetter80075d42013-10-09 21:23:52 +02001807 /** References from framebuffers, locks out tiling changes. */
1808 unsigned long framebuffer_references;
1809
Eric Anholt280b7132009-03-12 16:56:27 -07001810 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001811 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001812
Jesse Barnes79e53942008-11-07 14:24:08 -08001813 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001814 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001815 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001816
1817 /** for phy allocated objects */
Chris Wilson00731152014-05-21 12:42:56 +01001818 drm_dma_handle_t *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001819
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001820 union {
1821 struct i915_gem_userptr {
1822 uintptr_t ptr;
1823 unsigned read_only :1;
1824 unsigned workers :4;
1825#define I915_GEM_USERPTR_MAX_WORKERS 15
1826
1827 struct mm_struct *mm;
1828 struct i915_mmu_object *mn;
1829 struct work_struct *work;
1830 } userptr;
1831 };
1832};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001833#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001834
Daniel Vettera071fa02014-06-18 23:28:09 +02001835void i915_gem_track_fb(struct drm_i915_gem_object *old,
1836 struct drm_i915_gem_object *new,
1837 unsigned frontbuffer_bits);
1838
Eric Anholt673a3942008-07-30 12:06:12 -07001839/**
1840 * Request queue structure.
1841 *
1842 * The request queue allows us to note sequence numbers that have been emitted
1843 * and may be associated with active buffers to be retired.
1844 *
1845 * By keeping this list, we can avoid having to do questionable
1846 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1847 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1848 */
1849struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001850 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001851 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001852
Eric Anholt673a3942008-07-30 12:06:12 -07001853 /** GEM sequence number associated with this request. */
1854 uint32_t seqno;
1855
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001856 /** Position in the ringbuffer of the start of the request */
1857 u32 head;
1858
1859 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001860 u32 tail;
1861
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001862 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001863 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001864
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001865 /** Batch buffer related to this request if any */
1866 struct drm_i915_gem_object *batch_obj;
1867
Eric Anholt673a3942008-07-30 12:06:12 -07001868 /** Time at which this request was emitted, in jiffies. */
1869 unsigned long emitted_jiffies;
1870
Eric Anholtb9624422009-06-03 07:27:35 +00001871 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001872 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001873
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001874 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001875 /** file_priv list entry for this request */
1876 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001877};
1878
1879struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001880 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001881 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001882
Eric Anholt673a3942008-07-30 12:06:12 -07001883 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001884 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001885 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001886 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001887 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001888 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001889
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001890 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001891 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001892};
1893
Brad Volkin351e3db2014-02-18 10:15:46 -08001894/*
1895 * A command that requires special handling by the command parser.
1896 */
1897struct drm_i915_cmd_descriptor {
1898 /*
1899 * Flags describing how the command parser processes the command.
1900 *
1901 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1902 * a length mask if not set
1903 * CMD_DESC_SKIP: The command is allowed but does not follow the
1904 * standard length encoding for the opcode range in
1905 * which it falls
1906 * CMD_DESC_REJECT: The command is never allowed
1907 * CMD_DESC_REGISTER: The command should be checked against the
1908 * register whitelist for the appropriate ring
1909 * CMD_DESC_MASTER: The command is allowed if the submitting process
1910 * is the DRM master
1911 */
1912 u32 flags;
1913#define CMD_DESC_FIXED (1<<0)
1914#define CMD_DESC_SKIP (1<<1)
1915#define CMD_DESC_REJECT (1<<2)
1916#define CMD_DESC_REGISTER (1<<3)
1917#define CMD_DESC_BITMASK (1<<4)
1918#define CMD_DESC_MASTER (1<<5)
1919
1920 /*
1921 * The command's unique identification bits and the bitmask to get them.
1922 * This isn't strictly the opcode field as defined in the spec and may
1923 * also include type, subtype, and/or subop fields.
1924 */
1925 struct {
1926 u32 value;
1927 u32 mask;
1928 } cmd;
1929
1930 /*
1931 * The command's length. The command is either fixed length (i.e. does
1932 * not include a length field) or has a length field mask. The flag
1933 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1934 * a length mask. All command entries in a command table must include
1935 * length information.
1936 */
1937 union {
1938 u32 fixed;
1939 u32 mask;
1940 } length;
1941
1942 /*
1943 * Describes where to find a register address in the command to check
1944 * against the ring's register whitelist. Only valid if flags has the
1945 * CMD_DESC_REGISTER bit set.
1946 */
1947 struct {
1948 u32 offset;
1949 u32 mask;
1950 } reg;
1951
1952#define MAX_CMD_DESC_BITMASKS 3
1953 /*
1954 * Describes command checks where a particular dword is masked and
1955 * compared against an expected value. If the command does not match
1956 * the expected value, the parser rejects it. Only valid if flags has
1957 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1958 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001959 *
1960 * If the check specifies a non-zero condition_mask then the parser
1961 * only performs the check when the bits specified by condition_mask
1962 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001963 */
1964 struct {
1965 u32 offset;
1966 u32 mask;
1967 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001968 u32 condition_offset;
1969 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001970 } bits[MAX_CMD_DESC_BITMASKS];
1971};
1972
1973/*
1974 * A table of commands requiring special handling by the command parser.
1975 *
1976 * Each ring has an array of tables. Each table consists of an array of command
1977 * descriptors, which must be sorted with command opcodes in ascending order.
1978 */
1979struct drm_i915_cmd_table {
1980 const struct drm_i915_cmd_descriptor *table;
1981 int count;
1982};
1983
Chris Wilsondbbe9122014-08-09 19:18:43 +01001984/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
1985#define __I915__(p) ((sizeof(*(p)) == sizeof(struct drm_i915_private)) ? \
1986 (struct drm_i915_private *)(p) : to_i915(p))
1987#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01001988#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08001989
Chris Wilson87f1f462014-08-09 19:18:42 +01001990#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
1991#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001992#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01001993#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001994#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01001995#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
1996#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001997#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1998#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1999#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002000#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002001#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002002#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2003#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002004#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2005#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002006#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002007#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002008#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2009 INTEL_DEVID(dev) == 0x0152 || \
2010 INTEL_DEVID(dev) == 0x015a)
2011#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2012 INTEL_DEVID(dev) == 0x0106 || \
2013 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002014#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002015#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002016#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002017#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002018#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002019#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002020 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002021#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002022 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2023 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2024 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002025#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002026 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002027#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03002028#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002029 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002030/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002031#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2032 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002033#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002034
Jesse Barnes85436692011-04-06 12:11:14 -07002035/*
2036 * The genX designation typically refers to the render engine, so render
2037 * capability related checks should use IS_GEN, while display and other checks
2038 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2039 * chips, etc.).
2040 */
Zou Nan haicae58522010-11-09 17:17:32 +08002041#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2042#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2043#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2044#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2045#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002046#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002047#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08002048
Ben Widawsky73ae4782013-10-15 10:02:57 -07002049#define RENDER_RING (1<<RCS)
2050#define BSD_RING (1<<VCS)
2051#define BLT_RING (1<<BCS)
2052#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002053#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002054#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002055#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002056#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2057#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2058#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2059#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2060 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002061#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2062
Ben Widawsky254f9652012-06-04 14:42:42 -07002063#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes7365fb72014-05-29 14:33:21 -07002064#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2065#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Jesse Barnes692ef702014-08-05 07:51:18 -07002066#define USES_PPGTT(dev) (i915.enable_ppgtt)
2067#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002068
Chris Wilson05394f32010-11-08 19:18:58 +00002069#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002070#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2071
Daniel Vetterb45305f2012-12-17 16:21:27 +01002072/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2073#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002074/*
2075 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2076 * even when in MSI mode. This results in spurious interrupt warnings if the
2077 * legacy irq no. is shared with another device. The kernel then disables that
2078 * interrupt source and so prevents the other device from working properly.
2079 */
2080#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2081#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002082
Zou Nan haicae58522010-11-09 17:17:32 +08002083/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2084 * rows, which changed the alignment requirements and fence programming.
2085 */
2086#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2087 IS_I915GM(dev)))
2088#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2089#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2090#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002091#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2092#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002093
2094#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2095#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002096#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002097
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002098#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002099
Damien Lespiaudd93be52013-04-22 18:40:39 +01002100#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002101#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002102#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002103#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002104 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002105
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002106#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2107#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2108#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2109#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2110#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2111#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2112
Chris Wilson2c1792a2013-08-01 18:39:55 +01002113#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002114#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002115#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2116#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002117#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002118#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002119
Sonika Jindal5fafe292014-07-21 15:23:38 +05302120#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2121
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002122/* DPF == dynamic parity feature */
2123#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2124#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002125
Ben Widawskyc8735b02012-09-07 19:43:39 -07002126#define GT_FREQUENCY_MULTIPLIER 50
2127
Chris Wilson05394f32010-11-08 19:18:58 +00002128#include "i915_trace.h"
2129
Rob Clarkbaa70942013-08-02 13:27:49 -04002130extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002131extern int i915_max_ioctl;
2132
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002133extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2134extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002135extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2136extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2137
Jani Nikulad330a952014-01-21 11:24:25 +02002138/* i915_params.c */
2139struct i915_params {
2140 int modeset;
2141 int panel_ignore_lid;
2142 unsigned int powersave;
2143 int semaphores;
2144 unsigned int lvds_downclock;
2145 int lvds_channel_mode;
2146 int panel_use_ssc;
2147 int vbt_sdvo_panel_type;
2148 int enable_rc6;
2149 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002150 int enable_ppgtt;
2151 int enable_psr;
2152 unsigned int preliminary_hw_support;
2153 int disable_power_well;
2154 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002155 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002156 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002157 /* leave bools at the end to not create holes */
2158 bool enable_hangcheck;
2159 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002160 bool prefault_disable;
2161 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002162 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002163 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302164 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002165 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002166};
2167extern struct i915_params i915 __read_mostly;
2168
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002170void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002171extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002172extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002173extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002174extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002175extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002176extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002177 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002178extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002179 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002180extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002181#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002182extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2183 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002184#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002185extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002186 struct drm_clip_rect *box,
2187 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002188extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002189extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002190extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2191extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2192extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2193extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002194int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002195
Jesse Barnes073f34d2012-11-02 11:13:59 -07002196extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002197
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002199void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002200__printf(3, 4)
2201void i915_handle_error(struct drm_device *dev, bool wedged,
2202 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203
Deepak S76c3552f2014-01-30 23:08:16 +05302204void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2205 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002206extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002207extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002208
2209extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002210extern void intel_uncore_early_sanitize(struct drm_device *dev,
2211 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002212extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002213extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002214extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002215extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002216
Keith Packard7c463582008-11-04 02:03:27 -08002217void
Jani Nikula50227e12014-03-31 14:27:21 +03002218i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002219 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002220
2221void
Jani Nikula50227e12014-03-31 14:27:21 +03002222i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002223 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002224
Imre Deakf8b79e52014-03-04 19:23:07 +02002225void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2226void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2227
Eric Anholt673a3942008-07-30 12:06:12 -07002228/* i915_gem.c */
2229int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2230 struct drm_file *file_priv);
2231int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2232 struct drm_file *file_priv);
2233int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2234 struct drm_file *file_priv);
2235int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2236 struct drm_file *file_priv);
2237int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2238 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002239int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2240 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002241int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2242 struct drm_file *file_priv);
2243int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2244 struct drm_file *file_priv);
2245int i915_gem_execbuffer(struct drm_device *dev, void *data,
2246 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002247int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2248 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002249int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2250 struct drm_file *file_priv);
2251int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2252 struct drm_file *file_priv);
2253int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2254 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002255int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2256 struct drm_file *file);
2257int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2258 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002259int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2260 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002261int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2262 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002263int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2264 struct drm_file *file_priv);
2265int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2266 struct drm_file *file_priv);
2267int i915_gem_set_tiling(struct drm_device *dev, void *data,
2268 struct drm_file *file_priv);
2269int i915_gem_get_tiling(struct drm_device *dev, void *data,
2270 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002271int i915_gem_init_userptr(struct drm_device *dev);
2272int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2273 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002274int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2275 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002276int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2277 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002278void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002279void *i915_gem_object_alloc(struct drm_device *dev);
2280void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002281void i915_gem_object_init(struct drm_i915_gem_object *obj,
2282 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002283struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2284 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002285void i915_init_vm(struct drm_i915_private *dev_priv,
2286 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002287void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002288void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002289
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002290#define PIN_MAPPABLE 0x1
2291#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002292#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002293#define PIN_OFFSET_BIAS 0x8
2294#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002295int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002296 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002297 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002298 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002299int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002300int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002301void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002302void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002303void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002304
Brad Volkin4c914c02014-02-18 10:15:45 -08002305int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2306 int *needs_clflush);
2307
Chris Wilson37e680a2012-06-07 15:38:42 +01002308int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002309static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2310{
Imre Deak67d5a502013-02-18 19:28:02 +02002311 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002312
Imre Deak67d5a502013-02-18 19:28:02 +02002313 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002314 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002315
2316 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002317}
Chris Wilsona5570172012-09-04 21:02:54 +01002318static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2319{
2320 BUG_ON(obj->pages == NULL);
2321 obj->pages_pin_count++;
2322}
2323static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2324{
2325 BUG_ON(obj->pages_pin_count == 0);
2326 obj->pages_pin_count--;
2327}
2328
Chris Wilson54cf91d2010-11-25 18:00:26 +00002329int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002330int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002331 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002332void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002333 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002334int i915_gem_dumb_create(struct drm_file *file_priv,
2335 struct drm_device *dev,
2336 struct drm_mode_create_dumb *args);
2337int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2338 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002339/**
2340 * Returns true if seq1 is later than seq2.
2341 */
2342static inline bool
2343i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2344{
2345 return (int32_t)(seq1 - seq2) >= 0;
2346}
2347
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002348int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2349int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002350int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002351int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002352
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002353bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2354void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002355
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002356struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002357i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002358
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002359bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002360void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002361int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002362 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302363int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2364
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002365static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2366{
2367 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002368 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002369}
2370
2371static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2372{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002373 return atomic_read(&error->reset_counter) & I915_WEDGED;
2374}
2375
2376static inline u32 i915_reset_count(struct i915_gpu_error *error)
2377{
2378 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002379}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002380
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002381static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2382{
2383 return dev_priv->gpu_error.stop_rings == 0 ||
2384 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2385}
2386
2387static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2388{
2389 return dev_priv->gpu_error.stop_rings == 0 ||
2390 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2391}
2392
Chris Wilson069efc12010-09-30 16:53:18 +01002393void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002394bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002395int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002396int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002397int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002398int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002399void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002400void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002401int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002402int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002403int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002404 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002405 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002406 u32 *seqno);
2407#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002408 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002409int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002410 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002411int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002412int __must_check
2413i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2414 bool write);
2415int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002416i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2417int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002418i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2419 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002420 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002421void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002422int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002423 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002424int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002425void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002426
Chris Wilson467cffb2011-03-07 10:42:03 +00002427uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002428i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2429uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002430i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2431 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002432
Chris Wilsone4ffd172011-04-04 09:44:39 +01002433int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2434 enum i915_cache_level cache_level);
2435
Daniel Vetter1286ff72012-05-10 15:25:09 +02002436struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2437 struct dma_buf *dma_buf);
2438
2439struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2440 struct drm_gem_object *gem_obj, int flags);
2441
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002442void i915_gem_restore_fences(struct drm_device *dev);
2443
Ben Widawskya70a3142013-07-31 16:59:56 -07002444unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2445 struct i915_address_space *vm);
2446bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2447bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2448 struct i915_address_space *vm);
2449unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2450 struct i915_address_space *vm);
2451struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2452 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002453struct i915_vma *
2454i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2455 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002456
2457struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002458static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2459 struct i915_vma *vma;
2460 list_for_each_entry(vma, &obj->vma_list, vma_link)
2461 if (vma->pin_count > 0)
2462 return true;
2463 return false;
2464}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002465
Ben Widawskya70a3142013-07-31 16:59:56 -07002466/* Some GGTT VM helpers */
2467#define obj_to_ggtt(obj) \
2468 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2469static inline bool i915_is_ggtt(struct i915_address_space *vm)
2470{
2471 struct i915_address_space *ggtt =
2472 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2473 return vm == ggtt;
2474}
2475
2476static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2477{
2478 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2479}
2480
2481static inline unsigned long
2482i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2483{
2484 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2485}
2486
2487static inline unsigned long
2488i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2489{
2490 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2491}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002492
2493static inline int __must_check
2494i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2495 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002496 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002497{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002498 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002499}
Ben Widawskya70a3142013-07-31 16:59:56 -07002500
Daniel Vetterb2871102014-02-14 14:01:19 +01002501static inline int
2502i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2503{
2504 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2505}
2506
2507void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2508
Ben Widawsky254f9652012-06-04 14:42:42 -07002509/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002510#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002511int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002512void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002513void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002514int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002515int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002516void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002517int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002518 struct intel_context *to);
2519struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002520i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002521void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo273497e2014-05-22 14:13:37 +01002522static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002523{
Chris Wilson691e6412014-04-09 09:07:36 +01002524 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002525}
2526
Oscar Mateo273497e2014-05-22 14:13:37 +01002527static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002528{
Chris Wilson691e6412014-04-09 09:07:36 +01002529 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002530}
2531
Oscar Mateo273497e2014-05-22 14:13:37 +01002532static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002533{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002534 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002535}
2536
Ben Widawsky84624812012-06-04 14:42:54 -07002537int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2538 struct drm_file *file);
2539int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2540 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002541
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002542/* i915_gem_render_state.c */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002543int i915_gem_render_state_init(struct intel_engine_cs *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002544/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002545int __must_check i915_gem_evict_something(struct drm_device *dev,
2546 struct i915_address_space *vm,
2547 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002548 unsigned alignment,
2549 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002550 unsigned long start,
2551 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002552 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002553int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002554int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002555
Ben Widawsky0260c422014-03-22 22:47:21 -07002556/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002557static inline void i915_gem_chipset_flush(struct drm_device *dev)
2558{
Chris Wilson05394f32010-11-08 19:18:58 +00002559 if (INTEL_INFO(dev)->gen < 6)
2560 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002561}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002562
Chris Wilson9797fbf2012-04-24 15:47:39 +01002563/* i915_gem_stolen.c */
2564int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002565int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002566void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002567void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002568struct drm_i915_gem_object *
2569i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002570struct drm_i915_gem_object *
2571i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2572 u32 stolen_offset,
2573 u32 gtt_offset,
2574 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002575
Eric Anholt673a3942008-07-30 12:06:12 -07002576/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002577static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002578{
Jani Nikula50227e12014-03-31 14:27:21 +03002579 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002580
2581 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2582 obj->tiling_mode != I915_TILING_NONE;
2583}
2584
Eric Anholt673a3942008-07-30 12:06:12 -07002585void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002586void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2587void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002588
2589/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002590#if WATCH_LISTS
2591int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002592#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002593#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002594#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595
Ben Gamari20172632009-02-17 20:08:50 -05002596/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002597int i915_debugfs_init(struct drm_minor *minor);
2598void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002599#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002600void intel_display_crc_init(struct drm_device *dev);
2601#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002602static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002603#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002604
2605/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002606__printf(2, 3)
2607void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002608int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2609 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002610int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2611 size_t count, loff_t pos);
2612static inline void i915_error_state_buf_release(
2613 struct drm_i915_error_state_buf *eb)
2614{
2615 kfree(eb->buf);
2616}
Mika Kuoppala58174462014-02-25 17:11:26 +02002617void i915_capture_error_state(struct drm_device *dev, bool wedge,
2618 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002619void i915_error_state_get(struct drm_device *dev,
2620 struct i915_error_state_file_priv *error_priv);
2621void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2622void i915_destroy_error_state(struct drm_device *dev);
2623
2624void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2625const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002626
Brad Volkin351e3db2014-02-18 10:15:46 -08002627/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002628int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002629int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2630void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2631bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2632int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002633 struct drm_i915_gem_object *batch_obj,
2634 u32 batch_start_offset,
2635 bool is_master);
2636
Jesse Barnes317c35d2008-08-25 15:11:06 -07002637/* i915_suspend.c */
2638extern int i915_save_state(struct drm_device *dev);
2639extern int i915_restore_state(struct drm_device *dev);
2640
Daniel Vetterd8157a32013-01-25 17:53:20 +01002641/* i915_ums.c */
2642void i915_save_display_reg(struct drm_device *dev);
2643void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002644
Ben Widawsky0136db582012-04-10 21:17:01 -07002645/* i915_sysfs.c */
2646void i915_setup_sysfs(struct drm_device *dev_priv);
2647void i915_teardown_sysfs(struct drm_device *dev_priv);
2648
Chris Wilsonf899fc62010-07-20 15:44:45 -07002649/* intel_i2c.c */
2650extern int intel_setup_gmbus(struct drm_device *dev);
2651extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002652static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002653{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002654 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002655}
2656
2657extern struct i2c_adapter *intel_gmbus_get_adapter(
2658 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002659extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2660extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002661static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002662{
2663 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2664}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002665extern void intel_i2c_reset(struct drm_device *dev);
2666
Chris Wilson3b617962010-08-24 09:02:58 +01002667/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002668struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002669#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002670extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002671extern void intel_opregion_init(struct drm_device *dev);
2672extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002673extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002674extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2675 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002676extern int intel_opregion_notify_adapter(struct drm_device *dev,
2677 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002678#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002679static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002680static inline void intel_opregion_init(struct drm_device *dev) { return; }
2681static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002682static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002683static inline int
2684intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2685{
2686 return 0;
2687}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002688static inline int
2689intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2690{
2691 return 0;
2692}
Len Brown65e082c2008-10-24 17:18:10 -04002693#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002694
Jesse Barnes723bfd72010-10-07 16:01:13 -07002695/* intel_acpi.c */
2696#ifdef CONFIG_ACPI
2697extern void intel_register_dsm_handler(void);
2698extern void intel_unregister_dsm_handler(void);
2699#else
2700static inline void intel_register_dsm_handler(void) { return; }
2701static inline void intel_unregister_dsm_handler(void) { return; }
2702#endif /* CONFIG_ACPI */
2703
Jesse Barnes79e53942008-11-07 14:24:08 -08002704/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002705extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002706extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002707extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002708extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002709extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002710extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002711extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002712extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2713 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002714extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002715extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002716extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002717extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002718extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002719extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002720extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002721extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002722extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2723 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002724extern void intel_detect_pch(struct drm_device *dev);
2725extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002726extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002727
Ben Widawsky2911a352012-04-05 14:47:36 -07002728extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002729int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2730 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002731int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2732 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002733
Sourab Gupta84c33a62014-06-02 16:47:17 +05302734void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2735
Chris Wilson6ef3d422010-08-04 20:26:07 +01002736/* overlay */
2737extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002738extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2739 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002740
2741extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002742extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002743 struct drm_device *dev,
2744 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002745
Ben Widawskyb7287d82011-04-25 11:22:22 -07002746/* On SNB platform, before reading ring registers forcewake bit
2747 * must be set to prevent GT core from power down and stale values being
2748 * returned.
2749 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302750void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2751void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002752void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002753
Ben Widawsky42c05262012-09-26 10:34:00 -07002754int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2755int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002756
2757/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002758u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2759void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2760u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002761u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2762void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2763u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2764void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2765u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2766void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002767u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2768void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002769u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2770void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002771u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2772void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002773u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2774 enum intel_sbi_destination destination);
2775void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2776 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302777u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2778void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002779
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002780int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2781int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002782
Deepak Sc8d9a592013-11-23 14:55:42 +05302783#define FORCEWAKE_RENDER (1 << 0)
2784#define FORCEWAKE_MEDIA (1 << 1)
2785#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2786
2787
Ben Widawsky0b274482013-10-04 21:22:51 -07002788#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2789#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002790
Ben Widawsky0b274482013-10-04 21:22:51 -07002791#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2792#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2793#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2794#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002795
Ben Widawsky0b274482013-10-04 21:22:51 -07002796#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2797#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2798#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2799#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002800
Chris Wilson698b3132014-03-21 13:16:43 +00002801/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2802 * will be implemented using 2 32-bit writes in an arbitrary order with
2803 * an arbitrary delay between them. This can cause the hardware to
2804 * act upon the intermediate value, possibly leading to corruption and
2805 * machine death. You have been warned.
2806 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002807#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2808#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002809
Chris Wilson50877442014-03-21 12:41:53 +00002810#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2811 u32 upper = I915_READ(upper_reg); \
2812 u32 lower = I915_READ(lower_reg); \
2813 u32 tmp = I915_READ(upper_reg); \
2814 if (upper != tmp) { \
2815 upper = tmp; \
2816 lower = I915_READ(lower_reg); \
2817 WARN_ON(I915_READ(upper_reg) != upper); \
2818 } \
2819 (u64)upper << 32 | lower; })
2820
Zou Nan haicae58522010-11-09 17:17:32 +08002821#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2822#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2823
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002824/* "Broadcast RGB" property */
2825#define INTEL_BROADCAST_RGB_AUTO 0
2826#define INTEL_BROADCAST_RGB_FULL 1
2827#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002828
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002829static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2830{
Sonika Jindal92e23b92014-07-21 15:23:40 +05302831 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002832 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05302833 else if (INTEL_INFO(dev)->gen >= 5)
2834 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002835 else
2836 return VGACNTRL;
2837}
2838
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002839static inline void __user *to_user_ptr(u64 address)
2840{
2841 return (void __user *)(uintptr_t)address;
2842}
2843
Imre Deakdf977292013-05-21 20:03:17 +03002844static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2845{
2846 unsigned long j = msecs_to_jiffies(m);
2847
2848 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2849}
2850
2851static inline unsigned long
2852timespec_to_jiffies_timeout(const struct timespec *value)
2853{
2854 unsigned long j = timespec_to_jiffies(value);
2855
2856 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2857}
2858
Paulo Zanonidce56b32013-12-19 14:29:40 -02002859/*
2860 * If you need to wait X milliseconds between events A and B, but event B
2861 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2862 * when event A happened, then just before event B you call this function and
2863 * pass the timestamp as the first argument, and X as the second argument.
2864 */
2865static inline void
2866wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2867{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002868 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002869
2870 /*
2871 * Don't re-read the value of "jiffies" every time since it may change
2872 * behind our back and break the math.
2873 */
2874 tmp_jiffies = jiffies;
2875 target_jiffies = timestamp_jiffies +
2876 msecs_to_jiffies_timeout(to_wait_ms);
2877
2878 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002879 remaining_jiffies = target_jiffies - tmp_jiffies;
2880 while (remaining_jiffies)
2881 remaining_jiffies =
2882 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002883 }
2884}
2885
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886#endif