blob: 69286c9f2fd33ab942691e6b8673496b73cf9a3a [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300364
Chris Wilsonadd284a2014-12-16 08:44:32 +0000365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
Paulo Zanonif3987632012-08-17 18:35:43 -0300367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100370 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300371 }
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200379 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388 u32 flags, u32 scratch_addr)
389{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100390 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300391 int ret;
392
John Harrison5fb9de12015-05-29 17:44:07 +0100393 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
408static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100409gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800414 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100433 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700439 }
440
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100441 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700442}
443
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100445 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100448 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800449}
450
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455
Chris Wilson50877442014-03-21 12:41:53 +0000456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 mmio = 0;
483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
525 u32 reg = RING_INSTPM(ring->mmio_base);
526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100540static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100541{
542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
543
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 }
555 }
556
557 I915_WRITE_CTL(ring, 0);
558 I915_WRITE_HEAD(ring, 0);
559 ring->write_tail(ring, 0);
560
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
565
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
568
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100569static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300572 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200575 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Mika Kuoppala59bad942015-01-16 11:34:40 +0200577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200578
Chris Wilson9991ae72014-04-02 16:36:07 +0100579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Chris Wilson9991ae72014-04-02 16:36:07 +0100589 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 ret = -EIO;
598 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700600 }
601
Chris Wilson9991ae72014-04-02 16:36:07 +0100602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
Jiri Kosinaece4a172014-08-07 16:29:53 +0200607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200623 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000625 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000631 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200637 ret = -EIO;
638 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639 }
640
Dave Gordonebd0fd42014-11-27 11:22:49 +0000641 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000644 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson50f018d2013-06-10 11:20:19 +0100646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200648out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650
651 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 int ret;
675
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100676 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100684
Daniel Vettera9cc7262014-02-14 14:01:13 +0100685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 if (ret)
691 goto err_unref;
692
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702 return 0;
703
704err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 return ret;
710}
711
John Harrisone2be4fa2015-05-29 17:43:54 +0100712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713{
Mika Kuoppala72253422014-10-07 17:21:26 +0300714 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100715 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Francisco Jerez02235802015-10-07 14:44:01 +0300720 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100722
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100724 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100725 if (ret)
726 return ret;
727
John Harrison5fb9de12015-05-29 17:44:07 +0100728 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
Arun Siluvery22a916a2014-10-22 18:59:52 +0100732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 intel_ring_emit(ring, w->reg[i].addr);
735 intel_ring_emit(ring, w->reg[i].value);
736 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100737 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100742 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300743 if (ret)
744 return ret;
745
746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747
748 return 0;
749}
750
John Harrison87531812015-05-29 17:43:44 +0100751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752{
753 int ret;
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756 if (ret != 0)
757 return ret;
758
John Harrisonbe013632015-05-29 17:43:45 +0100759 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
Mika Kuoppala72253422014-10-07 17:21:26 +0300766static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000767 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300768{
769 const u32 idx = dev_priv->workarounds.count;
770
771 if (WARN_ON(idx >= I915_MAX_WA_REGS))
772 return -ENOSPC;
773
774 dev_priv->workarounds.reg[idx].addr = addr;
775 dev_priv->workarounds.reg[idx].value = val;
776 dev_priv->workarounds.reg[idx].mask = mask;
777
778 dev_priv->workarounds.count++;
779
780 return 0;
781}
782
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100783#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000784 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300785 if (r) \
786 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100787 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300788
789#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000790 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300791
792#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000793 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Damien Lespiau98533252014-12-08 17:33:51 +0000795#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000798#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
799#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000801#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300802
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100803static int gen8_init_workarounds(struct intel_engine_cs *ring)
804{
Arun Siluvery68c61982015-09-25 17:40:38 +0100805 struct drm_device *dev = ring->dev;
806 struct drm_i915_private *dev_priv = dev->dev_private;
807
808 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100809
Arun Siluvery717d84d2015-09-25 17:40:39 +0100810 /* WaDisableAsyncFlipPerfMode:bdw,chv */
811 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
812
Arun Siluveryd0581192015-09-25 17:40:40 +0100813 /* WaDisablePartialInstShootdown:bdw,chv */
814 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
815 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
816
Arun Siluverya340af52015-09-25 17:40:45 +0100817 /* Use Force Non-Coherent whenever executing a 3D context. This is a
818 * workaround for for a possible hang in the unlikely event a TLB
819 * invalidation occurs during a PSD flush.
820 */
821 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100822 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100823 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100824 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100825 HDC_FORCE_NON_COHERENT);
826
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100827 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
828 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
829 * polygons in the same 8x4 pixel/sample area to be processed without
830 * stalling waiting for the earlier ones to write to Hierarchical Z
831 * buffer."
832 *
833 * This optimization is off by default for BDW and CHV; turn it on.
834 */
835 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
836
Arun Siluvery48404632015-09-25 17:40:43 +0100837 /* Wa4x4STCOptimizationDisable:bdw,chv */
838 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
839
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100840 /*
841 * BSpec recommends 8x4 when MSAA is used,
842 * however in practice 16x4 seems fastest.
843 *
844 * Note that PS/WM thread counts depend on the WIZ hashing
845 * disable bit, which we don't touch here, but it's good
846 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
847 */
848 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
849 GEN6_WIZ_HASHING_MASK,
850 GEN6_WIZ_HASHING_16x4);
851
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100852 return 0;
853}
854
Mika Kuoppala72253422014-10-07 17:21:26 +0300855static int bdw_init_workarounds(struct intel_engine_cs *ring)
856{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100857 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300858 struct drm_device *dev = ring->dev;
859 struct drm_i915_private *dev_priv = dev->dev_private;
860
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100861 ret = gen8_init_workarounds(ring);
862 if (ret)
863 return ret;
864
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700865 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100866 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100867
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700868 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300869 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
870 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100871
Mika Kuoppala72253422014-10-07 17:21:26 +0300872 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
873 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100874
Mika Kuoppala72253422014-10-07 17:21:26 +0300875 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000876 /* WaForceContextSaveRestoreNonCoherent:bdw */
877 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000878 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300879 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880
Arun Siluvery86d7f232014-08-26 14:44:50 +0100881 return 0;
882}
883
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300884static int chv_init_workarounds(struct intel_engine_cs *ring)
885{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100886 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300887 struct drm_device *dev = ring->dev;
888 struct drm_i915_private *dev_priv = dev->dev_private;
889
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100890 ret = gen8_init_workarounds(ring);
891 if (ret)
892 return ret;
893
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100895 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300896
Kenneth Graunked60de812015-01-10 18:02:22 -0800897 /* Improve HiZ throughput on CHV. */
898 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
899
Mika Kuoppala72253422014-10-07 17:21:26 +0300900 return 0;
901}
902
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000903static int gen9_init_workarounds(struct intel_engine_cs *ring)
904{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000905 struct drm_device *dev = ring->dev;
906 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300907 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000908
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300909 /* WaEnableLbsSlaRetryTimerDecrement:skl */
910 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
911 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
912
913 /* WaDisableKillLogic:bxt,skl */
914 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
915 ECOCHK_DIS_TLB);
916
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100917 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000918 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
919 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
920
Nick Hoatha119a6e2015-05-07 14:15:30 +0100921 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000922 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
923 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
924
Jani Nikulae87a0052015-10-20 15:22:02 +0300925 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
926 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
927 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000928 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
929 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000930
Jani Nikulae87a0052015-10-20 15:22:02 +0300931 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
932 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
933 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000934 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
935 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100936 /*
937 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
938 * but we do that in per ctx batchbuffer as there is an issue
939 * with this register not getting restored on ctx restore
940 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000941 }
942
Jani Nikulae87a0052015-10-20 15:22:02 +0300943 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
944 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
Nick Hoathcac23df2015-02-05 10:47:22 +0000945 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
946 GEN9_ENABLE_YV12_BUGFIX);
Nick Hoathcac23df2015-02-05 10:47:22 +0000947
Nick Hoath50683682015-05-07 14:15:35 +0100948 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100949 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100950 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
951 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000952
Nick Hoath16be17a2015-05-07 14:15:37 +0100953 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000954 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
955 GEN9_CCS_TLB_PREFETCH_ENABLE);
956
Imre Deak5a2ae952015-05-19 15:04:59 +0300957 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300958 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
959 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200960 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
961 PIXEL_MASK_CAMMING_DISABLE);
962
Imre Deak8ea6f892015-05-19 17:05:42 +0300963 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
964 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Jani Nikulae87a0052015-10-20 15:22:02 +0300965 if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
966 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300967 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
968 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
969
Arun Siluvery8c761602015-09-08 10:31:48 +0100970 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300971 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100972 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
973 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100974
Robert Beckett6b6d5622015-09-08 10:31:52 +0100975 /* WaDisableSTUnitPowerOptimization:skl,bxt */
976 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
977
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000978 return 0;
979}
980
Damien Lespiaub7668792015-02-14 18:30:29 +0000981static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000982{
Damien Lespiaub7668792015-02-14 18:30:29 +0000983 struct drm_device *dev = ring->dev;
984 struct drm_i915_private *dev_priv = dev->dev_private;
985 u8 vals[3] = { 0, 0, 0 };
986 unsigned int i;
987
988 for (i = 0; i < 3; i++) {
989 u8 ss;
990
991 /*
992 * Only consider slices where one, and only one, subslice has 7
993 * EUs
994 */
995 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
996 continue;
997
998 /*
999 * subslice_7eu[i] != 0 (because of the check above) and
1000 * ss_max == 4 (maximum number of subslices possible per slice)
1001 *
1002 * -> 0 <= ss <= 3;
1003 */
1004 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1005 vals[i] = 3 - ss;
1006 }
1007
1008 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1009 return 0;
1010
1011 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1012 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1013 GEN9_IZ_HASHING_MASK(2) |
1014 GEN9_IZ_HASHING_MASK(1) |
1015 GEN9_IZ_HASHING_MASK(0),
1016 GEN9_IZ_HASHING(2, vals[2]) |
1017 GEN9_IZ_HASHING(1, vals[1]) |
1018 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001019
Mika Kuoppala72253422014-10-07 17:21:26 +03001020 return 0;
1021}
1022
Damien Lespiau8d205492015-02-09 19:33:15 +00001023static int skl_init_workarounds(struct intel_engine_cs *ring)
1024{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001025 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001026 struct drm_device *dev = ring->dev;
1027 struct drm_i915_private *dev_priv = dev->dev_private;
1028
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001029 ret = gen9_init_workarounds(ring);
1030 if (ret)
1031 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001032
Jani Nikulae87a0052015-10-20 15:22:02 +03001033 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001034 /* WaDisableHDCInvalidation:skl */
1035 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1036 BDW_DISABLE_HDC_INVALIDATION);
1037
1038 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1039 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1040 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1041 }
1042
1043 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1044 * involving this register should also be added to WA batch as required.
1045 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001046 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001047 /* WaDisableLSQCROPERFforOCL:skl */
1048 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1049 GEN8_LQSC_RO_PERF_DIS);
1050
1051 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001052 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001053 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1054 GEN9_GAPS_TSV_CREDIT_DISABLE));
1055 }
1056
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001057 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001058 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001059 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1060 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1061
Jani Nikulae87a0052015-10-20 15:22:02 +03001062 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001063 /*
1064 *Use Force Non-Coherent whenever executing a 3D context. This
1065 * is a workaround for a possible hang in the unlikely event
1066 * a TLB invalidation occurs during a PSD flush.
1067 */
1068 /* WaForceEnableNonCoherent:skl */
1069 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1070 HDC_FORCE_NON_COHERENT);
1071 }
1072
Jani Nikulae87a0052015-10-20 15:22:02 +03001073 /* WaBarrierPerformanceFixDisable:skl */
1074 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001075 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1076 HDC_FENCE_DEST_SLM_DISABLE |
1077 HDC_BARRIER_PERFORMANCE_DISABLE);
1078
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001079 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001080 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001081 WA_SET_BIT_MASKED(
1082 GEN7_HALF_SLICE_CHICKEN1,
1083 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001084
Damien Lespiaub7668792015-02-14 18:30:29 +00001085 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001086}
1087
Nick Hoathcae04372015-03-17 11:39:38 +02001088static int bxt_init_workarounds(struct intel_engine_cs *ring)
1089{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001090 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001091 struct drm_device *dev = ring->dev;
1092 struct drm_i915_private *dev_priv = dev->dev_private;
1093
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001094 ret = gen9_init_workarounds(ring);
1095 if (ret)
1096 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001097
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001098 /* WaStoreMultiplePTEenable:bxt */
1099 /* This is a requirement according to Hardware specification */
Jani Nikulae87a0052015-10-20 15:22:02 +03001100 if (IS_BXT_REVID(dev, 0, BXT_REVID_A0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001101 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1102
1103 /* WaSetClckGatingDisableMedia:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001104 if (IS_BXT_REVID(dev, 0, BXT_REVID_A0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001105 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1106 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1107 }
1108
Nick Hoathdfb601e2015-04-10 13:12:24 +01001109 /* WaDisableThreadStallDopClockGating:bxt */
1110 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1111 STALL_DOP_GATING_DISABLE);
1112
Nick Hoath983b4b92015-04-10 13:12:25 +01001113 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001114 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001115 WA_SET_BIT_MASKED(
1116 GEN7_HALF_SLICE_CHICKEN1,
1117 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1118 }
1119
Nick Hoathcae04372015-03-17 11:39:38 +02001120 return 0;
1121}
1122
Michel Thierry771b9a52014-11-11 16:47:33 +00001123int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001124{
1125 struct drm_device *dev = ring->dev;
1126 struct drm_i915_private *dev_priv = dev->dev_private;
1127
1128 WARN_ON(ring->id != RCS);
1129
1130 dev_priv->workarounds.count = 0;
1131
1132 if (IS_BROADWELL(dev))
1133 return bdw_init_workarounds(ring);
1134
1135 if (IS_CHERRYVIEW(dev))
1136 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001137
Damien Lespiau8d205492015-02-09 19:33:15 +00001138 if (IS_SKYLAKE(dev))
1139 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001140
1141 if (IS_BROXTON(dev))
1142 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001143
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001144 return 0;
1145}
1146
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001147static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001148{
Chris Wilson78501ea2010-10-27 12:18:21 +01001149 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001150 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001151 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001152 if (ret)
1153 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001154
Akash Goel61a563a2014-03-25 18:01:50 +05301155 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1156 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001157 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001158
1159 /* We need to disable the AsyncFlip performance optimisations in order
1160 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1161 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001162 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001163 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001164 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001165 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001166 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1167
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001168 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301169 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001170 if (INTEL_INFO(dev)->gen == 6)
1171 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001172 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001173
Akash Goel01fa0302014-03-24 23:00:04 +05301174 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001175 if (IS_GEN7(dev))
1176 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301177 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001178 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001179
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001180 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001181 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1182 * "If this bit is set, STCunit will have LRA as replacement
1183 * policy. [...] This bit must be reset. LRA replacement
1184 * policy is not supported."
1185 */
1186 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001187 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001188 }
1189
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001190 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001191 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001192
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001193 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001194 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001195
Mika Kuoppala72253422014-10-07 17:21:26 +03001196 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001197}
1198
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001199static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001200{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001201 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001202 struct drm_i915_private *dev_priv = dev->dev_private;
1203
1204 if (dev_priv->semaphore_obj) {
1205 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1206 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1207 dev_priv->semaphore_obj = NULL;
1208 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001209
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001210 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001211}
1212
John Harrisonf7169682015-05-29 17:44:05 +01001213static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001214 unsigned int num_dwords)
1215{
1216#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001217 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001218 struct drm_device *dev = signaller->dev;
1219 struct drm_i915_private *dev_priv = dev->dev_private;
1220 struct intel_engine_cs *waiter;
1221 int i, ret, num_rings;
1222
1223 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1224 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1225#undef MBOX_UPDATE_DWORDS
1226
John Harrison5fb9de12015-05-29 17:44:07 +01001227 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001228 if (ret)
1229 return ret;
1230
1231 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001232 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001233 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1234 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1235 continue;
1236
John Harrisonf7169682015-05-29 17:44:05 +01001237 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001238 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1239 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1240 PIPE_CONTROL_QW_WRITE |
1241 PIPE_CONTROL_FLUSH_ENABLE);
1242 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1243 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001244 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001245 intel_ring_emit(signaller, 0);
1246 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1247 MI_SEMAPHORE_TARGET(waiter->id));
1248 intel_ring_emit(signaller, 0);
1249 }
1250
1251 return 0;
1252}
1253
John Harrisonf7169682015-05-29 17:44:05 +01001254static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001255 unsigned int num_dwords)
1256{
1257#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001258 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001259 struct drm_device *dev = signaller->dev;
1260 struct drm_i915_private *dev_priv = dev->dev_private;
1261 struct intel_engine_cs *waiter;
1262 int i, ret, num_rings;
1263
1264 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1265 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1266#undef MBOX_UPDATE_DWORDS
1267
John Harrison5fb9de12015-05-29 17:44:07 +01001268 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001269 if (ret)
1270 return ret;
1271
1272 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001273 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001274 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1275 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1276 continue;
1277
John Harrisonf7169682015-05-29 17:44:05 +01001278 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001279 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1280 MI_FLUSH_DW_OP_STOREDW);
1281 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1282 MI_FLUSH_DW_USE_GTT);
1283 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001284 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001285 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1286 MI_SEMAPHORE_TARGET(waiter->id));
1287 intel_ring_emit(signaller, 0);
1288 }
1289
1290 return 0;
1291}
1292
John Harrisonf7169682015-05-29 17:44:05 +01001293static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001294 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001295{
John Harrisonf7169682015-05-29 17:44:05 +01001296 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001297 struct drm_device *dev = signaller->dev;
1298 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001299 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001300 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001301
Ben Widawskya1444b72014-06-30 09:53:35 -07001302#define MBOX_UPDATE_DWORDS 3
1303 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1304 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1305#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001306
John Harrison5fb9de12015-05-29 17:44:07 +01001307 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001308 if (ret)
1309 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001310
Ben Widawsky78325f22014-04-29 14:52:29 -07001311 for_each_ring(useless, dev_priv, i) {
1312 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1313 if (mbox_reg != GEN6_NOSYNC) {
John Harrisonf7169682015-05-29 17:44:05 +01001314 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky78325f22014-04-29 14:52:29 -07001315 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1316 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001317 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001318 }
1319 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001320
Ben Widawskya1444b72014-06-30 09:53:35 -07001321 /* If num_dwords was rounded, make sure the tail pointer is correct */
1322 if (num_rings % 2 == 0)
1323 intel_ring_emit(signaller, MI_NOOP);
1324
Ben Widawsky024a43e2014-04-29 14:52:30 -07001325 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001326}
1327
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001328/**
1329 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001330 *
1331 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001332 *
1333 * Update the mailbox registers in the *other* rings with the current seqno.
1334 * This acts like a signal in the canonical semaphore.
1335 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001336static int
John Harrisonee044a82015-05-29 17:44:00 +01001337gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001338{
John Harrisonee044a82015-05-29 17:44:00 +01001339 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001340 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001341
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001342 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001343 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001344 else
John Harrison5fb9de12015-05-29 17:44:07 +01001345 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001346
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001347 if (ret)
1348 return ret;
1349
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001350 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1351 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001352 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001353 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001354 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001355
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001356 return 0;
1357}
1358
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001359static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1360 u32 seqno)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363 return dev_priv->last_seqno < seqno;
1364}
1365
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001366/**
1367 * intel_ring_sync - sync the waiter to the signaller on seqno
1368 *
1369 * @waiter - ring that is waiting
1370 * @signaller - ring which has, or will signal
1371 * @seqno - seqno which the waiter will block on
1372 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001373
1374static int
John Harrison599d9242015-05-29 17:44:04 +01001375gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001376 struct intel_engine_cs *signaller,
1377 u32 seqno)
1378{
John Harrison599d9242015-05-29 17:44:04 +01001379 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001380 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1381 int ret;
1382
John Harrison5fb9de12015-05-29 17:44:07 +01001383 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001384 if (ret)
1385 return ret;
1386
1387 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1388 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001389 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001390 MI_SEMAPHORE_SAD_GTE_SDD);
1391 intel_ring_emit(waiter, seqno);
1392 intel_ring_emit(waiter,
1393 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1394 intel_ring_emit(waiter,
1395 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1396 intel_ring_advance(waiter);
1397 return 0;
1398}
1399
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001400static int
John Harrison599d9242015-05-29 17:44:04 +01001401gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001402 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001403 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001404{
John Harrison599d9242015-05-29 17:44:04 +01001405 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001406 u32 dw1 = MI_SEMAPHORE_MBOX |
1407 MI_SEMAPHORE_COMPARE |
1408 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001409 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1410 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001411
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001412 /* Throughout all of the GEM code, seqno passed implies our current
1413 * seqno is >= the last seqno executed. However for hardware the
1414 * comparison is strictly greater than.
1415 */
1416 seqno -= 1;
1417
Ben Widawskyebc348b2014-04-29 14:52:28 -07001418 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001419
John Harrison5fb9de12015-05-29 17:44:07 +01001420 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001421 if (ret)
1422 return ret;
1423
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001424 /* If seqno wrap happened, omit the wait with no-ops */
1425 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001426 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001427 intel_ring_emit(waiter, seqno);
1428 intel_ring_emit(waiter, 0);
1429 intel_ring_emit(waiter, MI_NOOP);
1430 } else {
1431 intel_ring_emit(waiter, MI_NOOP);
1432 intel_ring_emit(waiter, MI_NOOP);
1433 intel_ring_emit(waiter, MI_NOOP);
1434 intel_ring_emit(waiter, MI_NOOP);
1435 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001436 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001437
1438 return 0;
1439}
1440
Chris Wilsonc6df5412010-12-15 09:56:50 +00001441#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1442do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001443 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1444 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001445 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1446 intel_ring_emit(ring__, 0); \
1447 intel_ring_emit(ring__, 0); \
1448} while (0)
1449
1450static int
John Harrisonee044a82015-05-29 17:44:00 +01001451pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001452{
John Harrisonee044a82015-05-29 17:44:00 +01001453 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001454 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001455 int ret;
1456
1457 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1458 * incoherent with writes to memory, i.e. completely fubar,
1459 * so we need to use PIPE_NOTIFY instead.
1460 *
1461 * However, we also need to workaround the qword write
1462 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1463 * memory before requesting an interrupt.
1464 */
John Harrison5fb9de12015-05-29 17:44:07 +01001465 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001466 if (ret)
1467 return ret;
1468
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001469 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001470 PIPE_CONTROL_WRITE_FLUSH |
1471 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001472 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001473 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001474 intel_ring_emit(ring, 0);
1475 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001476 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001477 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001478 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001479 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001480 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001481 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001482 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001483 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001484 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001485 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001486
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001487 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001488 PIPE_CONTROL_WRITE_FLUSH |
1489 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001490 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001491 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001492 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001493 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001494 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001495
Chris Wilsonc6df5412010-12-15 09:56:50 +00001496 return 0;
1497}
1498
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001499static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001500gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001501{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001502 /* Workaround to force correct ordering between irq and seqno writes on
1503 * ivb (and maybe also on snb) by reading from a CS register (like
1504 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001505 if (!lazy_coherency) {
1506 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1507 POSTING_READ(RING_ACTHD(ring->mmio_base));
1508 }
1509
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001510 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1511}
1512
1513static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001514ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001515{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001516 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1517}
1518
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001519static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001520ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001521{
1522 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1523}
1524
Chris Wilsonc6df5412010-12-15 09:56:50 +00001525static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001526pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001527{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001528 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001529}
1530
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001531static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001532pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001533{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001534 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001535}
1536
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001537static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001538gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001539{
1540 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001541 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001542 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001543
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001544 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001545 return false;
1546
Chris Wilson7338aef2012-04-24 21:48:47 +01001547 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001548 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001549 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001550 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001551
1552 return true;
1553}
1554
1555static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001556gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001557{
1558 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001559 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001560 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001561
Chris Wilson7338aef2012-04-24 21:48:47 +01001562 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001563 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001564 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001565 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001566}
1567
1568static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001569i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001570{
Chris Wilson78501ea2010-10-27 12:18:21 +01001571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001572 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001573 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001574
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001575 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001576 return false;
1577
Chris Wilson7338aef2012-04-24 21:48:47 +01001578 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001579 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001580 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1581 I915_WRITE(IMR, dev_priv->irq_mask);
1582 POSTING_READ(IMR);
1583 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001584 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001585
1586 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001587}
1588
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001589static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001590i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001591{
Chris Wilson78501ea2010-10-27 12:18:21 +01001592 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001593 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001594 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001595
Chris Wilson7338aef2012-04-24 21:48:47 +01001596 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001597 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001598 dev_priv->irq_mask |= ring->irq_enable_mask;
1599 I915_WRITE(IMR, dev_priv->irq_mask);
1600 POSTING_READ(IMR);
1601 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001602 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001603}
1604
Chris Wilsonc2798b12012-04-22 21:13:57 +01001605static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001606i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001607{
1608 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001609 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001610 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001611
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001612 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001613 return false;
1614
Chris Wilson7338aef2012-04-24 21:48:47 +01001615 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001616 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001617 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1618 I915_WRITE16(IMR, dev_priv->irq_mask);
1619 POSTING_READ16(IMR);
1620 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001621 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001622
1623 return true;
1624}
1625
1626static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001627i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001628{
1629 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001630 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001631 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001632
Chris Wilson7338aef2012-04-24 21:48:47 +01001633 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001634 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001635 dev_priv->irq_mask |= ring->irq_enable_mask;
1636 I915_WRITE16(IMR, dev_priv->irq_mask);
1637 POSTING_READ16(IMR);
1638 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001639 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001640}
1641
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001642static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001643bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001644 u32 invalidate_domains,
1645 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001646{
John Harrisona84c3ae2015-05-29 17:43:57 +01001647 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001648 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001649
John Harrison5fb9de12015-05-29 17:44:07 +01001650 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001651 if (ret)
1652 return ret;
1653
1654 intel_ring_emit(ring, MI_FLUSH);
1655 intel_ring_emit(ring, MI_NOOP);
1656 intel_ring_advance(ring);
1657 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001658}
1659
Chris Wilson3cce4692010-10-27 16:11:02 +01001660static int
John Harrisonee044a82015-05-29 17:44:00 +01001661i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001662{
John Harrisonee044a82015-05-29 17:44:00 +01001663 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001664 int ret;
1665
John Harrison5fb9de12015-05-29 17:44:07 +01001666 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001667 if (ret)
1668 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001669
Chris Wilson3cce4692010-10-27 16:11:02 +01001670 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1671 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001672 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001673 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001674 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001675
Chris Wilson3cce4692010-10-27 16:11:02 +01001676 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001677}
1678
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001679static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001680gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001681{
1682 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001683 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001684 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001685
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001686 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1687 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001688
Chris Wilson7338aef2012-04-24 21:48:47 +01001689 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001690 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001691 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001692 I915_WRITE_IMR(ring,
1693 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001694 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001695 else
1696 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001697 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001698 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001699 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001700
1701 return true;
1702}
1703
1704static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001705gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001706{
1707 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001708 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001709 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001710
Chris Wilson7338aef2012-04-24 21:48:47 +01001711 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001712 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001713 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001714 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001715 else
1716 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001717 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001718 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001719 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001720}
1721
Ben Widawskya19d2932013-05-28 19:22:30 -07001722static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001723hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001724{
1725 struct drm_device *dev = ring->dev;
1726 struct drm_i915_private *dev_priv = dev->dev_private;
1727 unsigned long flags;
1728
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001729 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001730 return false;
1731
Daniel Vetter59cdb632013-07-04 23:35:28 +02001732 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001733 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001734 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001735 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001736 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001737 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001738
1739 return true;
1740}
1741
1742static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001743hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001744{
1745 struct drm_device *dev = ring->dev;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747 unsigned long flags;
1748
Daniel Vetter59cdb632013-07-04 23:35:28 +02001749 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001750 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001751 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001752 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001753 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001754 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001755}
1756
Ben Widawskyabd58f02013-11-02 21:07:09 -07001757static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001758gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001759{
1760 struct drm_device *dev = ring->dev;
1761 struct drm_i915_private *dev_priv = dev->dev_private;
1762 unsigned long flags;
1763
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001764 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001765 return false;
1766
1767 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1768 if (ring->irq_refcount++ == 0) {
1769 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1770 I915_WRITE_IMR(ring,
1771 ~(ring->irq_enable_mask |
1772 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1773 } else {
1774 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1775 }
1776 POSTING_READ(RING_IMR(ring->mmio_base));
1777 }
1778 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1779
1780 return true;
1781}
1782
1783static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001784gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001785{
1786 struct drm_device *dev = ring->dev;
1787 struct drm_i915_private *dev_priv = dev->dev_private;
1788 unsigned long flags;
1789
1790 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1791 if (--ring->irq_refcount == 0) {
1792 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1793 I915_WRITE_IMR(ring,
1794 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1795 } else {
1796 I915_WRITE_IMR(ring, ~0);
1797 }
1798 POSTING_READ(RING_IMR(ring->mmio_base));
1799 }
1800 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1801}
1802
Zou Nan haid1b851f2010-05-21 09:08:57 +08001803static int
John Harrison53fddaf2015-05-29 17:44:02 +01001804i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001805 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001806 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001807{
John Harrison53fddaf2015-05-29 17:44:02 +01001808 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001809 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001810
John Harrison5fb9de12015-05-29 17:44:07 +01001811 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001812 if (ret)
1813 return ret;
1814
Chris Wilson78501ea2010-10-27 12:18:21 +01001815 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001816 MI_BATCH_BUFFER_START |
1817 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001818 (dispatch_flags & I915_DISPATCH_SECURE ?
1819 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001820 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001821 intel_ring_advance(ring);
1822
Zou Nan haid1b851f2010-05-21 09:08:57 +08001823 return 0;
1824}
1825
Daniel Vetterb45305f2012-12-17 16:21:27 +01001826/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1827#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001828#define I830_TLB_ENTRIES (2)
1829#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001830static int
John Harrison53fddaf2015-05-29 17:44:02 +01001831i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001832 u64 offset, u32 len,
1833 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001834{
John Harrison53fddaf2015-05-29 17:44:02 +01001835 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001836 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001837 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001838
John Harrison5fb9de12015-05-29 17:44:07 +01001839 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001840 if (ret)
1841 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001842
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001843 /* Evict the invalid PTE TLBs */
1844 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1845 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1846 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1847 intel_ring_emit(ring, cs_offset);
1848 intel_ring_emit(ring, 0xdeadbeef);
1849 intel_ring_emit(ring, MI_NOOP);
1850 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001851
John Harrison8e004ef2015-02-13 11:48:10 +00001852 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001853 if (len > I830_BATCH_LIMIT)
1854 return -ENOSPC;
1855
John Harrison5fb9de12015-05-29 17:44:07 +01001856 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001857 if (ret)
1858 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001859
1860 /* Blit the batch (which has now all relocs applied) to the
1861 * stable batch scratch bo area (so that the CS never
1862 * stumbles over its tlb invalidation bug) ...
1863 */
1864 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1865 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001866 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001867 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001868 intel_ring_emit(ring, 4096);
1869 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001870
Daniel Vetterb45305f2012-12-17 16:21:27 +01001871 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001872 intel_ring_emit(ring, MI_NOOP);
1873 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001874
1875 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001876 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001877 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001878
John Harrison5fb9de12015-05-29 17:44:07 +01001879 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001880 if (ret)
1881 return ret;
1882
1883 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001884 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1885 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001886 intel_ring_emit(ring, offset + len - 8);
1887 intel_ring_emit(ring, MI_NOOP);
1888 intel_ring_advance(ring);
1889
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001890 return 0;
1891}
1892
1893static int
John Harrison53fddaf2015-05-29 17:44:02 +01001894i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001895 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001896 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001897{
John Harrison53fddaf2015-05-29 17:44:02 +01001898 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001899 int ret;
1900
John Harrison5fb9de12015-05-29 17:44:07 +01001901 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001902 if (ret)
1903 return ret;
1904
Chris Wilson65f56872012-04-17 16:38:12 +01001905 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001906 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1907 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001908 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001909
Eric Anholt62fdfea2010-05-21 13:26:39 -07001910 return 0;
1911}
1912
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001913static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001914{
Chris Wilson05394f32010-11-08 19:18:58 +00001915 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001916
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001917 obj = ring->status_page.obj;
1918 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001919 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001920
Chris Wilson9da3da62012-06-01 15:20:22 +01001921 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001922 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001923 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001924 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001925}
1926
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001927static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001928{
Chris Wilson05394f32010-11-08 19:18:58 +00001929 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001930
Chris Wilsone3efda42014-04-09 09:19:41 +01001931 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001932 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001933 int ret;
1934
1935 obj = i915_gem_alloc_object(ring->dev, 4096);
1936 if (obj == NULL) {
1937 DRM_ERROR("Failed to allocate status page\n");
1938 return -ENOMEM;
1939 }
1940
1941 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1942 if (ret)
1943 goto err_unref;
1944
Chris Wilson1f767e02014-07-03 17:33:03 -04001945 flags = 0;
1946 if (!HAS_LLC(ring->dev))
1947 /* On g33, we cannot place HWS above 256MiB, so
1948 * restrict its pinning to the low mappable arena.
1949 * Though this restriction is not documented for
1950 * gen4, gen5, or byt, they also behave similarly
1951 * and hang if the HWS is placed at the top of the
1952 * GTT. To generalise, it appears that all !llc
1953 * platforms have issues with us placing the HWS
1954 * above the mappable region (even though we never
1955 * actualy map it).
1956 */
1957 flags |= PIN_MAPPABLE;
1958 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001959 if (ret) {
1960err_unref:
1961 drm_gem_object_unreference(&obj->base);
1962 return ret;
1963 }
1964
1965 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001966 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001967
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001968 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001969 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001970 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001971
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001972 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1973 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001974
1975 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001976}
1977
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001978static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001979{
1980 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001981
1982 if (!dev_priv->status_page_dmah) {
1983 dev_priv->status_page_dmah =
1984 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1985 if (!dev_priv->status_page_dmah)
1986 return -ENOMEM;
1987 }
1988
Chris Wilson6b8294a2012-11-16 11:43:20 +00001989 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1990 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1991
1992 return 0;
1993}
1994
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001995void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1996{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01001997 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
1998 vunmap(ringbuf->virtual_start);
1999 else
2000 iounmap(ringbuf->virtual_start);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002001 ringbuf->virtual_start = NULL;
2002 i915_gem_object_ggtt_unpin(ringbuf->obj);
2003}
2004
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002005static u32 *vmap_obj(struct drm_i915_gem_object *obj)
2006{
2007 struct sg_page_iter sg_iter;
2008 struct page **pages;
2009 void *addr;
2010 int i;
2011
2012 pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
2013 if (pages == NULL)
2014 return NULL;
2015
2016 i = 0;
2017 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
2018 pages[i++] = sg_page_iter_page(&sg_iter);
2019
2020 addr = vmap(pages, i, 0, PAGE_KERNEL);
2021 drm_free_large(pages);
2022
2023 return addr;
2024}
2025
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002026int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2027 struct intel_ringbuffer *ringbuf)
2028{
2029 struct drm_i915_private *dev_priv = to_i915(dev);
2030 struct drm_i915_gem_object *obj = ringbuf->obj;
2031 int ret;
2032
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002033 if (HAS_LLC(dev_priv) && !obj->stolen) {
2034 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2035 if (ret)
2036 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002037
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002038 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2039 if (ret) {
2040 i915_gem_object_ggtt_unpin(obj);
2041 return ret;
2042 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002043
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002044 ringbuf->virtual_start = vmap_obj(obj);
2045 if (ringbuf->virtual_start == NULL) {
2046 i915_gem_object_ggtt_unpin(obj);
2047 return -ENOMEM;
2048 }
2049 } else {
2050 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2051 if (ret)
2052 return ret;
2053
2054 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2055 if (ret) {
2056 i915_gem_object_ggtt_unpin(obj);
2057 return ret;
2058 }
2059
2060 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2061 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2062 if (ringbuf->virtual_start == NULL) {
2063 i915_gem_object_ggtt_unpin(obj);
2064 return -EINVAL;
2065 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002066 }
2067
2068 return 0;
2069}
2070
Chris Wilson01101fa2015-09-03 13:01:39 +01002071static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002072{
Oscar Mateo2919d292014-07-03 16:28:02 +01002073 drm_gem_object_unreference(&ringbuf->obj->base);
2074 ringbuf->obj = NULL;
2075}
2076
Chris Wilson01101fa2015-09-03 13:01:39 +01002077static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2078 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002079{
Chris Wilsone3efda42014-04-09 09:19:41 +01002080 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002081
2082 obj = NULL;
2083 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002084 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002085 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002086 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002087 if (obj == NULL)
2088 return -ENOMEM;
2089
Akash Goel24f3a8c2014-06-17 10:59:42 +05302090 /* mark ring buffers as read-only from GPU side by default */
2091 obj->gt_ro = 1;
2092
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002093 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002094
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002095 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002096}
2097
Chris Wilson01101fa2015-09-03 13:01:39 +01002098struct intel_ringbuffer *
2099intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2100{
2101 struct intel_ringbuffer *ring;
2102 int ret;
2103
2104 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
2105 if (ring == NULL)
2106 return ERR_PTR(-ENOMEM);
2107
2108 ring->ring = engine;
2109
2110 ring->size = size;
2111 /* Workaround an erratum on the i830 which causes a hang if
2112 * the TAIL pointer points to within the last 2 cachelines
2113 * of the buffer.
2114 */
2115 ring->effective_size = size;
2116 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2117 ring->effective_size -= 2 * CACHELINE_BYTES;
2118
2119 ring->last_retired_head = -1;
2120 intel_ring_update_space(ring);
2121
2122 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2123 if (ret) {
2124 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2125 engine->name, ret);
2126 kfree(ring);
2127 return ERR_PTR(ret);
2128 }
2129
2130 return ring;
2131}
2132
2133void
2134intel_ringbuffer_free(struct intel_ringbuffer *ring)
2135{
2136 intel_destroy_ringbuffer_obj(ring);
2137 kfree(ring);
2138}
2139
Ben Widawskyc43b5632012-04-16 14:07:40 -07002140static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002141 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002142{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002143 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002144 int ret;
2145
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002146 WARN_ON(ring->buffer);
2147
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002148 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002149 INIT_LIST_HEAD(&ring->active_list);
2150 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002151 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002152 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002153 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002154
Chris Wilsonb259f672011-03-29 13:19:09 +01002155 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002156
Chris Wilson01101fa2015-09-03 13:01:39 +01002157 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2158 if (IS_ERR(ringbuf))
2159 return PTR_ERR(ringbuf);
2160 ring->buffer = ringbuf;
2161
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002162 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002163 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002164 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002165 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002166 } else {
2167 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002168 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002169 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002170 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002171 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002172
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002173 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2174 if (ret) {
2175 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2176 ring->name, ret);
2177 intel_destroy_ringbuffer_obj(ringbuf);
2178 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002179 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002180
Brad Volkin44e895a2014-05-10 14:10:43 -07002181 ret = i915_cmd_parser_init_ring(ring);
2182 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002183 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002184
Oscar Mateo8ee14972014-05-22 14:13:34 +01002185 return 0;
2186
2187error:
Chris Wilson01101fa2015-09-03 13:01:39 +01002188 intel_ringbuffer_free(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002189 ring->buffer = NULL;
2190 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002191}
2192
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002193void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002194{
John Harrison6402c332014-10-31 12:00:26 +00002195 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002196
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002197 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002198 return;
2199
John Harrison6402c332014-10-31 12:00:26 +00002200 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002201
Chris Wilsone3efda42014-04-09 09:19:41 +01002202 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002203 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002204
Chris Wilson01101fa2015-09-03 13:01:39 +01002205 intel_unpin_ringbuffer_obj(ring->buffer);
2206 intel_ringbuffer_free(ring->buffer);
2207 ring->buffer = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01002208
Zou Nan hai8d192152010-11-02 16:31:01 +08002209 if (ring->cleanup)
2210 ring->cleanup(ring);
2211
Chris Wilson78501ea2010-10-27 12:18:21 +01002212 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002213
2214 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002215 i915_gem_batch_pool_fini(&ring->batch_pool);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002216}
2217
Chris Wilson595e1ee2015-04-07 16:20:51 +01002218static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002219{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002220 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002221 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002222 unsigned space;
2223 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002224
Dave Gordonebd0fd42014-11-27 11:22:49 +00002225 if (intel_ring_space(ringbuf) >= n)
2226 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002227
John Harrison79bbcc22015-06-30 12:40:55 +01002228 /* The whole point of reserving space is to not wait! */
2229 WARN_ON(ringbuf->reserved_in_use);
2230
Chris Wilsona71d8d92012-02-15 11:25:36 +00002231 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002232 space = __intel_ring_space(request->postfix, ringbuf->tail,
2233 ringbuf->size);
2234 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002235 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002236 }
2237
Chris Wilson595e1ee2015-04-07 16:20:51 +01002238 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002239 return -ENOSPC;
2240
Daniel Vettera4b3a572014-11-26 14:17:05 +01002241 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002242 if (ret)
2243 return ret;
2244
Chris Wilsonb4716182015-04-27 13:41:17 +01002245 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002246 return 0;
2247}
2248
John Harrison79bbcc22015-06-30 12:40:55 +01002249static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002250{
2251 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002252 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002253
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002254 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002255 rem /= 4;
2256 while (rem--)
2257 iowrite32(MI_NOOP, virt++);
2258
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002259 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002260 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002261}
2262
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002263int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002264{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002265 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002266
Chris Wilson3e960502012-11-27 16:22:54 +00002267 /* Wait upon the last request to be completed */
2268 if (list_empty(&ring->request_list))
2269 return 0;
2270
Daniel Vettera4b3a572014-11-26 14:17:05 +01002271 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002272 struct drm_i915_gem_request,
2273 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002274
Chris Wilsonb4716182015-04-27 13:41:17 +01002275 /* Make sure we do not trigger any retires */
2276 return __i915_wait_request(req,
2277 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2278 to_i915(ring->dev)->mm.interruptible,
2279 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002280}
2281
John Harrison6689cb22015-03-19 12:30:08 +00002282int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002283{
John Harrison6689cb22015-03-19 12:30:08 +00002284 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002285 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002286}
2287
John Harrisonccd98fe2015-05-29 17:44:09 +01002288int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2289{
2290 /*
2291 * The first call merely notes the reserve request and is common for
2292 * all back ends. The subsequent localised _begin() call actually
2293 * ensures that the reservation is available. Without the begin, if
2294 * the request creator immediately submitted the request without
2295 * adding any commands to it then there might not actually be
2296 * sufficient room for the submission commands.
2297 */
2298 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2299
2300 return intel_ring_begin(request, 0);
2301}
2302
John Harrison29b1b412015-06-18 13:10:09 +01002303void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2304{
John Harrisonccd98fe2015-05-29 17:44:09 +01002305 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002306 WARN_ON(ringbuf->reserved_in_use);
2307
2308 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002309}
2310
2311void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2312{
2313 WARN_ON(ringbuf->reserved_in_use);
2314
2315 ringbuf->reserved_size = 0;
2316 ringbuf->reserved_in_use = false;
2317}
2318
2319void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2320{
2321 WARN_ON(ringbuf->reserved_in_use);
2322
2323 ringbuf->reserved_in_use = true;
2324 ringbuf->reserved_tail = ringbuf->tail;
2325}
2326
2327void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2328{
2329 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002330 if (ringbuf->tail > ringbuf->reserved_tail) {
2331 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2332 "request reserved size too small: %d vs %d!\n",
2333 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2334 } else {
2335 /*
2336 * The ring was wrapped while the reserved space was in use.
2337 * That means that some unknown amount of the ring tail was
2338 * no-op filled and skipped. Thus simply adding the ring size
2339 * to the tail and doing the above space check will not work.
2340 * Rather than attempt to track how much tail was skipped,
2341 * it is much simpler to say that also skipping the sanity
2342 * check every once in a while is not a big issue.
2343 */
2344 }
John Harrison29b1b412015-06-18 13:10:09 +01002345
2346 ringbuf->reserved_size = 0;
2347 ringbuf->reserved_in_use = false;
2348}
2349
2350static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002351{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002352 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002353 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2354 int remain_actual = ringbuf->size - ringbuf->tail;
2355 int ret, total_bytes, wait_bytes = 0;
2356 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002357
John Harrison79bbcc22015-06-30 12:40:55 +01002358 if (ringbuf->reserved_in_use)
2359 total_bytes = bytes;
2360 else
2361 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002362
John Harrison79bbcc22015-06-30 12:40:55 +01002363 if (unlikely(bytes > remain_usable)) {
2364 /*
2365 * Not enough space for the basic request. So need to flush
2366 * out the remainder and then wait for base + reserved.
2367 */
2368 wait_bytes = remain_actual + total_bytes;
2369 need_wrap = true;
2370 } else {
2371 if (unlikely(total_bytes > remain_usable)) {
2372 /*
2373 * The base request will fit but the reserved space
2374 * falls off the end. So only need to to wait for the
2375 * reserved size after flushing out the remainder.
2376 */
2377 wait_bytes = remain_actual + ringbuf->reserved_size;
2378 need_wrap = true;
2379 } else if (total_bytes > ringbuf->space) {
2380 /* No wrapping required, just waiting. */
2381 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002382 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002383 }
2384
John Harrison79bbcc22015-06-30 12:40:55 +01002385 if (wait_bytes) {
2386 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002387 if (unlikely(ret))
2388 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002389
2390 if (need_wrap)
2391 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002392 }
2393
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002394 return 0;
2395}
2396
John Harrison5fb9de12015-05-29 17:44:07 +01002397int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002398 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002399{
John Harrison5fb9de12015-05-29 17:44:07 +01002400 struct intel_engine_cs *ring;
2401 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002402 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002403
John Harrison5fb9de12015-05-29 17:44:07 +01002404 WARN_ON(req == NULL);
2405 ring = req->ring;
2406 dev_priv = ring->dev->dev_private;
2407
Daniel Vetter33196de2012-11-14 17:14:05 +01002408 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2409 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002410 if (ret)
2411 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002412
Chris Wilson304d6952014-01-02 14:32:35 +00002413 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2414 if (ret)
2415 return ret;
2416
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002417 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002418 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002419}
2420
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002421/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002422int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002423{
John Harrisonbba09b12015-05-29 17:44:06 +01002424 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002425 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002426 int ret;
2427
2428 if (num_dwords == 0)
2429 return 0;
2430
Chris Wilson18393f62014-04-09 09:19:40 +01002431 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002432 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002433 if (ret)
2434 return ret;
2435
2436 while (num_dwords--)
2437 intel_ring_emit(ring, MI_NOOP);
2438
2439 intel_ring_advance(ring);
2440
2441 return 0;
2442}
2443
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002444void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002445{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002446 struct drm_device *dev = ring->dev;
2447 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002448
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002449 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002450 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2451 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002452 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002453 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002454 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002455
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002456 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002457 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002458}
2459
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002460static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002461 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002462{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002463 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002464
2465 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002466
Chris Wilson12f55812012-07-05 17:14:01 +01002467 /* Disable notification that the ring is IDLE. The GT
2468 * will then assume that it is busy and bring it out of rc6.
2469 */
2470 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2471 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2472
2473 /* Clear the context id. Here be magic! */
2474 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2475
2476 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002477 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002478 GEN6_BSD_SLEEP_INDICATOR) == 0,
2479 50))
2480 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002481
Chris Wilson12f55812012-07-05 17:14:01 +01002482 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002483 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002484 POSTING_READ(RING_TAIL(ring->mmio_base));
2485
2486 /* Let the ring send IDLE messages to the GT again,
2487 * and so let it sleep to conserve power when idle.
2488 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002489 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002490 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002491}
2492
John Harrisona84c3ae2015-05-29 17:43:57 +01002493static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002494 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002495{
John Harrisona84c3ae2015-05-29 17:43:57 +01002496 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002497 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002498 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002499
John Harrison5fb9de12015-05-29 17:44:07 +01002500 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002501 if (ret)
2502 return ret;
2503
Chris Wilson71a77e02011-02-02 12:13:49 +00002504 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002505 if (INTEL_INFO(ring->dev)->gen >= 8)
2506 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002507
2508 /* We always require a command barrier so that subsequent
2509 * commands, such as breadcrumb interrupts, are strictly ordered
2510 * wrt the contents of the write cache being flushed to memory
2511 * (and thus being coherent from the CPU).
2512 */
2513 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2514
Jesse Barnes9a289772012-10-26 09:42:42 -07002515 /*
2516 * Bspec vol 1c.5 - video engine command streamer:
2517 * "If ENABLED, all TLBs will be invalidated once the flush
2518 * operation is complete. This bit is only valid when the
2519 * Post-Sync Operation field is a value of 1h or 3h."
2520 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002521 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002522 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2523
Chris Wilson71a77e02011-02-02 12:13:49 +00002524 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002525 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002526 if (INTEL_INFO(ring->dev)->gen >= 8) {
2527 intel_ring_emit(ring, 0); /* upper addr */
2528 intel_ring_emit(ring, 0); /* value */
2529 } else {
2530 intel_ring_emit(ring, 0);
2531 intel_ring_emit(ring, MI_NOOP);
2532 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002533 intel_ring_advance(ring);
2534 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002535}
2536
2537static int
John Harrison53fddaf2015-05-29 17:44:02 +01002538gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002539 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002540 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002541{
John Harrison53fddaf2015-05-29 17:44:02 +01002542 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002543 bool ppgtt = USES_PPGTT(ring->dev) &&
2544 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002545 int ret;
2546
John Harrison5fb9de12015-05-29 17:44:07 +01002547 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002548 if (ret)
2549 return ret;
2550
2551 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002552 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2553 (dispatch_flags & I915_DISPATCH_RS ?
2554 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002555 intel_ring_emit(ring, lower_32_bits(offset));
2556 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002557 intel_ring_emit(ring, MI_NOOP);
2558 intel_ring_advance(ring);
2559
2560 return 0;
2561}
2562
2563static int
John Harrison53fddaf2015-05-29 17:44:02 +01002564hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002565 u64 offset, u32 len,
2566 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002567{
John Harrison53fddaf2015-05-29 17:44:02 +01002568 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002569 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002570
John Harrison5fb9de12015-05-29 17:44:07 +01002571 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002572 if (ret)
2573 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002574
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002575 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002576 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002577 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002578 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2579 (dispatch_flags & I915_DISPATCH_RS ?
2580 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002581 /* bit0-7 is the length on GEN6+ */
2582 intel_ring_emit(ring, offset);
2583 intel_ring_advance(ring);
2584
2585 return 0;
2586}
2587
2588static int
John Harrison53fddaf2015-05-29 17:44:02 +01002589gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002590 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002591 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002592{
John Harrison53fddaf2015-05-29 17:44:02 +01002593 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002594 int ret;
2595
John Harrison5fb9de12015-05-29 17:44:07 +01002596 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002597 if (ret)
2598 return ret;
2599
2600 intel_ring_emit(ring,
2601 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002602 (dispatch_flags & I915_DISPATCH_SECURE ?
2603 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002604 /* bit0-7 is the length on GEN6+ */
2605 intel_ring_emit(ring, offset);
2606 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002607
Akshay Joshi0206e352011-08-16 15:34:10 -04002608 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002609}
2610
Chris Wilson549f7362010-10-19 11:19:32 +01002611/* Blitter support (SandyBridge+) */
2612
John Harrisona84c3ae2015-05-29 17:43:57 +01002613static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002614 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002615{
John Harrisona84c3ae2015-05-29 17:43:57 +01002616 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002617 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002618 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002619 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002620
John Harrison5fb9de12015-05-29 17:44:07 +01002621 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002622 if (ret)
2623 return ret;
2624
Chris Wilson71a77e02011-02-02 12:13:49 +00002625 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002626 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002627 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002628
2629 /* We always require a command barrier so that subsequent
2630 * commands, such as breadcrumb interrupts, are strictly ordered
2631 * wrt the contents of the write cache being flushed to memory
2632 * (and thus being coherent from the CPU).
2633 */
2634 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2635
Jesse Barnes9a289772012-10-26 09:42:42 -07002636 /*
2637 * Bspec vol 1c.3 - blitter engine command streamer:
2638 * "If ENABLED, all TLBs will be invalidated once the flush
2639 * operation is complete. This bit is only valid when the
2640 * Post-Sync Operation field is a value of 1h or 3h."
2641 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002642 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002643 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002644 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002645 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002646 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002647 intel_ring_emit(ring, 0); /* upper addr */
2648 intel_ring_emit(ring, 0); /* value */
2649 } else {
2650 intel_ring_emit(ring, 0);
2651 intel_ring_emit(ring, MI_NOOP);
2652 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002653 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002654
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002655 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002656}
2657
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002658int intel_init_render_ring_buffer(struct drm_device *dev)
2659{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002660 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002661 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002662 struct drm_i915_gem_object *obj;
2663 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002664
Daniel Vetter59465b52012-04-11 22:12:48 +02002665 ring->name = "render ring";
2666 ring->id = RCS;
2667 ring->mmio_base = RENDER_RING_BASE;
2668
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002669 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002670 if (i915_semaphore_is_enabled(dev)) {
2671 obj = i915_gem_alloc_object(dev, 4096);
2672 if (obj == NULL) {
2673 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2674 i915.semaphores = 0;
2675 } else {
2676 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2677 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2678 if (ret != 0) {
2679 drm_gem_object_unreference(&obj->base);
2680 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2681 i915.semaphores = 0;
2682 } else
2683 dev_priv->semaphore_obj = obj;
2684 }
2685 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002686
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002687 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002688 ring->add_request = gen6_add_request;
2689 ring->flush = gen8_render_ring_flush;
2690 ring->irq_get = gen8_ring_get_irq;
2691 ring->irq_put = gen8_ring_put_irq;
2692 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2693 ring->get_seqno = gen6_ring_get_seqno;
2694 ring->set_seqno = ring_set_seqno;
2695 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002696 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002697 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002698 ring->semaphore.signal = gen8_rcs_signal;
2699 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002700 }
2701 } else if (INTEL_INFO(dev)->gen >= 6) {
Francisco Jerez4f91fc62015-10-07 14:44:02 +03002702 ring->init_context = intel_rcs_ctx_init;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002703 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002704 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002705 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002706 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002707 ring->irq_get = gen6_ring_get_irq;
2708 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002709 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002710 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002711 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002712 if (i915_semaphore_is_enabled(dev)) {
2713 ring->semaphore.sync_to = gen6_ring_sync;
2714 ring->semaphore.signal = gen6_signal;
2715 /*
2716 * The current semaphore is only applied on pre-gen8
2717 * platform. And there is no VCS2 ring on the pre-gen8
2718 * platform. So the semaphore between RCS and VCS2 is
2719 * initialized as INVALID. Gen8 will initialize the
2720 * sema between VCS2 and RCS later.
2721 */
2722 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2723 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2724 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2725 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2726 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2727 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2728 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2729 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2730 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2731 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2732 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002733 } else if (IS_GEN5(dev)) {
2734 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002735 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002736 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002737 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002738 ring->irq_get = gen5_ring_get_irq;
2739 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002740 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2741 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002742 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002743 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002744 if (INTEL_INFO(dev)->gen < 4)
2745 ring->flush = gen2_render_ring_flush;
2746 else
2747 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002748 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002749 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002750 if (IS_GEN2(dev)) {
2751 ring->irq_get = i8xx_ring_get_irq;
2752 ring->irq_put = i8xx_ring_put_irq;
2753 } else {
2754 ring->irq_get = i9xx_ring_get_irq;
2755 ring->irq_put = i9xx_ring_put_irq;
2756 }
Daniel Vettere3670312012-04-11 22:12:53 +02002757 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002758 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002759 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002760
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002761 if (IS_HASWELL(dev))
2762 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002763 else if (IS_GEN8(dev))
2764 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002765 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002766 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2767 else if (INTEL_INFO(dev)->gen >= 4)
2768 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2769 else if (IS_I830(dev) || IS_845G(dev))
2770 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2771 else
2772 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002773 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002774 ring->cleanup = render_ring_cleanup;
2775
Daniel Vetterb45305f2012-12-17 16:21:27 +01002776 /* Workaround batchbuffer to combat CS tlb bug. */
2777 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002778 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002779 if (obj == NULL) {
2780 DRM_ERROR("Failed to allocate batch bo\n");
2781 return -ENOMEM;
2782 }
2783
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002784 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002785 if (ret != 0) {
2786 drm_gem_object_unreference(&obj->base);
2787 DRM_ERROR("Failed to ping batch bo\n");
2788 return ret;
2789 }
2790
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002791 ring->scratch.obj = obj;
2792 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002793 }
2794
Daniel Vetter99be1df2014-11-20 00:33:06 +01002795 ret = intel_init_ring_buffer(dev, ring);
2796 if (ret)
2797 return ret;
2798
2799 if (INTEL_INFO(dev)->gen >= 5) {
2800 ret = intel_init_pipe_control(ring);
2801 if (ret)
2802 return ret;
2803 }
2804
2805 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002806}
2807
2808int intel_init_bsd_ring_buffer(struct drm_device *dev)
2809{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002810 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002811 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002812
Daniel Vetter58fa3832012-04-11 22:12:49 +02002813 ring->name = "bsd ring";
2814 ring->id = VCS;
2815
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002816 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002817 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002818 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002819 /* gen6 bsd needs a special wa for tail updates */
2820 if (IS_GEN6(dev))
2821 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002822 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002823 ring->add_request = gen6_add_request;
2824 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002825 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002826 if (INTEL_INFO(dev)->gen >= 8) {
2827 ring->irq_enable_mask =
2828 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2829 ring->irq_get = gen8_ring_get_irq;
2830 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002831 ring->dispatch_execbuffer =
2832 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002833 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002834 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002835 ring->semaphore.signal = gen8_xcs_signal;
2836 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002837 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002838 } else {
2839 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2840 ring->irq_get = gen6_ring_get_irq;
2841 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002842 ring->dispatch_execbuffer =
2843 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002844 if (i915_semaphore_is_enabled(dev)) {
2845 ring->semaphore.sync_to = gen6_ring_sync;
2846 ring->semaphore.signal = gen6_signal;
2847 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2848 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2849 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2850 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2851 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2852 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2853 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2854 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2855 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2856 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2857 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002858 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002859 } else {
2860 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002861 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002862 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002863 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002864 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002865 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002866 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002867 ring->irq_get = gen5_ring_get_irq;
2868 ring->irq_put = gen5_ring_put_irq;
2869 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002870 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002871 ring->irq_get = i9xx_ring_get_irq;
2872 ring->irq_put = i9xx_ring_put_irq;
2873 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002874 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002875 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002876 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002877
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002878 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002879}
Chris Wilson549f7362010-10-19 11:19:32 +01002880
Zhao Yakui845f74a2014-04-17 10:37:37 +08002881/**
Damien Lespiau62659922015-01-29 14:13:40 +00002882 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002883 */
2884int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2885{
2886 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002887 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002888
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002889 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002890 ring->id = VCS2;
2891
2892 ring->write_tail = ring_write_tail;
2893 ring->mmio_base = GEN8_BSD2_RING_BASE;
2894 ring->flush = gen6_bsd_ring_flush;
2895 ring->add_request = gen6_add_request;
2896 ring->get_seqno = gen6_ring_get_seqno;
2897 ring->set_seqno = ring_set_seqno;
2898 ring->irq_enable_mask =
2899 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2900 ring->irq_get = gen8_ring_get_irq;
2901 ring->irq_put = gen8_ring_put_irq;
2902 ring->dispatch_execbuffer =
2903 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002904 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002905 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002906 ring->semaphore.signal = gen8_xcs_signal;
2907 GEN8_RING_SEMAPHORE_INIT;
2908 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002909 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002910
2911 return intel_init_ring_buffer(dev, ring);
2912}
2913
Chris Wilson549f7362010-10-19 11:19:32 +01002914int intel_init_blt_ring_buffer(struct drm_device *dev)
2915{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002916 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002917 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002918
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002919 ring->name = "blitter ring";
2920 ring->id = BCS;
2921
2922 ring->mmio_base = BLT_RING_BASE;
2923 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002924 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002925 ring->add_request = gen6_add_request;
2926 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002927 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002928 if (INTEL_INFO(dev)->gen >= 8) {
2929 ring->irq_enable_mask =
2930 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2931 ring->irq_get = gen8_ring_get_irq;
2932 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002933 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002934 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002935 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002936 ring->semaphore.signal = gen8_xcs_signal;
2937 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002938 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002939 } else {
2940 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2941 ring->irq_get = gen6_ring_get_irq;
2942 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002943 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002944 if (i915_semaphore_is_enabled(dev)) {
2945 ring->semaphore.signal = gen6_signal;
2946 ring->semaphore.sync_to = gen6_ring_sync;
2947 /*
2948 * The current semaphore is only applied on pre-gen8
2949 * platform. And there is no VCS2 ring on the pre-gen8
2950 * platform. So the semaphore between BCS and VCS2 is
2951 * initialized as INVALID. Gen8 will initialize the
2952 * sema between BCS and VCS2 later.
2953 */
2954 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2955 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2956 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2957 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2958 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2959 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2960 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2961 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2962 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2963 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2964 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002965 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002966 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002967
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002968 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002969}
Chris Wilsona7b97612012-07-20 12:41:08 +01002970
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002971int intel_init_vebox_ring_buffer(struct drm_device *dev)
2972{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002973 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002974 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002975
2976 ring->name = "video enhancement ring";
2977 ring->id = VECS;
2978
2979 ring->mmio_base = VEBOX_RING_BASE;
2980 ring->write_tail = ring_write_tail;
2981 ring->flush = gen6_ring_flush;
2982 ring->add_request = gen6_add_request;
2983 ring->get_seqno = gen6_ring_get_seqno;
2984 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002985
2986 if (INTEL_INFO(dev)->gen >= 8) {
2987 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002988 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002989 ring->irq_get = gen8_ring_get_irq;
2990 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002991 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002992 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002993 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002994 ring->semaphore.signal = gen8_xcs_signal;
2995 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002996 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002997 } else {
2998 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2999 ring->irq_get = hsw_vebox_get_irq;
3000 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07003001 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003002 if (i915_semaphore_is_enabled(dev)) {
3003 ring->semaphore.sync_to = gen6_ring_sync;
3004 ring->semaphore.signal = gen6_signal;
3005 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3006 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3007 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3008 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3009 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3010 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3011 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3012 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3013 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3014 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
3015 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003016 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01003017 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003018
3019 return intel_init_ring_buffer(dev, ring);
3020}
3021
Chris Wilsona7b97612012-07-20 12:41:08 +01003022int
John Harrison4866d722015-05-29 17:43:55 +01003023intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003024{
John Harrison4866d722015-05-29 17:43:55 +01003025 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003026 int ret;
3027
3028 if (!ring->gpu_caches_dirty)
3029 return 0;
3030
John Harrisona84c3ae2015-05-29 17:43:57 +01003031 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003032 if (ret)
3033 return ret;
3034
John Harrisona84c3ae2015-05-29 17:43:57 +01003035 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003036
3037 ring->gpu_caches_dirty = false;
3038 return 0;
3039}
3040
3041int
John Harrison2f200552015-05-29 17:43:53 +01003042intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003043{
John Harrison2f200552015-05-29 17:43:53 +01003044 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003045 uint32_t flush_domains;
3046 int ret;
3047
3048 flush_domains = 0;
3049 if (ring->gpu_caches_dirty)
3050 flush_domains = I915_GEM_GPU_DOMAINS;
3051
John Harrisona84c3ae2015-05-29 17:43:57 +01003052 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003053 if (ret)
3054 return ret;
3055
John Harrisona84c3ae2015-05-29 17:43:57 +01003056 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003057
3058 ring->gpu_caches_dirty = false;
3059 return 0;
3060}
Chris Wilsone3efda42014-04-09 09:19:41 +01003061
3062void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003063intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003064{
3065 int ret;
3066
3067 if (!intel_ring_initialized(ring))
3068 return;
3069
3070 ret = intel_ring_idle(ring);
3071 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3072 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3073 ring->name, ret);
3074
3075 stop_ring(ring);
3076}