blob: b1b7b2788d0ae459e2baa23e2e13debbfcbfe5a3 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000574let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000575def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000576 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000577 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000578 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000579 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000580def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000581 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000582 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000583 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
585 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000586}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000587
588//===----------------------------------------------------------------------===//
589// AVX-512 VECTOR EXTRACT
590//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591
Igor Breger7f69a992015-09-10 12:54:54 +0000592multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000593 X86VectorVTInfo From, X86VectorVTInfo To,
594 PatFrag vextract_extract,
595 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000596
597 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
598 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
599 // vextract_extract), we interesting only in patterns without mask,
600 // intrinsics pattern match generated bellow.
601 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
602 (ins From.RC:$src1, i32u8imm:$idx),
603 "vextract" # To.EltTypeName # "x" # To.NumElts,
604 "$idx, $src1", "$src1, $idx",
605 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
606 (iPTR imm)))]>,
607 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000608 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
609 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
610 "vextract" # To.EltTypeName # "x" # To.NumElts #
611 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
612 [(store (To.VT (vextract_extract:$idx
613 (From.VT From.RC:$src1), (iPTR imm))),
614 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000615
Craig Toppere1cac152016-06-07 07:27:54 +0000616 let mayStore = 1, hasSideEffects = 0 in
617 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
618 (ins To.MemOp:$dst, To.KRCWM:$mask,
619 From.RC:$src1, i32u8imm:$idx),
620 "vextract" # To.EltTypeName # "x" # To.NumElts #
621 "\t{$idx, $src1, $dst {${mask}}|"
622 "$dst {${mask}}, $src1, $idx}",
623 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000624 }
Renato Golindb7ea862015-09-09 19:44:40 +0000625
Craig Topperd4e58072016-10-31 05:55:57 +0000626 def : Pat<(To.VT (vselect To.KRCWM:$mask,
627 (vextract_extract:$ext (From.VT From.RC:$src1),
628 (iPTR imm)),
629 To.RC:$src0)),
630 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
631 From.ZSuffix # "rrk")
632 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
633 (EXTRACT_get_vextract_imm To.RC:$ext))>;
634
635 def : Pat<(To.VT (vselect To.KRCWM:$mask,
636 (vextract_extract:$ext (From.VT From.RC:$src1),
637 (iPTR imm)),
638 To.ImmAllZerosV)),
639 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
640 From.ZSuffix # "rrkz")
641 To.KRCWM:$mask, From.RC:$src1,
642 (EXTRACT_get_vextract_imm To.RC:$ext))>;
643
Renato Golindb7ea862015-09-09 19:44:40 +0000644 // Intrinsic call with masking.
645 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000646 "x" # To.NumElts # "_" # From.Size)
647 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
648 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
649 From.ZSuffix # "rrk")
650 To.RC:$src0,
651 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
652 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000653
654 // Intrinsic call with zero-masking.
655 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000656 "x" # To.NumElts # "_" # From.Size)
657 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
658 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
659 From.ZSuffix # "rrkz")
660 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
661 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000662
663 // Intrinsic call without masking.
664 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000665 "x" # To.NumElts # "_" # From.Size)
666 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
667 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
668 From.ZSuffix # "rr")
669 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000670}
671
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672// Codegen pattern for the alternative types
673multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
674 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000675 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000676 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
678 (To.VT (!cast<Instruction>(InstrStr#"rr")
679 From.RC:$src1,
680 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000681 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
682 (iPTR imm))), addr:$dst),
683 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
684 (EXTRACT_get_vextract_imm To.RC:$ext))>;
685 }
Igor Breger7f69a992015-09-10 12:54:54 +0000686}
687
688multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000689 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000690 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000691 X86VectorVTInfo<16, EltVT32, VR512>,
692 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000693 vextract128_extract,
694 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000695 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000697 X86VectorVTInfo< 8, EltVT64, VR512>,
698 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000699 vextract256_extract,
700 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000701 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
702 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000703 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000704 X86VectorVTInfo< 8, EltVT32, VR256X>,
705 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000706 vextract128_extract,
707 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000708 EVEX_V256, EVEX_CD8<32, CD8VT4>;
709 let Predicates = [HasVLX, HasDQI] in
710 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
711 X86VectorVTInfo< 4, EltVT64, VR256X>,
712 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000713 vextract128_extract,
714 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000715 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
716 let Predicates = [HasDQI] in {
717 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
718 X86VectorVTInfo< 8, EltVT64, VR512>,
719 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000720 vextract128_extract,
721 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
723 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
724 X86VectorVTInfo<16, EltVT32, VR512>,
725 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000726 vextract256_extract,
727 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V512, EVEX_CD8<32, CD8VT8>;
729 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000730}
731
Adam Nemet55536c62014-09-25 23:48:45 +0000732defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
733defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000734
Igor Bregerdefab3c2015-10-08 12:55:01 +0000735// extract_subvector codegen patterns with the alternative types.
736// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
737defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
738 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
739defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
740 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
741
742defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000743 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000744defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
745 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
746
747defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
748 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
749defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
750 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
751
Craig Topper08a68572016-05-21 22:50:04 +0000752// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000753defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
754 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
755defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
757
758// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000759defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
760 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
761defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
762 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
763// Codegen pattern with the alternative types extract VEC256 from VEC512
764defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
765 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
766defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
767 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
768
Craig Topper5f3fef82016-05-22 07:40:58 +0000769// A 128-bit subvector extract from the first 256-bit vector position
770// is a subregister copy that needs no instruction.
771def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
772 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
773def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
774 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
775def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
776 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
777def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
778 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
779def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
780 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
781def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
782 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
783
784// A 256-bit subvector extract from the first 256-bit vector position
785// is a subregister copy that needs no instruction.
786def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
787 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
788def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
789 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
790def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
791 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
792def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
793 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
794def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
795 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
796def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
797 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
798
799let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800// A 128-bit subvector insert to the first 512-bit vector position
801// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000802def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
803 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
804def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
805 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
806def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
807 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
808def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
809 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
810def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
811 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
812def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
813 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814
Craig Topper5f3fef82016-05-22 07:40:58 +0000815// A 256-bit subvector insert to the first 512-bit vector position
816// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000817def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000819def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000821def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000823def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000825def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000826 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000828 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000829}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830
831// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000832def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000833 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000834 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
836 EVEX;
837
Craig Topper03b849e2016-05-21 22:50:11 +0000838def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000839 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000840 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000842 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843
844//===---------------------------------------------------------------------===//
845// AVX-512 BROADCAST
846//---
Igor Breger131008f2016-05-01 08:40:00 +0000847// broadcast with a scalar argument.
848multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
849 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000850
Igor Breger131008f2016-05-01 08:40:00 +0000851 let isCodeGenOnly = 1 in {
852 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
853 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
854 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
855 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000856
Igor Breger131008f2016-05-01 08:40:00 +0000857 let Constraints = "$src0 = $dst" in
858 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
859 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
860 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000861 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000862 (vselect DestInfo.KRCWM:$mask,
863 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
864 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000865 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000866
867 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
868 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
869 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000870 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000871 (vselect DestInfo.KRCWM:$mask,
872 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
873 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000874 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000875 } // let isCodeGenOnly = 1 in
876}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000877
Igor Breger21296d22015-10-20 11:56:42 +0000878multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
879 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000880 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000881 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
882 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
883 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
884 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000885 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000886 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000887 (DestInfo.VT (X86VBroadcast
888 (SrcInfo.ScalarLdFrag addr:$src)))>,
889 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000890 }
Craig Toppere1cac152016-06-07 07:27:54 +0000891
Craig Topper80934372016-07-16 03:42:59 +0000892 def : Pat<(DestInfo.VT (X86VBroadcast
893 (SrcInfo.VT (scalar_to_vector
894 (SrcInfo.ScalarLdFrag addr:$src))))),
895 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
896 let AddedComplexity = 20 in
897 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
898 (X86VBroadcast
899 (SrcInfo.VT (scalar_to_vector
900 (SrcInfo.ScalarLdFrag addr:$src)))),
901 DestInfo.RC:$src0)),
902 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
903 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
904 let AddedComplexity = 30 in
905 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
906 (X86VBroadcast
907 (SrcInfo.VT (scalar_to_vector
908 (SrcInfo.ScalarLdFrag addr:$src)))),
909 DestInfo.ImmAllZerosV)),
910 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
911 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000912}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000913
Craig Topper80934372016-07-16 03:42:59 +0000914multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000915 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000916 let Predicates = [HasAVX512] in
917 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
918 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
919 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000920
921 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000922 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000923 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000924 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 }
926}
927
Craig Topper80934372016-07-16 03:42:59 +0000928multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
929 AVX512VLVectorVTInfo _> {
930 let Predicates = [HasAVX512] in
931 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
932 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
933 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000934
Craig Topper80934372016-07-16 03:42:59 +0000935 let Predicates = [HasVLX] in {
936 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
937 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
938 EVEX_V256;
939 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
940 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
941 EVEX_V128;
942 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943}
Craig Topper80934372016-07-16 03:42:59 +0000944defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
945 avx512vl_f32_info>;
946defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
947 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000949def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000950 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000951def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000952 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000953
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
955 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000956 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000957 (ins SrcRC:$src),
958 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000959 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960}
961
Robert Khasanovcbc57032014-12-09 16:38:41 +0000962multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
963 RegisterClass SrcRC, Predicate prd> {
964 let Predicates = [prd] in
965 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
966 let Predicates = [prd, HasVLX] in {
967 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
968 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
969 }
970}
971
Igor Breger0aeda372016-02-07 08:30:50 +0000972let isCodeGenOnly = 1 in {
973defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000974 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000975defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000976 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000977}
978let isAsmParserOnly = 1 in {
979 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
980 GR32, HasBWI>;
981 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000982 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000983}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000984defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
985 HasAVX512>;
986defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
987 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000988
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000990 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000991def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000992 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000993
Igor Breger21296d22015-10-20 11:56:42 +0000994// Provide aliases for broadcast from the same register class that
995// automatically does the extract.
996multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
997 X86VectorVTInfo SrcInfo> {
998 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
999 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1000 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1001}
1002
1003multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1004 AVX512VLVectorVTInfo _, Predicate prd> {
1005 let Predicates = [prd] in {
1006 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1007 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1008 EVEX_V512;
1009 // Defined separately to avoid redefinition.
1010 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1011 }
1012 let Predicates = [prd, HasVLX] in {
1013 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1014 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1015 EVEX_V256;
1016 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1017 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001018 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019}
1020
Igor Breger21296d22015-10-20 11:56:42 +00001021defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1022 avx512vl_i8_info, HasBWI>;
1023defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1024 avx512vl_i16_info, HasBWI>;
1025defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1026 avx512vl_i32_info, HasAVX512>;
1027defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1028 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001029
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001030multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1031 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001032 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001033 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1034 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001035 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001036 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001037}
1038
Craig Topperbe351ee2016-10-01 06:01:23 +00001039let Predicates = [HasVLX, HasBWI] in {
1040 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1041 // This means we'll encounter truncated i32 loads; match that here.
1042 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1043 (VPBROADCASTWZ128m addr:$src)>;
1044 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1045 (VPBROADCASTWZ256m addr:$src)>;
1046 def : Pat<(v8i16 (X86VBroadcast
1047 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1048 (VPBROADCASTWZ128m addr:$src)>;
1049 def : Pat<(v16i16 (X86VBroadcast
1050 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1051 (VPBROADCASTWZ256m addr:$src)>;
1052}
1053
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001054//===----------------------------------------------------------------------===//
1055// AVX-512 BROADCAST SUBVECTORS
1056//
1057
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001058defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1059 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001060 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001061defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1062 v16f32_info, v4f32x_info>,
1063 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1064defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1065 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001066 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001067defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1068 v8f64_info, v4f64x_info>, VEX_W,
1069 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1070
Craig Topper715ad7f2016-10-16 23:29:51 +00001071let Predicates = [HasAVX512] in {
1072def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1073 (VBROADCASTI64X4rm addr:$src)>;
1074def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1075 (VBROADCASTI64X4rm addr:$src)>;
1076
1077// Provide fallback in case the load node that is used in the patterns above
1078// is used by additional users, which prevents the pattern selection.
1079def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1080 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1081 (v8f32 VR256X:$src), 1)>;
1082def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1083 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1084 (v8i32 VR256X:$src), 1)>;
1085def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1086 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1087 (v16i16 VR256X:$src), 1)>;
1088def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1089 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1090 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001091
1092def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1093 (VBROADCASTI32X4rm addr:$src)>;
1094def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1095 (VBROADCASTI32X4rm addr:$src)>;
1096
1097// Provide fallback in case the load node that is used in the patterns above
1098// is used by additional users, which prevents the pattern selection.
1099def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1100 (VINSERTF64x4Zrr
1101 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1102 VR128X:$src, sub_xmm),
1103 VR128X:$src, 1),
1104 (EXTRACT_SUBREG
1105 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1106 VR128X:$src, sub_xmm),
1107 VR128X:$src, 1)), sub_ymm), 1)>;
1108def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1109 (VINSERTI64x4Zrr
1110 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1111 VR128X:$src, sub_xmm),
1112 VR128X:$src, 1),
1113 (EXTRACT_SUBREG
1114 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1115 VR128X:$src, sub_xmm),
1116 VR128X:$src, 1)), sub_ymm), 1)>;
1117
1118def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1119 (VINSERTI64x4Zrr
1120 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1121 VR128X:$src, sub_xmm),
1122 VR128X:$src, 1),
1123 (EXTRACT_SUBREG
1124 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1125 VR128X:$src, sub_xmm),
1126 VR128X:$src, 1)), sub_ymm), 1)>;
1127def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1128 (VINSERTI64x4Zrr
1129 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1130 VR128X:$src, sub_xmm),
1131 VR128X:$src, 1),
1132 (EXTRACT_SUBREG
1133 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1134 VR128X:$src, sub_xmm),
1135 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001136}
1137
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001138let Predicates = [HasVLX] in {
1139defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1140 v8i32x_info, v4i32x_info>,
1141 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1142defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1143 v8f32x_info, v4f32x_info>,
1144 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001145
1146def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1147 (VBROADCASTI32X4Z256rm addr:$src)>;
1148def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1149 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001150
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001151// Provide fallback in case the load node that is used in the patterns above
1152// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001153def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001154 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001155 (v4f32 VR128X:$src), 1)>;
1156def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001157 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001158 (v4i32 VR128X:$src), 1)>;
1159def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001160 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001161 (v8i16 VR128X:$src), 1)>;
1162def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001163 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001164 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001165}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001166
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001167let Predicates = [HasVLX, HasDQI] in {
1168defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1169 v4i64x_info, v2i64x_info>, VEX_W,
1170 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1171defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1172 v4f64x_info, v2f64x_info>, VEX_W,
1173 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001174
1175// Provide fallback in case the load node that is used in the patterns above
1176// is used by additional users, which prevents the pattern selection.
1177def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1178 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1179 (v2f64 VR128X:$src), 1)>;
1180def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1181 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1182 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001183}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001184
1185let Predicates = [HasVLX, NoDQI] in {
1186def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1187 (VBROADCASTF32X4Z256rm addr:$src)>;
1188def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1189 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001190
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001191// Provide fallback in case the load node that is used in the patterns above
1192// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001193def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001194 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001195 (v2f64 VR128X:$src), 1)>;
1196def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001197 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1198 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001199}
1200
Craig Topper715ad7f2016-10-16 23:29:51 +00001201let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001202def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1203 (VBROADCASTF32X4rm addr:$src)>;
1204def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1205 (VBROADCASTI32X4rm addr:$src)>;
1206
1207def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1208 (VINSERTF64x4Zrr
1209 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1210 VR128X:$src, sub_xmm),
1211 VR128X:$src, 1),
1212 (EXTRACT_SUBREG
1213 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1214 VR128X:$src, sub_xmm),
1215 VR128X:$src, 1)), sub_ymm), 1)>;
1216def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1217 (VINSERTI64x4Zrr
1218 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1219 VR128X:$src, sub_xmm),
1220 VR128X:$src, 1),
1221 (EXTRACT_SUBREG
1222 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1223 VR128X:$src, sub_xmm),
1224 VR128X:$src, 1)), sub_ymm), 1)>;
1225
Craig Topper715ad7f2016-10-16 23:29:51 +00001226def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1227 (VBROADCASTF64X4rm addr:$src)>;
1228def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1229 (VBROADCASTI64X4rm addr:$src)>;
1230
1231// Provide fallback in case the load node that is used in the patterns above
1232// is used by additional users, which prevents the pattern selection.
1233def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1234 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1235 (v8f32 VR256X:$src), 1)>;
1236def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1237 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1238 (v8i32 VR256X:$src), 1)>;
1239}
1240
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001241let Predicates = [HasDQI] in {
1242defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1243 v8i64_info, v2i64x_info>, VEX_W,
1244 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1245defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1246 v16i32_info, v8i32x_info>,
1247 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1248defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1249 v8f64_info, v2f64x_info>, VEX_W,
1250 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1251defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1252 v16f32_info, v8f32x_info>,
1253 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001254
1255// Provide fallback in case the load node that is used in the patterns above
1256// is used by additional users, which prevents the pattern selection.
1257def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1258 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1259 (v8f32 VR256X:$src), 1)>;
1260def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1261 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1262 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001263
1264def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1265 (VINSERTF32x8Zrr
1266 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1267 VR128X:$src, sub_xmm),
1268 VR128X:$src, 1),
1269 (EXTRACT_SUBREG
1270 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1271 VR128X:$src, sub_xmm),
1272 VR128X:$src, 1)), sub_ymm), 1)>;
1273def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1274 (VINSERTI32x8Zrr
1275 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1276 VR128X:$src, sub_xmm),
1277 VR128X:$src, 1),
1278 (EXTRACT_SUBREG
1279 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1280 VR128X:$src, sub_xmm),
1281 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001282}
Adam Nemet73f72e12014-06-27 00:43:38 +00001283
Igor Bregerfa798a92015-11-02 07:39:36 +00001284multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001285 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001286 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001287 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001288 EVEX_V512;
1289 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001290 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001291 EVEX_V256;
1292}
1293
1294multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001295 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1296 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001297
1298 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001299 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1300 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001301}
1302
Craig Topper51e052f2016-10-15 16:26:02 +00001303defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1304 avx512vl_i32_info, avx512vl_i64_info>;
1305defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1306 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001307
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001308def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001309 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001310def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1311 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1312
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001313def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001314 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001315def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1316 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001317
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318//===----------------------------------------------------------------------===//
1319// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1320//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001321multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1322 X86VectorVTInfo _, RegisterClass KRC> {
1323 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001324 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001325 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001326}
1327
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001328multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001329 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1330 let Predicates = [HasCDI] in
1331 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1332 let Predicates = [HasCDI, HasVLX] in {
1333 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1334 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1335 }
1336}
1337
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001338defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001339 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001340defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001341 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001342
1343//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001344// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001345multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001346let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001347 // The index operand in the pattern should really be an integer type. However,
1348 // if we do that and it happens to come from a bitcast, then it becomes
1349 // difficult to find the bitcast needed to convert the index to the
1350 // destination type for the passthru since it will be folded with the bitcast
1351 // of the index operand.
1352 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001353 (ins _.RC:$src2, _.RC:$src3),
1354 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001355 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001356 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357
Craig Topper4fa3b502016-09-06 06:56:59 +00001358 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001359 (ins _.RC:$src2, _.MemOp:$src3),
1360 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001361 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001362 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1363 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001364 }
1365}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001366multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001367 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001368 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001369 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001370 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1371 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1372 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001373 (_.VT (X86VPermi2X _.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001374 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001375 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001376}
1377
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001379 AVX512VLVectorVTInfo VTInfo> {
1380 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1381 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001382 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001383 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1384 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1385 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1386 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001387 }
1388}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001389
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001390multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001391 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001392 Predicate Prd> {
1393 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001394 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001395 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001396 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1397 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001398 }
1399}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001400
Craig Topperaad5f112015-11-30 00:13:24 +00001401defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001402 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001403defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001404 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001405defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001406 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001407 VEX_W, EVEX_CD8<16, CD8VF>;
1408defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001409 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001410 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001411defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001412 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001413defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001414 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001415
Craig Topperaad5f112015-11-30 00:13:24 +00001416// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001417multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001418 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001419let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001420 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1421 (ins IdxVT.RC:$src2, _.RC:$src3),
1422 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001423 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001424 AVX5128IBase;
1425
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001426 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1427 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1428 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001429 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001430 (bitconvert (_.LdFrag addr:$src3))))>,
1431 EVEX_4V, AVX5128IBase;
1432 }
1433}
1434multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001435 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001436 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001437 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1438 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1439 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1440 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001441 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001442 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1443 AVX5128IBase, EVEX_4V, EVEX_B;
1444}
1445
1446multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001447 AVX512VLVectorVTInfo VTInfo,
1448 AVX512VLVectorVTInfo ShuffleMask> {
1449 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001450 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001451 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001452 ShuffleMask.info512>, EVEX_V512;
1453 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001454 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001455 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001456 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001457 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001458 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001459 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001460 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1461 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001462 }
1463}
1464
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001465multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001466 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001467 AVX512VLVectorVTInfo Idx,
1468 Predicate Prd> {
1469 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001470 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1471 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001472 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001473 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1474 Idx.info128>, EVEX_V128;
1475 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1476 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001477 }
1478}
1479
Craig Toppera47576f2015-11-26 20:21:29 +00001480defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001481 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001482defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001483 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001484defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1485 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1486 VEX_W, EVEX_CD8<16, CD8VF>;
1487defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1488 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1489 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001490defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001491 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001492defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001493 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001495//===----------------------------------------------------------------------===//
1496// AVX-512 - BLEND using mask
1497//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001498multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1499 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001500 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001501 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1502 (ins _.RC:$src1, _.RC:$src2),
1503 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001504 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001505 []>, EVEX_4V;
1506 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1507 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001508 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001509 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001510 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001511 (_.VT _.RC:$src2),
1512 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001513 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001514 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1515 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1516 !strconcat(OpcodeStr,
1517 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1518 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001519 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001520 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1521 (ins _.RC:$src1, _.MemOp:$src2),
1522 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001523 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001524 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1525 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1526 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001527 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001528 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001529 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1530 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1531 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001532 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001533 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001534 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1535 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1536 !strconcat(OpcodeStr,
1537 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1538 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1539 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001540}
1541multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1542
1543 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1544 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1545 !strconcat(OpcodeStr,
1546 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1547 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001548 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1549 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1550 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001551 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001552
Craig Toppere1cac152016-06-07 07:27:54 +00001553 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001554 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1555 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1556 !strconcat(OpcodeStr,
1557 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1558 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001559 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001560
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001561}
1562
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001563multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1564 AVX512VLVectorVTInfo VTInfo> {
1565 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1566 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001567
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001568 let Predicates = [HasVLX] in {
1569 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1570 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1571 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1572 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1573 }
1574}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001575
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001576multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1577 AVX512VLVectorVTInfo VTInfo> {
1578 let Predicates = [HasBWI] in
1579 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001580
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001581 let Predicates = [HasBWI, HasVLX] in {
1582 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1583 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1584 }
1585}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001588defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1589defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1590defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1591defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1592defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1593defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001594
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001595
Craig Topper0fcf9252016-06-07 07:27:51 +00001596let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1598 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001599 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001600 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001601 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1602 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603
1604def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1605 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001606 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001607 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001608 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1609 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001610}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001611//===----------------------------------------------------------------------===//
1612// Compare Instructions
1613//===----------------------------------------------------------------------===//
1614
1615// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001616
1617multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1618
1619 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1620 (outs _.KRC:$dst),
1621 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1622 "vcmp${cc}"#_.Suffix,
1623 "$src2, $src1", "$src1, $src2",
1624 (OpNode (_.VT _.RC:$src1),
1625 (_.VT _.RC:$src2),
1626 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001627 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1628 (outs _.KRC:$dst),
1629 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1630 "vcmp${cc}"#_.Suffix,
1631 "$src2, $src1", "$src1, $src2",
1632 (OpNode (_.VT _.RC:$src1),
1633 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1634 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001635
1636 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1637 (outs _.KRC:$dst),
1638 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1639 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001640 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001641 (OpNodeRnd (_.VT _.RC:$src1),
1642 (_.VT _.RC:$src2),
1643 imm:$cc,
1644 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1645 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001646 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001647 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1648 (outs VK1:$dst),
1649 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1650 "vcmp"#_.Suffix,
1651 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1652 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1653 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001654 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001655 "vcmp"#_.Suffix,
1656 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1657 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1658
1659 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1660 (outs _.KRC:$dst),
1661 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1662 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001663 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001664 EVEX_4V, EVEX_B;
1665 }// let isAsmParserOnly = 1, hasSideEffects = 0
1666
1667 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001668 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001669 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1670 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1671 !strconcat("vcmp${cc}", _.Suffix,
1672 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1673 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1674 _.FRC:$src2,
1675 imm:$cc))],
1676 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001677 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1678 (outs _.KRC:$dst),
1679 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1680 !strconcat("vcmp${cc}", _.Suffix,
1681 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1682 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1683 (_.ScalarLdFrag addr:$src2),
1684 imm:$cc))],
1685 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001686 }
1687}
1688
1689let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001690 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1691 AVX512XSIi8Base;
1692 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1693 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001694}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001696multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001697 X86VectorVTInfo _, bit IsCommutable> {
1698 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001700 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1701 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1702 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001703 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1704 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001705 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1706 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1707 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1708 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001710 def rrk : AVX512BI<opc, MRMSrcReg,
1711 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1712 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1713 "$dst {${mask}}, $src1, $src2}"),
1714 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1715 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1716 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001717 def rmk : AVX512BI<opc, MRMSrcMem,
1718 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1719 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1720 "$dst {${mask}}, $src1, $src2}"),
1721 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1722 (OpNode (_.VT _.RC:$src1),
1723 (_.VT (bitconvert
1724 (_.LdFrag addr:$src2))))))],
1725 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001726}
1727
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001728multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001729 X86VectorVTInfo _, bit IsCommutable> :
1730 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001731 def rmb : AVX512BI<opc, MRMSrcMem,
1732 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1733 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1734 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1735 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1736 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1737 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1738 def rmbk : AVX512BI<opc, MRMSrcMem,
1739 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1740 _.ScalarMemOp:$src2),
1741 !strconcat(OpcodeStr,
1742 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1743 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1744 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1745 (OpNode (_.VT _.RC:$src1),
1746 (X86VBroadcast
1747 (_.ScalarLdFrag addr:$src2)))))],
1748 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001749}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001750
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001751multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001752 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1753 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001754 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001755 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1756 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001757
1758 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001759 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1760 IsCommutable>, EVEX_V256;
1761 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1762 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001763 }
1764}
1765
1766multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1767 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001768 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001769 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001770 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1771 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001772
1773 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001774 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1775 IsCommutable>, EVEX_V256;
1776 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1777 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001778 }
1779}
1780
1781defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001782 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001783 EVEX_CD8<8, CD8VF>;
1784
1785defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001786 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001787 EVEX_CD8<16, CD8VF>;
1788
Robert Khasanovf70f7982014-09-18 14:06:55 +00001789defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001790 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001791 EVEX_CD8<32, CD8VF>;
1792
Robert Khasanovf70f7982014-09-18 14:06:55 +00001793defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001794 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001795 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1796
1797defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1798 avx512vl_i8_info, HasBWI>,
1799 EVEX_CD8<8, CD8VF>;
1800
1801defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1802 avx512vl_i16_info, HasBWI>,
1803 EVEX_CD8<16, CD8VF>;
1804
Robert Khasanovf70f7982014-09-18 14:06:55 +00001805defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001806 avx512vl_i32_info, HasAVX512>,
1807 EVEX_CD8<32, CD8VF>;
1808
Robert Khasanovf70f7982014-09-18 14:06:55 +00001809defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001810 avx512vl_i64_info, HasAVX512>,
1811 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812
Craig Topper8b9e6712016-09-02 04:25:30 +00001813let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001814def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001815 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001816 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1817 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001818
1819def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001820 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001821 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1822 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001823}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001824
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1826 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001827 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001828 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001829 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001830 !strconcat("vpcmp${cc}", Suffix,
1831 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001832 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1833 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001834 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1835 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001836 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001837 !strconcat("vpcmp${cc}", Suffix,
1838 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001839 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1840 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001841 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001842 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1843 def rrik : AVX512AIi8<opc, MRMSrcReg,
1844 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001845 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001846 !strconcat("vpcmp${cc}", Suffix,
1847 "\t{$src2, $src1, $dst {${mask}}|",
1848 "$dst {${mask}}, $src1, $src2}"),
1849 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1850 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001851 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001852 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001853 def rmik : AVX512AIi8<opc, MRMSrcMem,
1854 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001855 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001856 !strconcat("vpcmp${cc}", Suffix,
1857 "\t{$src2, $src1, $dst {${mask}}|",
1858 "$dst {${mask}}, $src1, $src2}"),
1859 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1860 (OpNode (_.VT _.RC:$src1),
1861 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001862 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001863 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1864
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001866 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001868 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001869 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1870 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001871 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001872 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001874 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1876 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001877 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001878 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1879 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001880 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001881 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001882 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1883 "$dst {${mask}}, $src1, $src2, $cc}"),
1884 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001885 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001886 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1887 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001888 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001889 !strconcat("vpcmp", Suffix,
1890 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1891 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001892 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001893 }
1894}
1895
Robert Khasanov29e3b962014-08-27 09:34:37 +00001896multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001897 X86VectorVTInfo _> :
1898 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001899 def rmib : AVX512AIi8<opc, MRMSrcMem,
1900 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001901 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001902 !strconcat("vpcmp${cc}", Suffix,
1903 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1904 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1905 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1906 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001907 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001908 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1909 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1910 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001911 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001912 !strconcat("vpcmp${cc}", Suffix,
1913 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1914 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1915 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1916 (OpNode (_.VT _.RC:$src1),
1917 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001918 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001919 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001920
Robert Khasanov29e3b962014-08-27 09:34:37 +00001921 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001922 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001923 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1924 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001925 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001926 !strconcat("vpcmp", Suffix,
1927 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1928 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1929 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1930 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1931 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001932 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001933 !strconcat("vpcmp", Suffix,
1934 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1935 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1936 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1937 }
1938}
1939
1940multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1941 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1942 let Predicates = [prd] in
1943 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1944
1945 let Predicates = [prd, HasVLX] in {
1946 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1947 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1948 }
1949}
1950
1951multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1952 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1953 let Predicates = [prd] in
1954 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1955 EVEX_V512;
1956
1957 let Predicates = [prd, HasVLX] in {
1958 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1959 EVEX_V256;
1960 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1961 EVEX_V128;
1962 }
1963}
1964
1965defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1966 HasBWI>, EVEX_CD8<8, CD8VF>;
1967defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1968 HasBWI>, EVEX_CD8<8, CD8VF>;
1969
1970defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1971 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1972defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1973 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1974
Robert Khasanovf70f7982014-09-18 14:06:55 +00001975defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001976 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001977defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001978 HasAVX512>, EVEX_CD8<32, CD8VF>;
1979
Robert Khasanovf70f7982014-09-18 14:06:55 +00001980defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001981 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001982defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001983 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001984
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001985multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001986
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001987 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1988 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1989 "vcmp${cc}"#_.Suffix,
1990 "$src2, $src1", "$src1, $src2",
1991 (X86cmpm (_.VT _.RC:$src1),
1992 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001993 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001994
Craig Toppere1cac152016-06-07 07:27:54 +00001995 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1996 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1997 "vcmp${cc}"#_.Suffix,
1998 "$src2, $src1", "$src1, $src2",
1999 (X86cmpm (_.VT _.RC:$src1),
2000 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2001 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002002
Craig Toppere1cac152016-06-07 07:27:54 +00002003 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2004 (outs _.KRC:$dst),
2005 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2006 "vcmp${cc}"#_.Suffix,
2007 "${src2}"##_.BroadcastStr##", $src1",
2008 "$src1, ${src2}"##_.BroadcastStr,
2009 (X86cmpm (_.VT _.RC:$src1),
2010 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2011 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002013 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002014 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2015 (outs _.KRC:$dst),
2016 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2017 "vcmp"#_.Suffix,
2018 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2019
2020 let mayLoad = 1 in {
2021 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2022 (outs _.KRC:$dst),
2023 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2024 "vcmp"#_.Suffix,
2025 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2026
2027 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2028 (outs _.KRC:$dst),
2029 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2030 "vcmp"#_.Suffix,
2031 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2032 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2033 }
2034 }
2035}
2036
2037multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2038 // comparison code form (VCMP[EQ/LT/LE/...]
2039 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2040 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2041 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002042 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002043 (X86cmpmRnd (_.VT _.RC:$src1),
2044 (_.VT _.RC:$src2),
2045 imm:$cc,
2046 (i32 FROUND_NO_EXC))>, EVEX_B;
2047
2048 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2049 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2050 (outs _.KRC:$dst),
2051 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2052 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002053 "$cc, {sae}, $src2, $src1",
2054 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002055 }
2056}
2057
2058multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2059 let Predicates = [HasAVX512] in {
2060 defm Z : avx512_vcmp_common<_.info512>,
2061 avx512_vcmp_sae<_.info512>, EVEX_V512;
2062
2063 }
2064 let Predicates = [HasAVX512,HasVLX] in {
2065 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2066 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002067 }
2068}
2069
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002070defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2071 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2072defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2073 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002074
2075def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2076 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002077 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2078 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079 imm:$cc), VK8)>;
2080def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2081 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002082 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2083 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084 imm:$cc), VK8)>;
2085def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2086 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002087 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2088 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002090
Asaf Badouh572bbce2015-09-20 08:46:07 +00002091// ----------------------------------------------------------------
2092// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002093//handle fpclass instruction mask = op(reg_scalar,imm)
2094// op(mem_scalar,imm)
2095multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2096 X86VectorVTInfo _, Predicate prd> {
2097 let Predicates = [prd] in {
2098 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2099 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002100 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002101 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2102 (i32 imm:$src2)))], NoItinerary>;
2103 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2104 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2105 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002106 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002107 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002108 (OpNode (_.VT _.RC:$src1),
2109 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002110 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002111 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2112 (ins _.MemOp:$src1, i32u8imm:$src2),
2113 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002114 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002115 [(set _.KRC:$dst,
2116 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2117 (i32 imm:$src2)))], NoItinerary>;
2118 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2119 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2120 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002121 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002122 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002123 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2124 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2125 }
2126 }
2127}
2128
Asaf Badouh572bbce2015-09-20 08:46:07 +00002129//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2130// fpclass(reg_vec, mem_vec, imm)
2131// fpclass(reg_vec, broadcast(eltVt), imm)
2132multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2133 X86VectorVTInfo _, string mem, string broadcast>{
2134 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2135 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002136 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002137 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2138 (i32 imm:$src2)))], NoItinerary>;
2139 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2140 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2141 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002142 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002143 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002144 (OpNode (_.VT _.RC:$src1),
2145 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002146 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2147 (ins _.MemOp:$src1, i32u8imm:$src2),
2148 OpcodeStr##_.Suffix##mem#
2149 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002150 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002151 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2152 (i32 imm:$src2)))], NoItinerary>;
2153 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2154 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2155 OpcodeStr##_.Suffix##mem#
2156 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002157 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002158 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2159 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2160 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2161 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2162 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2163 _.BroadcastStr##", $dst|$dst, ${src1}"
2164 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002165 [(set _.KRC:$dst,(OpNode
2166 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002167 (_.ScalarLdFrag addr:$src1))),
2168 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2169 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2170 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2171 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2172 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2173 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002174 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2175 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002176 (_.ScalarLdFrag addr:$src1))),
2177 (i32 imm:$src2))))], NoItinerary>,
2178 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002179}
2180
Asaf Badouh572bbce2015-09-20 08:46:07 +00002181multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002182 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002183 string broadcast>{
2184 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002185 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002186 broadcast>, EVEX_V512;
2187 }
2188 let Predicates = [prd, HasVLX] in {
2189 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2190 broadcast>, EVEX_V128;
2191 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2192 broadcast>, EVEX_V256;
2193 }
2194}
2195
2196multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002197 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002198 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002199 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002200 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002201 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2202 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2203 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2204 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2205 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002206}
2207
Asaf Badouh696e8e02015-10-18 11:04:38 +00002208defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2209 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002210
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002211//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002212// Mask register copy, including
2213// - copy between mask registers
2214// - load/store mask registers
2215// - copy from GPR to mask register and vice versa
2216//
2217multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2218 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002219 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002220 let hasSideEffects = 0 in
2221 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2222 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2223 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2224 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2225 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2226 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2227 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2228 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002229}
2230
2231multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2232 string OpcodeStr,
2233 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002234 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002236 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002237 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002238 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002239 }
2240}
2241
Robert Khasanov74acbb72014-07-23 14:49:42 +00002242let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002243 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002244 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2245 VEX, PD;
2246
2247let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002248 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002250 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002251
2252let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002253 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2254 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002255 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2256 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002257 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2258 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002259 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2260 VEX, XD, VEX_W;
2261}
2262
2263// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002264def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2265 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2266def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2267 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2268
2269def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2270 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2271def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2272 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2273
2274def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002275 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002276def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002277 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002278 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2279
2280def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002281 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2282def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2283 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002284def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002285 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002286 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2287
2288def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2289 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2290def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2291 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2292def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2293 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2294def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2295 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296
Robert Khasanov74acbb72014-07-23 14:49:42 +00002297// Load/store kreg
2298let Predicates = [HasDQI] in {
2299 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2300 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002301 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2302 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002303
2304 def : Pat<(store VK4:$src, addr:$dst),
2305 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2306 def : Pat<(store VK2:$src, addr:$dst),
2307 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002308 def : Pat<(store VK1:$src, addr:$dst),
2309 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002310
2311 def : Pat<(v2i1 (load addr:$src)),
2312 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2313 def : Pat<(v4i1 (load addr:$src)),
2314 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002315}
2316let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002317 def : Pat<(store VK1:$src, addr:$dst),
2318 (MOV8mr addr:$dst,
2319 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2320 sub_8bit))>;
2321 def : Pat<(store VK2:$src, addr:$dst),
2322 (MOV8mr addr:$dst,
2323 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2324 sub_8bit))>;
2325 def : Pat<(store VK4:$src, addr:$dst),
2326 (MOV8mr addr:$dst,
2327 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002328 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002329 def : Pat<(store VK8:$src, addr:$dst),
2330 (MOV8mr addr:$dst,
2331 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2332 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002333
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002334 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002335 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002336 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002337 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002338 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002339 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002340}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002341
Robert Khasanov74acbb72014-07-23 14:49:42 +00002342let Predicates = [HasAVX512] in {
2343 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002345 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002346 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002347 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2348 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002349}
2350let Predicates = [HasBWI] in {
2351 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2352 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002353 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2354 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002355 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2356 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002357 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2358 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002359}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002360
Robert Khasanov74acbb72014-07-23 14:49:42 +00002361let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002362 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002363 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2364 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002365
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002366 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002367 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002368
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002369 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2370 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2371
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002372 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002373 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002374 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2375 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002376 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002377
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002378 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002379 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002380 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2381 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002382 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002383
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002384 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002385 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002386
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002387 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002388 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002389
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002390 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002391 (EXTRACT_SUBREG
2392 (AND32ri8 (KMOVWrk
2393 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002394
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002395 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002396 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002397
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002398 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002399 (AND64ri8 (SUBREG_TO_REG (i64 0),
2400 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002401
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002402 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002403 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002404 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002405
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002406 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002407 (EXTRACT_SUBREG
2408 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2409 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002410
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002411 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002412 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002414def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2415 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2416def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2417 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2418def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2419 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2420def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2421 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2422def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2423 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2424def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2425 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002426
Igor Bregerd6c187b2016-01-27 08:43:25 +00002427def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2428def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2429def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2430
Igor Bregera77b14d2016-08-11 12:13:46 +00002431def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2432def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2433def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2434def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2435def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2436def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437
2438// Mask unary operation
2439// - KNOT
2440multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002441 RegisterClass KRC, SDPatternOperator OpNode,
2442 Predicate prd> {
2443 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002445 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446 [(set KRC:$dst, (OpNode KRC:$src))]>;
2447}
2448
Robert Khasanov74acbb72014-07-23 14:49:42 +00002449multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2450 SDPatternOperator OpNode> {
2451 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2452 HasDQI>, VEX, PD;
2453 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2454 HasAVX512>, VEX, PS;
2455 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2456 HasBWI>, VEX, PD, VEX_W;
2457 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2458 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459}
2460
Craig Topper7b9cc142016-11-03 06:04:28 +00002461defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002463multiclass avx512_mask_unop_int<string IntName, string InstName> {
2464 let Predicates = [HasAVX512] in
2465 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2466 (i16 GR16:$src)),
2467 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2468 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2469}
2470defm : avx512_mask_unop_int<"knot", "KNOT">;
2471
Robert Khasanov74acbb72014-07-23 14:49:42 +00002472// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002473let Predicates = [HasAVX512, NoDQI] in
2474def : Pat<(vnot VK8:$src),
2475 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2476
2477def : Pat<(vnot VK4:$src),
2478 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2479def : Pat<(vnot VK2:$src),
2480 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002481
2482// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002483// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002485 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002486 Predicate prd, bit IsCommutable> {
2487 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2489 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002490 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2492}
2493
Robert Khasanov595683d2014-07-28 13:46:45 +00002494multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002495 SDPatternOperator OpNode, bit IsCommutable,
2496 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002497 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002498 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002499 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002500 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002501 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002502 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002503 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002504 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002505}
2506
2507def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2508def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002509// These nodes use 'vnot' instead of 'not' to support vectors.
2510def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2511def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512
Craig Topper7b9cc142016-11-03 06:04:28 +00002513defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2514defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2515defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2516defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2517defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2518defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002519
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002520multiclass avx512_mask_binop_int<string IntName, string InstName> {
2521 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002522 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2523 (i16 GR16:$src1), (i16 GR16:$src2)),
2524 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2525 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2526 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002527}
2528
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529defm : avx512_mask_binop_int<"kand", "KAND">;
2530defm : avx512_mask_binop_int<"kandn", "KANDN">;
2531defm : avx512_mask_binop_int<"kor", "KOR">;
2532defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2533defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002534
Craig Topper7b9cc142016-11-03 06:04:28 +00002535multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2536 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002537 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2538 // for the DQI set, this type is legal and KxxxB instruction is used
2539 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002540 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002541 (COPY_TO_REGCLASS
2542 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2543 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2544
2545 // All types smaller than 8 bits require conversion anyway
2546 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2547 (COPY_TO_REGCLASS (Inst
2548 (COPY_TO_REGCLASS VK1:$src1, VK16),
2549 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002550 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002551 (COPY_TO_REGCLASS (Inst
2552 (COPY_TO_REGCLASS VK2:$src1, VK16),
2553 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002554 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002555 (COPY_TO_REGCLASS (Inst
2556 (COPY_TO_REGCLASS VK4:$src1, VK16),
2557 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558}
2559
Craig Topper7b9cc142016-11-03 06:04:28 +00002560defm : avx512_binop_pat<and, and, KANDWrr>;
2561defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2562defm : avx512_binop_pat<or, or, KORWrr>;
2563defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2564defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002565
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002567multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2568 RegisterClass KRCSrc, Predicate prd> {
2569 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002570 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002571 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2572 (ins KRC:$src1, KRC:$src2),
2573 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2574 VEX_4V, VEX_L;
2575
2576 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2577 (!cast<Instruction>(NAME##rr)
2578 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2579 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2580 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002581}
2582
Igor Bregera54a1a82015-09-08 13:10:00 +00002583defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2584defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2585defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002587// Mask bit testing
2588multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002589 SDNode OpNode, Predicate prd> {
2590 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002592 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2594}
2595
Igor Breger5ea0a6812015-08-31 13:30:19 +00002596multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2597 Predicate prdW = HasAVX512> {
2598 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2599 VEX, PD;
2600 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2601 VEX, PS;
2602 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2603 VEX, PS, VEX_W;
2604 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2605 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002606}
2607
2608defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002609defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611// Mask shift
2612multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2613 SDNode OpNode> {
2614 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002615 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002616 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002617 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002618 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2619}
2620
2621multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2622 SDNode OpNode> {
2623 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002624 VEX, TAPD, VEX_W;
2625 let Predicates = [HasDQI] in
2626 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2627 VEX, TAPD;
2628 let Predicates = [HasBWI] in {
2629 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2630 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002631 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2632 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002633 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002634}
2635
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002636defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2637defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002638
2639// Mask setting all 0s or 1s
2640multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2641 let Predicates = [HasAVX512] in
2642 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2643 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2644 [(set KRC:$dst, (VT Val))]>;
2645}
2646
2647multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002648 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002649 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002650 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2651 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652}
2653
2654defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2655defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2656
2657// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2658let Predicates = [HasAVX512] in {
2659 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002660 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2661 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002662 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002663 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2664 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002665 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002666 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2667 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002668}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002669
2670// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2671multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2672 RegisterClass RC, ValueType VT> {
2673 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2674 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002675
Igor Bregerf1bd7612016-03-06 07:46:03 +00002676 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002677 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002678}
2679
2680defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2681defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2682defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2683defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2684defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2685
2686defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2687defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2688defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2689defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2690
2691defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2692defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2693defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2694
2695defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2696defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2697
2698defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002699
Igor Breger999ac752016-03-08 15:21:25 +00002700def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002701 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002702 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2703 VK2))>;
2704def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002705 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002706 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2707 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002708def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2709 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002710def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2711 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002712def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2713 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2714
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002715
Igor Breger86724082016-08-14 05:25:07 +00002716// Patterns for kmask shift
2717multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2718 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002719 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002720 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002721 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002722 RC))>;
2723 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002724 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002725 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002726 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002727 RC))>;
2728}
2729
2730defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2731defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2732defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002733//===----------------------------------------------------------------------===//
2734// AVX-512 - Aligned and unaligned load and store
2735//
2736
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002737
2738multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002739 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002740 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 let hasSideEffects = 0 in {
2742 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 _.ExeDomain>, EVEX;
2745 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2746 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002747 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002748 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002749 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2750 (_.VT _.RC:$src),
2751 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752 EVEX, EVEX_KZ;
2753
Craig Topper4e7b8882016-10-03 02:00:29 +00002754 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002758 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2759 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002760
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002761 let Constraints = "$src0 = $dst" in {
2762 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2763 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2764 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2765 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002766 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767 (_.VT _.RC:$src1),
2768 (_.VT _.RC:$src0))))], _.ExeDomain>,
2769 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002770 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002771 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2772 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002773 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2774 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002775 [(set _.RC:$dst, (_.VT
2776 (vselect _.KRCWM:$mask,
2777 (_.VT (bitconvert (ld_frag addr:$src1))),
2778 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002779 }
Craig Toppere1cac152016-06-07 07:27:54 +00002780 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002781 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2782 (ins _.KRCWM:$mask, _.MemOp:$src),
2783 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2784 "${dst} {${mask}} {z}, $src}",
2785 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2786 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2787 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002788 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002789 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2790 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2791
2792 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2793 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2794
2795 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2796 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2797 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002798}
2799
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2801 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002802 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002803 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002804 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002805 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002806
2807 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002808 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002809 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002810 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002811 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002812 }
2813}
2814
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2816 AVX512VLVectorVTInfo _,
2817 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002818 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002819 let Predicates = [prd] in
2820 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002821 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002822
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002823 let Predicates = [prd, HasVLX] in {
2824 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002825 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002826 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002827 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002828 }
2829}
2830
2831multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002832 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002833
Craig Topper99f6b622016-05-01 01:03:56 +00002834 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002835 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2836 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2837 [], _.ExeDomain>, EVEX;
2838 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2839 (ins _.KRCWM:$mask, _.RC:$src),
2840 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2841 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002842 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002843 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002844 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002845 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002846 "${dst} {${mask}} {z}, $src}",
2847 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002848 }
Igor Breger81b79de2015-11-19 07:43:43 +00002849
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002850 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002851 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002852 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002853 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002854 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2855 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2856 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002857
2858 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2859 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2860 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002861}
2862
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002863
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002864multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2865 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002866 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002867 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2868 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002869
2870 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002871 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2872 masked_store_unaligned>, EVEX_V256;
2873 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2874 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002875 }
2876}
2877
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002878multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2879 AVX512VLVectorVTInfo _, Predicate prd> {
2880 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002881 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2882 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002883
2884 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002885 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2886 masked_store_aligned256>, EVEX_V256;
2887 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2888 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002889 }
2890}
2891
2892defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2893 HasAVX512>,
2894 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2895 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2896
2897defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2898 HasAVX512>,
2899 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2900 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2901
Craig Topperc9293492016-02-26 06:50:29 +00002902defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002903 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002904 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002905 PS, EVEX_CD8<32, CD8VF>;
2906
Craig Topper4e7b8882016-10-03 02:00:29 +00002907defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002908 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002909 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2910 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002911
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002912defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2913 HasAVX512>,
2914 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2915 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002916
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002917defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2918 HasAVX512>,
2919 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2920 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002921
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002922defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2923 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002924 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2925
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002926defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2927 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002928 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2929
Craig Topperc9293492016-02-26 06:50:29 +00002930defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002931 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002932 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002933 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2934
Craig Topperc9293492016-02-26 06:50:29 +00002935defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002936 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002937 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002938 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002939
Craig Topperd875d6b2016-09-29 06:07:09 +00002940// Special instructions to help with spilling when we don't have VLX. We need
2941// to load or store from a ZMM register instead. These are converted in
2942// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002943let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002944 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2945def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2946 "", []>;
2947def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2948 "", []>;
2949def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2950 "", []>;
2951def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2952 "", []>;
2953}
2954
2955let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002956def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002957 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002958def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002959 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002960def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002961 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002962def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002963 "", []>;
2964}
2965
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002966def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002967 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002968 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002969 VK8), VR512:$src)>;
2970
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002971def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002972 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002973 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002974
Craig Topper33c550c2016-05-22 00:39:30 +00002975// These patterns exist to prevent the above patterns from introducing a second
2976// mask inversion when one already exists.
2977def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2978 (bc_v8i64 (v16i32 immAllZerosV)),
2979 (v8i64 VR512:$src))),
2980 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2981def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2982 (v16i32 immAllZerosV),
2983 (v16i32 VR512:$src))),
2984 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2985
Craig Topper14aa2662016-08-11 06:04:04 +00002986let Predicates = [HasVLX, NoBWI] in {
2987 // 128-bit load/store without BWI.
2988 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2989 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2990 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2991 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2992 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2993 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2994 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2995 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2996
2997 // 256-bit load/store without BWI.
2998 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2999 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3000 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
3001 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3002 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
3003 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3004 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
3005 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3006}
3007
Craig Topper95bdabd2016-05-22 23:44:33 +00003008let Predicates = [HasVLX] in {
3009 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3010 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3011 def : Pat<(alignedstore (v2f64 (extract_subvector
3012 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3013 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3014 def : Pat<(alignedstore (v4f32 (extract_subvector
3015 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3016 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3017 def : Pat<(alignedstore (v2i64 (extract_subvector
3018 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3019 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3020 def : Pat<(alignedstore (v4i32 (extract_subvector
3021 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3022 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3023 def : Pat<(alignedstore (v8i16 (extract_subvector
3024 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3025 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3026 def : Pat<(alignedstore (v16i8 (extract_subvector
3027 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3028 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3029
3030 def : Pat<(store (v2f64 (extract_subvector
3031 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3032 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3033 def : Pat<(store (v4f32 (extract_subvector
3034 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3035 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3036 def : Pat<(store (v2i64 (extract_subvector
3037 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3038 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3039 def : Pat<(store (v4i32 (extract_subvector
3040 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3041 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3042 def : Pat<(store (v8i16 (extract_subvector
3043 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3044 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3045 def : Pat<(store (v16i8 (extract_subvector
3046 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3047 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3048
3049 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3050 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3051 def : Pat<(alignedstore (v2f64 (extract_subvector
3052 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3053 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3054 def : Pat<(alignedstore (v4f32 (extract_subvector
3055 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3056 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3057 def : Pat<(alignedstore (v2i64 (extract_subvector
3058 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3059 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3060 def : Pat<(alignedstore (v4i32 (extract_subvector
3061 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3062 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3063 def : Pat<(alignedstore (v8i16 (extract_subvector
3064 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3065 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3066 def : Pat<(alignedstore (v16i8 (extract_subvector
3067 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3068 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3069
3070 def : Pat<(store (v2f64 (extract_subvector
3071 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3072 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3073 def : Pat<(store (v4f32 (extract_subvector
3074 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3075 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3076 def : Pat<(store (v2i64 (extract_subvector
3077 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3078 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3079 def : Pat<(store (v4i32 (extract_subvector
3080 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3081 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3082 def : Pat<(store (v8i16 (extract_subvector
3083 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3084 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3085 def : Pat<(store (v16i8 (extract_subvector
3086 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3087 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3088
3089 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3090 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003091 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3092 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003093 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3094 def : Pat<(alignedstore (v8f32 (extract_subvector
3095 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3096 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003097 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3098 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003099 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003100 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3101 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003102 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003103 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3104 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003105 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003106 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3107 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003108 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3109
3110 def : Pat<(store (v4f64 (extract_subvector
3111 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3112 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3113 def : Pat<(store (v8f32 (extract_subvector
3114 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3115 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3116 def : Pat<(store (v4i64 (extract_subvector
3117 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3118 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3119 def : Pat<(store (v8i32 (extract_subvector
3120 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3121 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3122 def : Pat<(store (v16i16 (extract_subvector
3123 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3124 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3125 def : Pat<(store (v32i8 (extract_subvector
3126 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3127 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3128}
3129
3130
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003131// Move Int Doubleword to Packed Double Int
3132//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003133def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003134 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135 [(set VR128X:$dst,
3136 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003137 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003138def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003139 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140 [(set VR128X:$dst,
3141 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003142 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003143def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003144 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003145 [(set VR128X:$dst,
3146 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003147 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003148let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3149def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3150 (ins i64mem:$src),
3151 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003152 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003153let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003154def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003155 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003156 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003158def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003159 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003160 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003161 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003162def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003163 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003164 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3166 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003167}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003168
3169// Move Int Doubleword to Single Scalar
3170//
Craig Topper88adf2a2013-10-12 05:41:08 +00003171let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003172def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003173 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003175 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003176
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003177def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003178 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003180 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003181}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003183// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003185def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003186 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003187 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003188 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003189 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003190def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003191 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003192 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003193 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003194 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003195 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003196
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003197// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198//
3199def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003200 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003201 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3202 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003203 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003204 Requires<[HasAVX512, In64BitMode]>;
3205
Craig Topperc648c9b2015-12-28 06:11:42 +00003206let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3207def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3208 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003209 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003210 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003211
Craig Topperc648c9b2015-12-28 06:11:42 +00003212def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3213 (ins i64mem:$dst, VR128X:$src),
3214 "vmovq\t{$src, $dst|$dst, $src}",
3215 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3216 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003217 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003218 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3219
3220let hasSideEffects = 0 in
3221def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3222 (ins VR128X:$src),
3223 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003224 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003225
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003226// Move Scalar Single to Double Int
3227//
Craig Topper88adf2a2013-10-12 05:41:08 +00003228let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003229def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003230 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003231 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003232 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003233 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003234def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003236 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003237 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003238 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003239}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003240
3241// Move Quadword Int to Packed Quadword Int
3242//
Craig Topperc648c9b2015-12-28 06:11:42 +00003243def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003244 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003245 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003246 [(set VR128X:$dst,
3247 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003248 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003249
3250//===----------------------------------------------------------------------===//
3251// AVX-512 MOVSS, MOVSD
3252//===----------------------------------------------------------------------===//
3253
Craig Topperc7de3a12016-07-29 02:49:08 +00003254multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003255 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003256 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3257 (ins _.RC:$src1, _.FRC:$src2),
3258 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3259 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3260 (scalar_to_vector _.FRC:$src2))))],
3261 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3262 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3263 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3264 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3265 "$dst {${mask}} {z}, $src1, $src2}"),
3266 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3267 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3268 _.ImmAllZerosV)))],
3269 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3270 let Constraints = "$src0 = $dst" in
3271 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3272 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3273 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3274 "$dst {${mask}}, $src1, $src2}"),
3275 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3276 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3277 (_.VT _.RC:$src0))))],
3278 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003279 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003280 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3281 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3282 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3283 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3284 let mayLoad = 1, hasSideEffects = 0 in {
3285 let Constraints = "$src0 = $dst" in
3286 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3287 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3288 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3289 "$dst {${mask}}, $src}"),
3290 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3291 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3292 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3293 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3294 "$dst {${mask}} {z}, $src}"),
3295 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003296 }
Craig Toppere1cac152016-06-07 07:27:54 +00003297 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3298 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3299 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3300 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003301 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003302 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3303 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3304 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3305 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003306}
3307
Asaf Badouh41ecf462015-12-06 13:26:56 +00003308defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3309 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310
Asaf Badouh41ecf462015-12-06 13:26:56 +00003311defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3312 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003313
Ayman Musa46af8f92016-11-13 14:29:32 +00003314
3315multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3316 PatLeaf ZeroFP, X86VectorVTInfo _> {
3317
3318def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003319 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003320 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3321 (_.EltVT _.FRC:$src1),
3322 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003323 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003324 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3325 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3326 (_.VT _.RC:$src0),
3327 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3328 _.RC)>;
3329
3330def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003331 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003332 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3333 (_.EltVT _.FRC:$src1),
3334 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003335 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003336 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3337 (_.VT _.RC:$src0),
3338 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3339 _.RC)>;
3340
3341}
3342
3343multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3344 dag Mask, RegisterClass MaskRC> {
3345
3346def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003347 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003348 (_.info256.VT (insert_subvector undef,
3349 (_.info128.VT _.info128.RC:$src),
3350 (i64 0))),
3351 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003352 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003353 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003354 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003355
3356}
3357
3358multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3359 dag Mask, RegisterClass MaskRC> {
3360
3361def : Pat<(_.info128.VT (extract_subvector
3362 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003363 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003364 (v16i32 immAllZerosV))))),
3365 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003366 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003367 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3368 addr:$srcAddr)>;
3369
3370def : Pat<(_.info128.VT (extract_subvector
3371 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3372 (_.info512.VT (insert_subvector undef,
3373 (_.info256.VT (insert_subvector undef,
3374 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3375 (i64 0))),
3376 (i64 0))))),
3377 (i64 0))),
3378 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3379 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3380 addr:$srcAddr)>;
3381
3382}
3383
3384defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3385defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3386
3387defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3388 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3389defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3390 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3391defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3392 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3393
3394defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3395 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3396defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3397 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3398defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3399 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3400
Craig Topper74ed0872016-05-18 06:55:59 +00003401def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003402 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003403 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003404
Craig Topper74ed0872016-05-18 06:55:59 +00003405def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003406 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003407 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003408
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003409def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3410 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3411 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3412
Craig Topper99f6b622016-05-01 01:03:56 +00003413let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003414defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3415 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3416 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3417 XS, EVEX_4V, VEX_LIG;
3418
Craig Topper99f6b622016-05-01 01:03:56 +00003419let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003420defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3421 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3422 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3423 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424
3425let Predicates = [HasAVX512] in {
3426 let AddedComplexity = 15 in {
3427 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3428 // MOVS{S,D} to the lower bits.
3429 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3430 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3431 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3432 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3433 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3434 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3435 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3436 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003437 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438
3439 // Move low f32 and clear high bits.
3440 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3441 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003442 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003443 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3444 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3445 (SUBREG_TO_REG (i32 0),
3446 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003447 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003448 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3449 (SUBREG_TO_REG (i32 0),
3450 (VMOVSSZrr (v4f32 (V_SET0)),
3451 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3452 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3453 (SUBREG_TO_REG (i32 0),
3454 (VMOVSSZrr (v4i32 (V_SET0)),
3455 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003456
3457 let AddedComplexity = 20 in {
3458 // MOVSSrm zeros the high parts of the register; represent this
3459 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3460 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3461 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3462 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3463 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3464 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3465 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003466 def : Pat<(v4f32 (X86vzload addr:$src)),
3467 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003468
3469 // MOVSDrm zeros the high parts of the register; represent this
3470 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3471 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3472 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3473 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3474 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3475 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3476 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3477 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3478 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3479 def : Pat<(v2f64 (X86vzload addr:$src)),
3480 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3481
3482 // Represent the same patterns above but in the form they appear for
3483 // 256-bit types
3484 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3485 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003486 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003487 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3488 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3489 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003490 def : Pat<(v8f32 (X86vzload addr:$src)),
3491 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003492 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3493 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3494 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003495 def : Pat<(v4f64 (X86vzload addr:$src)),
3496 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003497
3498 // Represent the same patterns above but in the form they appear for
3499 // 512-bit types
3500 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3501 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3502 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3503 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3504 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3505 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003506 def : Pat<(v16f32 (X86vzload addr:$src)),
3507 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003508 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3509 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3510 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003511 def : Pat<(v8f64 (X86vzload addr:$src)),
3512 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003513 }
3514 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3515 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3516 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3517 FR32X:$src)), sub_xmm)>;
3518 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3519 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3520 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3521 FR64X:$src)), sub_xmm)>;
3522 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3523 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003524 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003525
3526 // Move low f64 and clear high bits.
3527 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3528 (SUBREG_TO_REG (i32 0),
3529 (VMOVSDZrr (v2f64 (V_SET0)),
3530 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003531 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3532 (SUBREG_TO_REG (i32 0),
3533 (VMOVSDZrr (v2f64 (V_SET0)),
3534 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003535
3536 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3537 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3538 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003539 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3540 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3541 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003542
3543 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003544 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545 addr:$dst),
3546 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003547
3548 // Shuffle with VMOVSS
3549 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3550 (VMOVSSZrr (v4i32 VR128X:$src1),
3551 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3552 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3553 (VMOVSSZrr (v4f32 VR128X:$src1),
3554 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3555
3556 // 256-bit variants
3557 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3558 (SUBREG_TO_REG (i32 0),
3559 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3560 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3561 sub_xmm)>;
3562 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3563 (SUBREG_TO_REG (i32 0),
3564 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3565 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3566 sub_xmm)>;
3567
3568 // Shuffle with VMOVSD
3569 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3570 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3571 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3572 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3573 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3574 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3575 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3576 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3577
3578 // 256-bit variants
3579 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3580 (SUBREG_TO_REG (i32 0),
3581 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3582 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3583 sub_xmm)>;
3584 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3585 (SUBREG_TO_REG (i32 0),
3586 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3587 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3588 sub_xmm)>;
3589
3590 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3591 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3592 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3593 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3594 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3595 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3596 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3597 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3598}
3599
3600let AddedComplexity = 15 in
3601def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3602 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003603 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003604 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003605 (v2i64 VR128X:$src))))],
3606 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3607
Igor Breger4ec5abf2015-11-03 07:30:17 +00003608let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003609def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3610 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003611 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003612 [(set VR128X:$dst, (v2i64 (X86vzmovl
3613 (loadv2i64 addr:$src))))],
3614 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3615 EVEX_CD8<8, CD8VT8>;
3616
3617let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003618 let AddedComplexity = 15 in {
3619 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3620 (VMOVDI2PDIZrr GR32:$src)>;
3621
3622 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3623 (VMOV64toPQIZrr GR64:$src)>;
3624
3625 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3626 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3627 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003628
3629 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3630 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3631 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003632 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003633 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3634 let AddedComplexity = 20 in {
3635 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3636 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003637 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3638 (VMOVDI2PDIZrm addr:$src)>;
3639 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3640 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003641 def : Pat<(v4i32 (X86vzload addr:$src)),
3642 (VMOVDI2PDIZrm addr:$src)>;
3643 def : Pat<(v8i32 (X86vzload addr:$src)),
3644 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003645 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003646 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003647 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003648 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003649 def : Pat<(v2i64 (X86vzload addr:$src)),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003650 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003651 def : Pat<(v4i64 (X86vzload addr:$src)),
3652 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003653 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003654
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003655 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3656 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3657 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3658 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003659 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3660 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3661 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3662
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003663 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003664 def : Pat<(v16i32 (X86vzload addr:$src)),
3665 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003666 def : Pat<(v8i64 (X86vzload addr:$src)),
3667 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003668}
3669
3670def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3671 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3672
3673def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3674 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3675
3676def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3677 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3678
3679def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3680 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3681
3682//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003683// AVX-512 - Non-temporals
3684//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003685let SchedRW = [WriteLoad] in {
3686 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3687 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3688 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3689 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3690 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003691
Craig Topper2f90c1f2016-06-07 07:27:57 +00003692 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003693 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003694 (ins i256mem:$src),
3695 "vmovntdqa\t{$src, $dst|$dst, $src}",
3696 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3697 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3698 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003699
Robert Khasanoved882972014-08-13 10:46:00 +00003700 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003701 (ins i128mem:$src),
3702 "vmovntdqa\t{$src, $dst|$dst, $src}",
3703 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3704 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3705 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003706 }
Adam Nemetefd07852014-06-18 16:51:10 +00003707}
3708
Igor Bregerd3341f52016-01-20 13:11:47 +00003709multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3710 PatFrag st_frag = alignednontemporalstore,
3711 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003712 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003713 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003714 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003715 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3716 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003717}
3718
Igor Bregerd3341f52016-01-20 13:11:47 +00003719multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3720 AVX512VLVectorVTInfo VTInfo> {
3721 let Predicates = [HasAVX512] in
3722 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003723
Igor Bregerd3341f52016-01-20 13:11:47 +00003724 let Predicates = [HasAVX512, HasVLX] in {
3725 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3726 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003727 }
3728}
3729
Igor Bregerd3341f52016-01-20 13:11:47 +00003730defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3731defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3732defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003733
Craig Topper707c89c2016-05-08 23:43:17 +00003734let Predicates = [HasAVX512], AddedComplexity = 400 in {
3735 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3736 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3737 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3738 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3739 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3740 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003741
3742 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3743 (VMOVNTDQAZrm addr:$src)>;
3744 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3745 (VMOVNTDQAZrm addr:$src)>;
3746 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3747 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003748 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003749 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003750 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003751 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003752 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003753 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003754}
3755
Craig Topperc41320d2016-05-08 23:08:45 +00003756let Predicates = [HasVLX], AddedComplexity = 400 in {
3757 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3758 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3759 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3760 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3761 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3762 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3763
Simon Pilgrim9a896232016-06-07 13:34:24 +00003764 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3765 (VMOVNTDQAZ256rm addr:$src)>;
3766 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3767 (VMOVNTDQAZ256rm addr:$src)>;
3768 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3769 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003770 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003771 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003772 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003773 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003774 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003775 (VMOVNTDQAZ256rm addr:$src)>;
3776
Craig Topperc41320d2016-05-08 23:08:45 +00003777 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3778 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3779 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3780 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3781 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3782 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003783
3784 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3785 (VMOVNTDQAZ128rm addr:$src)>;
3786 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3787 (VMOVNTDQAZ128rm addr:$src)>;
3788 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3789 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003790 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003791 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003792 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003793 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003794 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003795 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003796}
3797
Adam Nemet7f62b232014-06-10 16:39:53 +00003798//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003799// AVX-512 - Integer arithmetic
3800//
3801multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003802 X86VectorVTInfo _, OpndItins itins,
3803 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003804 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003805 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003806 "$src2, $src1", "$src1, $src2",
3807 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003808 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003809 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003810
Craig Toppere1cac152016-06-07 07:27:54 +00003811 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3812 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3813 "$src2, $src1", "$src1, $src2",
3814 (_.VT (OpNode _.RC:$src1,
3815 (bitconvert (_.LdFrag addr:$src2)))),
3816 itins.rm>,
3817 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003818}
3819
3820multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3821 X86VectorVTInfo _, OpndItins itins,
3822 bit IsCommutable = 0> :
3823 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003824 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3825 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3826 "${src2}"##_.BroadcastStr##", $src1",
3827 "$src1, ${src2}"##_.BroadcastStr,
3828 (_.VT (OpNode _.RC:$src1,
3829 (X86VBroadcast
3830 (_.ScalarLdFrag addr:$src2)))),
3831 itins.rm>,
3832 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003833}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003834
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003835multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3836 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3837 Predicate prd, bit IsCommutable = 0> {
3838 let Predicates = [prd] in
3839 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3840 IsCommutable>, EVEX_V512;
3841
3842 let Predicates = [prd, HasVLX] in {
3843 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3844 IsCommutable>, EVEX_V256;
3845 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3846 IsCommutable>, EVEX_V128;
3847 }
3848}
3849
Robert Khasanov545d1b72014-10-14 14:36:19 +00003850multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3851 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3852 Predicate prd, bit IsCommutable = 0> {
3853 let Predicates = [prd] in
3854 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3855 IsCommutable>, EVEX_V512;
3856
3857 let Predicates = [prd, HasVLX] in {
3858 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3859 IsCommutable>, EVEX_V256;
3860 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3861 IsCommutable>, EVEX_V128;
3862 }
3863}
3864
3865multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3866 OpndItins itins, Predicate prd,
3867 bit IsCommutable = 0> {
3868 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3869 itins, prd, IsCommutable>,
3870 VEX_W, EVEX_CD8<64, CD8VF>;
3871}
3872
3873multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3874 OpndItins itins, Predicate prd,
3875 bit IsCommutable = 0> {
3876 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3877 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3878}
3879
3880multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3881 OpndItins itins, Predicate prd,
3882 bit IsCommutable = 0> {
3883 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3884 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3885}
3886
3887multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3888 OpndItins itins, Predicate prd,
3889 bit IsCommutable = 0> {
3890 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3891 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3892}
3893
3894multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3895 SDNode OpNode, OpndItins itins, Predicate prd,
3896 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003897 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003898 IsCommutable>;
3899
Igor Bregerf2460112015-07-26 14:41:44 +00003900 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003901 IsCommutable>;
3902}
3903
3904multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3905 SDNode OpNode, OpndItins itins, Predicate prd,
3906 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003907 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003908 IsCommutable>;
3909
Igor Bregerf2460112015-07-26 14:41:44 +00003910 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003911 IsCommutable>;
3912}
3913
3914multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3915 bits<8> opc_d, bits<8> opc_q,
3916 string OpcodeStr, SDNode OpNode,
3917 OpndItins itins, bit IsCommutable = 0> {
3918 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3919 itins, HasAVX512, IsCommutable>,
3920 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3921 itins, HasBWI, IsCommutable>;
3922}
3923
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003924multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003925 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003926 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3927 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003928 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003929 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003930 "$src2, $src1","$src1, $src2",
3931 (_Dst.VT (OpNode
3932 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003933 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003934 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003935 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003936 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3937 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3938 "$src2, $src1", "$src1, $src2",
3939 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3940 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003941 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003942 AVX512BIBase, EVEX_4V;
3943
3944 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3945 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3946 OpcodeStr,
3947 "${src2}"##_Brdct.BroadcastStr##", $src1",
3948 "$src1, ${src2}"##_Dst.BroadcastStr,
3949 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3950 (_Brdct.VT (X86VBroadcast
3951 (_Brdct.ScalarLdFrag addr:$src2)))))),
3952 itins.rm>,
3953 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003954}
3955
Robert Khasanov545d1b72014-10-14 14:36:19 +00003956defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3957 SSE_INTALU_ITINS_P, 1>;
3958defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3959 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003960defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3961 SSE_INTALU_ITINS_P, HasBWI, 1>;
3962defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3963 SSE_INTALU_ITINS_P, HasBWI, 0>;
3964defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003965 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003966defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003967 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003968defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003969 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003970defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003971 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003972defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003973 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003974defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003975 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003976defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003977 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003978defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003979 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003980defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003981 SSE_INTALU_ITINS_P, HasBWI, 1>;
3982
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003983multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003984 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3985 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3986 let Predicates = [prd] in
3987 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3988 _SrcVTInfo.info512, _DstVTInfo.info512,
3989 v8i64_info, IsCommutable>,
3990 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3991 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003992 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003993 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003994 v4i64x_info, IsCommutable>,
3995 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003996 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003997 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003998 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003999 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4000 }
Michael Liao66233b72015-08-06 09:06:20 +00004001}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004002
4003defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004004 avx512vl_i32_info, avx512vl_i64_info,
4005 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004006defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004007 avx512vl_i32_info, avx512vl_i64_info,
4008 X86pmuludq, HasAVX512, 1>;
4009defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4010 avx512vl_i8_info, avx512vl_i8_info,
4011 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004012
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004013multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4014 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004015 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4016 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4017 OpcodeStr,
4018 "${src2}"##_Src.BroadcastStr##", $src1",
4019 "$src1, ${src2}"##_Src.BroadcastStr,
4020 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4021 (_Src.VT (X86VBroadcast
4022 (_Src.ScalarLdFrag addr:$src2))))))>,
4023 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004024}
4025
Michael Liao66233b72015-08-06 09:06:20 +00004026multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4027 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004028 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004029 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004030 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004031 "$src2, $src1","$src1, $src2",
4032 (_Dst.VT (OpNode
4033 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004034 (_Src.VT _Src.RC:$src2))),
4035 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004036 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004037 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4038 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4039 "$src2, $src1", "$src1, $src2",
4040 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4041 (bitconvert (_Src.LdFrag addr:$src2))))>,
4042 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004043}
4044
4045multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4046 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004047 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004048 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4049 v32i16_info>,
4050 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4051 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004052 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004053 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4054 v16i16x_info>,
4055 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4056 v16i16x_info>, EVEX_V256;
4057 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4058 v8i16x_info>,
4059 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4060 v8i16x_info>, EVEX_V128;
4061 }
4062}
4063multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4064 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004065 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004066 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4067 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004068 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004069 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4070 v32i8x_info>, EVEX_V256;
4071 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4072 v16i8x_info>, EVEX_V128;
4073 }
4074}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004075
4076multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4077 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004078 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004079 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004080 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004081 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004082 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004083 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004084 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004085 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004086 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004087 }
4088}
4089
Craig Topperb6da6542016-05-01 17:38:32 +00004090defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4091defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4092defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4093defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004094
Craig Topper5acb5a12016-05-01 06:24:57 +00004095defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4096 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4097defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004098 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004099
Igor Bregerf2460112015-07-26 14:41:44 +00004100defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004101 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004102defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004103 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004104defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004105 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004106
Igor Bregerf2460112015-07-26 14:41:44 +00004107defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004108 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004109defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004110 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004111defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004112 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004113
Igor Bregerf2460112015-07-26 14:41:44 +00004114defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004115 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004116defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004117 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004118defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004119 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004120
Igor Bregerf2460112015-07-26 14:41:44 +00004121defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004122 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004123defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004124 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004125defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004126 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004127
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004128// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4129let Predicates = [HasDQI, NoVLX] in {
4130 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4131 (EXTRACT_SUBREG
4132 (VPMULLQZrr
4133 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4134 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4135 sub_ymm)>;
4136
4137 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4138 (EXTRACT_SUBREG
4139 (VPMULLQZrr
4140 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4141 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4142 sub_xmm)>;
4143}
4144
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004145//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004146// AVX-512 Logical Instructions
4147//===----------------------------------------------------------------------===//
4148
Craig Topperabe80cc2016-08-28 06:06:28 +00004149multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4150 X86VectorVTInfo _, OpndItins itins,
4151 bit IsCommutable = 0> {
4152 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4153 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4154 "$src2, $src1", "$src1, $src2",
4155 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4156 (bitconvert (_.VT _.RC:$src2)))),
4157 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4158 _.RC:$src2)))),
4159 itins.rr, IsCommutable>,
4160 AVX512BIBase, EVEX_4V;
4161
4162 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4163 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4164 "$src2, $src1", "$src1, $src2",
4165 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4166 (bitconvert (_.LdFrag addr:$src2)))),
4167 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4168 (bitconvert (_.LdFrag addr:$src2)))))),
4169 itins.rm>,
4170 AVX512BIBase, EVEX_4V;
4171}
4172
4173multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4174 X86VectorVTInfo _, OpndItins itins,
4175 bit IsCommutable = 0> :
4176 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4177 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4178 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4179 "${src2}"##_.BroadcastStr##", $src1",
4180 "$src1, ${src2}"##_.BroadcastStr,
4181 (_.i64VT (OpNode _.RC:$src1,
4182 (bitconvert
4183 (_.VT (X86VBroadcast
4184 (_.ScalarLdFrag addr:$src2)))))),
4185 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4186 (bitconvert
4187 (_.VT (X86VBroadcast
4188 (_.ScalarLdFrag addr:$src2)))))))),
4189 itins.rm>,
4190 AVX512BIBase, EVEX_4V, EVEX_B;
4191}
4192
4193multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4194 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4195 Predicate prd, bit IsCommutable = 0> {
4196 let Predicates = [prd] in
4197 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4198 IsCommutable>, EVEX_V512;
4199
4200 let Predicates = [prd, HasVLX] in {
4201 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4202 IsCommutable>, EVEX_V256;
4203 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4204 IsCommutable>, EVEX_V128;
4205 }
4206}
4207
4208multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4209 OpndItins itins, Predicate prd,
4210 bit IsCommutable = 0> {
4211 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4212 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4213}
4214
4215multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4216 OpndItins itins, Predicate prd,
4217 bit IsCommutable = 0> {
4218 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4219 itins, prd, IsCommutable>,
4220 VEX_W, EVEX_CD8<64, CD8VF>;
4221}
4222
4223multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4224 SDNode OpNode, OpndItins itins, Predicate prd,
4225 bit IsCommutable = 0> {
4226 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4227 IsCommutable>;
4228
4229 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4230 IsCommutable>;
4231}
4232
4233defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004234 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004235defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004236 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004237defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004238 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004239defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004240 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004241
4242//===----------------------------------------------------------------------===//
4243// AVX-512 FP arithmetic
4244//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004245multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4246 SDNode OpNode, SDNode VecNode, OpndItins itins,
4247 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004248 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004249 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4250 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4251 "$src2, $src1", "$src1, $src2",
4252 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4253 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004254 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004255
4256 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004257 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004258 "$src2, $src1", "$src1, $src2",
4259 (VecNode (_.VT _.RC:$src1),
4260 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4261 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004262 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004263 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004264 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004265 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004266 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4267 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004268 itins.rr> {
4269 let isCommutable = IsCommutable;
4270 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004271 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004272 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004273 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4274 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004275 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004276 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004277 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004278}
4279
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004280multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004281 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004282 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004283 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4284 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4285 "$rc, $src2, $src1", "$src1, $src2, $rc",
4286 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004287 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004288 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004289}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004290multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4291 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004292 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004293 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4294 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004295 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004296 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004297 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004298}
4299
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004300multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4301 SDNode VecNode,
4302 SizeItins itins, bit IsCommutable> {
4303 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4304 itins.s, IsCommutable>,
4305 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4306 itins.s, IsCommutable>,
4307 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4308 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4309 itins.d, IsCommutable>,
4310 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4311 itins.d, IsCommutable>,
4312 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4313}
4314
4315multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4316 SDNode VecNode,
4317 SizeItins itins, bit IsCommutable> {
4318 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4319 itins.s, IsCommutable>,
4320 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4321 itins.s, IsCommutable>,
4322 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4323 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4324 itins.d, IsCommutable>,
4325 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4326 itins.d, IsCommutable>,
4327 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4328}
4329defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004330defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004331defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004332defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004333defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4334defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4335
4336// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4337// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4338multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4339 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004340 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004341 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4342 (ins _.FRC:$src1, _.FRC:$src2),
4343 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4344 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004345 itins.rr> {
4346 let isCommutable = 1;
4347 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004348 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4349 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4350 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4351 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4352 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4353 }
4354}
4355defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4356 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4357 EVEX_CD8<32, CD8VT1>;
4358
4359defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4360 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4361 EVEX_CD8<64, CD8VT1>;
4362
4363defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4364 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4365 EVEX_CD8<32, CD8VT1>;
4366
4367defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4368 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4369 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004370
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004371multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004372 X86VectorVTInfo _, OpndItins itins,
4373 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004374 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004375 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4376 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4377 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004378 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4379 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004380 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4381 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4382 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004383 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4384 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004385 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4386 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4387 "${src2}"##_.BroadcastStr##", $src1",
4388 "$src1, ${src2}"##_.BroadcastStr,
4389 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004390 (_.ScalarLdFrag addr:$src2)))),
4391 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004392 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004393}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004394
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004395multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004396 X86VectorVTInfo _> {
4397 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004398 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4399 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4400 "$rc, $src2, $src1", "$src1, $src2, $rc",
4401 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4402 EVEX_4V, EVEX_B, EVEX_RC;
4403}
4404
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004405
4406multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004407 X86VectorVTInfo _> {
4408 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004409 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4410 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4411 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4412 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4413 EVEX_4V, EVEX_B;
4414}
4415
Michael Liao66233b72015-08-06 09:06:20 +00004416multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004417 Predicate prd, SizeItins itins,
4418 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004419 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004420 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004421 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004422 EVEX_CD8<32, CD8VF>;
4423 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004424 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004425 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004426 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004427
Robert Khasanov595e5982014-10-29 15:43:02 +00004428 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004429 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004430 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004431 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004432 EVEX_CD8<32, CD8VF>;
4433 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004434 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004435 EVEX_CD8<32, CD8VF>;
4436 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004437 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004438 EVEX_CD8<64, CD8VF>;
4439 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004440 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004441 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004442 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004443}
4444
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004445multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004446 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004447 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004448 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004449 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4450}
4451
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004452multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004453 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004454 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004455 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004456 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4457}
4458
Craig Topper9433f972016-08-02 06:16:53 +00004459defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4460 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004461 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004462defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4463 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004464 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004465defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004466 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004467defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004468 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004469defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4470 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004471 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004472defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4473 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004474 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004475let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004476 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4477 SSE_ALU_ITINS_P, 1>;
4478 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4479 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004480}
Craig Topper9433f972016-08-02 06:16:53 +00004481defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4482 SSE_ALU_ITINS_P, 1>;
4483defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4484 SSE_ALU_ITINS_P, 0>;
4485defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4486 SSE_ALU_ITINS_P, 1>;
4487defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4488 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004489
Craig Topper8f6827c2016-08-31 05:37:52 +00004490// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004491multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4492 X86VectorVTInfo _, Predicate prd> {
4493let Predicates = [prd] in {
4494 // Masked register-register logical operations.
4495 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4496 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4497 _.RC:$src0)),
4498 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4499 _.RC:$src1, _.RC:$src2)>;
4500 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4501 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4502 _.ImmAllZerosV)),
4503 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4504 _.RC:$src2)>;
4505 // Masked register-memory logical operations.
4506 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4507 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4508 (load addr:$src2)))),
4509 _.RC:$src0)),
4510 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4511 _.RC:$src1, addr:$src2)>;
4512 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4513 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4514 _.ImmAllZerosV)),
4515 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4516 addr:$src2)>;
4517 // Register-broadcast logical operations.
4518 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4519 (bitconvert (_.VT (X86VBroadcast
4520 (_.ScalarLdFrag addr:$src2)))))),
4521 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4522 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4523 (bitconvert
4524 (_.i64VT (OpNode _.RC:$src1,
4525 (bitconvert (_.VT
4526 (X86VBroadcast
4527 (_.ScalarLdFrag addr:$src2))))))),
4528 _.RC:$src0)),
4529 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4530 _.RC:$src1, addr:$src2)>;
4531 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4532 (bitconvert
4533 (_.i64VT (OpNode _.RC:$src1,
4534 (bitconvert (_.VT
4535 (X86VBroadcast
4536 (_.ScalarLdFrag addr:$src2))))))),
4537 _.ImmAllZerosV)),
4538 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4539 _.RC:$src1, addr:$src2)>;
4540}
Craig Topper8f6827c2016-08-31 05:37:52 +00004541}
4542
Craig Topper45d65032016-09-02 05:29:13 +00004543multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4544 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4545 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4546 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4547 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4548 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4549 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004550}
4551
Craig Topper45d65032016-09-02 05:29:13 +00004552defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4553defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4554defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4555defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4556
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004557multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4558 X86VectorVTInfo _> {
4559 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4560 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4561 "$src2, $src1", "$src1, $src2",
4562 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004563 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4564 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4565 "$src2, $src1", "$src1, $src2",
4566 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4567 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4568 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4569 "${src2}"##_.BroadcastStr##", $src1",
4570 "$src1, ${src2}"##_.BroadcastStr,
4571 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4572 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4573 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004574}
4575
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004576multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4577 X86VectorVTInfo _> {
4578 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4579 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4580 "$src2, $src1", "$src1, $src2",
4581 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004582 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4583 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4584 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004585 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004586 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4587 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004588}
4589
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004590multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004591 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004592 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4593 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004594 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004595 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4596 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004597 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4598 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004599 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004600 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4601 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004602 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4603
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004604 // Define only if AVX512VL feature is present.
4605 let Predicates = [HasVLX] in {
4606 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4607 EVEX_V128, EVEX_CD8<32, CD8VF>;
4608 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4609 EVEX_V256, EVEX_CD8<32, CD8VF>;
4610 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4611 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4612 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4613 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4614 }
4615}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004616defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004617
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004618//===----------------------------------------------------------------------===//
4619// AVX-512 VPTESTM instructions
4620//===----------------------------------------------------------------------===//
4621
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004622multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4623 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004624 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004625 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4626 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4627 "$src2, $src1", "$src1, $src2",
4628 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4629 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004630 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4631 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4632 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004633 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004634 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4635 EVEX_4V,
4636 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004637}
4638
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004639multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4640 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004641 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4642 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4643 "${src2}"##_.BroadcastStr##", $src1",
4644 "$src1, ${src2}"##_.BroadcastStr,
4645 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4646 (_.ScalarLdFrag addr:$src2))))>,
4647 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004648}
Igor Bregerfca0a342016-01-28 13:19:25 +00004649
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004650// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004651multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4652 X86VectorVTInfo _, string Suffix> {
4653 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4654 (_.KVT (COPY_TO_REGCLASS
4655 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004656 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004657 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004658 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004659 _.RC:$src2, _.SubRegIdx)),
4660 _.KRC))>;
4661}
4662
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004663multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004664 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004665 let Predicates = [HasAVX512] in
4666 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4667 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4668
4669 let Predicates = [HasAVX512, HasVLX] in {
4670 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4671 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4672 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4673 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4674 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004675 let Predicates = [HasAVX512, NoVLX] in {
4676 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4677 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004678 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004679}
4680
4681multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4682 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004683 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004684 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004685 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004686}
4687
4688multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4689 SDNode OpNode> {
4690 let Predicates = [HasBWI] in {
4691 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4692 EVEX_V512, VEX_W;
4693 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4694 EVEX_V512;
4695 }
4696 let Predicates = [HasVLX, HasBWI] in {
4697
4698 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4699 EVEX_V256, VEX_W;
4700 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4701 EVEX_V128, VEX_W;
4702 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4703 EVEX_V256;
4704 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4705 EVEX_V128;
4706 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004707
Igor Bregerfca0a342016-01-28 13:19:25 +00004708 let Predicates = [HasAVX512, NoVLX] in {
4709 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4710 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4711 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4712 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004713 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004714
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004715}
4716
4717multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4718 SDNode OpNode> :
4719 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4720 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4721
4722defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4723defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004724
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004725
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004726//===----------------------------------------------------------------------===//
4727// AVX-512 Shift instructions
4728//===----------------------------------------------------------------------===//
4729multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004730 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004731 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004732 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004733 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004734 "$src2, $src1", "$src1, $src2",
4735 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004736 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004737 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004738 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004739 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004740 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4741 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004742 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004743 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004744}
4745
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004746multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4747 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004748 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004749 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4750 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4751 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4752 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004753 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004754}
4755
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004756multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004757 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004758 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004759 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004760 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4761 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4762 "$src2, $src1", "$src1, $src2",
4763 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004764 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004765 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4766 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4767 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004768 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004769 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004770 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004771 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004772}
4773
Cameron McInally5fb084e2014-12-11 17:13:05 +00004774multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004775 ValueType SrcVT, PatFrag bc_frag,
4776 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4777 let Predicates = [prd] in
4778 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4779 VTInfo.info512>, EVEX_V512,
4780 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4781 let Predicates = [prd, HasVLX] in {
4782 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4783 VTInfo.info256>, EVEX_V256,
4784 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4785 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4786 VTInfo.info128>, EVEX_V128,
4787 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4788 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004789}
4790
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004791multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4792 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004793 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004794 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004795 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004796 avx512vl_i64_info, HasAVX512>, VEX_W;
4797 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4798 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004799}
4800
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004801multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4802 string OpcodeStr, SDNode OpNode,
4803 AVX512VLVectorVTInfo VTInfo> {
4804 let Predicates = [HasAVX512] in
4805 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4806 VTInfo.info512>,
4807 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4808 VTInfo.info512>, EVEX_V512;
4809 let Predicates = [HasAVX512, HasVLX] in {
4810 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4811 VTInfo.info256>,
4812 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4813 VTInfo.info256>, EVEX_V256;
4814 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4815 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004816 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004817 VTInfo.info128>, EVEX_V128;
4818 }
4819}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004820
Michael Liao66233b72015-08-06 09:06:20 +00004821multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004822 Format ImmFormR, Format ImmFormM,
4823 string OpcodeStr, SDNode OpNode> {
4824 let Predicates = [HasBWI] in
4825 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4826 v32i16_info>, EVEX_V512;
4827 let Predicates = [HasVLX, HasBWI] in {
4828 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4829 v16i16x_info>, EVEX_V256;
4830 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4831 v8i16x_info>, EVEX_V128;
4832 }
4833}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004834
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004835multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4836 Format ImmFormR, Format ImmFormM,
4837 string OpcodeStr, SDNode OpNode> {
4838 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4839 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4840 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4841 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4842}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004843
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004844defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004845 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004846
4847defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004848 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004849
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004850defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004851 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004852
Michael Zuckerman298a6802016-01-13 12:39:33 +00004853defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004854defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004855
4856defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4857defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4858defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004859
4860//===-------------------------------------------------------------------===//
4861// Variable Bit Shifts
4862//===-------------------------------------------------------------------===//
4863multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004864 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004865 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004866 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4867 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4868 "$src2, $src1", "$src1, $src2",
4869 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004870 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004871 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4872 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4873 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004874 (_.VT (OpNode _.RC:$src1,
4875 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004876 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004877 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004878 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004879}
4880
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004881multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4882 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004883 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004884 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4885 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4886 "${src2}"##_.BroadcastStr##", $src1",
4887 "$src1, ${src2}"##_.BroadcastStr,
4888 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4889 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004890 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004891 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4892}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004893multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4894 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004895 let Predicates = [HasAVX512] in
4896 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4897 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4898
4899 let Predicates = [HasAVX512, HasVLX] in {
4900 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4901 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4902 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4903 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4904 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004905}
4906
4907multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4908 SDNode OpNode> {
4909 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004910 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004911 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004912 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004913}
4914
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004915// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004916multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4917 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004918 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004919 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004920 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004921 (!cast<Instruction>(NAME#"WZrr")
4922 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4923 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4924 sub_ymm)>;
4925
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004926 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004927 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004928 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004929 (!cast<Instruction>(NAME#"WZrr")
4930 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4931 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4932 sub_xmm)>;
4933 }
4934}
4935
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004936multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4937 SDNode OpNode> {
4938 let Predicates = [HasBWI] in
4939 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4940 EVEX_V512, VEX_W;
4941 let Predicates = [HasVLX, HasBWI] in {
4942
4943 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4944 EVEX_V256, VEX_W;
4945 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4946 EVEX_V128, VEX_W;
4947 }
4948}
4949
4950defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004951 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4952 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004953
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004954defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004955 avx512_var_shift_w<0x11, "vpsravw", sra>,
4956 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004957
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004958defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004959 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4960 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004961defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4962defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004963
Craig Topper05629d02016-07-24 07:32:45 +00004964// Special handing for handling VPSRAV intrinsics.
4965multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4966 list<Predicate> p> {
4967 let Predicates = p in {
4968 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4969 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4970 _.RC:$src2)>;
4971 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4972 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4973 _.RC:$src1, addr:$src2)>;
4974 let AddedComplexity = 20 in {
4975 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4976 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4977 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4978 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4979 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4980 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4981 _.RC:$src0)),
4982 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4983 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4984 }
4985 let AddedComplexity = 30 in {
4986 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4987 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4988 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4989 _.RC:$src1, _.RC:$src2)>;
4990 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4991 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4992 _.ImmAllZerosV)),
4993 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4994 _.RC:$src1, addr:$src2)>;
4995 }
4996 }
4997}
4998
4999multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5000 list<Predicate> p> :
5001 avx512_var_shift_int_lowering<InstrStr, _, p> {
5002 let Predicates = p in {
5003 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5004 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5005 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5006 _.RC:$src1, addr:$src2)>;
5007 let AddedComplexity = 20 in
5008 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5009 (X86vsrav _.RC:$src1,
5010 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5011 _.RC:$src0)),
5012 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5013 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5014 let AddedComplexity = 30 in
5015 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5016 (X86vsrav _.RC:$src1,
5017 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5018 _.ImmAllZerosV)),
5019 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5020 _.RC:$src1, addr:$src2)>;
5021 }
5022}
5023
5024defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5025defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5026defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5027defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5028defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5029defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5030defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5031defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5032defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5033
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005034//===-------------------------------------------------------------------===//
5035// 1-src variable permutation VPERMW/D/Q
5036//===-------------------------------------------------------------------===//
5037multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5038 AVX512VLVectorVTInfo _> {
5039 let Predicates = [HasAVX512] in
5040 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5041 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5042
5043 let Predicates = [HasAVX512, HasVLX] in
5044 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5045 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5046}
5047
5048multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5049 string OpcodeStr, SDNode OpNode,
5050 AVX512VLVectorVTInfo VTInfo> {
5051 let Predicates = [HasAVX512] in
5052 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5053 VTInfo.info512>,
5054 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5055 VTInfo.info512>, EVEX_V512;
5056 let Predicates = [HasAVX512, HasVLX] in
5057 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5058 VTInfo.info256>,
5059 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5060 VTInfo.info256>, EVEX_V256;
5061}
5062
Michael Zuckermand9cac592016-01-19 17:07:43 +00005063multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5064 Predicate prd, SDNode OpNode,
5065 AVX512VLVectorVTInfo _> {
5066 let Predicates = [prd] in
5067 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5068 EVEX_V512 ;
5069 let Predicates = [HasVLX, prd] in {
5070 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5071 EVEX_V256 ;
5072 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5073 EVEX_V128 ;
5074 }
5075}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005076
Michael Zuckermand9cac592016-01-19 17:07:43 +00005077defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5078 avx512vl_i16_info>, VEX_W;
5079defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5080 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005081
5082defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5083 avx512vl_i32_info>;
5084defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5085 avx512vl_i64_info>, VEX_W;
5086defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5087 avx512vl_f32_info>;
5088defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5089 avx512vl_f64_info>, VEX_W;
5090
5091defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5092 X86VPermi, avx512vl_i64_info>,
5093 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5094defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5095 X86VPermi, avx512vl_f64_info>,
5096 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005097//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005098// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005099//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005100
Igor Breger78741a12015-10-04 07:20:41 +00005101multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5102 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5103 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5104 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5105 "$src2, $src1", "$src1, $src2",
5106 (_.VT (OpNode _.RC:$src1,
5107 (Ctrl.VT Ctrl.RC:$src2)))>,
5108 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005109 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5110 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5111 "$src2, $src1", "$src1, $src2",
5112 (_.VT (OpNode
5113 _.RC:$src1,
5114 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5115 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5116 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5117 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5118 "${src2}"##_.BroadcastStr##", $src1",
5119 "$src1, ${src2}"##_.BroadcastStr,
5120 (_.VT (OpNode
5121 _.RC:$src1,
5122 (Ctrl.VT (X86VBroadcast
5123 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5124 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005125}
5126
5127multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5128 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5129 let Predicates = [HasAVX512] in {
5130 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5131 Ctrl.info512>, EVEX_V512;
5132 }
5133 let Predicates = [HasAVX512, HasVLX] in {
5134 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5135 Ctrl.info128>, EVEX_V128;
5136 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5137 Ctrl.info256>, EVEX_V256;
5138 }
5139}
5140
5141multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5142 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5143
5144 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5145 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5146 X86VPermilpi, _>,
5147 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005148}
5149
Craig Topper05948fb2016-08-02 05:11:15 +00005150let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005151defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5152 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005153let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005154defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5155 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005156//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005157// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5158//===----------------------------------------------------------------------===//
5159
5160defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005161 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005162 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5163defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005164 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005165defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005166 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005167
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005168multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5169 let Predicates = [HasBWI] in
5170 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5171
5172 let Predicates = [HasVLX, HasBWI] in {
5173 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5174 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5175 }
5176}
5177
5178defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5179
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005180//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005181// Move Low to High and High to Low packed FP Instructions
5182//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005183def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5184 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005185 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005186 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5187 IIC_SSE_MOV_LH>, EVEX_4V;
5188def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5189 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005190 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005191 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5192 IIC_SSE_MOV_LH>, EVEX_4V;
5193
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005194let Predicates = [HasAVX512] in {
5195 // MOVLHPS patterns
5196 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5197 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5198 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5199 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005200
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005201 // MOVHLPS patterns
5202 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5203 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5204}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005205
5206//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005207// VMOVHPS/PD VMOVLPS Instructions
5208// All patterns was taken from SSS implementation.
5209//===----------------------------------------------------------------------===//
5210multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5211 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005212 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5213 (ins _.RC:$src1, f64mem:$src2),
5214 !strconcat(OpcodeStr,
5215 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5216 [(set _.RC:$dst,
5217 (OpNode _.RC:$src1,
5218 (_.VT (bitconvert
5219 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5220 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005221}
5222
5223defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5224 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5225defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5226 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5227defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5228 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5229defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5230 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5231
5232let Predicates = [HasAVX512] in {
5233 // VMOVHPS patterns
5234 def : Pat<(X86Movlhps VR128X:$src1,
5235 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5236 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5237 def : Pat<(X86Movlhps VR128X:$src1,
5238 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5239 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5240 // VMOVHPD patterns
5241 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5242 (scalar_to_vector (loadf64 addr:$src2)))),
5243 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5244 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5245 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5246 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5247 // VMOVLPS patterns
5248 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5249 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5250 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5251 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5252 // VMOVLPD patterns
5253 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5254 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5255 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5256 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5257 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5258 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5259 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5260}
5261
Igor Bregerb6b27af2015-11-10 07:09:07 +00005262def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5263 (ins f64mem:$dst, VR128X:$src),
5264 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005265 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005266 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5267 (bc_v2f64 (v4f32 VR128X:$src))),
5268 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5269 EVEX, EVEX_CD8<32, CD8VT2>;
5270def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5271 (ins f64mem:$dst, VR128X:$src),
5272 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005273 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005274 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5275 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5276 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5277def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5278 (ins f64mem:$dst, VR128X:$src),
5279 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005280 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005281 (iPTR 0))), addr:$dst)],
5282 IIC_SSE_MOV_LH>,
5283 EVEX, EVEX_CD8<32, CD8VT2>;
5284def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5285 (ins f64mem:$dst, VR128X:$src),
5286 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005287 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005288 (iPTR 0))), addr:$dst)],
5289 IIC_SSE_MOV_LH>,
5290 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005291
Igor Bregerb6b27af2015-11-10 07:09:07 +00005292let Predicates = [HasAVX512] in {
5293 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005294 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005295 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5296 (iPTR 0))), addr:$dst),
5297 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5298 // VMOVLPS patterns
5299 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5300 addr:$src1),
5301 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5302 def : Pat<(store (v4i32 (X86Movlps
5303 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5304 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5305 // VMOVLPD patterns
5306 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5307 addr:$src1),
5308 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5309 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5310 addr:$src1),
5311 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5312}
5313//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005314// FMA - Fused Multiply Operations
5315//
Adam Nemet26371ce2014-10-24 00:02:55 +00005316
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005317multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005318 X86VectorVTInfo _, string Suff> {
5319 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005320 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005321 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005322 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005323 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005324 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005325
Craig Toppere1cac152016-06-07 07:27:54 +00005326 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5327 (ins _.RC:$src2, _.MemOp:$src3),
5328 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005329 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005330 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005331
Craig Toppere1cac152016-06-07 07:27:54 +00005332 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5333 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5334 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5335 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005336 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005337 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005338 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005339 }
Craig Topper318e40b2016-07-25 07:20:31 +00005340
5341 // Additional pattern for folding broadcast nodes in other orders.
5342 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5343 (OpNode _.RC:$src1, _.RC:$src2,
5344 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5345 _.RC:$src1)),
5346 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5347 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005348}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005349
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005350multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005351 X86VectorVTInfo _, string Suff> {
5352 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005353 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005354 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5355 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005356 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005357 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005358}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005359
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005360multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005361 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5362 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005363 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005364 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5365 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5366 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005367 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005368 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005369 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005370 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005371 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005372 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005373 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005374}
5375
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005376multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005377 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005378 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005379 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005380 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005381 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005382}
5383
5384defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5385defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5386defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5387defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5388defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5389defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5390
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005391
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005392multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005393 X86VectorVTInfo _, string Suff> {
5394 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005395 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5396 (ins _.RC:$src2, _.RC:$src3),
5397 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005398 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005399 AVX512FMA3Base;
5400
Craig Toppere1cac152016-06-07 07:27:54 +00005401 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5402 (ins _.RC:$src2, _.MemOp:$src3),
5403 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005404 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005405 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005406
Craig Toppere1cac152016-06-07 07:27:54 +00005407 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5408 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5409 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5410 "$src2, ${src3}"##_.BroadcastStr,
5411 (_.VT (OpNode _.RC:$src2,
5412 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005413 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005414 }
Craig Topper318e40b2016-07-25 07:20:31 +00005415
5416 // Additional patterns for folding broadcast nodes in other orders.
5417 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5418 _.RC:$src2, _.RC:$src1)),
5419 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5420 _.RC:$src2, addr:$src3)>;
5421 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5422 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5423 _.RC:$src2, _.RC:$src1),
5424 _.RC:$src1)),
5425 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5426 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5427 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5428 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5429 _.RC:$src2, _.RC:$src1),
5430 _.ImmAllZerosV)),
5431 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5432 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005433}
5434
5435multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005436 X86VectorVTInfo _, string Suff> {
5437 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005438 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5439 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5440 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005441 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005442 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005443}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005444
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005445multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005446 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5447 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005448 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005449 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5450 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5451 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005452 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005453 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005454 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005455 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005456 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005457 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005458 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005459}
5460
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005461multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005462 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005463 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005464 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005465 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005466 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005467}
5468
5469defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5470defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5471defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5472defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5473defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5474defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5475
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005476multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005477 X86VectorVTInfo _, string Suff> {
5478 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005479 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005480 (ins _.RC:$src2, _.RC:$src3),
5481 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005482 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005483 AVX512FMA3Base;
5484
Craig Toppere1cac152016-06-07 07:27:54 +00005485 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005486 (ins _.RC:$src2, _.MemOp:$src3),
5487 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005488 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005489 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005490
Craig Toppere1cac152016-06-07 07:27:54 +00005491 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005492 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5493 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5494 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005495 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005496 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005497 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005498 }
Craig Topper318e40b2016-07-25 07:20:31 +00005499
5500 // Additional patterns for folding broadcast nodes in other orders.
5501 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5502 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5503 _.RC:$src1, _.RC:$src2),
5504 _.RC:$src1)),
5505 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5506 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005507}
5508
5509multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005510 X86VectorVTInfo _, string Suff> {
5511 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005512 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005513 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5514 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005515 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005516 AVX512FMA3Base, EVEX_B, EVEX_RC;
5517}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005518
5519multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005520 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5521 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005522 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005523 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5524 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5525 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005526 }
5527 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005528 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005529 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005530 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005531 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5532 }
5533}
5534
5535multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005536 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005537 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005538 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005539 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005540 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005541}
5542
5543defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5544defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5545defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5546defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5547defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5548defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005549
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005550// Scalar FMA
5551let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005552multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5553 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5554 dag RHS_r, dag RHS_m > {
5555 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5556 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005557 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005558
Craig Toppere1cac152016-06-07 07:27:54 +00005559 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5560 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005561 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005562
5563 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5564 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005565 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005566 AVX512FMA3Base, EVEX_B, EVEX_RC;
5567
Craig Toppereafdbec2016-08-13 06:48:41 +00005568 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005569 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5570 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5571 !strconcat(OpcodeStr,
5572 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5573 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005574 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5575 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5576 !strconcat(OpcodeStr,
5577 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5578 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005579 }// isCodeGenOnly = 1
5580}
5581}// Constraints = "$src1 = $dst"
5582
5583multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5584 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5585 string SUFF> {
5586
Craig Topper2dca3b22016-07-24 08:26:38 +00005587 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005588 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5589 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5590 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005591 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5592 (i32 imm:$rc))),
5593 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5594 _.FRC:$src3))),
5595 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5596 (_.ScalarLdFrag addr:$src3))))>;
5597
Craig Topper2dca3b22016-07-24 08:26:38 +00005598 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005599 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5600 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005601 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005602 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005603 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5604 (i32 imm:$rc))),
5605 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5606 _.FRC:$src1))),
5607 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5608 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5609
Craig Topper2dca3b22016-07-24 08:26:38 +00005610 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005611 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5612 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005613 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005614 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005615 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5616 (i32 imm:$rc))),
5617 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5618 _.FRC:$src2))),
5619 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5620 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5621}
5622
5623multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5624 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5625 let Predicates = [HasAVX512] in {
5626 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5627 OpNodeRnd, f32x_info, "SS">,
5628 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5629 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5630 OpNodeRnd, f64x_info, "SD">,
5631 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5632 }
5633}
5634
5635defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5636defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5637defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5638defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005639
5640//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005641// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5642//===----------------------------------------------------------------------===//
5643let Constraints = "$src1 = $dst" in {
5644multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5645 X86VectorVTInfo _> {
5646 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5647 (ins _.RC:$src2, _.RC:$src3),
5648 OpcodeStr, "$src3, $src2", "$src2, $src3",
5649 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5650 AVX512FMA3Base;
5651
Craig Toppere1cac152016-06-07 07:27:54 +00005652 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5653 (ins _.RC:$src2, _.MemOp:$src3),
5654 OpcodeStr, "$src3, $src2", "$src2, $src3",
5655 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5656 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005657
Craig Toppere1cac152016-06-07 07:27:54 +00005658 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5659 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5660 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5661 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5662 (OpNode _.RC:$src1,
5663 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5664 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005665}
5666} // Constraints = "$src1 = $dst"
5667
5668multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5669 AVX512VLVectorVTInfo _> {
5670 let Predicates = [HasIFMA] in {
5671 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5672 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5673 }
5674 let Predicates = [HasVLX, HasIFMA] in {
5675 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5676 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5677 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5678 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5679 }
5680}
5681
5682defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5683 avx512vl_i64_info>, VEX_W;
5684defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5685 avx512vl_i64_info>, VEX_W;
5686
5687//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005688// AVX-512 Scalar convert from sign integer to float/double
5689//===----------------------------------------------------------------------===//
5690
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005691multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5692 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5693 PatFrag ld_frag, string asm> {
5694 let hasSideEffects = 0 in {
5695 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5696 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005697 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005698 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005699 let mayLoad = 1 in
5700 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5701 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005702 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005703 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005704 } // hasSideEffects = 0
5705 let isCodeGenOnly = 1 in {
5706 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5707 (ins DstVT.RC:$src1, SrcRC:$src2),
5708 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5709 [(set DstVT.RC:$dst,
5710 (OpNode (DstVT.VT DstVT.RC:$src1),
5711 SrcRC:$src2,
5712 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5713
5714 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5715 (ins DstVT.RC:$src1, x86memop:$src2),
5716 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5717 [(set DstVT.RC:$dst,
5718 (OpNode (DstVT.VT DstVT.RC:$src1),
5719 (ld_frag addr:$src2),
5720 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5721 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005722}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005723
Igor Bregerabe4a792015-06-14 12:44:55 +00005724multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005725 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005726 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5727 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005728 !strconcat(asm,
5729 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005730 [(set DstVT.RC:$dst,
5731 (OpNode (DstVT.VT DstVT.RC:$src1),
5732 SrcRC:$src2,
5733 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5734}
5735
5736multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005737 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5738 PatFrag ld_frag, string asm> {
5739 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5740 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5741 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005742}
5743
Andrew Trick15a47742013-10-09 05:11:10 +00005744let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005745defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005746 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5747 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005748defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005749 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5750 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005751defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005752 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5753 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005754defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005755 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5756 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005757
Craig Topper8f85ad12016-11-14 02:46:58 +00005758def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5759 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5760def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5761 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5762
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005763def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5764 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5765def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005766 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005767def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5768 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5769def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005770 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005771
5772def : Pat<(f32 (sint_to_fp GR32:$src)),
5773 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5774def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005775 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005776def : Pat<(f64 (sint_to_fp GR32:$src)),
5777 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5778def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005779 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5780
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005781defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005782 v4f32x_info, i32mem, loadi32,
5783 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005784defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005785 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5786 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005787defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005788 i32mem, loadi32, "cvtusi2sd{l}">,
5789 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005790defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005791 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5792 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005793
Craig Topper8f85ad12016-11-14 02:46:58 +00005794def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5795 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5796def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5797 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5798
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005799def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5800 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5801def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5802 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5803def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5804 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5805def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5806 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5807
5808def : Pat<(f32 (uint_to_fp GR32:$src)),
5809 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5810def : Pat<(f32 (uint_to_fp GR64:$src)),
5811 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5812def : Pat<(f64 (uint_to_fp GR32:$src)),
5813 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5814def : Pat<(f64 (uint_to_fp GR64:$src)),
5815 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005816}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005817
5818//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005819// AVX-512 Scalar convert from float/double to integer
5820//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005821multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5822 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005823 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005824 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005825 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005826 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5827 EVEX, VEX_LIG;
5828 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5829 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005830 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005831 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005832 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5833 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005834 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005835 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005836 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005837 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005838 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005839}
Asaf Badouh2744d212015-09-20 14:31:19 +00005840
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005841// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005842defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005843 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005844 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005845defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005846 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005847 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005848defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005849 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005850 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005851defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005852 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005853 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005854defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005855 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005856 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005857defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005858 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005859 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005860defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005861 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005862 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005863defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005864 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005865 EVEX_CD8<64, CD8VT1>;
5866
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005867// The SSE version of these instructions are disabled for AVX512.
5868// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5869let Predicates = [HasAVX512] in {
5870 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005871 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005872 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5873 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005874 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005875 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005876 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5877 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005878 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005879 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005880 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5881 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005882 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005883 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005884 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5885 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005886} // HasAVX512
5887
Craig Topperac941b92016-09-25 16:33:53 +00005888let Predicates = [HasAVX512] in {
5889 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5890 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5891 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5892 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5893 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5894 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5895 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5896 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5897 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5898 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5899 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5900 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5901 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5902 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5903 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5904 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5905 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5906 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5907 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5908 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5909} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005910
5911// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005912multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5913 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005914 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005915let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005916 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005917 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5918 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005919 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005920 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005921 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5922 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005923 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005924 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005925 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005926 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005927
Igor Bregerc59b3a22016-08-03 10:58:05 +00005928 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5929 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5930 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5931 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5932 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005933 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5934 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005935
Craig Toppere1cac152016-06-07 07:27:54 +00005936 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005937 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5938 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5939 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5940 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5941 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5942 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5943 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5944 (i32 FROUND_NO_EXC)))]>,
5945 EVEX,VEX_LIG , EVEX_B;
5946 let mayLoad = 1, hasSideEffects = 0 in
5947 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5948 (ins _SrcRC.MemOp:$src),
5949 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5950 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005951
Craig Toppere1cac152016-06-07 07:27:54 +00005952 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005953} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005954}
5955
Asaf Badouh2744d212015-09-20 14:31:19 +00005956
Igor Bregerc59b3a22016-08-03 10:58:05 +00005957defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5958 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005959 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005960defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5961 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005962 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005963defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5964 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005965 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005966defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5967 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005968 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5969
Igor Bregerc59b3a22016-08-03 10:58:05 +00005970defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5971 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005972 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005973defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5974 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005975 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005976defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5977 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005978 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005979defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5980 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005981 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5982let Predicates = [HasAVX512] in {
5983 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005984 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005985 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5986 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005987 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005988 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005989 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5990 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005991 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005992 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005993 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5994 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005995 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005996 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005997 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5998 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005999} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006000//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006001// AVX-512 Convert form float to double and back
6002//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006003multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6004 X86VectorVTInfo _Src, SDNode OpNode> {
6005 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006006 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006007 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006008 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006009 (_Src.VT _Src.RC:$src2),
6010 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006011 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6012 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006013 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006014 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006015 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006016 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006017 (_Src.ScalarLdFrag addr:$src2))),
6018 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006019 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006020}
6021
Asaf Badouh2744d212015-09-20 14:31:19 +00006022// Scalar Coversion with SAE - suppress all exceptions
6023multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6024 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6025 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006026 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006027 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006028 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006029 (_Src.VT _Src.RC:$src2),
6030 (i32 FROUND_NO_EXC)))>,
6031 EVEX_4V, VEX_LIG, EVEX_B;
6032}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006033
Asaf Badouh2744d212015-09-20 14:31:19 +00006034// Scalar Conversion with rounding control (RC)
6035multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6036 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6037 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006038 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006039 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006040 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006041 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6042 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6043 EVEX_B, EVEX_RC;
6044}
Craig Toppera02e3942016-09-23 06:24:43 +00006045multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006046 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006047 X86VectorVTInfo _dst> {
6048 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006049 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006050 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
6051 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
6052 EVEX_V512, XD;
6053 }
6054}
6055
Craig Toppera02e3942016-09-23 06:24:43 +00006056multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006057 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006058 X86VectorVTInfo _dst> {
6059 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006060 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006061 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006062 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
6063 }
6064}
Craig Toppera02e3942016-09-23 06:24:43 +00006065defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006066 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006067defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006068 X86fpextRnd,f32x_info, f64x_info >;
6069
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006070def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006071 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006072 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6073 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006074def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006075 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6076 Requires<[HasAVX512]>;
6077
6078def : Pat<(f64 (extloadf32 addr:$src)),
6079 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006080 Requires<[HasAVX512, OptForSize]>;
6081
Asaf Badouh2744d212015-09-20 14:31:19 +00006082def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006083 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006084 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6085 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006086
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006087def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006088 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006089 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006090 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006091//===----------------------------------------------------------------------===//
6092// AVX-512 Vector convert from signed/unsigned integer to float/double
6093// and from float/double to signed/unsigned integer
6094//===----------------------------------------------------------------------===//
6095
6096multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6097 X86VectorVTInfo _Src, SDNode OpNode,
6098 string Broadcast = _.BroadcastStr,
6099 string Alias = ""> {
6100
6101 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6102 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6103 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6104
6105 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6106 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
6107 (_.VT (OpNode (_Src.VT
6108 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6109
6110 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006111 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006112 "${src}"##Broadcast, "${src}"##Broadcast,
6113 (_.VT (OpNode (_Src.VT
6114 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6115 ))>, EVEX, EVEX_B;
6116}
6117// Coversion with SAE - suppress all exceptions
6118multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6119 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6120 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6121 (ins _Src.RC:$src), OpcodeStr,
6122 "{sae}, $src", "$src, {sae}",
6123 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6124 (i32 FROUND_NO_EXC)))>,
6125 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006126}
6127
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006128// Conversion with rounding control (RC)
6129multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6130 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6131 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6132 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6133 "$rc, $src", "$src, $rc",
6134 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6135 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006136}
6137
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006138// Extend Float to Double
6139multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6140 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006141 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006142 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6143 X86vfpextRnd>, EVEX_V512;
6144 }
6145 let Predicates = [HasVLX] in {
6146 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
6147 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006148 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006149 EVEX_V256;
6150 }
6151}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006152
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006153// Truncate Double to Float
6154multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6155 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006156 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006157 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6158 X86vfproundRnd>, EVEX_V512;
6159 }
6160 let Predicates = [HasVLX] in {
6161 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6162 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006163 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006164 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006165
6166 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6167 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6168 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6169 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6170 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6171 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6172 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6173 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006174 }
6175}
6176
6177defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6178 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6179defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6180 PS, EVEX_CD8<32, CD8VH>;
6181
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006182def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6183 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006184
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006185let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006186 let AddedComplexity = 15 in
6187 def : Pat<(X86vzmovl (v2f64 (bitconvert
6188 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6189 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006190 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6191 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006192 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6193 (VCVTPS2PDZ256rm addr:$src)>;
6194}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006195
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006196// Convert Signed/Unsigned Doubleword to Double
6197multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6198 SDNode OpNode128> {
6199 // No rounding in this op
6200 let Predicates = [HasAVX512] in
6201 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6202 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006203
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006204 let Predicates = [HasVLX] in {
6205 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
6206 OpNode128, "{1to2}">, EVEX_V128;
6207 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6208 EVEX_V256;
6209 }
6210}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006211
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006212// Convert Signed/Unsigned Doubleword to Float
6213multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6214 SDNode OpNodeRnd> {
6215 let Predicates = [HasAVX512] in
6216 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6217 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6218 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006219
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006220 let Predicates = [HasVLX] in {
6221 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6222 EVEX_V128;
6223 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6224 EVEX_V256;
6225 }
6226}
6227
6228// Convert Float to Signed/Unsigned Doubleword with truncation
6229multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6230 SDNode OpNode, SDNode OpNodeRnd> {
6231 let Predicates = [HasAVX512] in {
6232 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6233 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6234 OpNodeRnd>, EVEX_V512;
6235 }
6236 let Predicates = [HasVLX] in {
6237 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6238 EVEX_V128;
6239 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6240 EVEX_V256;
6241 }
6242}
6243
6244// Convert Float to Signed/Unsigned Doubleword
6245multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6246 SDNode OpNode, SDNode OpNodeRnd> {
6247 let Predicates = [HasAVX512] in {
6248 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6249 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6250 OpNodeRnd>, EVEX_V512;
6251 }
6252 let Predicates = [HasVLX] in {
6253 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6254 EVEX_V128;
6255 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6256 EVEX_V256;
6257 }
6258}
6259
6260// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006261multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6262 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006263 let Predicates = [HasAVX512] in {
6264 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6265 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6266 OpNodeRnd>, EVEX_V512;
6267 }
6268 let Predicates = [HasVLX] in {
6269 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006270 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006271 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6272 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006273 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6274 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006275 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6276 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006277
6278 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6279 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6280 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6281 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6282 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6283 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6284 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6285 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006286 }
6287}
6288
6289// Convert Double to Signed/Unsigned Doubleword
6290multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6291 SDNode OpNode, SDNode OpNodeRnd> {
6292 let Predicates = [HasAVX512] in {
6293 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6294 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6295 OpNodeRnd>, EVEX_V512;
6296 }
6297 let Predicates = [HasVLX] in {
6298 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6299 // memory forms of these instructions in Asm Parcer. They have the same
6300 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6301 // due to the same reason.
6302 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6303 "{1to2}", "{x}">, EVEX_V128;
6304 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6305 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006306
6307 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6308 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6309 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6310 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6311 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6312 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6313 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6314 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006315 }
6316}
6317
6318// Convert Double to Signed/Unsigned Quardword
6319multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6320 SDNode OpNode, SDNode OpNodeRnd> {
6321 let Predicates = [HasDQI] in {
6322 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6323 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6324 OpNodeRnd>, EVEX_V512;
6325 }
6326 let Predicates = [HasDQI, HasVLX] in {
6327 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6328 EVEX_V128;
6329 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6330 EVEX_V256;
6331 }
6332}
6333
6334// Convert Double to Signed/Unsigned Quardword with truncation
6335multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6336 SDNode OpNode, SDNode OpNodeRnd> {
6337 let Predicates = [HasDQI] in {
6338 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6339 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6340 OpNodeRnd>, EVEX_V512;
6341 }
6342 let Predicates = [HasDQI, HasVLX] in {
6343 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6344 EVEX_V128;
6345 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6346 EVEX_V256;
6347 }
6348}
6349
6350// Convert Signed/Unsigned Quardword to Double
6351multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6352 SDNode OpNode, SDNode OpNodeRnd> {
6353 let Predicates = [HasDQI] in {
6354 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6355 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6356 OpNodeRnd>, EVEX_V512;
6357 }
6358 let Predicates = [HasDQI, HasVLX] in {
6359 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6360 EVEX_V128;
6361 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6362 EVEX_V256;
6363 }
6364}
6365
6366// Convert Float to Signed/Unsigned Quardword
6367multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6368 SDNode OpNode, SDNode OpNodeRnd> {
6369 let Predicates = [HasDQI] in {
6370 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6371 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6372 OpNodeRnd>, EVEX_V512;
6373 }
6374 let Predicates = [HasDQI, HasVLX] in {
6375 // Explicitly specified broadcast string, since we take only 2 elements
6376 // from v4f32x_info source
6377 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6378 "{1to2}">, EVEX_V128;
6379 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6380 EVEX_V256;
6381 }
6382}
6383
6384// Convert Float to Signed/Unsigned Quardword with truncation
6385multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6386 SDNode OpNode, SDNode OpNodeRnd> {
6387 let Predicates = [HasDQI] in {
6388 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6389 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6390 OpNodeRnd>, EVEX_V512;
6391 }
6392 let Predicates = [HasDQI, HasVLX] in {
6393 // Explicitly specified broadcast string, since we take only 2 elements
6394 // from v4f32x_info source
6395 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
6396 "{1to2}">, EVEX_V128;
6397 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6398 EVEX_V256;
6399 }
6400}
6401
6402// Convert Signed/Unsigned Quardword to Float
6403multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
6404 SDNode OpNode, SDNode OpNodeRnd> {
6405 let Predicates = [HasDQI] in {
6406 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6407 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6408 OpNodeRnd>, EVEX_V512;
6409 }
6410 let Predicates = [HasDQI, HasVLX] in {
6411 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6412 // memory forms of these instructions in Asm Parcer. They have the same
6413 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6414 // due to the same reason.
6415 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
6416 "{1to2}", "{x}">, EVEX_V128;
6417 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6418 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006419
6420 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6421 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6422 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6423 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6424 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6425 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6426 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6427 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006428 }
6429}
6430
6431defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006432 EVEX_CD8<32, CD8VH>;
6433
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006434defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6435 X86VSintToFpRnd>,
6436 PS, EVEX_CD8<32, CD8VF>;
6437
6438defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006439 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006440 XS, EVEX_CD8<32, CD8VF>;
6441
Craig Topper731bf9c2016-11-09 07:31:32 +00006442defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttpd2dq,
Craig Topper3174b6e2016-09-23 06:24:39 +00006443 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006444 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6445
6446defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006447 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006448 EVEX_CD8<32, CD8VF>;
6449
Craig Topperf334ac192016-11-09 07:48:51 +00006450defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
6451 X86cvttpd2udq, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006452 EVEX_CD8<64, CD8VF>;
6453
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006454defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
6455 XS, EVEX_CD8<32, CD8VH>;
6456
6457defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6458 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006459 EVEX_CD8<32, CD8VF>;
6460
Craig Topper19e04b62016-05-19 06:13:58 +00006461defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6462 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006463
Craig Topper19e04b62016-05-19 06:13:58 +00006464defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6465 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006466 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006467
Craig Topper19e04b62016-05-19 06:13:58 +00006468defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6469 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006470 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006471defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6472 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006473 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006474
Craig Topper19e04b62016-05-19 06:13:58 +00006475defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6476 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006477 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006478
Craig Topper19e04b62016-05-19 06:13:58 +00006479defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6480 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006481
Craig Topper19e04b62016-05-19 06:13:58 +00006482defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6483 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006484 PD, EVEX_CD8<64, CD8VF>;
6485
Craig Topper19e04b62016-05-19 06:13:58 +00006486defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6487 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006488
6489defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006490 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006491 PD, EVEX_CD8<64, CD8VF>;
6492
6493defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006494 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006495
6496defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006497 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006498 PD, EVEX_CD8<64, CD8VF>;
6499
6500defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006501 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006502
6503defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006504 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006505
6506defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006507 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006508
6509defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006510 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006511
6512defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006513 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006514
Craig Toppere38c57a2015-11-27 05:44:02 +00006515let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006516def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006517 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006518 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6519 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006520
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006521def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6522 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006523 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6524 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006525
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006526def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6527 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006528 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6529 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006530
Craig Topperf334ac192016-11-09 07:48:51 +00006531def : Pat<(v4i32 (X86cvttpd2udq (v2f64 VR128X:$src))),
6532 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6533 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6534 VR128X:$src, sub_xmm)))), sub_xmm)>;
6535
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006536def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6537 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006538 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6539 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006540
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006541def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6542 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006543 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6544 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006545
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006546def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6547 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006548 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6549 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006550
6551def : Pat<(v2f64 (X86cvtudq2pd (v4i32 VR128X:$src1))),
6552 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6553 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6554 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006555}
6556
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006557let Predicates = [HasAVX512, HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006558 let AddedComplexity = 15 in
6559 def : Pat<(X86vzmovl (v2i64 (bitconvert
6560 (v4i32 (X86cvttpd2dq (v2f64 VR128X:$src)))))),
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006561 (VCVTTPD2DQZ128rr VR128:$src)>;
Craig Topperf334ac192016-11-09 07:48:51 +00006562 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6563 (v4i32 (X86cvttpd2udq (v2f64 VR128X:$src)))))))),
6564 (VCVTTPD2UDQZ128rr VR128:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006565}
6566
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006567let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006568 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006569 (VCVTPD2PSZrm addr:$src)>;
6570 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6571 (VCVTPS2PDZrm addr:$src)>;
6572}
6573
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006574//===----------------------------------------------------------------------===//
6575// Half precision conversion instructions
6576//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006577multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006578 X86MemOperand x86memop, PatFrag ld_frag> {
6579 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6580 "vcvtph2ps", "$src", "$src",
6581 (X86cvtph2ps (_src.VT _src.RC:$src),
6582 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006583 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6584 "vcvtph2ps", "$src", "$src",
6585 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6586 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006587}
6588
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006589multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006590 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6591 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6592 (X86cvtph2ps (_src.VT _src.RC:$src),
6593 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6594
6595}
6596
6597let Predicates = [HasAVX512] in {
6598 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006599 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006600 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6601 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006602 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006603 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6604 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6605 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6606 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006607}
6608
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006609multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006610 X86MemOperand x86memop> {
6611 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006612 (ins _src.RC:$src1, i32u8imm:$src2),
6613 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006614 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006615 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006616 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006617 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6618 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6619 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6620 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006621 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006622 addr:$dst)]>;
6623 let hasSideEffects = 0, mayStore = 1 in
6624 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6625 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6626 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6627 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006628}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006629multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006630 let hasSideEffects = 0 in
6631 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6632 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006633 (ins _src.RC:$src1, i32u8imm:$src2),
6634 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006635 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006636}
6637let Predicates = [HasAVX512] in {
6638 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6639 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6640 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6641 let Predicates = [HasVLX] in {
6642 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6643 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6644 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6645 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6646 }
6647}
Asaf Badouh2489f352015-12-02 08:17:51 +00006648
Craig Topper9820e342016-09-20 05:44:47 +00006649// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006650let Predicates = [HasVLX] in {
6651 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6652 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6653 // configurations we support (the default). However, falling back to MXCSR is
6654 // more consistent with other instructions, which are always controlled by it.
6655 // It's encoded as 0b100.
6656 def : Pat<(fp_to_f16 FR32X:$src),
6657 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6658 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6659
6660 def : Pat<(f16_to_fp GR16:$src),
6661 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6662 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6663
6664 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6665 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6666 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6667}
6668
Craig Topper9820e342016-09-20 05:44:47 +00006669// Patterns for matching float to half-float conversion when AVX512 is supported
6670// but F16C isn't. In that case we have to use 512-bit vectors.
6671let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6672 def : Pat<(fp_to_f16 FR32X:$src),
6673 (i16 (EXTRACT_SUBREG
6674 (VMOVPDI2DIZrr
6675 (v8i16 (EXTRACT_SUBREG
6676 (VCVTPS2PHZrr
6677 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6678 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6679 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6680
6681 def : Pat<(f16_to_fp GR16:$src),
6682 (f32 (COPY_TO_REGCLASS
6683 (v4f32 (EXTRACT_SUBREG
6684 (VCVTPH2PSZrr
6685 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6686 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6687 sub_xmm)), sub_xmm)), FR32X))>;
6688
6689 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6690 (f32 (COPY_TO_REGCLASS
6691 (v4f32 (EXTRACT_SUBREG
6692 (VCVTPH2PSZrr
6693 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6694 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6695 sub_xmm), 4)), sub_xmm)), FR32X))>;
6696}
6697
Asaf Badouh2489f352015-12-02 08:17:51 +00006698// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006699multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006700 string OpcodeStr> {
6701 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6702 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006703 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006704 Sched<[WriteFAdd]>;
6705}
6706
6707let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006708 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006709 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006710 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006711 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006712 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006713 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006714 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006715 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6716}
6717
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006718let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6719 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006720 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006721 EVEX_CD8<32, CD8VT1>;
6722 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006723 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006724 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6725 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006726 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006727 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006728 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006729 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006730 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006731 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6732 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006733 let isCodeGenOnly = 1 in {
6734 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006735 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006736 EVEX_CD8<32, CD8VT1>;
6737 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006738 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006739 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006740
Craig Topper9dd48c82014-01-02 17:28:14 +00006741 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006742 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006743 EVEX_CD8<32, CD8VT1>;
6744 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006745 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006746 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6747 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006748}
Michael Liao5bf95782014-12-04 05:20:33 +00006749
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006750/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006751multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6752 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006753 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006754 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6755 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6756 "$src2, $src1", "$src1, $src2",
6757 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006758 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006759 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006760 "$src2, $src1", "$src1, $src2",
6761 (OpNode (_.VT _.RC:$src1),
6762 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006763}
6764}
6765
Asaf Badouheaf2da12015-09-21 10:23:53 +00006766defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6767 EVEX_CD8<32, CD8VT1>, T8PD;
6768defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6769 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6770defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6771 EVEX_CD8<32, CD8VT1>, T8PD;
6772defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6773 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006774
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006775/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6776multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006777 X86VectorVTInfo _> {
6778 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6779 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6780 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006781 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6782 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6783 (OpNode (_.FloatVT
6784 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6785 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6786 (ins _.ScalarMemOp:$src), OpcodeStr,
6787 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6788 (OpNode (_.FloatVT
6789 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6790 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006791}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006792
6793multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6794 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6795 EVEX_V512, EVEX_CD8<32, CD8VF>;
6796 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6797 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6798
6799 // Define only if AVX512VL feature is present.
6800 let Predicates = [HasVLX] in {
6801 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6802 OpNode, v4f32x_info>,
6803 EVEX_V128, EVEX_CD8<32, CD8VF>;
6804 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6805 OpNode, v8f32x_info>,
6806 EVEX_V256, EVEX_CD8<32, CD8VF>;
6807 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6808 OpNode, v2f64x_info>,
6809 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6810 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6811 OpNode, v4f64x_info>,
6812 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6813 }
6814}
6815
6816defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6817defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006818
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006819/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006820multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6821 SDNode OpNode> {
6822
6823 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6824 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6825 "$src2, $src1", "$src1, $src2",
6826 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6827 (i32 FROUND_CURRENT))>;
6828
6829 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6830 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006831 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006832 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006833 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006834
6835 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006836 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006837 "$src2, $src1", "$src1, $src2",
6838 (OpNode (_.VT _.RC:$src1),
6839 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6840 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006841}
6842
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006843multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6844 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6845 EVEX_CD8<32, CD8VT1>;
6846 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6847 EVEX_CD8<64, CD8VT1>, VEX_W;
6848}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006849
Craig Toppere1cac152016-06-07 07:27:54 +00006850let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006851 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6852 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6853}
Igor Breger8352a0d2015-07-28 06:53:28 +00006854
6855defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006856/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006857
6858multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6859 SDNode OpNode> {
6860
6861 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6862 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6863 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6864
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006865 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6866 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6867 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006868 (bitconvert (_.LdFrag addr:$src))),
6869 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006870
6871 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006872 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006873 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006874 (OpNode (_.FloatVT
6875 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6876 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006877}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006878multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6879 SDNode OpNode> {
6880 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6881 (ins _.RC:$src), OpcodeStr,
6882 "{sae}, $src", "$src, {sae}",
6883 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6884}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006885
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006886multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6887 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006888 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6889 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006890 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006891 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6892 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006893}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006894
Asaf Badouh402ebb32015-06-03 13:41:48 +00006895multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6896 SDNode OpNode> {
6897 // Define only if AVX512VL feature is present.
6898 let Predicates = [HasVLX] in {
6899 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6900 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6901 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6902 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6903 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6904 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6905 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6906 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6907 }
6908}
Craig Toppere1cac152016-06-07 07:27:54 +00006909let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006910
Asaf Badouh402ebb32015-06-03 13:41:48 +00006911 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6912 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6913 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6914}
6915defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6916 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6917
6918multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6919 SDNode OpNodeRnd, X86VectorVTInfo _>{
6920 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6921 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6922 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6923 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006924}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006925
Robert Khasanoveb126392014-10-28 18:15:20 +00006926multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6927 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006928 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006929 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6930 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006931 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6932 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6933 (OpNode (_.FloatVT
6934 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006935
Craig Toppere1cac152016-06-07 07:27:54 +00006936 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6937 (ins _.ScalarMemOp:$src), OpcodeStr,
6938 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6939 (OpNode (_.FloatVT
6940 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6941 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006942}
6943
Robert Khasanoveb126392014-10-28 18:15:20 +00006944multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6945 SDNode OpNode> {
6946 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6947 v16f32_info>,
6948 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6949 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6950 v8f64_info>,
6951 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6952 // Define only if AVX512VL feature is present.
6953 let Predicates = [HasVLX] in {
6954 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6955 OpNode, v4f32x_info>,
6956 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6957 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6958 OpNode, v8f32x_info>,
6959 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6960 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6961 OpNode, v2f64x_info>,
6962 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6963 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6964 OpNode, v4f64x_info>,
6965 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6966 }
6967}
6968
Asaf Badouh402ebb32015-06-03 13:41:48 +00006969multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6970 SDNode OpNodeRnd> {
6971 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6972 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6973 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6974 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6975}
6976
Igor Breger4c4cd782015-09-20 09:13:41 +00006977multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6978 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6979
6980 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6981 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6982 "$src2, $src1", "$src1, $src2",
6983 (OpNodeRnd (_.VT _.RC:$src1),
6984 (_.VT _.RC:$src2),
6985 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006986 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6987 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6988 "$src2, $src1", "$src1, $src2",
6989 (OpNodeRnd (_.VT _.RC:$src1),
6990 (_.VT (scalar_to_vector
6991 (_.ScalarLdFrag addr:$src2))),
6992 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006993
6994 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6995 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6996 "$rc, $src2, $src1", "$src1, $src2, $rc",
6997 (OpNodeRnd (_.VT _.RC:$src1),
6998 (_.VT _.RC:$src2),
6999 (i32 imm:$rc))>,
7000 EVEX_B, EVEX_RC;
7001
Craig Toppere1cac152016-06-07 07:27:54 +00007002 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007003 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007004 (ins _.FRC:$src1, _.FRC:$src2),
7005 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7006
7007 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007008 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007009 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7010 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7011 }
7012
7013 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7014 (!cast<Instruction>(NAME#SUFF#Zr)
7015 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7016
7017 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7018 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007019 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007020}
7021
7022multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7023 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7024 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7025 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7026 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7027}
7028
Asaf Badouh402ebb32015-06-03 13:41:48 +00007029defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7030 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007031
Igor Breger4c4cd782015-09-20 09:13:41 +00007032defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007033
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007034let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007035 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007036 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007037 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007038 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007039 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007040 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007041 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007042 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007043 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007044 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007045}
7046
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007047multiclass
7048avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007049
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007050 let ExeDomain = _.ExeDomain in {
7051 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7052 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7053 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007054 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007055 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7056
7057 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7058 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007059 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7060 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007061 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007062
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007063 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007064 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7065 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007066 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007067 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007068 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7069 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7070 }
7071 let Predicates = [HasAVX512] in {
7072 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7073 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7074 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7075 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7076 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7077 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7078 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7079 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7080 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7081 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7082 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7083 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7084 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7085 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7086 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7087
7088 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7089 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7090 addr:$src, (i32 0x1))), _.FRC)>;
7091 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7092 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7093 addr:$src, (i32 0x2))), _.FRC)>;
7094 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7095 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7096 addr:$src, (i32 0x3))), _.FRC)>;
7097 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7098 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7099 addr:$src, (i32 0x4))), _.FRC)>;
7100 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7101 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7102 addr:$src, (i32 0xc))), _.FRC)>;
7103 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007104}
7105
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007106defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7107 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007108
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007109defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7110 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007111
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007112//-------------------------------------------------
7113// Integer truncate and extend operations
7114//-------------------------------------------------
7115
Igor Breger074a64e2015-07-24 17:24:15 +00007116multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7117 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7118 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007119 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007120 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7121 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7122 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7123 EVEX, T8XS;
7124
7125 // for intrinsic patter match
7126 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7127 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7128 undef)),
7129 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7130 SrcInfo.RC:$src1)>;
7131
7132 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7133 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7134 DestInfo.ImmAllZerosV)),
7135 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7136 SrcInfo.RC:$src1)>;
7137
7138 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7139 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7140 DestInfo.RC:$src0)),
7141 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7142 DestInfo.KRCWM:$mask ,
7143 SrcInfo.RC:$src1)>;
7144
Craig Topper52e2e832016-07-22 05:46:44 +00007145 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7146 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007147 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7148 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007149 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007150 []>, EVEX;
7151
Igor Breger074a64e2015-07-24 17:24:15 +00007152 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7153 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007154 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007155 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007156 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007157}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007158
Igor Breger074a64e2015-07-24 17:24:15 +00007159multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7160 X86VectorVTInfo DestInfo,
7161 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007162
Igor Breger074a64e2015-07-24 17:24:15 +00007163 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7164 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7165 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007166
Igor Breger074a64e2015-07-24 17:24:15 +00007167 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7168 (SrcInfo.VT SrcInfo.RC:$src)),
7169 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7170 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7171}
7172
7173multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
7174 X86VectorVTInfo DestInfo, string sat > {
7175
7176 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7177 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7178 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
7179 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
7180 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
7181 (SrcInfo.VT SrcInfo.RC:$src))>;
7182
7183 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7184 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7185 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
7186 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
7187 (SrcInfo.VT SrcInfo.RC:$src))>;
7188}
7189
7190multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7191 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7192 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7193 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7194 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7195 Predicate prd = HasAVX512>{
7196
7197 let Predicates = [HasVLX, prd] in {
7198 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7199 DestInfoZ128, x86memopZ128>,
7200 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7201 truncFrag, mtruncFrag>, EVEX_V128;
7202
7203 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7204 DestInfoZ256, x86memopZ256>,
7205 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7206 truncFrag, mtruncFrag>, EVEX_V256;
7207 }
7208 let Predicates = [prd] in
7209 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7210 DestInfoZ, x86memopZ>,
7211 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7212 truncFrag, mtruncFrag>, EVEX_V512;
7213}
7214
7215multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
7216 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7217 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7218 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7219 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
7220
7221 let Predicates = [HasVLX, prd] in {
7222 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7223 DestInfoZ128, x86memopZ128>,
7224 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7225 sat>, EVEX_V128;
7226
7227 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7228 DestInfoZ256, x86memopZ256>,
7229 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7230 sat>, EVEX_V256;
7231 }
7232 let Predicates = [prd] in
7233 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7234 DestInfoZ, x86memopZ>,
7235 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7236 sat>, EVEX_V512;
7237}
7238
7239multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7240 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7241 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7242 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
7243}
7244multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
7245 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
7246 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7247 sat>, EVEX_CD8<8, CD8VO>;
7248}
7249
7250multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7251 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7252 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7253 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
7254}
7255multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
7256 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
7257 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7258 sat>, EVEX_CD8<16, CD8VQ>;
7259}
7260
7261multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7262 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7263 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7264 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
7265}
7266multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
7267 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
7268 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7269 sat>, EVEX_CD8<32, CD8VH>;
7270}
7271
7272multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7273 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7274 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7275 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
7276}
7277multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
7278 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
7279 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7280 sat>, EVEX_CD8<8, CD8VQ>;
7281}
7282
7283multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7284 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7285 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7286 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
7287}
7288multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
7289 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
7290 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7291 sat>, EVEX_CD8<16, CD8VH>;
7292}
7293
7294multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7295 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7296 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7297 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
7298}
7299multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
7300 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
7301 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7302 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
7303}
7304
7305defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
7306defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
7307defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
7308
7309defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
7310defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
7311defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
7312
7313defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
7314defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
7315defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
7316
7317defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
7318defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
7319defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
7320
7321defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
7322defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
7323defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
7324
7325defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
7326defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
7327defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007328
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007329let Predicates = [HasAVX512, NoVLX] in {
7330def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7331 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007332 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007333 VR256X:$src, sub_ymm)))), sub_xmm))>;
7334def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7335 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007336 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007337 VR256X:$src, sub_ymm)))), sub_xmm))>;
7338}
7339
7340let Predicates = [HasBWI, NoVLX] in {
7341def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007342 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007343 VR256X:$src, sub_ymm))), sub_xmm))>;
7344}
7345
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007346multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007347 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007348 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007349 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007350 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7351 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7352 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7353 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007354
Craig Toppere1cac152016-06-07 07:27:54 +00007355 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7356 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7357 (DestInfo.VT (LdFrag addr:$src))>,
7358 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007359 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007360}
7361
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007362multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007363 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007364 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7365 let Predicates = [HasVLX, HasBWI] in {
7366 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007367 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007368 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007369
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007370 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007371 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007372 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7373 }
7374 let Predicates = [HasBWI] in {
7375 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007376 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007377 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7378 }
7379}
7380
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007381multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007382 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007383 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7384 let Predicates = [HasVLX, HasAVX512] in {
7385 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007386 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007387 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7388
7389 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007390 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007391 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7392 }
7393 let Predicates = [HasAVX512] in {
7394 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007395 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007396 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7397 }
7398}
7399
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007400multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007401 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007402 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7403 let Predicates = [HasVLX, HasAVX512] in {
7404 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007405 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007406 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7407
7408 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007409 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007410 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7411 }
7412 let Predicates = [HasAVX512] in {
7413 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007414 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007415 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7416 }
7417}
7418
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007419multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007420 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007421 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7422 let Predicates = [HasVLX, HasAVX512] in {
7423 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007424 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007425 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7426
7427 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007428 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007429 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7430 }
7431 let Predicates = [HasAVX512] in {
7432 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007433 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007434 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7435 }
7436}
7437
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007438multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007439 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007440 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7441 let Predicates = [HasVLX, HasAVX512] in {
7442 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007443 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007444 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7445
7446 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007447 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007448 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7449 }
7450 let Predicates = [HasAVX512] in {
7451 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007452 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007453 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7454 }
7455}
7456
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007457multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007458 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007459 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7460
7461 let Predicates = [HasVLX, HasAVX512] in {
7462 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007463 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007464 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7465
7466 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007467 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007468 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7469 }
7470 let Predicates = [HasAVX512] in {
7471 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007472 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007473 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7474 }
7475}
7476
Craig Topper6840f112016-07-14 06:41:34 +00007477defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7478defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7479defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7480defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7481defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7482defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007483
Craig Topper6840f112016-07-14 06:41:34 +00007484defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7485defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7486defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7487defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7488defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7489defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007490
Igor Breger2ba64ab2016-05-22 10:21:04 +00007491// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007492multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7493 X86VectorVTInfo From, PatFrag LdFrag> {
7494 def : Pat<(To.VT (LdFrag addr:$src)),
7495 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7496 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7497 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7498 To.KRC:$mask, addr:$src)>;
7499 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7500 To.ImmAllZerosV)),
7501 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7502 addr:$src)>;
7503}
7504
7505let Predicates = [HasVLX, HasBWI] in {
7506 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7507 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7508}
7509let Predicates = [HasBWI] in {
7510 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7511}
7512let Predicates = [HasVLX, HasAVX512] in {
7513 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7514 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7515 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7516 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7517 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7518 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7519 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7520 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7521 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7522 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7523}
7524let Predicates = [HasAVX512] in {
7525 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7526 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7527 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7528 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7529 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7530}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007531
Craig Topper64378f42016-10-09 23:08:39 +00007532multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7533 SDNode ExtOp, PatFrag ExtLoad16> {
7534 // 128-bit patterns
7535 let Predicates = [HasVLX, HasBWI] in {
7536 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7537 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7538 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7539 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7540 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7541 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7542 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7543 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7544 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7545 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7546 }
7547 let Predicates = [HasVLX] in {
7548 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7549 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7550 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7551 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7552 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7553 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7554 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7555 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7556
7557 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7558 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7559 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7560 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7561 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7562 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7563 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7564 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7565
7566 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7567 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7568 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7569 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7570 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7571 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7572 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7573 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7574 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7575 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7576
7577 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7578 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7579 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7580 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7581 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7582 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7583 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7584 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7585
7586 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7587 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7588 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7589 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7590 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7591 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7592 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7593 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7594 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7595 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7596 }
7597 // 256-bit patterns
7598 let Predicates = [HasVLX, HasBWI] in {
7599 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7600 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7601 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7602 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7603 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7604 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7605 }
7606 let Predicates = [HasVLX] in {
7607 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7608 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7609 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7610 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7611 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7612 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7613 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7614 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7615
7616 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7617 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7618 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7619 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7620 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7621 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7622 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7623 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7624
7625 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7626 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7627 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7628 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7629 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7630 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7631
7632 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7633 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7634 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7635 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7636 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7637 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7638 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7639 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7640
7641 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7642 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7643 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7644 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7645 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7646 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7647 }
7648 // 512-bit patterns
7649 let Predicates = [HasBWI] in {
7650 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7651 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7652 }
7653 let Predicates = [HasAVX512] in {
7654 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7655 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7656
7657 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7658 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007659 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7660 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007661
7662 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7663 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7664
7665 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7666 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7667
7668 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7669 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7670 }
7671}
7672
7673defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7674defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7675
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007676//===----------------------------------------------------------------------===//
7677// GATHER - SCATTER Operations
7678
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007679multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7680 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007681 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7682 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007683 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7684 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007685 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007686 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007687 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7688 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7689 vectoraddr:$src2))]>, EVEX, EVEX_K,
7690 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007691}
Cameron McInally45325962014-03-26 13:50:50 +00007692
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007693multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7694 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7695 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007696 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007697 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007698 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007699let Predicates = [HasVLX] in {
7700 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007701 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007702 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007703 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007704 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007705 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007706 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007707 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007708}
Cameron McInally45325962014-03-26 13:50:50 +00007709}
7710
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007711multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7712 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007713 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007714 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007715 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007716 mgatherv8i64>, EVEX_V512;
7717let Predicates = [HasVLX] in {
7718 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007719 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007720 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007721 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007722 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007723 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007724 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7725 vx64xmem, mgatherv2i64>, EVEX_V128;
7726}
Cameron McInally45325962014-03-26 13:50:50 +00007727}
Michael Liao5bf95782014-12-04 05:20:33 +00007728
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007729
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007730defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7731 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7732
7733defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7734 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007735
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007736multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7737 X86MemOperand memop, PatFrag ScatterNode> {
7738
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007739let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007740
7741 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7742 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007743 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007744 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7745 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7746 _.KRCWM:$mask, vectoraddr:$dst))]>,
7747 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007748}
7749
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007750multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7751 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7752 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007753 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007754 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007755 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007756let Predicates = [HasVLX] in {
7757 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007758 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007759 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007760 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007761 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007762 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007763 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007764 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007765}
Cameron McInally45325962014-03-26 13:50:50 +00007766}
7767
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007768multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7769 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007770 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007771 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007772 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007773 mscatterv8i64>, EVEX_V512;
7774let Predicates = [HasVLX] in {
7775 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007776 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007777 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007778 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007779 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007780 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007781 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7782 vx64xmem, mscatterv2i64>, EVEX_V128;
7783}
Cameron McInally45325962014-03-26 13:50:50 +00007784}
7785
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007786defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7787 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007788
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007789defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7790 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007791
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007792// prefetch
7793multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7794 RegisterClass KRC, X86MemOperand memop> {
7795 let Predicates = [HasPFI], hasSideEffects = 1 in
7796 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007797 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007798 []>, EVEX, EVEX_K;
7799}
7800
7801defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007802 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007803
7804defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007805 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007806
7807defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007808 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007809
7810defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007811 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007812
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007813defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007814 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007815
7816defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007817 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007818
7819defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007820 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007821
7822defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007823 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007824
7825defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007826 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007827
7828defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007829 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007830
7831defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007832 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007833
7834defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007835 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007836
7837defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007838 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007839
7840defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007841 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007842
7843defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007844 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007845
7846defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007847 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007848
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007849// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007850def v64i1sextv64i8 : PatLeaf<(v64i8
7851 (X86vsext
7852 (v64i1 (X86pcmpgtm
7853 (bc_v64i8 (v16i32 immAllZerosV)),
7854 VR512:$src))))>;
7855def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7856def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7857def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007858
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007859multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007860def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007861 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007862 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7863}
Michael Liao5bf95782014-12-04 05:20:33 +00007864
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007865multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7866 string OpcodeStr, Predicate prd> {
7867let Predicates = [prd] in
7868 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7869
7870 let Predicates = [prd, HasVLX] in {
7871 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7872 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7873 }
7874}
7875
7876multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7877 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7878 HasBWI>;
7879 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7880 HasBWI>, VEX_W;
7881 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7882 HasDQI>;
7883 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7884 HasDQI>, VEX_W;
7885}
Michael Liao5bf95782014-12-04 05:20:33 +00007886
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007887defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007888
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007889multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007890 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7891 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7892 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7893}
7894
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007895// Use 512bit version to implement 128/256 bit in case NoVLX.
7896multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007897 X86VectorVTInfo _> {
7898
7899 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7900 (_.KVT (COPY_TO_REGCLASS
7901 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007902 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007903 _.RC:$src, _.SubRegIdx)),
7904 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007905}
7906
7907multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007908 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7909 let Predicates = [prd] in
7910 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7911 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007912
7913 let Predicates = [prd, HasVLX] in {
7914 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007915 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007916 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007917 EVEX_V128;
7918 }
7919 let Predicates = [prd, NoVLX] in {
7920 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7921 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007922 }
7923}
7924
7925defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7926 avx512vl_i8_info, HasBWI>;
7927defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7928 avx512vl_i16_info, HasBWI>, VEX_W;
7929defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7930 avx512vl_i32_info, HasDQI>;
7931defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7932 avx512vl_i64_info, HasDQI>, VEX_W;
7933
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007934//===----------------------------------------------------------------------===//
7935// AVX-512 - COMPRESS and EXPAND
7936//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007937
Ayman Musad7a5ed42016-09-26 06:22:08 +00007938multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007939 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007940 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007941 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007942 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007943
Craig Toppere1cac152016-06-07 07:27:54 +00007944 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007945 def mr : AVX5128I<opc, MRMDestMem, (outs),
7946 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007947 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007948 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7949
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007950 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7951 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007952 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007953 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007954 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007955}
7956
Ayman Musad7a5ed42016-09-26 06:22:08 +00007957multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7958
7959 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7960 (_.VT _.RC:$src)),
7961 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7962 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7963}
7964
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007965multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7966 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007967 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
7968 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007969
7970 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007971 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
7972 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7973 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
7974 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007975 }
7976}
7977
7978defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7979 EVEX;
7980defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7981 EVEX, VEX_W;
7982defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7983 EVEX;
7984defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7985 EVEX, VEX_W;
7986
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007987// expand
7988multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7989 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007990 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007991 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007992 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007993
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007994 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7995 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7996 (_.VT (X86expand (_.VT (bitconvert
7997 (_.LdFrag addr:$src1)))))>,
7998 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007999}
8000
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008001multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8002
8003 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8004 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8005 _.KRCWM:$mask, addr:$src)>;
8006
8007 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8008 (_.VT _.RC:$src0))),
8009 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8010 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8011}
8012
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008013multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8014 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008015 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8016 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008017
8018 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008019 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8020 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8021 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8022 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008023 }
8024}
8025
8026defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8027 EVEX;
8028defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8029 EVEX, VEX_W;
8030defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8031 EVEX;
8032defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8033 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008034
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008035//handle instruction reg_vec1 = op(reg_vec,imm)
8036// op(mem_vec,imm)
8037// op(broadcast(eltVt),imm)
8038//all instruction created with FROUND_CURRENT
8039multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008040 X86VectorVTInfo _>{
8041 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008042 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8043 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008044 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008045 (OpNode (_.VT _.RC:$src1),
8046 (i32 imm:$src2),
8047 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008048 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8049 (ins _.MemOp:$src1, i32u8imm:$src2),
8050 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8051 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8052 (i32 imm:$src2),
8053 (i32 FROUND_CURRENT))>;
8054 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8055 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8056 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8057 "${src1}"##_.BroadcastStr##", $src2",
8058 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8059 (i32 imm:$src2),
8060 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008061 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008062}
8063
8064//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8065multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8066 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008067 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008068 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8069 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008070 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008071 "$src1, {sae}, $src2",
8072 (OpNode (_.VT _.RC:$src1),
8073 (i32 imm:$src2),
8074 (i32 FROUND_NO_EXC))>, EVEX_B;
8075}
8076
8077multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8078 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8079 let Predicates = [prd] in {
8080 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8081 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8082 EVEX_V512;
8083 }
8084 let Predicates = [prd, HasVLX] in {
8085 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8086 EVEX_V128;
8087 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8088 EVEX_V256;
8089 }
8090}
8091
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008092//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8093// op(reg_vec2,mem_vec,imm)
8094// op(reg_vec2,broadcast(eltVt),imm)
8095//all instruction created with FROUND_CURRENT
8096multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008097 X86VectorVTInfo _>{
8098 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008099 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008100 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008101 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8102 (OpNode (_.VT _.RC:$src1),
8103 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008104 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008105 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008106 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8107 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8108 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8109 (OpNode (_.VT _.RC:$src1),
8110 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8111 (i32 imm:$src3),
8112 (i32 FROUND_CURRENT))>;
8113 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8114 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8115 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8116 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8117 (OpNode (_.VT _.RC:$src1),
8118 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8119 (i32 imm:$src3),
8120 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008121 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008122}
8123
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008124//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8125// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008126multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8127 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008128 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008129 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8130 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8131 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8132 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8133 (SrcInfo.VT SrcInfo.RC:$src2),
8134 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008135 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8136 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8137 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8138 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8139 (SrcInfo.VT (bitconvert
8140 (SrcInfo.LdFrag addr:$src2))),
8141 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008142 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008143}
8144
8145//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8146// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008147// op(reg_vec2,broadcast(eltVt),imm)
8148multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008149 X86VectorVTInfo _>:
8150 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8151
Craig Topper05948fb2016-08-02 05:11:15 +00008152 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008153 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8154 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8155 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8156 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8157 (OpNode (_.VT _.RC:$src1),
8158 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8159 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008160}
8161
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008162//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8163// op(reg_vec2,mem_scalar,imm)
8164//all instruction created with FROUND_CURRENT
8165multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008166 X86VectorVTInfo _> {
8167 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008168 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008169 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008170 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8171 (OpNode (_.VT _.RC:$src1),
8172 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008173 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008174 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008175 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008176 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008177 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8178 (OpNode (_.VT _.RC:$src1),
8179 (_.VT (scalar_to_vector
8180 (_.ScalarLdFrag addr:$src2))),
8181 (i32 imm:$src3),
8182 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008183 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008184}
8185
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008186//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8187multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8188 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008189 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008190 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008191 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008192 OpcodeStr, "$src3, {sae}, $src2, $src1",
8193 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008194 (OpNode (_.VT _.RC:$src1),
8195 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008196 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008197 (i32 FROUND_NO_EXC))>, EVEX_B;
8198}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008199//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8200multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8201 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008202 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8203 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008204 OpcodeStr, "$src3, {sae}, $src2, $src1",
8205 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008206 (OpNode (_.VT _.RC:$src1),
8207 (_.VT _.RC:$src2),
8208 (i32 imm:$src3),
8209 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008210}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008211
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008212multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8213 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008214 let Predicates = [prd] in {
8215 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008216 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008217 EVEX_V512;
8218
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008219 }
8220 let Predicates = [prd, HasVLX] in {
8221 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008222 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008223 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008224 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008225 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008226}
8227
Igor Breger2ae0fe32015-08-31 11:14:02 +00008228multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8229 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8230 let Predicates = [HasBWI] in {
8231 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8232 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8233 }
8234 let Predicates = [HasBWI, HasVLX] in {
8235 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8236 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8237 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8238 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8239 }
8240}
8241
Igor Breger00d9f842015-06-08 14:03:17 +00008242multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8243 bits<8> opc, SDNode OpNode>{
8244 let Predicates = [HasAVX512] in {
8245 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8246 }
8247 let Predicates = [HasAVX512, HasVLX] in {
8248 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8249 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8250 }
8251}
8252
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008253multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8254 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8255 let Predicates = [prd] in {
8256 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8257 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008258 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008259}
8260
Igor Breger1e58e8a2015-09-02 11:18:55 +00008261multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8262 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8263 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8264 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8265 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8266 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008267}
8268
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008269
Igor Breger1e58e8a2015-09-02 11:18:55 +00008270defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8271 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8272defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8273 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8274defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8275 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8276
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008277
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008278defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8279 0x50, X86VRange, HasDQI>,
8280 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8281defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8282 0x50, X86VRange, HasDQI>,
8283 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8284
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008285defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8286 0x51, X86VRange, HasDQI>,
8287 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8288defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8289 0x51, X86VRange, HasDQI>,
8290 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8291
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008292defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8293 0x57, X86Reduces, HasDQI>,
8294 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8295defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8296 0x57, X86Reduces, HasDQI>,
8297 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008298
Igor Breger1e58e8a2015-09-02 11:18:55 +00008299defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8300 0x27, X86GetMants, HasAVX512>,
8301 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8302defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8303 0x27, X86GetMants, HasAVX512>,
8304 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8305
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008306multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8307 bits<8> opc, SDNode OpNode = X86Shuf128>{
8308 let Predicates = [HasAVX512] in {
8309 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8310
8311 }
8312 let Predicates = [HasAVX512, HasVLX] in {
8313 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8314 }
8315}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008316let Predicates = [HasAVX512] in {
8317def : Pat<(v16f32 (ffloor VR512:$src)),
8318 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8319def : Pat<(v16f32 (fnearbyint VR512:$src)),
8320 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8321def : Pat<(v16f32 (fceil VR512:$src)),
8322 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8323def : Pat<(v16f32 (frint VR512:$src)),
8324 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8325def : Pat<(v16f32 (ftrunc VR512:$src)),
8326 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8327
8328def : Pat<(v8f64 (ffloor VR512:$src)),
8329 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8330def : Pat<(v8f64 (fnearbyint VR512:$src)),
8331 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8332def : Pat<(v8f64 (fceil VR512:$src)),
8333 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8334def : Pat<(v8f64 (frint VR512:$src)),
8335 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8336def : Pat<(v8f64 (ftrunc VR512:$src)),
8337 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8338}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008339
8340defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8341 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8342defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8343 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8344defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8345 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8346defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8347 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008348
Craig Topperc48fa892015-12-27 19:45:21 +00008349multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008350 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8351 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008352}
8353
Craig Topperc48fa892015-12-27 19:45:21 +00008354defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008355 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008356defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008357 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008358
Craig Topper7a299302016-06-09 07:06:38 +00008359multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008360 let Predicates = p in
8361 def NAME#_.VTName#rri:
8362 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8363 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8364 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8365}
8366
Craig Topper7a299302016-06-09 07:06:38 +00008367multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8368 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8369 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8370 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008371
Craig Topper7a299302016-06-09 07:06:38 +00008372defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008373 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008374 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8375 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8376 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8377 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8378 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008379 EVEX_CD8<8, CD8VF>;
8380
Igor Bregerf3ded812015-08-31 13:09:30 +00008381defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8382 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8383
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008384multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8385 X86VectorVTInfo _> {
8386 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008387 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008388 "$src1", "$src1",
8389 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8390
Craig Toppere1cac152016-06-07 07:27:54 +00008391 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8392 (ins _.MemOp:$src1), OpcodeStr,
8393 "$src1", "$src1",
8394 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8395 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008396}
8397
8398multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8399 X86VectorVTInfo _> :
8400 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008401 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8402 (ins _.ScalarMemOp:$src1), OpcodeStr,
8403 "${src1}"##_.BroadcastStr,
8404 "${src1}"##_.BroadcastStr,
8405 (_.VT (OpNode (X86VBroadcast
8406 (_.ScalarLdFrag addr:$src1))))>,
8407 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008408}
8409
8410multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8411 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8412 let Predicates = [prd] in
8413 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8414
8415 let Predicates = [prd, HasVLX] in {
8416 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8417 EVEX_V256;
8418 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8419 EVEX_V128;
8420 }
8421}
8422
8423multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8424 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8425 let Predicates = [prd] in
8426 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8427 EVEX_V512;
8428
8429 let Predicates = [prd, HasVLX] in {
8430 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8431 EVEX_V256;
8432 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8433 EVEX_V128;
8434 }
8435}
8436
8437multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8438 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008439 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008440 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008441 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8442 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008443}
8444
8445multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8446 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008447 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8448 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008449}
8450
8451multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8452 bits<8> opc_d, bits<8> opc_q,
8453 string OpcodeStr, SDNode OpNode> {
8454 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8455 HasAVX512>,
8456 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8457 HasBWI>;
8458}
8459
8460defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8461
Craig Topper056c9062016-08-28 22:20:48 +00008462let Predicates = [HasBWI, HasVLX] in {
8463 def : Pat<(xor
8464 (bc_v2i64 (v16i1sextv16i8)),
8465 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
8466 (VPABSBZ128rr VR128:$src)>;
8467 def : Pat<(xor
8468 (bc_v2i64 (v8i1sextv8i16)),
8469 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
8470 (VPABSWZ128rr VR128:$src)>;
8471 def : Pat<(xor
8472 (bc_v4i64 (v32i1sextv32i8)),
8473 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
8474 (VPABSBZ256rr VR256:$src)>;
8475 def : Pat<(xor
8476 (bc_v4i64 (v16i1sextv16i16)),
8477 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
8478 (VPABSWZ256rr VR256:$src)>;
8479}
8480let Predicates = [HasAVX512, HasVLX] in {
8481 def : Pat<(xor
8482 (bc_v2i64 (v4i1sextv4i32)),
8483 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
8484 (VPABSDZ128rr VR128:$src)>;
8485 def : Pat<(xor
8486 (bc_v4i64 (v8i1sextv8i32)),
8487 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
8488 (VPABSDZ256rr VR256:$src)>;
8489}
8490
8491let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008492def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008493 (bc_v8i64 (v16i1sextv16i32)),
8494 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008495 (VPABSDZrr VR512:$src)>;
8496def : Pat<(xor
8497 (bc_v8i64 (v8i1sextv8i64)),
8498 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8499 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008500}
Craig Topper850feaf2016-08-28 22:20:51 +00008501let Predicates = [HasBWI] in {
8502def : Pat<(xor
8503 (bc_v8i64 (v64i1sextv64i8)),
8504 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8505 (VPABSBZrr VR512:$src)>;
8506def : Pat<(xor
8507 (bc_v8i64 (v32i1sextv32i16)),
8508 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8509 (VPABSWZrr VR512:$src)>;
8510}
Igor Bregerf2460112015-07-26 14:41:44 +00008511
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008512multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8513
8514 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008515}
8516
8517defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8518defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8519
Igor Breger24cab0f2015-11-16 07:22:00 +00008520//===---------------------------------------------------------------------===//
8521// Replicate Single FP - MOVSHDUP and MOVSLDUP
8522//===---------------------------------------------------------------------===//
8523multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8524 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8525 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008526}
8527
8528defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8529defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008530
8531//===----------------------------------------------------------------------===//
8532// AVX-512 - MOVDDUP
8533//===----------------------------------------------------------------------===//
8534
8535multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8536 X86VectorVTInfo _> {
8537 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8538 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8539 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008540 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8541 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8542 (_.VT (OpNode (_.VT (scalar_to_vector
8543 (_.ScalarLdFrag addr:$src)))))>,
8544 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008545}
8546
8547multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8548 AVX512VLVectorVTInfo VTInfo> {
8549
8550 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8551
8552 let Predicates = [HasAVX512, HasVLX] in {
8553 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8554 EVEX_V256;
8555 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8556 EVEX_V128;
8557 }
8558}
8559
8560multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8561 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8562 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008563}
8564
8565defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8566
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008567let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008568def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008569 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008570def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008571 (VMOVDDUPZ128rm addr:$src)>;
8572def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8573 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8574}
Igor Breger1f782962015-11-19 08:26:56 +00008575
Igor Bregerf2460112015-07-26 14:41:44 +00008576//===----------------------------------------------------------------------===//
8577// AVX-512 - Unpack Instructions
8578//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008579defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8580 SSE_ALU_ITINS_S>;
8581defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8582 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008583
8584defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8585 SSE_INTALU_ITINS_P, HasBWI>;
8586defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8587 SSE_INTALU_ITINS_P, HasBWI>;
8588defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8589 SSE_INTALU_ITINS_P, HasBWI>;
8590defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8591 SSE_INTALU_ITINS_P, HasBWI>;
8592
8593defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8594 SSE_INTALU_ITINS_P, HasAVX512>;
8595defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8596 SSE_INTALU_ITINS_P, HasAVX512>;
8597defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8598 SSE_INTALU_ITINS_P, HasAVX512>;
8599defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8600 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008601
8602//===----------------------------------------------------------------------===//
8603// AVX-512 - Extract & Insert Integer Instructions
8604//===----------------------------------------------------------------------===//
8605
8606multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8607 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008608 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8609 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8610 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8611 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8612 imm:$src2)))),
8613 addr:$dst)]>,
8614 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008615}
8616
8617multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8618 let Predicates = [HasBWI] in {
8619 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8620 (ins _.RC:$src1, u8imm:$src2),
8621 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8622 [(set GR32orGR64:$dst,
8623 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8624 EVEX, TAPD;
8625
8626 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8627 }
8628}
8629
8630multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8631 let Predicates = [HasBWI] in {
8632 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8633 (ins _.RC:$src1, u8imm:$src2),
8634 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8635 [(set GR32orGR64:$dst,
8636 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8637 EVEX, PD;
8638
Craig Topper99f6b622016-05-01 01:03:56 +00008639 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008640 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8641 (ins _.RC:$src1, u8imm:$src2),
8642 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8643 EVEX, TAPD;
8644
Igor Bregerdefab3c2015-10-08 12:55:01 +00008645 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8646 }
8647}
8648
8649multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8650 RegisterClass GRC> {
8651 let Predicates = [HasDQI] in {
8652 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8653 (ins _.RC:$src1, u8imm:$src2),
8654 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8655 [(set GRC:$dst,
8656 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8657 EVEX, TAPD;
8658
Craig Toppere1cac152016-06-07 07:27:54 +00008659 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8660 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8661 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8662 [(store (extractelt (_.VT _.RC:$src1),
8663 imm:$src2),addr:$dst)]>,
8664 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008665 }
8666}
8667
8668defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8669defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8670defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8671defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8672
8673multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8674 X86VectorVTInfo _, PatFrag LdFrag> {
8675 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8676 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8677 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8678 [(set _.RC:$dst,
8679 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8680 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8681}
8682
8683multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8684 X86VectorVTInfo _, PatFrag LdFrag> {
8685 let Predicates = [HasBWI] in {
8686 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8687 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8688 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8689 [(set _.RC:$dst,
8690 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8691
8692 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8693 }
8694}
8695
8696multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8697 X86VectorVTInfo _, RegisterClass GRC> {
8698 let Predicates = [HasDQI] in {
8699 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8700 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8701 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8702 [(set _.RC:$dst,
8703 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8704 EVEX_4V, TAPD;
8705
8706 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8707 _.ScalarLdFrag>, TAPD;
8708 }
8709}
8710
8711defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8712 extloadi8>, TAPD;
8713defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8714 extloadi16>, PD;
8715defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8716defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008717//===----------------------------------------------------------------------===//
8718// VSHUFPS - VSHUFPD Operations
8719//===----------------------------------------------------------------------===//
8720multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8721 AVX512VLVectorVTInfo VTInfo_FP>{
8722 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8723 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8724 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008725}
8726
8727defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8728defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008729//===----------------------------------------------------------------------===//
8730// AVX-512 - Byte shift Left/Right
8731//===----------------------------------------------------------------------===//
8732
8733multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8734 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8735 def rr : AVX512<opc, MRMr,
8736 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8737 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8738 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008739 def rm : AVX512<opc, MRMm,
8740 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8741 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8742 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008743 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8744 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008745}
8746
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008747multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008748 Format MRMm, string OpcodeStr, Predicate prd>{
8749 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008750 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008751 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008752 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008753 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008754 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008755 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008756 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008757 }
8758}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008759defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008760 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008761defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008762 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8763
8764
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008765multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008766 string OpcodeStr, X86VectorVTInfo _dst,
8767 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008768 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008769 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008770 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008771 [(set _dst.RC:$dst,(_dst.VT
8772 (OpNode (_src.VT _src.RC:$src1),
8773 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008774 def rm : AVX512BI<opc, MRMSrcMem,
8775 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8776 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8777 [(set _dst.RC:$dst,(_dst.VT
8778 (OpNode (_src.VT _src.RC:$src1),
8779 (_src.VT (bitconvert
8780 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008781}
8782
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008783multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008784 string OpcodeStr, Predicate prd> {
8785 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008786 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8787 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008788 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008789 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8790 v32i8x_info>, EVEX_V256;
8791 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8792 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008793 }
8794}
8795
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008796defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008797 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008798
8799multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008800 X86VectorVTInfo _>{
8801 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008802 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8803 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008804 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008805 (OpNode (_.VT _.RC:$src1),
8806 (_.VT _.RC:$src2),
8807 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008808 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008809 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8810 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8811 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8812 (OpNode (_.VT _.RC:$src1),
8813 (_.VT _.RC:$src2),
8814 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008815 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008816 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8817 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8818 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8819 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8820 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8821 (OpNode (_.VT _.RC:$src1),
8822 (_.VT _.RC:$src2),
8823 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008824 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008825 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008826 }// Constraints = "$src1 = $dst"
8827}
8828
8829multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8830 let Predicates = [HasAVX512] in
8831 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8832 let Predicates = [HasAVX512, HasVLX] in {
8833 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8834 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8835 }
8836}
8837
8838defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8839defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8840
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008841//===----------------------------------------------------------------------===//
8842// AVX-512 - FixupImm
8843//===----------------------------------------------------------------------===//
8844
8845multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008846 X86VectorVTInfo _>{
8847 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008848 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8849 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8850 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8851 (OpNode (_.VT _.RC:$src1),
8852 (_.VT _.RC:$src2),
8853 (_.IntVT _.RC:$src3),
8854 (i32 imm:$src4),
8855 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008856 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8857 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8858 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8859 (OpNode (_.VT _.RC:$src1),
8860 (_.VT _.RC:$src2),
8861 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8862 (i32 imm:$src4),
8863 (i32 FROUND_CURRENT))>;
8864 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8865 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8866 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8867 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8868 (OpNode (_.VT _.RC:$src1),
8869 (_.VT _.RC:$src2),
8870 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8871 (i32 imm:$src4),
8872 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008873 } // Constraints = "$src1 = $dst"
8874}
8875
8876multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008877 SDNode OpNode, X86VectorVTInfo _>{
8878let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008879 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8880 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008881 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008882 "$src2, $src3, {sae}, $src4",
8883 (OpNode (_.VT _.RC:$src1),
8884 (_.VT _.RC:$src2),
8885 (_.IntVT _.RC:$src3),
8886 (i32 imm:$src4),
8887 (i32 FROUND_NO_EXC))>, EVEX_B;
8888 }
8889}
8890
8891multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8892 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008893 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8894 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008895 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8896 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8897 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8898 (OpNode (_.VT _.RC:$src1),
8899 (_.VT _.RC:$src2),
8900 (_src3VT.VT _src3VT.RC:$src3),
8901 (i32 imm:$src4),
8902 (i32 FROUND_CURRENT))>;
8903
8904 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8905 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8906 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8907 "$src2, $src3, {sae}, $src4",
8908 (OpNode (_.VT _.RC:$src1),
8909 (_.VT _.RC:$src2),
8910 (_src3VT.VT _src3VT.RC:$src3),
8911 (i32 imm:$src4),
8912 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008913 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8914 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8915 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8916 (OpNode (_.VT _.RC:$src1),
8917 (_.VT _.RC:$src2),
8918 (_src3VT.VT (scalar_to_vector
8919 (_src3VT.ScalarLdFrag addr:$src3))),
8920 (i32 imm:$src4),
8921 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008922 }
8923}
8924
8925multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8926 let Predicates = [HasAVX512] in
8927 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8928 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8929 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8930 let Predicates = [HasAVX512, HasVLX] in {
8931 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8932 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8933 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8934 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8935 }
8936}
8937
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008938defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8939 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008940 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008941defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8942 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008943 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008944defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008945 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008946defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008947 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008948
8949
8950
8951// Patterns used to select SSE scalar fp arithmetic instructions from
8952// either:
8953//
8954// (1) a scalar fp operation followed by a blend
8955//
8956// The effect is that the backend no longer emits unnecessary vector
8957// insert instructions immediately after SSE scalar fp instructions
8958// like addss or mulss.
8959//
8960// For example, given the following code:
8961// __m128 foo(__m128 A, __m128 B) {
8962// A[0] += B[0];
8963// return A;
8964// }
8965//
8966// Previously we generated:
8967// addss %xmm0, %xmm1
8968// movss %xmm1, %xmm0
8969//
8970// We now generate:
8971// addss %xmm1, %xmm0
8972//
8973// (2) a vector packed single/double fp operation followed by a vector insert
8974//
8975// The effect is that the backend converts the packed fp instruction
8976// followed by a vector insert into a single SSE scalar fp instruction.
8977//
8978// For example, given the following code:
8979// __m128 foo(__m128 A, __m128 B) {
8980// __m128 C = A + B;
8981// return (__m128) {c[0], a[1], a[2], a[3]};
8982// }
8983//
8984// Previously we generated:
8985// addps %xmm0, %xmm1
8986// movss %xmm1, %xmm0
8987//
8988// We now generate:
8989// addss %xmm1, %xmm0
8990
8991// TODO: Some canonicalization in lowering would simplify the number of
8992// patterns we have to try to match.
8993multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8994 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00008995 // extracted scalar math op with insert via movss
8996 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8997 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8998 FR32:$src))))),
8999 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
9000 (COPY_TO_REGCLASS FR32:$src, VR128))>;
9001
Craig Topper5625d242016-07-29 06:06:00 +00009002 // extracted scalar math op with insert via blend
9003 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
9004 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
9005 FR32:$src))), (i8 1))),
9006 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
9007 (COPY_TO_REGCLASS FR32:$src, VR128))>;
9008
9009 // vector math op with insert via movss
9010 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
9011 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
9012 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9013
9014 // vector math op with insert via blend
9015 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
9016 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
9017 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9018 }
9019}
9020
9021defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9022defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9023defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9024defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9025
9026multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9027 let Predicates = [HasAVX512] in {
9028 // extracted scalar math op with insert via movsd
9029 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
9030 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
9031 FR64:$src))))),
9032 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
9033 (COPY_TO_REGCLASS FR64:$src, VR128))>;
9034
9035 // extracted scalar math op with insert via blend
9036 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
9037 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
9038 FR64:$src))), (i8 1))),
9039 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
9040 (COPY_TO_REGCLASS FR64:$src, VR128))>;
9041
9042 // vector math op with insert via movsd
9043 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
9044 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
9045 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9046
9047 // vector math op with insert via blend
9048 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
9049 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
9050 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9051 }
9052}
9053
9054defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9055defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9056defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9057defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;