blob: 103c70b86f0193e37c2ebc70b6fd982fef2fe5e9 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Evan Cheng10e86422008-04-25 19:11:04 +000061// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000062static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000063 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000064
Chris Lattnerf0144122009-07-28 03:13:23 +000065static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Michael J. Spencerec38de22010-10-10 22:04:20 +000066
Eric Christopher62f35a22010-07-05 19:26:33 +000067 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Michael J. Spencerec38de22010-10-10 22:04:20 +000068
Eric Christopher62f35a22010-07-05 19:26:33 +000069 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
70 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000071 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000072 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000074 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000075 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000076 return new TargetLoweringObjectFileCOFF();
Michael J. Spencerec38de22010-10-10 22:04:20 +000077 }
Eric Christopher62f35a22010-07-05 19:26:33 +000078 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000079}
80
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000081X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000082 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000083 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000084 X86ScalarSSEf64 = Subtarget->hasSSE2();
85 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000086 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 // Set up the TargetLowering object.
92
93 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000096 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000097 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000098
Michael J. Spencer92bf38c2010-10-10 23:11:06 +000099 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000100 // Setup Windows compiler runtime calls.
101 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000102 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
103 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000104 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000105 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000106 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000107 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
108 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000109 }
110
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000112 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 setUseUnderscoreSetJmp(false);
114 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000115 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000116 // MS runtime is weird: it exports _setjmp, but longjmp!
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(false);
119 } else {
120 setUseUnderscoreSetJmp(true);
121 setUseUnderscoreLongJmp(true);
122 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000123
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000124 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000126 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000128 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000130
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000132
Scott Michelfdc40a02009-02-17 22:15:04 +0000133 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000135 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000159 // We have an algorithm for SSE2->double, and we turn this into a
160 // 64-bit FILD followed by conditional FADD for other targets.
161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000162 // We have an algorithm for SSE2, and we turn this into a 64-bit
163 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000164 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000165 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
168 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171
Devang Patel6a784892009-06-05 18:48:29 +0000172 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000173 // SSE has no i16 to fp conversion, only i32
174 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000178 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000181 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000182 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
184 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000185 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000186
Dale Johannesen73328d12007-09-19 23:55:34 +0000187 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
188 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
190 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000191
Evan Cheng02568ff2006-01-30 22:13:22 +0000192 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
193 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
195 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000196
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000197 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000199 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000201 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
203 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000204 }
205
206 // Handle FP_TO_UINT by promoting the destination to a larger signed
207 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
209 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000211
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000215 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000216 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 // Expand FP_TO_UINT into a select.
218 // FIXME: We would like to use a Custom expander here eventually to do
219 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000222 // With SSE3 we can use fisttpll to convert to a signed i64; without
223 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000225 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226
Chris Lattner399610a2006-12-05 18:22:22 +0000227 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000228 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
230 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000231 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000232 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000233 // Without SSE, i64->f64 goes through memory.
234 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000235 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000236 }
Chris Lattner21f66852005-12-23 05:15:23 +0000237
Dan Gohmanb00ee212008-02-18 19:34:53 +0000238 // Scalar integer divide and remainder are lowered to use operations that
239 // produce two results, to match the available instructions. This exposes
240 // the two-result form to trivial CSE, which is able to combine x/y and x%y
241 // into a single instruction.
242 //
243 // Scalar integer multiply-high is also lowered to use two-result
244 // operations, to match the available instructions. However, plain multiply
245 // (low) operations are left as Legal, as there are single-result
246 // instructions for this in x86. Using the two-result multiply instructions
247 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
252 setOperationAction(ISD::SREM , MVT::i8 , Expand);
253 setOperationAction(ISD::UREM , MVT::i8 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
258 setOperationAction(ISD::SREM , MVT::i16 , Expand);
259 setOperationAction(ISD::UREM , MVT::i16 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
264 setOperationAction(ISD::SREM , MVT::i32 , Expand);
265 setOperationAction(ISD::UREM , MVT::i32 , Expand);
266 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
267 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
268 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
269 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
270 setOperationAction(ISD::SREM , MVT::i64 , Expand);
271 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
274 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
275 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
276 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000277 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
279 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
280 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
281 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
282 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
283 setOperationAction(ISD::FREM , MVT::f32 , Expand);
284 setOperationAction(ISD::FREM , MVT::f64 , Expand);
285 setOperationAction(ISD::FREM , MVT::f80 , Expand);
286 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
291 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
295 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
296 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000297 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
299 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
300 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 }
302
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
304 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000305
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000308 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000309 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000310 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
312 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000316 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
318 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
319 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
320 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
323 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000326
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000327 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
331 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000332 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
334 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000335 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
338 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
339 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
340 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000341 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000342 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000343 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000352
Evan Chengd2cde682008-03-10 19:38:10 +0000353 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000355
Eric Christopher9a9d2752010-07-22 02:48:34 +0000356 // We may not have a libcall for MEMBARRIER so we should lower this.
357 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000358
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000359 // On X86 and X86-64, atomic operations are lowered to locked instructions.
360 // Locked instructions, in turn, have implicit fence semantics (all memory
361 // operations are flushed before issuing the locked instruction, and they
362 // are not buffered), so we can fold away the common pattern of
363 // fence-atomic-fence.
364 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000427 if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000626 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000627 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628 }
629
Dale Johannesen0488fb62010-09-30 23:57:10 +0000630 // MMX-sized vectors (other than x86mmx) are expected to be expanded
631 // into smaller operations.
632 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
633 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
634 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
635 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
636 setOperationAction(ISD::AND, MVT::v8i8, Expand);
637 setOperationAction(ISD::AND, MVT::v4i16, Expand);
638 setOperationAction(ISD::AND, MVT::v2i32, Expand);
639 setOperationAction(ISD::AND, MVT::v1i64, Expand);
640 setOperationAction(ISD::OR, MVT::v8i8, Expand);
641 setOperationAction(ISD::OR, MVT::v4i16, Expand);
642 setOperationAction(ISD::OR, MVT::v2i32, Expand);
643 setOperationAction(ISD::OR, MVT::v1i64, Expand);
644 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
645 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
646 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
647 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
650 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
651 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
652 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
653 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
654 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
655 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
656 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
657 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Expand);
658 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Expand);
659 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Expand);
660 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Expand);
661
Evan Cheng92722532009-03-26 23:06:32 +0000662 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
668 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
669 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
670 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
671 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
675 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
676 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677 }
678
Evan Cheng92722532009-03-26 23:06:32 +0000679 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000681
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000682 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
683 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
685 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
686 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
690 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
691 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
692 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
693 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
694 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
695 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
696 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
697 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
698 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
699 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
700 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
701 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
702 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
703 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
704 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
707 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
708 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000710
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
712 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
714 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000716
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000717 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
718 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
719 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
720 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
721 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
722
Evan Cheng2c3ae372006-04-12 21:21:57 +0000723 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
725 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000726 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000727 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000728 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000729 // Do not attempt to custom lower non-128-bit vectors
730 if (!VT.is128BitVector())
731 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 setOperationAction(ISD::BUILD_VECTOR,
733 VT.getSimpleVT().SimpleTy, Custom);
734 setOperationAction(ISD::VECTOR_SHUFFLE,
735 VT.getSimpleVT().SimpleTy, Custom);
736 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
737 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000739
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
741 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
742 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
743 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
744 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
745 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000746
Nate Begemancdd1eec2008-02-12 22:51:28 +0000747 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
749 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000750 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000752 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
754 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000755 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000756
757 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000758 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000759 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000760
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000765 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000767 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000769 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000771 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000772
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000774
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
777 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
778 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
779 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
782 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000783 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000784
Nate Begeman14d12ca2008-02-11 04:19:36 +0000785 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000786 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
787 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
788 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
789 setOperationAction(ISD::FRINT, MVT::f32, Legal);
790 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
791 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
792 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
793 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
794 setOperationAction(ISD::FRINT, MVT::f64, Legal);
795 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
796
Nate Begeman14d12ca2008-02-11 04:19:36 +0000797 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000799
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000800 // Can turn SHL into an integer multiply.
801 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000802 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000803
Nate Begeman14d12ca2008-02-11 04:19:36 +0000804 // i8 and i16 vectors are custom , because the source register and source
805 // source memory operand types are not the same width. f32 vectors are
806 // custom since the immediate controlling the insert encodes additional
807 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
809 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
810 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
811 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000812
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
814 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000817
818 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000821 }
822 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823
Nate Begeman30a0de92008-07-17 16:51:19 +0000824 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000826 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000827
David Greene9b9838d2009-06-29 16:47:10 +0000828 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
830 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
831 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
832 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000833 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000834
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
836 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
837 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
838 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
839 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
840 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
841 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
842 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
843 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
844 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000845 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
847 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
848 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
849 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000850
851 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
853 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
854 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
855 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
856 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
857 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
858 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
859 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
860 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
861 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
862 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
863 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
864 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
865 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
868 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
869 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
870 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
873 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
874 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
876 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
879 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
880 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
881 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
882 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
883 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000884
885#if 0
886 // Not sure we want to do this since there are no 256-bit integer
887 // operations in AVX
888
889 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
890 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
892 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000893
894 // Do not attempt to custom lower non-power-of-2 vectors
895 if (!isPowerOf2_32(VT.getVectorNumElements()))
896 continue;
897
898 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
899 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
900 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
901 }
902
903 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000906 }
David Greene9b9838d2009-06-29 16:47:10 +0000907#endif
908
909#if 0
910 // Not sure we want to do this since there are no 256-bit integer
911 // operations in AVX
912
913 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
914 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
916 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000917
918 if (!VT.is256BitVector()) {
919 continue;
920 }
921 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000923 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000925 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000927 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000929 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 }
932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000934#endif
935 }
936
Evan Cheng6be2c582006-04-05 23:38:46 +0000937 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000939
Bill Wendling74c37652008-12-09 22:08:41 +0000940 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000946
Eli Friedman962f5492010-06-02 19:35:46 +0000947 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
948 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000949 //
Eli Friedman962f5492010-06-02 19:35:46 +0000950 // FIXME: We really should do custom legalization for addition and
951 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
952 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000953 if (Subtarget->is64Bit()) {
954 setOperationAction(ISD::SADDO, MVT::i64, Custom);
955 setOperationAction(ISD::UADDO, MVT::i64, Custom);
956 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
957 setOperationAction(ISD::USUBO, MVT::i64, Custom);
958 setOperationAction(ISD::SMULO, MVT::i64, Custom);
959 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000960
Evan Chengd54f2d52009-03-31 19:38:51 +0000961 if (!Subtarget->is64Bit()) {
962 // These libcalls are not available in 32-bit.
963 setLibcallName(RTLIB::SHL_I128, 0);
964 setLibcallName(RTLIB::SRL_I128, 0);
965 setLibcallName(RTLIB::SRA_I128, 0);
966 }
967
Evan Cheng206ee9d2006-07-07 08:33:52 +0000968 // We have target-specific dag combine patterns for the following nodes:
969 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000970 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000971 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000972 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000973 setTargetDAGCombine(ISD::SHL);
974 setTargetDAGCombine(ISD::SRA);
975 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000976 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000977 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +0000978 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000979 if (Subtarget->is64Bit())
980 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000981
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000982 computeRegisterProperties();
983
Evan Cheng87ed7162006-02-14 08:25:08 +0000984 // FIXME: These should be based on subtarget info. Plus, the values should
985 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000986 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +0000987 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +0000988 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000989 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000990 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000991}
992
Scott Michel5b8f82e2008-03-10 15:42:14 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
995 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000996}
997
998
Evan Cheng29286502008-01-23 23:17:41 +0000999/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1000/// the desired ByVal argument alignment.
1001static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1002 if (MaxAlign == 16)
1003 return;
1004 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1005 if (VTy->getBitWidth() == 128)
1006 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001007 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1008 unsigned EltAlign = 0;
1009 getMaxByValAlign(ATy->getElementType(), EltAlign);
1010 if (EltAlign > MaxAlign)
1011 MaxAlign = EltAlign;
1012 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1013 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1014 unsigned EltAlign = 0;
1015 getMaxByValAlign(STy->getElementType(i), EltAlign);
1016 if (EltAlign > MaxAlign)
1017 MaxAlign = EltAlign;
1018 if (MaxAlign == 16)
1019 break;
1020 }
1021 }
1022 return;
1023}
1024
1025/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1026/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001027/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1028/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001029unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001030 if (Subtarget->is64Bit()) {
1031 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001032 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001033 if (TyAlign > 8)
1034 return TyAlign;
1035 return 8;
1036 }
1037
Evan Cheng29286502008-01-23 23:17:41 +00001038 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001039 if (Subtarget->hasSSE1())
1040 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001041 return Align;
1042}
Chris Lattner2b02a442007-02-25 08:29:00 +00001043
Evan Chengf0df0312008-05-15 08:39:06 +00001044/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001045/// and store operations as a result of memset, memcpy, and memmove
1046/// lowering. If DstAlign is zero that means it's safe to destination
1047/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1048/// means there isn't a need to check it against alignment requirement,
1049/// probably because the source does not need to be loaded. If
1050/// 'NonScalarIntSafe' is true, that means it's safe to return a
1051/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1052/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1053/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001054/// It returns EVT::Other if the type should be determined using generic
1055/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001056EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001057X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1058 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001059 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001060 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001061 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001062 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1063 // linux. This is because the stack realignment code can't handle certain
1064 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001065 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001066 if (NonScalarIntSafe &&
1067 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001068 if (Size >= 16 &&
1069 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001070 ((DstAlign == 0 || DstAlign >= 16) &&
1071 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001072 Subtarget->getStackAlignment() >= 16) {
1073 if (Subtarget->hasSSE2())
1074 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001075 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001076 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001077 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001078 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001079 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001080 Subtarget->hasSSE2()) {
1081 // Do not use f64 to lower memcpy if source is string constant. It's
1082 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001083 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001084 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 }
Evan Chengf0df0312008-05-15 08:39:06 +00001086 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 return MVT::i64;
1088 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001089}
1090
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001091/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1092/// current function. The returned value is a member of the
1093/// MachineJumpTableInfo::JTEntryKind enum.
1094unsigned X86TargetLowering::getJumpTableEncoding() const {
1095 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1096 // symbol.
1097 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1098 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001099 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101 // Otherwise, use the normal jump table encoding heuristics.
1102 return TargetLowering::getJumpTableEncoding();
1103}
1104
Chris Lattner589c6f62010-01-26 06:28:43 +00001105/// getPICBaseSymbol - Return the X86-32 PIC base.
1106MCSymbol *
Chris Lattner4fd0ea02010-11-14 22:37:11 +00001107X86TargetLowering::getPICBaseSymbol(const MachineFunction &MF) const {
1108
Chris Lattner589c6f62010-01-26 06:28:43 +00001109 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner4fd0ea02010-11-14 22:37:11 +00001110 MCContext &Ctx = MF.getContext();
Chris Lattner9b97a732010-03-30 18:10:53 +00001111 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
Chris Lattner4fd0ea02010-11-14 22:37:11 +00001112 Twine(MF.getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001113}
1114
1115
Chris Lattnerc64daab2010-01-26 05:02:42 +00001116const MCExpr *
1117X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1118 const MachineBasicBlock *MBB,
1119 unsigned uid,MCContext &Ctx) const{
1120 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1121 Subtarget->isPICStyleGOT());
1122 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1123 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001124 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1125 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001126}
1127
Evan Chengcc415862007-11-09 01:32:10 +00001128/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1129/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001130SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001131 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001132 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001133 // This doesn't have DebugLoc associated with it, but is not really the
1134 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001135 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001136 return Table;
1137}
1138
Chris Lattner589c6f62010-01-26 06:28:43 +00001139/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1140/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1141/// MCExpr.
1142const MCExpr *X86TargetLowering::
1143getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1144 MCContext &Ctx) const {
1145 // X86-64 uses RIP relative addressing based on the jump table label.
1146 if (Subtarget->isPICStyleRIPRel())
1147 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1148
1149 // Otherwise, the reference is relative to the PIC base.
Chris Lattner4fd0ea02010-11-14 22:37:11 +00001150 return MCSymbolRefExpr::Create(getPICBaseSymbol(*MF), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001151}
1152
Bill Wendlingb4202b82009-07-01 18:50:55 +00001153/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001154unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001155 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001156}
1157
Evan Chengdee81012010-07-26 21:50:05 +00001158std::pair<const TargetRegisterClass*, uint8_t>
1159X86TargetLowering::findRepresentativeClass(EVT VT) const{
1160 const TargetRegisterClass *RRC = 0;
1161 uint8_t Cost = 1;
1162 switch (VT.getSimpleVT().SimpleTy) {
1163 default:
1164 return TargetLowering::findRepresentativeClass(VT);
1165 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1166 RRC = (Subtarget->is64Bit()
1167 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1168 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001169 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001170 RRC = X86::VR64RegisterClass;
1171 break;
1172 case MVT::f32: case MVT::f64:
1173 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1174 case MVT::v4f32: case MVT::v2f64:
1175 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1176 case MVT::v4f64:
1177 RRC = X86::VR128RegisterClass;
1178 break;
1179 }
1180 return std::make_pair(RRC, Cost);
1181}
1182
Evan Cheng70017e42010-07-24 00:39:05 +00001183unsigned
1184X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1185 MachineFunction &MF) const {
1186 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1187 switch (RC->getID()) {
1188 default:
1189 return 0;
1190 case X86::GR32RegClassID:
1191 return 4 - FPDiff;
1192 case X86::GR64RegClassID:
1193 return 8 - FPDiff;
1194 case X86::VR128RegClassID:
1195 return Subtarget->is64Bit() ? 10 : 4;
1196 case X86::VR64RegClassID:
1197 return 4;
1198 }
1199}
1200
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001201bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1202 unsigned &Offset) const {
1203 if (!Subtarget->isTargetLinux())
1204 return false;
1205
1206 if (Subtarget->is64Bit()) {
1207 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1208 Offset = 0x28;
1209 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1210 AddressSpace = 256;
1211 else
1212 AddressSpace = 257;
1213 } else {
1214 // %gs:0x14 on i386
1215 Offset = 0x14;
1216 AddressSpace = 256;
1217 }
1218 return true;
1219}
1220
1221
Chris Lattner2b02a442007-02-25 08:29:00 +00001222//===----------------------------------------------------------------------===//
1223// Return Value Calling Convention Implementation
1224//===----------------------------------------------------------------------===//
1225
Chris Lattner59ed56b2007-02-28 04:55:35 +00001226#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001227
Michael J. Spencerec38de22010-10-10 22:04:20 +00001228bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001229X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001230 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001231 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001232 SmallVector<CCValAssign, 16> RVLocs;
1233 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001234 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001235 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001236}
1237
Dan Gohman98ca4f22009-08-05 01:29:28 +00001238SDValue
1239X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001240 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001241 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001242 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001243 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001244 MachineFunction &MF = DAG.getMachineFunction();
1245 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001246
Chris Lattner9774c912007-02-27 05:28:59 +00001247 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001248 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1249 RVLocs, *DAG.getContext());
1250 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001251
Evan Chengdcea1632010-02-04 02:40:39 +00001252 // Add the regs to the liveout set for the function.
1253 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1254 for (unsigned i = 0; i != RVLocs.size(); ++i)
1255 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1256 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001257
Dan Gohman475871a2008-07-27 21:46:04 +00001258 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001259
Dan Gohman475871a2008-07-27 21:46:04 +00001260 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001261 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1262 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001263 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1264 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001265
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001266 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001267 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1268 CCValAssign &VA = RVLocs[i];
1269 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001270 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001271 EVT ValVT = ValToCopy.getValueType();
1272
Dale Johannesenc4510512010-09-24 19:05:48 +00001273 // If this is x86-64, and we disabled SSE, we can't return FP values,
1274 // or SSE or MMX vectors.
1275 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1276 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
1277 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001278 report_fatal_error("SSE register return with SSE disabled");
1279 }
1280 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1281 // llvm-gcc has never done it right and no one has noticed, so this
1282 // should be OK for now.
1283 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001284 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001285 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001286
Chris Lattner447ff682008-03-11 03:23:40 +00001287 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1288 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001289 if (VA.getLocReg() == X86::ST0 ||
1290 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001291 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1292 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001293 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001294 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001295 RetOps.push_back(ValToCopy);
1296 // Don't emit a copytoreg.
1297 continue;
1298 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001299
Evan Cheng242b38b2009-02-23 09:03:22 +00001300 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1301 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001302 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001303 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001304 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001305 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001306 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1307 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001308 // If we don't have SSE2 available, convert to v4f32 so the generated
1309 // register is legal.
1310 if (!Subtarget->hasSSE2())
1311 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1312 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001313 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001314 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001315
Dale Johannesendd64c412009-02-04 00:33:20 +00001316 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001317 Flag = Chain.getValue(1);
1318 }
Dan Gohman61a92132008-04-21 23:59:07 +00001319
1320 // The x86-64 ABI for returning structs by value requires that we copy
1321 // the sret argument into %rax for the return. We saved the argument into
1322 // a virtual register in the entry block, so now we copy the value out
1323 // and into %rax.
1324 if (Subtarget->is64Bit() &&
1325 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1326 MachineFunction &MF = DAG.getMachineFunction();
1327 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1328 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001329 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001330 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001331 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001332
Dale Johannesendd64c412009-02-04 00:33:20 +00001333 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001334 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001335
1336 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001337 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001338 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001339
Chris Lattner447ff682008-03-11 03:23:40 +00001340 RetOps[0] = Chain; // Update chain.
1341
1342 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001343 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001344 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
1346 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001348}
1349
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350/// LowerCallResult - Lower the result values of a call into the
1351/// appropriate copies out of appropriate physical registers.
1352///
1353SDValue
1354X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001355 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 const SmallVectorImpl<ISD::InputArg> &Ins,
1357 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001358 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001359
Chris Lattnere32bbf62007-02-28 07:09:55 +00001360 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001361 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001362 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001364 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001366
Chris Lattner3085e152007-02-25 08:59:22 +00001367 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001368 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001369 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001370 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001371
Torok Edwin3f142c32009-02-01 18:15:56 +00001372 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001373 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001375 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001376 }
1377
Evan Cheng79fb3b42009-02-20 20:43:02 +00001378 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001379
1380 // If this is a call to a function that returns an fp value on the floating
1381 // point stack, we must guarantee the the value is popped from the stack, so
1382 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1383 // if the return value is not used. We use the FpGET_ST0 instructions
1384 // instead.
1385 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1386 // If we prefer to use the value in xmm registers, copy it out as f80 and
1387 // use a truncate to move it from fp stack reg to xmm reg.
1388 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1389 bool isST0 = VA.getLocReg() == X86::ST0;
1390 unsigned Opc = 0;
1391 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1392 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1393 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1394 SDValue Ops[] = { Chain, InFlag };
1395 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1396 Ops, 2), 1);
1397 Val = Chain.getValue(0);
1398
1399 // Round the f80 to the right size, which also moves it to the appropriate
1400 // xmm register.
1401 if (CopyVT != VA.getValVT())
1402 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1403 // This truncation won't change the value.
1404 DAG.getIntPtrConstant(1));
1405 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001406 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1407 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1408 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001409 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001410 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001411 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1412 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001413 } else {
1414 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001415 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001416 Val = Chain.getValue(0);
1417 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001418 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1419 } else {
1420 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1421 CopyVT, InFlag).getValue(1);
1422 Val = Chain.getValue(0);
1423 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001424 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001425 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001426 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001427
Dan Gohman98ca4f22009-08-05 01:29:28 +00001428 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001429}
1430
1431
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001432//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001433// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001434//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001435// StdCall calling convention seems to be standard for many Windows' API
1436// routines and around. It differs from C calling convention just a little:
1437// callee should clean up the stack, not caller. Symbols should be also
1438// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001439// For info on fast calling convention see Fast Calling Convention (tail call)
1440// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001441
Dan Gohman98ca4f22009-08-05 01:29:28 +00001442/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001443/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001444static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1445 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001446 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001447
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001449}
1450
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001451/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001452/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001453static bool
1454ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1455 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001456 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001457
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001459}
1460
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001461/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1462/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001463/// the specific parameter attribute. The copy will be passed as a byval
1464/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001465static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001466CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001467 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1468 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001469 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001470
Dale Johannesendd64c412009-02-04 00:33:20 +00001471 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001472 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001473 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001474}
1475
Chris Lattner29689432010-03-11 00:22:57 +00001476/// IsTailCallConvention - Return true if the calling convention is one that
1477/// supports tail call optimization.
1478static bool IsTailCallConvention(CallingConv::ID CC) {
1479 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1480}
1481
Evan Cheng0c439eb2010-01-27 00:07:07 +00001482/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1483/// a tailcall target by changing its ABI.
1484static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001485 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001486}
1487
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488SDValue
1489X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001490 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001491 const SmallVectorImpl<ISD::InputArg> &Ins,
1492 DebugLoc dl, SelectionDAG &DAG,
1493 const CCValAssign &VA,
1494 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001495 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001496 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001498 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001499 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001500 EVT ValVT;
1501
1502 // If value is passed by pointer we have address passed instead of the value
1503 // itself.
1504 if (VA.getLocInfo() == CCValAssign::Indirect)
1505 ValVT = VA.getLocVT();
1506 else
1507 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001508
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001509 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001510 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001511 // In case of tail call optimization mark all arguments mutable. Since they
1512 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001513 if (Flags.isByVal()) {
1514 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001515 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001516 return DAG.getFrameIndex(FI, getPointerTy());
1517 } else {
1518 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001519 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001520 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1521 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001522 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001523 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001524 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001525}
1526
Dan Gohman475871a2008-07-27 21:46:04 +00001527SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001528X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001529 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001530 bool isVarArg,
1531 const SmallVectorImpl<ISD::InputArg> &Ins,
1532 DebugLoc dl,
1533 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001534 SmallVectorImpl<SDValue> &InVals)
1535 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001536 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 const Function* Fn = MF.getFunction();
1540 if (Fn->hasExternalLinkage() &&
1541 Subtarget->isTargetCygMing() &&
1542 Fn->getName() == "main")
1543 FuncInfo->setForceFramePointer(true);
1544
Evan Cheng1bc78042006-04-26 01:20:17 +00001545 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001546 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001547 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001548
Chris Lattner29689432010-03-11 00:22:57 +00001549 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1550 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001551
Chris Lattner638402b2007-02-28 07:00:42 +00001552 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001554 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1555 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001556 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001557
Chris Lattnerf39f7712007-02-28 05:46:49 +00001558 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001559 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001560 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1561 CCValAssign &VA = ArgLocs[i];
1562 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1563 // places.
1564 assert(VA.getValNo() != LastVal &&
1565 "Don't support value assigned to multiple locs yet");
1566 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001567
Chris Lattnerf39f7712007-02-28 05:46:49 +00001568 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001569 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001570 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001571 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001572 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001574 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001576 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001579 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1580 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001581 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001582 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001583 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001584 RC = X86::VR64RegisterClass;
1585 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001586 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001587
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001588 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001589 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001590
Chris Lattnerf39f7712007-02-28 05:46:49 +00001591 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1592 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1593 // right size.
1594 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001595 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001596 DAG.getValueType(VA.getValVT()));
1597 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001598 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001599 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001600 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001601 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001602
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001603 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001604 // Handle MMX values passed in XMM regs.
1605 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001606 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1607 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001608 } else
1609 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001610 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001611 } else {
1612 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001613 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001614 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001615
1616 // If value is passed via pointer - do a load.
1617 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001618 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1619 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001620
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001622 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001623
Dan Gohman61a92132008-04-21 23:59:07 +00001624 // The x86-64 ABI for returning structs by value requires that we copy
1625 // the sret argument into %rax for the return. Save the argument into
1626 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001627 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001628 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1629 unsigned Reg = FuncInfo->getSRetReturnReg();
1630 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001632 FuncInfo->setSRetReturnReg(Reg);
1633 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001636 }
1637
Chris Lattnerf39f7712007-02-28 05:46:49 +00001638 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001639 // Align stack specially for tail calls.
1640 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001641 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001642
Evan Cheng1bc78042006-04-26 01:20:17 +00001643 // If the function takes variable number of arguments, make a frame index for
1644 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001645 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001646 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1647 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001648 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 }
1650 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001651 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1652
1653 // FIXME: We should really autogenerate these arrays
1654 static const unsigned GPR64ArgRegsWin64[] = {
1655 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001656 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001657 static const unsigned GPR64ArgRegs64Bit[] = {
1658 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1659 };
1660 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1662 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1663 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001664 const unsigned *GPR64ArgRegs;
1665 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001666
1667 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001668 // The XMM registers which might contain var arg parameters are shadowed
1669 // in their paired GPR. So we only need to save the GPR to their home
1670 // slots.
1671 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001672 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001673 } else {
1674 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1675 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001676
1677 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001678 }
1679 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1680 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001681
Devang Patel578efa92009-06-05 21:57:13 +00001682 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001683 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001684 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001685 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001686 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001687 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001688 // Kernel mode asks for SSE to be disabled, so don't push them
1689 // on the stack.
1690 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001691
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001692 if (IsWin64) {
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001693 const TargetFrameInfo &TFI = *getTargetMachine().getFrameInfo();
1694 // Get to the caller-allocated home save location. Add 8 to account
1695 // for the return address.
1696 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001697 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001698 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001699 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1700 } else {
1701 // For X86-64, if there are vararg parameters that are passed via
1702 // registers, then we must store them to their spots on the stack so they
1703 // may be loaded by deferencing the result of va_next.
1704 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1705 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1706 FuncInfo->setRegSaveFrameIndex(
1707 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001708 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001709 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001710
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001712 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001713 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1714 getPointerTy());
1715 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001716 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001717 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1718 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001719 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1720 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001722 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001723 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001724 MachinePointerInfo::getFixedStack(
1725 FuncInfo->getRegSaveFrameIndex(), Offset),
1726 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001727 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001728 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001729 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001730
Dan Gohmanface41a2009-08-16 21:24:25 +00001731 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1732 // Now store the XMM (fp + vector) parameter registers.
1733 SmallVector<SDValue, 11> SaveXMMOps;
1734 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001735
Dan Gohmanface41a2009-08-16 21:24:25 +00001736 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1737 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1738 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001739
Dan Gohman1e93df62010-04-17 14:41:14 +00001740 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1741 FuncInfo->getRegSaveFrameIndex()));
1742 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1743 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001744
Dan Gohmanface41a2009-08-16 21:24:25 +00001745 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001746 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Dan Gohmanface41a2009-08-16 21:24:25 +00001747 X86::VR128RegisterClass);
1748 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1749 SaveXMMOps.push_back(Val);
1750 }
1751 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1752 MVT::Other,
1753 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001754 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001755
1756 if (!MemOps.empty())
1757 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1758 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001759 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001760 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001761
Gordon Henriksen86737662008-01-05 16:56:59 +00001762 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001763 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001764 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001765 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001766 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001767 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001768 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001769 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001770 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001771
Gordon Henriksen86737662008-01-05 16:56:59 +00001772 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001773 // RegSaveFrameIndex is X86-64 only.
1774 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001775 if (CallConv == CallingConv::X86_FastCall ||
1776 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001777 // fastcc functions can't have varargs.
1778 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001779 }
Evan Cheng25caf632006-05-23 21:06:34 +00001780
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001782}
1783
Dan Gohman475871a2008-07-27 21:46:04 +00001784SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1786 SDValue StackPtr, SDValue Arg,
1787 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001788 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001789 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001790 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1791 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001792 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001793 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001794 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001795 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001796
1797 return DAG.getStore(Chain, dl, Arg, PtrOff,
1798 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001799 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001800}
1801
Bill Wendling64e87322009-01-16 19:25:27 +00001802/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001803/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001804SDValue
1805X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001806 SDValue &OutRetAddr, SDValue Chain,
1807 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001808 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001809 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001810 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001811 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001812
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001813 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001814 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1815 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001816 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001817}
1818
1819/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1820/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001821static SDValue
1822EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001823 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001824 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001825 // Store the return address to the appropriate stack slot.
1826 if (!FPDiff) return Chain;
1827 // Calculate the new stack slot for the return address.
1828 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001829 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001830 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001831 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001833 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001834 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001835 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001836 return Chain;
1837}
1838
Dan Gohman98ca4f22009-08-05 01:29:28 +00001839SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001840X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001841 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001842 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001843 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001844 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001845 const SmallVectorImpl<ISD::InputArg> &Ins,
1846 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001847 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001848 MachineFunction &MF = DAG.getMachineFunction();
1849 bool Is64Bit = Subtarget->is64Bit();
1850 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001851 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001852
Evan Cheng5f941932010-02-05 02:21:12 +00001853 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001854 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001855 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1856 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001857 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001858
1859 // Sibcalls are automatically detected tailcalls which do not require
1860 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001861 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001862 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001863
1864 if (isTailCall)
1865 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001866 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001867
Chris Lattner29689432010-03-11 00:22:57 +00001868 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1869 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001870
Chris Lattner638402b2007-02-28 07:00:42 +00001871 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001872 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1874 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001875 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001876
Chris Lattner423c5f42007-02-28 05:31:48 +00001877 // Get a count of how many bytes are to be pushed on the stack.
1878 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001879 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001880 // This is a sibcall. The memory operands are available in caller's
1881 // own caller's stack.
1882 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001883 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001884 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001885
Gordon Henriksen86737662008-01-05 16:56:59 +00001886 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001887 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001888 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001889 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001890 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1891 FPDiff = NumBytesCallerPushed - NumBytes;
1892
1893 // Set the delta of movement of the returnaddr stackslot.
1894 // But only set if delta is greater than previous delta.
1895 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1896 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1897 }
1898
Evan Chengf22f9b32010-02-06 03:28:46 +00001899 if (!IsSibcall)
1900 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001901
Dan Gohman475871a2008-07-27 21:46:04 +00001902 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001903 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001904 if (isTailCall && FPDiff)
1905 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1906 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001907
Dan Gohman475871a2008-07-27 21:46:04 +00001908 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1909 SmallVector<SDValue, 8> MemOpChains;
1910 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001911
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001912 // Walk the register/memloc assignments, inserting copies/loads. In the case
1913 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001914 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1915 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001916 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001917 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001919 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001920
Chris Lattner423c5f42007-02-28 05:31:48 +00001921 // Promote the value if needed.
1922 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001923 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001924 case CCValAssign::Full: break;
1925 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001926 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001927 break;
1928 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001929 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001930 break;
1931 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001932 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1933 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1935 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1936 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001937 } else
1938 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1939 break;
1940 case CCValAssign::BCvt:
1941 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001942 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001943 case CCValAssign::Indirect: {
1944 // Store the argument.
1945 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001946 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001947 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00001948 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001949 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001950 Arg = SpillSlot;
1951 break;
1952 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001953 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001954
Chris Lattner423c5f42007-02-28 05:31:48 +00001955 if (VA.isRegLoc()) {
1956 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001957 if (isVarArg && Subtarget->isTargetWin64()) {
1958 // Win64 ABI requires argument XMM reg to be copied to the corresponding
1959 // shadow reg if callee is a varargs function.
1960 unsigned ShadowReg = 0;
1961 switch (VA.getLocReg()) {
1962 case X86::XMM0: ShadowReg = X86::RCX; break;
1963 case X86::XMM1: ShadowReg = X86::RDX; break;
1964 case X86::XMM2: ShadowReg = X86::R8; break;
1965 case X86::XMM3: ShadowReg = X86::R9; break;
1966 }
1967 if (ShadowReg)
1968 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
1969 }
Evan Chengf22f9b32010-02-06 03:28:46 +00001970 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001971 assert(VA.isMemLoc());
1972 if (StackPtr.getNode() == 0)
1973 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1974 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1975 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001976 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001977 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001978
Evan Cheng32fe1032006-05-25 00:59:30 +00001979 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001981 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001982
Evan Cheng347d5f72006-04-28 21:29:37 +00001983 // Build a sequence of copy-to-reg nodes chained together with token chain
1984 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001986 // Tail call byval lowering might overwrite argument registers so in case of
1987 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001988 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001989 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001990 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001991 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001992 InFlag = Chain.getValue(1);
1993 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001994
Chris Lattner88e1fd52009-07-09 04:24:46 +00001995 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001996 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1997 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001998 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001999 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2000 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002001 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002002 InFlag);
2003 InFlag = Chain.getValue(1);
2004 } else {
2005 // If we are tail calling and generating PIC/GOT style code load the
2006 // address of the callee into ECX. The value in ecx is used as target of
2007 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2008 // for tail calls on PIC/GOT architectures. Normally we would just put the
2009 // address of GOT into ebx and then call target@PLT. But for tail calls
2010 // ebx would be restored (since ebx is callee saved) before jumping to the
2011 // target@PLT.
2012
2013 // Note: The actual moving to ECX is done further down.
2014 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2015 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2016 !G->getGlobal()->hasProtectedVisibility())
2017 Callee = LowerGlobalAddress(Callee, DAG);
2018 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002019 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002020 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002021 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002022
Nate Begemanc8ea6732010-07-21 20:49:52 +00002023 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 // From AMD64 ABI document:
2025 // For calls that may call functions that use varargs or stdargs
2026 // (prototype-less calls or calls to functions containing ellipsis (...) in
2027 // the declaration) %al is used as hidden argument to specify the number
2028 // of SSE registers used. The contents of %al do not need to match exactly
2029 // the number of registers, but must be an ubound on the number of SSE
2030 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002031
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 // Count the number of XMM registers allocated.
2033 static const unsigned XMMArgRegs[] = {
2034 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2035 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2036 };
2037 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002038 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002039 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002040
Dale Johannesendd64c412009-02-04 00:33:20 +00002041 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 InFlag = Chain.getValue(1);
2044 }
2045
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002046
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002047 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002048 if (isTailCall) {
2049 // Force all the incoming stack arguments to be loaded from the stack
2050 // before any new outgoing arguments are stored to the stack, because the
2051 // outgoing stack slots may alias the incoming argument stack slots, and
2052 // the alias isn't otherwise explicit. This is slightly more conservative
2053 // than necessary, because it means that each store effectively depends
2054 // on every argument instead of just those arguments it would clobber.
2055 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2056
Dan Gohman475871a2008-07-27 21:46:04 +00002057 SmallVector<SDValue, 8> MemOpChains2;
2058 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002060 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002061 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002062 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002063 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2064 CCValAssign &VA = ArgLocs[i];
2065 if (VA.isRegLoc())
2066 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002067 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002068 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002069 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002070 // Create frame index.
2071 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002072 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002073 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002074 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002075
Duncan Sands276dcbd2008-03-21 09:14:45 +00002076 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002077 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002078 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002079 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002080 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002081 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002082 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002083
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2085 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002086 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002087 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002088 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002089 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002091 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002092 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002093 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002094 }
2095 }
2096
2097 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002099 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002100
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002101 // Copy arguments to their registers.
2102 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002103 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002104 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002105 InFlag = Chain.getValue(1);
2106 }
Dan Gohman475871a2008-07-27 21:46:04 +00002107 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002108
Gordon Henriksen86737662008-01-05 16:56:59 +00002109 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002111 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002112 }
2113
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002114 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2115 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2116 // In the 64-bit large code model, we have to make all calls
2117 // through a register, since the call instruction's 32-bit
2118 // pc-relative offset may not be large enough to hold the whole
2119 // address.
2120 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002121 // If the callee is a GlobalAddress node (quite common, every direct call
2122 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2123 // it.
2124
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002125 // We should use extra load for direct calls to dllimported functions in
2126 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002127 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002128 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002129 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002130
Chris Lattner48a7d022009-07-09 05:02:21 +00002131 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2132 // external symbols most go through the PLT in PIC mode. If the symbol
2133 // has hidden or protected visibility, or if it is static or local, then
2134 // we don't need to use the PLT - we can directly call it.
2135 if (Subtarget->isTargetELF() &&
2136 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002137 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002138 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002139 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002140 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2141 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002142 // PC-relative references to external symbols should go through $stub,
2143 // unless we're building with the leopard linker or later, which
2144 // automatically synthesizes these stubs.
2145 OpFlags = X86II::MO_DARWIN_STUB;
2146 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002147
Devang Patel0d881da2010-07-06 22:08:15 +00002148 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002149 G->getOffset(), OpFlags);
2150 }
Bill Wendling056292f2008-09-16 21:48:12 +00002151 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002152 unsigned char OpFlags = 0;
2153
2154 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2155 // symbols should go through the PLT.
2156 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002157 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002158 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002159 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002160 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002161 // PC-relative references to external symbols should go through $stub,
2162 // unless we're building with the leopard linker or later, which
2163 // automatically synthesizes these stubs.
2164 OpFlags = X86II::MO_DARWIN_STUB;
2165 }
Eric Christopherfd179292009-08-27 18:07:15 +00002166
Chris Lattner48a7d022009-07-09 05:02:21 +00002167 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2168 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002169 }
2170
Chris Lattnerd96d0722007-02-25 06:40:16 +00002171 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002172 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002173 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002174
Evan Chengf22f9b32010-02-06 03:28:46 +00002175 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002176 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2177 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002178 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002180
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002181 Ops.push_back(Chain);
2182 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002183
Dan Gohman98ca4f22009-08-05 01:29:28 +00002184 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002185 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002186
Gordon Henriksen86737662008-01-05 16:56:59 +00002187 // Add argument registers to the end of the list so that they are known live
2188 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002189 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2190 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2191 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002192
Evan Cheng586ccac2008-03-18 23:36:35 +00002193 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002195 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2196
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002197 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2198 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002199 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002200
Gabor Greifba36cb52008-08-28 21:40:38 +00002201 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002202 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002203
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002205 // We used to do:
2206 //// If this is the first return lowered for this function, add the regs
2207 //// to the liveout set for the function.
2208 // This isn't right, although it's probably harmless on x86; liveouts
2209 // should be computed from returns not tail calls. Consider a void
2210 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002211 return DAG.getNode(X86ISD::TC_RETURN, dl,
2212 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002213 }
2214
Dale Johannesenace16102009-02-03 19:33:06 +00002215 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002216 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002217
Chris Lattner2d297092006-05-23 18:50:38 +00002218 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002219 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002220 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002221 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002222 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002223 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002224 // pops the hidden struct pointer, so we have to push it back.
2225 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002226 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002227 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002228 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002229
Gordon Henriksenae636f82008-01-03 16:47:34 +00002230 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002231 if (!IsSibcall) {
2232 Chain = DAG.getCALLSEQ_END(Chain,
2233 DAG.getIntPtrConstant(NumBytes, true),
2234 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2235 true),
2236 InFlag);
2237 InFlag = Chain.getValue(1);
2238 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002239
Chris Lattner3085e152007-02-25 08:59:22 +00002240 // Handle result values, copying them out of physregs into vregs that we
2241 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002242 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2243 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002244}
2245
Evan Cheng25ab6902006-09-08 06:48:29 +00002246
2247//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002248// Fast Calling Convention (tail call) implementation
2249//===----------------------------------------------------------------------===//
2250
2251// Like std call, callee cleans arguments, convention except that ECX is
2252// reserved for storing the tail called function address. Only 2 registers are
2253// free for argument passing (inreg). Tail call optimization is performed
2254// provided:
2255// * tailcallopt is enabled
2256// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002257// On X86_64 architecture with GOT-style position independent code only local
2258// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002259// To keep the stack aligned according to platform abi the function
2260// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2261// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002262// If a tail called function callee has more arguments than the caller the
2263// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002264// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002265// original REtADDR, but before the saved framepointer or the spilled registers
2266// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2267// stack layout:
2268// arg1
2269// arg2
2270// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002271// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002272// move area ]
2273// (possible EBP)
2274// ESI
2275// EDI
2276// local1 ..
2277
2278/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2279/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002280unsigned
2281X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2282 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002283 MachineFunction &MF = DAG.getMachineFunction();
2284 const TargetMachine &TM = MF.getTarget();
2285 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2286 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002287 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002288 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002289 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002290 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2291 // Number smaller than 12 so just add the difference.
2292 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2293 } else {
2294 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002295 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002296 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002297 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002298 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002299}
2300
Evan Cheng5f941932010-02-05 02:21:12 +00002301/// MatchingStackOffset - Return true if the given stack call argument is
2302/// already available in the same position (relatively) of the caller's
2303/// incoming argument stack.
2304static
2305bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2306 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2307 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002308 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2309 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002310 if (Arg.getOpcode() == ISD::CopyFromReg) {
2311 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2312 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2313 return false;
2314 MachineInstr *Def = MRI->getVRegDef(VR);
2315 if (!Def)
2316 return false;
2317 if (!Flags.isByVal()) {
2318 if (!TII->isLoadFromStackSlot(Def, FI))
2319 return false;
2320 } else {
2321 unsigned Opcode = Def->getOpcode();
2322 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2323 Def->getOperand(1).isFI()) {
2324 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002325 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002326 } else
2327 return false;
2328 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002329 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2330 if (Flags.isByVal())
2331 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002332 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002333 // define @foo(%struct.X* %A) {
2334 // tail call @bar(%struct.X* byval %A)
2335 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002336 return false;
2337 SDValue Ptr = Ld->getBasePtr();
2338 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2339 if (!FINode)
2340 return false;
2341 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002342 } else
2343 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002344
Evan Cheng4cae1332010-03-05 08:38:04 +00002345 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002346 if (!MFI->isFixedObjectIndex(FI))
2347 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002348 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002349}
2350
Dan Gohman98ca4f22009-08-05 01:29:28 +00002351/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2352/// for tail call optimization. Targets which want to do tail call
2353/// optimization should implement this function.
2354bool
2355X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002356 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002357 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002358 bool isCalleeStructRet,
2359 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002360 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002361 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002362 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002363 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002364 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002365 CalleeCC != CallingConv::C)
2366 return false;
2367
Evan Cheng7096ae42010-01-29 06:45:59 +00002368 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002369 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002370 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002371 CallingConv::ID CallerCC = CallerF->getCallingConv();
2372 bool CCMatch = CallerCC == CalleeCC;
2373
Dan Gohman1797ed52010-02-08 20:27:50 +00002374 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002375 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002376 return true;
2377 return false;
2378 }
2379
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002380 // Look for obvious safe cases to perform tail call optimization that do not
2381 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002382
Evan Cheng2c12cb42010-03-26 16:26:03 +00002383 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2384 // emit a special epilogue.
2385 if (RegInfo->needsStackRealignment(MF))
2386 return false;
2387
Eric Christopher90eb4022010-07-22 00:26:08 +00002388 // Do not sibcall optimize vararg calls unless the call site is not passing
2389 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002390 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002391 return false;
2392
Evan Chenga375d472010-03-15 18:54:48 +00002393 // Also avoid sibcall optimization if either caller or callee uses struct
2394 // return semantics.
2395 if (isCalleeStructRet || isCallerStructRet)
2396 return false;
2397
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002398 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2399 // Therefore if it's not used by the call it is not safe to optimize this into
2400 // a sibcall.
2401 bool Unused = false;
2402 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2403 if (!Ins[i].Used) {
2404 Unused = true;
2405 break;
2406 }
2407 }
2408 if (Unused) {
2409 SmallVector<CCValAssign, 16> RVLocs;
2410 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2411 RVLocs, *DAG.getContext());
2412 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002413 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002414 CCValAssign &VA = RVLocs[i];
2415 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2416 return false;
2417 }
2418 }
2419
Evan Cheng13617962010-04-30 01:12:32 +00002420 // If the calling conventions do not match, then we'd better make sure the
2421 // results are returned in the same way as what the caller expects.
2422 if (!CCMatch) {
2423 SmallVector<CCValAssign, 16> RVLocs1;
2424 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2425 RVLocs1, *DAG.getContext());
2426 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2427
2428 SmallVector<CCValAssign, 16> RVLocs2;
2429 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2430 RVLocs2, *DAG.getContext());
2431 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2432
2433 if (RVLocs1.size() != RVLocs2.size())
2434 return false;
2435 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2436 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2437 return false;
2438 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2439 return false;
2440 if (RVLocs1[i].isRegLoc()) {
2441 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2442 return false;
2443 } else {
2444 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2445 return false;
2446 }
2447 }
2448 }
2449
Evan Chenga6bff982010-01-30 01:22:00 +00002450 // If the callee takes no arguments then go on to check the results of the
2451 // call.
2452 if (!Outs.empty()) {
2453 // Check if stack adjustment is needed. For now, do not do this if any
2454 // argument is passed on the stack.
2455 SmallVector<CCValAssign, 16> ArgLocs;
2456 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2457 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00002458 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Evan Chengb2c92902010-02-02 02:22:50 +00002459 if (CCInfo.getNextStackOffset()) {
2460 MachineFunction &MF = DAG.getMachineFunction();
2461 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2462 return false;
2463 if (Subtarget->isTargetWin64())
2464 // Win64 ABI has additional complications.
2465 return false;
2466
2467 // Check if the arguments are already laid out in the right way as
2468 // the caller's fixed stack objects.
2469 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002470 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2471 const X86InstrInfo *TII =
2472 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002473 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2474 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002475 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002476 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002477 if (VA.getLocInfo() == CCValAssign::Indirect)
2478 return false;
2479 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002480 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2481 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002482 return false;
2483 }
2484 }
2485 }
Evan Cheng9c044672010-05-29 01:35:22 +00002486
2487 // If the tailcall address may be in a register, then make sure it's
2488 // possible to register allocate for it. In 32-bit, the call address can
2489 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002490 // callee-saved registers are restored. These happen to be the same
2491 // registers used to pass 'inreg' arguments so watch out for those.
2492 if (!Subtarget->is64Bit() &&
2493 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002494 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002495 unsigned NumInRegs = 0;
2496 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2497 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002498 if (!VA.isRegLoc())
2499 continue;
2500 unsigned Reg = VA.getLocReg();
2501 switch (Reg) {
2502 default: break;
2503 case X86::EAX: case X86::EDX: case X86::ECX:
2504 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002505 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002506 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002507 }
2508 }
2509 }
Evan Chenga6bff982010-01-30 01:22:00 +00002510 }
Evan Chengb1712452010-01-27 06:25:16 +00002511
Dale Johannesend155d7e2010-10-25 22:17:05 +00002512 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002513 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002514 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2515 return false;
2516
Evan Cheng86809cc2010-02-03 03:28:02 +00002517 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002518}
2519
Dan Gohman3df24e62008-09-03 23:12:08 +00002520FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002521X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2522 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002523}
2524
2525
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002526//===----------------------------------------------------------------------===//
2527// Other Lowering Hooks
2528//===----------------------------------------------------------------------===//
2529
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002530static bool MayFoldLoad(SDValue Op) {
2531 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2532}
2533
2534static bool MayFoldIntoStore(SDValue Op) {
2535 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2536}
2537
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002538static bool isTargetShuffle(unsigned Opcode) {
2539 switch(Opcode) {
2540 default: return false;
2541 case X86ISD::PSHUFD:
2542 case X86ISD::PSHUFHW:
2543 case X86ISD::PSHUFLW:
2544 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002545 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002546 case X86ISD::SHUFPS:
2547 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002548 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002549 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002550 case X86ISD::MOVLPS:
2551 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002552 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002553 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002554 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002555 case X86ISD::MOVSS:
2556 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002557 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002558 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002559 case X86ISD::PUNPCKLWD:
2560 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002561 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002562 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002563 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002564 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002565 case X86ISD::PUNPCKHWD:
2566 case X86ISD::PUNPCKHBW:
2567 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002568 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002569 return true;
2570 }
2571 return false;
2572}
2573
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002574static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002575 SDValue V1, SelectionDAG &DAG) {
2576 switch(Opc) {
2577 default: llvm_unreachable("Unknown x86 shuffle node");
2578 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002579 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002580 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002581 return DAG.getNode(Opc, dl, VT, V1);
2582 }
2583
2584 return SDValue();
2585}
2586
2587static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002588 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002589 switch(Opc) {
2590 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002591 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002592 case X86ISD::PSHUFHW:
2593 case X86ISD::PSHUFLW:
2594 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2595 }
2596
2597 return SDValue();
2598}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002599
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002600static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2601 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2602 switch(Opc) {
2603 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002604 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002605 case X86ISD::SHUFPD:
2606 case X86ISD::SHUFPS:
2607 return DAG.getNode(Opc, dl, VT, V1, V2,
2608 DAG.getConstant(TargetMask, MVT::i8));
2609 }
2610 return SDValue();
2611}
2612
2613static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2614 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2615 switch(Opc) {
2616 default: llvm_unreachable("Unknown x86 shuffle node");
2617 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002618 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002619 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002620 case X86ISD::MOVLPS:
2621 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002622 case X86ISD::MOVSS:
2623 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002624 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002625 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002626 case X86ISD::PUNPCKLWD:
2627 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002628 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002629 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002630 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002631 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002632 case X86ISD::PUNPCKHWD:
2633 case X86ISD::PUNPCKHBW:
2634 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002635 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002636 return DAG.getNode(Opc, dl, VT, V1, V2);
2637 }
2638 return SDValue();
2639}
2640
Dan Gohmand858e902010-04-17 15:26:15 +00002641SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002642 MachineFunction &MF = DAG.getMachineFunction();
2643 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2644 int ReturnAddrIndex = FuncInfo->getRAIndex();
2645
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002646 if (ReturnAddrIndex == 0) {
2647 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002648 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002649 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002650 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002651 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002652 }
2653
Evan Cheng25ab6902006-09-08 06:48:29 +00002654 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002655}
2656
2657
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002658bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2659 bool hasSymbolicDisplacement) {
2660 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002661 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002662 return false;
2663
2664 // If we don't have a symbolic displacement - we don't have any extra
2665 // restrictions.
2666 if (!hasSymbolicDisplacement)
2667 return true;
2668
2669 // FIXME: Some tweaks might be needed for medium code model.
2670 if (M != CodeModel::Small && M != CodeModel::Kernel)
2671 return false;
2672
2673 // For small code model we assume that latest object is 16MB before end of 31
2674 // bits boundary. We may also accept pretty large negative constants knowing
2675 // that all objects are in the positive half of address space.
2676 if (M == CodeModel::Small && Offset < 16*1024*1024)
2677 return true;
2678
2679 // For kernel code model we know that all object resist in the negative half
2680 // of 32bits address space. We may not accept negative offsets, since they may
2681 // be just off and we may accept pretty large positive ones.
2682 if (M == CodeModel::Kernel && Offset > 0)
2683 return true;
2684
2685 return false;
2686}
2687
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002688/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2689/// specific condition code, returning the condition code and the LHS/RHS of the
2690/// comparison to make.
2691static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2692 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002693 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002694 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2695 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2696 // X > -1 -> X == 0, jump !sign.
2697 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002698 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002699 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2700 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002701 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002702 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002703 // X < 1 -> X <= 0
2704 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002705 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002706 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002707 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002708
Evan Chengd9558e02006-01-06 00:43:03 +00002709 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002710 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002711 case ISD::SETEQ: return X86::COND_E;
2712 case ISD::SETGT: return X86::COND_G;
2713 case ISD::SETGE: return X86::COND_GE;
2714 case ISD::SETLT: return X86::COND_L;
2715 case ISD::SETLE: return X86::COND_LE;
2716 case ISD::SETNE: return X86::COND_NE;
2717 case ISD::SETULT: return X86::COND_B;
2718 case ISD::SETUGT: return X86::COND_A;
2719 case ISD::SETULE: return X86::COND_BE;
2720 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002721 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002722 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002723
Chris Lattner4c78e022008-12-23 23:42:27 +00002724 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002725
Chris Lattner4c78e022008-12-23 23:42:27 +00002726 // If LHS is a foldable load, but RHS is not, flip the condition.
2727 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2728 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2729 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2730 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002731 }
2732
Chris Lattner4c78e022008-12-23 23:42:27 +00002733 switch (SetCCOpcode) {
2734 default: break;
2735 case ISD::SETOLT:
2736 case ISD::SETOLE:
2737 case ISD::SETUGT:
2738 case ISD::SETUGE:
2739 std::swap(LHS, RHS);
2740 break;
2741 }
2742
2743 // On a floating point condition, the flags are set as follows:
2744 // ZF PF CF op
2745 // 0 | 0 | 0 | X > Y
2746 // 0 | 0 | 1 | X < Y
2747 // 1 | 0 | 0 | X == Y
2748 // 1 | 1 | 1 | unordered
2749 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002750 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002751 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002752 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002753 case ISD::SETOLT: // flipped
2754 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002755 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002756 case ISD::SETOLE: // flipped
2757 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002758 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002759 case ISD::SETUGT: // flipped
2760 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002761 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002762 case ISD::SETUGE: // flipped
2763 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002764 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002765 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002766 case ISD::SETNE: return X86::COND_NE;
2767 case ISD::SETUO: return X86::COND_P;
2768 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002769 case ISD::SETOEQ:
2770 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002771 }
Evan Chengd9558e02006-01-06 00:43:03 +00002772}
2773
Evan Cheng4a460802006-01-11 00:33:36 +00002774/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2775/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002776/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002777static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002778 switch (X86CC) {
2779 default:
2780 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002781 case X86::COND_B:
2782 case X86::COND_BE:
2783 case X86::COND_E:
2784 case X86::COND_P:
2785 case X86::COND_A:
2786 case X86::COND_AE:
2787 case X86::COND_NE:
2788 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002789 return true;
2790 }
2791}
2792
Evan Chengeb2f9692009-10-27 19:56:55 +00002793/// isFPImmLegal - Returns true if the target can instruction select the
2794/// specified FP immediate natively. If false, the legalizer will
2795/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002796bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002797 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2798 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2799 return true;
2800 }
2801 return false;
2802}
2803
Nate Begeman9008ca62009-04-27 18:41:29 +00002804/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2805/// the specified range (L, H].
2806static bool isUndefOrInRange(int Val, int Low, int Hi) {
2807 return (Val < 0) || (Val >= Low && Val < Hi);
2808}
2809
2810/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2811/// specified value.
2812static bool isUndefOrEqual(int Val, int CmpVal) {
2813 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002814 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002816}
2817
Nate Begeman9008ca62009-04-27 18:41:29 +00002818/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2819/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2820/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002821static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002822 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002824 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 return (Mask[0] < 2 && Mask[1] < 2);
2826 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002827}
2828
Nate Begeman9008ca62009-04-27 18:41:29 +00002829bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002830 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002831 N->getMask(M);
2832 return ::isPSHUFDMask(M, N->getValueType(0));
2833}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002834
Nate Begeman9008ca62009-04-27 18:41:29 +00002835/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2836/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002837static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002838 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002839 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002840
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 // Lower quadword copied in order or undef.
2842 for (int i = 0; i != 4; ++i)
2843 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002844 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002845
Evan Cheng506d3df2006-03-29 23:07:14 +00002846 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002847 for (int i = 4; i != 8; ++i)
2848 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002849 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002850
Evan Cheng506d3df2006-03-29 23:07:14 +00002851 return true;
2852}
2853
Nate Begeman9008ca62009-04-27 18:41:29 +00002854bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002855 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 N->getMask(M);
2857 return ::isPSHUFHWMask(M, N->getValueType(0));
2858}
Evan Cheng506d3df2006-03-29 23:07:14 +00002859
Nate Begeman9008ca62009-04-27 18:41:29 +00002860/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2861/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002862static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002863 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002864 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002865
Rafael Espindola15684b22009-04-24 12:40:33 +00002866 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002867 for (int i = 4; i != 8; ++i)
2868 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002869 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002870
Rafael Espindola15684b22009-04-24 12:40:33 +00002871 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 for (int i = 0; i != 4; ++i)
2873 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002874 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002875
Rafael Espindola15684b22009-04-24 12:40:33 +00002876 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002877}
2878
Nate Begeman9008ca62009-04-27 18:41:29 +00002879bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002880 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 N->getMask(M);
2882 return ::isPSHUFLWMask(M, N->getValueType(0));
2883}
2884
Nate Begemana09008b2009-10-19 02:17:23 +00002885/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2886/// is suitable for input to PALIGNR.
2887static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2888 bool hasSSSE3) {
2889 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002890
Nate Begemana09008b2009-10-19 02:17:23 +00002891 // Do not handle v2i64 / v2f64 shuffles with palignr.
2892 if (e < 4 || !hasSSSE3)
2893 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002894
Nate Begemana09008b2009-10-19 02:17:23 +00002895 for (i = 0; i != e; ++i)
2896 if (Mask[i] >= 0)
2897 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002898
Nate Begemana09008b2009-10-19 02:17:23 +00002899 // All undef, not a palignr.
2900 if (i == e)
2901 return false;
2902
2903 // Determine if it's ok to perform a palignr with only the LHS, since we
2904 // don't have access to the actual shuffle elements to see if RHS is undef.
2905 bool Unary = Mask[i] < (int)e;
2906 bool NeedsUnary = false;
2907
2908 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002909
Nate Begemana09008b2009-10-19 02:17:23 +00002910 // Check the rest of the elements to see if they are consecutive.
2911 for (++i; i != e; ++i) {
2912 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00002913 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00002914 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002915
Nate Begemana09008b2009-10-19 02:17:23 +00002916 Unary = Unary && (m < (int)e);
2917 NeedsUnary = NeedsUnary || (m < s);
2918
2919 if (NeedsUnary && !Unary)
2920 return false;
2921 if (Unary && m != ((s+i) & (e-1)))
2922 return false;
2923 if (!Unary && m != (s+i))
2924 return false;
2925 }
2926 return true;
2927}
2928
2929bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2930 SmallVector<int, 8> M;
2931 N->getMask(M);
2932 return ::isPALIGNRMask(M, N->getValueType(0), true);
2933}
2934
Evan Cheng14aed5e2006-03-24 01:18:28 +00002935/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2936/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002937static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002938 int NumElems = VT.getVectorNumElements();
2939 if (NumElems != 2 && NumElems != 4)
2940 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002941
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 int Half = NumElems / 2;
2943 for (int i = 0; i < Half; ++i)
2944 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002945 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 for (int i = Half; i < NumElems; ++i)
2947 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002948 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002949
Evan Cheng14aed5e2006-03-24 01:18:28 +00002950 return true;
2951}
2952
Nate Begeman9008ca62009-04-27 18:41:29 +00002953bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2954 SmallVector<int, 8> M;
2955 N->getMask(M);
2956 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002957}
2958
Evan Cheng213d2cf2007-05-17 18:45:50 +00002959/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002960/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2961/// half elements to come from vector 1 (which would equal the dest.) and
2962/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002963static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002965
2966 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002967 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002968
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 int Half = NumElems / 2;
2970 for (int i = 0; i < Half; ++i)
2971 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002972 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 for (int i = Half; i < NumElems; ++i)
2974 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002975 return false;
2976 return true;
2977}
2978
Nate Begeman9008ca62009-04-27 18:41:29 +00002979static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2980 SmallVector<int, 8> M;
2981 N->getMask(M);
2982 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002983}
2984
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002985/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2986/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002987bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2988 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002989 return false;
2990
Evan Cheng2064a2b2006-03-28 06:50:32 +00002991 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002992 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2993 isUndefOrEqual(N->getMaskElt(1), 7) &&
2994 isUndefOrEqual(N->getMaskElt(2), 2) &&
2995 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002996}
2997
Nate Begeman0b10b912009-11-07 23:17:15 +00002998/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2999/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3000/// <2, 3, 2, 3>
3001bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3002 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003003
Nate Begeman0b10b912009-11-07 23:17:15 +00003004 if (NumElems != 4)
3005 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003006
Nate Begeman0b10b912009-11-07 23:17:15 +00003007 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3008 isUndefOrEqual(N->getMaskElt(1), 3) &&
3009 isUndefOrEqual(N->getMaskElt(2), 2) &&
3010 isUndefOrEqual(N->getMaskElt(3), 3);
3011}
3012
Evan Cheng5ced1d82006-04-06 23:23:56 +00003013/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3014/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003015bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3016 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003017
Evan Cheng5ced1d82006-04-06 23:23:56 +00003018 if (NumElems != 2 && NumElems != 4)
3019 return false;
3020
Evan Chengc5cdff22006-04-07 21:53:05 +00003021 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003023 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003024
Evan Chengc5cdff22006-04-07 21:53:05 +00003025 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003027 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003028
3029 return true;
3030}
3031
Nate Begeman0b10b912009-11-07 23:17:15 +00003032/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3033/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3034bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003036
Evan Cheng5ced1d82006-04-06 23:23:56 +00003037 if (NumElems != 2 && NumElems != 4)
3038 return false;
3039
Evan Chengc5cdff22006-04-07 21:53:05 +00003040 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003042 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003043
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 for (unsigned i = 0; i < NumElems/2; ++i)
3045 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003046 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003047
3048 return true;
3049}
3050
Evan Cheng0038e592006-03-28 00:39:58 +00003051/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3052/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003053static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003054 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003056 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003057 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003058
Nate Begeman9008ca62009-04-27 18:41:29 +00003059 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3060 int BitI = Mask[i];
3061 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003062 if (!isUndefOrEqual(BitI, j))
3063 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003064 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003065 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003066 return false;
3067 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003068 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003069 return false;
3070 }
Evan Cheng0038e592006-03-28 00:39:58 +00003071 }
Evan Cheng0038e592006-03-28 00:39:58 +00003072 return true;
3073}
3074
Nate Begeman9008ca62009-04-27 18:41:29 +00003075bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3076 SmallVector<int, 8> M;
3077 N->getMask(M);
3078 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003079}
3080
Evan Cheng4fcb9222006-03-28 02:43:26 +00003081/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3082/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003083static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003084 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003086 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003087 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003088
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3090 int BitI = Mask[i];
3091 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003092 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003093 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003094 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003095 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003096 return false;
3097 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003098 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003099 return false;
3100 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003101 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003102 return true;
3103}
3104
Nate Begeman9008ca62009-04-27 18:41:29 +00003105bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3106 SmallVector<int, 8> M;
3107 N->getMask(M);
3108 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003109}
3110
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003111/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3112/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3113/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003114static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003116 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003117 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003118
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3120 int BitI = Mask[i];
3121 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003122 if (!isUndefOrEqual(BitI, j))
3123 return false;
3124 if (!isUndefOrEqual(BitI1, j))
3125 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003126 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003127 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003128}
3129
Nate Begeman9008ca62009-04-27 18:41:29 +00003130bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3131 SmallVector<int, 8> M;
3132 N->getMask(M);
3133 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3134}
3135
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003136/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3137/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3138/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003139static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003141 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3142 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003143
Nate Begeman9008ca62009-04-27 18:41:29 +00003144 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3145 int BitI = Mask[i];
3146 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003147 if (!isUndefOrEqual(BitI, j))
3148 return false;
3149 if (!isUndefOrEqual(BitI1, j))
3150 return false;
3151 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003152 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003153}
3154
Nate Begeman9008ca62009-04-27 18:41:29 +00003155bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3156 SmallVector<int, 8> M;
3157 N->getMask(M);
3158 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3159}
3160
Evan Cheng017dcc62006-04-21 01:05:10 +00003161/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3162/// specifies a shuffle of elements that is suitable for input to MOVSS,
3163/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003164static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003165 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003166 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003167
3168 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003169
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003171 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003172
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 for (int i = 1; i < NumElts; ++i)
3174 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003175 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003176
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003177 return true;
3178}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003179
Nate Begeman9008ca62009-04-27 18:41:29 +00003180bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3181 SmallVector<int, 8> M;
3182 N->getMask(M);
3183 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003184}
3185
Evan Cheng017dcc62006-04-21 01:05:10 +00003186/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3187/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003188/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003189static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 bool V2IsSplat = false, bool V2IsUndef = false) {
3191 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003192 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003193 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003194
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 for (int i = 1; i < NumOps; ++i)
3199 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3200 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3201 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003202 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003203
Evan Cheng39623da2006-04-20 08:58:49 +00003204 return true;
3205}
3206
Nate Begeman9008ca62009-04-27 18:41:29 +00003207static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003208 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 SmallVector<int, 8> M;
3210 N->getMask(M);
3211 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003212}
3213
Evan Chengd9539472006-04-14 21:59:03 +00003214/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3215/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003216bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3217 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003218 return false;
3219
3220 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 int Elt = N->getMaskElt(i);
3223 if (Elt >= 0 && Elt != 1)
3224 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003225 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003226
3227 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003228 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 int Elt = N->getMaskElt(i);
3230 if (Elt >= 0 && Elt != 3)
3231 return false;
3232 if (Elt == 3)
3233 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003234 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003235 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003237 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003238}
3239
3240/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3241/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003242bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3243 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003244 return false;
3245
3246 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003247 for (unsigned i = 0; i < 2; ++i)
3248 if (N->getMaskElt(i) > 0)
3249 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003250
3251 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003252 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003253 int Elt = N->getMaskElt(i);
3254 if (Elt >= 0 && Elt != 2)
3255 return false;
3256 if (Elt == 2)
3257 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003258 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003260 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003261}
3262
Evan Cheng0b457f02008-09-25 20:50:48 +00003263/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3264/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003265bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3266 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003267
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 for (int i = 0; i < e; ++i)
3269 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003270 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 for (int i = 0; i < e; ++i)
3272 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003273 return false;
3274 return true;
3275}
3276
Evan Cheng63d33002006-03-22 08:01:21 +00003277/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003278/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003279unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003280 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3281 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3282
Evan Chengb9df0ca2006-03-22 02:53:00 +00003283 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3284 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003285 for (int i = 0; i < NumOperands; ++i) {
3286 int Val = SVOp->getMaskElt(NumOperands-i-1);
3287 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003288 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003289 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003290 if (i != NumOperands - 1)
3291 Mask <<= Shift;
3292 }
Evan Cheng63d33002006-03-22 08:01:21 +00003293 return Mask;
3294}
3295
Evan Cheng506d3df2006-03-29 23:07:14 +00003296/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003297/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003298unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003300 unsigned Mask = 0;
3301 // 8 nodes, but we only care about the last 4.
3302 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003303 int Val = SVOp->getMaskElt(i);
3304 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003305 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003306 if (i != 4)
3307 Mask <<= 2;
3308 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003309 return Mask;
3310}
3311
3312/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003313/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003314unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003316 unsigned Mask = 0;
3317 // 8 nodes, but we only care about the first 4.
3318 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 int Val = SVOp->getMaskElt(i);
3320 if (Val >= 0)
3321 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003322 if (i != 0)
3323 Mask <<= 2;
3324 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003325 return Mask;
3326}
3327
Nate Begemana09008b2009-10-19 02:17:23 +00003328/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3329/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3330unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3331 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3332 EVT VVT = N->getValueType(0);
3333 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3334 int Val = 0;
3335
3336 unsigned i, e;
3337 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3338 Val = SVOp->getMaskElt(i);
3339 if (Val >= 0)
3340 break;
3341 }
3342 return (Val - i) * EltSize;
3343}
3344
Evan Cheng37b73872009-07-30 08:33:02 +00003345/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3346/// constant +0.0.
3347bool X86::isZeroNode(SDValue Elt) {
3348 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003349 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003350 (isa<ConstantFPSDNode>(Elt) &&
3351 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3352}
3353
Nate Begeman9008ca62009-04-27 18:41:29 +00003354/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3355/// their permute mask.
3356static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3357 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003358 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003359 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003361
Nate Begeman5a5ca152009-04-29 05:20:52 +00003362 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 int idx = SVOp->getMaskElt(i);
3364 if (idx < 0)
3365 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003366 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003367 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003368 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003370 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3372 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003373}
3374
Evan Cheng779ccea2007-12-07 21:30:01 +00003375/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3376/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003377static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003378 unsigned NumElems = VT.getVectorNumElements();
3379 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 int idx = Mask[i];
3381 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003382 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003383 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003385 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003387 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003388}
3389
Evan Cheng533a0aa2006-04-19 20:35:22 +00003390/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3391/// match movhlps. The lower half elements should come from upper half of
3392/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003393/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003394static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3395 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003396 return false;
3397 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003399 return false;
3400 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003402 return false;
3403 return true;
3404}
3405
Evan Cheng5ced1d82006-04-06 23:23:56 +00003406/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003407/// is promoted to a vector. It also returns the LoadSDNode by reference if
3408/// required.
3409static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003410 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3411 return false;
3412 N = N->getOperand(0).getNode();
3413 if (!ISD::isNON_EXTLoad(N))
3414 return false;
3415 if (LD)
3416 *LD = cast<LoadSDNode>(N);
3417 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003418}
3419
Evan Cheng533a0aa2006-04-19 20:35:22 +00003420/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3421/// match movlp{s|d}. The lower half elements should come from lower half of
3422/// V1 (and in order), and the upper half elements should come from the upper
3423/// half of V2 (and in order). And since V1 will become the source of the
3424/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003425static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3426 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003427 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003428 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003429 // Is V2 is a vector load, don't do this transformation. We will try to use
3430 // load folding shufps op.
3431 if (ISD::isNON_EXTLoad(V2))
3432 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003433
Nate Begeman5a5ca152009-04-29 05:20:52 +00003434 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003435
Evan Cheng533a0aa2006-04-19 20:35:22 +00003436 if (NumElems != 2 && NumElems != 4)
3437 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003438 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003440 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003441 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003443 return false;
3444 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445}
3446
Evan Cheng39623da2006-04-20 08:58:49 +00003447/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3448/// all the same.
3449static bool isSplatVector(SDNode *N) {
3450 if (N->getOpcode() != ISD::BUILD_VECTOR)
3451 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452
Dan Gohman475871a2008-07-27 21:46:04 +00003453 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003454 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3455 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003456 return false;
3457 return true;
3458}
3459
Evan Cheng213d2cf2007-05-17 18:45:50 +00003460/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003461/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003462/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003463static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003464 SDValue V1 = N->getOperand(0);
3465 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003466 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3467 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003469 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003471 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3472 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003473 if (Opc != ISD::BUILD_VECTOR ||
3474 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003475 return false;
3476 } else if (Idx >= 0) {
3477 unsigned Opc = V1.getOpcode();
3478 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3479 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003480 if (Opc != ISD::BUILD_VECTOR ||
3481 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003482 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003483 }
3484 }
3485 return true;
3486}
3487
3488/// getZeroVector - Returns a vector of specified type with all zero elements.
3489///
Owen Andersone50ed302009-08-10 22:56:29 +00003490static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003491 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003492 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003493
Dale Johannesen0488fb62010-09-30 23:57:10 +00003494 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003495 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003496 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003497 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003498 if (HasSSE2) { // SSE2
3499 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3500 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3501 } else { // SSE1
3502 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3503 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3504 }
3505 } else if (VT.getSizeInBits() == 256) { // AVX
3506 // 256-bit logic and arithmetic instructions in AVX are
3507 // all floating-point, no support for integer ops. Default
3508 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003510 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3511 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003512 }
Dale Johannesenace16102009-02-03 19:33:06 +00003513 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003514}
3515
Chris Lattner8a594482007-11-25 00:24:49 +00003516/// getOnesVector - Returns a vector of specified type with all bits set.
3517///
Owen Andersone50ed302009-08-10 22:56:29 +00003518static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003519 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003520
Chris Lattner8a594482007-11-25 00:24:49 +00003521 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3522 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003524 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003525 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003526 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003527}
3528
3529
Evan Cheng39623da2006-04-20 08:58:49 +00003530/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3531/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003532static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003533 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003534 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003535
Evan Cheng39623da2006-04-20 08:58:49 +00003536 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 SmallVector<int, 8> MaskVec;
3538 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003539
Nate Begeman5a5ca152009-04-29 05:20:52 +00003540 for (unsigned i = 0; i != NumElems; ++i) {
3541 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003542 MaskVec[i] = NumElems;
3543 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003544 }
Evan Cheng39623da2006-04-20 08:58:49 +00003545 }
Evan Cheng39623da2006-04-20 08:58:49 +00003546 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003547 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3548 SVOp->getOperand(1), &MaskVec[0]);
3549 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003550}
3551
Evan Cheng017dcc62006-04-21 01:05:10 +00003552/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3553/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003554static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003555 SDValue V2) {
3556 unsigned NumElems = VT.getVectorNumElements();
3557 SmallVector<int, 8> Mask;
3558 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003559 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003560 Mask.push_back(i);
3561 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003562}
3563
Nate Begeman9008ca62009-04-27 18:41:29 +00003564/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003565static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003566 SDValue V2) {
3567 unsigned NumElems = VT.getVectorNumElements();
3568 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003569 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003570 Mask.push_back(i);
3571 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003572 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003573 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003574}
3575
Nate Begeman9008ca62009-04-27 18:41:29 +00003576/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003577static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003578 SDValue V2) {
3579 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003580 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003581 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003582 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003583 Mask.push_back(i + Half);
3584 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003585 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003586 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003587}
3588
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003589/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3590static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003592 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003593 DebugLoc dl = SV->getDebugLoc();
3594 SDValue V1 = SV->getOperand(0);
3595 int NumElems = VT.getVectorNumElements();
3596 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003597
Nate Begeman9008ca62009-04-27 18:41:29 +00003598 // unpack elements to the correct location
3599 while (NumElems > 4) {
3600 if (EltNo < NumElems/2) {
3601 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3602 } else {
3603 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3604 EltNo -= NumElems/2;
3605 }
3606 NumElems >>= 1;
3607 }
Eric Christopherfd179292009-08-27 18:07:15 +00003608
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 // Perform the splat.
3610 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003611 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3613 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003614}
3615
Evan Chengba05f722006-04-21 23:03:30 +00003616/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003617/// vector of zero or undef vector. This produces a shuffle where the low
3618/// element of V2 is swizzled into the zero/undef vector, landing at element
3619/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003620static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003621 bool isZero, bool HasSSE2,
3622 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003623 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003624 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003625 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3626 unsigned NumElems = VT.getVectorNumElements();
3627 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003628 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 // If this is the insertion idx, put the low elt of V2 here.
3630 MaskVec.push_back(i == Idx ? NumElems : i);
3631 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003632}
3633
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003634/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3635/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003636SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3637 unsigned Depth) {
3638 if (Depth == 6)
3639 return SDValue(); // Limit search depth.
3640
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003641 SDValue V = SDValue(N, 0);
3642 EVT VT = V.getValueType();
3643 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003644
3645 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3646 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3647 Index = SV->getMaskElt(Index);
3648
3649 if (Index < 0)
3650 return DAG.getUNDEF(VT.getVectorElementType());
3651
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003652 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003653 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003654 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003655 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003656
3657 // Recurse into target specific vector shuffles to find scalars.
3658 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003659 int NumElems = VT.getVectorNumElements();
3660 SmallVector<unsigned, 16> ShuffleMask;
3661 SDValue ImmN;
3662
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003663 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003664 case X86ISD::SHUFPS:
3665 case X86ISD::SHUFPD:
3666 ImmN = N->getOperand(N->getNumOperands()-1);
3667 DecodeSHUFPSMask(NumElems,
3668 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3669 ShuffleMask);
3670 break;
3671 case X86ISD::PUNPCKHBW:
3672 case X86ISD::PUNPCKHWD:
3673 case X86ISD::PUNPCKHDQ:
3674 case X86ISD::PUNPCKHQDQ:
3675 DecodePUNPCKHMask(NumElems, ShuffleMask);
3676 break;
3677 case X86ISD::UNPCKHPS:
3678 case X86ISD::UNPCKHPD:
3679 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3680 break;
3681 case X86ISD::PUNPCKLBW:
3682 case X86ISD::PUNPCKLWD:
3683 case X86ISD::PUNPCKLDQ:
3684 case X86ISD::PUNPCKLQDQ:
3685 DecodePUNPCKLMask(NumElems, ShuffleMask);
3686 break;
3687 case X86ISD::UNPCKLPS:
3688 case X86ISD::UNPCKLPD:
3689 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3690 break;
3691 case X86ISD::MOVHLPS:
3692 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3693 break;
3694 case X86ISD::MOVLHPS:
3695 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3696 break;
3697 case X86ISD::PSHUFD:
3698 ImmN = N->getOperand(N->getNumOperands()-1);
3699 DecodePSHUFMask(NumElems,
3700 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3701 ShuffleMask);
3702 break;
3703 case X86ISD::PSHUFHW:
3704 ImmN = N->getOperand(N->getNumOperands()-1);
3705 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3706 ShuffleMask);
3707 break;
3708 case X86ISD::PSHUFLW:
3709 ImmN = N->getOperand(N->getNumOperands()-1);
3710 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3711 ShuffleMask);
3712 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003713 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003714 case X86ISD::MOVSD: {
3715 // The index 0 always comes from the first element of the second source,
3716 // this is why MOVSS and MOVSD are used in the first place. The other
3717 // elements come from the other positions of the first source vector.
3718 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003719 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3720 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003721 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003722 default:
3723 assert("not implemented for target shuffle node");
3724 return SDValue();
3725 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003726
3727 Index = ShuffleMask[Index];
3728 if (Index < 0)
3729 return DAG.getUNDEF(VT.getVectorElementType());
3730
3731 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3732 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3733 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003734 }
3735
3736 // Actual nodes that may contain scalar elements
3737 if (Opcode == ISD::BIT_CONVERT) {
3738 V = V.getOperand(0);
3739 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003740 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003741
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003742 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003743 return SDValue();
3744 }
3745
3746 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3747 return (Index == 0) ? V.getOperand(0)
3748 : DAG.getUNDEF(VT.getVectorElementType());
3749
3750 if (V.getOpcode() == ISD::BUILD_VECTOR)
3751 return V.getOperand(Index);
3752
3753 return SDValue();
3754}
3755
3756/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3757/// shuffle operation which come from a consecutively from a zero. The
3758/// search can start in two diferent directions, from left or right.
3759static
3760unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3761 bool ZerosFromLeft, SelectionDAG &DAG) {
3762 int i = 0;
3763
3764 while (i < NumElems) {
3765 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003766 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003767 if (!(Elt.getNode() &&
3768 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3769 break;
3770 ++i;
3771 }
3772
3773 return i;
3774}
3775
3776/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3777/// MaskE correspond consecutively to elements from one of the vector operands,
3778/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3779static
3780bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3781 int OpIdx, int NumElems, unsigned &OpNum) {
3782 bool SeenV1 = false;
3783 bool SeenV2 = false;
3784
3785 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3786 int Idx = SVOp->getMaskElt(i);
3787 // Ignore undef indicies
3788 if (Idx < 0)
3789 continue;
3790
3791 if (Idx < NumElems)
3792 SeenV1 = true;
3793 else
3794 SeenV2 = true;
3795
3796 // Only accept consecutive elements from the same vector
3797 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3798 return false;
3799 }
3800
3801 OpNum = SeenV1 ? 0 : 1;
3802 return true;
3803}
3804
3805/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3806/// logical left shift of a vector.
3807static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3808 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3809 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3810 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3811 false /* check zeros from right */, DAG);
3812 unsigned OpSrc;
3813
3814 if (!NumZeros)
3815 return false;
3816
3817 // Considering the elements in the mask that are not consecutive zeros,
3818 // check if they consecutively come from only one of the source vectors.
3819 //
3820 // V1 = {X, A, B, C} 0
3821 // \ \ \ /
3822 // vector_shuffle V1, V2 <1, 2, 3, X>
3823 //
3824 if (!isShuffleMaskConsecutive(SVOp,
3825 0, // Mask Start Index
3826 NumElems-NumZeros-1, // Mask End Index
3827 NumZeros, // Where to start looking in the src vector
3828 NumElems, // Number of elements in vector
3829 OpSrc)) // Which source operand ?
3830 return false;
3831
3832 isLeft = false;
3833 ShAmt = NumZeros;
3834 ShVal = SVOp->getOperand(OpSrc);
3835 return true;
3836}
3837
3838/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3839/// logical left shift of a vector.
3840static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3841 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3842 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3843 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3844 true /* check zeros from left */, DAG);
3845 unsigned OpSrc;
3846
3847 if (!NumZeros)
3848 return false;
3849
3850 // Considering the elements in the mask that are not consecutive zeros,
3851 // check if they consecutively come from only one of the source vectors.
3852 //
3853 // 0 { A, B, X, X } = V2
3854 // / \ / /
3855 // vector_shuffle V1, V2 <X, X, 4, 5>
3856 //
3857 if (!isShuffleMaskConsecutive(SVOp,
3858 NumZeros, // Mask Start Index
3859 NumElems-1, // Mask End Index
3860 0, // Where to start looking in the src vector
3861 NumElems, // Number of elements in vector
3862 OpSrc)) // Which source operand ?
3863 return false;
3864
3865 isLeft = true;
3866 ShAmt = NumZeros;
3867 ShVal = SVOp->getOperand(OpSrc);
3868 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003869}
3870
3871/// isVectorShift - Returns true if the shuffle can be implemented as a
3872/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003873static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003874 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003875 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3876 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3877 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003878
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003879 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003880}
3881
Evan Chengc78d3b42006-04-24 18:01:45 +00003882/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3883///
Dan Gohman475871a2008-07-27 21:46:04 +00003884static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003885 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003886 SelectionDAG &DAG,
3887 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003888 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003889 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003890
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003891 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003892 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003893 bool First = true;
3894 for (unsigned i = 0; i < 16; ++i) {
3895 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3896 if (ThisIsNonZero && First) {
3897 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003899 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003901 First = false;
3902 }
3903
3904 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003905 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003906 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3907 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003908 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003910 }
3911 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3913 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3914 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003915 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003917 } else
3918 ThisElt = LastElt;
3919
Gabor Greifba36cb52008-08-28 21:40:38 +00003920 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003922 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003923 }
3924 }
3925
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003927}
3928
Bill Wendlinga348c562007-03-22 18:42:45 +00003929/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003930///
Dan Gohman475871a2008-07-27 21:46:04 +00003931static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003932 unsigned NumNonZero, unsigned NumZero,
3933 SelectionDAG &DAG,
3934 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003935 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003936 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003937
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003938 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003939 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003940 bool First = true;
3941 for (unsigned i = 0; i < 8; ++i) {
3942 bool isNonZero = (NonZeros & (1 << i)) != 0;
3943 if (isNonZero) {
3944 if (First) {
3945 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003947 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003949 First = false;
3950 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003951 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003952 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003953 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003954 }
3955 }
3956
3957 return V;
3958}
3959
Evan Chengf26ffe92008-05-29 08:22:04 +00003960/// getVShift - Return a vector logical shift node.
3961///
Owen Andersone50ed302009-08-10 22:56:29 +00003962static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003963 unsigned NumBits, SelectionDAG &DAG,
3964 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003965 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003966 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003967 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3968 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3969 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003970 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003971}
3972
Dan Gohman475871a2008-07-27 21:46:04 +00003973SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003974X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003975 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00003976
Evan Chengc3630942009-12-09 21:00:30 +00003977 // Check if the scalar load can be widened into a vector load. And if
3978 // the address is "base + cst" see if the cst can be "absorbed" into
3979 // the shuffle mask.
3980 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3981 SDValue Ptr = LD->getBasePtr();
3982 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3983 return SDValue();
3984 EVT PVT = LD->getValueType(0);
3985 if (PVT != MVT::i32 && PVT != MVT::f32)
3986 return SDValue();
3987
3988 int FI = -1;
3989 int64_t Offset = 0;
3990 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3991 FI = FINode->getIndex();
3992 Offset = 0;
3993 } else if (Ptr.getOpcode() == ISD::ADD &&
3994 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3995 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3996 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3997 Offset = Ptr.getConstantOperandVal(1);
3998 Ptr = Ptr.getOperand(0);
3999 } else {
4000 return SDValue();
4001 }
4002
4003 SDValue Chain = LD->getChain();
4004 // Make sure the stack object alignment is at least 16.
4005 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4006 if (DAG.InferPtrAlignment(Ptr) < 16) {
4007 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004008 // Can't change the alignment. FIXME: It's possible to compute
4009 // the exact stack offset and reference FI + adjust offset instead.
4010 // If someone *really* cares about this. That's the way to implement it.
4011 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004012 } else {
4013 MFI->setObjectAlignment(FI, 16);
4014 }
4015 }
4016
4017 // (Offset % 16) must be multiple of 4. Then address is then
4018 // Ptr + (Offset & ~15).
4019 if (Offset < 0)
4020 return SDValue();
4021 if ((Offset % 16) & 3)
4022 return SDValue();
4023 int64_t StartOffset = Offset & ~15;
4024 if (StartOffset)
4025 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4026 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4027
4028 int EltNo = (Offset - StartOffset) >> 2;
4029 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4030 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004031 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4032 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004033 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004034 // Canonicalize it to a v4i32 shuffle.
4035 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
4036 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4037 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004038 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004039 }
4040
4041 return SDValue();
4042}
4043
Michael J. Spencerec38de22010-10-10 22:04:20 +00004044/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4045/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004046/// load which has the same value as a build_vector whose operands are 'elts'.
4047///
4048/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004049///
Nate Begeman1449f292010-03-24 22:19:06 +00004050/// FIXME: we'd also like to handle the case where the last elements are zero
4051/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4052/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004053static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004054 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004055 EVT EltVT = VT.getVectorElementType();
4056 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004057
Nate Begemanfdea31a2010-03-24 20:49:50 +00004058 LoadSDNode *LDBase = NULL;
4059 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004060
Nate Begeman1449f292010-03-24 22:19:06 +00004061 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004062 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004063 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004064 for (unsigned i = 0; i < NumElems; ++i) {
4065 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004066
Nate Begemanfdea31a2010-03-24 20:49:50 +00004067 if (!Elt.getNode() ||
4068 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4069 return SDValue();
4070 if (!LDBase) {
4071 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4072 return SDValue();
4073 LDBase = cast<LoadSDNode>(Elt.getNode());
4074 LastLoadedElt = i;
4075 continue;
4076 }
4077 if (Elt.getOpcode() == ISD::UNDEF)
4078 continue;
4079
4080 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4081 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4082 return SDValue();
4083 LastLoadedElt = i;
4084 }
Nate Begeman1449f292010-03-24 22:19:06 +00004085
4086 // If we have found an entire vector of loads and undefs, then return a large
4087 // load of the entire vector width starting at the base pointer. If we found
4088 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004089 if (LastLoadedElt == NumElems - 1) {
4090 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004091 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004092 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004093 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004094 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004095 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004096 LDBase->isVolatile(), LDBase->isNonTemporal(),
4097 LDBase->getAlignment());
4098 } else if (NumElems == 4 && LastLoadedElt == 1) {
4099 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4100 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004101 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4102 Ops, 2, MVT::i32,
4103 LDBase->getMemOperand());
4104 return DAG.getNode(ISD::BIT_CONVERT, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004105 }
4106 return SDValue();
4107}
4108
Evan Chengc3630942009-12-09 21:00:30 +00004109SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004110X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004111 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004112 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4113 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004114 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4115 // is present, so AllOnes is ignored.
4116 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4117 (Op.getValueType().getSizeInBits() != 256 &&
4118 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004119 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004120 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4121 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004122 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004123 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004124
Gabor Greifba36cb52008-08-28 21:40:38 +00004125 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004126 return getOnesVector(Op.getValueType(), DAG, dl);
4127 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004128 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004129
Owen Andersone50ed302009-08-10 22:56:29 +00004130 EVT VT = Op.getValueType();
4131 EVT ExtVT = VT.getVectorElementType();
4132 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004133
4134 unsigned NumElems = Op.getNumOperands();
4135 unsigned NumZero = 0;
4136 unsigned NumNonZero = 0;
4137 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004138 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004139 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004140 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004141 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004142 if (Elt.getOpcode() == ISD::UNDEF)
4143 continue;
4144 Values.insert(Elt);
4145 if (Elt.getOpcode() != ISD::Constant &&
4146 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004147 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004148 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004149 NumZero++;
4150 else {
4151 NonZeros |= (1 << i);
4152 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004153 }
4154 }
4155
Chris Lattner97a2a562010-08-26 05:24:29 +00004156 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4157 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004158 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004159
Chris Lattner67f453a2008-03-09 05:42:06 +00004160 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004161 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004162 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004163 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004164
Chris Lattner62098042008-03-09 01:05:04 +00004165 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4166 // the value are obviously zero, truncate the value to i32 and do the
4167 // insertion that way. Only do this if the value is non-constant or if the
4168 // value is a constant being inserted into element 0. It is cheaper to do
4169 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004171 (!IsAllConstants || Idx == 0)) {
4172 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004173 // Handle SSE only.
4174 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4175 EVT VecVT = MVT::v4i32;
4176 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004177
Chris Lattner62098042008-03-09 01:05:04 +00004178 // Truncate the value (which may itself be a constant) to i32, and
4179 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004181 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004182 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4183 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004184
Chris Lattner62098042008-03-09 01:05:04 +00004185 // Now we have our 32-bit value zero extended in the low element of
4186 // a vector. If Idx != 0, swizzle it into place.
4187 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 SmallVector<int, 4> Mask;
4189 Mask.push_back(Idx);
4190 for (unsigned i = 1; i != VecElts; ++i)
4191 Mask.push_back(i);
4192 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004193 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004195 }
Dale Johannesenace16102009-02-03 19:33:06 +00004196 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004197 }
4198 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004199
Chris Lattner19f79692008-03-08 22:59:52 +00004200 // If we have a constant or non-constant insertion into the low element of
4201 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4202 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004203 // depending on what the source datatype is.
4204 if (Idx == 0) {
4205 if (NumZero == 0) {
4206 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4208 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004209 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4210 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4211 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4212 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4214 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004215 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4216 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004217 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4218 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4219 Subtarget->hasSSE2(), DAG);
4220 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4221 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004222 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004223
4224 // Is it a vector logical left shift?
4225 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004226 X86::isZeroNode(Op.getOperand(0)) &&
4227 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004228 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004229 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004230 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004231 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004232 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004234
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004235 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004236 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004237
Chris Lattner19f79692008-03-08 22:59:52 +00004238 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4239 // is a non-constant being inserted into an element other than the low one,
4240 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4241 // movd/movss) to move this into the low element, then shuffle it into
4242 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004243 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004244 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004245
Evan Cheng0db9fe62006-04-25 20:13:52 +00004246 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004247 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4248 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004250 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 MaskVec.push_back(i == Idx ? 0 : 1);
4252 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004253 }
4254 }
4255
Chris Lattner67f453a2008-03-09 05:42:06 +00004256 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004257 if (Values.size() == 1) {
4258 if (EVTBits == 32) {
4259 // Instead of a shuffle like this:
4260 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4261 // Check if it's possible to issue this instead.
4262 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4263 unsigned Idx = CountTrailingZeros_32(NonZeros);
4264 SDValue Item = Op.getOperand(Idx);
4265 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4266 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4267 }
Dan Gohman475871a2008-07-27 21:46:04 +00004268 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004270
Dan Gohmana3941172007-07-24 22:55:08 +00004271 // A vector full of immediates; various special cases are already
4272 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004273 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004274 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004275
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004276 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004277 if (EVTBits == 64) {
4278 if (NumNonZero == 1) {
4279 // One half is zero or undef.
4280 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004281 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004282 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004283 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4284 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004285 }
Dan Gohman475871a2008-07-27 21:46:04 +00004286 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004287 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004288
4289 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004290 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004291 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004292 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004293 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004294 }
4295
Bill Wendling826f36f2007-03-28 00:57:11 +00004296 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004297 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004298 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004299 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004300 }
4301
4302 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004303 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004304 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004305 if (NumElems == 4 && NumZero > 0) {
4306 for (unsigned i = 0; i < 4; ++i) {
4307 bool isZero = !(NonZeros & (1 << i));
4308 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004309 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004310 else
Dale Johannesenace16102009-02-03 19:33:06 +00004311 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004312 }
4313
4314 for (unsigned i = 0; i < 2; ++i) {
4315 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4316 default: break;
4317 case 0:
4318 V[i] = V[i*2]; // Must be a zero vector.
4319 break;
4320 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004321 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004322 break;
4323 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004325 break;
4326 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004327 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004328 break;
4329 }
4330 }
4331
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004333 bool Reverse = (NonZeros & 0x3) == 2;
4334 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004336 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4337 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4339 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004340 }
4341
Nate Begemanfdea31a2010-03-24 20:49:50 +00004342 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4343 // Check for a build vector of consecutive loads.
4344 for (unsigned i = 0; i < NumElems; ++i)
4345 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004346
Nate Begemanfdea31a2010-03-24 20:49:50 +00004347 // Check for elements which are consecutive loads.
4348 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4349 if (LD.getNode())
4350 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004351
4352 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004353 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004354 SDValue Result;
4355 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4356 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4357 else
4358 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004359
Chris Lattner24faf612010-08-28 17:59:08 +00004360 for (unsigned i = 1; i < NumElems; ++i) {
4361 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4362 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004364 }
4365 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004367
Chris Lattner6e80e442010-08-28 17:15:43 +00004368 // Otherwise, expand into a number of unpckl*, start by extending each of
4369 // our (non-undef) elements to the full vector width with the element in the
4370 // bottom slot of the vector (which generates no code for SSE).
4371 for (unsigned i = 0; i < NumElems; ++i) {
4372 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4373 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4374 else
4375 V[i] = DAG.getUNDEF(VT);
4376 }
4377
4378 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004379 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4380 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4381 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004382 unsigned EltStride = NumElems >> 1;
4383 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004384 for (unsigned i = 0; i < EltStride; ++i) {
4385 // If V[i+EltStride] is undef and this is the first round of mixing,
4386 // then it is safe to just drop this shuffle: V[i] is already in the
4387 // right place, the one element (since it's the first round) being
4388 // inserted as undef can be dropped. This isn't safe for successive
4389 // rounds because they will permute elements within both vectors.
4390 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4391 EltStride == NumElems/2)
4392 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004393
Chris Lattner6e80e442010-08-28 17:15:43 +00004394 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004395 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004396 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004397 }
4398 return V[0];
4399 }
Dan Gohman475871a2008-07-27 21:46:04 +00004400 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004401}
4402
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004403SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004404X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004405 // We support concatenate two MMX registers and place them in a MMX
4406 // register. This is better than doing a stack convert.
4407 DebugLoc dl = Op.getDebugLoc();
4408 EVT ResVT = Op.getValueType();
4409 assert(Op.getNumOperands() == 2);
4410 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4411 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4412 int Mask[2];
4413 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4414 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4415 InVec = Op.getOperand(1);
4416 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4417 unsigned NumElts = ResVT.getVectorNumElements();
4418 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4419 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4420 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4421 } else {
4422 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4423 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4424 Mask[0] = 0; Mask[1] = 2;
4425 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4426 }
4427 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4428}
4429
Nate Begemanb9a47b82009-02-23 08:49:38 +00004430// v8i16 shuffles - Prefer shuffles in the following order:
4431// 1. [all] pshuflw, pshufhw, optional move
4432// 2. [ssse3] 1 x pshufb
4433// 3. [ssse3] 2 x pshufb + 1 x por
4434// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004435SDValue
4436X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4437 SelectionDAG &DAG) const {
4438 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004439 SDValue V1 = SVOp->getOperand(0);
4440 SDValue V2 = SVOp->getOperand(1);
4441 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004442 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004443
Nate Begemanb9a47b82009-02-23 08:49:38 +00004444 // Determine if more than 1 of the words in each of the low and high quadwords
4445 // of the result come from the same quadword of one of the two inputs. Undef
4446 // mask values count as coming from any quadword, for better codegen.
4447 SmallVector<unsigned, 4> LoQuad(4);
4448 SmallVector<unsigned, 4> HiQuad(4);
4449 BitVector InputQuads(4);
4450 for (unsigned i = 0; i < 8; ++i) {
4451 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004453 MaskVals.push_back(EltIdx);
4454 if (EltIdx < 0) {
4455 ++Quad[0];
4456 ++Quad[1];
4457 ++Quad[2];
4458 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004459 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004460 }
4461 ++Quad[EltIdx / 4];
4462 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004463 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004464
Nate Begemanb9a47b82009-02-23 08:49:38 +00004465 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004466 unsigned MaxQuad = 1;
4467 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004468 if (LoQuad[i] > MaxQuad) {
4469 BestLoQuad = i;
4470 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004471 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004472 }
4473
Nate Begemanb9a47b82009-02-23 08:49:38 +00004474 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004475 MaxQuad = 1;
4476 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004477 if (HiQuad[i] > MaxQuad) {
4478 BestHiQuad = i;
4479 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004480 }
4481 }
4482
Nate Begemanb9a47b82009-02-23 08:49:38 +00004483 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004484 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004485 // single pshufb instruction is necessary. If There are more than 2 input
4486 // quads, disable the next transformation since it does not help SSSE3.
4487 bool V1Used = InputQuads[0] || InputQuads[1];
4488 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004489 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004490 if (InputQuads.count() == 2 && V1Used && V2Used) {
4491 BestLoQuad = InputQuads.find_first();
4492 BestHiQuad = InputQuads.find_next(BestLoQuad);
4493 }
4494 if (InputQuads.count() > 2) {
4495 BestLoQuad = -1;
4496 BestHiQuad = -1;
4497 }
4498 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004499
Nate Begemanb9a47b82009-02-23 08:49:38 +00004500 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4501 // the shuffle mask. If a quad is scored as -1, that means that it contains
4502 // words from all 4 input quadwords.
4503 SDValue NewV;
4504 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 SmallVector<int, 8> MaskV;
4506 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4507 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004508 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004509 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4510 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4511 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004512
Nate Begemanb9a47b82009-02-23 08:49:38 +00004513 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4514 // source words for the shuffle, to aid later transformations.
4515 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004516 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004517 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004518 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004519 if (idx != (int)i)
4520 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004521 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004522 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004523 AllWordsInNewV = false;
4524 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004525 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004526
Nate Begemanb9a47b82009-02-23 08:49:38 +00004527 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4528 if (AllWordsInNewV) {
4529 for (int i = 0; i != 8; ++i) {
4530 int idx = MaskVals[i];
4531 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004532 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004533 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004534 if ((idx != i) && idx < 4)
4535 pshufhw = false;
4536 if ((idx != i) && idx > 3)
4537 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004538 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004539 V1 = NewV;
4540 V2Used = false;
4541 BestLoQuad = 0;
4542 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004543 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004544
Nate Begemanb9a47b82009-02-23 08:49:38 +00004545 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4546 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004547 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004548 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4549 unsigned TargetMask = 0;
4550 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004552 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4553 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4554 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004555 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004556 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004557 }
Eric Christopherfd179292009-08-27 18:07:15 +00004558
Nate Begemanb9a47b82009-02-23 08:49:38 +00004559 // If we have SSSE3, and all words of the result are from 1 input vector,
4560 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4561 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004562 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004563 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004564
Nate Begemanb9a47b82009-02-23 08:49:38 +00004565 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004566 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004567 // mask, and elements that come from V1 in the V2 mask, so that the two
4568 // results can be OR'd together.
4569 bool TwoInputs = V1Used && V2Used;
4570 for (unsigned i = 0; i != 8; ++i) {
4571 int EltIdx = MaskVals[i] * 2;
4572 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004573 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4574 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004575 continue;
4576 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004577 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4578 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004579 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004580 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004581 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004582 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004583 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004584 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004585 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004586
Nate Begemanb9a47b82009-02-23 08:49:38 +00004587 // Calculate the shuffle mask for the second input, shuffle it, and
4588 // OR it with the first shuffled input.
4589 pshufbMask.clear();
4590 for (unsigned i = 0; i != 8; ++i) {
4591 int EltIdx = MaskVals[i] * 2;
4592 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004593 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4594 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004595 continue;
4596 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004597 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4598 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004599 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004600 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004601 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004602 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004603 MVT::v16i8, &pshufbMask[0], 16));
4604 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4605 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004606 }
4607
4608 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4609 // and update MaskVals with new element order.
4610 BitVector InOrder(8);
4611 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004612 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004613 for (int i = 0; i != 4; ++i) {
4614 int idx = MaskVals[i];
4615 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004616 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004617 InOrder.set(i);
4618 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004619 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004620 InOrder.set(i);
4621 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004622 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004623 }
4624 }
4625 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004627 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004628 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004629
4630 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4631 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4632 NewV.getOperand(0),
4633 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4634 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004635 }
Eric Christopherfd179292009-08-27 18:07:15 +00004636
Nate Begemanb9a47b82009-02-23 08:49:38 +00004637 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4638 // and update MaskVals with the new element order.
4639 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004641 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004642 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004643 for (unsigned i = 4; i != 8; ++i) {
4644 int idx = MaskVals[i];
4645 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004646 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004647 InOrder.set(i);
4648 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004650 InOrder.set(i);
4651 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004653 }
4654 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004657
4658 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4659 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4660 NewV.getOperand(0),
4661 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4662 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004663 }
Eric Christopherfd179292009-08-27 18:07:15 +00004664
Nate Begemanb9a47b82009-02-23 08:49:38 +00004665 // In case BestHi & BestLo were both -1, which means each quadword has a word
4666 // from each of the four input quadwords, calculate the InOrder bitvector now
4667 // before falling through to the insert/extract cleanup.
4668 if (BestLoQuad == -1 && BestHiQuad == -1) {
4669 NewV = V1;
4670 for (int i = 0; i != 8; ++i)
4671 if (MaskVals[i] < 0 || MaskVals[i] == i)
4672 InOrder.set(i);
4673 }
Eric Christopherfd179292009-08-27 18:07:15 +00004674
Nate Begemanb9a47b82009-02-23 08:49:38 +00004675 // The other elements are put in the right place using pextrw and pinsrw.
4676 for (unsigned i = 0; i != 8; ++i) {
4677 if (InOrder[i])
4678 continue;
4679 int EltIdx = MaskVals[i];
4680 if (EltIdx < 0)
4681 continue;
4682 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004684 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004685 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004686 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004688 DAG.getIntPtrConstant(i));
4689 }
4690 return NewV;
4691}
4692
4693// v16i8 shuffles - Prefer shuffles in the following order:
4694// 1. [ssse3] 1 x pshufb
4695// 2. [ssse3] 2 x pshufb + 1 x por
4696// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4697static
Nate Begeman9008ca62009-04-27 18:41:29 +00004698SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004699 SelectionDAG &DAG,
4700 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 SDValue V1 = SVOp->getOperand(0);
4702 SDValue V2 = SVOp->getOperand(1);
4703 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004704 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004705 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004706
Nate Begemanb9a47b82009-02-23 08:49:38 +00004707 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004708 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004709 // present, fall back to case 3.
4710 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4711 bool V1Only = true;
4712 bool V2Only = true;
4713 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004714 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004715 if (EltIdx < 0)
4716 continue;
4717 if (EltIdx < 16)
4718 V2Only = false;
4719 else
4720 V1Only = false;
4721 }
Eric Christopherfd179292009-08-27 18:07:15 +00004722
Nate Begemanb9a47b82009-02-23 08:49:38 +00004723 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4724 if (TLI.getSubtarget()->hasSSSE3()) {
4725 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004726
Nate Begemanb9a47b82009-02-23 08:49:38 +00004727 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004728 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004729 //
4730 // Otherwise, we have elements from both input vectors, and must zero out
4731 // elements that come from V2 in the first mask, and V1 in the second mask
4732 // so that we can OR them together.
4733 bool TwoInputs = !(V1Only || V2Only);
4734 for (unsigned i = 0; i != 16; ++i) {
4735 int EltIdx = MaskVals[i];
4736 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004737 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004738 continue;
4739 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004741 }
4742 // If all the elements are from V2, assign it to V1 and return after
4743 // building the first pshufb.
4744 if (V2Only)
4745 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004747 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004748 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004749 if (!TwoInputs)
4750 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004751
Nate Begemanb9a47b82009-02-23 08:49:38 +00004752 // Calculate the shuffle mask for the second input, shuffle it, and
4753 // OR it with the first shuffled input.
4754 pshufbMask.clear();
4755 for (unsigned i = 0; i != 16; ++i) {
4756 int EltIdx = MaskVals[i];
4757 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004759 continue;
4760 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004762 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004764 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004765 MVT::v16i8, &pshufbMask[0], 16));
4766 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004767 }
Eric Christopherfd179292009-08-27 18:07:15 +00004768
Nate Begemanb9a47b82009-02-23 08:49:38 +00004769 // No SSSE3 - Calculate in place words and then fix all out of place words
4770 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4771 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4773 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004774 SDValue NewV = V2Only ? V2 : V1;
4775 for (int i = 0; i != 8; ++i) {
4776 int Elt0 = MaskVals[i*2];
4777 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004778
Nate Begemanb9a47b82009-02-23 08:49:38 +00004779 // This word of the result is all undef, skip it.
4780 if (Elt0 < 0 && Elt1 < 0)
4781 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004782
Nate Begemanb9a47b82009-02-23 08:49:38 +00004783 // This word of the result is already in the correct place, skip it.
4784 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4785 continue;
4786 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4787 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004788
Nate Begemanb9a47b82009-02-23 08:49:38 +00004789 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4790 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4791 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004792
4793 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4794 // using a single extract together, load it and store it.
4795 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004797 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004798 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004799 DAG.getIntPtrConstant(i));
4800 continue;
4801 }
4802
Nate Begemanb9a47b82009-02-23 08:49:38 +00004803 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004804 // source byte is not also odd, shift the extracted word left 8 bits
4805 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004806 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004807 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004808 DAG.getIntPtrConstant(Elt1 / 2));
4809 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004811 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004812 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004813 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4814 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004815 }
4816 // If Elt0 is defined, extract it from the appropriate source. If the
4817 // source byte is not also even, shift the extracted word right 8 bits. If
4818 // Elt1 was also defined, OR the extracted values together before
4819 // inserting them in the result.
4820 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004822 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4823 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004824 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004825 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004826 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004827 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4828 DAG.getConstant(0x00FF, MVT::i16));
4829 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004830 : InsElt0;
4831 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004832 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004833 DAG.getIntPtrConstant(i));
4834 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004835 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004836}
4837
Evan Cheng7a831ce2007-12-15 03:00:47 +00004838/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004839/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004840/// done when every pair / quad of shuffle mask elements point to elements in
4841/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004842/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004843static
Nate Begeman9008ca62009-04-27 18:41:29 +00004844SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004845 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004846 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004847 SDValue V1 = SVOp->getOperand(0);
4848 SDValue V2 = SVOp->getOperand(1);
4849 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004850 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004851 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004852 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004853 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 case MVT::v4f32: NewVT = MVT::v2f64; break;
4855 case MVT::v4i32: NewVT = MVT::v2i64; break;
4856 case MVT::v8i16: NewVT = MVT::v4i32; break;
4857 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004858 }
4859
Nate Begeman9008ca62009-04-27 18:41:29 +00004860 int Scale = NumElems / NewWidth;
4861 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004862 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004863 int StartIdx = -1;
4864 for (int j = 0; j < Scale; ++j) {
4865 int EltIdx = SVOp->getMaskElt(i+j);
4866 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004867 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004868 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004869 StartIdx = EltIdx - (EltIdx % Scale);
4870 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004871 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004872 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004873 if (StartIdx == -1)
4874 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004875 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004877 }
4878
Dale Johannesenace16102009-02-03 19:33:06 +00004879 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4880 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004881 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004882}
4883
Evan Chengd880b972008-05-09 21:53:03 +00004884/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004885///
Owen Andersone50ed302009-08-10 22:56:29 +00004886static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004887 SDValue SrcOp, SelectionDAG &DAG,
4888 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004889 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004890 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004891 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004892 LD = dyn_cast<LoadSDNode>(SrcOp);
4893 if (!LD) {
4894 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4895 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004896 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00004897 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004898 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4899 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004900 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004901 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004903 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4904 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4905 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4906 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004907 SrcOp.getOperand(0)
4908 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004909 }
4910 }
4911 }
4912
Dale Johannesenace16102009-02-03 19:33:06 +00004913 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4914 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004915 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004916 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004917}
4918
Evan Chengace3c172008-07-22 21:13:36 +00004919/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4920/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004921static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004922LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4923 SDValue V1 = SVOp->getOperand(0);
4924 SDValue V2 = SVOp->getOperand(1);
4925 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004926 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004927
Evan Chengace3c172008-07-22 21:13:36 +00004928 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004929 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004930 SmallVector<int, 8> Mask1(4U, -1);
4931 SmallVector<int, 8> PermMask;
4932 SVOp->getMask(PermMask);
4933
Evan Chengace3c172008-07-22 21:13:36 +00004934 unsigned NumHi = 0;
4935 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004936 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004937 int Idx = PermMask[i];
4938 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004939 Locs[i] = std::make_pair(-1, -1);
4940 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004941 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4942 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004943 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004944 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004945 NumLo++;
4946 } else {
4947 Locs[i] = std::make_pair(1, NumHi);
4948 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004949 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004950 NumHi++;
4951 }
4952 }
4953 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004954
Evan Chengace3c172008-07-22 21:13:36 +00004955 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004956 // If no more than two elements come from either vector. This can be
4957 // implemented with two shuffles. First shuffle gather the elements.
4958 // The second shuffle, which takes the first shuffle as both of its
4959 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004960 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004961
Nate Begeman9008ca62009-04-27 18:41:29 +00004962 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004963
Evan Chengace3c172008-07-22 21:13:36 +00004964 for (unsigned i = 0; i != 4; ++i) {
4965 if (Locs[i].first == -1)
4966 continue;
4967 else {
4968 unsigned Idx = (i < 2) ? 0 : 4;
4969 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004970 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004971 }
4972 }
4973
Nate Begeman9008ca62009-04-27 18:41:29 +00004974 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004975 } else if (NumLo == 3 || NumHi == 3) {
4976 // Otherwise, we must have three elements from one vector, call it X, and
4977 // one element from the other, call it Y. First, use a shufps to build an
4978 // intermediate vector with the one element from Y and the element from X
4979 // that will be in the same half in the final destination (the indexes don't
4980 // matter). Then, use a shufps to build the final vector, taking the half
4981 // containing the element from Y from the intermediate, and the other half
4982 // from X.
4983 if (NumHi == 3) {
4984 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004985 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004986 std::swap(V1, V2);
4987 }
4988
4989 // Find the element from V2.
4990 unsigned HiIndex;
4991 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004992 int Val = PermMask[HiIndex];
4993 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004994 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004995 if (Val >= 4)
4996 break;
4997 }
4998
Nate Begeman9008ca62009-04-27 18:41:29 +00004999 Mask1[0] = PermMask[HiIndex];
5000 Mask1[1] = -1;
5001 Mask1[2] = PermMask[HiIndex^1];
5002 Mask1[3] = -1;
5003 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005004
5005 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005006 Mask1[0] = PermMask[0];
5007 Mask1[1] = PermMask[1];
5008 Mask1[2] = HiIndex & 1 ? 6 : 4;
5009 Mask1[3] = HiIndex & 1 ? 4 : 6;
5010 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005011 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005012 Mask1[0] = HiIndex & 1 ? 2 : 0;
5013 Mask1[1] = HiIndex & 1 ? 0 : 2;
5014 Mask1[2] = PermMask[2];
5015 Mask1[3] = PermMask[3];
5016 if (Mask1[2] >= 0)
5017 Mask1[2] += 4;
5018 if (Mask1[3] >= 0)
5019 Mask1[3] += 4;
5020 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005021 }
Evan Chengace3c172008-07-22 21:13:36 +00005022 }
5023
5024 // Break it into (shuffle shuffle_hi, shuffle_lo).
5025 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005026 SmallVector<int,8> LoMask(4U, -1);
5027 SmallVector<int,8> HiMask(4U, -1);
5028
5029 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005030 unsigned MaskIdx = 0;
5031 unsigned LoIdx = 0;
5032 unsigned HiIdx = 2;
5033 for (unsigned i = 0; i != 4; ++i) {
5034 if (i == 2) {
5035 MaskPtr = &HiMask;
5036 MaskIdx = 1;
5037 LoIdx = 0;
5038 HiIdx = 2;
5039 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005040 int Idx = PermMask[i];
5041 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005042 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005043 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005044 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005045 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005046 LoIdx++;
5047 } else {
5048 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005049 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005050 HiIdx++;
5051 }
5052 }
5053
Nate Begeman9008ca62009-04-27 18:41:29 +00005054 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5055 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5056 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005057 for (unsigned i = 0; i != 4; ++i) {
5058 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005059 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005060 } else {
5061 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005062 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005063 }
5064 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005065 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005066}
5067
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005068static bool MayFoldVectorLoad(SDValue V) {
5069 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5070 V = V.getOperand(0);
5071 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5072 V = V.getOperand(0);
5073 if (MayFoldLoad(V))
5074 return true;
5075 return false;
5076}
5077
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005078// FIXME: the version above should always be used. Since there's
5079// a bug where several vector shuffles can't be folded because the
5080// DAG is not updated during lowering and a node claims to have two
5081// uses while it only has one, use this version, and let isel match
5082// another instruction if the load really happens to have more than
5083// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005084// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005085static bool RelaxedMayFoldVectorLoad(SDValue V) {
5086 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5087 V = V.getOperand(0);
5088 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5089 V = V.getOperand(0);
5090 if (ISD::isNormalLoad(V.getNode()))
5091 return true;
5092 return false;
5093}
5094
5095/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5096/// a vector extract, and if both can be later optimized into a single load.
5097/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5098/// here because otherwise a target specific shuffle node is going to be
5099/// emitted for this shuffle, and the optimization not done.
5100/// FIXME: This is probably not the best approach, but fix the problem
5101/// until the right path is decided.
5102static
5103bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5104 const TargetLowering &TLI) {
5105 EVT VT = V.getValueType();
5106 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5107
5108 // Be sure that the vector shuffle is present in a pattern like this:
5109 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5110 if (!V.hasOneUse())
5111 return false;
5112
5113 SDNode *N = *V.getNode()->use_begin();
5114 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5115 return false;
5116
5117 SDValue EltNo = N->getOperand(1);
5118 if (!isa<ConstantSDNode>(EltNo))
5119 return false;
5120
5121 // If the bit convert changed the number of elements, it is unsafe
5122 // to examine the mask.
5123 bool HasShuffleIntoBitcast = false;
5124 if (V.getOpcode() == ISD::BIT_CONVERT) {
5125 EVT SrcVT = V.getOperand(0).getValueType();
5126 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5127 return false;
5128 V = V.getOperand(0);
5129 HasShuffleIntoBitcast = true;
5130 }
5131
5132 // Select the input vector, guarding against out of range extract vector.
5133 unsigned NumElems = VT.getVectorNumElements();
5134 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5135 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5136 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5137
5138 // Skip one more bit_convert if necessary
5139 if (V.getOpcode() == ISD::BIT_CONVERT)
5140 V = V.getOperand(0);
5141
5142 if (ISD::isNormalLoad(V.getNode())) {
5143 // Is the original load suitable?
5144 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5145
5146 // FIXME: avoid the multi-use bug that is preventing lots of
5147 // of foldings to be detected, this is still wrong of course, but
5148 // give the temporary desired behavior, and if it happens that
5149 // the load has real more uses, during isel it will not fold, and
5150 // will generate poor code.
5151 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5152 return false;
5153
5154 if (!HasShuffleIntoBitcast)
5155 return true;
5156
5157 // If there's a bitcast before the shuffle, check if the load type and
5158 // alignment is valid.
5159 unsigned Align = LN0->getAlignment();
5160 unsigned NewAlign =
5161 TLI.getTargetData()->getABITypeAlignment(
5162 VT.getTypeForEVT(*DAG.getContext()));
5163
5164 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5165 return false;
5166 }
5167
5168 return true;
5169}
5170
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005171static
Evan Cheng835580f2010-10-07 20:50:20 +00005172SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5173 EVT VT = Op.getValueType();
5174
5175 // Canonizalize to v2f64.
5176 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, V1);
5177 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5178 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5179 V1, DAG));
5180}
5181
5182static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005183SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5184 bool HasSSE2) {
5185 SDValue V1 = Op.getOperand(0);
5186 SDValue V2 = Op.getOperand(1);
5187 EVT VT = Op.getValueType();
5188
5189 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5190
5191 if (HasSSE2 && VT == MVT::v2f64)
5192 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5193
5194 // v4f32 or v4i32
5195 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5196}
5197
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005198static
5199SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5200 SDValue V1 = Op.getOperand(0);
5201 SDValue V2 = Op.getOperand(1);
5202 EVT VT = Op.getValueType();
5203
5204 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5205 "unsupported shuffle type");
5206
5207 if (V2.getOpcode() == ISD::UNDEF)
5208 V2 = V1;
5209
5210 // v4i32 or v4f32
5211 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5212}
5213
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005214static
5215SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5216 SDValue V1 = Op.getOperand(0);
5217 SDValue V2 = Op.getOperand(1);
5218 EVT VT = Op.getValueType();
5219 unsigned NumElems = VT.getVectorNumElements();
5220
5221 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5222 // operand of these instructions is only memory, so check if there's a
5223 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5224 // same masks.
5225 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005226
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005227 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005228 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005229 CanFoldLoad = true;
5230
5231 // When V1 is a load, it can be folded later into a store in isel, example:
5232 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5233 // turns into:
5234 // (MOVLPSmr addr:$src1, VR128:$src2)
5235 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005236 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005237 CanFoldLoad = true;
5238
5239 if (CanFoldLoad) {
5240 if (HasSSE2 && NumElems == 2)
5241 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5242
5243 if (NumElems == 4)
5244 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5245 }
5246
5247 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5248 // movl and movlp will both match v2i64, but v2i64 is never matched by
5249 // movl earlier because we make it strict to avoid messing with the movlp load
5250 // folding logic (see the code above getMOVLP call). Match it here then,
5251 // this is horrible, but will stay like this until we move all shuffle
5252 // matching to x86 specific nodes. Note that for the 1st condition all
5253 // types are matched with movsd.
5254 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5255 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5256 else if (HasSSE2)
5257 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5258
5259
5260 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5261
5262 // Invert the operand order and use SHUFPS to match it.
5263 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5264 X86::getShuffleSHUFImmediate(SVOp), DAG);
5265}
5266
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005267static inline unsigned getUNPCKLOpcode(EVT VT) {
5268 switch(VT.getSimpleVT().SimpleTy) {
5269 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5270 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5271 case MVT::v4f32: return X86ISD::UNPCKLPS;
5272 case MVT::v2f64: return X86ISD::UNPCKLPD;
5273 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5274 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5275 default:
5276 llvm_unreachable("Unknow type for unpckl");
5277 }
5278 return 0;
5279}
5280
5281static inline unsigned getUNPCKHOpcode(EVT VT) {
5282 switch(VT.getSimpleVT().SimpleTy) {
5283 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5284 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5285 case MVT::v4f32: return X86ISD::UNPCKHPS;
5286 case MVT::v2f64: return X86ISD::UNPCKHPD;
5287 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5288 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5289 default:
5290 llvm_unreachable("Unknow type for unpckh");
5291 }
5292 return 0;
5293}
5294
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005295static
5296SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005297 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005298 const X86Subtarget *Subtarget) {
5299 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5300 EVT VT = Op.getValueType();
5301 DebugLoc dl = Op.getDebugLoc();
5302 SDValue V1 = Op.getOperand(0);
5303 SDValue V2 = Op.getOperand(1);
5304
5305 if (isZeroShuffle(SVOp))
5306 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5307
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005308 // Handle splat operations
5309 if (SVOp->isSplat()) {
5310 // Special case, this is the only place now where it's
5311 // allowed to return a vector_shuffle operation without
5312 // using a target specific node, because *hopefully* it
5313 // will be optimized away by the dag combiner.
5314 if (VT.getVectorNumElements() <= 4 &&
5315 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5316 return Op;
5317
5318 // Handle splats by matching through known masks
5319 if (VT.getVectorNumElements() <= 4)
5320 return SDValue();
5321
Evan Cheng835580f2010-10-07 20:50:20 +00005322 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005323 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005324 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005325
5326 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5327 // do it!
5328 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5329 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5330 if (NewOp.getNode())
5331 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, NewOp);
5332 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5333 // FIXME: Figure out a cleaner way to do this.
5334 // Try to make use of movq to zero out the top part.
5335 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5336 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5337 if (NewOp.getNode()) {
5338 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5339 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5340 DAG, Subtarget, dl);
5341 }
5342 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5343 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5344 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5345 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5346 DAG, Subtarget, dl);
5347 }
5348 }
5349 return SDValue();
5350}
5351
Dan Gohman475871a2008-07-27 21:46:04 +00005352SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005353X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005354 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005355 SDValue V1 = Op.getOperand(0);
5356 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005357 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005358 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005359 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005360 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005361 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5362 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005363 bool V1IsSplat = false;
5364 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005365 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005366 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005367 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005368 MachineFunction &MF = DAG.getMachineFunction();
5369 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005370
Dale Johannesen0488fb62010-09-30 23:57:10 +00005371 // Shuffle operations on MMX not supported.
5372 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005373 return Op;
5374
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005375 // Vector shuffle lowering takes 3 steps:
5376 //
5377 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5378 // narrowing and commutation of operands should be handled.
5379 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5380 // shuffle nodes.
5381 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5382 // so the shuffle can be broken into other shuffles and the legalizer can
5383 // try the lowering again.
5384 //
5385 // The general ideia is that no vector_shuffle operation should be left to
5386 // be matched during isel, all of them must be converted to a target specific
5387 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005388
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005389 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5390 // narrowing and commutation of operands should be handled. The actual code
5391 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005392 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005393 if (NewOp.getNode())
5394 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005395
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005396 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5397 // unpckh_undef). Only use pshufd if speed is more important than size.
5398 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5399 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5400 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5401 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5402 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5403 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005404
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005405 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005406 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005407 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005408
Dale Johannesen0488fb62010-09-30 23:57:10 +00005409 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005410 return getMOVHighToLow(Op, dl, DAG);
5411
5412 // Use to match splats
5413 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5414 (VT == MVT::v2f64 || VT == MVT::v2i64))
5415 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5416
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005417 if (X86::isPSHUFDMask(SVOp)) {
5418 // The actual implementation will match the mask in the if above and then
5419 // during isel it can match several different instructions, not only pshufd
5420 // as its name says, sad but true, emulate the behavior for now...
5421 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5422 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5423
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005424 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5425
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005426 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005427 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5428
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005429 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005430 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5431 TargetMask, DAG);
5432
5433 if (VT == MVT::v4f32)
5434 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5435 TargetMask, DAG);
5436 }
Eric Christopherfd179292009-08-27 18:07:15 +00005437
Evan Chengf26ffe92008-05-29 08:22:04 +00005438 // Check if this can be converted into a logical shift.
5439 bool isLeft = false;
5440 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005441 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005442 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005443 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005444 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005445 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005446 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005447 EVT EltVT = VT.getVectorElementType();
5448 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005449 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005450 }
Eric Christopherfd179292009-08-27 18:07:15 +00005451
Nate Begeman9008ca62009-04-27 18:41:29 +00005452 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005453 if (V1IsUndef)
5454 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005455 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005456 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005457 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005458 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005459 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5460
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005461 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005462 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5463 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005464 }
Eric Christopherfd179292009-08-27 18:07:15 +00005465
Nate Begeman9008ca62009-04-27 18:41:29 +00005466 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005467 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5468 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005469
Dale Johannesen0488fb62010-09-30 23:57:10 +00005470 if (X86::isMOVHLPSMask(SVOp))
5471 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005472
Dale Johannesen0488fb62010-09-30 23:57:10 +00005473 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5474 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005475
Dale Johannesen0488fb62010-09-30 23:57:10 +00005476 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5477 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005478
Dale Johannesen0488fb62010-09-30 23:57:10 +00005479 if (X86::isMOVLPMask(SVOp))
5480 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005481
Nate Begeman9008ca62009-04-27 18:41:29 +00005482 if (ShouldXformToMOVHLPS(SVOp) ||
5483 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5484 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005485
Evan Chengf26ffe92008-05-29 08:22:04 +00005486 if (isShift) {
5487 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005488 EVT EltVT = VT.getVectorElementType();
5489 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005490 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005491 }
Eric Christopherfd179292009-08-27 18:07:15 +00005492
Evan Cheng9eca5e82006-10-25 21:49:50 +00005493 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005494 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5495 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005496 V1IsSplat = isSplatVector(V1.getNode());
5497 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005498
Chris Lattner8a594482007-11-25 00:24:49 +00005499 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005500 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005501 Op = CommuteVectorShuffle(SVOp, DAG);
5502 SVOp = cast<ShuffleVectorSDNode>(Op);
5503 V1 = SVOp->getOperand(0);
5504 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005505 std::swap(V1IsSplat, V2IsSplat);
5506 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005507 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005508 }
5509
Nate Begeman9008ca62009-04-27 18:41:29 +00005510 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5511 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005512 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005513 return V1;
5514 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5515 // the instruction selector will not match, so get a canonical MOVL with
5516 // swapped operands to undo the commute.
5517 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005518 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005519
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005520 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005521 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005522
5523 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005524 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005525
Evan Cheng9bbbb982006-10-25 20:48:19 +00005526 if (V2IsSplat) {
5527 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005528 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005529 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005530 SDValue NewMask = NormalizeMask(SVOp, DAG);
5531 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5532 if (NSVOp != SVOp) {
5533 if (X86::isUNPCKLMask(NSVOp, true)) {
5534 return NewMask;
5535 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5536 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005537 }
5538 }
5539 }
5540
Evan Cheng9eca5e82006-10-25 21:49:50 +00005541 if (Commuted) {
5542 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005543 // FIXME: this seems wrong.
5544 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5545 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005546
5547 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005548 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005549
5550 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005551 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005552 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005553
Nate Begeman9008ca62009-04-27 18:41:29 +00005554 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005555 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005556 return CommuteVectorShuffle(SVOp, DAG);
5557
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005558 // The checks below are all present in isShuffleMaskLegal, but they are
5559 // inlined here right now to enable us to directly emit target specific
5560 // nodes, and remove one by one until they don't return Op anymore.
5561 SmallVector<int, 16> M;
5562 SVOp->getMask(M);
5563
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005564 if (isPALIGNRMask(M, VT, HasSSSE3))
5565 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5566 X86::getShufflePALIGNRImmediate(SVOp),
5567 DAG);
5568
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005569 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5570 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5571 if (VT == MVT::v2f64)
5572 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5573 if (VT == MVT::v2i64)
5574 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5575 }
5576
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005577 if (isPSHUFHWMask(M, VT))
5578 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5579 X86::getShufflePSHUFHWImmediate(SVOp),
5580 DAG);
5581
5582 if (isPSHUFLWMask(M, VT))
5583 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5584 X86::getShufflePSHUFLWImmediate(SVOp),
5585 DAG);
5586
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005587 if (isSHUFPMask(M, VT)) {
5588 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5589 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5590 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5591 TargetMask, DAG);
5592 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5593 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5594 TargetMask, DAG);
5595 }
5596
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005597 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5598 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5599 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5600 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5601 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5602 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5603
Evan Cheng14b32e12007-12-11 01:46:18 +00005604 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005606 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005607 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005608 return NewOp;
5609 }
5610
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005612 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 if (NewOp.getNode())
5614 return NewOp;
5615 }
Eric Christopherfd179292009-08-27 18:07:15 +00005616
Dale Johannesen0488fb62010-09-30 23:57:10 +00005617 // Handle all 4 wide cases with a number of shuffles.
5618 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005619 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005620
Dan Gohman475871a2008-07-27 21:46:04 +00005621 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005622}
5623
Dan Gohman475871a2008-07-27 21:46:04 +00005624SDValue
5625X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005626 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005627 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005628 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005629 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005631 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005633 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005634 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005635 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005636 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5637 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5638 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5640 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005641 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005643 Op.getOperand(0)),
5644 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005646 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005648 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005649 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005651 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5652 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005653 // result has a single use which is a store or a bitcast to i32. And in
5654 // the case of a store, it's not worth it if the index is a constant 0,
5655 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005656 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005657 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005658 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005659 if ((User->getOpcode() != ISD::STORE ||
5660 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5661 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005662 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005664 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005665 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5666 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005667 Op.getOperand(0)),
5668 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5670 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005671 // ExtractPS works with constant index.
5672 if (isa<ConstantSDNode>(Op.getOperand(1)))
5673 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005674 }
Dan Gohman475871a2008-07-27 21:46:04 +00005675 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005676}
5677
5678
Dan Gohman475871a2008-07-27 21:46:04 +00005679SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005680X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5681 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005682 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005683 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005684
Evan Cheng62a3f152008-03-24 21:52:23 +00005685 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005686 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005687 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005688 return Res;
5689 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005690
Owen Andersone50ed302009-08-10 22:56:29 +00005691 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005692 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005693 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005694 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005695 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005696 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005697 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5699 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005700 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005701 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005702 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005703 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005704 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005705 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005706 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005707 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005708 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005709 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005710 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005711 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005712 if (Idx == 0)
5713 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005714
Evan Cheng0db9fe62006-04-25 20:13:52 +00005715 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005716 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005717 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005718 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005719 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005720 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005721 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005722 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005723 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5724 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5725 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005726 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005727 if (Idx == 0)
5728 return Op;
5729
5730 // UNPCKHPD the element to the lowest double word, then movsd.
5731 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5732 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005733 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005734 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005735 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005736 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005737 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005738 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005739 }
5740
Dan Gohman475871a2008-07-27 21:46:04 +00005741 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005742}
5743
Dan Gohman475871a2008-07-27 21:46:04 +00005744SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005745X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5746 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005747 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005748 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005749 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005750
Dan Gohman475871a2008-07-27 21:46:04 +00005751 SDValue N0 = Op.getOperand(0);
5752 SDValue N1 = Op.getOperand(1);
5753 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005754
Dan Gohman8a55ce42009-09-23 21:02:20 +00005755 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005756 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005757 unsigned Opc;
5758 if (VT == MVT::v8i16)
5759 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005760 else if (VT == MVT::v16i8)
5761 Opc = X86ISD::PINSRB;
5762 else
5763 Opc = X86ISD::PINSRB;
5764
Nate Begeman14d12ca2008-02-11 04:19:36 +00005765 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5766 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005767 if (N1.getValueType() != MVT::i32)
5768 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5769 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005770 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005771 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005772 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005773 // Bits [7:6] of the constant are the source select. This will always be
5774 // zero here. The DAG Combiner may combine an extract_elt index into these
5775 // bits. For example (insert (extract, 3), 2) could be matched by putting
5776 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005777 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005778 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005779 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005780 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005781 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005782 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005784 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005785 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005786 // PINSR* works with constant index.
5787 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005788 }
Dan Gohman475871a2008-07-27 21:46:04 +00005789 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005790}
5791
Dan Gohman475871a2008-07-27 21:46:04 +00005792SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005793X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005794 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005795 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005796
5797 if (Subtarget->hasSSE41())
5798 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5799
Dan Gohman8a55ce42009-09-23 21:02:20 +00005800 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005801 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005802
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005803 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005804 SDValue N0 = Op.getOperand(0);
5805 SDValue N1 = Op.getOperand(1);
5806 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005807
Dan Gohman8a55ce42009-09-23 21:02:20 +00005808 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005809 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5810 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 if (N1.getValueType() != MVT::i32)
5812 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5813 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005814 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00005815 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005816 }
Dan Gohman475871a2008-07-27 21:46:04 +00005817 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005818}
5819
Dan Gohman475871a2008-07-27 21:46:04 +00005820SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005821X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005822 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005823
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005824 if (Op.getValueType() == MVT::v1i64 &&
5825 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005827
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00005829 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
5830 "Expected an SSE type!");
Dale Johannesenace16102009-02-03 19:33:06 +00005831 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00005832 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005833}
5834
Bill Wendling056292f2008-09-16 21:48:12 +00005835// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5836// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5837// one of the above mentioned nodes. It has to be wrapped because otherwise
5838// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5839// be used to form addressing mode. These wrapped nodes will be selected
5840// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005841SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005842X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005843 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005844
Chris Lattner41621a22009-06-26 19:22:52 +00005845 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5846 // global base reg.
5847 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005848 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005849 CodeModel::Model M = getTargetMachine().getCodeModel();
5850
Chris Lattner4f066492009-07-11 20:29:19 +00005851 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005852 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005853 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005854 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005855 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005856 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005857 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005858
Evan Cheng1606e8e2009-03-13 07:51:59 +00005859 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005860 CP->getAlignment(),
5861 CP->getOffset(), OpFlag);
5862 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005863 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005864 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005865 if (OpFlag) {
5866 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005867 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005868 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005869 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005870 }
5871
5872 return Result;
5873}
5874
Dan Gohmand858e902010-04-17 15:26:15 +00005875SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005876 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005877
Chris Lattner18c59872009-06-27 04:16:01 +00005878 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5879 // global base reg.
5880 unsigned char OpFlag = 0;
5881 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005882 CodeModel::Model M = getTargetMachine().getCodeModel();
5883
Chris Lattner4f066492009-07-11 20:29:19 +00005884 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005885 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005886 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005887 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005888 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005889 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005890 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005891
Chris Lattner18c59872009-06-27 04:16:01 +00005892 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5893 OpFlag);
5894 DebugLoc DL = JT->getDebugLoc();
5895 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005896
Chris Lattner18c59872009-06-27 04:16:01 +00005897 // With PIC, the address is actually $g + Offset.
5898 if (OpFlag) {
5899 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5900 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005901 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005902 Result);
5903 }
Eric Christopherfd179292009-08-27 18:07:15 +00005904
Chris Lattner18c59872009-06-27 04:16:01 +00005905 return Result;
5906}
5907
5908SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005909X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005910 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005911
Chris Lattner18c59872009-06-27 04:16:01 +00005912 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5913 // global base reg.
5914 unsigned char OpFlag = 0;
5915 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005916 CodeModel::Model M = getTargetMachine().getCodeModel();
5917
Chris Lattner4f066492009-07-11 20:29:19 +00005918 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005919 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005920 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005921 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005922 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005923 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005924 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005925
Chris Lattner18c59872009-06-27 04:16:01 +00005926 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005927
Chris Lattner18c59872009-06-27 04:16:01 +00005928 DebugLoc DL = Op.getDebugLoc();
5929 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005930
5931
Chris Lattner18c59872009-06-27 04:16:01 +00005932 // With PIC, the address is actually $g + Offset.
5933 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005934 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005935 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5936 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005937 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005938 Result);
5939 }
Eric Christopherfd179292009-08-27 18:07:15 +00005940
Chris Lattner18c59872009-06-27 04:16:01 +00005941 return Result;
5942}
5943
Dan Gohman475871a2008-07-27 21:46:04 +00005944SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005945X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005946 // Create the TargetBlockAddressAddress node.
5947 unsigned char OpFlags =
5948 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005949 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005950 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005951 DebugLoc dl = Op.getDebugLoc();
5952 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5953 /*isTarget=*/true, OpFlags);
5954
Dan Gohmanf705adb2009-10-30 01:28:02 +00005955 if (Subtarget->isPICStyleRIPRel() &&
5956 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005957 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5958 else
5959 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005960
Dan Gohman29cbade2009-11-20 23:18:13 +00005961 // With PIC, the address is actually $g + Offset.
5962 if (isGlobalRelativeToPICBase(OpFlags)) {
5963 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5964 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5965 Result);
5966 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005967
5968 return Result;
5969}
5970
5971SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005972X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005973 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005974 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005975 // Create the TargetGlobalAddress node, folding in the constant
5976 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005977 unsigned char OpFlags =
5978 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005979 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005980 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005981 if (OpFlags == X86II::MO_NO_FLAG &&
5982 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005983 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005984 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005985 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005986 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005987 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005988 }
Eric Christopherfd179292009-08-27 18:07:15 +00005989
Chris Lattner4f066492009-07-11 20:29:19 +00005990 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005991 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005992 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5993 else
5994 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005995
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005996 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005997 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005998 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5999 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006000 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006001 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006002
Chris Lattner36c25012009-07-10 07:34:39 +00006003 // For globals that require a load from a stub to get the address, emit the
6004 // load.
6005 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006006 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006007 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006008
Dan Gohman6520e202008-10-18 02:06:02 +00006009 // If there was a non-zero offset that we didn't fold, create an explicit
6010 // addition for it.
6011 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006012 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006013 DAG.getConstant(Offset, getPointerTy()));
6014
Evan Cheng0db9fe62006-04-25 20:13:52 +00006015 return Result;
6016}
6017
Evan Chengda43bcf2008-09-24 00:05:32 +00006018SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006019X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006020 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006021 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006022 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006023}
6024
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006025static SDValue
6026GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006027 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006028 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006029 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00006030 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006031 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006032 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006033 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006034 GA->getOffset(),
6035 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006036 if (InFlag) {
6037 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006038 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006039 } else {
6040 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006041 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006042 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006043
6044 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006045 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006046
Rafael Espindola15f1b662009-04-24 12:59:40 +00006047 SDValue Flag = Chain.getValue(1);
6048 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006049}
6050
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006051// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006052static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006053LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006054 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006055 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006056 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6057 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006058 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006059 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006060 InFlag = Chain.getValue(1);
6061
Chris Lattnerb903bed2009-06-26 21:20:29 +00006062 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006063}
6064
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006065// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006066static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006067LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006068 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006069 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6070 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006071}
6072
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006073// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6074// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006075static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006076 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006077 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006078 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006079
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006080 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6081 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6082 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006083
Michael J. Spencerec38de22010-10-10 22:04:20 +00006084 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006085 DAG.getIntPtrConstant(0),
6086 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006087
Chris Lattnerb903bed2009-06-26 21:20:29 +00006088 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006089 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6090 // initialexec.
6091 unsigned WrapperKind = X86ISD::Wrapper;
6092 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006093 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006094 } else if (is64Bit) {
6095 assert(model == TLSModel::InitialExec);
6096 OperandFlags = X86II::MO_GOTTPOFF;
6097 WrapperKind = X86ISD::WrapperRIP;
6098 } else {
6099 assert(model == TLSModel::InitialExec);
6100 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006101 }
Eric Christopherfd179292009-08-27 18:07:15 +00006102
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006103 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6104 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006105 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006106 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006107 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006108 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006109
Rafael Espindola9a580232009-02-27 13:37:18 +00006110 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006111 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006112 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006113
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006114 // The address of the thread local variable is the add of the thread
6115 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006116 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006117}
6118
Dan Gohman475871a2008-07-27 21:46:04 +00006119SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006120X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006121
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006122 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006123 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006124
Eric Christopher30ef0e52010-06-03 04:07:48 +00006125 if (Subtarget->isTargetELF()) {
6126 // TODO: implement the "local dynamic" model
6127 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006128
Eric Christopher30ef0e52010-06-03 04:07:48 +00006129 // If GV is an alias then use the aliasee for determining
6130 // thread-localness.
6131 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6132 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006133
6134 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006135 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006136
Eric Christopher30ef0e52010-06-03 04:07:48 +00006137 switch (model) {
6138 case TLSModel::GeneralDynamic:
6139 case TLSModel::LocalDynamic: // not implemented
6140 if (Subtarget->is64Bit())
6141 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6142 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006143
Eric Christopher30ef0e52010-06-03 04:07:48 +00006144 case TLSModel::InitialExec:
6145 case TLSModel::LocalExec:
6146 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6147 Subtarget->is64Bit());
6148 }
6149 } else if (Subtarget->isTargetDarwin()) {
6150 // Darwin only has one model of TLS. Lower to that.
6151 unsigned char OpFlag = 0;
6152 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6153 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006154
Eric Christopher30ef0e52010-06-03 04:07:48 +00006155 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6156 // global base reg.
6157 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6158 !Subtarget->is64Bit();
6159 if (PIC32)
6160 OpFlag = X86II::MO_TLVP_PIC_BASE;
6161 else
6162 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006163 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006164 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00006165 getPointerTy(),
6166 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006167 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006168
Eric Christopher30ef0e52010-06-03 04:07:48 +00006169 // With PIC32, the address is actually $g + Offset.
6170 if (PIC32)
6171 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6172 DAG.getNode(X86ISD::GlobalBaseReg,
6173 DebugLoc(), getPointerTy()),
6174 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006175
Eric Christopher30ef0e52010-06-03 04:07:48 +00006176 // Lowering the machine isd will make sure everything is in the right
6177 // location.
6178 SDValue Args[] = { Offset };
6179 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006180
Eric Christopher30ef0e52010-06-03 04:07:48 +00006181 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6182 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6183 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00006184
Eric Christopher30ef0e52010-06-03 04:07:48 +00006185 // And our return value (tls address) is in the standard call return value
6186 // location.
6187 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6188 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006189 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006190
Eric Christopher30ef0e52010-06-03 04:07:48 +00006191 assert(false &&
6192 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006193
Torok Edwinc23197a2009-07-14 16:55:14 +00006194 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006195 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006196}
6197
Evan Cheng0db9fe62006-04-25 20:13:52 +00006198
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006199/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006200/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006201SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006202 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006203 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006204 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006205 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006206 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006207 SDValue ShOpLo = Op.getOperand(0);
6208 SDValue ShOpHi = Op.getOperand(1);
6209 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006210 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006212 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006213
Dan Gohman475871a2008-07-27 21:46:04 +00006214 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006215 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006216 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6217 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006218 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006219 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6220 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006221 }
Evan Chenge3413162006-01-09 18:33:28 +00006222
Owen Anderson825b72b2009-08-11 20:47:22 +00006223 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6224 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006225 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006226 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006227
Dan Gohman475871a2008-07-27 21:46:04 +00006228 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006229 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006230 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6231 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006232
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006233 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006234 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6235 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006236 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006237 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6238 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006239 }
6240
Dan Gohman475871a2008-07-27 21:46:04 +00006241 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006242 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006243}
Evan Chenga3195e82006-01-12 22:54:21 +00006244
Dan Gohmand858e902010-04-17 15:26:15 +00006245SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6246 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006247 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006248
Dale Johannesen0488fb62010-09-30 23:57:10 +00006249 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006250 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006251
Owen Anderson825b72b2009-08-11 20:47:22 +00006252 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006253 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006254
Eli Friedman36df4992009-05-27 00:47:34 +00006255 // These are really Legal; return the operand so the caller accepts it as
6256 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006257 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006258 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006259 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006260 Subtarget->is64Bit()) {
6261 return Op;
6262 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006263
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006264 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006265 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006266 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006267 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006268 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006269 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006270 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006271 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006272 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006273 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6274}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006275
Owen Andersone50ed302009-08-10 22:56:29 +00006276SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006277 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006278 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006279 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006280 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006281 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006282 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006283 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006284 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006285 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006286 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006287
Chris Lattner492a43e2010-09-22 01:28:21 +00006288 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006289
Chris Lattner492a43e2010-09-22 01:28:21 +00006290 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6291 MachineMemOperand *MMO =
6292 DAG.getMachineFunction()
6293 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6294 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006295
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006296 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006297 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6298 X86ISD::FILD, DL,
6299 Tys, Ops, array_lengthof(Ops),
6300 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006301
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006302 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006303 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006304 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006305
6306 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6307 // shouldn't be necessary except that RFP cannot be live across
6308 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006309 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006310 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6311 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006312 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006313 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006314 SDValue Ops[] = {
6315 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6316 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006317 MachineMemOperand *MMO =
6318 DAG.getMachineFunction()
6319 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006320 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006321
Chris Lattner492a43e2010-09-22 01:28:21 +00006322 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6323 Ops, array_lengthof(Ops),
6324 Op.getValueType(), MMO);
6325 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006326 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006327 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006328 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006329
Evan Cheng0db9fe62006-04-25 20:13:52 +00006330 return Result;
6331}
6332
Bill Wendling8b8a6362009-01-17 03:56:04 +00006333// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006334SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6335 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006336 // This algorithm is not obvious. Here it is in C code, more or less:
6337 /*
6338 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6339 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6340 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006341
Bill Wendling8b8a6362009-01-17 03:56:04 +00006342 // Copy ints to xmm registers.
6343 __m128i xh = _mm_cvtsi32_si128( hi );
6344 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006345
Bill Wendling8b8a6362009-01-17 03:56:04 +00006346 // Combine into low half of a single xmm register.
6347 __m128i x = _mm_unpacklo_epi32( xh, xl );
6348 __m128d d;
6349 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006350
Bill Wendling8b8a6362009-01-17 03:56:04 +00006351 // Merge in appropriate exponents to give the integer bits the right
6352 // magnitude.
6353 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006354
Bill Wendling8b8a6362009-01-17 03:56:04 +00006355 // Subtract away the biases to deal with the IEEE-754 double precision
6356 // implicit 1.
6357 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006358
Bill Wendling8b8a6362009-01-17 03:56:04 +00006359 // All conversions up to here are exact. The correctly rounded result is
6360 // calculated using the current rounding mode using the following
6361 // horizontal add.
6362 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6363 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6364 // store doesn't really need to be here (except
6365 // maybe to zero the other double)
6366 return sd;
6367 }
6368 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006369
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006370 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006371 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006372
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006373 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006374 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006375 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6376 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6377 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6378 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006379 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006380 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006381
Bill Wendling8b8a6362009-01-17 03:56:04 +00006382 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006383 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006384 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006385 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006386 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006387 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006388 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006389
Owen Anderson825b72b2009-08-11 20:47:22 +00006390 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6391 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006392 Op.getOperand(0),
6393 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006394 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6395 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006396 Op.getOperand(0),
6397 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006398 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6399 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006400 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006401 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006402 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6403 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6404 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006405 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006406 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006407 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006408
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006409 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006410 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006411 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6412 DAG.getUNDEF(MVT::v2f64), ShufMask);
6413 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6414 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006415 DAG.getIntPtrConstant(0));
6416}
6417
Bill Wendling8b8a6362009-01-17 03:56:04 +00006418// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006419SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6420 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006421 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006422 // FP constant to bias correct the final result.
6423 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006424 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006425
6426 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6428 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006429 Op.getOperand(0),
6430 DAG.getIntPtrConstant(0)));
6431
Owen Anderson825b72b2009-08-11 20:47:22 +00006432 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6433 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006434 DAG.getIntPtrConstant(0));
6435
6436 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006437 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6438 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006439 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006440 MVT::v2f64, Load)),
6441 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006442 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006443 MVT::v2f64, Bias)));
6444 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6445 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006446 DAG.getIntPtrConstant(0));
6447
6448 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006449 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006450
6451 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006452 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006453
Owen Anderson825b72b2009-08-11 20:47:22 +00006454 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006455 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006456 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006457 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006458 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006459 }
6460
6461 // Handle final rounding.
6462 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006463}
6464
Dan Gohmand858e902010-04-17 15:26:15 +00006465SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6466 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006467 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006468 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006469
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006470 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006471 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6472 // the optimization here.
6473 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006474 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006475
Owen Andersone50ed302009-08-10 22:56:29 +00006476 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006477 EVT DstVT = Op.getValueType();
6478 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006479 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006480 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006481 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006482
6483 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006484 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006485 if (SrcVT == MVT::i32) {
6486 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6487 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6488 getPointerTy(), StackSlot, WordOff);
6489 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006490 StackSlot, MachinePointerInfo(),
6491 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006492 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006493 OffsetSlot, MachinePointerInfo(),
6494 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006495 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6496 return Fild;
6497 }
6498
6499 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6500 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006501 StackSlot, MachinePointerInfo(),
6502 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006503 // For i64 source, we need to add the appropriate power of 2 if the input
6504 // was negative. This is the same as the optimization in
6505 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6506 // we must be careful to do the computation in x87 extended precision, not
6507 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006508 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6509 MachineMemOperand *MMO =
6510 DAG.getMachineFunction()
6511 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6512 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006513
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006514 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6515 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006516 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6517 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006518
6519 APInt FF(32, 0x5F800000ULL);
6520
6521 // Check whether the sign bit is set.
6522 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6523 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6524 ISD::SETLT);
6525
6526 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6527 SDValue FudgePtr = DAG.getConstantPool(
6528 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6529 getPointerTy());
6530
6531 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6532 SDValue Zero = DAG.getIntPtrConstant(0);
6533 SDValue Four = DAG.getIntPtrConstant(4);
6534 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6535 Zero, Four);
6536 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6537
6538 // Load the value out, extending it from f32 to f80.
6539 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006540 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006541 FudgePtr, MachinePointerInfo::getConstantPool(),
6542 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006543 // Extend everything to 80 bits to force it to be done on x87.
6544 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6545 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006546}
6547
Dan Gohman475871a2008-07-27 21:46:04 +00006548std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006549FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006550 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006551
Owen Andersone50ed302009-08-10 22:56:29 +00006552 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006553
6554 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006555 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6556 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006557 }
6558
Owen Anderson825b72b2009-08-11 20:47:22 +00006559 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6560 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006561 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006562
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006563 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006564 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006565 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006566 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006567 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006568 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006569 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006570 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006571
Evan Cheng87c89352007-10-15 20:11:21 +00006572 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6573 // stack slot.
6574 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006575 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006576 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006577 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006578
Michael J. Spencerec38de22010-10-10 22:04:20 +00006579
6580
Evan Cheng0db9fe62006-04-25 20:13:52 +00006581 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006582 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006583 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006584 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6585 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6586 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006587 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006588
Dan Gohman475871a2008-07-27 21:46:04 +00006589 SDValue Chain = DAG.getEntryNode();
6590 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006591 EVT TheVT = Op.getOperand(0).getValueType();
6592 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006593 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006594 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006595 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006596 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006597 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006598 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006599 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006600 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006601
Chris Lattner492a43e2010-09-22 01:28:21 +00006602 MachineMemOperand *MMO =
6603 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6604 MachineMemOperand::MOLoad, MemSize, MemSize);
6605 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6606 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006607 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006608 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006609 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6610 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006611
Chris Lattner07290932010-09-22 01:05:16 +00006612 MachineMemOperand *MMO =
6613 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6614 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006615
Evan Cheng0db9fe62006-04-25 20:13:52 +00006616 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006617 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006618 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6619 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006620
Chris Lattner27a6c732007-11-24 07:07:01 +00006621 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006622}
6623
Dan Gohmand858e902010-04-17 15:26:15 +00006624SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6625 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006626 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006627 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006628
Eli Friedman948e95a2009-05-23 09:59:16 +00006629 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006630 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006631 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6632 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006633
Chris Lattner27a6c732007-11-24 07:07:01 +00006634 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006635 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006636 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006637}
6638
Dan Gohmand858e902010-04-17 15:26:15 +00006639SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6640 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006641 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6642 SDValue FIST = Vals.first, StackSlot = Vals.second;
6643 assert(FIST.getNode() && "Unexpected failure");
6644
6645 // Load the result.
6646 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006647 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006648}
6649
Dan Gohmand858e902010-04-17 15:26:15 +00006650SDValue X86TargetLowering::LowerFABS(SDValue Op,
6651 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006652 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006653 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006654 EVT VT = Op.getValueType();
6655 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006656 if (VT.isVector())
6657 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006658 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006659 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006660 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006661 CV.push_back(C);
6662 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006663 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006664 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006665 CV.push_back(C);
6666 CV.push_back(C);
6667 CV.push_back(C);
6668 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006669 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006670 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006671 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006672 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006673 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006674 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006675 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006676}
6677
Dan Gohmand858e902010-04-17 15:26:15 +00006678SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006679 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006680 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006681 EVT VT = Op.getValueType();
6682 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006683 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006684 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006685 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006686 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006687 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006688 CV.push_back(C);
6689 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006690 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006691 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006692 CV.push_back(C);
6693 CV.push_back(C);
6694 CV.push_back(C);
6695 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006696 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006697 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006698 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006699 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006700 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006701 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006702 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006703 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006704 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6705 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006706 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006707 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006708 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006709 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006710 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006711}
6712
Dan Gohmand858e902010-04-17 15:26:15 +00006713SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006714 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue Op0 = Op.getOperand(0);
6716 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006717 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006718 EVT VT = Op.getValueType();
6719 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006720
6721 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006722 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006723 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006724 SrcVT = VT;
6725 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006726 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006727 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006728 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006729 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006730 }
6731
6732 // At this point the operands and the result should have the same
6733 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006734
Evan Cheng68c47cb2007-01-05 07:55:56 +00006735 // First get the sign bit of second operand.
6736 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006737 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006738 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6739 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006740 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006741 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6742 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6743 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6744 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006745 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006746 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006747 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006748 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006749 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006750 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006751 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006752
6753 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006754 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006755 // Op0 is MVT::f32, Op1 is MVT::f64.
6756 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6757 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6758 DAG.getConstant(32, MVT::i32));
6759 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6760 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006761 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006762 }
6763
Evan Cheng73d6cf12007-01-05 21:37:56 +00006764 // Clear first operand sign bit.
6765 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006766 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006767 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6768 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006769 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006770 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6771 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6772 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6773 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006774 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006775 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006776 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006777 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006778 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006779 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006780 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006781
6782 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006783 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006784}
6785
Dan Gohman076aee32009-03-04 19:44:21 +00006786/// Emit nodes that will be selected as "test Op0,Op0", or something
6787/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006788SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006789 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006790 DebugLoc dl = Op.getDebugLoc();
6791
Dan Gohman31125812009-03-07 01:58:32 +00006792 // CF and OF aren't always set the way we want. Determine which
6793 // of these we need.
6794 bool NeedCF = false;
6795 bool NeedOF = false;
6796 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006797 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006798 case X86::COND_A: case X86::COND_AE:
6799 case X86::COND_B: case X86::COND_BE:
6800 NeedCF = true;
6801 break;
6802 case X86::COND_G: case X86::COND_GE:
6803 case X86::COND_L: case X86::COND_LE:
6804 case X86::COND_O: case X86::COND_NO:
6805 NeedOF = true;
6806 break;
Dan Gohman31125812009-03-07 01:58:32 +00006807 }
6808
Dan Gohman076aee32009-03-04 19:44:21 +00006809 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006810 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6811 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006812 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6813 // Emit a CMP with 0, which is the TEST pattern.
6814 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6815 DAG.getConstant(0, Op.getValueType()));
6816
6817 unsigned Opcode = 0;
6818 unsigned NumOperands = 0;
6819 switch (Op.getNode()->getOpcode()) {
6820 case ISD::ADD:
6821 // Due to an isel shortcoming, be conservative if this add is likely to be
6822 // selected as part of a load-modify-store instruction. When the root node
6823 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6824 // uses of other nodes in the match, such as the ADD in this case. This
6825 // leads to the ADD being left around and reselected, with the result being
6826 // two adds in the output. Alas, even if none our users are stores, that
6827 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6828 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6829 // climbing the DAG back to the root, and it doesn't seem to be worth the
6830 // effort.
6831 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006832 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006833 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6834 goto default_case;
6835
6836 if (ConstantSDNode *C =
6837 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6838 // An add of one will be selected as an INC.
6839 if (C->getAPIntValue() == 1) {
6840 Opcode = X86ISD::INC;
6841 NumOperands = 1;
6842 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006843 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006844
6845 // An add of negative one (subtract of one) will be selected as a DEC.
6846 if (C->getAPIntValue().isAllOnesValue()) {
6847 Opcode = X86ISD::DEC;
6848 NumOperands = 1;
6849 break;
6850 }
Dan Gohman076aee32009-03-04 19:44:21 +00006851 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006852
6853 // Otherwise use a regular EFLAGS-setting add.
6854 Opcode = X86ISD::ADD;
6855 NumOperands = 2;
6856 break;
6857 case ISD::AND: {
6858 // If the primary and result isn't used, don't bother using X86ISD::AND,
6859 // because a TEST instruction will be better.
6860 bool NonFlagUse = false;
6861 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6862 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6863 SDNode *User = *UI;
6864 unsigned UOpNo = UI.getOperandNo();
6865 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6866 // Look pass truncate.
6867 UOpNo = User->use_begin().getOperandNo();
6868 User = *User->use_begin();
6869 }
6870
6871 if (User->getOpcode() != ISD::BRCOND &&
6872 User->getOpcode() != ISD::SETCC &&
6873 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6874 NonFlagUse = true;
6875 break;
6876 }
Dan Gohman076aee32009-03-04 19:44:21 +00006877 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006878
6879 if (!NonFlagUse)
6880 break;
6881 }
6882 // FALL THROUGH
6883 case ISD::SUB:
6884 case ISD::OR:
6885 case ISD::XOR:
6886 // Due to the ISEL shortcoming noted above, be conservative if this op is
6887 // likely to be selected as part of a load-modify-store instruction.
6888 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6889 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6890 if (UI->getOpcode() == ISD::STORE)
6891 goto default_case;
6892
6893 // Otherwise use a regular EFLAGS-setting instruction.
6894 switch (Op.getNode()->getOpcode()) {
6895 default: llvm_unreachable("unexpected operator!");
6896 case ISD::SUB: Opcode = X86ISD::SUB; break;
6897 case ISD::OR: Opcode = X86ISD::OR; break;
6898 case ISD::XOR: Opcode = X86ISD::XOR; break;
6899 case ISD::AND: Opcode = X86ISD::AND; break;
6900 }
6901
6902 NumOperands = 2;
6903 break;
6904 case X86ISD::ADD:
6905 case X86ISD::SUB:
6906 case X86ISD::INC:
6907 case X86ISD::DEC:
6908 case X86ISD::OR:
6909 case X86ISD::XOR:
6910 case X86ISD::AND:
6911 return SDValue(Op.getNode(), 1);
6912 default:
6913 default_case:
6914 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006915 }
6916
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006917 if (Opcode == 0)
6918 // Emit a CMP with 0, which is the TEST pattern.
6919 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6920 DAG.getConstant(0, Op.getValueType()));
6921
6922 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6923 SmallVector<SDValue, 4> Ops;
6924 for (unsigned i = 0; i != NumOperands; ++i)
6925 Ops.push_back(Op.getOperand(i));
6926
6927 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6928 DAG.ReplaceAllUsesWith(Op, New);
6929 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006930}
6931
6932/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6933/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006934SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006935 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006936 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6937 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006938 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006939
6940 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006941 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006942}
6943
Evan Chengd40d03e2010-01-06 19:38:29 +00006944/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6945/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006946SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6947 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006948 SDValue Op0 = And.getOperand(0);
6949 SDValue Op1 = And.getOperand(1);
6950 if (Op0.getOpcode() == ISD::TRUNCATE)
6951 Op0 = Op0.getOperand(0);
6952 if (Op1.getOpcode() == ISD::TRUNCATE)
6953 Op1 = Op1.getOperand(0);
6954
Evan Chengd40d03e2010-01-06 19:38:29 +00006955 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006956 if (Op1.getOpcode() == ISD::SHL)
6957 std::swap(Op0, Op1);
6958 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006959 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6960 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006961 // If we looked past a truncate, check that it's only truncating away
6962 // known zeros.
6963 unsigned BitWidth = Op0.getValueSizeInBits();
6964 unsigned AndBitWidth = And.getValueSizeInBits();
6965 if (BitWidth > AndBitWidth) {
6966 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6967 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6968 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6969 return SDValue();
6970 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006971 LHS = Op1;
6972 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006973 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006974 } else if (Op1.getOpcode() == ISD::Constant) {
6975 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6976 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006977 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6978 LHS = AndLHS.getOperand(0);
6979 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006980 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006981 }
Evan Cheng0488db92007-09-25 01:57:46 +00006982
Evan Chengd40d03e2010-01-06 19:38:29 +00006983 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006984 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006985 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006986 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006987 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006988 // Also promote i16 to i32 for performance / code size reason.
6989 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006990 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006991 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006992
Evan Chengd40d03e2010-01-06 19:38:29 +00006993 // If the operand types disagree, extend the shift amount to match. Since
6994 // BT ignores high bits (like shifts) we can use anyextend.
6995 if (LHS.getValueType() != RHS.getValueType())
6996 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006997
Evan Chengd40d03e2010-01-06 19:38:29 +00006998 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6999 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7000 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7001 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007002 }
7003
Evan Cheng54de3ea2010-01-05 06:52:31 +00007004 return SDValue();
7005}
7006
Dan Gohmand858e902010-04-17 15:26:15 +00007007SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007008 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7009 SDValue Op0 = Op.getOperand(0);
7010 SDValue Op1 = Op.getOperand(1);
7011 DebugLoc dl = Op.getDebugLoc();
7012 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7013
7014 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007015 // Lower (X & (1 << N)) == 0 to BT(X, N).
7016 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7017 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
7018 if (Op0.getOpcode() == ISD::AND &&
7019 Op0.hasOneUse() &&
7020 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007021 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007022 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7023 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7024 if (NewSetCC.getNode())
7025 return NewSetCC;
7026 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007027
Evan Cheng2c755ba2010-02-27 07:36:59 +00007028 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
7029 if (Op0.getOpcode() == X86ISD::SETCC &&
7030 Op1.getOpcode() == ISD::Constant &&
7031 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7032 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7033 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7034 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7035 bool Invert = (CC == ISD::SETNE) ^
7036 cast<ConstantSDNode>(Op1)->isNullValue();
7037 if (Invert)
7038 CCode = X86::GetOppositeBranchCondition(CCode);
7039 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7040 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7041 }
7042
Evan Chenge5b51ac2010-04-17 06:13:15 +00007043 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007044 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007045 if (X86CC == X86::COND_INVALID)
7046 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007047
Evan Cheng552f09a2010-04-26 19:06:11 +00007048 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00007049
7050 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00007051 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00007052 return DAG.getNode(ISD::AND, dl, MVT::i8,
7053 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
7054 DAG.getConstant(X86CC, MVT::i8), Cond),
7055 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00007056
Owen Anderson825b72b2009-08-11 20:47:22 +00007057 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7058 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007059}
7060
Dan Gohmand858e902010-04-17 15:26:15 +00007061SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007062 SDValue Cond;
7063 SDValue Op0 = Op.getOperand(0);
7064 SDValue Op1 = Op.getOperand(1);
7065 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007066 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007067 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7068 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007069 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007070
7071 if (isFP) {
7072 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007073 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007074 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7075 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007076 bool Swap = false;
7077
7078 switch (SetCCOpcode) {
7079 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007080 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007081 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007082 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007083 case ISD::SETGT: Swap = true; // Fallthrough
7084 case ISD::SETLT:
7085 case ISD::SETOLT: SSECC = 1; break;
7086 case ISD::SETOGE:
7087 case ISD::SETGE: Swap = true; // Fallthrough
7088 case ISD::SETLE:
7089 case ISD::SETOLE: SSECC = 2; break;
7090 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007091 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007092 case ISD::SETNE: SSECC = 4; break;
7093 case ISD::SETULE: Swap = true;
7094 case ISD::SETUGE: SSECC = 5; break;
7095 case ISD::SETULT: Swap = true;
7096 case ISD::SETUGT: SSECC = 6; break;
7097 case ISD::SETO: SSECC = 7; break;
7098 }
7099 if (Swap)
7100 std::swap(Op0, Op1);
7101
Nate Begemanfb8ead02008-07-25 19:05:58 +00007102 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007103 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007104 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007105 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007106 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7107 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007108 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007109 }
7110 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007111 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007112 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7113 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007114 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007115 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007116 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007117 }
7118 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007119 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007121
Nate Begeman30a0de92008-07-17 16:51:19 +00007122 // We are handling one of the integer comparisons here. Since SSE only has
7123 // GT and EQ comparisons for integer, swapping operands and multiple
7124 // operations may be required for some comparisons.
7125 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7126 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007127
Owen Anderson825b72b2009-08-11 20:47:22 +00007128 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007129 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007130 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007131 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007132 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7133 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007134 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007135
Nate Begeman30a0de92008-07-17 16:51:19 +00007136 switch (SetCCOpcode) {
7137 default: break;
7138 case ISD::SETNE: Invert = true;
7139 case ISD::SETEQ: Opc = EQOpc; break;
7140 case ISD::SETLT: Swap = true;
7141 case ISD::SETGT: Opc = GTOpc; break;
7142 case ISD::SETGE: Swap = true;
7143 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7144 case ISD::SETULT: Swap = true;
7145 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7146 case ISD::SETUGE: Swap = true;
7147 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7148 }
7149 if (Swap)
7150 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007151
Nate Begeman30a0de92008-07-17 16:51:19 +00007152 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7153 // bits of the inputs before performing those operations.
7154 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007155 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007156 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7157 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007158 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007159 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7160 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007161 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7162 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007164
Dale Johannesenace16102009-02-03 19:33:06 +00007165 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007166
7167 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007168 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007169 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007170
Nate Begeman30a0de92008-07-17 16:51:19 +00007171 return Result;
7172}
Evan Cheng0488db92007-09-25 01:57:46 +00007173
Evan Cheng370e5342008-12-03 08:38:43 +00007174// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007175static bool isX86LogicalCmp(SDValue Op) {
7176 unsigned Opc = Op.getNode()->getOpcode();
7177 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7178 return true;
7179 if (Op.getResNo() == 1 &&
7180 (Opc == X86ISD::ADD ||
7181 Opc == X86ISD::SUB ||
7182 Opc == X86ISD::SMUL ||
7183 Opc == X86ISD::UMUL ||
7184 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007185 Opc == X86ISD::DEC ||
7186 Opc == X86ISD::OR ||
7187 Opc == X86ISD::XOR ||
7188 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007189 return true;
7190
7191 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007192}
7193
Dan Gohmand858e902010-04-17 15:26:15 +00007194SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007195 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007196 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007197 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007198 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007199
Dan Gohman1a492952009-10-20 16:22:37 +00007200 if (Cond.getOpcode() == ISD::SETCC) {
7201 SDValue NewCond = LowerSETCC(Cond, DAG);
7202 if (NewCond.getNode())
7203 Cond = NewCond;
7204 }
Evan Cheng734503b2006-09-11 02:19:56 +00007205
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007206 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
7207 SDValue Op1 = Op.getOperand(1);
7208 SDValue Op2 = Op.getOperand(2);
7209 if (Cond.getOpcode() == X86ISD::SETCC &&
7210 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
7211 SDValue Cmp = Cond.getOperand(1);
7212 if (Cmp.getOpcode() == X86ISD::CMP) {
7213 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
7214 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
7215 ConstantSDNode *RHSC =
7216 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7217 if (N1C && N1C->isAllOnesValue() &&
7218 N2C && N2C->isNullValue() &&
7219 RHSC && RHSC->isNullValue()) {
7220 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007221 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007222 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7223 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7224 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7225 }
7226 }
7227 }
7228
Evan Chengad9c0a32009-12-15 00:53:42 +00007229 // Look pass (and (setcc_carry (cmp ...)), 1).
7230 if (Cond.getOpcode() == ISD::AND &&
7231 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7232 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007233 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007234 Cond = Cond.getOperand(0);
7235 }
7236
Evan Cheng3f41d662007-10-08 22:16:29 +00007237 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7238 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007239 if (Cond.getOpcode() == X86ISD::SETCC ||
7240 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007241 CC = Cond.getOperand(0);
7242
Dan Gohman475871a2008-07-27 21:46:04 +00007243 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007244 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007245 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007246
Evan Cheng3f41d662007-10-08 22:16:29 +00007247 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007248 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007249 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007250 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007251
Chris Lattnerd1980a52009-03-12 06:52:53 +00007252 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7253 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007254 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007255 addTest = false;
7256 }
7257 }
7258
7259 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007260 // Look pass the truncate.
7261 if (Cond.getOpcode() == ISD::TRUNCATE)
7262 Cond = Cond.getOperand(0);
7263
7264 // We know the result of AND is compared against zero. Try to match
7265 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007266 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007267 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7268 if (NewSetCC.getNode()) {
7269 CC = NewSetCC.getOperand(0);
7270 Cond = NewSetCC.getOperand(1);
7271 addTest = false;
7272 }
7273 }
7274 }
7275
7276 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007278 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007279 }
7280
Evan Cheng0488db92007-09-25 01:57:46 +00007281 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7282 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007283 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7284 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007285 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007286}
7287
Evan Cheng370e5342008-12-03 08:38:43 +00007288// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7289// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7290// from the AND / OR.
7291static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7292 Opc = Op.getOpcode();
7293 if (Opc != ISD::OR && Opc != ISD::AND)
7294 return false;
7295 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7296 Op.getOperand(0).hasOneUse() &&
7297 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7298 Op.getOperand(1).hasOneUse());
7299}
7300
Evan Cheng961d6d42009-02-02 08:19:07 +00007301// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7302// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007303static bool isXor1OfSetCC(SDValue Op) {
7304 if (Op.getOpcode() != ISD::XOR)
7305 return false;
7306 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7307 if (N1C && N1C->getAPIntValue() == 1) {
7308 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7309 Op.getOperand(0).hasOneUse();
7310 }
7311 return false;
7312}
7313
Dan Gohmand858e902010-04-17 15:26:15 +00007314SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007315 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007316 SDValue Chain = Op.getOperand(0);
7317 SDValue Cond = Op.getOperand(1);
7318 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007319 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007320 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007321
Dan Gohman1a492952009-10-20 16:22:37 +00007322 if (Cond.getOpcode() == ISD::SETCC) {
7323 SDValue NewCond = LowerSETCC(Cond, DAG);
7324 if (NewCond.getNode())
7325 Cond = NewCond;
7326 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007327#if 0
7328 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007329 else if (Cond.getOpcode() == X86ISD::ADD ||
7330 Cond.getOpcode() == X86ISD::SUB ||
7331 Cond.getOpcode() == X86ISD::SMUL ||
7332 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007333 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007334#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007335
Evan Chengad9c0a32009-12-15 00:53:42 +00007336 // Look pass (and (setcc_carry (cmp ...)), 1).
7337 if (Cond.getOpcode() == ISD::AND &&
7338 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7339 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007340 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007341 Cond = Cond.getOperand(0);
7342 }
7343
Evan Cheng3f41d662007-10-08 22:16:29 +00007344 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7345 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007346 if (Cond.getOpcode() == X86ISD::SETCC ||
7347 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007348 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007349
Dan Gohman475871a2008-07-27 21:46:04 +00007350 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007351 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007352 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007353 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007354 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007355 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007356 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007357 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007358 default: break;
7359 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007360 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007361 // These can only come from an arithmetic instruction with overflow,
7362 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007363 Cond = Cond.getNode()->getOperand(1);
7364 addTest = false;
7365 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007366 }
Evan Cheng0488db92007-09-25 01:57:46 +00007367 }
Evan Cheng370e5342008-12-03 08:38:43 +00007368 } else {
7369 unsigned CondOpc;
7370 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7371 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007372 if (CondOpc == ISD::OR) {
7373 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7374 // two branches instead of an explicit OR instruction with a
7375 // separate test.
7376 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007377 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007378 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007379 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007380 Chain, Dest, CC, Cmp);
7381 CC = Cond.getOperand(1).getOperand(0);
7382 Cond = Cmp;
7383 addTest = false;
7384 }
7385 } else { // ISD::AND
7386 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7387 // two branches instead of an explicit AND instruction with a
7388 // separate test. However, we only do this if this block doesn't
7389 // have a fall-through edge, because this requires an explicit
7390 // jmp when the condition is false.
7391 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007392 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007393 Op.getNode()->hasOneUse()) {
7394 X86::CondCode CCode =
7395 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7396 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007397 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007398 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007399 // Look for an unconditional branch following this conditional branch.
7400 // We need this because we need to reverse the successors in order
7401 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007402 if (User->getOpcode() == ISD::BR) {
7403 SDValue FalseBB = User->getOperand(1);
7404 SDNode *NewBR =
7405 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007406 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007407 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007408 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007409
Dale Johannesene4d209d2009-02-03 20:21:25 +00007410 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007411 Chain, Dest, CC, Cmp);
7412 X86::CondCode CCode =
7413 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7414 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007415 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007416 Cond = Cmp;
7417 addTest = false;
7418 }
7419 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007420 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007421 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7422 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7423 // It should be transformed during dag combiner except when the condition
7424 // is set by a arithmetics with overflow node.
7425 X86::CondCode CCode =
7426 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7427 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007428 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007429 Cond = Cond.getOperand(0).getOperand(1);
7430 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007431 }
Evan Cheng0488db92007-09-25 01:57:46 +00007432 }
7433
7434 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007435 // Look pass the truncate.
7436 if (Cond.getOpcode() == ISD::TRUNCATE)
7437 Cond = Cond.getOperand(0);
7438
7439 // We know the result of AND is compared against zero. Try to match
7440 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007441 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007442 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7443 if (NewSetCC.getNode()) {
7444 CC = NewSetCC.getOperand(0);
7445 Cond = NewSetCC.getOperand(1);
7446 addTest = false;
7447 }
7448 }
7449 }
7450
7451 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007452 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007453 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007454 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007455 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007456 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007457}
7458
Anton Korobeynikove060b532007-04-17 19:34:00 +00007459
7460// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7461// Calls to _alloca is needed to probe the stack when allocating more than 4k
7462// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7463// that the guard pages used by the OS virtual memory manager are allocated in
7464// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007465SDValue
7466X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007467 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007468 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007469 "This should be used only on Windows targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007470 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007471
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007472 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007473 SDValue Chain = Op.getOperand(0);
7474 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007475 // FIXME: Ensure alignment here
7476
Dan Gohman475871a2008-07-27 21:46:04 +00007477 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007478
Owen Anderson825b72b2009-08-11 20:47:22 +00007479 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007480
Dale Johannesendd64c412009-02-04 00:33:20 +00007481 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007482 Flag = Chain.getValue(1);
7483
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007484 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007485
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007486 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007487 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007488
Dale Johannesendd64c412009-02-04 00:33:20 +00007489 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007490
Dan Gohman475871a2008-07-27 21:46:04 +00007491 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007492 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007493}
7494
Dan Gohmand858e902010-04-17 15:26:15 +00007495SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007496 MachineFunction &MF = DAG.getMachineFunction();
7497 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7498
Dan Gohman69de1932008-02-06 22:27:42 +00007499 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007500 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007501
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007502 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007503 // vastart just stores the address of the VarArgsFrameIndex slot into the
7504 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007505 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7506 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007507 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7508 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007509 }
7510
7511 // __va_list_tag:
7512 // gp_offset (0 - 6 * 8)
7513 // fp_offset (48 - 48 + 8 * 16)
7514 // overflow_arg_area (point to parameters coming in memory).
7515 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007516 SmallVector<SDValue, 8> MemOps;
7517 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007518 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007519 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007520 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7521 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007522 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007523 MemOps.push_back(Store);
7524
7525 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007526 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007527 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007528 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007529 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7530 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007531 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007532 MemOps.push_back(Store);
7533
7534 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007535 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007537 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7538 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007539 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7540 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007541 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007542 MemOps.push_back(Store);
7543
7544 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007545 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007546 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007547 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7548 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007549 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7550 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007551 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007552 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007553 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007554}
7555
Dan Gohmand858e902010-04-17 15:26:15 +00007556SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00007557 assert(Subtarget->is64Bit() &&
7558 "LowerVAARG only handles 64-bit va_arg!");
7559 assert((Subtarget->isTargetLinux() ||
7560 Subtarget->isTargetDarwin()) &&
7561 "Unhandled target in LowerVAARG");
7562 assert(Op.getNode()->getNumOperands() == 4);
7563 SDValue Chain = Op.getOperand(0);
7564 SDValue SrcPtr = Op.getOperand(1);
7565 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7566 unsigned Align = Op.getConstantOperandVal(3);
7567 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00007568
Dan Gohman320afb82010-10-12 18:00:49 +00007569 EVT ArgVT = Op.getNode()->getValueType(0);
7570 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
7571 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
7572 uint8_t ArgMode;
7573
7574 // Decide which area this value should be read from.
7575 // TODO: Implement the AMD64 ABI in its entirety. This simple
7576 // selection mechanism works only for the basic types.
7577 if (ArgVT == MVT::f80) {
7578 llvm_unreachable("va_arg for f80 not yet implemented");
7579 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
7580 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
7581 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
7582 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
7583 } else {
7584 llvm_unreachable("Unhandled argument type in LowerVAARG");
7585 }
7586
7587 if (ArgMode == 2) {
7588 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00007589 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00007590 !(DAG.getMachineFunction()
7591 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
7592 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00007593 }
7594
7595 // Insert VAARG_64 node into the DAG
7596 // VAARG_64 returns two values: Variable Argument Address, Chain
7597 SmallVector<SDValue, 11> InstOps;
7598 InstOps.push_back(Chain);
7599 InstOps.push_back(SrcPtr);
7600 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
7601 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
7602 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
7603 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
7604 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
7605 VTs, &InstOps[0], InstOps.size(),
7606 MVT::i64,
7607 MachinePointerInfo(SV),
7608 /*Align=*/0,
7609 /*Volatile=*/false,
7610 /*ReadMem=*/true,
7611 /*WriteMem=*/true);
7612 Chain = VAARG.getValue(1);
7613
7614 // Load the next argument and return it
7615 return DAG.getLoad(ArgVT, dl,
7616 Chain,
7617 VAARG,
7618 MachinePointerInfo(),
7619 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00007620}
7621
Dan Gohmand858e902010-04-17 15:26:15 +00007622SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007623 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007624 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007625 SDValue Chain = Op.getOperand(0);
7626 SDValue DstPtr = Op.getOperand(1);
7627 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007628 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7629 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007630 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007631
Chris Lattnere72f2022010-09-21 05:40:29 +00007632 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007633 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007634 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007635 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007636}
7637
Dan Gohman475871a2008-07-27 21:46:04 +00007638SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007639X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007640 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007641 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007642 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007643 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007644 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007645 case Intrinsic::x86_sse_comieq_ss:
7646 case Intrinsic::x86_sse_comilt_ss:
7647 case Intrinsic::x86_sse_comile_ss:
7648 case Intrinsic::x86_sse_comigt_ss:
7649 case Intrinsic::x86_sse_comige_ss:
7650 case Intrinsic::x86_sse_comineq_ss:
7651 case Intrinsic::x86_sse_ucomieq_ss:
7652 case Intrinsic::x86_sse_ucomilt_ss:
7653 case Intrinsic::x86_sse_ucomile_ss:
7654 case Intrinsic::x86_sse_ucomigt_ss:
7655 case Intrinsic::x86_sse_ucomige_ss:
7656 case Intrinsic::x86_sse_ucomineq_ss:
7657 case Intrinsic::x86_sse2_comieq_sd:
7658 case Intrinsic::x86_sse2_comilt_sd:
7659 case Intrinsic::x86_sse2_comile_sd:
7660 case Intrinsic::x86_sse2_comigt_sd:
7661 case Intrinsic::x86_sse2_comige_sd:
7662 case Intrinsic::x86_sse2_comineq_sd:
7663 case Intrinsic::x86_sse2_ucomieq_sd:
7664 case Intrinsic::x86_sse2_ucomilt_sd:
7665 case Intrinsic::x86_sse2_ucomile_sd:
7666 case Intrinsic::x86_sse2_ucomigt_sd:
7667 case Intrinsic::x86_sse2_ucomige_sd:
7668 case Intrinsic::x86_sse2_ucomineq_sd: {
7669 unsigned Opc = 0;
7670 ISD::CondCode CC = ISD::SETCC_INVALID;
7671 switch (IntNo) {
7672 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007673 case Intrinsic::x86_sse_comieq_ss:
7674 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007675 Opc = X86ISD::COMI;
7676 CC = ISD::SETEQ;
7677 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007678 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007679 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007680 Opc = X86ISD::COMI;
7681 CC = ISD::SETLT;
7682 break;
7683 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007684 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007685 Opc = X86ISD::COMI;
7686 CC = ISD::SETLE;
7687 break;
7688 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007689 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007690 Opc = X86ISD::COMI;
7691 CC = ISD::SETGT;
7692 break;
7693 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007694 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007695 Opc = X86ISD::COMI;
7696 CC = ISD::SETGE;
7697 break;
7698 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007699 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007700 Opc = X86ISD::COMI;
7701 CC = ISD::SETNE;
7702 break;
7703 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007704 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007705 Opc = X86ISD::UCOMI;
7706 CC = ISD::SETEQ;
7707 break;
7708 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007709 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007710 Opc = X86ISD::UCOMI;
7711 CC = ISD::SETLT;
7712 break;
7713 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007714 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007715 Opc = X86ISD::UCOMI;
7716 CC = ISD::SETLE;
7717 break;
7718 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007719 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007720 Opc = X86ISD::UCOMI;
7721 CC = ISD::SETGT;
7722 break;
7723 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007724 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007725 Opc = X86ISD::UCOMI;
7726 CC = ISD::SETGE;
7727 break;
7728 case Intrinsic::x86_sse_ucomineq_ss:
7729 case Intrinsic::x86_sse2_ucomineq_sd:
7730 Opc = X86ISD::UCOMI;
7731 CC = ISD::SETNE;
7732 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007733 }
Evan Cheng734503b2006-09-11 02:19:56 +00007734
Dan Gohman475871a2008-07-27 21:46:04 +00007735 SDValue LHS = Op.getOperand(1);
7736 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007737 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007738 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007739 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7740 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7741 DAG.getConstant(X86CC, MVT::i8), Cond);
7742 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007743 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007744 // ptest and testp intrinsics. The intrinsic these come from are designed to
7745 // return an integer value, not just an instruction so lower it to the ptest
7746 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007747 case Intrinsic::x86_sse41_ptestz:
7748 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007749 case Intrinsic::x86_sse41_ptestnzc:
7750 case Intrinsic::x86_avx_ptestz_256:
7751 case Intrinsic::x86_avx_ptestc_256:
7752 case Intrinsic::x86_avx_ptestnzc_256:
7753 case Intrinsic::x86_avx_vtestz_ps:
7754 case Intrinsic::x86_avx_vtestc_ps:
7755 case Intrinsic::x86_avx_vtestnzc_ps:
7756 case Intrinsic::x86_avx_vtestz_pd:
7757 case Intrinsic::x86_avx_vtestc_pd:
7758 case Intrinsic::x86_avx_vtestnzc_pd:
7759 case Intrinsic::x86_avx_vtestz_ps_256:
7760 case Intrinsic::x86_avx_vtestc_ps_256:
7761 case Intrinsic::x86_avx_vtestnzc_ps_256:
7762 case Intrinsic::x86_avx_vtestz_pd_256:
7763 case Intrinsic::x86_avx_vtestc_pd_256:
7764 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7765 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007766 unsigned X86CC = 0;
7767 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007768 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007769 case Intrinsic::x86_avx_vtestz_ps:
7770 case Intrinsic::x86_avx_vtestz_pd:
7771 case Intrinsic::x86_avx_vtestz_ps_256:
7772 case Intrinsic::x86_avx_vtestz_pd_256:
7773 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007774 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007775 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007776 // ZF = 1
7777 X86CC = X86::COND_E;
7778 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007779 case Intrinsic::x86_avx_vtestc_ps:
7780 case Intrinsic::x86_avx_vtestc_pd:
7781 case Intrinsic::x86_avx_vtestc_ps_256:
7782 case Intrinsic::x86_avx_vtestc_pd_256:
7783 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007784 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007785 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007786 // CF = 1
7787 X86CC = X86::COND_B;
7788 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007789 case Intrinsic::x86_avx_vtestnzc_ps:
7790 case Intrinsic::x86_avx_vtestnzc_pd:
7791 case Intrinsic::x86_avx_vtestnzc_ps_256:
7792 case Intrinsic::x86_avx_vtestnzc_pd_256:
7793 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007794 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007795 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007796 // ZF and CF = 0
7797 X86CC = X86::COND_A;
7798 break;
7799 }
Eric Christopherfd179292009-08-27 18:07:15 +00007800
Eric Christopher71c67532009-07-29 00:28:05 +00007801 SDValue LHS = Op.getOperand(1);
7802 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007803 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7804 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007805 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7806 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7807 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007808 }
Evan Cheng5759f972008-05-04 09:15:50 +00007809
7810 // Fix vector shift instructions where the last operand is a non-immediate
7811 // i32 value.
7812 case Intrinsic::x86_sse2_pslli_w:
7813 case Intrinsic::x86_sse2_pslli_d:
7814 case Intrinsic::x86_sse2_pslli_q:
7815 case Intrinsic::x86_sse2_psrli_w:
7816 case Intrinsic::x86_sse2_psrli_d:
7817 case Intrinsic::x86_sse2_psrli_q:
7818 case Intrinsic::x86_sse2_psrai_w:
7819 case Intrinsic::x86_sse2_psrai_d:
7820 case Intrinsic::x86_mmx_pslli_w:
7821 case Intrinsic::x86_mmx_pslli_d:
7822 case Intrinsic::x86_mmx_pslli_q:
7823 case Intrinsic::x86_mmx_psrli_w:
7824 case Intrinsic::x86_mmx_psrli_d:
7825 case Intrinsic::x86_mmx_psrli_q:
7826 case Intrinsic::x86_mmx_psrai_w:
7827 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007828 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007829 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007830 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007831
7832 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007833 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007834 switch (IntNo) {
7835 case Intrinsic::x86_sse2_pslli_w:
7836 NewIntNo = Intrinsic::x86_sse2_psll_w;
7837 break;
7838 case Intrinsic::x86_sse2_pslli_d:
7839 NewIntNo = Intrinsic::x86_sse2_psll_d;
7840 break;
7841 case Intrinsic::x86_sse2_pslli_q:
7842 NewIntNo = Intrinsic::x86_sse2_psll_q;
7843 break;
7844 case Intrinsic::x86_sse2_psrli_w:
7845 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7846 break;
7847 case Intrinsic::x86_sse2_psrli_d:
7848 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7849 break;
7850 case Intrinsic::x86_sse2_psrli_q:
7851 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7852 break;
7853 case Intrinsic::x86_sse2_psrai_w:
7854 NewIntNo = Intrinsic::x86_sse2_psra_w;
7855 break;
7856 case Intrinsic::x86_sse2_psrai_d:
7857 NewIntNo = Intrinsic::x86_sse2_psra_d;
7858 break;
7859 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007860 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007861 switch (IntNo) {
7862 case Intrinsic::x86_mmx_pslli_w:
7863 NewIntNo = Intrinsic::x86_mmx_psll_w;
7864 break;
7865 case Intrinsic::x86_mmx_pslli_d:
7866 NewIntNo = Intrinsic::x86_mmx_psll_d;
7867 break;
7868 case Intrinsic::x86_mmx_pslli_q:
7869 NewIntNo = Intrinsic::x86_mmx_psll_q;
7870 break;
7871 case Intrinsic::x86_mmx_psrli_w:
7872 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7873 break;
7874 case Intrinsic::x86_mmx_psrli_d:
7875 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7876 break;
7877 case Intrinsic::x86_mmx_psrli_q:
7878 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7879 break;
7880 case Intrinsic::x86_mmx_psrai_w:
7881 NewIntNo = Intrinsic::x86_mmx_psra_w;
7882 break;
7883 case Intrinsic::x86_mmx_psrai_d:
7884 NewIntNo = Intrinsic::x86_mmx_psra_d;
7885 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007886 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007887 }
7888 break;
7889 }
7890 }
Mon P Wangefa42202009-09-03 19:56:25 +00007891
7892 // The vector shift intrinsics with scalars uses 32b shift amounts but
7893 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7894 // to be zero.
7895 SDValue ShOps[4];
7896 ShOps[0] = ShAmt;
7897 ShOps[1] = DAG.getConstant(0, MVT::i32);
7898 if (ShAmtVT == MVT::v4i32) {
7899 ShOps[2] = DAG.getUNDEF(MVT::i32);
7900 ShOps[3] = DAG.getUNDEF(MVT::i32);
7901 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7902 } else {
7903 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00007904// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00007905 }
7906
Owen Andersone50ed302009-08-10 22:56:29 +00007907 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007908 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007909 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007910 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007911 Op.getOperand(1), ShAmt);
7912 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007913 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007914}
Evan Cheng72261582005-12-20 06:22:03 +00007915
Dan Gohmand858e902010-04-17 15:26:15 +00007916SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7917 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007918 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7919 MFI->setReturnAddressIsTaken(true);
7920
Bill Wendling64e87322009-01-16 19:25:27 +00007921 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007922 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007923
7924 if (Depth > 0) {
7925 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7926 SDValue Offset =
7927 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007928 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007929 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007930 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007931 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007932 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007933 }
7934
7935 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007936 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007937 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007938 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007939}
7940
Dan Gohmand858e902010-04-17 15:26:15 +00007941SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007942 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7943 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007944
Owen Andersone50ed302009-08-10 22:56:29 +00007945 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007946 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007947 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7948 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007949 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007950 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00007951 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
7952 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00007953 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007954 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007955}
7956
Dan Gohman475871a2008-07-27 21:46:04 +00007957SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007958 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007959 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007960}
7961
Dan Gohmand858e902010-04-17 15:26:15 +00007962SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007963 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007964 SDValue Chain = Op.getOperand(0);
7965 SDValue Offset = Op.getOperand(1);
7966 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007967 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007968
Dan Gohmand8816272010-08-11 18:14:00 +00007969 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7970 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7971 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007972 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007973
Dan Gohmand8816272010-08-11 18:14:00 +00007974 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7975 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007976 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007977 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
7978 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007979 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007980 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007981
Dale Johannesene4d209d2009-02-03 20:21:25 +00007982 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007983 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007984 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007985}
7986
Dan Gohman475871a2008-07-27 21:46:04 +00007987SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007988 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007989 SDValue Root = Op.getOperand(0);
7990 SDValue Trmp = Op.getOperand(1); // trampoline
7991 SDValue FPtr = Op.getOperand(2); // nested function
7992 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007993 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007994
Dan Gohman69de1932008-02-06 22:27:42 +00007995 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007996
7997 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007998 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007999
8000 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008001 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8002 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008003
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008004 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
8005 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008006
8007 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8008
8009 // Load the pointer to the nested function into R11.
8010 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008011 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008012 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008013 Addr, MachinePointerInfo(TrmpAddr),
8014 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008015
Owen Anderson825b72b2009-08-11 20:47:22 +00008016 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8017 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008018 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8019 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008020 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008021
8022 // Load the 'nest' parameter value into R10.
8023 // R10 is specified in X86CallingConv.td
8024 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008025 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8026 DAG.getConstant(10, MVT::i64));
8027 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008028 Addr, MachinePointerInfo(TrmpAddr, 10),
8029 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008030
Owen Anderson825b72b2009-08-11 20:47:22 +00008031 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8032 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008033 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8034 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008035 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008036
8037 // Jump to the nested function.
8038 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008039 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8040 DAG.getConstant(20, MVT::i64));
8041 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008042 Addr, MachinePointerInfo(TrmpAddr, 20),
8043 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008044
8045 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008046 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8047 DAG.getConstant(22, MVT::i64));
8048 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008049 MachinePointerInfo(TrmpAddr, 22),
8050 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008051
Dan Gohman475871a2008-07-27 21:46:04 +00008052 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008053 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008054 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008055 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008056 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008057 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008058 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008059 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008060
8061 switch (CC) {
8062 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008063 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008064 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008065 case CallingConv::X86_StdCall: {
8066 // Pass 'nest' parameter in ECX.
8067 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008068 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008069
8070 // Check that ECX wasn't needed by an 'inreg' parameter.
8071 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008072 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008073
Chris Lattner58d74912008-03-12 17:45:29 +00008074 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008075 unsigned InRegCount = 0;
8076 unsigned Idx = 1;
8077
8078 for (FunctionType::param_iterator I = FTy->param_begin(),
8079 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008080 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008081 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008082 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008083
8084 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008085 report_fatal_error("Nest register in use - reduce number of inreg"
8086 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008087 }
8088 }
8089 break;
8090 }
8091 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008092 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008093 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008094 // Pass 'nest' parameter in EAX.
8095 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008096 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008097 break;
8098 }
8099
Dan Gohman475871a2008-07-27 21:46:04 +00008100 SDValue OutChains[4];
8101 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008102
Owen Anderson825b72b2009-08-11 20:47:22 +00008103 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8104 DAG.getConstant(10, MVT::i32));
8105 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008106
Chris Lattnera62fe662010-02-05 19:20:30 +00008107 // This is storing the opcode for MOV32ri.
8108 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008109 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008110 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008111 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008112 Trmp, MachinePointerInfo(TrmpAddr),
8113 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008114
Owen Anderson825b72b2009-08-11 20:47:22 +00008115 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8116 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008117 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8118 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008119 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008120
Chris Lattnera62fe662010-02-05 19:20:30 +00008121 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008122 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8123 DAG.getConstant(5, MVT::i32));
8124 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008125 MachinePointerInfo(TrmpAddr, 5),
8126 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008127
Owen Anderson825b72b2009-08-11 20:47:22 +00008128 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8129 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008130 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8131 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008132 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008133
Dan Gohman475871a2008-07-27 21:46:04 +00008134 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008135 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008136 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008137 }
8138}
8139
Dan Gohmand858e902010-04-17 15:26:15 +00008140SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8141 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008142 /*
8143 The rounding mode is in bits 11:10 of FPSR, and has the following
8144 settings:
8145 00 Round to nearest
8146 01 Round to -inf
8147 10 Round to +inf
8148 11 Round to 0
8149
8150 FLT_ROUNDS, on the other hand, expects the following:
8151 -1 Undefined
8152 0 Round to 0
8153 1 Round to nearest
8154 2 Round to +inf
8155 3 Round to -inf
8156
8157 To perform the conversion, we do:
8158 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8159 */
8160
8161 MachineFunction &MF = DAG.getMachineFunction();
8162 const TargetMachine &TM = MF.getTarget();
8163 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8164 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008165 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008166 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008167
8168 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008169 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008170 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008171
Michael J. Spencerec38de22010-10-10 22:04:20 +00008172
Chris Lattner2156b792010-09-22 01:11:26 +00008173 MachineMemOperand *MMO =
8174 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8175 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008176
Chris Lattner2156b792010-09-22 01:11:26 +00008177 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8178 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8179 DAG.getVTList(MVT::Other),
8180 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008181
8182 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008183 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008184 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008185
8186 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008187 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008188 DAG.getNode(ISD::SRL, DL, MVT::i16,
8189 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008190 CWD, DAG.getConstant(0x800, MVT::i16)),
8191 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008192 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008193 DAG.getNode(ISD::SRL, DL, MVT::i16,
8194 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008195 CWD, DAG.getConstant(0x400, MVT::i16)),
8196 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008197
Dan Gohman475871a2008-07-27 21:46:04 +00008198 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008199 DAG.getNode(ISD::AND, DL, MVT::i16,
8200 DAG.getNode(ISD::ADD, DL, MVT::i16,
8201 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008202 DAG.getConstant(1, MVT::i16)),
8203 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008204
8205
Duncan Sands83ec4b62008-06-06 12:08:01 +00008206 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008207 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008208}
8209
Dan Gohmand858e902010-04-17 15:26:15 +00008210SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008211 EVT VT = Op.getValueType();
8212 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008213 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008214 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008215
8216 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008217 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008218 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008219 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008220 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008221 }
Evan Cheng18efe262007-12-14 02:13:44 +00008222
Evan Cheng152804e2007-12-14 08:30:15 +00008223 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008224 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008225 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008226
8227 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008228 SDValue Ops[] = {
8229 Op,
8230 DAG.getConstant(NumBits+NumBits-1, OpVT),
8231 DAG.getConstant(X86::COND_E, MVT::i8),
8232 Op.getValue(1)
8233 };
8234 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008235
8236 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008237 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008238
Owen Anderson825b72b2009-08-11 20:47:22 +00008239 if (VT == MVT::i8)
8240 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008241 return Op;
8242}
8243
Dan Gohmand858e902010-04-17 15:26:15 +00008244SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008245 EVT VT = Op.getValueType();
8246 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008247 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008248 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008249
8250 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008251 if (VT == MVT::i8) {
8252 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008253 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008254 }
Evan Cheng152804e2007-12-14 08:30:15 +00008255
8256 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008257 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008258 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008259
8260 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008261 SDValue Ops[] = {
8262 Op,
8263 DAG.getConstant(NumBits, OpVT),
8264 DAG.getConstant(X86::COND_E, MVT::i8),
8265 Op.getValue(1)
8266 };
8267 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008268
Owen Anderson825b72b2009-08-11 20:47:22 +00008269 if (VT == MVT::i8)
8270 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008271 return Op;
8272}
8273
Dan Gohmand858e902010-04-17 15:26:15 +00008274SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008275 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008276 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008277 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008278
Mon P Wangaf9b9522008-12-18 21:42:19 +00008279 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8280 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8281 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8282 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8283 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8284 //
8285 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8286 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8287 // return AloBlo + AloBhi + AhiBlo;
8288
8289 SDValue A = Op.getOperand(0);
8290 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008291
Dale Johannesene4d209d2009-02-03 20:21:25 +00008292 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008293 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8294 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008295 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008296 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8297 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008298 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008299 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008300 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008301 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008302 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008303 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008304 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008305 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008306 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008307 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008308 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8309 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008310 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008311 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8312 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008313 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8314 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008315 return Res;
8316}
8317
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008318SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8319 EVT VT = Op.getValueType();
8320 DebugLoc dl = Op.getDebugLoc();
8321 SDValue R = Op.getOperand(0);
8322
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008323 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008324
Nate Begeman51409212010-07-28 00:21:48 +00008325 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8326
8327 if (VT == MVT::v4i32) {
8328 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8329 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8330 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8331
8332 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008333
Nate Begeman51409212010-07-28 00:21:48 +00008334 std::vector<Constant*> CV(4, CI);
8335 Constant *C = ConstantVector::get(CV);
8336 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8337 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008338 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008339 false, false, 16);
8340
8341 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
8342 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
8343 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8344 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8345 }
8346 if (VT == MVT::v16i8) {
8347 // a = a << 5;
8348 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8349 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8350 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8351
8352 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8353 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8354
8355 std::vector<Constant*> CVM1(16, CM1);
8356 std::vector<Constant*> CVM2(16, CM2);
8357 Constant *C = ConstantVector::get(CVM1);
8358 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8359 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008360 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008361 false, false, 16);
8362
8363 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8364 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8365 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8366 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8367 DAG.getConstant(4, MVT::i32));
8368 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8369 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8370 R, M, Op);
8371 // a += a
8372 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008373
Nate Begeman51409212010-07-28 00:21:48 +00008374 C = ConstantVector::get(CVM2);
8375 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8376 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008377 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008378 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008379
Nate Begeman51409212010-07-28 00:21:48 +00008380 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8381 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8382 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8383 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8384 DAG.getConstant(2, MVT::i32));
8385 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8386 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8387 R, M, Op);
8388 // a += a
8389 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008390
Nate Begeman51409212010-07-28 00:21:48 +00008391 // return pblendv(r, r+r, a);
8392 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8393 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8394 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8395 return R;
8396 }
8397 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008398}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008399
Dan Gohmand858e902010-04-17 15:26:15 +00008400SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008401 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8402 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008403 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8404 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008405 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008406 SDValue LHS = N->getOperand(0);
8407 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008408 unsigned BaseOp = 0;
8409 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008410 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008411
8412 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008413 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008414 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008415 // A subtract of one will be selected as a INC. Note that INC doesn't
8416 // set CF, so we can't do this for UADDO.
8417 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8418 if (C->getAPIntValue() == 1) {
8419 BaseOp = X86ISD::INC;
8420 Cond = X86::COND_O;
8421 break;
8422 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008423 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008424 Cond = X86::COND_O;
8425 break;
8426 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008427 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008428 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008429 break;
8430 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008431 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8432 // set CF, so we can't do this for USUBO.
8433 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8434 if (C->getAPIntValue() == 1) {
8435 BaseOp = X86ISD::DEC;
8436 Cond = X86::COND_O;
8437 break;
8438 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008439 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008440 Cond = X86::COND_O;
8441 break;
8442 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008443 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008444 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008445 break;
8446 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008447 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008448 Cond = X86::COND_O;
8449 break;
8450 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008451 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008452 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008453 break;
8454 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008455
Bill Wendling61edeb52008-12-02 01:06:39 +00008456 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008457 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008458 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008459
Bill Wendling61edeb52008-12-02 01:06:39 +00008460 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008461 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008462 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008463
Bill Wendling61edeb52008-12-02 01:06:39 +00008464 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8465 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008466}
8467
Eric Christopher9a9d2752010-07-22 02:48:34 +00008468SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8469 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008470
Eric Christopherb6729dc2010-08-04 23:03:04 +00008471 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008472 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008473 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008474 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008475 SDValue Ops[] = {
8476 DAG.getRegister(X86::ESP, MVT::i32), // Base
8477 DAG.getTargetConstant(1, MVT::i8), // Scale
8478 DAG.getRegister(0, MVT::i32), // Index
8479 DAG.getTargetConstant(0, MVT::i32), // Disp
8480 DAG.getRegister(0, MVT::i32), // Segment.
8481 Zero,
8482 Chain
8483 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008484 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008485 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8486 array_lengthof(Ops));
8487 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008488 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008489
Eric Christopher9a9d2752010-07-22 02:48:34 +00008490 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008491 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008492 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008493
Chris Lattner132929a2010-08-14 17:26:09 +00008494 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8495 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8496 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8497 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008498
Chris Lattner132929a2010-08-14 17:26:09 +00008499 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8500 if (!Op1 && !Op2 && !Op3 && Op4)
8501 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008502
Chris Lattner132929a2010-08-14 17:26:09 +00008503 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8504 if (Op1 && !Op2 && !Op3 && !Op4)
8505 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008506
8507 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008508 // (MFENCE)>;
8509 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008510}
8511
Dan Gohmand858e902010-04-17 15:26:15 +00008512SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008513 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008514 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008515 unsigned Reg = 0;
8516 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008517 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008518 default:
8519 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008520 case MVT::i8: Reg = X86::AL; size = 1; break;
8521 case MVT::i16: Reg = X86::AX; size = 2; break;
8522 case MVT::i32: Reg = X86::EAX; size = 4; break;
8523 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008524 assert(Subtarget->is64Bit() && "Node not type legal!");
8525 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008526 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008527 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008528 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008529 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008530 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008531 Op.getOperand(1),
8532 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008533 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008534 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008535 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008536 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8537 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8538 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008539 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008540 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008541 return cpOut;
8542}
8543
Duncan Sands1607f052008-12-01 11:39:25 +00008544SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008545 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008546 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008547 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008548 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008549 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008550 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008551 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8552 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008553 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008554 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8555 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008556 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008557 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008558 rdx.getValue(1)
8559 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008560 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008561}
8562
Dale Johannesen7d07b482010-05-21 00:52:33 +00008563SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8564 SelectionDAG &DAG) const {
8565 EVT SrcVT = Op.getOperand(0).getValueType();
8566 EVT DstVT = Op.getValueType();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008567 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Dale Johannesen7d07b482010-05-21 00:52:33 +00008568 Subtarget->hasMMX() && !DisableMMX) &&
8569 "Unexpected custom BIT_CONVERT");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008570 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008571 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8572 "Unexpected custom BIT_CONVERT");
8573 // i64 <=> MMX conversions are Legal.
8574 if (SrcVT==MVT::i64 && DstVT.isVector())
8575 return Op;
8576 if (DstVT==MVT::i64 && SrcVT.isVector())
8577 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008578 // MMX <=> MMX conversions are Legal.
8579 if (SrcVT.isVector() && DstVT.isVector())
8580 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008581 // All other conversions need to be expanded.
8582 return SDValue();
8583}
Dan Gohmand858e902010-04-17 15:26:15 +00008584SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008585 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008586 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008587 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008588 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008589 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008590 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008591 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008592 Node->getOperand(0),
8593 Node->getOperand(1), negOp,
8594 cast<AtomicSDNode>(Node)->getSrcValue(),
8595 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008596}
8597
Evan Cheng0db9fe62006-04-25 20:13:52 +00008598/// LowerOperation - Provide custom lowering hooks for some operations.
8599///
Dan Gohmand858e902010-04-17 15:26:15 +00008600SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008601 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008602 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008603 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008604 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8605 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008606 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008607 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008608 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8609 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8610 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8611 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8612 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8613 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008614 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008615 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008616 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008617 case ISD::SHL_PARTS:
8618 case ISD::SRA_PARTS:
8619 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8620 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008621 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008622 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008623 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008624 case ISD::FABS: return LowerFABS(Op, DAG);
8625 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008626 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008627 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008628 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008629 case ISD::SELECT: return LowerSELECT(Op, DAG);
8630 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008631 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008632 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008633 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008634 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008635 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008636 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8637 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008638 case ISD::FRAME_TO_ARGS_OFFSET:
8639 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008640 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008641 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008642 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008643 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008644 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8645 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008646 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008647 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008648 case ISD::SADDO:
8649 case ISD::UADDO:
8650 case ISD::SSUBO:
8651 case ISD::USUBO:
8652 case ISD::SMULO:
8653 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008654 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008655 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008656 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008657}
8658
Duncan Sands1607f052008-12-01 11:39:25 +00008659void X86TargetLowering::
8660ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008661 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008662 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008663 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008664 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008665
8666 SDValue Chain = Node->getOperand(0);
8667 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008668 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008669 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008670 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008671 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008672 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008673 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008674 SDValue Result =
8675 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8676 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008677 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008678 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008679 Results.push_back(Result.getValue(2));
8680}
8681
Duncan Sands126d9072008-07-04 11:47:58 +00008682/// ReplaceNodeResults - Replace a node with an illegal result type
8683/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008684void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8685 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008686 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008687 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008688 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008689 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008690 assert(false && "Do not know how to custom type legalize this operation!");
8691 return;
8692 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008693 std::pair<SDValue,SDValue> Vals =
8694 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008695 SDValue FIST = Vals.first, StackSlot = Vals.second;
8696 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008697 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008698 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008699 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8700 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008701 }
8702 return;
8703 }
8704 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008705 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008706 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008707 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008708 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008709 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008710 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008711 eax.getValue(2));
8712 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8713 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008714 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008715 Results.push_back(edx.getValue(1));
8716 return;
8717 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008718 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008719 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008720 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008721 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008722 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8723 DAG.getConstant(0, MVT::i32));
8724 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8725 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008726 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8727 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008728 cpInL.getValue(1));
8729 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008730 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8731 DAG.getConstant(0, MVT::i32));
8732 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8733 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008734 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008735 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008736 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008737 swapInL.getValue(1));
8738 SDValue Ops[] = { swapInH.getValue(0),
8739 N->getOperand(1),
8740 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008741 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00008742 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
8743 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
8744 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00008745 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008746 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008747 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008748 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008749 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008750 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008751 Results.push_back(cpOutH.getValue(1));
8752 return;
8753 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008754 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008755 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8756 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008757 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008758 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8759 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008760 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008761 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8762 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008763 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008764 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8765 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008766 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008767 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8768 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008769 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008770 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8771 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008772 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008773 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8774 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008775 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008776}
8777
Evan Cheng72261582005-12-20 06:22:03 +00008778const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8779 switch (Opcode) {
8780 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008781 case X86ISD::BSF: return "X86ISD::BSF";
8782 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008783 case X86ISD::SHLD: return "X86ISD::SHLD";
8784 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008785 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008786 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008787 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008788 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008789 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008790 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008791 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8792 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8793 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008794 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008795 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008796 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008797 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008798 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008799 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008800 case X86ISD::COMI: return "X86ISD::COMI";
8801 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008802 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008803 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008804 case X86ISD::CMOV: return "X86ISD::CMOV";
8805 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008806 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008807 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8808 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008809 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008810 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008811 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008812 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008813 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008814 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8815 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008816 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008817 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008818 case X86ISD::FMAX: return "X86ISD::FMAX";
8819 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008820 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8821 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008822 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008823 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008824 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008825 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008826 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008827 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8828 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008829 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8830 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8831 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8832 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8833 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8834 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008835 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8836 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008837 case X86ISD::VSHL: return "X86ISD::VSHL";
8838 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008839 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8840 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8841 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8842 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8843 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8844 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8845 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8846 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8847 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8848 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008849 case X86ISD::ADD: return "X86ISD::ADD";
8850 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008851 case X86ISD::SMUL: return "X86ISD::SMUL";
8852 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008853 case X86ISD::INC: return "X86ISD::INC";
8854 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008855 case X86ISD::OR: return "X86ISD::OR";
8856 case X86ISD::XOR: return "X86ISD::XOR";
8857 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008858 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008859 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008860 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008861 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8862 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8863 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8864 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8865 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8866 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8867 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8868 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8869 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008870 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008871 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008872 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008873 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8874 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008875 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8876 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8877 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8878 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8879 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8880 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8881 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8882 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8883 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8884 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8885 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8886 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8887 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8888 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8889 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8890 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8891 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8892 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8893 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008894 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00008895 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008896 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008897 }
8898}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008899
Chris Lattnerc9addb72007-03-30 23:15:24 +00008900// isLegalAddressingMode - Return true if the addressing mode represented
8901// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008902bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008903 const Type *Ty) const {
8904 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008905 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008906 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008907
Chris Lattnerc9addb72007-03-30 23:15:24 +00008908 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008909 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008910 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008911
Chris Lattnerc9addb72007-03-30 23:15:24 +00008912 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008913 unsigned GVFlags =
8914 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008915
Chris Lattnerdfed4132009-07-10 07:38:24 +00008916 // If a reference to this global requires an extra load, we can't fold it.
8917 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008918 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008919
Chris Lattnerdfed4132009-07-10 07:38:24 +00008920 // If BaseGV requires a register for the PIC base, we cannot also have a
8921 // BaseReg specified.
8922 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008923 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008924
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008925 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008926 if ((M != CodeModel::Small || R != Reloc::Static) &&
8927 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008928 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008929 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008930
Chris Lattnerc9addb72007-03-30 23:15:24 +00008931 switch (AM.Scale) {
8932 case 0:
8933 case 1:
8934 case 2:
8935 case 4:
8936 case 8:
8937 // These scales always work.
8938 break;
8939 case 3:
8940 case 5:
8941 case 9:
8942 // These scales are formed with basereg+scalereg. Only accept if there is
8943 // no basereg yet.
8944 if (AM.HasBaseReg)
8945 return false;
8946 break;
8947 default: // Other stuff never works.
8948 return false;
8949 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008950
Chris Lattnerc9addb72007-03-30 23:15:24 +00008951 return true;
8952}
8953
8954
Evan Cheng2bd122c2007-10-26 01:56:11 +00008955bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008956 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008957 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008958 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8959 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008960 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008961 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008962 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008963}
8964
Owen Andersone50ed302009-08-10 22:56:29 +00008965bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008966 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008967 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008968 unsigned NumBits1 = VT1.getSizeInBits();
8969 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008970 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008971 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008972 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008973}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008974
Dan Gohman97121ba2009-04-08 00:15:30 +00008975bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008976 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008977 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008978}
8979
Owen Andersone50ed302009-08-10 22:56:29 +00008980bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008981 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008982 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008983}
8984
Owen Andersone50ed302009-08-10 22:56:29 +00008985bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008986 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008987 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008988}
8989
Evan Cheng60c07e12006-07-05 22:17:51 +00008990/// isShuffleMaskLegal - Targets can use this to indicate that they only
8991/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8992/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8993/// are assumed to be legal.
8994bool
Eric Christopherfd179292009-08-27 18:07:15 +00008995X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008996 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008997 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008998 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008999 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009000
Nate Begemana09008b2009-10-19 02:17:23 +00009001 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009002 return (VT.getVectorNumElements() == 2 ||
9003 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9004 isMOVLMask(M, VT) ||
9005 isSHUFPMask(M, VT) ||
9006 isPSHUFDMask(M, VT) ||
9007 isPSHUFHWMask(M, VT) ||
9008 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009009 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009010 isUNPCKLMask(M, VT) ||
9011 isUNPCKHMask(M, VT) ||
9012 isUNPCKL_v_undef_Mask(M, VT) ||
9013 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009014}
9015
Dan Gohman7d8143f2008-04-09 20:09:42 +00009016bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009017X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009018 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009019 unsigned NumElts = VT.getVectorNumElements();
9020 // FIXME: This collection of masks seems suspect.
9021 if (NumElts == 2)
9022 return true;
9023 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9024 return (isMOVLMask(Mask, VT) ||
9025 isCommutedMOVLMask(Mask, VT, true) ||
9026 isSHUFPMask(Mask, VT) ||
9027 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009028 }
9029 return false;
9030}
9031
9032//===----------------------------------------------------------------------===//
9033// X86 Scheduler Hooks
9034//===----------------------------------------------------------------------===//
9035
Mon P Wang63307c32008-05-05 19:05:59 +00009036// private utility function
9037MachineBasicBlock *
9038X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9039 MachineBasicBlock *MBB,
9040 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009041 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009042 unsigned LoadOpc,
9043 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009044 unsigned notOpc,
9045 unsigned EAXreg,
9046 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009047 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009048 // For the atomic bitwise operator, we generate
9049 // thisMBB:
9050 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009051 // ld t1 = [bitinstr.addr]
9052 // op t2 = t1, [bitinstr.val]
9053 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009054 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9055 // bz newMBB
9056 // fallthrough -->nextMBB
9057 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9058 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009059 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009060 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009061
Mon P Wang63307c32008-05-05 19:05:59 +00009062 /// First build the CFG
9063 MachineFunction *F = MBB->getParent();
9064 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009065 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9066 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9067 F->insert(MBBIter, newMBB);
9068 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009069
Dan Gohman14152b42010-07-06 20:24:04 +00009070 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9071 nextMBB->splice(nextMBB->begin(), thisMBB,
9072 llvm::next(MachineBasicBlock::iterator(bInstr)),
9073 thisMBB->end());
9074 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009075
Mon P Wang63307c32008-05-05 19:05:59 +00009076 // Update thisMBB to fall through to newMBB
9077 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009078
Mon P Wang63307c32008-05-05 19:05:59 +00009079 // newMBB jumps to itself and fall through to nextMBB
9080 newMBB->addSuccessor(nextMBB);
9081 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009082
Mon P Wang63307c32008-05-05 19:05:59 +00009083 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009084 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009085 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009086 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009087 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009088 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009089 int numArgs = bInstr->getNumOperands() - 1;
9090 for (int i=0; i < numArgs; ++i)
9091 argOpers[i] = &bInstr->getOperand(i+1);
9092
9093 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009094 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009095 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009096
Dale Johannesen140be2d2008-08-19 18:47:28 +00009097 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009098 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009099 for (int i=0; i <= lastAddrIndx; ++i)
9100 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009101
Dale Johannesen140be2d2008-08-19 18:47:28 +00009102 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009103 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009104 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009106 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009107 tt = t1;
9108
Dale Johannesen140be2d2008-08-19 18:47:28 +00009109 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009110 assert((argOpers[valArgIndx]->isReg() ||
9111 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009112 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009113 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009114 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009115 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009116 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009117 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009118 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009119
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009120 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009121 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009122
Dale Johannesene4d209d2009-02-03 20:21:25 +00009123 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009124 for (int i=0; i <= lastAddrIndx; ++i)
9125 (*MIB).addOperand(*argOpers[i]);
9126 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009127 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009128 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9129 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009130
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009131 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009132 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009133
Mon P Wang63307c32008-05-05 19:05:59 +00009134 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009135 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009136
Dan Gohman14152b42010-07-06 20:24:04 +00009137 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009138 return nextMBB;
9139}
9140
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009141// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009142MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009143X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9144 MachineBasicBlock *MBB,
9145 unsigned regOpcL,
9146 unsigned regOpcH,
9147 unsigned immOpcL,
9148 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009149 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009150 // For the atomic bitwise operator, we generate
9151 // thisMBB (instructions are in pairs, except cmpxchg8b)
9152 // ld t1,t2 = [bitinstr.addr]
9153 // newMBB:
9154 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9155 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009156 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009157 // mov ECX, EBX <- t5, t6
9158 // mov EAX, EDX <- t1, t2
9159 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9160 // mov t3, t4 <- EAX, EDX
9161 // bz newMBB
9162 // result in out1, out2
9163 // fallthrough -->nextMBB
9164
9165 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9166 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009167 const unsigned NotOpc = X86::NOT32r;
9168 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9169 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9170 MachineFunction::iterator MBBIter = MBB;
9171 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009172
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009173 /// First build the CFG
9174 MachineFunction *F = MBB->getParent();
9175 MachineBasicBlock *thisMBB = MBB;
9176 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9177 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9178 F->insert(MBBIter, newMBB);
9179 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009180
Dan Gohman14152b42010-07-06 20:24:04 +00009181 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9182 nextMBB->splice(nextMBB->begin(), thisMBB,
9183 llvm::next(MachineBasicBlock::iterator(bInstr)),
9184 thisMBB->end());
9185 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009186
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009187 // Update thisMBB to fall through to newMBB
9188 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009189
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009190 // newMBB jumps to itself and fall through to nextMBB
9191 newMBB->addSuccessor(nextMBB);
9192 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009193
Dale Johannesene4d209d2009-02-03 20:21:25 +00009194 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009195 // Insert instructions into newMBB based on incoming instruction
9196 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009197 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009198 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009199 MachineOperand& dest1Oper = bInstr->getOperand(0);
9200 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009201 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9202 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009203 argOpers[i] = &bInstr->getOperand(i+2);
9204
Dan Gohman71ea4e52010-05-14 21:01:44 +00009205 // We use some of the operands multiple times, so conservatively just
9206 // clear any kill flags that might be present.
9207 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9208 argOpers[i]->setIsKill(false);
9209 }
9210
Evan Chengad5b52f2010-01-08 19:14:57 +00009211 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009212 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009213
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009214 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009215 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009216 for (int i=0; i <= lastAddrIndx; ++i)
9217 (*MIB).addOperand(*argOpers[i]);
9218 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009219 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009220 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009221 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009222 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009223 MachineOperand newOp3 = *(argOpers[3]);
9224 if (newOp3.isImm())
9225 newOp3.setImm(newOp3.getImm()+4);
9226 else
9227 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009228 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009229 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009230
9231 // t3/4 are defined later, at the bottom of the loop
9232 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9233 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009234 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009235 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009236 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009237 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9238
Evan Cheng306b4ca2010-01-08 23:41:50 +00009239 // The subsequent operations should be using the destination registers of
9240 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009241 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009242 t1 = F->getRegInfo().createVirtualRegister(RC);
9243 t2 = F->getRegInfo().createVirtualRegister(RC);
9244 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9245 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009246 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009247 t1 = dest1Oper.getReg();
9248 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009249 }
9250
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009251 int valArgIndx = lastAddrIndx + 1;
9252 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009253 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009254 "invalid operand");
9255 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9256 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009257 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009258 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009259 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009260 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009261 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009262 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009263 (*MIB).addOperand(*argOpers[valArgIndx]);
9264 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009265 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009266 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009267 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009268 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009269 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009270 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009271 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009272 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009273 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009274 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009275
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009276 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009277 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009278 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009279 MIB.addReg(t2);
9280
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009281 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009282 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009283 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009284 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009285
Dale Johannesene4d209d2009-02-03 20:21:25 +00009286 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009287 for (int i=0; i <= lastAddrIndx; ++i)
9288 (*MIB).addOperand(*argOpers[i]);
9289
9290 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009291 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9292 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009293
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009294 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009295 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009296 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009297 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009298
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009299 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009300 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009301
Dan Gohman14152b42010-07-06 20:24:04 +00009302 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009303 return nextMBB;
9304}
9305
9306// private utility function
9307MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009308X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9309 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009310 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009311 // For the atomic min/max operator, we generate
9312 // thisMBB:
9313 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009314 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009315 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009316 // cmp t1, t2
9317 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009318 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009319 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9320 // bz newMBB
9321 // fallthrough -->nextMBB
9322 //
9323 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9324 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009325 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009326 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009327
Mon P Wang63307c32008-05-05 19:05:59 +00009328 /// First build the CFG
9329 MachineFunction *F = MBB->getParent();
9330 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009331 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9332 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9333 F->insert(MBBIter, newMBB);
9334 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009335
Dan Gohman14152b42010-07-06 20:24:04 +00009336 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9337 nextMBB->splice(nextMBB->begin(), thisMBB,
9338 llvm::next(MachineBasicBlock::iterator(mInstr)),
9339 thisMBB->end());
9340 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009341
Mon P Wang63307c32008-05-05 19:05:59 +00009342 // Update thisMBB to fall through to newMBB
9343 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009344
Mon P Wang63307c32008-05-05 19:05:59 +00009345 // newMBB jumps to newMBB and fall through to nextMBB
9346 newMBB->addSuccessor(nextMBB);
9347 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009348
Dale Johannesene4d209d2009-02-03 20:21:25 +00009349 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009350 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009351 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009352 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009353 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009354 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009355 int numArgs = mInstr->getNumOperands() - 1;
9356 for (int i=0; i < numArgs; ++i)
9357 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009358
Mon P Wang63307c32008-05-05 19:05:59 +00009359 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009360 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009361 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009362
Mon P Wangab3e7472008-05-05 22:56:23 +00009363 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009364 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009365 for (int i=0; i <= lastAddrIndx; ++i)
9366 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009367
Mon P Wang63307c32008-05-05 19:05:59 +00009368 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009369 assert((argOpers[valArgIndx]->isReg() ||
9370 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009371 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009372
9373 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009374 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009375 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009376 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009377 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009378 (*MIB).addOperand(*argOpers[valArgIndx]);
9379
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009380 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009381 MIB.addReg(t1);
9382
Dale Johannesene4d209d2009-02-03 20:21:25 +00009383 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009384 MIB.addReg(t1);
9385 MIB.addReg(t2);
9386
9387 // Generate movc
9388 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009389 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009390 MIB.addReg(t2);
9391 MIB.addReg(t1);
9392
9393 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009394 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009395 for (int i=0; i <= lastAddrIndx; ++i)
9396 (*MIB).addOperand(*argOpers[i]);
9397 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009398 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009399 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9400 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009401
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009402 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009403 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009404
Mon P Wang63307c32008-05-05 19:05:59 +00009405 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009406 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009407
Dan Gohman14152b42010-07-06 20:24:04 +00009408 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009409 return nextMBB;
9410}
9411
Eric Christopherf83a5de2009-08-27 18:08:16 +00009412// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009413// or XMM0_V32I8 in AVX all of this code can be replaced with that
9414// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009415MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009416X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009417 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009418
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009419 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9420 "Target must have SSE4.2 or AVX features enabled");
9421
Eric Christopherb120ab42009-08-18 22:50:32 +00009422 DebugLoc dl = MI->getDebugLoc();
9423 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9424
9425 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009426
9427 if (!Subtarget->hasAVX()) {
9428 if (memArg)
9429 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9430 else
9431 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9432 } else {
9433 if (memArg)
9434 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9435 else
9436 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9437 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009438
9439 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9440
9441 for (unsigned i = 0; i < numArgs; ++i) {
9442 MachineOperand &Op = MI->getOperand(i+1);
9443
9444 if (!(Op.isReg() && Op.isImplicit()))
9445 MIB.addOperand(Op);
9446 }
9447
9448 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9449 .addReg(X86::XMM0);
9450
Dan Gohman14152b42010-07-06 20:24:04 +00009451 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009452
9453 return BB;
9454}
9455
9456MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +00009457X86TargetLowering::EmitVAARG64WithCustomInserter(
9458 MachineInstr *MI,
9459 MachineBasicBlock *MBB) const {
9460 // Emit va_arg instruction on X86-64.
9461
9462 // Operands to this pseudo-instruction:
9463 // 0 ) Output : destination address (reg)
9464 // 1-5) Input : va_list address (addr, i64mem)
9465 // 6 ) ArgSize : Size (in bytes) of vararg type
9466 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
9467 // 8 ) Align : Alignment of type
9468 // 9 ) EFLAGS (implicit-def)
9469
9470 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
9471 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
9472
9473 unsigned DestReg = MI->getOperand(0).getReg();
9474 MachineOperand &Base = MI->getOperand(1);
9475 MachineOperand &Scale = MI->getOperand(2);
9476 MachineOperand &Index = MI->getOperand(3);
9477 MachineOperand &Disp = MI->getOperand(4);
9478 MachineOperand &Segment = MI->getOperand(5);
9479 unsigned ArgSize = MI->getOperand(6).getImm();
9480 unsigned ArgMode = MI->getOperand(7).getImm();
9481 unsigned Align = MI->getOperand(8).getImm();
9482
9483 // Memory Reference
9484 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
9485 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
9486 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
9487
9488 // Machine Information
9489 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9490 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
9491 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
9492 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
9493 DebugLoc DL = MI->getDebugLoc();
9494
9495 // struct va_list {
9496 // i32 gp_offset
9497 // i32 fp_offset
9498 // i64 overflow_area (address)
9499 // i64 reg_save_area (address)
9500 // }
9501 // sizeof(va_list) = 24
9502 // alignment(va_list) = 8
9503
9504 unsigned TotalNumIntRegs = 6;
9505 unsigned TotalNumXMMRegs = 8;
9506 bool UseGPOffset = (ArgMode == 1);
9507 bool UseFPOffset = (ArgMode == 2);
9508 unsigned MaxOffset = TotalNumIntRegs * 8 +
9509 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
9510
9511 /* Align ArgSize to a multiple of 8 */
9512 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
9513 bool NeedsAlign = (Align > 8);
9514
9515 MachineBasicBlock *thisMBB = MBB;
9516 MachineBasicBlock *overflowMBB;
9517 MachineBasicBlock *offsetMBB;
9518 MachineBasicBlock *endMBB;
9519
9520 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
9521 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
9522 unsigned OffsetReg = 0;
9523
9524 if (!UseGPOffset && !UseFPOffset) {
9525 // If we only pull from the overflow region, we don't create a branch.
9526 // We don't need to alter control flow.
9527 OffsetDestReg = 0; // unused
9528 OverflowDestReg = DestReg;
9529
9530 offsetMBB = NULL;
9531 overflowMBB = thisMBB;
9532 endMBB = thisMBB;
9533 } else {
9534 // First emit code to check if gp_offset (or fp_offset) is below the bound.
9535 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
9536 // If not, pull from overflow_area. (branch to overflowMBB)
9537 //
9538 // thisMBB
9539 // | .
9540 // | .
9541 // offsetMBB overflowMBB
9542 // | .
9543 // | .
9544 // endMBB
9545
9546 // Registers for the PHI in endMBB
9547 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
9548 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
9549
9550 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9551 MachineFunction *MF = MBB->getParent();
9552 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9553 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9554 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9555
9556 MachineFunction::iterator MBBIter = MBB;
9557 ++MBBIter;
9558
9559 // Insert the new basic blocks
9560 MF->insert(MBBIter, offsetMBB);
9561 MF->insert(MBBIter, overflowMBB);
9562 MF->insert(MBBIter, endMBB);
9563
9564 // Transfer the remainder of MBB and its successor edges to endMBB.
9565 endMBB->splice(endMBB->begin(), thisMBB,
9566 llvm::next(MachineBasicBlock::iterator(MI)),
9567 thisMBB->end());
9568 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
9569
9570 // Make offsetMBB and overflowMBB successors of thisMBB
9571 thisMBB->addSuccessor(offsetMBB);
9572 thisMBB->addSuccessor(overflowMBB);
9573
9574 // endMBB is a successor of both offsetMBB and overflowMBB
9575 offsetMBB->addSuccessor(endMBB);
9576 overflowMBB->addSuccessor(endMBB);
9577
9578 // Load the offset value into a register
9579 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9580 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
9581 .addOperand(Base)
9582 .addOperand(Scale)
9583 .addOperand(Index)
9584 .addDisp(Disp, UseFPOffset ? 4 : 0)
9585 .addOperand(Segment)
9586 .setMemRefs(MMOBegin, MMOEnd);
9587
9588 // Check if there is enough room left to pull this argument.
9589 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
9590 .addReg(OffsetReg)
9591 .addImm(MaxOffset + 8 - ArgSizeA8);
9592
9593 // Branch to "overflowMBB" if offset >= max
9594 // Fall through to "offsetMBB" otherwise
9595 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
9596 .addMBB(overflowMBB);
9597 }
9598
9599 // In offsetMBB, emit code to use the reg_save_area.
9600 if (offsetMBB) {
9601 assert(OffsetReg != 0);
9602
9603 // Read the reg_save_area address.
9604 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
9605 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
9606 .addOperand(Base)
9607 .addOperand(Scale)
9608 .addOperand(Index)
9609 .addDisp(Disp, 16)
9610 .addOperand(Segment)
9611 .setMemRefs(MMOBegin, MMOEnd);
9612
9613 // Zero-extend the offset
9614 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
9615 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
9616 .addImm(0)
9617 .addReg(OffsetReg)
9618 .addImm(X86::sub_32bit);
9619
9620 // Add the offset to the reg_save_area to get the final address.
9621 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
9622 .addReg(OffsetReg64)
9623 .addReg(RegSaveReg);
9624
9625 // Compute the offset for the next argument
9626 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9627 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
9628 .addReg(OffsetReg)
9629 .addImm(UseFPOffset ? 16 : 8);
9630
9631 // Store it back into the va_list.
9632 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
9633 .addOperand(Base)
9634 .addOperand(Scale)
9635 .addOperand(Index)
9636 .addDisp(Disp, UseFPOffset ? 4 : 0)
9637 .addOperand(Segment)
9638 .addReg(NextOffsetReg)
9639 .setMemRefs(MMOBegin, MMOEnd);
9640
9641 // Jump to endMBB
9642 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
9643 .addMBB(endMBB);
9644 }
9645
9646 //
9647 // Emit code to use overflow area
9648 //
9649
9650 // Load the overflow_area address into a register.
9651 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
9652 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
9653 .addOperand(Base)
9654 .addOperand(Scale)
9655 .addOperand(Index)
9656 .addDisp(Disp, 8)
9657 .addOperand(Segment)
9658 .setMemRefs(MMOBegin, MMOEnd);
9659
9660 // If we need to align it, do so. Otherwise, just copy the address
9661 // to OverflowDestReg.
9662 if (NeedsAlign) {
9663 // Align the overflow address
9664 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
9665 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
9666
9667 // aligned_addr = (addr + (align-1)) & ~(align-1)
9668 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
9669 .addReg(OverflowAddrReg)
9670 .addImm(Align-1);
9671
9672 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
9673 .addReg(TmpReg)
9674 .addImm(~(uint64_t)(Align-1));
9675 } else {
9676 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
9677 .addReg(OverflowAddrReg);
9678 }
9679
9680 // Compute the next overflow address after this argument.
9681 // (the overflow address should be kept 8-byte aligned)
9682 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
9683 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
9684 .addReg(OverflowDestReg)
9685 .addImm(ArgSizeA8);
9686
9687 // Store the new overflow address.
9688 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
9689 .addOperand(Base)
9690 .addOperand(Scale)
9691 .addOperand(Index)
9692 .addDisp(Disp, 8)
9693 .addOperand(Segment)
9694 .addReg(NextAddrReg)
9695 .setMemRefs(MMOBegin, MMOEnd);
9696
9697 // If we branched, emit the PHI to the front of endMBB.
9698 if (offsetMBB) {
9699 BuildMI(*endMBB, endMBB->begin(), DL,
9700 TII->get(X86::PHI), DestReg)
9701 .addReg(OffsetDestReg).addMBB(offsetMBB)
9702 .addReg(OverflowDestReg).addMBB(overflowMBB);
9703 }
9704
9705 // Erase the pseudo instruction
9706 MI->eraseFromParent();
9707
9708 return endMBB;
9709}
9710
9711MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009712X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9713 MachineInstr *MI,
9714 MachineBasicBlock *MBB) const {
9715 // Emit code to save XMM registers to the stack. The ABI says that the
9716 // number of registers to save is given in %al, so it's theoretically
9717 // possible to do an indirect jump trick to avoid saving all of them,
9718 // however this code takes a simpler approach and just executes all
9719 // of the stores if %al is non-zero. It's less code, and it's probably
9720 // easier on the hardware branch predictor, and stores aren't all that
9721 // expensive anyway.
9722
9723 // Create the new basic blocks. One block contains all the XMM stores,
9724 // and one block is the final destination regardless of whether any
9725 // stores were performed.
9726 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9727 MachineFunction *F = MBB->getParent();
9728 MachineFunction::iterator MBBIter = MBB;
9729 ++MBBIter;
9730 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9731 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9732 F->insert(MBBIter, XMMSaveMBB);
9733 F->insert(MBBIter, EndMBB);
9734
Dan Gohman14152b42010-07-06 20:24:04 +00009735 // Transfer the remainder of MBB and its successor edges to EndMBB.
9736 EndMBB->splice(EndMBB->begin(), MBB,
9737 llvm::next(MachineBasicBlock::iterator(MI)),
9738 MBB->end());
9739 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9740
Dan Gohmand6708ea2009-08-15 01:38:56 +00009741 // The original block will now fall through to the XMM save block.
9742 MBB->addSuccessor(XMMSaveMBB);
9743 // The XMMSaveMBB will fall through to the end block.
9744 XMMSaveMBB->addSuccessor(EndMBB);
9745
9746 // Now add the instructions.
9747 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9748 DebugLoc DL = MI->getDebugLoc();
9749
9750 unsigned CountReg = MI->getOperand(0).getReg();
9751 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9752 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9753
9754 if (!Subtarget->isTargetWin64()) {
9755 // If %al is 0, branch around the XMM save block.
9756 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009757 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009758 MBB->addSuccessor(EndMBB);
9759 }
9760
9761 // In the XMM save block, save all the XMM argument registers.
9762 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9763 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009764 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009765 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009766 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009767 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009768 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009769 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9770 .addFrameIndex(RegSaveFrameIndex)
9771 .addImm(/*Scale=*/1)
9772 .addReg(/*IndexReg=*/0)
9773 .addImm(/*Disp=*/Offset)
9774 .addReg(/*Segment=*/0)
9775 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009776 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009777 }
9778
Dan Gohman14152b42010-07-06 20:24:04 +00009779 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009780
9781 return EndMBB;
9782}
Mon P Wang63307c32008-05-05 19:05:59 +00009783
Evan Cheng60c07e12006-07-05 22:17:51 +00009784MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009785X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009786 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009787 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9788 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009789
Chris Lattner52600972009-09-02 05:57:00 +00009790 // To "insert" a SELECT_CC instruction, we actually have to insert the
9791 // diamond control-flow pattern. The incoming instruction knows the
9792 // destination vreg to set, the condition code register to branch on, the
9793 // true/false values to select between, and a branch opcode to use.
9794 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9795 MachineFunction::iterator It = BB;
9796 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009797
Chris Lattner52600972009-09-02 05:57:00 +00009798 // thisMBB:
9799 // ...
9800 // TrueVal = ...
9801 // cmpTY ccX, r1, r2
9802 // bCC copy1MBB
9803 // fallthrough --> copy0MBB
9804 MachineBasicBlock *thisMBB = BB;
9805 MachineFunction *F = BB->getParent();
9806 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9807 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009808 F->insert(It, copy0MBB);
9809 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009810
Bill Wendling730c07e2010-06-25 20:48:10 +00009811 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9812 // live into the sink and copy blocks.
9813 const MachineFunction *MF = BB->getParent();
9814 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9815 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009816
Dan Gohman14152b42010-07-06 20:24:04 +00009817 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9818 const MachineOperand &MO = MI->getOperand(I);
9819 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009820 unsigned Reg = MO.getReg();
9821 if (Reg != X86::EFLAGS) continue;
9822 copy0MBB->addLiveIn(Reg);
9823 sinkMBB->addLiveIn(Reg);
9824 }
9825
Dan Gohman14152b42010-07-06 20:24:04 +00009826 // Transfer the remainder of BB and its successor edges to sinkMBB.
9827 sinkMBB->splice(sinkMBB->begin(), BB,
9828 llvm::next(MachineBasicBlock::iterator(MI)),
9829 BB->end());
9830 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9831
9832 // Add the true and fallthrough blocks as its successors.
9833 BB->addSuccessor(copy0MBB);
9834 BB->addSuccessor(sinkMBB);
9835
9836 // Create the conditional branch instruction.
9837 unsigned Opc =
9838 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9839 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9840
Chris Lattner52600972009-09-02 05:57:00 +00009841 // copy0MBB:
9842 // %FalseValue = ...
9843 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009844 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009845
Chris Lattner52600972009-09-02 05:57:00 +00009846 // sinkMBB:
9847 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9848 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009849 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9850 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009851 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9852 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9853
Dan Gohman14152b42010-07-06 20:24:04 +00009854 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009855 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009856}
9857
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009858MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009859X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009860 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009861 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9862 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009863
9864 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9865 // non-trivial part is impdef of ESP.
9866 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9867 // mingw-w64.
9868
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009869 const char *StackProbeSymbol =
9870 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
9871
Dan Gohman14152b42010-07-06 20:24:04 +00009872 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009873 .addExternalSymbol(StackProbeSymbol)
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009874 .addReg(X86::EAX, RegState::Implicit)
9875 .addReg(X86::ESP, RegState::Implicit)
9876 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009877 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9878 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009879
Dan Gohman14152b42010-07-06 20:24:04 +00009880 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009881 return BB;
9882}
Chris Lattner52600972009-09-02 05:57:00 +00009883
9884MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009885X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9886 MachineBasicBlock *BB) const {
9887 // This is pretty easy. We're taking the value that we received from
9888 // our load from the relocation, sticking it in either RDI (x86-64)
9889 // or EAX and doing an indirect call. The return value will then
9890 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009891 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +00009892 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009893 DebugLoc DL = MI->getDebugLoc();
9894 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +00009895
9896 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +00009897 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009898
Eric Christopher30ef0e52010-06-03 04:07:48 +00009899 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009900 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9901 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009902 .addReg(X86::RIP)
9903 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009904 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +00009905 MI->getOperand(3).getTargetFlags())
9906 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +00009907 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009908 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009909 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009910 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9911 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009912 .addReg(0)
9913 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009914 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +00009915 MI->getOperand(3).getTargetFlags())
9916 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009917 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009918 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009919 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009920 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9921 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009922 .addReg(TII->getGlobalBaseReg(F))
9923 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009924 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +00009925 MI->getOperand(3).getTargetFlags())
9926 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009927 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009928 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009929 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009930
Dan Gohman14152b42010-07-06 20:24:04 +00009931 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009932 return BB;
9933}
9934
9935MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009936X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009937 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009938 switch (MI->getOpcode()) {
9939 default: assert(false && "Unexpected instr type to insert");
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009940 case X86::WIN_ALLOCA:
9941 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009942 case X86::TLSCall_32:
9943 case X86::TLSCall_64:
9944 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009945 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +00009946 case X86::CMOV_FR32:
9947 case X86::CMOV_FR64:
9948 case X86::CMOV_V4F32:
9949 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009950 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009951 case X86::CMOV_GR16:
9952 case X86::CMOV_GR32:
9953 case X86::CMOV_RFP32:
9954 case X86::CMOV_RFP64:
9955 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009956 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009957
Dale Johannesen849f2142007-07-03 00:53:03 +00009958 case X86::FP32_TO_INT16_IN_MEM:
9959 case X86::FP32_TO_INT32_IN_MEM:
9960 case X86::FP32_TO_INT64_IN_MEM:
9961 case X86::FP64_TO_INT16_IN_MEM:
9962 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009963 case X86::FP64_TO_INT64_IN_MEM:
9964 case X86::FP80_TO_INT16_IN_MEM:
9965 case X86::FP80_TO_INT32_IN_MEM:
9966 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009967 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9968 DebugLoc DL = MI->getDebugLoc();
9969
Evan Cheng60c07e12006-07-05 22:17:51 +00009970 // Change the floating point control register to use "round towards zero"
9971 // mode when truncating to an integer value.
9972 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009973 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009974 addFrameReference(BuildMI(*BB, MI, DL,
9975 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009976
9977 // Load the old value of the high byte of the control word...
9978 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009979 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009980 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009981 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009982
9983 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009984 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009985 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009986
9987 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009988 addFrameReference(BuildMI(*BB, MI, DL,
9989 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009990
9991 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009992 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009993 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009994
9995 // Get the X86 opcode to use.
9996 unsigned Opc;
9997 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009998 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009999 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10000 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10001 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10002 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10003 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10004 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010005 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10006 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10007 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010008 }
10009
10010 X86AddressMode AM;
10011 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010012 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010013 AM.BaseType = X86AddressMode::RegBase;
10014 AM.Base.Reg = Op.getReg();
10015 } else {
10016 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010017 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010018 }
10019 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010020 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010021 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010022 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010023 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010024 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010025 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010026 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010027 AM.GV = Op.getGlobal();
10028 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010029 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010030 }
Dan Gohman14152b42010-07-06 20:24:04 +000010031 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010032 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010033
10034 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010035 addFrameReference(BuildMI(*BB, MI, DL,
10036 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010037
Dan Gohman14152b42010-07-06 20:24:04 +000010038 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010039 return BB;
10040 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010041 // String/text processing lowering.
10042 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010043 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010044 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10045 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010046 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010047 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10048 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010049 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010050 return EmitPCMP(MI, BB, 5, false /* in mem */);
10051 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010052 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010053 return EmitPCMP(MI, BB, 5, true /* in mem */);
10054
10055 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010056 case X86::ATOMAND32:
10057 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010058 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010059 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010060 X86::NOT32r, X86::EAX,
10061 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010062 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010063 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10064 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010065 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010066 X86::NOT32r, X86::EAX,
10067 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010068 case X86::ATOMXOR32:
10069 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010070 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010071 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010072 X86::NOT32r, X86::EAX,
10073 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010074 case X86::ATOMNAND32:
10075 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010076 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010077 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010078 X86::NOT32r, X86::EAX,
10079 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010080 case X86::ATOMMIN32:
10081 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10082 case X86::ATOMMAX32:
10083 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10084 case X86::ATOMUMIN32:
10085 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10086 case X86::ATOMUMAX32:
10087 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010088
10089 case X86::ATOMAND16:
10090 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10091 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010092 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010093 X86::NOT16r, X86::AX,
10094 X86::GR16RegisterClass);
10095 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010096 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010097 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010098 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010099 X86::NOT16r, X86::AX,
10100 X86::GR16RegisterClass);
10101 case X86::ATOMXOR16:
10102 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10103 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010104 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010105 X86::NOT16r, X86::AX,
10106 X86::GR16RegisterClass);
10107 case X86::ATOMNAND16:
10108 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10109 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010110 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010111 X86::NOT16r, X86::AX,
10112 X86::GR16RegisterClass, true);
10113 case X86::ATOMMIN16:
10114 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10115 case X86::ATOMMAX16:
10116 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10117 case X86::ATOMUMIN16:
10118 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10119 case X86::ATOMUMAX16:
10120 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10121
10122 case X86::ATOMAND8:
10123 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10124 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010125 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010126 X86::NOT8r, X86::AL,
10127 X86::GR8RegisterClass);
10128 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010129 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010130 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010131 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010132 X86::NOT8r, X86::AL,
10133 X86::GR8RegisterClass);
10134 case X86::ATOMXOR8:
10135 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10136 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010137 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010138 X86::NOT8r, X86::AL,
10139 X86::GR8RegisterClass);
10140 case X86::ATOMNAND8:
10141 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10142 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010143 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010144 X86::NOT8r, X86::AL,
10145 X86::GR8RegisterClass, true);
10146 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010147 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010148 case X86::ATOMAND64:
10149 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010150 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010151 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010152 X86::NOT64r, X86::RAX,
10153 X86::GR64RegisterClass);
10154 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010155 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10156 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010157 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010158 X86::NOT64r, X86::RAX,
10159 X86::GR64RegisterClass);
10160 case X86::ATOMXOR64:
10161 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010162 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010163 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010164 X86::NOT64r, X86::RAX,
10165 X86::GR64RegisterClass);
10166 case X86::ATOMNAND64:
10167 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10168 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010169 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010170 X86::NOT64r, X86::RAX,
10171 X86::GR64RegisterClass, true);
10172 case X86::ATOMMIN64:
10173 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10174 case X86::ATOMMAX64:
10175 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10176 case X86::ATOMUMIN64:
10177 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10178 case X86::ATOMUMAX64:
10179 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010180
10181 // This group does 64-bit operations on a 32-bit host.
10182 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010183 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010184 X86::AND32rr, X86::AND32rr,
10185 X86::AND32ri, X86::AND32ri,
10186 false);
10187 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010188 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010189 X86::OR32rr, X86::OR32rr,
10190 X86::OR32ri, X86::OR32ri,
10191 false);
10192 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010193 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010194 X86::XOR32rr, X86::XOR32rr,
10195 X86::XOR32ri, X86::XOR32ri,
10196 false);
10197 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010198 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010199 X86::AND32rr, X86::AND32rr,
10200 X86::AND32ri, X86::AND32ri,
10201 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010202 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010203 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010204 X86::ADD32rr, X86::ADC32rr,
10205 X86::ADD32ri, X86::ADC32ri,
10206 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010207 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010208 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010209 X86::SUB32rr, X86::SBB32rr,
10210 X86::SUB32ri, X86::SBB32ri,
10211 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010212 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010213 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010214 X86::MOV32rr, X86::MOV32rr,
10215 X86::MOV32ri, X86::MOV32ri,
10216 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010217 case X86::VASTART_SAVE_XMM_REGS:
10218 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010219
10220 case X86::VAARG_64:
10221 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010222 }
10223}
10224
10225//===----------------------------------------------------------------------===//
10226// X86 Optimization Hooks
10227//===----------------------------------------------------------------------===//
10228
Dan Gohman475871a2008-07-27 21:46:04 +000010229void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010230 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010231 APInt &KnownZero,
10232 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010233 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010234 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010235 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010236 assert((Opc >= ISD::BUILTIN_OP_END ||
10237 Opc == ISD::INTRINSIC_WO_CHAIN ||
10238 Opc == ISD::INTRINSIC_W_CHAIN ||
10239 Opc == ISD::INTRINSIC_VOID) &&
10240 "Should use MaskedValueIsZero if you don't know whether Op"
10241 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010242
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010243 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010244 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010245 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010246 case X86ISD::ADD:
10247 case X86ISD::SUB:
10248 case X86ISD::SMUL:
10249 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010250 case X86ISD::INC:
10251 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010252 case X86ISD::OR:
10253 case X86ISD::XOR:
10254 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010255 // These nodes' second result is a boolean.
10256 if (Op.getResNo() == 0)
10257 break;
10258 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010259 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010260 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10261 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010262 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010263 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010264}
Chris Lattner259e97c2006-01-31 19:43:35 +000010265
Owen Andersonbc146b02010-09-21 20:42:50 +000010266unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10267 unsigned Depth) const {
10268 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10269 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10270 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010271
Owen Andersonbc146b02010-09-21 20:42:50 +000010272 // Fallback case.
10273 return 1;
10274}
10275
Evan Cheng206ee9d2006-07-07 08:33:52 +000010276/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010277/// node is a GlobalAddress + offset.
10278bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010279 const GlobalValue* &GA,
10280 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010281 if (N->getOpcode() == X86ISD::Wrapper) {
10282 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010283 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010284 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010285 return true;
10286 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010287 }
Evan Chengad4196b2008-05-12 19:56:52 +000010288 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010289}
10290
Evan Cheng206ee9d2006-07-07 08:33:52 +000010291/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10292/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10293/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010294/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010295static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +000010296 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010297 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010298 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010299
Eli Friedman7a5e5552009-06-07 06:52:44 +000010300 if (VT.getSizeInBits() != 128)
10301 return SDValue();
10302
Nate Begemanfdea31a2010-03-24 20:49:50 +000010303 SmallVector<SDValue, 16> Elts;
10304 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010305 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010306
Nate Begemanfdea31a2010-03-24 20:49:50 +000010307 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010308}
Evan Chengd880b972008-05-09 21:53:03 +000010309
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010310/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10311/// generation and convert it from being a bunch of shuffles and extracts
10312/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010313static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10314 const TargetLowering &TLI) {
10315 SDValue InputVector = N->getOperand(0);
10316
10317 // Only operate on vectors of 4 elements, where the alternative shuffling
10318 // gets to be more expensive.
10319 if (InputVector.getValueType() != MVT::v4i32)
10320 return SDValue();
10321
10322 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10323 // single use which is a sign-extend or zero-extend, and all elements are
10324 // used.
10325 SmallVector<SDNode *, 4> Uses;
10326 unsigned ExtractedElements = 0;
10327 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10328 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10329 if (UI.getUse().getResNo() != InputVector.getResNo())
10330 return SDValue();
10331
10332 SDNode *Extract = *UI;
10333 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10334 return SDValue();
10335
10336 if (Extract->getValueType(0) != MVT::i32)
10337 return SDValue();
10338 if (!Extract->hasOneUse())
10339 return SDValue();
10340 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10341 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10342 return SDValue();
10343 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10344 return SDValue();
10345
10346 // Record which element was extracted.
10347 ExtractedElements |=
10348 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10349
10350 Uses.push_back(Extract);
10351 }
10352
10353 // If not all the elements were used, this may not be worthwhile.
10354 if (ExtractedElements != 15)
10355 return SDValue();
10356
10357 // Ok, we've now decided to do the transformation.
10358 DebugLoc dl = InputVector.getDebugLoc();
10359
10360 // Store the value to a temporary stack slot.
10361 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010362 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10363 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010364
10365 // Replace each use (extract) with a load of the appropriate element.
10366 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10367 UE = Uses.end(); UI != UE; ++UI) {
10368 SDNode *Extract = *UI;
10369
10370 // Compute the element's address.
10371 SDValue Idx = Extract->getOperand(1);
10372 unsigned EltSize =
10373 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10374 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10375 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10376
Eric Christopher90eb4022010-07-22 00:26:08 +000010377 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010378 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010379
10380 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010381 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010382 ScalarAddr, MachinePointerInfo(),
10383 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010384
10385 // Replace the exact with the load.
10386 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10387 }
10388
10389 // The replacement was made in place; don't return anything.
10390 return SDValue();
10391}
10392
Chris Lattner83e6c992006-10-04 06:57:07 +000010393/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010394static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010395 const X86Subtarget *Subtarget) {
10396 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010397 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010398 // Get the LHS/RHS of the select.
10399 SDValue LHS = N->getOperand(1);
10400 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010401
Dan Gohman670e5392009-09-21 18:03:22 +000010402 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010403 // instructions match the semantics of the common C idiom x<y?x:y but not
10404 // x<=y?x:y, because of how they handle negative zero (which can be
10405 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010406 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010407 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010408 Cond.getOpcode() == ISD::SETCC) {
10409 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010410
Chris Lattner47b4ce82009-03-11 05:48:52 +000010411 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010412 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010413 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10414 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010415 switch (CC) {
10416 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010417 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010418 // Converting this to a min would handle NaNs incorrectly, and swapping
10419 // the operands would cause it to handle comparisons between positive
10420 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010421 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010422 if (!UnsafeFPMath &&
10423 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10424 break;
10425 std::swap(LHS, RHS);
10426 }
Dan Gohman670e5392009-09-21 18:03:22 +000010427 Opcode = X86ISD::FMIN;
10428 break;
10429 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010430 // Converting this to a min would handle comparisons between positive
10431 // and negative zero incorrectly.
10432 if (!UnsafeFPMath &&
10433 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10434 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010435 Opcode = X86ISD::FMIN;
10436 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010437 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010438 // Converting this to a min would handle both negative zeros and NaNs
10439 // incorrectly, but we can swap the operands to fix both.
10440 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010441 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010442 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010443 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010444 Opcode = X86ISD::FMIN;
10445 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010446
Dan Gohman670e5392009-09-21 18:03:22 +000010447 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010448 // Converting this to a max would handle comparisons between positive
10449 // and negative zero incorrectly.
10450 if (!UnsafeFPMath &&
10451 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10452 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010453 Opcode = X86ISD::FMAX;
10454 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010455 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010456 // Converting this to a max would handle NaNs incorrectly, and swapping
10457 // the operands would cause it to handle comparisons between positive
10458 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010459 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010460 if (!UnsafeFPMath &&
10461 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10462 break;
10463 std::swap(LHS, RHS);
10464 }
Dan Gohman670e5392009-09-21 18:03:22 +000010465 Opcode = X86ISD::FMAX;
10466 break;
10467 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010468 // Converting this to a max would handle both negative zeros and NaNs
10469 // incorrectly, but we can swap the operands to fix both.
10470 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010471 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010472 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010473 case ISD::SETGE:
10474 Opcode = X86ISD::FMAX;
10475 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010476 }
Dan Gohman670e5392009-09-21 18:03:22 +000010477 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010478 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10479 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010480 switch (CC) {
10481 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010482 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010483 // Converting this to a min would handle comparisons between positive
10484 // and negative zero incorrectly, and swapping the operands would
10485 // cause it to handle NaNs incorrectly.
10486 if (!UnsafeFPMath &&
10487 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010488 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010489 break;
10490 std::swap(LHS, RHS);
10491 }
Dan Gohman670e5392009-09-21 18:03:22 +000010492 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010493 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010494 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010495 // Converting this to a min would handle NaNs incorrectly.
10496 if (!UnsafeFPMath &&
10497 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10498 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010499 Opcode = X86ISD::FMIN;
10500 break;
10501 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010502 // Converting this to a min would handle both negative zeros and NaNs
10503 // incorrectly, but we can swap the operands to fix both.
10504 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010505 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010506 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010507 case ISD::SETGE:
10508 Opcode = X86ISD::FMIN;
10509 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010510
Dan Gohman670e5392009-09-21 18:03:22 +000010511 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010512 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010513 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010514 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010515 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010516 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010517 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010518 // Converting this to a max would handle comparisons between positive
10519 // and negative zero incorrectly, and swapping the operands would
10520 // cause it to handle NaNs incorrectly.
10521 if (!UnsafeFPMath &&
10522 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010523 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010524 break;
10525 std::swap(LHS, RHS);
10526 }
Dan Gohman670e5392009-09-21 18:03:22 +000010527 Opcode = X86ISD::FMAX;
10528 break;
10529 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010530 // Converting this to a max would handle both negative zeros and NaNs
10531 // incorrectly, but we can swap the operands to fix both.
10532 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010533 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010534 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010535 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010536 Opcode = X86ISD::FMAX;
10537 break;
10538 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010539 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010540
Chris Lattner47b4ce82009-03-11 05:48:52 +000010541 if (Opcode)
10542 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010543 }
Eric Christopherfd179292009-08-27 18:07:15 +000010544
Chris Lattnerd1980a52009-03-12 06:52:53 +000010545 // If this is a select between two integer constants, try to do some
10546 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010547 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10548 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010549 // Don't do this for crazy integer types.
10550 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10551 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010552 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010553 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010554
Chris Lattnercee56e72009-03-13 05:53:31 +000010555 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010556 // Efficiently invertible.
10557 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10558 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10559 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10560 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010561 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010562 }
Eric Christopherfd179292009-08-27 18:07:15 +000010563
Chris Lattnerd1980a52009-03-12 06:52:53 +000010564 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010565 if (FalseC->getAPIntValue() == 0 &&
10566 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010567 if (NeedsCondInvert) // Invert the condition if needed.
10568 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10569 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010570
Chris Lattnerd1980a52009-03-12 06:52:53 +000010571 // Zero extend the condition if needed.
10572 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010573
Chris Lattnercee56e72009-03-13 05:53:31 +000010574 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010575 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010576 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010577 }
Eric Christopherfd179292009-08-27 18:07:15 +000010578
Chris Lattner97a29a52009-03-13 05:22:11 +000010579 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010580 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010581 if (NeedsCondInvert) // Invert the condition if needed.
10582 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10583 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010584
Chris Lattner97a29a52009-03-13 05:22:11 +000010585 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010586 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10587 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010588 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010589 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010590 }
Eric Christopherfd179292009-08-27 18:07:15 +000010591
Chris Lattnercee56e72009-03-13 05:53:31 +000010592 // Optimize cases that will turn into an LEA instruction. This requires
10593 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010594 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010595 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010596 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010597
Chris Lattnercee56e72009-03-13 05:53:31 +000010598 bool isFastMultiplier = false;
10599 if (Diff < 10) {
10600 switch ((unsigned char)Diff) {
10601 default: break;
10602 case 1: // result = add base, cond
10603 case 2: // result = lea base( , cond*2)
10604 case 3: // result = lea base(cond, cond*2)
10605 case 4: // result = lea base( , cond*4)
10606 case 5: // result = lea base(cond, cond*4)
10607 case 8: // result = lea base( , cond*8)
10608 case 9: // result = lea base(cond, cond*8)
10609 isFastMultiplier = true;
10610 break;
10611 }
10612 }
Eric Christopherfd179292009-08-27 18:07:15 +000010613
Chris Lattnercee56e72009-03-13 05:53:31 +000010614 if (isFastMultiplier) {
10615 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10616 if (NeedsCondInvert) // Invert the condition if needed.
10617 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10618 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010619
Chris Lattnercee56e72009-03-13 05:53:31 +000010620 // Zero extend the condition if needed.
10621 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10622 Cond);
10623 // Scale the condition by the difference.
10624 if (Diff != 1)
10625 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10626 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010627
Chris Lattnercee56e72009-03-13 05:53:31 +000010628 // Add the base if non-zero.
10629 if (FalseC->getAPIntValue() != 0)
10630 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10631 SDValue(FalseC, 0));
10632 return Cond;
10633 }
Eric Christopherfd179292009-08-27 18:07:15 +000010634 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010635 }
10636 }
Eric Christopherfd179292009-08-27 18:07:15 +000010637
Dan Gohman475871a2008-07-27 21:46:04 +000010638 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010639}
10640
Chris Lattnerd1980a52009-03-12 06:52:53 +000010641/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10642static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10643 TargetLowering::DAGCombinerInfo &DCI) {
10644 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010645
Chris Lattnerd1980a52009-03-12 06:52:53 +000010646 // If the flag operand isn't dead, don't touch this CMOV.
10647 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10648 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010649
Chris Lattnerd1980a52009-03-12 06:52:53 +000010650 // If this is a select between two integer constants, try to do some
10651 // optimizations. Note that the operands are ordered the opposite of SELECT
10652 // operands.
10653 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10654 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10655 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10656 // larger than FalseC (the false value).
10657 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010658
Chris Lattnerd1980a52009-03-12 06:52:53 +000010659 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10660 CC = X86::GetOppositeBranchCondition(CC);
10661 std::swap(TrueC, FalseC);
10662 }
Eric Christopherfd179292009-08-27 18:07:15 +000010663
Chris Lattnerd1980a52009-03-12 06:52:53 +000010664 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010665 // This is efficient for any integer data type (including i8/i16) and
10666 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010667 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10668 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010669 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10670 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010671
Chris Lattnerd1980a52009-03-12 06:52:53 +000010672 // Zero extend the condition if needed.
10673 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010674
Chris Lattnerd1980a52009-03-12 06:52:53 +000010675 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10676 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010677 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010678 if (N->getNumValues() == 2) // Dead flag value?
10679 return DCI.CombineTo(N, Cond, SDValue());
10680 return Cond;
10681 }
Eric Christopherfd179292009-08-27 18:07:15 +000010682
Chris Lattnercee56e72009-03-13 05:53:31 +000010683 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10684 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010685 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10686 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010687 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10688 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010689
Chris Lattner97a29a52009-03-13 05:22:11 +000010690 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010691 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10692 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010693 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10694 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010695
Chris Lattner97a29a52009-03-13 05:22:11 +000010696 if (N->getNumValues() == 2) // Dead flag value?
10697 return DCI.CombineTo(N, Cond, SDValue());
10698 return Cond;
10699 }
Eric Christopherfd179292009-08-27 18:07:15 +000010700
Chris Lattnercee56e72009-03-13 05:53:31 +000010701 // Optimize cases that will turn into an LEA instruction. This requires
10702 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010703 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010704 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010705 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010706
Chris Lattnercee56e72009-03-13 05:53:31 +000010707 bool isFastMultiplier = false;
10708 if (Diff < 10) {
10709 switch ((unsigned char)Diff) {
10710 default: break;
10711 case 1: // result = add base, cond
10712 case 2: // result = lea base( , cond*2)
10713 case 3: // result = lea base(cond, cond*2)
10714 case 4: // result = lea base( , cond*4)
10715 case 5: // result = lea base(cond, cond*4)
10716 case 8: // result = lea base( , cond*8)
10717 case 9: // result = lea base(cond, cond*8)
10718 isFastMultiplier = true;
10719 break;
10720 }
10721 }
Eric Christopherfd179292009-08-27 18:07:15 +000010722
Chris Lattnercee56e72009-03-13 05:53:31 +000010723 if (isFastMultiplier) {
10724 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10725 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010726 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10727 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010728 // Zero extend the condition if needed.
10729 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10730 Cond);
10731 // Scale the condition by the difference.
10732 if (Diff != 1)
10733 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10734 DAG.getConstant(Diff, Cond.getValueType()));
10735
10736 // Add the base if non-zero.
10737 if (FalseC->getAPIntValue() != 0)
10738 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10739 SDValue(FalseC, 0));
10740 if (N->getNumValues() == 2) // Dead flag value?
10741 return DCI.CombineTo(N, Cond, SDValue());
10742 return Cond;
10743 }
Eric Christopherfd179292009-08-27 18:07:15 +000010744 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010745 }
10746 }
10747 return SDValue();
10748}
10749
10750
Evan Cheng0b0cd912009-03-28 05:57:29 +000010751/// PerformMulCombine - Optimize a single multiply with constant into two
10752/// in order to implement it with two cheaper instructions, e.g.
10753/// LEA + SHL, LEA + LEA.
10754static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10755 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010756 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10757 return SDValue();
10758
Owen Andersone50ed302009-08-10 22:56:29 +000010759 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010760 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010761 return SDValue();
10762
10763 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10764 if (!C)
10765 return SDValue();
10766 uint64_t MulAmt = C->getZExtValue();
10767 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10768 return SDValue();
10769
10770 uint64_t MulAmt1 = 0;
10771 uint64_t MulAmt2 = 0;
10772 if ((MulAmt % 9) == 0) {
10773 MulAmt1 = 9;
10774 MulAmt2 = MulAmt / 9;
10775 } else if ((MulAmt % 5) == 0) {
10776 MulAmt1 = 5;
10777 MulAmt2 = MulAmt / 5;
10778 } else if ((MulAmt % 3) == 0) {
10779 MulAmt1 = 3;
10780 MulAmt2 = MulAmt / 3;
10781 }
10782 if (MulAmt2 &&
10783 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10784 DebugLoc DL = N->getDebugLoc();
10785
10786 if (isPowerOf2_64(MulAmt2) &&
10787 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10788 // If second multiplifer is pow2, issue it first. We want the multiply by
10789 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10790 // is an add.
10791 std::swap(MulAmt1, MulAmt2);
10792
10793 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010794 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010795 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010796 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010797 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010798 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010799 DAG.getConstant(MulAmt1, VT));
10800
Eric Christopherfd179292009-08-27 18:07:15 +000010801 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010802 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010803 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010804 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010805 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010806 DAG.getConstant(MulAmt2, VT));
10807
10808 // Do not add new nodes to DAG combiner worklist.
10809 DCI.CombineTo(N, NewMul, false);
10810 }
10811 return SDValue();
10812}
10813
Evan Chengad9c0a32009-12-15 00:53:42 +000010814static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10815 SDValue N0 = N->getOperand(0);
10816 SDValue N1 = N->getOperand(1);
10817 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10818 EVT VT = N0.getValueType();
10819
10820 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10821 // since the result of setcc_c is all zero's or all ones.
10822 if (N1C && N0.getOpcode() == ISD::AND &&
10823 N0.getOperand(1).getOpcode() == ISD::Constant) {
10824 SDValue N00 = N0.getOperand(0);
10825 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10826 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10827 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10828 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10829 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10830 APInt ShAmt = N1C->getAPIntValue();
10831 Mask = Mask.shl(ShAmt);
10832 if (Mask != 0)
10833 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10834 N00, DAG.getConstant(Mask, VT));
10835 }
10836 }
10837
10838 return SDValue();
10839}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010840
Nate Begeman740ab032009-01-26 00:52:55 +000010841/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10842/// when possible.
10843static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10844 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010845 EVT VT = N->getValueType(0);
10846 if (!VT.isVector() && VT.isInteger() &&
10847 N->getOpcode() == ISD::SHL)
10848 return PerformSHLCombine(N, DAG);
10849
Nate Begeman740ab032009-01-26 00:52:55 +000010850 // On X86 with SSE2 support, we can transform this to a vector shift if
10851 // all elements are shifted by the same amount. We can't do this in legalize
10852 // because the a constant vector is typically transformed to a constant pool
10853 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010854 if (!Subtarget->hasSSE2())
10855 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010856
Owen Anderson825b72b2009-08-11 20:47:22 +000010857 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010858 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010859
Mon P Wang3becd092009-01-28 08:12:05 +000010860 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010861 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010862 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010863 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010864 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10865 unsigned NumElts = VT.getVectorNumElements();
10866 unsigned i = 0;
10867 for (; i != NumElts; ++i) {
10868 SDValue Arg = ShAmtOp.getOperand(i);
10869 if (Arg.getOpcode() == ISD::UNDEF) continue;
10870 BaseShAmt = Arg;
10871 break;
10872 }
10873 for (; i != NumElts; ++i) {
10874 SDValue Arg = ShAmtOp.getOperand(i);
10875 if (Arg.getOpcode() == ISD::UNDEF) continue;
10876 if (Arg != BaseShAmt) {
10877 return SDValue();
10878 }
10879 }
10880 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010881 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010882 SDValue InVec = ShAmtOp.getOperand(0);
10883 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10884 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10885 unsigned i = 0;
10886 for (; i != NumElts; ++i) {
10887 SDValue Arg = InVec.getOperand(i);
10888 if (Arg.getOpcode() == ISD::UNDEF) continue;
10889 BaseShAmt = Arg;
10890 break;
10891 }
10892 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10893 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010894 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010895 if (C->getZExtValue() == SplatIdx)
10896 BaseShAmt = InVec.getOperand(1);
10897 }
10898 }
10899 if (BaseShAmt.getNode() == 0)
10900 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10901 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010902 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010903 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010904
Mon P Wangefa42202009-09-03 19:56:25 +000010905 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010906 if (EltVT.bitsGT(MVT::i32))
10907 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10908 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010909 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010910
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010911 // The shift amount is identical so we can do a vector shift.
10912 SDValue ValOp = N->getOperand(0);
10913 switch (N->getOpcode()) {
10914 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010915 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010916 break;
10917 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010918 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010919 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010920 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010921 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010922 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010923 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010924 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010925 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010926 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010927 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010928 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010929 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010930 break;
10931 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010932 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010933 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010934 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010935 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010936 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010937 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010938 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010939 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010940 break;
10941 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010942 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010943 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010944 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010945 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010946 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010947 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010948 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010949 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010950 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010951 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010952 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010953 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010954 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010955 }
10956 return SDValue();
10957}
10958
Evan Cheng760d1942010-01-04 21:22:48 +000010959static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010960 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010961 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010962 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010963 return SDValue();
10964
Evan Cheng760d1942010-01-04 21:22:48 +000010965 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010966 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010967 return SDValue();
10968
10969 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10970 SDValue N0 = N->getOperand(0);
10971 SDValue N1 = N->getOperand(1);
10972 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10973 std::swap(N0, N1);
10974 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10975 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010976 if (!N0.hasOneUse() || !N1.hasOneUse())
10977 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010978
10979 SDValue ShAmt0 = N0.getOperand(1);
10980 if (ShAmt0.getValueType() != MVT::i8)
10981 return SDValue();
10982 SDValue ShAmt1 = N1.getOperand(1);
10983 if (ShAmt1.getValueType() != MVT::i8)
10984 return SDValue();
10985 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10986 ShAmt0 = ShAmt0.getOperand(0);
10987 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10988 ShAmt1 = ShAmt1.getOperand(0);
10989
10990 DebugLoc DL = N->getDebugLoc();
10991 unsigned Opc = X86ISD::SHLD;
10992 SDValue Op0 = N0.getOperand(0);
10993 SDValue Op1 = N1.getOperand(0);
10994 if (ShAmt0.getOpcode() == ISD::SUB) {
10995 Opc = X86ISD::SHRD;
10996 std::swap(Op0, Op1);
10997 std::swap(ShAmt0, ShAmt1);
10998 }
10999
Evan Cheng8b1190a2010-04-28 01:18:01 +000011000 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011001 if (ShAmt1.getOpcode() == ISD::SUB) {
11002 SDValue Sum = ShAmt1.getOperand(0);
11003 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011004 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11005 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11006 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11007 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011008 return DAG.getNode(Opc, DL, VT,
11009 Op0, Op1,
11010 DAG.getNode(ISD::TRUNCATE, DL,
11011 MVT::i8, ShAmt0));
11012 }
11013 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11014 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11015 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011016 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011017 return DAG.getNode(Opc, DL, VT,
11018 N0.getOperand(0), N1.getOperand(0),
11019 DAG.getNode(ISD::TRUNCATE, DL,
11020 MVT::i8, ShAmt0));
11021 }
11022
11023 return SDValue();
11024}
11025
Chris Lattner149a4e52008-02-22 02:09:43 +000011026/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011027static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011028 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011029 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11030 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011031 // A preferable solution to the general problem is to figure out the right
11032 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011033
11034 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011035 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011036 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011037 if (VT.getSizeInBits() != 64)
11038 return SDValue();
11039
Devang Patel578efa92009-06-05 21:57:13 +000011040 const Function *F = DAG.getMachineFunction().getFunction();
11041 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011042 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011043 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011044 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011045 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011046 isa<LoadSDNode>(St->getValue()) &&
11047 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11048 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011049 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011050 LoadSDNode *Ld = 0;
11051 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011052 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011053 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011054 // Must be a store of a load. We currently handle two cases: the load
11055 // is a direct child, and it's under an intervening TokenFactor. It is
11056 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011057 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011058 Ld = cast<LoadSDNode>(St->getChain());
11059 else if (St->getValue().hasOneUse() &&
11060 ChainVal->getOpcode() == ISD::TokenFactor) {
11061 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011062 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011063 TokenFactorIndex = i;
11064 Ld = cast<LoadSDNode>(St->getValue());
11065 } else
11066 Ops.push_back(ChainVal->getOperand(i));
11067 }
11068 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011069
Evan Cheng536e6672009-03-12 05:59:15 +000011070 if (!Ld || !ISD::isNormalLoad(Ld))
11071 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011072
Evan Cheng536e6672009-03-12 05:59:15 +000011073 // If this is not the MMX case, i.e. we are just turning i64 load/store
11074 // into f64 load/store, avoid the transformation if there are multiple
11075 // uses of the loaded value.
11076 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11077 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011078
Evan Cheng536e6672009-03-12 05:59:15 +000011079 DebugLoc LdDL = Ld->getDebugLoc();
11080 DebugLoc StDL = N->getDebugLoc();
11081 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11082 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11083 // pair instead.
11084 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011085 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011086 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11087 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011088 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011089 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011090 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011091 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011092 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011093 Ops.size());
11094 }
Evan Cheng536e6672009-03-12 05:59:15 +000011095 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011096 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011097 St->isVolatile(), St->isNonTemporal(),
11098 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011099 }
Evan Cheng536e6672009-03-12 05:59:15 +000011100
11101 // Otherwise, lower to two pairs of 32-bit loads / stores.
11102 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011103 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11104 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011105
Owen Anderson825b72b2009-08-11 20:47:22 +000011106 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011107 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011108 Ld->isVolatile(), Ld->isNonTemporal(),
11109 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011110 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011111 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011112 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011113 MinAlign(Ld->getAlignment(), 4));
11114
11115 SDValue NewChain = LoLd.getValue(1);
11116 if (TokenFactorIndex != -1) {
11117 Ops.push_back(LoLd);
11118 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011119 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011120 Ops.size());
11121 }
11122
11123 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011124 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11125 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011126
11127 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011128 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011129 St->isVolatile(), St->isNonTemporal(),
11130 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011131 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011132 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011133 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011134 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011135 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011136 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011137 }
Dan Gohman475871a2008-07-27 21:46:04 +000011138 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011139}
11140
Chris Lattner6cf73262008-01-25 06:14:17 +000011141/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11142/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011143static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011144 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11145 // F[X]OR(0.0, x) -> x
11146 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011147 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11148 if (C->getValueAPF().isPosZero())
11149 return N->getOperand(1);
11150 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11151 if (C->getValueAPF().isPosZero())
11152 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011153 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011154}
11155
11156/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011157static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011158 // FAND(0.0, x) -> 0.0
11159 // FAND(x, 0.0) -> 0.0
11160 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11161 if (C->getValueAPF().isPosZero())
11162 return N->getOperand(0);
11163 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11164 if (C->getValueAPF().isPosZero())
11165 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011166 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011167}
11168
Dan Gohmane5af2d32009-01-29 01:59:02 +000011169static SDValue PerformBTCombine(SDNode *N,
11170 SelectionDAG &DAG,
11171 TargetLowering::DAGCombinerInfo &DCI) {
11172 // BT ignores high bits in the bit index operand.
11173 SDValue Op1 = N->getOperand(1);
11174 if (Op1.hasOneUse()) {
11175 unsigned BitWidth = Op1.getValueSizeInBits();
11176 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11177 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011178 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11179 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011180 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011181 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11182 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11183 DCI.CommitTargetLoweringOpt(TLO);
11184 }
11185 return SDValue();
11186}
Chris Lattner83e6c992006-10-04 06:57:07 +000011187
Eli Friedman7a5e5552009-06-07 06:52:44 +000011188static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11189 SDValue Op = N->getOperand(0);
11190 if (Op.getOpcode() == ISD::BIT_CONVERT)
11191 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011192 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011193 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011194 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011195 OpVT.getVectorElementType().getSizeInBits()) {
11196 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
11197 }
11198 return SDValue();
11199}
11200
Evan Cheng2e489c42009-12-16 00:53:11 +000011201static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11202 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11203 // (and (i32 x86isd::setcc_carry), 1)
11204 // This eliminates the zext. This transformation is necessary because
11205 // ISD::SETCC is always legalized to i8.
11206 DebugLoc dl = N->getDebugLoc();
11207 SDValue N0 = N->getOperand(0);
11208 EVT VT = N->getValueType(0);
11209 if (N0.getOpcode() == ISD::AND &&
11210 N0.hasOneUse() &&
11211 N0.getOperand(0).hasOneUse()) {
11212 SDValue N00 = N0.getOperand(0);
11213 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
11214 return SDValue();
11215 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11216 if (!C || C->getZExtValue() != 1)
11217 return SDValue();
11218 return DAG.getNode(ISD::AND, dl, VT,
11219 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
11220 N00.getOperand(0), N00.getOperand(1)),
11221 DAG.getConstant(1, VT));
11222 }
11223
11224 return SDValue();
11225}
11226
Dan Gohman475871a2008-07-27 21:46:04 +000011227SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000011228 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011229 SelectionDAG &DAG = DCI.DAG;
11230 switch (N->getOpcode()) {
11231 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011232 case ISD::EXTRACT_VECTOR_ELT:
11233 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000011234 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011235 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000011236 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000011237 case ISD::SHL:
11238 case ISD::SRA:
11239 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011240 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000011241 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000011242 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000011243 case X86ISD::FOR: return PerformFORCombine(N, DAG);
11244 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000011245 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011246 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000011247 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011248 case X86ISD::SHUFPS: // Handle all target specific shuffles
11249 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000011250 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011251 case X86ISD::PUNPCKHBW:
11252 case X86ISD::PUNPCKHWD:
11253 case X86ISD::PUNPCKHDQ:
11254 case X86ISD::PUNPCKHQDQ:
11255 case X86ISD::UNPCKHPS:
11256 case X86ISD::UNPCKHPD:
11257 case X86ISD::PUNPCKLBW:
11258 case X86ISD::PUNPCKLWD:
11259 case X86ISD::PUNPCKLDQ:
11260 case X86ISD::PUNPCKLQDQ:
11261 case X86ISD::UNPCKLPS:
11262 case X86ISD::UNPCKLPD:
11263 case X86ISD::MOVHLPS:
11264 case X86ISD::MOVLHPS:
11265 case X86ISD::PSHUFD:
11266 case X86ISD::PSHUFHW:
11267 case X86ISD::PSHUFLW:
11268 case X86ISD::MOVSS:
11269 case X86ISD::MOVSD:
11270 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011271 }
11272
Dan Gohman475871a2008-07-27 21:46:04 +000011273 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011274}
11275
Evan Chenge5b51ac2010-04-17 06:13:15 +000011276/// isTypeDesirableForOp - Return true if the target has native support for
11277/// the specified value type and it is 'desirable' to use the type for the
11278/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
11279/// instruction encodings are longer and some i16 instructions are slow.
11280bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
11281 if (!isTypeLegal(VT))
11282 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011283 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000011284 return true;
11285
11286 switch (Opc) {
11287 default:
11288 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000011289 case ISD::LOAD:
11290 case ISD::SIGN_EXTEND:
11291 case ISD::ZERO_EXTEND:
11292 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011293 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011294 case ISD::SRL:
11295 case ISD::SUB:
11296 case ISD::ADD:
11297 case ISD::MUL:
11298 case ISD::AND:
11299 case ISD::OR:
11300 case ISD::XOR:
11301 return false;
11302 }
11303}
11304
11305/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000011306/// beneficial for dag combiner to promote the specified node. If true, it
11307/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011308bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011309 EVT VT = Op.getValueType();
11310 if (VT != MVT::i16)
11311 return false;
11312
Evan Cheng4c26e932010-04-19 19:29:22 +000011313 bool Promote = false;
11314 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011315 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011316 default: break;
11317 case ISD::LOAD: {
11318 LoadSDNode *LD = cast<LoadSDNode>(Op);
11319 // If the non-extending load has a single use and it's not live out, then it
11320 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011321 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11322 Op.hasOneUse()*/) {
11323 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11324 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11325 // The only case where we'd want to promote LOAD (rather then it being
11326 // promoted as an operand is when it's only use is liveout.
11327 if (UI->getOpcode() != ISD::CopyToReg)
11328 return false;
11329 }
11330 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011331 Promote = true;
11332 break;
11333 }
11334 case ISD::SIGN_EXTEND:
11335 case ISD::ZERO_EXTEND:
11336 case ISD::ANY_EXTEND:
11337 Promote = true;
11338 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011339 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011340 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011341 SDValue N0 = Op.getOperand(0);
11342 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011343 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011344 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011345 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011346 break;
11347 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011348 case ISD::ADD:
11349 case ISD::MUL:
11350 case ISD::AND:
11351 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011352 case ISD::XOR:
11353 Commute = true;
11354 // fallthrough
11355 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011356 SDValue N0 = Op.getOperand(0);
11357 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011358 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011359 return false;
11360 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011361 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011362 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011363 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011364 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011365 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011366 }
11367 }
11368
11369 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011370 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011371}
11372
Evan Cheng60c07e12006-07-05 22:17:51 +000011373//===----------------------------------------------------------------------===//
11374// X86 Inline Assembly Support
11375//===----------------------------------------------------------------------===//
11376
Chris Lattnerb8105652009-07-20 17:51:36 +000011377static bool LowerToBSwap(CallInst *CI) {
11378 // FIXME: this should verify that we are targetting a 486 or better. If not,
11379 // we will turn this bswap into something that will be lowered to logical ops
11380 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11381 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000011382
Chris Lattnerb8105652009-07-20 17:51:36 +000011383 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000011384 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011385 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011386 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000011387 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011388
Chris Lattnerb8105652009-07-20 17:51:36 +000011389 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11390 if (!Ty || Ty->getBitWidth() % 16 != 0)
11391 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011392
Chris Lattnerb8105652009-07-20 17:51:36 +000011393 // Okay, we can do this xform, do so now.
11394 const Type *Tys[] = { Ty };
11395 Module *M = CI->getParent()->getParent()->getParent();
11396 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000011397
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011398 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000011399 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000011400
Chris Lattnerb8105652009-07-20 17:51:36 +000011401 CI->replaceAllUsesWith(Op);
11402 CI->eraseFromParent();
11403 return true;
11404}
11405
11406bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11407 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
John Thompson44ab89e2010-10-29 17:29:13 +000011408 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
Chris Lattnerb8105652009-07-20 17:51:36 +000011409
11410 std::string AsmStr = IA->getAsmString();
11411
11412 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011413 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000011414 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000011415
11416 switch (AsmPieces.size()) {
11417 default: return false;
11418 case 1:
11419 AsmStr = AsmPieces[0];
11420 AsmPieces.clear();
11421 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11422
11423 // bswap $0
11424 if (AsmPieces.size() == 2 &&
11425 (AsmPieces[0] == "bswap" ||
11426 AsmPieces[0] == "bswapq" ||
11427 AsmPieces[0] == "bswapl") &&
11428 (AsmPieces[1] == "$0" ||
11429 AsmPieces[1] == "${0:q}")) {
11430 // No need to check constraints, nothing other than the equivalent of
11431 // "=r,0" would be valid here.
11432 return LowerToBSwap(CI);
11433 }
11434 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011435 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011436 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011437 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011438 AsmPieces[1] == "$$8," &&
11439 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011440 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11441 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011442 const std::string &Constraints = IA->getConstraintString();
11443 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011444 std::sort(AsmPieces.begin(), AsmPieces.end());
11445 if (AsmPieces.size() == 4 &&
11446 AsmPieces[0] == "~{cc}" &&
11447 AsmPieces[1] == "~{dirflag}" &&
11448 AsmPieces[2] == "~{flags}" &&
11449 AsmPieces[3] == "~{fpsr}") {
11450 return LowerToBSwap(CI);
11451 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011452 }
11453 break;
11454 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000011455 if (CI->getType()->isIntegerTy(32) &&
11456 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11457 SmallVector<StringRef, 4> Words;
11458 SplitString(AsmPieces[0], Words, " \t,");
11459 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11460 Words[2] == "${0:w}") {
11461 Words.clear();
11462 SplitString(AsmPieces[1], Words, " \t,");
11463 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
11464 Words[2] == "$0") {
11465 Words.clear();
11466 SplitString(AsmPieces[2], Words, " \t,");
11467 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11468 Words[2] == "${0:w}") {
11469 AsmPieces.clear();
11470 const std::string &Constraints = IA->getConstraintString();
11471 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
11472 std::sort(AsmPieces.begin(), AsmPieces.end());
11473 if (AsmPieces.size() == 4 &&
11474 AsmPieces[0] == "~{cc}" &&
11475 AsmPieces[1] == "~{dirflag}" &&
11476 AsmPieces[2] == "~{flags}" &&
11477 AsmPieces[3] == "~{fpsr}") {
11478 return LowerToBSwap(CI);
11479 }
11480 }
11481 }
11482 }
11483 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011484 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011485 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011486 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11487 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11488 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011489 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011490 SplitString(AsmPieces[0], Words, " \t");
11491 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11492 Words.clear();
11493 SplitString(AsmPieces[1], Words, " \t");
11494 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11495 Words.clear();
11496 SplitString(AsmPieces[2], Words, " \t,");
11497 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11498 Words[2] == "%edx") {
11499 return LowerToBSwap(CI);
11500 }
11501 }
11502 }
11503 }
11504 break;
11505 }
11506 return false;
11507}
11508
11509
11510
Chris Lattnerf4dff842006-07-11 02:54:03 +000011511/// getConstraintType - Given a constraint letter, return the type of
11512/// constraint it is for this target.
11513X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011514X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11515 if (Constraint.size() == 1) {
11516 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000011517 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000011518 case 'q':
11519 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000011520 case 'f':
11521 case 't':
11522 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011523 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000011524 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000011525 case 'Y':
11526 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000011527 case 'a':
11528 case 'b':
11529 case 'c':
11530 case 'd':
11531 case 'S':
11532 case 'D':
11533 case 'A':
11534 return C_Register;
11535 case 'I':
11536 case 'J':
11537 case 'K':
11538 case 'L':
11539 case 'M':
11540 case 'N':
11541 case 'G':
11542 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000011543 case 'e':
11544 case 'Z':
11545 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011546 default:
11547 break;
11548 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011549 }
Chris Lattner4234f572007-03-25 02:14:49 +000011550 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011551}
11552
John Thompson44ab89e2010-10-29 17:29:13 +000011553/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000011554/// This object must already have been set up with the operand type
11555/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000011556TargetLowering::ConstraintWeight
11557 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000011558 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000011559 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011560 Value *CallOperandVal = info.CallOperandVal;
11561 // If we don't have a value, we can't do a match,
11562 // but allow it at the lowest weight.
11563 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000011564 return CW_Default;
11565 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000011566 // Look at the constraint type.
11567 switch (*constraint) {
11568 default:
John Thompson44ab89e2010-10-29 17:29:13 +000011569 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11570 case 'R':
11571 case 'q':
11572 case 'Q':
11573 case 'a':
11574 case 'b':
11575 case 'c':
11576 case 'd':
11577 case 'S':
11578 case 'D':
11579 case 'A':
11580 if (CallOperandVal->getType()->isIntegerTy())
11581 weight = CW_SpecificReg;
11582 break;
11583 case 'f':
11584 case 't':
11585 case 'u':
11586 if (type->isFloatingPointTy())
11587 weight = CW_SpecificReg;
11588 break;
11589 case 'y':
11590 if (type->isX86_MMXTy() && !DisableMMX && Subtarget->hasMMX())
11591 weight = CW_SpecificReg;
11592 break;
11593 case 'x':
11594 case 'Y':
11595 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1())
11596 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011597 break;
11598 case 'I':
11599 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11600 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000011601 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011602 }
11603 break;
John Thompson44ab89e2010-10-29 17:29:13 +000011604 case 'J':
11605 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11606 if (C->getZExtValue() <= 63)
11607 weight = CW_Constant;
11608 }
11609 break;
11610 case 'K':
11611 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11612 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
11613 weight = CW_Constant;
11614 }
11615 break;
11616 case 'L':
11617 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11618 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
11619 weight = CW_Constant;
11620 }
11621 break;
11622 case 'M':
11623 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11624 if (C->getZExtValue() <= 3)
11625 weight = CW_Constant;
11626 }
11627 break;
11628 case 'N':
11629 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11630 if (C->getZExtValue() <= 0xff)
11631 weight = CW_Constant;
11632 }
11633 break;
11634 case 'G':
11635 case 'C':
11636 if (dyn_cast<ConstantFP>(CallOperandVal)) {
11637 weight = CW_Constant;
11638 }
11639 break;
11640 case 'e':
11641 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11642 if ((C->getSExtValue() >= -0x80000000LL) &&
11643 (C->getSExtValue() <= 0x7fffffffLL))
11644 weight = CW_Constant;
11645 }
11646 break;
11647 case 'Z':
11648 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11649 if (C->getZExtValue() <= 0xffffffff)
11650 weight = CW_Constant;
11651 }
11652 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011653 }
11654 return weight;
11655}
11656
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011657/// LowerXConstraint - try to replace an X constraint, which matches anything,
11658/// with another that has more specific requirements based on the type of the
11659/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000011660const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000011661LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000011662 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
11663 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000011664 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011665 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000011666 return "Y";
11667 if (Subtarget->hasSSE1())
11668 return "x";
11669 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011670
Chris Lattner5e764232008-04-26 23:02:14 +000011671 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011672}
11673
Chris Lattner48884cd2007-08-25 00:47:38 +000011674/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11675/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000011676void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000011677 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000011678 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000011679 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011680 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000011681
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011682 switch (Constraint) {
11683 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000011684 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000011685 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011686 if (C->getZExtValue() <= 31) {
11687 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011688 break;
11689 }
Devang Patel84f7fd22007-03-17 00:13:28 +000011690 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011691 return;
Evan Cheng364091e2008-09-22 23:57:37 +000011692 case 'J':
11693 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011694 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000011695 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11696 break;
11697 }
11698 }
11699 return;
11700 case 'K':
11701 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011702 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000011703 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11704 break;
11705 }
11706 }
11707 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000011708 case 'N':
11709 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011710 if (C->getZExtValue() <= 255) {
11711 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011712 break;
11713 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000011714 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011715 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011716 case 'e': {
11717 // 32-bit signed value
11718 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011719 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11720 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011721 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011722 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000011723 break;
11724 }
11725 // FIXME gcc accepts some relocatable values here too, but only in certain
11726 // memory models; it's complicated.
11727 }
11728 return;
11729 }
11730 case 'Z': {
11731 // 32-bit unsigned value
11732 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011733 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11734 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011735 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11736 break;
11737 }
11738 }
11739 // FIXME gcc accepts some relocatable values here too, but only in certain
11740 // memory models; it's complicated.
11741 return;
11742 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011743 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011744 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011745 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011746 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011747 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011748 break;
11749 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011750
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011751 // In any sort of PIC mode addresses need to be computed at runtime by
11752 // adding in a register or some sort of table lookup. These can't
11753 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011754 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011755 return;
11756
Chris Lattnerdc43a882007-05-03 16:52:29 +000011757 // If we are in non-pic codegen mode, we allow the address of a global (with
11758 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011759 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011760 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011761
Chris Lattner49921962009-05-08 18:23:14 +000011762 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11763 while (1) {
11764 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11765 Offset += GA->getOffset();
11766 break;
11767 } else if (Op.getOpcode() == ISD::ADD) {
11768 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11769 Offset += C->getZExtValue();
11770 Op = Op.getOperand(0);
11771 continue;
11772 }
11773 } else if (Op.getOpcode() == ISD::SUB) {
11774 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11775 Offset += -C->getZExtValue();
11776 Op = Op.getOperand(0);
11777 continue;
11778 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011779 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011780
Chris Lattner49921962009-05-08 18:23:14 +000011781 // Otherwise, this isn't something we can handle, reject it.
11782 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011783 }
Eric Christopherfd179292009-08-27 18:07:15 +000011784
Dan Gohman46510a72010-04-15 01:51:59 +000011785 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011786 // If we require an extra load to get this address, as in PIC mode, we
11787 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011788 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11789 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011790 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011791
Devang Patel0d881da2010-07-06 22:08:15 +000011792 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11793 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011794 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011795 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011796 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011797
Gabor Greifba36cb52008-08-28 21:40:38 +000011798 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011799 Ops.push_back(Result);
11800 return;
11801 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011802 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011803}
11804
Chris Lattner259e97c2006-01-31 19:43:35 +000011805std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011806getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011807 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011808 if (Constraint.size() == 1) {
11809 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011810 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011811 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011812 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11813 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011814 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011815 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11816 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11817 X86::R10D,X86::R11D,X86::R12D,
11818 X86::R13D,X86::R14D,X86::R15D,
11819 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011820 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011821 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11822 X86::SI, X86::DI, X86::R8W,X86::R9W,
11823 X86::R10W,X86::R11W,X86::R12W,
11824 X86::R13W,X86::R14W,X86::R15W,
11825 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011826 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011827 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11828 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11829 X86::R10B,X86::R11B,X86::R12B,
11830 X86::R13B,X86::R14B,X86::R15B,
11831 X86::BPL, X86::SPL, 0);
11832
Owen Anderson825b72b2009-08-11 20:47:22 +000011833 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011834 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11835 X86::RSI, X86::RDI, X86::R8, X86::R9,
11836 X86::R10, X86::R11, X86::R12,
11837 X86::R13, X86::R14, X86::R15,
11838 X86::RBP, X86::RSP, 0);
11839
11840 break;
11841 }
Eric Christopherfd179292009-08-27 18:07:15 +000011842 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011843 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011844 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011845 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011846 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011847 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011848 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011849 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011850 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011851 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11852 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011853 }
11854 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011855
Chris Lattner1efa40f2006-02-22 00:56:39 +000011856 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011857}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011858
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011859std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011860X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011861 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011862 // First, see if this is a constraint that directly corresponds to an LLVM
11863 // register class.
11864 if (Constraint.size() == 1) {
11865 // GCC Constraint Letters
11866 switch (Constraint[0]) {
11867 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011868 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011869 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011870 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011871 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011872 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011873 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011874 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011875 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011876 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011877 case 'R': // LEGACY_REGS
11878 if (VT == MVT::i8)
11879 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11880 if (VT == MVT::i16)
11881 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11882 if (VT == MVT::i32 || !Subtarget->is64Bit())
11883 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11884 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011885 case 'f': // FP Stack registers.
11886 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11887 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011888 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011889 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011890 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011891 return std::make_pair(0U, X86::RFP64RegisterClass);
11892 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011893 case 'y': // MMX_REGS if MMX allowed.
11894 if (!Subtarget->hasMMX()) break;
11895 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011896 case 'Y': // SSE_REGS if SSE2 allowed
11897 if (!Subtarget->hasSSE2()) break;
11898 // FALL THROUGH.
11899 case 'x': // SSE_REGS if SSE1 allowed
11900 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011901
Owen Anderson825b72b2009-08-11 20:47:22 +000011902 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011903 default: break;
11904 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011905 case MVT::f32:
11906 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011907 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011908 case MVT::f64:
11909 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011910 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011911 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011912 case MVT::v16i8:
11913 case MVT::v8i16:
11914 case MVT::v4i32:
11915 case MVT::v2i64:
11916 case MVT::v4f32:
11917 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011918 return std::make_pair(0U, X86::VR128RegisterClass);
11919 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011920 break;
11921 }
11922 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011923
Chris Lattnerf76d1802006-07-31 23:26:50 +000011924 // Use the default implementation in TargetLowering to convert the register
11925 // constraint into a member of a register class.
11926 std::pair<unsigned, const TargetRegisterClass*> Res;
11927 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011928
11929 // Not found as a standard register?
11930 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011931 // Map st(0) -> st(7) -> ST0
11932 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11933 tolower(Constraint[1]) == 's' &&
11934 tolower(Constraint[2]) == 't' &&
11935 Constraint[3] == '(' &&
11936 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11937 Constraint[5] == ')' &&
11938 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011939
Chris Lattner56d77c72009-09-13 22:41:48 +000011940 Res.first = X86::ST0+Constraint[4]-'0';
11941 Res.second = X86::RFP80RegisterClass;
11942 return Res;
11943 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011944
Chris Lattner56d77c72009-09-13 22:41:48 +000011945 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011946 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011947 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011948 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011949 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011950 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011951
11952 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011953 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011954 Res.first = X86::EFLAGS;
11955 Res.second = X86::CCRRegisterClass;
11956 return Res;
11957 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011958
Dale Johannesen330169f2008-11-13 21:52:36 +000011959 // 'A' means EAX + EDX.
11960 if (Constraint == "A") {
11961 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011962 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011963 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011964 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011965 return Res;
11966 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011967
Chris Lattnerf76d1802006-07-31 23:26:50 +000011968 // Otherwise, check to see if this is a register class of the wrong value
11969 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11970 // turn into {ax},{dx}.
11971 if (Res.second->hasType(VT))
11972 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011973
Chris Lattnerf76d1802006-07-31 23:26:50 +000011974 // All of the single-register GCC register classes map their values onto
11975 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11976 // really want an 8-bit or 32-bit register, map to the appropriate register
11977 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011978 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011979 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011980 unsigned DestReg = 0;
11981 switch (Res.first) {
11982 default: break;
11983 case X86::AX: DestReg = X86::AL; break;
11984 case X86::DX: DestReg = X86::DL; break;
11985 case X86::CX: DestReg = X86::CL; break;
11986 case X86::BX: DestReg = X86::BL; break;
11987 }
11988 if (DestReg) {
11989 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011990 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011991 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011992 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011993 unsigned DestReg = 0;
11994 switch (Res.first) {
11995 default: break;
11996 case X86::AX: DestReg = X86::EAX; break;
11997 case X86::DX: DestReg = X86::EDX; break;
11998 case X86::CX: DestReg = X86::ECX; break;
11999 case X86::BX: DestReg = X86::EBX; break;
12000 case X86::SI: DestReg = X86::ESI; break;
12001 case X86::DI: DestReg = X86::EDI; break;
12002 case X86::BP: DestReg = X86::EBP; break;
12003 case X86::SP: DestReg = X86::ESP; break;
12004 }
12005 if (DestReg) {
12006 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012007 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012008 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012009 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012010 unsigned DestReg = 0;
12011 switch (Res.first) {
12012 default: break;
12013 case X86::AX: DestReg = X86::RAX; break;
12014 case X86::DX: DestReg = X86::RDX; break;
12015 case X86::CX: DestReg = X86::RCX; break;
12016 case X86::BX: DestReg = X86::RBX; break;
12017 case X86::SI: DestReg = X86::RSI; break;
12018 case X86::DI: DestReg = X86::RDI; break;
12019 case X86::BP: DestReg = X86::RBP; break;
12020 case X86::SP: DestReg = X86::RSP; break;
12021 }
12022 if (DestReg) {
12023 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012024 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012025 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012026 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012027 } else if (Res.second == X86::FR32RegisterClass ||
12028 Res.second == X86::FR64RegisterClass ||
12029 Res.second == X86::VR128RegisterClass) {
12030 // Handle references to XMM physical registers that got mapped into the
12031 // wrong class. This can happen with constraints like {xmm0} where the
12032 // target independent register mapper will just pick the first match it can
12033 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012034 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012035 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012036 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012037 Res.second = X86::FR64RegisterClass;
12038 else if (X86::VR128RegisterClass->hasType(VT))
12039 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012040 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012041
Chris Lattnerf76d1802006-07-31 23:26:50 +000012042 return Res;
12043}