blob: d293081449ed35b708755dcbfbb1ebab1621c125 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Evan Cheng10e86422008-04-25 19:11:04 +000061// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000062static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000063 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000064
Chris Lattnerf0144122009-07-28 03:13:23 +000065static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Michael J. Spencerec38de22010-10-10 22:04:20 +000066
Eric Christopher62f35a22010-07-05 19:26:33 +000067 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Michael J. Spencerec38de22010-10-10 22:04:20 +000068
Eric Christopher62f35a22010-07-05 19:26:33 +000069 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
70 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000071 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000072 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000074 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000075 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000076 return new TargetLoweringObjectFileCOFF();
Michael J. Spencerec38de22010-10-10 22:04:20 +000077 }
Eric Christopher62f35a22010-07-05 19:26:33 +000078 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000079}
80
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000081X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000082 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000083 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000084 X86ScalarSSEf64 = Subtarget->hasSSE2();
85 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000086 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 // Set up the TargetLowering object.
92
93 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000096 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000097 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000098
Michael J. Spencer92bf38c2010-10-10 23:11:06 +000099 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000100 // Setup Windows compiler runtime calls.
101 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000102 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
103 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000104 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000105 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000106 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000107 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
108 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000109 }
110
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000112 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 setUseUnderscoreSetJmp(false);
114 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000115 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000116 // MS runtime is weird: it exports _setjmp, but longjmp!
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(false);
119 } else {
120 setUseUnderscoreSetJmp(true);
121 setUseUnderscoreLongJmp(true);
122 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000123
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000124 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000126 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000128 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000130
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000132
Scott Michelfdc40a02009-02-17 22:15:04 +0000133 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000135 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000159 // We have an algorithm for SSE2->double, and we turn this into a
160 // 64-bit FILD followed by conditional FADD for other targets.
161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000162 // We have an algorithm for SSE2, and we turn this into a 64-bit
163 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000164 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000165 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
168 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171
Devang Patel6a784892009-06-05 18:48:29 +0000172 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000173 // SSE has no i16 to fp conversion, only i32
174 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000178 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000181 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000182 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
184 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000185 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000186
Dale Johannesen73328d12007-09-19 23:55:34 +0000187 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
188 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
190 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000191
Evan Cheng02568ff2006-01-30 22:13:22 +0000192 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
193 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
195 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000196
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000197 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000199 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000201 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
203 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000204 }
205
206 // Handle FP_TO_UINT by promoting the destination to a larger signed
207 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
209 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000211
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000215 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000216 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 // Expand FP_TO_UINT into a select.
218 // FIXME: We would like to use a Custom expander here eventually to do
219 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000222 // With SSE3 we can use fisttpll to convert to a signed i64; without
223 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000225 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226
Chris Lattner399610a2006-12-05 18:22:22 +0000227 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000228 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
230 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000231 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000232 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000233 // Without SSE, i64->f64 goes through memory.
234 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000235 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000236 }
Chris Lattner21f66852005-12-23 05:15:23 +0000237
Dan Gohmanb00ee212008-02-18 19:34:53 +0000238 // Scalar integer divide and remainder are lowered to use operations that
239 // produce two results, to match the available instructions. This exposes
240 // the two-result form to trivial CSE, which is able to combine x/y and x%y
241 // into a single instruction.
242 //
243 // Scalar integer multiply-high is also lowered to use two-result
244 // operations, to match the available instructions. However, plain multiply
245 // (low) operations are left as Legal, as there are single-result
246 // instructions for this in x86. Using the two-result multiply instructions
247 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
252 setOperationAction(ISD::SREM , MVT::i8 , Expand);
253 setOperationAction(ISD::UREM , MVT::i8 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
258 setOperationAction(ISD::SREM , MVT::i16 , Expand);
259 setOperationAction(ISD::UREM , MVT::i16 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
264 setOperationAction(ISD::SREM , MVT::i32 , Expand);
265 setOperationAction(ISD::UREM , MVT::i32 , Expand);
266 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
267 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
268 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
269 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
270 setOperationAction(ISD::SREM , MVT::i64 , Expand);
271 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
274 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
275 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
276 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000277 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
279 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
280 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
281 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
282 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
283 setOperationAction(ISD::FREM , MVT::f32 , Expand);
284 setOperationAction(ISD::FREM , MVT::f64 , Expand);
285 setOperationAction(ISD::FREM , MVT::f80 , Expand);
286 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
291 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
295 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
296 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000297 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
299 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
300 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 }
302
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
304 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000305
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000308 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000309 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000310 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
312 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000316 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
318 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
319 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
320 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
323 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000326
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000327 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
331 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000332 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
334 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000335 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
338 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
339 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
340 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000341 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000342 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000343 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000352
Evan Chengd2cde682008-03-10 19:38:10 +0000353 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000355
Eric Christopher9a9d2752010-07-22 02:48:34 +0000356 // We may not have a libcall for MEMBARRIER so we should lower this.
357 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000358
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000359 // On X86 and X86-64, atomic operations are lowered to locked instructions.
360 // Locked instructions, in turn, have implicit fence semantics (all memory
361 // operations are flushed before issuing the locked instruction, and they
362 // are not buffered), so we can fold away the common pattern of
363 // fence-atomic-fence.
364 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000427 if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000626 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000627 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628 }
629
Dale Johannesen0488fb62010-09-30 23:57:10 +0000630 // MMX-sized vectors (other than x86mmx) are expected to be expanded
631 // into smaller operations.
632 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
633 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
634 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
635 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
636 setOperationAction(ISD::AND, MVT::v8i8, Expand);
637 setOperationAction(ISD::AND, MVT::v4i16, Expand);
638 setOperationAction(ISD::AND, MVT::v2i32, Expand);
639 setOperationAction(ISD::AND, MVT::v1i64, Expand);
640 setOperationAction(ISD::OR, MVT::v8i8, Expand);
641 setOperationAction(ISD::OR, MVT::v4i16, Expand);
642 setOperationAction(ISD::OR, MVT::v2i32, Expand);
643 setOperationAction(ISD::OR, MVT::v1i64, Expand);
644 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
645 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
646 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
647 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
650 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
651 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
652 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
653 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
654 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
655 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
656 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
657 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Expand);
658 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Expand);
659 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Expand);
660 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Expand);
661
Evan Cheng92722532009-03-26 23:06:32 +0000662 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
668 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
669 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
670 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
671 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
675 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
676 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677 }
678
Evan Cheng92722532009-03-26 23:06:32 +0000679 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000681
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000682 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
683 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
685 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
686 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
690 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
691 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
692 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
693 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
694 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
695 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
696 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
697 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
698 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
699 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
700 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
701 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
702 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
703 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
704 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
707 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
708 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000710
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
712 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
714 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000716
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000717 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
718 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
719 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
720 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
721 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
722
Evan Cheng2c3ae372006-04-12 21:21:57 +0000723 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
725 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000726 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000727 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000728 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000729 // Do not attempt to custom lower non-128-bit vectors
730 if (!VT.is128BitVector())
731 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 setOperationAction(ISD::BUILD_VECTOR,
733 VT.getSimpleVT().SimpleTy, Custom);
734 setOperationAction(ISD::VECTOR_SHUFFLE,
735 VT.getSimpleVT().SimpleTy, Custom);
736 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
737 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000739
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
741 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
742 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
743 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
744 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
745 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000746
Nate Begemancdd1eec2008-02-12 22:51:28 +0000747 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
749 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000750 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000752 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
754 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000755 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000756
757 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000758 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000759 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000760
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000765 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000767 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000769 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000771 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000772
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000774
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
777 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
778 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
779 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
782 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000783 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000784
Nate Begeman14d12ca2008-02-11 04:19:36 +0000785 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000786 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
787 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
788 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
789 setOperationAction(ISD::FRINT, MVT::f32, Legal);
790 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
791 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
792 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
793 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
794 setOperationAction(ISD::FRINT, MVT::f64, Legal);
795 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
796
Nate Begeman14d12ca2008-02-11 04:19:36 +0000797 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000799
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000800 // Can turn SHL into an integer multiply.
801 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000802 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000803
Nate Begeman14d12ca2008-02-11 04:19:36 +0000804 // i8 and i16 vectors are custom , because the source register and source
805 // source memory operand types are not the same width. f32 vectors are
806 // custom since the immediate controlling the insert encodes additional
807 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
809 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
810 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
811 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000812
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
814 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000817
818 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000821 }
822 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823
Nate Begeman30a0de92008-07-17 16:51:19 +0000824 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000826 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000827
David Greene9b9838d2009-06-29 16:47:10 +0000828 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
830 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
831 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
832 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000833 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000834
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
836 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
837 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
838 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
839 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
840 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
841 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
842 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
843 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
844 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000845 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
847 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
848 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
849 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000850
851 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
853 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
854 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
855 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
856 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
857 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
858 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
859 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
860 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
861 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
862 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
863 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
864 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
865 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
868 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
869 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
870 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
873 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
874 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
876 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
879 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
880 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
881 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
882 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
883 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000884
885#if 0
886 // Not sure we want to do this since there are no 256-bit integer
887 // operations in AVX
888
889 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
890 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
892 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000893
894 // Do not attempt to custom lower non-power-of-2 vectors
895 if (!isPowerOf2_32(VT.getVectorNumElements()))
896 continue;
897
898 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
899 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
900 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
901 }
902
903 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000906 }
David Greene9b9838d2009-06-29 16:47:10 +0000907#endif
908
909#if 0
910 // Not sure we want to do this since there are no 256-bit integer
911 // operations in AVX
912
913 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
914 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
916 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000917
918 if (!VT.is256BitVector()) {
919 continue;
920 }
921 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000923 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000925 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000927 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000929 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 }
932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000934#endif
935 }
936
Evan Cheng6be2c582006-04-05 23:38:46 +0000937 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000939
Bill Wendling74c37652008-12-09 22:08:41 +0000940 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000946
Eli Friedman962f5492010-06-02 19:35:46 +0000947 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
948 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000949 //
Eli Friedman962f5492010-06-02 19:35:46 +0000950 // FIXME: We really should do custom legalization for addition and
951 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
952 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000953 if (Subtarget->is64Bit()) {
954 setOperationAction(ISD::SADDO, MVT::i64, Custom);
955 setOperationAction(ISD::UADDO, MVT::i64, Custom);
956 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
957 setOperationAction(ISD::USUBO, MVT::i64, Custom);
958 setOperationAction(ISD::SMULO, MVT::i64, Custom);
959 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000960
Evan Chengd54f2d52009-03-31 19:38:51 +0000961 if (!Subtarget->is64Bit()) {
962 // These libcalls are not available in 32-bit.
963 setLibcallName(RTLIB::SHL_I128, 0);
964 setLibcallName(RTLIB::SRL_I128, 0);
965 setLibcallName(RTLIB::SRA_I128, 0);
966 }
967
Evan Cheng206ee9d2006-07-07 08:33:52 +0000968 // We have target-specific dag combine patterns for the following nodes:
969 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000970 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000971 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000972 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000973 setTargetDAGCombine(ISD::SHL);
974 setTargetDAGCombine(ISD::SRA);
975 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000976 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000977 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +0000978 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000979 if (Subtarget->is64Bit())
980 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000981
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000982 computeRegisterProperties();
983
Evan Cheng87ed7162006-02-14 08:25:08 +0000984 // FIXME: These should be based on subtarget info. Plus, the values should
985 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000986 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +0000987 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +0000988 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000989 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000990 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000991}
992
Scott Michel5b8f82e2008-03-10 15:42:14 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
995 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000996}
997
998
Evan Cheng29286502008-01-23 23:17:41 +0000999/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1000/// the desired ByVal argument alignment.
1001static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1002 if (MaxAlign == 16)
1003 return;
1004 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1005 if (VTy->getBitWidth() == 128)
1006 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001007 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1008 unsigned EltAlign = 0;
1009 getMaxByValAlign(ATy->getElementType(), EltAlign);
1010 if (EltAlign > MaxAlign)
1011 MaxAlign = EltAlign;
1012 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1013 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1014 unsigned EltAlign = 0;
1015 getMaxByValAlign(STy->getElementType(i), EltAlign);
1016 if (EltAlign > MaxAlign)
1017 MaxAlign = EltAlign;
1018 if (MaxAlign == 16)
1019 break;
1020 }
1021 }
1022 return;
1023}
1024
1025/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1026/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001027/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1028/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001029unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001030 if (Subtarget->is64Bit()) {
1031 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001032 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001033 if (TyAlign > 8)
1034 return TyAlign;
1035 return 8;
1036 }
1037
Evan Cheng29286502008-01-23 23:17:41 +00001038 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001039 if (Subtarget->hasSSE1())
1040 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001041 return Align;
1042}
Chris Lattner2b02a442007-02-25 08:29:00 +00001043
Evan Chengf0df0312008-05-15 08:39:06 +00001044/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001045/// and store operations as a result of memset, memcpy, and memmove
1046/// lowering. If DstAlign is zero that means it's safe to destination
1047/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1048/// means there isn't a need to check it against alignment requirement,
1049/// probably because the source does not need to be loaded. If
1050/// 'NonScalarIntSafe' is true, that means it's safe to return a
1051/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1052/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1053/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001054/// It returns EVT::Other if the type should be determined using generic
1055/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001056EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001057X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1058 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001059 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001060 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001061 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001062 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1063 // linux. This is because the stack realignment code can't handle certain
1064 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001065 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001066 if (NonScalarIntSafe &&
1067 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001068 if (Size >= 16 &&
1069 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001070 ((DstAlign == 0 || DstAlign >= 16) &&
1071 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001072 Subtarget->getStackAlignment() >= 16) {
1073 if (Subtarget->hasSSE2())
1074 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001075 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001076 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001077 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001078 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001079 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001080 Subtarget->hasSSE2()) {
1081 // Do not use f64 to lower memcpy if source is string constant. It's
1082 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001083 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001084 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 }
Evan Chengf0df0312008-05-15 08:39:06 +00001086 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 return MVT::i64;
1088 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001089}
1090
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001091/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1092/// current function. The returned value is a member of the
1093/// MachineJumpTableInfo::JTEntryKind enum.
1094unsigned X86TargetLowering::getJumpTableEncoding() const {
1095 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1096 // symbol.
1097 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1098 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001099 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101 // Otherwise, use the normal jump table encoding heuristics.
1102 return TargetLowering::getJumpTableEncoding();
1103}
1104
Chris Lattner589c6f62010-01-26 06:28:43 +00001105/// getPICBaseSymbol - Return the X86-32 PIC base.
1106MCSymbol *
1107X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1108 MCContext &Ctx) const {
1109 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001110 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1111 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001112}
1113
1114
Chris Lattnerc64daab2010-01-26 05:02:42 +00001115const MCExpr *
1116X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1117 const MachineBasicBlock *MBB,
1118 unsigned uid,MCContext &Ctx) const{
1119 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1120 Subtarget->isPICStyleGOT());
1121 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1122 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001123 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1124 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125}
1126
Evan Chengcc415862007-11-09 01:32:10 +00001127/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1128/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001129SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001130 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001131 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001132 // This doesn't have DebugLoc associated with it, but is not really the
1133 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001134 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001135 return Table;
1136}
1137
Chris Lattner589c6f62010-01-26 06:28:43 +00001138/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1139/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1140/// MCExpr.
1141const MCExpr *X86TargetLowering::
1142getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1143 MCContext &Ctx) const {
1144 // X86-64 uses RIP relative addressing based on the jump table label.
1145 if (Subtarget->isPICStyleRIPRel())
1146 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1147
1148 // Otherwise, the reference is relative to the PIC base.
1149 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1150}
1151
Bill Wendlingb4202b82009-07-01 18:50:55 +00001152/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001153unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001154 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001155}
1156
Evan Chengdee81012010-07-26 21:50:05 +00001157std::pair<const TargetRegisterClass*, uint8_t>
1158X86TargetLowering::findRepresentativeClass(EVT VT) const{
1159 const TargetRegisterClass *RRC = 0;
1160 uint8_t Cost = 1;
1161 switch (VT.getSimpleVT().SimpleTy) {
1162 default:
1163 return TargetLowering::findRepresentativeClass(VT);
1164 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1165 RRC = (Subtarget->is64Bit()
1166 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1167 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001168 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001169 RRC = X86::VR64RegisterClass;
1170 break;
1171 case MVT::f32: case MVT::f64:
1172 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1173 case MVT::v4f32: case MVT::v2f64:
1174 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1175 case MVT::v4f64:
1176 RRC = X86::VR128RegisterClass;
1177 break;
1178 }
1179 return std::make_pair(RRC, Cost);
1180}
1181
Evan Cheng70017e42010-07-24 00:39:05 +00001182unsigned
1183X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1184 MachineFunction &MF) const {
1185 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1186 switch (RC->getID()) {
1187 default:
1188 return 0;
1189 case X86::GR32RegClassID:
1190 return 4 - FPDiff;
1191 case X86::GR64RegClassID:
1192 return 8 - FPDiff;
1193 case X86::VR128RegClassID:
1194 return Subtarget->is64Bit() ? 10 : 4;
1195 case X86::VR64RegClassID:
1196 return 4;
1197 }
1198}
1199
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001200bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1201 unsigned &Offset) const {
1202 if (!Subtarget->isTargetLinux())
1203 return false;
1204
1205 if (Subtarget->is64Bit()) {
1206 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1207 Offset = 0x28;
1208 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1209 AddressSpace = 256;
1210 else
1211 AddressSpace = 257;
1212 } else {
1213 // %gs:0x14 on i386
1214 Offset = 0x14;
1215 AddressSpace = 256;
1216 }
1217 return true;
1218}
1219
1220
Chris Lattner2b02a442007-02-25 08:29:00 +00001221//===----------------------------------------------------------------------===//
1222// Return Value Calling Convention Implementation
1223//===----------------------------------------------------------------------===//
1224
Chris Lattner59ed56b2007-02-28 04:55:35 +00001225#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001226
Michael J. Spencerec38de22010-10-10 22:04:20 +00001227bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001228X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001229 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001230 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001231 SmallVector<CCValAssign, 16> RVLocs;
1232 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001233 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001234 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001235}
1236
Dan Gohman98ca4f22009-08-05 01:29:28 +00001237SDValue
1238X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001239 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001241 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001242 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001243 MachineFunction &MF = DAG.getMachineFunction();
1244 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001245
Chris Lattner9774c912007-02-27 05:28:59 +00001246 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001247 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1248 RVLocs, *DAG.getContext());
1249 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001250
Evan Chengdcea1632010-02-04 02:40:39 +00001251 // Add the regs to the liveout set for the function.
1252 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1253 for (unsigned i = 0; i != RVLocs.size(); ++i)
1254 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1255 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001256
Dan Gohman475871a2008-07-27 21:46:04 +00001257 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001258
Dan Gohman475871a2008-07-27 21:46:04 +00001259 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001260 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1261 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001262 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1263 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001264
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001265 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001266 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1267 CCValAssign &VA = RVLocs[i];
1268 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001269 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001270 EVT ValVT = ValToCopy.getValueType();
1271
Dale Johannesenc4510512010-09-24 19:05:48 +00001272 // If this is x86-64, and we disabled SSE, we can't return FP values,
1273 // or SSE or MMX vectors.
1274 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1275 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
1276 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001277 report_fatal_error("SSE register return with SSE disabled");
1278 }
1279 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1280 // llvm-gcc has never done it right and no one has noticed, so this
1281 // should be OK for now.
1282 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001283 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001284 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001285
Chris Lattner447ff682008-03-11 03:23:40 +00001286 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1287 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001288 if (VA.getLocReg() == X86::ST0 ||
1289 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001290 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1291 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001292 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001293 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001294 RetOps.push_back(ValToCopy);
1295 // Don't emit a copytoreg.
1296 continue;
1297 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001298
Evan Cheng242b38b2009-02-23 09:03:22 +00001299 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1300 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001301 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001302 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001303 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001304 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001305 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1306 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001307 // If we don't have SSE2 available, convert to v4f32 so the generated
1308 // register is legal.
1309 if (!Subtarget->hasSSE2())
1310 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1311 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001312 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001313 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001314
Dale Johannesendd64c412009-02-04 00:33:20 +00001315 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001316 Flag = Chain.getValue(1);
1317 }
Dan Gohman61a92132008-04-21 23:59:07 +00001318
1319 // The x86-64 ABI for returning structs by value requires that we copy
1320 // the sret argument into %rax for the return. We saved the argument into
1321 // a virtual register in the entry block, so now we copy the value out
1322 // and into %rax.
1323 if (Subtarget->is64Bit() &&
1324 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1325 MachineFunction &MF = DAG.getMachineFunction();
1326 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1327 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001328 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001329 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001330 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001331
Dale Johannesendd64c412009-02-04 00:33:20 +00001332 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001333 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001334
1335 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001336 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001338
Chris Lattner447ff682008-03-11 03:23:40 +00001339 RetOps[0] = Chain; // Update chain.
1340
1341 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001342 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001343 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001344
1345 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001347}
1348
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349/// LowerCallResult - Lower the result values of a call into the
1350/// appropriate copies out of appropriate physical registers.
1351///
1352SDValue
1353X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001354 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001355 const SmallVectorImpl<ISD::InputArg> &Ins,
1356 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001357 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001358
Chris Lattnere32bbf62007-02-28 07:09:55 +00001359 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001360 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001361 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001363 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001364 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001365
Chris Lattner3085e152007-02-25 08:59:22 +00001366 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001367 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001368 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001369 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001370
Torok Edwin3f142c32009-02-01 18:15:56 +00001371 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001372 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001373 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001374 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001375 }
1376
Evan Cheng79fb3b42009-02-20 20:43:02 +00001377 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001378
1379 // If this is a call to a function that returns an fp value on the floating
1380 // point stack, we must guarantee the the value is popped from the stack, so
1381 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1382 // if the return value is not used. We use the FpGET_ST0 instructions
1383 // instead.
1384 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1385 // If we prefer to use the value in xmm registers, copy it out as f80 and
1386 // use a truncate to move it from fp stack reg to xmm reg.
1387 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1388 bool isST0 = VA.getLocReg() == X86::ST0;
1389 unsigned Opc = 0;
1390 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1391 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1392 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1393 SDValue Ops[] = { Chain, InFlag };
1394 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1395 Ops, 2), 1);
1396 Val = Chain.getValue(0);
1397
1398 // Round the f80 to the right size, which also moves it to the appropriate
1399 // xmm register.
1400 if (CopyVT != VA.getValVT())
1401 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1402 // This truncation won't change the value.
1403 DAG.getIntPtrConstant(1));
1404 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001405 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1406 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1407 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001409 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001410 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1411 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001412 } else {
1413 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001414 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001415 Val = Chain.getValue(0);
1416 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001417 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1418 } else {
1419 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1420 CopyVT, InFlag).getValue(1);
1421 Val = Chain.getValue(0);
1422 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001423 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001425 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001426
Dan Gohman98ca4f22009-08-05 01:29:28 +00001427 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001428}
1429
1430
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001431//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001432// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001433//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001434// StdCall calling convention seems to be standard for many Windows' API
1435// routines and around. It differs from C calling convention just a little:
1436// callee should clean up the stack, not caller. Symbols should be also
1437// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001438// For info on fast calling convention see Fast Calling Convention (tail call)
1439// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001440
Dan Gohman98ca4f22009-08-05 01:29:28 +00001441/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001442/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001443static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1444 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001445 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001446
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001448}
1449
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001450/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001451/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452static bool
1453ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1454 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001455 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001456
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001458}
1459
Dan Gohman095cc292008-09-13 01:54:27 +00001460/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1461/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001462CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001463 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001464 if (CC == CallingConv::GHC)
1465 return CC_X86_64_GHC;
1466 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001467 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001468 else
1469 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001470 }
1471
Gordon Henriksen86737662008-01-05 16:56:59 +00001472 if (CC == CallingConv::X86_FastCall)
1473 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001474 else if (CC == CallingConv::X86_ThisCall)
1475 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001476 else if (CC == CallingConv::Fast)
1477 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001478 else if (CC == CallingConv::GHC)
1479 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001480 else
1481 return CC_X86_32_C;
1482}
1483
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001484/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1485/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001486/// the specific parameter attribute. The copy will be passed as a byval
1487/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001488static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001489CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001490 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1491 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001492 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001493
Dale Johannesendd64c412009-02-04 00:33:20 +00001494 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001495 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001496 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001497}
1498
Chris Lattner29689432010-03-11 00:22:57 +00001499/// IsTailCallConvention - Return true if the calling convention is one that
1500/// supports tail call optimization.
1501static bool IsTailCallConvention(CallingConv::ID CC) {
1502 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1503}
1504
Evan Cheng0c439eb2010-01-27 00:07:07 +00001505/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1506/// a tailcall target by changing its ABI.
1507static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001508 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001509}
1510
Dan Gohman98ca4f22009-08-05 01:29:28 +00001511SDValue
1512X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001513 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001514 const SmallVectorImpl<ISD::InputArg> &Ins,
1515 DebugLoc dl, SelectionDAG &DAG,
1516 const CCValAssign &VA,
1517 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001518 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001519 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001520 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001521 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001522 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001523 EVT ValVT;
1524
1525 // If value is passed by pointer we have address passed instead of the value
1526 // itself.
1527 if (VA.getLocInfo() == CCValAssign::Indirect)
1528 ValVT = VA.getLocVT();
1529 else
1530 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001531
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001532 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001533 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001534 // In case of tail call optimization mark all arguments mutable. Since they
1535 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001536 if (Flags.isByVal()) {
1537 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001538 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001539 return DAG.getFrameIndex(FI, getPointerTy());
1540 } else {
1541 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001542 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001543 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1544 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001545 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001546 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001547 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001548}
1549
Dan Gohman475871a2008-07-27 21:46:04 +00001550SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001551X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001552 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553 bool isVarArg,
1554 const SmallVectorImpl<ISD::InputArg> &Ins,
1555 DebugLoc dl,
1556 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001557 SmallVectorImpl<SDValue> &InVals)
1558 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001559 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001560 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Gordon Henriksen86737662008-01-05 16:56:59 +00001562 const Function* Fn = MF.getFunction();
1563 if (Fn->hasExternalLinkage() &&
1564 Subtarget->isTargetCygMing() &&
1565 Fn->getName() == "main")
1566 FuncInfo->setForceFramePointer(true);
1567
Evan Cheng1bc78042006-04-26 01:20:17 +00001568 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001570 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001571
Chris Lattner29689432010-03-11 00:22:57 +00001572 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1573 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001574
Chris Lattner638402b2007-02-28 07:00:42 +00001575 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001576 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001577 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1578 ArgLocs, *DAG.getContext());
1579 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001580
Chris Lattnerf39f7712007-02-28 05:46:49 +00001581 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001582 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001583 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1584 CCValAssign &VA = ArgLocs[i];
1585 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1586 // places.
1587 assert(VA.getValNo() != LastVal &&
1588 "Don't support value assigned to multiple locs yet");
1589 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001590
Chris Lattnerf39f7712007-02-28 05:46:49 +00001591 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001592 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001593 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001597 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001599 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001600 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001601 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001602 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1603 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001604 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001605 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001606 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001607 RC = X86::VR64RegisterClass;
1608 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001609 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001610
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001611 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001613
Chris Lattnerf39f7712007-02-28 05:46:49 +00001614 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1615 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1616 // right size.
1617 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001618 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001619 DAG.getValueType(VA.getValVT()));
1620 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001621 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001622 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001623 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001624 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001625
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001626 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001627 // Handle MMX values passed in XMM regs.
1628 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001629 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1630 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001631 } else
1632 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001633 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001634 } else {
1635 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001637 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001638
1639 // If value is passed via pointer - do a load.
1640 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001641 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1642 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001645 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001646
Dan Gohman61a92132008-04-21 23:59:07 +00001647 // The x86-64 ABI for returning structs by value requires that we copy
1648 // the sret argument into %rax for the return. Save the argument into
1649 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001650 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001651 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1652 unsigned Reg = FuncInfo->getSRetReturnReg();
1653 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001654 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001655 FuncInfo->setSRetReturnReg(Reg);
1656 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001657 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001659 }
1660
Chris Lattnerf39f7712007-02-28 05:46:49 +00001661 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001662 // Align stack specially for tail calls.
1663 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001664 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001665
Evan Cheng1bc78042006-04-26 01:20:17 +00001666 // If the function takes variable number of arguments, make a frame index for
1667 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001668 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001669 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1670 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001671 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 }
1673 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001674 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1675
1676 // FIXME: We should really autogenerate these arrays
1677 static const unsigned GPR64ArgRegsWin64[] = {
1678 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001679 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001680 static const unsigned GPR64ArgRegs64Bit[] = {
1681 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1682 };
1683 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001684 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1685 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1686 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001687 const unsigned *GPR64ArgRegs;
1688 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001689
1690 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001691 // The XMM registers which might contain var arg parameters are shadowed
1692 // in their paired GPR. So we only need to save the GPR to their home
1693 // slots.
1694 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001695 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001696 } else {
1697 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1698 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001699
1700 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001701 }
1702 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1703 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001704
Devang Patel578efa92009-06-05 21:57:13 +00001705 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001706 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001707 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001708 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001709 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001710 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001711 // Kernel mode asks for SSE to be disabled, so don't push them
1712 // on the stack.
1713 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001714
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001715 if (IsWin64) {
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001716 const TargetFrameInfo &TFI = *getTargetMachine().getFrameInfo();
1717 // Get to the caller-allocated home save location. Add 8 to account
1718 // for the return address.
1719 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001720 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001721 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001722 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1723 } else {
1724 // For X86-64, if there are vararg parameters that are passed via
1725 // registers, then we must store them to their spots on the stack so they
1726 // may be loaded by deferencing the result of va_next.
1727 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1728 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1729 FuncInfo->setRegSaveFrameIndex(
1730 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001731 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001732 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001733
Gordon Henriksen86737662008-01-05 16:56:59 +00001734 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001735 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001736 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1737 getPointerTy());
1738 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001739 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001740 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1741 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001742 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1743 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001745 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001746 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001747 MachinePointerInfo::getFixedStack(
1748 FuncInfo->getRegSaveFrameIndex(), Offset),
1749 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001750 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001751 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001752 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001753
Dan Gohmanface41a2009-08-16 21:24:25 +00001754 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1755 // Now store the XMM (fp + vector) parameter registers.
1756 SmallVector<SDValue, 11> SaveXMMOps;
1757 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001758
Dan Gohmanface41a2009-08-16 21:24:25 +00001759 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1760 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1761 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001762
Dan Gohman1e93df62010-04-17 14:41:14 +00001763 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1764 FuncInfo->getRegSaveFrameIndex()));
1765 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1766 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001767
Dan Gohmanface41a2009-08-16 21:24:25 +00001768 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001769 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Dan Gohmanface41a2009-08-16 21:24:25 +00001770 X86::VR128RegisterClass);
1771 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1772 SaveXMMOps.push_back(Val);
1773 }
1774 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1775 MVT::Other,
1776 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001777 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001778
1779 if (!MemOps.empty())
1780 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1781 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001782 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001783 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001784
Gordon Henriksen86737662008-01-05 16:56:59 +00001785 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001786 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001787 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001788 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001789 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001790 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001791 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001792 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001793 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001794
Gordon Henriksen86737662008-01-05 16:56:59 +00001795 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001796 // RegSaveFrameIndex is X86-64 only.
1797 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001798 if (CallConv == CallingConv::X86_FastCall ||
1799 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001800 // fastcc functions can't have varargs.
1801 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001802 }
Evan Cheng25caf632006-05-23 21:06:34 +00001803
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001805}
1806
Dan Gohman475871a2008-07-27 21:46:04 +00001807SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001808X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1809 SDValue StackPtr, SDValue Arg,
1810 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001811 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001812 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001813 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1814 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001815 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001816 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001817 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001818 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001819
1820 return DAG.getStore(Chain, dl, Arg, PtrOff,
1821 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001822 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001823}
1824
Bill Wendling64e87322009-01-16 19:25:27 +00001825/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001826/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001827SDValue
1828X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001829 SDValue &OutRetAddr, SDValue Chain,
1830 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001831 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001832 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001833 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001834 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001835
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001836 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001837 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1838 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001839 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001840}
1841
1842/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1843/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001844static SDValue
1845EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001846 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001847 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001848 // Store the return address to the appropriate stack slot.
1849 if (!FPDiff) return Chain;
1850 // Calculate the new stack slot for the return address.
1851 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001852 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001853 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001855 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001856 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001857 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001858 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859 return Chain;
1860}
1861
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001863X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001864 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001865 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001866 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001867 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001868 const SmallVectorImpl<ISD::InputArg> &Ins,
1869 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001870 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001871 MachineFunction &MF = DAG.getMachineFunction();
1872 bool Is64Bit = Subtarget->is64Bit();
1873 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001874 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001875
Evan Cheng5f941932010-02-05 02:21:12 +00001876 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001877 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001878 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1879 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001880 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001881
1882 // Sibcalls are automatically detected tailcalls which do not require
1883 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001884 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001885 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001886
1887 if (isTailCall)
1888 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001889 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001890
Chris Lattner29689432010-03-11 00:22:57 +00001891 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1892 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001893
Chris Lattner638402b2007-02-28 07:00:42 +00001894 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001895 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1897 ArgLocs, *DAG.getContext());
1898 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001899
Chris Lattner423c5f42007-02-28 05:31:48 +00001900 // Get a count of how many bytes are to be pushed on the stack.
1901 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001902 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001903 // This is a sibcall. The memory operands are available in caller's
1904 // own caller's stack.
1905 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001906 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001907 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001908
Gordon Henriksen86737662008-01-05 16:56:59 +00001909 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001910 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001911 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001912 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001913 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1914 FPDiff = NumBytesCallerPushed - NumBytes;
1915
1916 // Set the delta of movement of the returnaddr stackslot.
1917 // But only set if delta is greater than previous delta.
1918 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1919 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1920 }
1921
Evan Chengf22f9b32010-02-06 03:28:46 +00001922 if (!IsSibcall)
1923 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001924
Dan Gohman475871a2008-07-27 21:46:04 +00001925 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001926 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001927 if (isTailCall && FPDiff)
1928 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1929 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001930
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1932 SmallVector<SDValue, 8> MemOpChains;
1933 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001934
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001935 // Walk the register/memloc assignments, inserting copies/loads. In the case
1936 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001937 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1938 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001939 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001940 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001941 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001942 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001943
Chris Lattner423c5f42007-02-28 05:31:48 +00001944 // Promote the value if needed.
1945 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001946 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001947 case CCValAssign::Full: break;
1948 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001949 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001950 break;
1951 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001952 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001953 break;
1954 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001955 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1956 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1958 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1959 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001960 } else
1961 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1962 break;
1963 case CCValAssign::BCvt:
1964 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001965 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001966 case CCValAssign::Indirect: {
1967 // Store the argument.
1968 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001969 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001970 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00001971 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001972 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001973 Arg = SpillSlot;
1974 break;
1975 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001976 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001977
Chris Lattner423c5f42007-02-28 05:31:48 +00001978 if (VA.isRegLoc()) {
1979 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001980 if (isVarArg && Subtarget->isTargetWin64()) {
1981 // Win64 ABI requires argument XMM reg to be copied to the corresponding
1982 // shadow reg if callee is a varargs function.
1983 unsigned ShadowReg = 0;
1984 switch (VA.getLocReg()) {
1985 case X86::XMM0: ShadowReg = X86::RCX; break;
1986 case X86::XMM1: ShadowReg = X86::RDX; break;
1987 case X86::XMM2: ShadowReg = X86::R8; break;
1988 case X86::XMM3: ShadowReg = X86::R9; break;
1989 }
1990 if (ShadowReg)
1991 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
1992 }
Evan Chengf22f9b32010-02-06 03:28:46 +00001993 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001994 assert(VA.isMemLoc());
1995 if (StackPtr.getNode() == 0)
1996 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1997 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1998 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001999 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002000 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002001
Evan Cheng32fe1032006-05-25 00:59:30 +00002002 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002004 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002005
Evan Cheng347d5f72006-04-28 21:29:37 +00002006 // Build a sequence of copy-to-reg nodes chained together with token chain
2007 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002009 // Tail call byval lowering might overwrite argument registers so in case of
2010 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002012 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002013 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002014 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002015 InFlag = Chain.getValue(1);
2016 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002017
Chris Lattner88e1fd52009-07-09 04:24:46 +00002018 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002019 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2020 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002022 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2023 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002024 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002025 InFlag);
2026 InFlag = Chain.getValue(1);
2027 } else {
2028 // If we are tail calling and generating PIC/GOT style code load the
2029 // address of the callee into ECX. The value in ecx is used as target of
2030 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2031 // for tail calls on PIC/GOT architectures. Normally we would just put the
2032 // address of GOT into ebx and then call target@PLT. But for tail calls
2033 // ebx would be restored (since ebx is callee saved) before jumping to the
2034 // target@PLT.
2035
2036 // Note: The actual moving to ECX is done further down.
2037 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2038 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2039 !G->getGlobal()->hasProtectedVisibility())
2040 Callee = LowerGlobalAddress(Callee, DAG);
2041 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002042 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002043 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002044 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002045
Nate Begemanc8ea6732010-07-21 20:49:52 +00002046 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002047 // From AMD64 ABI document:
2048 // For calls that may call functions that use varargs or stdargs
2049 // (prototype-less calls or calls to functions containing ellipsis (...) in
2050 // the declaration) %al is used as hidden argument to specify the number
2051 // of SSE registers used. The contents of %al do not need to match exactly
2052 // the number of registers, but must be an ubound on the number of SSE
2053 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002054
Gordon Henriksen86737662008-01-05 16:56:59 +00002055 // Count the number of XMM registers allocated.
2056 static const unsigned XMMArgRegs[] = {
2057 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2058 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2059 };
2060 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002061 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002062 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002063
Dale Johannesendd64c412009-02-04 00:33:20 +00002064 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002066 InFlag = Chain.getValue(1);
2067 }
2068
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002069
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002070 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002071 if (isTailCall) {
2072 // Force all the incoming stack arguments to be loaded from the stack
2073 // before any new outgoing arguments are stored to the stack, because the
2074 // outgoing stack slots may alias the incoming argument stack slots, and
2075 // the alias isn't otherwise explicit. This is slightly more conservative
2076 // than necessary, because it means that each store effectively depends
2077 // on every argument instead of just those arguments it would clobber.
2078 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2079
Dan Gohman475871a2008-07-27 21:46:04 +00002080 SmallVector<SDValue, 8> MemOpChains2;
2081 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002082 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002083 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002084 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002085 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002086 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2087 CCValAssign &VA = ArgLocs[i];
2088 if (VA.isRegLoc())
2089 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002090 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002091 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 // Create frame index.
2094 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002095 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002096 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002098
Duncan Sands276dcbd2008-03-21 09:14:45 +00002099 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002100 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002102 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002103 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002104 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002105 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002106
Dan Gohman98ca4f22009-08-05 01:29:28 +00002107 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2108 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002109 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002110 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002111 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002112 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002114 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002115 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002116 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002117 }
2118 }
2119
2120 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002122 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002123
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002124 // Copy arguments to their registers.
2125 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002126 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002127 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002128 InFlag = Chain.getValue(1);
2129 }
Dan Gohman475871a2008-07-27 21:46:04 +00002130 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002131
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002133 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002134 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002135 }
2136
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002137 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2138 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2139 // In the 64-bit large code model, we have to make all calls
2140 // through a register, since the call instruction's 32-bit
2141 // pc-relative offset may not be large enough to hold the whole
2142 // address.
2143 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002144 // If the callee is a GlobalAddress node (quite common, every direct call
2145 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2146 // it.
2147
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002148 // We should use extra load for direct calls to dllimported functions in
2149 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002150 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002151 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002152 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002153
Chris Lattner48a7d022009-07-09 05:02:21 +00002154 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2155 // external symbols most go through the PLT in PIC mode. If the symbol
2156 // has hidden or protected visibility, or if it is static or local, then
2157 // we don't need to use the PLT - we can directly call it.
2158 if (Subtarget->isTargetELF() &&
2159 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002160 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002161 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002162 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002163 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2164 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002165 // PC-relative references to external symbols should go through $stub,
2166 // unless we're building with the leopard linker or later, which
2167 // automatically synthesizes these stubs.
2168 OpFlags = X86II::MO_DARWIN_STUB;
2169 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002170
Devang Patel0d881da2010-07-06 22:08:15 +00002171 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002172 G->getOffset(), OpFlags);
2173 }
Bill Wendling056292f2008-09-16 21:48:12 +00002174 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002175 unsigned char OpFlags = 0;
2176
2177 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2178 // symbols should go through the PLT.
2179 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002180 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002181 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002182 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002183 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002184 // PC-relative references to external symbols should go through $stub,
2185 // unless we're building with the leopard linker or later, which
2186 // automatically synthesizes these stubs.
2187 OpFlags = X86II::MO_DARWIN_STUB;
2188 }
Eric Christopherfd179292009-08-27 18:07:15 +00002189
Chris Lattner48a7d022009-07-09 05:02:21 +00002190 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2191 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002192 }
2193
Chris Lattnerd96d0722007-02-25 06:40:16 +00002194 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002196 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002197
Evan Chengf22f9b32010-02-06 03:28:46 +00002198 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002199 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2200 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002201 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002203
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002204 Ops.push_back(Chain);
2205 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002206
Dan Gohman98ca4f22009-08-05 01:29:28 +00002207 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002209
Gordon Henriksen86737662008-01-05 16:56:59 +00002210 // Add argument registers to the end of the list so that they are known live
2211 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002212 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2213 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2214 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002215
Evan Cheng586ccac2008-03-18 23:36:35 +00002216 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002218 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2219
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002220 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2221 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002222 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002223
Gabor Greifba36cb52008-08-28 21:40:38 +00002224 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002225 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002226
Dan Gohman98ca4f22009-08-05 01:29:28 +00002227 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002228 // We used to do:
2229 //// If this is the first return lowered for this function, add the regs
2230 //// to the liveout set for the function.
2231 // This isn't right, although it's probably harmless on x86; liveouts
2232 // should be computed from returns not tail calls. Consider a void
2233 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 return DAG.getNode(X86ISD::TC_RETURN, dl,
2235 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002236 }
2237
Dale Johannesenace16102009-02-03 19:33:06 +00002238 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002239 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002240
Chris Lattner2d297092006-05-23 18:50:38 +00002241 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002242 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002243 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002244 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002245 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002246 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002247 // pops the hidden struct pointer, so we have to push it back.
2248 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002249 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002250 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002251 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002252
Gordon Henriksenae636f82008-01-03 16:47:34 +00002253 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002254 if (!IsSibcall) {
2255 Chain = DAG.getCALLSEQ_END(Chain,
2256 DAG.getIntPtrConstant(NumBytes, true),
2257 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2258 true),
2259 InFlag);
2260 InFlag = Chain.getValue(1);
2261 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002262
Chris Lattner3085e152007-02-25 08:59:22 +00002263 // Handle result values, copying them out of physregs into vregs that we
2264 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002265 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2266 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002267}
2268
Evan Cheng25ab6902006-09-08 06:48:29 +00002269
2270//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002271// Fast Calling Convention (tail call) implementation
2272//===----------------------------------------------------------------------===//
2273
2274// Like std call, callee cleans arguments, convention except that ECX is
2275// reserved for storing the tail called function address. Only 2 registers are
2276// free for argument passing (inreg). Tail call optimization is performed
2277// provided:
2278// * tailcallopt is enabled
2279// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002280// On X86_64 architecture with GOT-style position independent code only local
2281// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002282// To keep the stack aligned according to platform abi the function
2283// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2284// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002285// If a tail called function callee has more arguments than the caller the
2286// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002287// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002288// original REtADDR, but before the saved framepointer or the spilled registers
2289// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2290// stack layout:
2291// arg1
2292// arg2
2293// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002294// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002295// move area ]
2296// (possible EBP)
2297// ESI
2298// EDI
2299// local1 ..
2300
2301/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2302/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002303unsigned
2304X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2305 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002306 MachineFunction &MF = DAG.getMachineFunction();
2307 const TargetMachine &TM = MF.getTarget();
2308 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2309 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002310 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002311 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002312 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002313 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2314 // Number smaller than 12 so just add the difference.
2315 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2316 } else {
2317 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002318 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002319 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002320 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002321 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002322}
2323
Evan Cheng5f941932010-02-05 02:21:12 +00002324/// MatchingStackOffset - Return true if the given stack call argument is
2325/// already available in the same position (relatively) of the caller's
2326/// incoming argument stack.
2327static
2328bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2329 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2330 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002331 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2332 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002333 if (Arg.getOpcode() == ISD::CopyFromReg) {
2334 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2335 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2336 return false;
2337 MachineInstr *Def = MRI->getVRegDef(VR);
2338 if (!Def)
2339 return false;
2340 if (!Flags.isByVal()) {
2341 if (!TII->isLoadFromStackSlot(Def, FI))
2342 return false;
2343 } else {
2344 unsigned Opcode = Def->getOpcode();
2345 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2346 Def->getOperand(1).isFI()) {
2347 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002348 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002349 } else
2350 return false;
2351 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002352 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2353 if (Flags.isByVal())
2354 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002355 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002356 // define @foo(%struct.X* %A) {
2357 // tail call @bar(%struct.X* byval %A)
2358 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002359 return false;
2360 SDValue Ptr = Ld->getBasePtr();
2361 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2362 if (!FINode)
2363 return false;
2364 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002365 } else
2366 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002367
Evan Cheng4cae1332010-03-05 08:38:04 +00002368 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002369 if (!MFI->isFixedObjectIndex(FI))
2370 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002371 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002372}
2373
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2375/// for tail call optimization. Targets which want to do tail call
2376/// optimization should implement this function.
2377bool
2378X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002379 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002381 bool isCalleeStructRet,
2382 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002383 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002384 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002385 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002387 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002388 CalleeCC != CallingConv::C)
2389 return false;
2390
Evan Cheng7096ae42010-01-29 06:45:59 +00002391 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002392 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002393 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002394 CallingConv::ID CallerCC = CallerF->getCallingConv();
2395 bool CCMatch = CallerCC == CalleeCC;
2396
Dan Gohman1797ed52010-02-08 20:27:50 +00002397 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002398 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002399 return true;
2400 return false;
2401 }
2402
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002403 // Look for obvious safe cases to perform tail call optimization that do not
2404 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002405
Evan Cheng2c12cb42010-03-26 16:26:03 +00002406 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2407 // emit a special epilogue.
2408 if (RegInfo->needsStackRealignment(MF))
2409 return false;
2410
Eric Christopher90eb4022010-07-22 00:26:08 +00002411 // Do not sibcall optimize vararg calls unless the call site is not passing
2412 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002413 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002414 return false;
2415
Evan Chenga375d472010-03-15 18:54:48 +00002416 // Also avoid sibcall optimization if either caller or callee uses struct
2417 // return semantics.
2418 if (isCalleeStructRet || isCallerStructRet)
2419 return false;
2420
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002421 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2422 // Therefore if it's not used by the call it is not safe to optimize this into
2423 // a sibcall.
2424 bool Unused = false;
2425 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2426 if (!Ins[i].Used) {
2427 Unused = true;
2428 break;
2429 }
2430 }
2431 if (Unused) {
2432 SmallVector<CCValAssign, 16> RVLocs;
2433 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2434 RVLocs, *DAG.getContext());
2435 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002436 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002437 CCValAssign &VA = RVLocs[i];
2438 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2439 return false;
2440 }
2441 }
2442
Evan Cheng13617962010-04-30 01:12:32 +00002443 // If the calling conventions do not match, then we'd better make sure the
2444 // results are returned in the same way as what the caller expects.
2445 if (!CCMatch) {
2446 SmallVector<CCValAssign, 16> RVLocs1;
2447 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2448 RVLocs1, *DAG.getContext());
2449 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2450
2451 SmallVector<CCValAssign, 16> RVLocs2;
2452 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2453 RVLocs2, *DAG.getContext());
2454 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2455
2456 if (RVLocs1.size() != RVLocs2.size())
2457 return false;
2458 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2459 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2460 return false;
2461 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2462 return false;
2463 if (RVLocs1[i].isRegLoc()) {
2464 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2465 return false;
2466 } else {
2467 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2468 return false;
2469 }
2470 }
2471 }
2472
Evan Chenga6bff982010-01-30 01:22:00 +00002473 // If the callee takes no arguments then go on to check the results of the
2474 // call.
2475 if (!Outs.empty()) {
2476 // Check if stack adjustment is needed. For now, do not do this if any
2477 // argument is passed on the stack.
2478 SmallVector<CCValAssign, 16> ArgLocs;
2479 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2480 ArgLocs, *DAG.getContext());
2481 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002482 if (CCInfo.getNextStackOffset()) {
2483 MachineFunction &MF = DAG.getMachineFunction();
2484 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2485 return false;
2486 if (Subtarget->isTargetWin64())
2487 // Win64 ABI has additional complications.
2488 return false;
2489
2490 // Check if the arguments are already laid out in the right way as
2491 // the caller's fixed stack objects.
2492 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002493 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2494 const X86InstrInfo *TII =
2495 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002496 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2497 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002498 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002499 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002500 if (VA.getLocInfo() == CCValAssign::Indirect)
2501 return false;
2502 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002503 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2504 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002505 return false;
2506 }
2507 }
2508 }
Evan Cheng9c044672010-05-29 01:35:22 +00002509
2510 // If the tailcall address may be in a register, then make sure it's
2511 // possible to register allocate for it. In 32-bit, the call address can
2512 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002513 // callee-saved registers are restored. These happen to be the same
2514 // registers used to pass 'inreg' arguments so watch out for those.
2515 if (!Subtarget->is64Bit() &&
2516 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002517 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002518 unsigned NumInRegs = 0;
2519 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2520 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002521 if (!VA.isRegLoc())
2522 continue;
2523 unsigned Reg = VA.getLocReg();
2524 switch (Reg) {
2525 default: break;
2526 case X86::EAX: case X86::EDX: case X86::ECX:
2527 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002528 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002529 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002530 }
2531 }
2532 }
Evan Chenga6bff982010-01-30 01:22:00 +00002533 }
Evan Chengb1712452010-01-27 06:25:16 +00002534
Dale Johannesend155d7e2010-10-25 22:17:05 +00002535 // An stdcall caller is expected to clean up its arguments; the callee
2536 // isn't going to do that. PR 8461.
2537 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2538 return false;
2539
Evan Cheng86809cc2010-02-03 03:28:02 +00002540 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002541}
2542
Dan Gohman3df24e62008-09-03 23:12:08 +00002543FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002544X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2545 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002546}
2547
2548
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002549//===----------------------------------------------------------------------===//
2550// Other Lowering Hooks
2551//===----------------------------------------------------------------------===//
2552
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002553static bool MayFoldLoad(SDValue Op) {
2554 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2555}
2556
2557static bool MayFoldIntoStore(SDValue Op) {
2558 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2559}
2560
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002561static bool isTargetShuffle(unsigned Opcode) {
2562 switch(Opcode) {
2563 default: return false;
2564 case X86ISD::PSHUFD:
2565 case X86ISD::PSHUFHW:
2566 case X86ISD::PSHUFLW:
2567 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002568 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002569 case X86ISD::SHUFPS:
2570 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002571 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002572 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002573 case X86ISD::MOVLPS:
2574 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002575 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002576 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002577 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002578 case X86ISD::MOVSS:
2579 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002580 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002581 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002582 case X86ISD::PUNPCKLWD:
2583 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002584 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002585 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002586 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002587 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002588 case X86ISD::PUNPCKHWD:
2589 case X86ISD::PUNPCKHBW:
2590 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002591 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002592 return true;
2593 }
2594 return false;
2595}
2596
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002597static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002598 SDValue V1, SelectionDAG &DAG) {
2599 switch(Opc) {
2600 default: llvm_unreachable("Unknown x86 shuffle node");
2601 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002602 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002603 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002604 return DAG.getNode(Opc, dl, VT, V1);
2605 }
2606
2607 return SDValue();
2608}
2609
2610static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002611 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002612 switch(Opc) {
2613 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002614 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002615 case X86ISD::PSHUFHW:
2616 case X86ISD::PSHUFLW:
2617 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2618 }
2619
2620 return SDValue();
2621}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002622
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002623static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2624 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2625 switch(Opc) {
2626 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002627 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002628 case X86ISD::SHUFPD:
2629 case X86ISD::SHUFPS:
2630 return DAG.getNode(Opc, dl, VT, V1, V2,
2631 DAG.getConstant(TargetMask, MVT::i8));
2632 }
2633 return SDValue();
2634}
2635
2636static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2637 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2638 switch(Opc) {
2639 default: llvm_unreachable("Unknown x86 shuffle node");
2640 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002641 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002642 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002643 case X86ISD::MOVLPS:
2644 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002645 case X86ISD::MOVSS:
2646 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002647 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002648 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002649 case X86ISD::PUNPCKLWD:
2650 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002651 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002652 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002653 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002654 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002655 case X86ISD::PUNPCKHWD:
2656 case X86ISD::PUNPCKHBW:
2657 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002658 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002659 return DAG.getNode(Opc, dl, VT, V1, V2);
2660 }
2661 return SDValue();
2662}
2663
Dan Gohmand858e902010-04-17 15:26:15 +00002664SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002665 MachineFunction &MF = DAG.getMachineFunction();
2666 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2667 int ReturnAddrIndex = FuncInfo->getRAIndex();
2668
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002669 if (ReturnAddrIndex == 0) {
2670 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002671 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002672 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002673 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002674 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002675 }
2676
Evan Cheng25ab6902006-09-08 06:48:29 +00002677 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002678}
2679
2680
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002681bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2682 bool hasSymbolicDisplacement) {
2683 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002684 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002685 return false;
2686
2687 // If we don't have a symbolic displacement - we don't have any extra
2688 // restrictions.
2689 if (!hasSymbolicDisplacement)
2690 return true;
2691
2692 // FIXME: Some tweaks might be needed for medium code model.
2693 if (M != CodeModel::Small && M != CodeModel::Kernel)
2694 return false;
2695
2696 // For small code model we assume that latest object is 16MB before end of 31
2697 // bits boundary. We may also accept pretty large negative constants knowing
2698 // that all objects are in the positive half of address space.
2699 if (M == CodeModel::Small && Offset < 16*1024*1024)
2700 return true;
2701
2702 // For kernel code model we know that all object resist in the negative half
2703 // of 32bits address space. We may not accept negative offsets, since they may
2704 // be just off and we may accept pretty large positive ones.
2705 if (M == CodeModel::Kernel && Offset > 0)
2706 return true;
2707
2708 return false;
2709}
2710
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002711/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2712/// specific condition code, returning the condition code and the LHS/RHS of the
2713/// comparison to make.
2714static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2715 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002716 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002717 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2718 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2719 // X > -1 -> X == 0, jump !sign.
2720 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002721 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002722 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2723 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002724 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002725 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002726 // X < 1 -> X <= 0
2727 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002728 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002729 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002730 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002731
Evan Chengd9558e02006-01-06 00:43:03 +00002732 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002733 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002734 case ISD::SETEQ: return X86::COND_E;
2735 case ISD::SETGT: return X86::COND_G;
2736 case ISD::SETGE: return X86::COND_GE;
2737 case ISD::SETLT: return X86::COND_L;
2738 case ISD::SETLE: return X86::COND_LE;
2739 case ISD::SETNE: return X86::COND_NE;
2740 case ISD::SETULT: return X86::COND_B;
2741 case ISD::SETUGT: return X86::COND_A;
2742 case ISD::SETULE: return X86::COND_BE;
2743 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002744 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002745 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002746
Chris Lattner4c78e022008-12-23 23:42:27 +00002747 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002748
Chris Lattner4c78e022008-12-23 23:42:27 +00002749 // If LHS is a foldable load, but RHS is not, flip the condition.
2750 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2751 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2752 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2753 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002754 }
2755
Chris Lattner4c78e022008-12-23 23:42:27 +00002756 switch (SetCCOpcode) {
2757 default: break;
2758 case ISD::SETOLT:
2759 case ISD::SETOLE:
2760 case ISD::SETUGT:
2761 case ISD::SETUGE:
2762 std::swap(LHS, RHS);
2763 break;
2764 }
2765
2766 // On a floating point condition, the flags are set as follows:
2767 // ZF PF CF op
2768 // 0 | 0 | 0 | X > Y
2769 // 0 | 0 | 1 | X < Y
2770 // 1 | 0 | 0 | X == Y
2771 // 1 | 1 | 1 | unordered
2772 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002773 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002774 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002775 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002776 case ISD::SETOLT: // flipped
2777 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002778 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002779 case ISD::SETOLE: // flipped
2780 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002781 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002782 case ISD::SETUGT: // flipped
2783 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002784 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002785 case ISD::SETUGE: // flipped
2786 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002787 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002788 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002789 case ISD::SETNE: return X86::COND_NE;
2790 case ISD::SETUO: return X86::COND_P;
2791 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002792 case ISD::SETOEQ:
2793 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002794 }
Evan Chengd9558e02006-01-06 00:43:03 +00002795}
2796
Evan Cheng4a460802006-01-11 00:33:36 +00002797/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2798/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002799/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002800static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002801 switch (X86CC) {
2802 default:
2803 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002804 case X86::COND_B:
2805 case X86::COND_BE:
2806 case X86::COND_E:
2807 case X86::COND_P:
2808 case X86::COND_A:
2809 case X86::COND_AE:
2810 case X86::COND_NE:
2811 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002812 return true;
2813 }
2814}
2815
Evan Chengeb2f9692009-10-27 19:56:55 +00002816/// isFPImmLegal - Returns true if the target can instruction select the
2817/// specified FP immediate natively. If false, the legalizer will
2818/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002819bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002820 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2821 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2822 return true;
2823 }
2824 return false;
2825}
2826
Nate Begeman9008ca62009-04-27 18:41:29 +00002827/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2828/// the specified range (L, H].
2829static bool isUndefOrInRange(int Val, int Low, int Hi) {
2830 return (Val < 0) || (Val >= Low && Val < Hi);
2831}
2832
2833/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2834/// specified value.
2835static bool isUndefOrEqual(int Val, int CmpVal) {
2836 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002837 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002838 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002839}
2840
Nate Begeman9008ca62009-04-27 18:41:29 +00002841/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2842/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2843/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002844static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002845 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002847 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 return (Mask[0] < 2 && Mask[1] < 2);
2849 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002850}
2851
Nate Begeman9008ca62009-04-27 18:41:29 +00002852bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002853 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002854 N->getMask(M);
2855 return ::isPSHUFDMask(M, N->getValueType(0));
2856}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002857
Nate Begeman9008ca62009-04-27 18:41:29 +00002858/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2859/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002860static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002861 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002862 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002863
Nate Begeman9008ca62009-04-27 18:41:29 +00002864 // Lower quadword copied in order or undef.
2865 for (int i = 0; i != 4; ++i)
2866 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002867 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002868
Evan Cheng506d3df2006-03-29 23:07:14 +00002869 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 for (int i = 4; i != 8; ++i)
2871 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002872 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002873
Evan Cheng506d3df2006-03-29 23:07:14 +00002874 return true;
2875}
2876
Nate Begeman9008ca62009-04-27 18:41:29 +00002877bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002878 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 N->getMask(M);
2880 return ::isPSHUFHWMask(M, N->getValueType(0));
2881}
Evan Cheng506d3df2006-03-29 23:07:14 +00002882
Nate Begeman9008ca62009-04-27 18:41:29 +00002883/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2884/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002885static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002886 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002887 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002888
Rafael Espindola15684b22009-04-24 12:40:33 +00002889 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 for (int i = 4; i != 8; ++i)
2891 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002892 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002893
Rafael Espindola15684b22009-04-24 12:40:33 +00002894 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002895 for (int i = 0; i != 4; ++i)
2896 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002897 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002898
Rafael Espindola15684b22009-04-24 12:40:33 +00002899 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002900}
2901
Nate Begeman9008ca62009-04-27 18:41:29 +00002902bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002903 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002904 N->getMask(M);
2905 return ::isPSHUFLWMask(M, N->getValueType(0));
2906}
2907
Nate Begemana09008b2009-10-19 02:17:23 +00002908/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2909/// is suitable for input to PALIGNR.
2910static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2911 bool hasSSSE3) {
2912 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002913
Nate Begemana09008b2009-10-19 02:17:23 +00002914 // Do not handle v2i64 / v2f64 shuffles with palignr.
2915 if (e < 4 || !hasSSSE3)
2916 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002917
Nate Begemana09008b2009-10-19 02:17:23 +00002918 for (i = 0; i != e; ++i)
2919 if (Mask[i] >= 0)
2920 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002921
Nate Begemana09008b2009-10-19 02:17:23 +00002922 // All undef, not a palignr.
2923 if (i == e)
2924 return false;
2925
2926 // Determine if it's ok to perform a palignr with only the LHS, since we
2927 // don't have access to the actual shuffle elements to see if RHS is undef.
2928 bool Unary = Mask[i] < (int)e;
2929 bool NeedsUnary = false;
2930
2931 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002932
Nate Begemana09008b2009-10-19 02:17:23 +00002933 // Check the rest of the elements to see if they are consecutive.
2934 for (++i; i != e; ++i) {
2935 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00002936 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00002937 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002938
Nate Begemana09008b2009-10-19 02:17:23 +00002939 Unary = Unary && (m < (int)e);
2940 NeedsUnary = NeedsUnary || (m < s);
2941
2942 if (NeedsUnary && !Unary)
2943 return false;
2944 if (Unary && m != ((s+i) & (e-1)))
2945 return false;
2946 if (!Unary && m != (s+i))
2947 return false;
2948 }
2949 return true;
2950}
2951
2952bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2953 SmallVector<int, 8> M;
2954 N->getMask(M);
2955 return ::isPALIGNRMask(M, N->getValueType(0), true);
2956}
2957
Evan Cheng14aed5e2006-03-24 01:18:28 +00002958/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2959/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002960static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 int NumElems = VT.getVectorNumElements();
2962 if (NumElems != 2 && NumElems != 4)
2963 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002964
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 int Half = NumElems / 2;
2966 for (int i = 0; i < Half; ++i)
2967 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002968 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 for (int i = Half; i < NumElems; ++i)
2970 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002971 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002972
Evan Cheng14aed5e2006-03-24 01:18:28 +00002973 return true;
2974}
2975
Nate Begeman9008ca62009-04-27 18:41:29 +00002976bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2977 SmallVector<int, 8> M;
2978 N->getMask(M);
2979 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002980}
2981
Evan Cheng213d2cf2007-05-17 18:45:50 +00002982/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002983/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2984/// half elements to come from vector 1 (which would equal the dest.) and
2985/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002986static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002987 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002988
2989 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002991
Nate Begeman9008ca62009-04-27 18:41:29 +00002992 int Half = NumElems / 2;
2993 for (int i = 0; i < Half; ++i)
2994 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002995 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 for (int i = Half; i < NumElems; ++i)
2997 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002998 return false;
2999 return true;
3000}
3001
Nate Begeman9008ca62009-04-27 18:41:29 +00003002static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3003 SmallVector<int, 8> M;
3004 N->getMask(M);
3005 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003006}
3007
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003008/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3009/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003010bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
3011 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003012 return false;
3013
Evan Cheng2064a2b2006-03-28 06:50:32 +00003014 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3016 isUndefOrEqual(N->getMaskElt(1), 7) &&
3017 isUndefOrEqual(N->getMaskElt(2), 2) &&
3018 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003019}
3020
Nate Begeman0b10b912009-11-07 23:17:15 +00003021/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3022/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3023/// <2, 3, 2, 3>
3024bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
3025 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00003026
Nate Begeman0b10b912009-11-07 23:17:15 +00003027 if (NumElems != 4)
3028 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003029
Nate Begeman0b10b912009-11-07 23:17:15 +00003030 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3031 isUndefOrEqual(N->getMaskElt(1), 3) &&
3032 isUndefOrEqual(N->getMaskElt(2), 2) &&
3033 isUndefOrEqual(N->getMaskElt(3), 3);
3034}
3035
Evan Cheng5ced1d82006-04-06 23:23:56 +00003036/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3037/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003038bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3039 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003040
Evan Cheng5ced1d82006-04-06 23:23:56 +00003041 if (NumElems != 2 && NumElems != 4)
3042 return false;
3043
Evan Chengc5cdff22006-04-07 21:53:05 +00003044 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003046 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003047
Evan Chengc5cdff22006-04-07 21:53:05 +00003048 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003050 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003051
3052 return true;
3053}
3054
Nate Begeman0b10b912009-11-07 23:17:15 +00003055/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3056/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3057bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003059
Evan Cheng5ced1d82006-04-06 23:23:56 +00003060 if (NumElems != 2 && NumElems != 4)
3061 return false;
3062
Evan Chengc5cdff22006-04-07 21:53:05 +00003063 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003065 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003066
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 for (unsigned i = 0; i < NumElems/2; ++i)
3068 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003069 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003070
3071 return true;
3072}
3073
Evan Cheng0038e592006-03-28 00:39:58 +00003074/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3075/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003076static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003077 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003079 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003080 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003081
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3083 int BitI = Mask[i];
3084 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003085 if (!isUndefOrEqual(BitI, j))
3086 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003087 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003088 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003089 return false;
3090 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003091 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003092 return false;
3093 }
Evan Cheng0038e592006-03-28 00:39:58 +00003094 }
Evan Cheng0038e592006-03-28 00:39:58 +00003095 return true;
3096}
3097
Nate Begeman9008ca62009-04-27 18:41:29 +00003098bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3099 SmallVector<int, 8> M;
3100 N->getMask(M);
3101 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003102}
3103
Evan Cheng4fcb9222006-03-28 02:43:26 +00003104/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3105/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003106static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003107 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003109 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003110 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003111
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3113 int BitI = Mask[i];
3114 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003115 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003116 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003117 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003118 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003119 return false;
3120 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003121 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003122 return false;
3123 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003124 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003125 return true;
3126}
3127
Nate Begeman9008ca62009-04-27 18:41:29 +00003128bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3129 SmallVector<int, 8> M;
3130 N->getMask(M);
3131 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003132}
3133
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003134/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3135/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3136/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003137static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003139 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003140 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003141
Nate Begeman9008ca62009-04-27 18:41:29 +00003142 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3143 int BitI = Mask[i];
3144 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003145 if (!isUndefOrEqual(BitI, j))
3146 return false;
3147 if (!isUndefOrEqual(BitI1, j))
3148 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003149 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003150 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003151}
3152
Nate Begeman9008ca62009-04-27 18:41:29 +00003153bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3154 SmallVector<int, 8> M;
3155 N->getMask(M);
3156 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3157}
3158
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003159/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3160/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3161/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003162static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003164 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3165 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003166
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3168 int BitI = Mask[i];
3169 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003170 if (!isUndefOrEqual(BitI, j))
3171 return false;
3172 if (!isUndefOrEqual(BitI1, j))
3173 return false;
3174 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003175 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003176}
3177
Nate Begeman9008ca62009-04-27 18:41:29 +00003178bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3179 SmallVector<int, 8> M;
3180 N->getMask(M);
3181 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3182}
3183
Evan Cheng017dcc62006-04-21 01:05:10 +00003184/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3185/// specifies a shuffle of elements that is suitable for input to MOVSS,
3186/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003187static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003188 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003189 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003190
3191 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 for (int i = 1; i < NumElts; ++i)
3197 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003199
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003200 return true;
3201}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003202
Nate Begeman9008ca62009-04-27 18:41:29 +00003203bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3204 SmallVector<int, 8> M;
3205 N->getMask(M);
3206 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003207}
3208
Evan Cheng017dcc62006-04-21 01:05:10 +00003209/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3210/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003211/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003212static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 bool V2IsSplat = false, bool V2IsUndef = false) {
3214 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003215 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003219 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003220
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 for (int i = 1; i < NumOps; ++i)
3222 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3223 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3224 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003225 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003226
Evan Cheng39623da2006-04-20 08:58:49 +00003227 return true;
3228}
3229
Nate Begeman9008ca62009-04-27 18:41:29 +00003230static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003231 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 SmallVector<int, 8> M;
3233 N->getMask(M);
3234 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003235}
3236
Evan Chengd9539472006-04-14 21:59:03 +00003237/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3238/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003239bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3240 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003241 return false;
3242
3243 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003244 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 int Elt = N->getMaskElt(i);
3246 if (Elt >= 0 && Elt != 1)
3247 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003248 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003249
3250 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003251 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 int Elt = N->getMaskElt(i);
3253 if (Elt >= 0 && Elt != 3)
3254 return false;
3255 if (Elt == 3)
3256 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003257 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003258 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003260 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003261}
3262
3263/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3264/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003265bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3266 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003267 return false;
3268
3269 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003270 for (unsigned i = 0; i < 2; ++i)
3271 if (N->getMaskElt(i) > 0)
3272 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003273
3274 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003275 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003276 int Elt = N->getMaskElt(i);
3277 if (Elt >= 0 && Elt != 2)
3278 return false;
3279 if (Elt == 2)
3280 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003281 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003282 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003283 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003284}
3285
Evan Cheng0b457f02008-09-25 20:50:48 +00003286/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3287/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003288bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3289 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003290
Nate Begeman9008ca62009-04-27 18:41:29 +00003291 for (int i = 0; i < e; ++i)
3292 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003293 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 for (int i = 0; i < e; ++i)
3295 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003296 return false;
3297 return true;
3298}
3299
Evan Cheng63d33002006-03-22 08:01:21 +00003300/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003301/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003302unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003303 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3304 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3305
Evan Chengb9df0ca2006-03-22 02:53:00 +00003306 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3307 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 for (int i = 0; i < NumOperands; ++i) {
3309 int Val = SVOp->getMaskElt(NumOperands-i-1);
3310 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003311 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003312 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003313 if (i != NumOperands - 1)
3314 Mask <<= Shift;
3315 }
Evan Cheng63d33002006-03-22 08:01:21 +00003316 return Mask;
3317}
3318
Evan Cheng506d3df2006-03-29 23:07:14 +00003319/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003320/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003321unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003323 unsigned Mask = 0;
3324 // 8 nodes, but we only care about the last 4.
3325 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 int Val = SVOp->getMaskElt(i);
3327 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003328 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003329 if (i != 4)
3330 Mask <<= 2;
3331 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003332 return Mask;
3333}
3334
3335/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003336/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003337unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003338 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003339 unsigned Mask = 0;
3340 // 8 nodes, but we only care about the first 4.
3341 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003342 int Val = SVOp->getMaskElt(i);
3343 if (Val >= 0)
3344 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003345 if (i != 0)
3346 Mask <<= 2;
3347 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003348 return Mask;
3349}
3350
Nate Begemana09008b2009-10-19 02:17:23 +00003351/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3352/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3353unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3354 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3355 EVT VVT = N->getValueType(0);
3356 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3357 int Val = 0;
3358
3359 unsigned i, e;
3360 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3361 Val = SVOp->getMaskElt(i);
3362 if (Val >= 0)
3363 break;
3364 }
3365 return (Val - i) * EltSize;
3366}
3367
Evan Cheng37b73872009-07-30 08:33:02 +00003368/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3369/// constant +0.0.
3370bool X86::isZeroNode(SDValue Elt) {
3371 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003372 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003373 (isa<ConstantFPSDNode>(Elt) &&
3374 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3375}
3376
Nate Begeman9008ca62009-04-27 18:41:29 +00003377/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3378/// their permute mask.
3379static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3380 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003381 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003382 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003384
Nate Begeman5a5ca152009-04-29 05:20:52 +00003385 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 int idx = SVOp->getMaskElt(i);
3387 if (idx < 0)
3388 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003389 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003391 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003393 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3395 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003396}
3397
Evan Cheng779ccea2007-12-07 21:30:01 +00003398/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3399/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003400static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003401 unsigned NumElems = VT.getVectorNumElements();
3402 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 int idx = Mask[i];
3404 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003405 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003406 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003408 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003410 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003411}
3412
Evan Cheng533a0aa2006-04-19 20:35:22 +00003413/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3414/// match movhlps. The lower half elements should come from upper half of
3415/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003416/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003417static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3418 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003419 return false;
3420 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003422 return false;
3423 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003424 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003425 return false;
3426 return true;
3427}
3428
Evan Cheng5ced1d82006-04-06 23:23:56 +00003429/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003430/// is promoted to a vector. It also returns the LoadSDNode by reference if
3431/// required.
3432static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003433 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3434 return false;
3435 N = N->getOperand(0).getNode();
3436 if (!ISD::isNON_EXTLoad(N))
3437 return false;
3438 if (LD)
3439 *LD = cast<LoadSDNode>(N);
3440 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003441}
3442
Evan Cheng533a0aa2006-04-19 20:35:22 +00003443/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3444/// match movlp{s|d}. The lower half elements should come from lower half of
3445/// V1 (and in order), and the upper half elements should come from the upper
3446/// half of V2 (and in order). And since V1 will become the source of the
3447/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003448static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3449 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003450 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003451 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003452 // Is V2 is a vector load, don't do this transformation. We will try to use
3453 // load folding shufps op.
3454 if (ISD::isNON_EXTLoad(V2))
3455 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003456
Nate Begeman5a5ca152009-04-29 05:20:52 +00003457 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003458
Evan Cheng533a0aa2006-04-19 20:35:22 +00003459 if (NumElems != 2 && NumElems != 4)
3460 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003461 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003462 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003463 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003464 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003465 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003466 return false;
3467 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003468}
3469
Evan Cheng39623da2006-04-20 08:58:49 +00003470/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3471/// all the same.
3472static bool isSplatVector(SDNode *N) {
3473 if (N->getOpcode() != ISD::BUILD_VECTOR)
3474 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003475
Dan Gohman475871a2008-07-27 21:46:04 +00003476 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003477 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3478 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003479 return false;
3480 return true;
3481}
3482
Evan Cheng213d2cf2007-05-17 18:45:50 +00003483/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003484/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003485/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003486static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003487 SDValue V1 = N->getOperand(0);
3488 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003489 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3490 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003491 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003492 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003493 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003494 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3495 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003496 if (Opc != ISD::BUILD_VECTOR ||
3497 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003498 return false;
3499 } else if (Idx >= 0) {
3500 unsigned Opc = V1.getOpcode();
3501 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3502 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003503 if (Opc != ISD::BUILD_VECTOR ||
3504 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003505 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003506 }
3507 }
3508 return true;
3509}
3510
3511/// getZeroVector - Returns a vector of specified type with all zero elements.
3512///
Owen Andersone50ed302009-08-10 22:56:29 +00003513static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003514 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003515 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003516
Dale Johannesen0488fb62010-09-30 23:57:10 +00003517 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003518 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003519 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003520 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003521 if (HasSSE2) { // SSE2
3522 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3523 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3524 } else { // SSE1
3525 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3526 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3527 }
3528 } else if (VT.getSizeInBits() == 256) { // AVX
3529 // 256-bit logic and arithmetic instructions in AVX are
3530 // all floating-point, no support for integer ops. Default
3531 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003533 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3534 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003535 }
Dale Johannesenace16102009-02-03 19:33:06 +00003536 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003537}
3538
Chris Lattner8a594482007-11-25 00:24:49 +00003539/// getOnesVector - Returns a vector of specified type with all bits set.
3540///
Owen Andersone50ed302009-08-10 22:56:29 +00003541static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003542 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003543
Chris Lattner8a594482007-11-25 00:24:49 +00003544 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3545 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003547 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003548 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003549 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003550}
3551
3552
Evan Cheng39623da2006-04-20 08:58:49 +00003553/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3554/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003555static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003556 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003557 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003558
Evan Cheng39623da2006-04-20 08:58:49 +00003559 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003560 SmallVector<int, 8> MaskVec;
3561 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003562
Nate Begeman5a5ca152009-04-29 05:20:52 +00003563 for (unsigned i = 0; i != NumElems; ++i) {
3564 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003565 MaskVec[i] = NumElems;
3566 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003567 }
Evan Cheng39623da2006-04-20 08:58:49 +00003568 }
Evan Cheng39623da2006-04-20 08:58:49 +00003569 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003570 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3571 SVOp->getOperand(1), &MaskVec[0]);
3572 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003573}
3574
Evan Cheng017dcc62006-04-21 01:05:10 +00003575/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3576/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003577static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003578 SDValue V2) {
3579 unsigned NumElems = VT.getVectorNumElements();
3580 SmallVector<int, 8> Mask;
3581 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003582 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003583 Mask.push_back(i);
3584 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003585}
3586
Nate Begeman9008ca62009-04-27 18:41:29 +00003587/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003588static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003589 SDValue V2) {
3590 unsigned NumElems = VT.getVectorNumElements();
3591 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003592 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003593 Mask.push_back(i);
3594 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003595 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003596 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003597}
3598
Nate Begeman9008ca62009-04-27 18:41:29 +00003599/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003600static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003601 SDValue V2) {
3602 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003603 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003605 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003606 Mask.push_back(i + Half);
3607 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003608 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003610}
3611
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003612/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3613static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003614 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003615 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 DebugLoc dl = SV->getDebugLoc();
3617 SDValue V1 = SV->getOperand(0);
3618 int NumElems = VT.getVectorNumElements();
3619 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003620
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 // unpack elements to the correct location
3622 while (NumElems > 4) {
3623 if (EltNo < NumElems/2) {
3624 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3625 } else {
3626 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3627 EltNo -= NumElems/2;
3628 }
3629 NumElems >>= 1;
3630 }
Eric Christopherfd179292009-08-27 18:07:15 +00003631
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 // Perform the splat.
3633 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003634 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003635 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3636 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003637}
3638
Evan Chengba05f722006-04-21 23:03:30 +00003639/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003640/// vector of zero or undef vector. This produces a shuffle where the low
3641/// element of V2 is swizzled into the zero/undef vector, landing at element
3642/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003643static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003644 bool isZero, bool HasSSE2,
3645 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003646 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003647 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003648 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3649 unsigned NumElems = VT.getVectorNumElements();
3650 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003651 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003652 // If this is the insertion idx, put the low elt of V2 here.
3653 MaskVec.push_back(i == Idx ? NumElems : i);
3654 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003655}
3656
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003657/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3658/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003659SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3660 unsigned Depth) {
3661 if (Depth == 6)
3662 return SDValue(); // Limit search depth.
3663
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003664 SDValue V = SDValue(N, 0);
3665 EVT VT = V.getValueType();
3666 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003667
3668 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3669 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3670 Index = SV->getMaskElt(Index);
3671
3672 if (Index < 0)
3673 return DAG.getUNDEF(VT.getVectorElementType());
3674
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003675 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003676 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003677 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003678 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003679
3680 // Recurse into target specific vector shuffles to find scalars.
3681 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003682 int NumElems = VT.getVectorNumElements();
3683 SmallVector<unsigned, 16> ShuffleMask;
3684 SDValue ImmN;
3685
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003686 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003687 case X86ISD::SHUFPS:
3688 case X86ISD::SHUFPD:
3689 ImmN = N->getOperand(N->getNumOperands()-1);
3690 DecodeSHUFPSMask(NumElems,
3691 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3692 ShuffleMask);
3693 break;
3694 case X86ISD::PUNPCKHBW:
3695 case X86ISD::PUNPCKHWD:
3696 case X86ISD::PUNPCKHDQ:
3697 case X86ISD::PUNPCKHQDQ:
3698 DecodePUNPCKHMask(NumElems, ShuffleMask);
3699 break;
3700 case X86ISD::UNPCKHPS:
3701 case X86ISD::UNPCKHPD:
3702 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3703 break;
3704 case X86ISD::PUNPCKLBW:
3705 case X86ISD::PUNPCKLWD:
3706 case X86ISD::PUNPCKLDQ:
3707 case X86ISD::PUNPCKLQDQ:
3708 DecodePUNPCKLMask(NumElems, ShuffleMask);
3709 break;
3710 case X86ISD::UNPCKLPS:
3711 case X86ISD::UNPCKLPD:
3712 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3713 break;
3714 case X86ISD::MOVHLPS:
3715 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3716 break;
3717 case X86ISD::MOVLHPS:
3718 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3719 break;
3720 case X86ISD::PSHUFD:
3721 ImmN = N->getOperand(N->getNumOperands()-1);
3722 DecodePSHUFMask(NumElems,
3723 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3724 ShuffleMask);
3725 break;
3726 case X86ISD::PSHUFHW:
3727 ImmN = N->getOperand(N->getNumOperands()-1);
3728 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3729 ShuffleMask);
3730 break;
3731 case X86ISD::PSHUFLW:
3732 ImmN = N->getOperand(N->getNumOperands()-1);
3733 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3734 ShuffleMask);
3735 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003736 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003737 case X86ISD::MOVSD: {
3738 // The index 0 always comes from the first element of the second source,
3739 // this is why MOVSS and MOVSD are used in the first place. The other
3740 // elements come from the other positions of the first source vector.
3741 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003742 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3743 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003744 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003745 default:
3746 assert("not implemented for target shuffle node");
3747 return SDValue();
3748 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003749
3750 Index = ShuffleMask[Index];
3751 if (Index < 0)
3752 return DAG.getUNDEF(VT.getVectorElementType());
3753
3754 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3755 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3756 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003757 }
3758
3759 // Actual nodes that may contain scalar elements
3760 if (Opcode == ISD::BIT_CONVERT) {
3761 V = V.getOperand(0);
3762 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003763 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003764
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003765 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003766 return SDValue();
3767 }
3768
3769 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3770 return (Index == 0) ? V.getOperand(0)
3771 : DAG.getUNDEF(VT.getVectorElementType());
3772
3773 if (V.getOpcode() == ISD::BUILD_VECTOR)
3774 return V.getOperand(Index);
3775
3776 return SDValue();
3777}
3778
3779/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3780/// shuffle operation which come from a consecutively from a zero. The
3781/// search can start in two diferent directions, from left or right.
3782static
3783unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3784 bool ZerosFromLeft, SelectionDAG &DAG) {
3785 int i = 0;
3786
3787 while (i < NumElems) {
3788 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003789 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003790 if (!(Elt.getNode() &&
3791 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3792 break;
3793 ++i;
3794 }
3795
3796 return i;
3797}
3798
3799/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3800/// MaskE correspond consecutively to elements from one of the vector operands,
3801/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3802static
3803bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3804 int OpIdx, int NumElems, unsigned &OpNum) {
3805 bool SeenV1 = false;
3806 bool SeenV2 = false;
3807
3808 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3809 int Idx = SVOp->getMaskElt(i);
3810 // Ignore undef indicies
3811 if (Idx < 0)
3812 continue;
3813
3814 if (Idx < NumElems)
3815 SeenV1 = true;
3816 else
3817 SeenV2 = true;
3818
3819 // Only accept consecutive elements from the same vector
3820 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3821 return false;
3822 }
3823
3824 OpNum = SeenV1 ? 0 : 1;
3825 return true;
3826}
3827
3828/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3829/// logical left shift of a vector.
3830static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3831 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3832 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3833 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3834 false /* check zeros from right */, DAG);
3835 unsigned OpSrc;
3836
3837 if (!NumZeros)
3838 return false;
3839
3840 // Considering the elements in the mask that are not consecutive zeros,
3841 // check if they consecutively come from only one of the source vectors.
3842 //
3843 // V1 = {X, A, B, C} 0
3844 // \ \ \ /
3845 // vector_shuffle V1, V2 <1, 2, 3, X>
3846 //
3847 if (!isShuffleMaskConsecutive(SVOp,
3848 0, // Mask Start Index
3849 NumElems-NumZeros-1, // Mask End Index
3850 NumZeros, // Where to start looking in the src vector
3851 NumElems, // Number of elements in vector
3852 OpSrc)) // Which source operand ?
3853 return false;
3854
3855 isLeft = false;
3856 ShAmt = NumZeros;
3857 ShVal = SVOp->getOperand(OpSrc);
3858 return true;
3859}
3860
3861/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3862/// logical left shift of a vector.
3863static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3864 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3865 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3866 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3867 true /* check zeros from left */, DAG);
3868 unsigned OpSrc;
3869
3870 if (!NumZeros)
3871 return false;
3872
3873 // Considering the elements in the mask that are not consecutive zeros,
3874 // check if they consecutively come from only one of the source vectors.
3875 //
3876 // 0 { A, B, X, X } = V2
3877 // / \ / /
3878 // vector_shuffle V1, V2 <X, X, 4, 5>
3879 //
3880 if (!isShuffleMaskConsecutive(SVOp,
3881 NumZeros, // Mask Start Index
3882 NumElems-1, // Mask End Index
3883 0, // Where to start looking in the src vector
3884 NumElems, // Number of elements in vector
3885 OpSrc)) // Which source operand ?
3886 return false;
3887
3888 isLeft = true;
3889 ShAmt = NumZeros;
3890 ShVal = SVOp->getOperand(OpSrc);
3891 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003892}
3893
3894/// isVectorShift - Returns true if the shuffle can be implemented as a
3895/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003896static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003897 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003898 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3899 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3900 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003901
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003902 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003903}
3904
Evan Chengc78d3b42006-04-24 18:01:45 +00003905/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3906///
Dan Gohman475871a2008-07-27 21:46:04 +00003907static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003908 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003909 SelectionDAG &DAG,
3910 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003911 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003912 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003913
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003914 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003915 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003916 bool First = true;
3917 for (unsigned i = 0; i < 16; ++i) {
3918 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3919 if (ThisIsNonZero && First) {
3920 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003922 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003924 First = false;
3925 }
3926
3927 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003928 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003929 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3930 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003931 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003933 }
3934 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3936 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3937 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003938 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003940 } else
3941 ThisElt = LastElt;
3942
Gabor Greifba36cb52008-08-28 21:40:38 +00003943 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003945 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003946 }
3947 }
3948
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003950}
3951
Bill Wendlinga348c562007-03-22 18:42:45 +00003952/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003953///
Dan Gohman475871a2008-07-27 21:46:04 +00003954static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003955 unsigned NumNonZero, unsigned NumZero,
3956 SelectionDAG &DAG,
3957 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003958 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003959 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003960
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003961 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003962 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003963 bool First = true;
3964 for (unsigned i = 0; i < 8; ++i) {
3965 bool isNonZero = (NonZeros & (1 << i)) != 0;
3966 if (isNonZero) {
3967 if (First) {
3968 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003970 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003972 First = false;
3973 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003974 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003976 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003977 }
3978 }
3979
3980 return V;
3981}
3982
Evan Chengf26ffe92008-05-29 08:22:04 +00003983/// getVShift - Return a vector logical shift node.
3984///
Owen Andersone50ed302009-08-10 22:56:29 +00003985static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 unsigned NumBits, SelectionDAG &DAG,
3987 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003988 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003989 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003990 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3991 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3992 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003993 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003994}
3995
Dan Gohman475871a2008-07-27 21:46:04 +00003996SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003997X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003998 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00003999
Evan Chengc3630942009-12-09 21:00:30 +00004000 // Check if the scalar load can be widened into a vector load. And if
4001 // the address is "base + cst" see if the cst can be "absorbed" into
4002 // the shuffle mask.
4003 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4004 SDValue Ptr = LD->getBasePtr();
4005 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4006 return SDValue();
4007 EVT PVT = LD->getValueType(0);
4008 if (PVT != MVT::i32 && PVT != MVT::f32)
4009 return SDValue();
4010
4011 int FI = -1;
4012 int64_t Offset = 0;
4013 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4014 FI = FINode->getIndex();
4015 Offset = 0;
4016 } else if (Ptr.getOpcode() == ISD::ADD &&
4017 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
4018 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4019 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4020 Offset = Ptr.getConstantOperandVal(1);
4021 Ptr = Ptr.getOperand(0);
4022 } else {
4023 return SDValue();
4024 }
4025
4026 SDValue Chain = LD->getChain();
4027 // Make sure the stack object alignment is at least 16.
4028 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
4029 if (DAG.InferPtrAlignment(Ptr) < 16) {
4030 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004031 // Can't change the alignment. FIXME: It's possible to compute
4032 // the exact stack offset and reference FI + adjust offset instead.
4033 // If someone *really* cares about this. That's the way to implement it.
4034 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004035 } else {
4036 MFI->setObjectAlignment(FI, 16);
4037 }
4038 }
4039
4040 // (Offset % 16) must be multiple of 4. Then address is then
4041 // Ptr + (Offset & ~15).
4042 if (Offset < 0)
4043 return SDValue();
4044 if ((Offset % 16) & 3)
4045 return SDValue();
4046 int64_t StartOffset = Offset & ~15;
4047 if (StartOffset)
4048 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4049 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4050
4051 int EltNo = (Offset - StartOffset) >> 2;
4052 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4053 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004054 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4055 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004056 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004057 // Canonicalize it to a v4i32 shuffle.
4058 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
4059 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4060 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004061 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004062 }
4063
4064 return SDValue();
4065}
4066
Michael J. Spencerec38de22010-10-10 22:04:20 +00004067/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4068/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004069/// load which has the same value as a build_vector whose operands are 'elts'.
4070///
4071/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004072///
Nate Begeman1449f292010-03-24 22:19:06 +00004073/// FIXME: we'd also like to handle the case where the last elements are zero
4074/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4075/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004076static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004077 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004078 EVT EltVT = VT.getVectorElementType();
4079 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004080
Nate Begemanfdea31a2010-03-24 20:49:50 +00004081 LoadSDNode *LDBase = NULL;
4082 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004083
Nate Begeman1449f292010-03-24 22:19:06 +00004084 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004085 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004086 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004087 for (unsigned i = 0; i < NumElems; ++i) {
4088 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004089
Nate Begemanfdea31a2010-03-24 20:49:50 +00004090 if (!Elt.getNode() ||
4091 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4092 return SDValue();
4093 if (!LDBase) {
4094 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4095 return SDValue();
4096 LDBase = cast<LoadSDNode>(Elt.getNode());
4097 LastLoadedElt = i;
4098 continue;
4099 }
4100 if (Elt.getOpcode() == ISD::UNDEF)
4101 continue;
4102
4103 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4104 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4105 return SDValue();
4106 LastLoadedElt = i;
4107 }
Nate Begeman1449f292010-03-24 22:19:06 +00004108
4109 // If we have found an entire vector of loads and undefs, then return a large
4110 // load of the entire vector width starting at the base pointer. If we found
4111 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004112 if (LastLoadedElt == NumElems - 1) {
4113 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004114 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004115 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004116 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004117 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004118 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004119 LDBase->isVolatile(), LDBase->isNonTemporal(),
4120 LDBase->getAlignment());
4121 } else if (NumElems == 4 && LastLoadedElt == 1) {
4122 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4123 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004124 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4125 Ops, 2, MVT::i32,
4126 LDBase->getMemOperand());
4127 return DAG.getNode(ISD::BIT_CONVERT, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004128 }
4129 return SDValue();
4130}
4131
Evan Chengc3630942009-12-09 21:00:30 +00004132SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004133X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004134 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004135 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4136 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004137 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4138 // is present, so AllOnes is ignored.
4139 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4140 (Op.getValueType().getSizeInBits() != 256 &&
4141 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004142 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004143 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4144 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004145 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004146 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004147
Gabor Greifba36cb52008-08-28 21:40:38 +00004148 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004149 return getOnesVector(Op.getValueType(), DAG, dl);
4150 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004151 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004152
Owen Andersone50ed302009-08-10 22:56:29 +00004153 EVT VT = Op.getValueType();
4154 EVT ExtVT = VT.getVectorElementType();
4155 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004156
4157 unsigned NumElems = Op.getNumOperands();
4158 unsigned NumZero = 0;
4159 unsigned NumNonZero = 0;
4160 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004161 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004162 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004163 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004164 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004165 if (Elt.getOpcode() == ISD::UNDEF)
4166 continue;
4167 Values.insert(Elt);
4168 if (Elt.getOpcode() != ISD::Constant &&
4169 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004170 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004171 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004172 NumZero++;
4173 else {
4174 NonZeros |= (1 << i);
4175 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004176 }
4177 }
4178
Chris Lattner97a2a562010-08-26 05:24:29 +00004179 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4180 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004181 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004182
Chris Lattner67f453a2008-03-09 05:42:06 +00004183 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004184 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004185 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004186 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004187
Chris Lattner62098042008-03-09 01:05:04 +00004188 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4189 // the value are obviously zero, truncate the value to i32 and do the
4190 // insertion that way. Only do this if the value is non-constant or if the
4191 // value is a constant being inserted into element 0. It is cheaper to do
4192 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004194 (!IsAllConstants || Idx == 0)) {
4195 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004196 // Handle SSE only.
4197 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4198 EVT VecVT = MVT::v4i32;
4199 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004200
Chris Lattner62098042008-03-09 01:05:04 +00004201 // Truncate the value (which may itself be a constant) to i32, and
4202 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004204 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004205 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4206 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004207
Chris Lattner62098042008-03-09 01:05:04 +00004208 // Now we have our 32-bit value zero extended in the low element of
4209 // a vector. If Idx != 0, swizzle it into place.
4210 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 SmallVector<int, 4> Mask;
4212 Mask.push_back(Idx);
4213 for (unsigned i = 1; i != VecElts; ++i)
4214 Mask.push_back(i);
4215 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004216 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004217 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004218 }
Dale Johannesenace16102009-02-03 19:33:06 +00004219 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004220 }
4221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004222
Chris Lattner19f79692008-03-08 22:59:52 +00004223 // If we have a constant or non-constant insertion into the low element of
4224 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4225 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004226 // depending on what the source datatype is.
4227 if (Idx == 0) {
4228 if (NumZero == 0) {
4229 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4231 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004232 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4233 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4234 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4235 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4237 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004238 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4239 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004240 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4241 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4242 Subtarget->hasSSE2(), DAG);
4243 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4244 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004245 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004246
4247 // Is it a vector logical left shift?
4248 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004249 X86::isZeroNode(Op.getOperand(0)) &&
4250 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004251 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004252 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004253 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004254 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004255 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004257
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004258 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004259 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004260
Chris Lattner19f79692008-03-08 22:59:52 +00004261 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4262 // is a non-constant being inserted into an element other than the low one,
4263 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4264 // movd/movss) to move this into the low element, then shuffle it into
4265 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004266 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004267 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004268
Evan Cheng0db9fe62006-04-25 20:13:52 +00004269 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004270 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4271 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004272 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004273 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 MaskVec.push_back(i == Idx ? 0 : 1);
4275 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004276 }
4277 }
4278
Chris Lattner67f453a2008-03-09 05:42:06 +00004279 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004280 if (Values.size() == 1) {
4281 if (EVTBits == 32) {
4282 // Instead of a shuffle like this:
4283 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4284 // Check if it's possible to issue this instead.
4285 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4286 unsigned Idx = CountTrailingZeros_32(NonZeros);
4287 SDValue Item = Op.getOperand(Idx);
4288 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4289 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4290 }
Dan Gohman475871a2008-07-27 21:46:04 +00004291 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004292 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004293
Dan Gohmana3941172007-07-24 22:55:08 +00004294 // A vector full of immediates; various special cases are already
4295 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004296 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004297 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004298
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004299 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004300 if (EVTBits == 64) {
4301 if (NumNonZero == 1) {
4302 // One half is zero or undef.
4303 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004304 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004305 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004306 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4307 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004308 }
Dan Gohman475871a2008-07-27 21:46:04 +00004309 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004310 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004311
4312 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004313 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004314 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004315 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004316 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004317 }
4318
Bill Wendling826f36f2007-03-28 00:57:11 +00004319 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004320 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004321 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004322 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004323 }
4324
4325 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004326 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004327 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004328 if (NumElems == 4 && NumZero > 0) {
4329 for (unsigned i = 0; i < 4; ++i) {
4330 bool isZero = !(NonZeros & (1 << i));
4331 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004332 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004333 else
Dale Johannesenace16102009-02-03 19:33:06 +00004334 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004335 }
4336
4337 for (unsigned i = 0; i < 2; ++i) {
4338 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4339 default: break;
4340 case 0:
4341 V[i] = V[i*2]; // Must be a zero vector.
4342 break;
4343 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004345 break;
4346 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004348 break;
4349 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004351 break;
4352 }
4353 }
4354
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004356 bool Reverse = (NonZeros & 0x3) == 2;
4357 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004359 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4360 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4362 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004363 }
4364
Nate Begemanfdea31a2010-03-24 20:49:50 +00004365 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4366 // Check for a build vector of consecutive loads.
4367 for (unsigned i = 0; i < NumElems; ++i)
4368 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004369
Nate Begemanfdea31a2010-03-24 20:49:50 +00004370 // Check for elements which are consecutive loads.
4371 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4372 if (LD.getNode())
4373 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004374
4375 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004376 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004377 SDValue Result;
4378 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4379 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4380 else
4381 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004382
Chris Lattner24faf612010-08-28 17:59:08 +00004383 for (unsigned i = 1; i < NumElems; ++i) {
4384 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4385 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004387 }
4388 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004390
Chris Lattner6e80e442010-08-28 17:15:43 +00004391 // Otherwise, expand into a number of unpckl*, start by extending each of
4392 // our (non-undef) elements to the full vector width with the element in the
4393 // bottom slot of the vector (which generates no code for SSE).
4394 for (unsigned i = 0; i < NumElems; ++i) {
4395 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4396 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4397 else
4398 V[i] = DAG.getUNDEF(VT);
4399 }
4400
4401 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004402 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4403 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4404 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004405 unsigned EltStride = NumElems >> 1;
4406 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004407 for (unsigned i = 0; i < EltStride; ++i) {
4408 // If V[i+EltStride] is undef and this is the first round of mixing,
4409 // then it is safe to just drop this shuffle: V[i] is already in the
4410 // right place, the one element (since it's the first round) being
4411 // inserted as undef can be dropped. This isn't safe for successive
4412 // rounds because they will permute elements within both vectors.
4413 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4414 EltStride == NumElems/2)
4415 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004416
Chris Lattner6e80e442010-08-28 17:15:43 +00004417 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004418 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004419 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004420 }
4421 return V[0];
4422 }
Dan Gohman475871a2008-07-27 21:46:04 +00004423 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004424}
4425
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004426SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004427X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004428 // We support concatenate two MMX registers and place them in a MMX
4429 // register. This is better than doing a stack convert.
4430 DebugLoc dl = Op.getDebugLoc();
4431 EVT ResVT = Op.getValueType();
4432 assert(Op.getNumOperands() == 2);
4433 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4434 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4435 int Mask[2];
4436 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4437 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4438 InVec = Op.getOperand(1);
4439 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4440 unsigned NumElts = ResVT.getVectorNumElements();
4441 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4442 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4443 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4444 } else {
4445 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4446 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4447 Mask[0] = 0; Mask[1] = 2;
4448 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4449 }
4450 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4451}
4452
Nate Begemanb9a47b82009-02-23 08:49:38 +00004453// v8i16 shuffles - Prefer shuffles in the following order:
4454// 1. [all] pshuflw, pshufhw, optional move
4455// 2. [ssse3] 1 x pshufb
4456// 3. [ssse3] 2 x pshufb + 1 x por
4457// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004458SDValue
4459X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4460 SelectionDAG &DAG) const {
4461 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004462 SDValue V1 = SVOp->getOperand(0);
4463 SDValue V2 = SVOp->getOperand(1);
4464 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004465 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004466
Nate Begemanb9a47b82009-02-23 08:49:38 +00004467 // Determine if more than 1 of the words in each of the low and high quadwords
4468 // of the result come from the same quadword of one of the two inputs. Undef
4469 // mask values count as coming from any quadword, for better codegen.
4470 SmallVector<unsigned, 4> LoQuad(4);
4471 SmallVector<unsigned, 4> HiQuad(4);
4472 BitVector InputQuads(4);
4473 for (unsigned i = 0; i < 8; ++i) {
4474 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004476 MaskVals.push_back(EltIdx);
4477 if (EltIdx < 0) {
4478 ++Quad[0];
4479 ++Quad[1];
4480 ++Quad[2];
4481 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004482 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004483 }
4484 ++Quad[EltIdx / 4];
4485 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004486 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004487
Nate Begemanb9a47b82009-02-23 08:49:38 +00004488 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004489 unsigned MaxQuad = 1;
4490 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004491 if (LoQuad[i] > MaxQuad) {
4492 BestLoQuad = i;
4493 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004494 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004495 }
4496
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004498 MaxQuad = 1;
4499 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004500 if (HiQuad[i] > MaxQuad) {
4501 BestHiQuad = i;
4502 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004503 }
4504 }
4505
Nate Begemanb9a47b82009-02-23 08:49:38 +00004506 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004507 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004508 // single pshufb instruction is necessary. If There are more than 2 input
4509 // quads, disable the next transformation since it does not help SSSE3.
4510 bool V1Used = InputQuads[0] || InputQuads[1];
4511 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004512 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004513 if (InputQuads.count() == 2 && V1Used && V2Used) {
4514 BestLoQuad = InputQuads.find_first();
4515 BestHiQuad = InputQuads.find_next(BestLoQuad);
4516 }
4517 if (InputQuads.count() > 2) {
4518 BestLoQuad = -1;
4519 BestHiQuad = -1;
4520 }
4521 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004522
Nate Begemanb9a47b82009-02-23 08:49:38 +00004523 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4524 // the shuffle mask. If a quad is scored as -1, that means that it contains
4525 // words from all 4 input quadwords.
4526 SDValue NewV;
4527 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004528 SmallVector<int, 8> MaskV;
4529 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4530 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004531 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004532 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4533 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4534 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004535
Nate Begemanb9a47b82009-02-23 08:49:38 +00004536 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4537 // source words for the shuffle, to aid later transformations.
4538 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004539 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004540 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004541 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004542 if (idx != (int)i)
4543 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004544 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004545 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004546 AllWordsInNewV = false;
4547 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004548 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004549
Nate Begemanb9a47b82009-02-23 08:49:38 +00004550 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4551 if (AllWordsInNewV) {
4552 for (int i = 0; i != 8; ++i) {
4553 int idx = MaskVals[i];
4554 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004555 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004556 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004557 if ((idx != i) && idx < 4)
4558 pshufhw = false;
4559 if ((idx != i) && idx > 3)
4560 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004561 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004562 V1 = NewV;
4563 V2Used = false;
4564 BestLoQuad = 0;
4565 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004566 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004567
Nate Begemanb9a47b82009-02-23 08:49:38 +00004568 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4569 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004570 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004571 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4572 unsigned TargetMask = 0;
4573 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004575 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4576 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4577 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004578 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004579 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004580 }
Eric Christopherfd179292009-08-27 18:07:15 +00004581
Nate Begemanb9a47b82009-02-23 08:49:38 +00004582 // If we have SSSE3, and all words of the result are from 1 input vector,
4583 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4584 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004585 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004586 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004587
Nate Begemanb9a47b82009-02-23 08:49:38 +00004588 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004589 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004590 // mask, and elements that come from V1 in the V2 mask, so that the two
4591 // results can be OR'd together.
4592 bool TwoInputs = V1Used && V2Used;
4593 for (unsigned i = 0; i != 8; ++i) {
4594 int EltIdx = MaskVals[i] * 2;
4595 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004596 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4597 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004598 continue;
4599 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004600 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4601 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004602 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004603 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004604 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004605 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004606 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004607 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004609
Nate Begemanb9a47b82009-02-23 08:49:38 +00004610 // Calculate the shuffle mask for the second input, shuffle it, and
4611 // OR it with the first shuffled input.
4612 pshufbMask.clear();
4613 for (unsigned i = 0; i != 8; ++i) {
4614 int EltIdx = MaskVals[i] * 2;
4615 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4617 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004618 continue;
4619 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004620 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4621 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004622 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004623 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004624 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004625 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004626 MVT::v16i8, &pshufbMask[0], 16));
4627 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4628 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004629 }
4630
4631 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4632 // and update MaskVals with new element order.
4633 BitVector InOrder(8);
4634 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004635 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004636 for (int i = 0; i != 4; ++i) {
4637 int idx = MaskVals[i];
4638 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004640 InOrder.set(i);
4641 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004642 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004643 InOrder.set(i);
4644 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004645 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004646 }
4647 }
4648 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004651 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004652
4653 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4654 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4655 NewV.getOperand(0),
4656 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4657 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004658 }
Eric Christopherfd179292009-08-27 18:07:15 +00004659
Nate Begemanb9a47b82009-02-23 08:49:38 +00004660 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4661 // and update MaskVals with the new element order.
4662 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004664 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004666 for (unsigned i = 4; i != 8; ++i) {
4667 int idx = MaskVals[i];
4668 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004670 InOrder.set(i);
4671 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004672 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004673 InOrder.set(i);
4674 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004676 }
4677 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004679 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004680
4681 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4682 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4683 NewV.getOperand(0),
4684 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4685 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004686 }
Eric Christopherfd179292009-08-27 18:07:15 +00004687
Nate Begemanb9a47b82009-02-23 08:49:38 +00004688 // In case BestHi & BestLo were both -1, which means each quadword has a word
4689 // from each of the four input quadwords, calculate the InOrder bitvector now
4690 // before falling through to the insert/extract cleanup.
4691 if (BestLoQuad == -1 && BestHiQuad == -1) {
4692 NewV = V1;
4693 for (int i = 0; i != 8; ++i)
4694 if (MaskVals[i] < 0 || MaskVals[i] == i)
4695 InOrder.set(i);
4696 }
Eric Christopherfd179292009-08-27 18:07:15 +00004697
Nate Begemanb9a47b82009-02-23 08:49:38 +00004698 // The other elements are put in the right place using pextrw and pinsrw.
4699 for (unsigned i = 0; i != 8; ++i) {
4700 if (InOrder[i])
4701 continue;
4702 int EltIdx = MaskVals[i];
4703 if (EltIdx < 0)
4704 continue;
4705 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004707 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004709 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004711 DAG.getIntPtrConstant(i));
4712 }
4713 return NewV;
4714}
4715
4716// v16i8 shuffles - Prefer shuffles in the following order:
4717// 1. [ssse3] 1 x pshufb
4718// 2. [ssse3] 2 x pshufb + 1 x por
4719// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4720static
Nate Begeman9008ca62009-04-27 18:41:29 +00004721SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004722 SelectionDAG &DAG,
4723 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004724 SDValue V1 = SVOp->getOperand(0);
4725 SDValue V2 = SVOp->getOperand(1);
4726 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004727 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004728 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004729
Nate Begemanb9a47b82009-02-23 08:49:38 +00004730 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004731 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004732 // present, fall back to case 3.
4733 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4734 bool V1Only = true;
4735 bool V2Only = true;
4736 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004737 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004738 if (EltIdx < 0)
4739 continue;
4740 if (EltIdx < 16)
4741 V2Only = false;
4742 else
4743 V1Only = false;
4744 }
Eric Christopherfd179292009-08-27 18:07:15 +00004745
Nate Begemanb9a47b82009-02-23 08:49:38 +00004746 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4747 if (TLI.getSubtarget()->hasSSSE3()) {
4748 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004749
Nate Begemanb9a47b82009-02-23 08:49:38 +00004750 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004751 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004752 //
4753 // Otherwise, we have elements from both input vectors, and must zero out
4754 // elements that come from V2 in the first mask, and V1 in the second mask
4755 // so that we can OR them together.
4756 bool TwoInputs = !(V1Only || V2Only);
4757 for (unsigned i = 0; i != 16; ++i) {
4758 int EltIdx = MaskVals[i];
4759 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004760 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004761 continue;
4762 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004764 }
4765 // If all the elements are from V2, assign it to V1 and return after
4766 // building the first pshufb.
4767 if (V2Only)
4768 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004769 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004770 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004771 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004772 if (!TwoInputs)
4773 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004774
Nate Begemanb9a47b82009-02-23 08:49:38 +00004775 // Calculate the shuffle mask for the second input, shuffle it, and
4776 // OR it with the first shuffled input.
4777 pshufbMask.clear();
4778 for (unsigned i = 0; i != 16; ++i) {
4779 int EltIdx = MaskVals[i];
4780 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004781 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004782 continue;
4783 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004785 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004786 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004787 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004788 MVT::v16i8, &pshufbMask[0], 16));
4789 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004790 }
Eric Christopherfd179292009-08-27 18:07:15 +00004791
Nate Begemanb9a47b82009-02-23 08:49:38 +00004792 // No SSSE3 - Calculate in place words and then fix all out of place words
4793 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4794 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004795 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4796 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004797 SDValue NewV = V2Only ? V2 : V1;
4798 for (int i = 0; i != 8; ++i) {
4799 int Elt0 = MaskVals[i*2];
4800 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004801
Nate Begemanb9a47b82009-02-23 08:49:38 +00004802 // This word of the result is all undef, skip it.
4803 if (Elt0 < 0 && Elt1 < 0)
4804 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004805
Nate Begemanb9a47b82009-02-23 08:49:38 +00004806 // This word of the result is already in the correct place, skip it.
4807 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4808 continue;
4809 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4810 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004811
Nate Begemanb9a47b82009-02-23 08:49:38 +00004812 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4813 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4814 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004815
4816 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4817 // using a single extract together, load it and store it.
4818 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004820 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004822 DAG.getIntPtrConstant(i));
4823 continue;
4824 }
4825
Nate Begemanb9a47b82009-02-23 08:49:38 +00004826 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004827 // source byte is not also odd, shift the extracted word left 8 bits
4828 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004829 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004831 DAG.getIntPtrConstant(Elt1 / 2));
4832 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004834 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004835 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4837 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004838 }
4839 // If Elt0 is defined, extract it from the appropriate source. If the
4840 // source byte is not also even, shift the extracted word right 8 bits. If
4841 // Elt1 was also defined, OR the extracted values together before
4842 // inserting them in the result.
4843 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004844 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004845 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4846 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004848 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004849 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004850 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4851 DAG.getConstant(0x00FF, MVT::i16));
4852 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004853 : InsElt0;
4854 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004856 DAG.getIntPtrConstant(i));
4857 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004858 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004859}
4860
Evan Cheng7a831ce2007-12-15 03:00:47 +00004861/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004862/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004863/// done when every pair / quad of shuffle mask elements point to elements in
4864/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004865/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004866static
Nate Begeman9008ca62009-04-27 18:41:29 +00004867SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004868 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004869 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004870 SDValue V1 = SVOp->getOperand(0);
4871 SDValue V2 = SVOp->getOperand(1);
4872 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004873 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004874 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004876 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004877 case MVT::v4f32: NewVT = MVT::v2f64; break;
4878 case MVT::v4i32: NewVT = MVT::v2i64; break;
4879 case MVT::v8i16: NewVT = MVT::v4i32; break;
4880 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004881 }
4882
Nate Begeman9008ca62009-04-27 18:41:29 +00004883 int Scale = NumElems / NewWidth;
4884 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004885 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004886 int StartIdx = -1;
4887 for (int j = 0; j < Scale; ++j) {
4888 int EltIdx = SVOp->getMaskElt(i+j);
4889 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004890 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004891 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004892 StartIdx = EltIdx - (EltIdx % Scale);
4893 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004894 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004895 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004896 if (StartIdx == -1)
4897 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004898 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004899 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004900 }
4901
Dale Johannesenace16102009-02-03 19:33:06 +00004902 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4903 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004904 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004905}
4906
Evan Chengd880b972008-05-09 21:53:03 +00004907/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004908///
Owen Andersone50ed302009-08-10 22:56:29 +00004909static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004910 SDValue SrcOp, SelectionDAG &DAG,
4911 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004912 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004913 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004914 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004915 LD = dyn_cast<LoadSDNode>(SrcOp);
4916 if (!LD) {
4917 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4918 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004919 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4920 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004921 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4922 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004923 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004924 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004925 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004926 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4927 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4928 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4929 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004930 SrcOp.getOperand(0)
4931 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004932 }
4933 }
4934 }
4935
Dale Johannesenace16102009-02-03 19:33:06 +00004936 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4937 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004938 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004939 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004940}
4941
Evan Chengace3c172008-07-22 21:13:36 +00004942/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4943/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004944static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004945LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4946 SDValue V1 = SVOp->getOperand(0);
4947 SDValue V2 = SVOp->getOperand(1);
4948 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004949 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004950
Evan Chengace3c172008-07-22 21:13:36 +00004951 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004952 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004953 SmallVector<int, 8> Mask1(4U, -1);
4954 SmallVector<int, 8> PermMask;
4955 SVOp->getMask(PermMask);
4956
Evan Chengace3c172008-07-22 21:13:36 +00004957 unsigned NumHi = 0;
4958 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004959 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004960 int Idx = PermMask[i];
4961 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004962 Locs[i] = std::make_pair(-1, -1);
4963 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004964 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4965 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004966 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004967 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004968 NumLo++;
4969 } else {
4970 Locs[i] = std::make_pair(1, NumHi);
4971 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004972 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004973 NumHi++;
4974 }
4975 }
4976 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004977
Evan Chengace3c172008-07-22 21:13:36 +00004978 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004979 // If no more than two elements come from either vector. This can be
4980 // implemented with two shuffles. First shuffle gather the elements.
4981 // The second shuffle, which takes the first shuffle as both of its
4982 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004983 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004984
Nate Begeman9008ca62009-04-27 18:41:29 +00004985 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004986
Evan Chengace3c172008-07-22 21:13:36 +00004987 for (unsigned i = 0; i != 4; ++i) {
4988 if (Locs[i].first == -1)
4989 continue;
4990 else {
4991 unsigned Idx = (i < 2) ? 0 : 4;
4992 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004993 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004994 }
4995 }
4996
Nate Begeman9008ca62009-04-27 18:41:29 +00004997 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004998 } else if (NumLo == 3 || NumHi == 3) {
4999 // Otherwise, we must have three elements from one vector, call it X, and
5000 // one element from the other, call it Y. First, use a shufps to build an
5001 // intermediate vector with the one element from Y and the element from X
5002 // that will be in the same half in the final destination (the indexes don't
5003 // matter). Then, use a shufps to build the final vector, taking the half
5004 // containing the element from Y from the intermediate, and the other half
5005 // from X.
5006 if (NumHi == 3) {
5007 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005008 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005009 std::swap(V1, V2);
5010 }
5011
5012 // Find the element from V2.
5013 unsigned HiIndex;
5014 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005015 int Val = PermMask[HiIndex];
5016 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005017 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005018 if (Val >= 4)
5019 break;
5020 }
5021
Nate Begeman9008ca62009-04-27 18:41:29 +00005022 Mask1[0] = PermMask[HiIndex];
5023 Mask1[1] = -1;
5024 Mask1[2] = PermMask[HiIndex^1];
5025 Mask1[3] = -1;
5026 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005027
5028 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005029 Mask1[0] = PermMask[0];
5030 Mask1[1] = PermMask[1];
5031 Mask1[2] = HiIndex & 1 ? 6 : 4;
5032 Mask1[3] = HiIndex & 1 ? 4 : 6;
5033 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005034 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005035 Mask1[0] = HiIndex & 1 ? 2 : 0;
5036 Mask1[1] = HiIndex & 1 ? 0 : 2;
5037 Mask1[2] = PermMask[2];
5038 Mask1[3] = PermMask[3];
5039 if (Mask1[2] >= 0)
5040 Mask1[2] += 4;
5041 if (Mask1[3] >= 0)
5042 Mask1[3] += 4;
5043 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005044 }
Evan Chengace3c172008-07-22 21:13:36 +00005045 }
5046
5047 // Break it into (shuffle shuffle_hi, shuffle_lo).
5048 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005049 SmallVector<int,8> LoMask(4U, -1);
5050 SmallVector<int,8> HiMask(4U, -1);
5051
5052 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005053 unsigned MaskIdx = 0;
5054 unsigned LoIdx = 0;
5055 unsigned HiIdx = 2;
5056 for (unsigned i = 0; i != 4; ++i) {
5057 if (i == 2) {
5058 MaskPtr = &HiMask;
5059 MaskIdx = 1;
5060 LoIdx = 0;
5061 HiIdx = 2;
5062 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005063 int Idx = PermMask[i];
5064 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005065 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005066 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005067 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005068 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005069 LoIdx++;
5070 } else {
5071 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005072 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005073 HiIdx++;
5074 }
5075 }
5076
Nate Begeman9008ca62009-04-27 18:41:29 +00005077 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5078 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5079 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005080 for (unsigned i = 0; i != 4; ++i) {
5081 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005082 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005083 } else {
5084 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005085 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005086 }
5087 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005088 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005089}
5090
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005091static bool MayFoldVectorLoad(SDValue V) {
5092 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5093 V = V.getOperand(0);
5094 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5095 V = V.getOperand(0);
5096 if (MayFoldLoad(V))
5097 return true;
5098 return false;
5099}
5100
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005101// FIXME: the version above should always be used. Since there's
5102// a bug where several vector shuffles can't be folded because the
5103// DAG is not updated during lowering and a node claims to have two
5104// uses while it only has one, use this version, and let isel match
5105// another instruction if the load really happens to have more than
5106// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005107// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005108static bool RelaxedMayFoldVectorLoad(SDValue V) {
5109 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5110 V = V.getOperand(0);
5111 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5112 V = V.getOperand(0);
5113 if (ISD::isNormalLoad(V.getNode()))
5114 return true;
5115 return false;
5116}
5117
5118/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5119/// a vector extract, and if both can be later optimized into a single load.
5120/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5121/// here because otherwise a target specific shuffle node is going to be
5122/// emitted for this shuffle, and the optimization not done.
5123/// FIXME: This is probably not the best approach, but fix the problem
5124/// until the right path is decided.
5125static
5126bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5127 const TargetLowering &TLI) {
5128 EVT VT = V.getValueType();
5129 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5130
5131 // Be sure that the vector shuffle is present in a pattern like this:
5132 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5133 if (!V.hasOneUse())
5134 return false;
5135
5136 SDNode *N = *V.getNode()->use_begin();
5137 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5138 return false;
5139
5140 SDValue EltNo = N->getOperand(1);
5141 if (!isa<ConstantSDNode>(EltNo))
5142 return false;
5143
5144 // If the bit convert changed the number of elements, it is unsafe
5145 // to examine the mask.
5146 bool HasShuffleIntoBitcast = false;
5147 if (V.getOpcode() == ISD::BIT_CONVERT) {
5148 EVT SrcVT = V.getOperand(0).getValueType();
5149 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5150 return false;
5151 V = V.getOperand(0);
5152 HasShuffleIntoBitcast = true;
5153 }
5154
5155 // Select the input vector, guarding against out of range extract vector.
5156 unsigned NumElems = VT.getVectorNumElements();
5157 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5158 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5159 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5160
5161 // Skip one more bit_convert if necessary
5162 if (V.getOpcode() == ISD::BIT_CONVERT)
5163 V = V.getOperand(0);
5164
5165 if (ISD::isNormalLoad(V.getNode())) {
5166 // Is the original load suitable?
5167 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5168
5169 // FIXME: avoid the multi-use bug that is preventing lots of
5170 // of foldings to be detected, this is still wrong of course, but
5171 // give the temporary desired behavior, and if it happens that
5172 // the load has real more uses, during isel it will not fold, and
5173 // will generate poor code.
5174 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5175 return false;
5176
5177 if (!HasShuffleIntoBitcast)
5178 return true;
5179
5180 // If there's a bitcast before the shuffle, check if the load type and
5181 // alignment is valid.
5182 unsigned Align = LN0->getAlignment();
5183 unsigned NewAlign =
5184 TLI.getTargetData()->getABITypeAlignment(
5185 VT.getTypeForEVT(*DAG.getContext()));
5186
5187 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5188 return false;
5189 }
5190
5191 return true;
5192}
5193
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005194static
Evan Cheng835580f2010-10-07 20:50:20 +00005195SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5196 EVT VT = Op.getValueType();
5197
5198 // Canonizalize to v2f64.
5199 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, V1);
5200 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5201 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5202 V1, DAG));
5203}
5204
5205static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005206SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5207 bool HasSSE2) {
5208 SDValue V1 = Op.getOperand(0);
5209 SDValue V2 = Op.getOperand(1);
5210 EVT VT = Op.getValueType();
5211
5212 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5213
5214 if (HasSSE2 && VT == MVT::v2f64)
5215 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5216
5217 // v4f32 or v4i32
5218 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5219}
5220
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005221static
5222SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5223 SDValue V1 = Op.getOperand(0);
5224 SDValue V2 = Op.getOperand(1);
5225 EVT VT = Op.getValueType();
5226
5227 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5228 "unsupported shuffle type");
5229
5230 if (V2.getOpcode() == ISD::UNDEF)
5231 V2 = V1;
5232
5233 // v4i32 or v4f32
5234 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5235}
5236
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005237static
5238SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5239 SDValue V1 = Op.getOperand(0);
5240 SDValue V2 = Op.getOperand(1);
5241 EVT VT = Op.getValueType();
5242 unsigned NumElems = VT.getVectorNumElements();
5243
5244 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5245 // operand of these instructions is only memory, so check if there's a
5246 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5247 // same masks.
5248 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005249
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005250 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005251 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005252 CanFoldLoad = true;
5253
5254 // When V1 is a load, it can be folded later into a store in isel, example:
5255 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5256 // turns into:
5257 // (MOVLPSmr addr:$src1, VR128:$src2)
5258 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005259 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005260 CanFoldLoad = true;
5261
5262 if (CanFoldLoad) {
5263 if (HasSSE2 && NumElems == 2)
5264 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5265
5266 if (NumElems == 4)
5267 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5268 }
5269
5270 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5271 // movl and movlp will both match v2i64, but v2i64 is never matched by
5272 // movl earlier because we make it strict to avoid messing with the movlp load
5273 // folding logic (see the code above getMOVLP call). Match it here then,
5274 // this is horrible, but will stay like this until we move all shuffle
5275 // matching to x86 specific nodes. Note that for the 1st condition all
5276 // types are matched with movsd.
5277 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5278 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5279 else if (HasSSE2)
5280 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5281
5282
5283 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5284
5285 // Invert the operand order and use SHUFPS to match it.
5286 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5287 X86::getShuffleSHUFImmediate(SVOp), DAG);
5288}
5289
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005290static inline unsigned getUNPCKLOpcode(EVT VT) {
5291 switch(VT.getSimpleVT().SimpleTy) {
5292 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5293 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5294 case MVT::v4f32: return X86ISD::UNPCKLPS;
5295 case MVT::v2f64: return X86ISD::UNPCKLPD;
5296 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5297 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5298 default:
5299 llvm_unreachable("Unknow type for unpckl");
5300 }
5301 return 0;
5302}
5303
5304static inline unsigned getUNPCKHOpcode(EVT VT) {
5305 switch(VT.getSimpleVT().SimpleTy) {
5306 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5307 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5308 case MVT::v4f32: return X86ISD::UNPCKHPS;
5309 case MVT::v2f64: return X86ISD::UNPCKHPD;
5310 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5311 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5312 default:
5313 llvm_unreachable("Unknow type for unpckh");
5314 }
5315 return 0;
5316}
5317
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005318static
5319SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005320 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005321 const X86Subtarget *Subtarget) {
5322 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5323 EVT VT = Op.getValueType();
5324 DebugLoc dl = Op.getDebugLoc();
5325 SDValue V1 = Op.getOperand(0);
5326 SDValue V2 = Op.getOperand(1);
5327
5328 if (isZeroShuffle(SVOp))
5329 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5330
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005331 // Handle splat operations
5332 if (SVOp->isSplat()) {
5333 // Special case, this is the only place now where it's
5334 // allowed to return a vector_shuffle operation without
5335 // using a target specific node, because *hopefully* it
5336 // will be optimized away by the dag combiner.
5337 if (VT.getVectorNumElements() <= 4 &&
5338 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5339 return Op;
5340
5341 // Handle splats by matching through known masks
5342 if (VT.getVectorNumElements() <= 4)
5343 return SDValue();
5344
Evan Cheng835580f2010-10-07 20:50:20 +00005345 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005346 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005347 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005348
5349 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5350 // do it!
5351 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5352 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5353 if (NewOp.getNode())
5354 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, NewOp);
5355 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5356 // FIXME: Figure out a cleaner way to do this.
5357 // Try to make use of movq to zero out the top part.
5358 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5359 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5360 if (NewOp.getNode()) {
5361 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5362 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5363 DAG, Subtarget, dl);
5364 }
5365 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5366 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5367 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5368 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5369 DAG, Subtarget, dl);
5370 }
5371 }
5372 return SDValue();
5373}
5374
Dan Gohman475871a2008-07-27 21:46:04 +00005375SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005376X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005377 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005378 SDValue V1 = Op.getOperand(0);
5379 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005380 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005381 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005382 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005383 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005384 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5385 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005386 bool V1IsSplat = false;
5387 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005388 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005389 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005390 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005391 MachineFunction &MF = DAG.getMachineFunction();
5392 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005393
Dale Johannesen0488fb62010-09-30 23:57:10 +00005394 // Shuffle operations on MMX not supported.
5395 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005396 return Op;
5397
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005398 // Vector shuffle lowering takes 3 steps:
5399 //
5400 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5401 // narrowing and commutation of operands should be handled.
5402 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5403 // shuffle nodes.
5404 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5405 // so the shuffle can be broken into other shuffles and the legalizer can
5406 // try the lowering again.
5407 //
5408 // The general ideia is that no vector_shuffle operation should be left to
5409 // be matched during isel, all of them must be converted to a target specific
5410 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005411
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005412 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5413 // narrowing and commutation of operands should be handled. The actual code
5414 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005415 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005416 if (NewOp.getNode())
5417 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005418
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005419 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5420 // unpckh_undef). Only use pshufd if speed is more important than size.
5421 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5422 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5423 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5424 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5425 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5426 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005427
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005428 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005429 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005430 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005431
Dale Johannesen0488fb62010-09-30 23:57:10 +00005432 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005433 return getMOVHighToLow(Op, dl, DAG);
5434
5435 // Use to match splats
5436 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5437 (VT == MVT::v2f64 || VT == MVT::v2i64))
5438 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5439
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005440 if (X86::isPSHUFDMask(SVOp)) {
5441 // The actual implementation will match the mask in the if above and then
5442 // during isel it can match several different instructions, not only pshufd
5443 // as its name says, sad but true, emulate the behavior for now...
5444 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5445 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5446
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005447 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5448
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005449 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005450 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5451
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005452 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005453 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5454 TargetMask, DAG);
5455
5456 if (VT == MVT::v4f32)
5457 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5458 TargetMask, DAG);
5459 }
Eric Christopherfd179292009-08-27 18:07:15 +00005460
Evan Chengf26ffe92008-05-29 08:22:04 +00005461 // Check if this can be converted into a logical shift.
5462 bool isLeft = false;
5463 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005464 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005465 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005466 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005467 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005468 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005469 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005470 EVT EltVT = VT.getVectorElementType();
5471 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005472 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005473 }
Eric Christopherfd179292009-08-27 18:07:15 +00005474
Nate Begeman9008ca62009-04-27 18:41:29 +00005475 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005476 if (V1IsUndef)
5477 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005478 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005479 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005480 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005481 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005482 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5483
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005484 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005485 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5486 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005487 }
Eric Christopherfd179292009-08-27 18:07:15 +00005488
Nate Begeman9008ca62009-04-27 18:41:29 +00005489 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005490 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5491 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005492
Dale Johannesen0488fb62010-09-30 23:57:10 +00005493 if (X86::isMOVHLPSMask(SVOp))
5494 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005495
Dale Johannesen0488fb62010-09-30 23:57:10 +00005496 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5497 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005498
Dale Johannesen0488fb62010-09-30 23:57:10 +00005499 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5500 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005501
Dale Johannesen0488fb62010-09-30 23:57:10 +00005502 if (X86::isMOVLPMask(SVOp))
5503 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005504
Nate Begeman9008ca62009-04-27 18:41:29 +00005505 if (ShouldXformToMOVHLPS(SVOp) ||
5506 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5507 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005508
Evan Chengf26ffe92008-05-29 08:22:04 +00005509 if (isShift) {
5510 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005511 EVT EltVT = VT.getVectorElementType();
5512 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005513 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005514 }
Eric Christopherfd179292009-08-27 18:07:15 +00005515
Evan Cheng9eca5e82006-10-25 21:49:50 +00005516 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005517 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5518 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005519 V1IsSplat = isSplatVector(V1.getNode());
5520 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005521
Chris Lattner8a594482007-11-25 00:24:49 +00005522 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005523 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005524 Op = CommuteVectorShuffle(SVOp, DAG);
5525 SVOp = cast<ShuffleVectorSDNode>(Op);
5526 V1 = SVOp->getOperand(0);
5527 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005528 std::swap(V1IsSplat, V2IsSplat);
5529 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005530 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005531 }
5532
Nate Begeman9008ca62009-04-27 18:41:29 +00005533 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5534 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005535 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005536 return V1;
5537 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5538 // the instruction selector will not match, so get a canonical MOVL with
5539 // swapped operands to undo the commute.
5540 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005541 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005542
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005543 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005544 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005545
5546 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005547 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005548
Evan Cheng9bbbb982006-10-25 20:48:19 +00005549 if (V2IsSplat) {
5550 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005551 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005552 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005553 SDValue NewMask = NormalizeMask(SVOp, DAG);
5554 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5555 if (NSVOp != SVOp) {
5556 if (X86::isUNPCKLMask(NSVOp, true)) {
5557 return NewMask;
5558 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5559 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005560 }
5561 }
5562 }
5563
Evan Cheng9eca5e82006-10-25 21:49:50 +00005564 if (Commuted) {
5565 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005566 // FIXME: this seems wrong.
5567 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5568 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005569
5570 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005571 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005572
5573 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005574 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005575 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005576
Nate Begeman9008ca62009-04-27 18:41:29 +00005577 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005578 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005579 return CommuteVectorShuffle(SVOp, DAG);
5580
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005581 // The checks below are all present in isShuffleMaskLegal, but they are
5582 // inlined here right now to enable us to directly emit target specific
5583 // nodes, and remove one by one until they don't return Op anymore.
5584 SmallVector<int, 16> M;
5585 SVOp->getMask(M);
5586
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005587 if (isPALIGNRMask(M, VT, HasSSSE3))
5588 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5589 X86::getShufflePALIGNRImmediate(SVOp),
5590 DAG);
5591
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005592 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5593 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5594 if (VT == MVT::v2f64)
5595 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5596 if (VT == MVT::v2i64)
5597 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5598 }
5599
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005600 if (isPSHUFHWMask(M, VT))
5601 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5602 X86::getShufflePSHUFHWImmediate(SVOp),
5603 DAG);
5604
5605 if (isPSHUFLWMask(M, VT))
5606 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5607 X86::getShufflePSHUFLWImmediate(SVOp),
5608 DAG);
5609
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005610 if (isSHUFPMask(M, VT)) {
5611 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5612 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5613 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5614 TargetMask, DAG);
5615 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5616 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5617 TargetMask, DAG);
5618 }
5619
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005620 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5621 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5622 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5623 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5624 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5625 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5626
Evan Cheng14b32e12007-12-11 01:46:18 +00005627 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005629 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005630 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005631 return NewOp;
5632 }
5633
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005635 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 if (NewOp.getNode())
5637 return NewOp;
5638 }
Eric Christopherfd179292009-08-27 18:07:15 +00005639
Dale Johannesen0488fb62010-09-30 23:57:10 +00005640 // Handle all 4 wide cases with a number of shuffles.
5641 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005642 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005643
Dan Gohman475871a2008-07-27 21:46:04 +00005644 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005645}
5646
Dan Gohman475871a2008-07-27 21:46:04 +00005647SDValue
5648X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005649 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005650 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005651 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005652 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005654 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005656 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005657 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005658 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005659 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5660 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5661 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5663 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005664 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005665 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005666 Op.getOperand(0)),
5667 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005669 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005671 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005672 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005673 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005674 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5675 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005676 // result has a single use which is a store or a bitcast to i32. And in
5677 // the case of a store, it's not worth it if the index is a constant 0,
5678 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005679 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005680 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005681 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005682 if ((User->getOpcode() != ISD::STORE ||
5683 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5684 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005685 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005687 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005688 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5689 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005690 Op.getOperand(0)),
5691 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5693 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005694 // ExtractPS works with constant index.
5695 if (isa<ConstantSDNode>(Op.getOperand(1)))
5696 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005697 }
Dan Gohman475871a2008-07-27 21:46:04 +00005698 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005699}
5700
5701
Dan Gohman475871a2008-07-27 21:46:04 +00005702SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005703X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5704 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005705 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005706 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005707
Evan Cheng62a3f152008-03-24 21:52:23 +00005708 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005709 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005710 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005711 return Res;
5712 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005713
Owen Andersone50ed302009-08-10 22:56:29 +00005714 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005715 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005716 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005717 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005718 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005719 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005720 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5722 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005723 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005725 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005726 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005727 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005728 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005729 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005730 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005731 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005732 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005733 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005734 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005735 if (Idx == 0)
5736 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005737
Evan Cheng0db9fe62006-04-25 20:13:52 +00005738 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005739 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005740 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005741 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005742 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005743 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005744 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005745 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005746 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5747 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5748 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005749 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005750 if (Idx == 0)
5751 return Op;
5752
5753 // UNPCKHPD the element to the lowest double word, then movsd.
5754 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5755 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005756 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005757 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005758 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005759 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005760 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005761 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005762 }
5763
Dan Gohman475871a2008-07-27 21:46:04 +00005764 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005765}
5766
Dan Gohman475871a2008-07-27 21:46:04 +00005767SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005768X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5769 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005770 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005771 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005772 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005773
Dan Gohman475871a2008-07-27 21:46:04 +00005774 SDValue N0 = Op.getOperand(0);
5775 SDValue N1 = Op.getOperand(1);
5776 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005777
Dan Gohman8a55ce42009-09-23 21:02:20 +00005778 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005779 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005780 unsigned Opc;
5781 if (VT == MVT::v8i16)
5782 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005783 else if (VT == MVT::v16i8)
5784 Opc = X86ISD::PINSRB;
5785 else
5786 Opc = X86ISD::PINSRB;
5787
Nate Begeman14d12ca2008-02-11 04:19:36 +00005788 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5789 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 if (N1.getValueType() != MVT::i32)
5791 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5792 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005793 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005794 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005795 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005796 // Bits [7:6] of the constant are the source select. This will always be
5797 // zero here. The DAG Combiner may combine an extract_elt index into these
5798 // bits. For example (insert (extract, 3), 2) could be matched by putting
5799 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005800 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005801 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005802 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005803 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005804 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005805 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005807 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005808 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005809 // PINSR* works with constant index.
5810 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005811 }
Dan Gohman475871a2008-07-27 21:46:04 +00005812 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005813}
5814
Dan Gohman475871a2008-07-27 21:46:04 +00005815SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005816X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005817 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005818 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005819
5820 if (Subtarget->hasSSE41())
5821 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5822
Dan Gohman8a55ce42009-09-23 21:02:20 +00005823 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005824 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005825
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005826 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005827 SDValue N0 = Op.getOperand(0);
5828 SDValue N1 = Op.getOperand(1);
5829 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005830
Dan Gohman8a55ce42009-09-23 21:02:20 +00005831 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005832 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5833 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 if (N1.getValueType() != MVT::i32)
5835 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5836 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005837 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00005838 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005839 }
Dan Gohman475871a2008-07-27 21:46:04 +00005840 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005841}
5842
Dan Gohman475871a2008-07-27 21:46:04 +00005843SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005844X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005845 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005846
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005847 if (Op.getValueType() == MVT::v1i64 &&
5848 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005850
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00005852 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
5853 "Expected an SSE type!");
Dale Johannesenace16102009-02-03 19:33:06 +00005854 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00005855 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005856}
5857
Bill Wendling056292f2008-09-16 21:48:12 +00005858// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5859// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5860// one of the above mentioned nodes. It has to be wrapped because otherwise
5861// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5862// be used to form addressing mode. These wrapped nodes will be selected
5863// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005864SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005865X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005866 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005867
Chris Lattner41621a22009-06-26 19:22:52 +00005868 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5869 // global base reg.
5870 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005871 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005872 CodeModel::Model M = getTargetMachine().getCodeModel();
5873
Chris Lattner4f066492009-07-11 20:29:19 +00005874 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005875 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005876 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005877 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005878 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005879 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005880 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005881
Evan Cheng1606e8e2009-03-13 07:51:59 +00005882 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005883 CP->getAlignment(),
5884 CP->getOffset(), OpFlag);
5885 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005886 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005887 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005888 if (OpFlag) {
5889 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005890 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005891 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005892 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005893 }
5894
5895 return Result;
5896}
5897
Dan Gohmand858e902010-04-17 15:26:15 +00005898SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005899 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005900
Chris Lattner18c59872009-06-27 04:16:01 +00005901 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5902 // global base reg.
5903 unsigned char OpFlag = 0;
5904 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005905 CodeModel::Model M = getTargetMachine().getCodeModel();
5906
Chris Lattner4f066492009-07-11 20:29:19 +00005907 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005908 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005909 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005910 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005911 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005912 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005913 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005914
Chris Lattner18c59872009-06-27 04:16:01 +00005915 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5916 OpFlag);
5917 DebugLoc DL = JT->getDebugLoc();
5918 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005919
Chris Lattner18c59872009-06-27 04:16:01 +00005920 // With PIC, the address is actually $g + Offset.
5921 if (OpFlag) {
5922 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5923 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005924 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005925 Result);
5926 }
Eric Christopherfd179292009-08-27 18:07:15 +00005927
Chris Lattner18c59872009-06-27 04:16:01 +00005928 return Result;
5929}
5930
5931SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005932X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005933 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005934
Chris Lattner18c59872009-06-27 04:16:01 +00005935 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5936 // global base reg.
5937 unsigned char OpFlag = 0;
5938 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005939 CodeModel::Model M = getTargetMachine().getCodeModel();
5940
Chris Lattner4f066492009-07-11 20:29:19 +00005941 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005942 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005943 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005944 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005945 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005946 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005947 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005948
Chris Lattner18c59872009-06-27 04:16:01 +00005949 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005950
Chris Lattner18c59872009-06-27 04:16:01 +00005951 DebugLoc DL = Op.getDebugLoc();
5952 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005953
5954
Chris Lattner18c59872009-06-27 04:16:01 +00005955 // With PIC, the address is actually $g + Offset.
5956 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005957 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005958 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5959 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005960 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005961 Result);
5962 }
Eric Christopherfd179292009-08-27 18:07:15 +00005963
Chris Lattner18c59872009-06-27 04:16:01 +00005964 return Result;
5965}
5966
Dan Gohman475871a2008-07-27 21:46:04 +00005967SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005968X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005969 // Create the TargetBlockAddressAddress node.
5970 unsigned char OpFlags =
5971 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005972 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005973 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005974 DebugLoc dl = Op.getDebugLoc();
5975 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5976 /*isTarget=*/true, OpFlags);
5977
Dan Gohmanf705adb2009-10-30 01:28:02 +00005978 if (Subtarget->isPICStyleRIPRel() &&
5979 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005980 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5981 else
5982 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005983
Dan Gohman29cbade2009-11-20 23:18:13 +00005984 // With PIC, the address is actually $g + Offset.
5985 if (isGlobalRelativeToPICBase(OpFlags)) {
5986 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5987 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5988 Result);
5989 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005990
5991 return Result;
5992}
5993
5994SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005995X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005996 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005997 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005998 // Create the TargetGlobalAddress node, folding in the constant
5999 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006000 unsigned char OpFlags =
6001 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006002 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006003 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006004 if (OpFlags == X86II::MO_NO_FLAG &&
6005 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006006 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006007 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006008 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006009 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006010 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006011 }
Eric Christopherfd179292009-08-27 18:07:15 +00006012
Chris Lattner4f066492009-07-11 20:29:19 +00006013 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006014 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006015 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6016 else
6017 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006018
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006019 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006020 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006021 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6022 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006023 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006024 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006025
Chris Lattner36c25012009-07-10 07:34:39 +00006026 // For globals that require a load from a stub to get the address, emit the
6027 // load.
6028 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00006029 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006030 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006031
Dan Gohman6520e202008-10-18 02:06:02 +00006032 // If there was a non-zero offset that we didn't fold, create an explicit
6033 // addition for it.
6034 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006035 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006036 DAG.getConstant(Offset, getPointerTy()));
6037
Evan Cheng0db9fe62006-04-25 20:13:52 +00006038 return Result;
6039}
6040
Evan Chengda43bcf2008-09-24 00:05:32 +00006041SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006042X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006043 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006044 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006045 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006046}
6047
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006048static SDValue
6049GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006050 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006051 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006052 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00006053 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006054 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006055 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006056 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006057 GA->getOffset(),
6058 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006059 if (InFlag) {
6060 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006061 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006062 } else {
6063 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006064 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006065 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006066
6067 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006068 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006069
Rafael Espindola15f1b662009-04-24 12:59:40 +00006070 SDValue Flag = Chain.getValue(1);
6071 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006072}
6073
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006074// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006075static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006076LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006077 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006078 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006079 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6080 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006081 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006082 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006083 InFlag = Chain.getValue(1);
6084
Chris Lattnerb903bed2009-06-26 21:20:29 +00006085 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006086}
6087
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006088// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006089static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006090LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006091 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006092 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6093 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006094}
6095
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006096// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6097// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006098static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006099 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006100 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006101 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006102
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006103 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6104 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6105 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006106
Michael J. Spencerec38de22010-10-10 22:04:20 +00006107 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006108 DAG.getIntPtrConstant(0),
6109 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006110
Chris Lattnerb903bed2009-06-26 21:20:29 +00006111 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006112 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6113 // initialexec.
6114 unsigned WrapperKind = X86ISD::Wrapper;
6115 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006116 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006117 } else if (is64Bit) {
6118 assert(model == TLSModel::InitialExec);
6119 OperandFlags = X86II::MO_GOTTPOFF;
6120 WrapperKind = X86ISD::WrapperRIP;
6121 } else {
6122 assert(model == TLSModel::InitialExec);
6123 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006124 }
Eric Christopherfd179292009-08-27 18:07:15 +00006125
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006126 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6127 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006128 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006129 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006130 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006131 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006132
Rafael Espindola9a580232009-02-27 13:37:18 +00006133 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006134 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006135 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006136
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006137 // The address of the thread local variable is the add of the thread
6138 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006139 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006140}
6141
Dan Gohman475871a2008-07-27 21:46:04 +00006142SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006143X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006144
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006145 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006146 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006147
Eric Christopher30ef0e52010-06-03 04:07:48 +00006148 if (Subtarget->isTargetELF()) {
6149 // TODO: implement the "local dynamic" model
6150 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006151
Eric Christopher30ef0e52010-06-03 04:07:48 +00006152 // If GV is an alias then use the aliasee for determining
6153 // thread-localness.
6154 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6155 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006156
6157 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006158 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006159
Eric Christopher30ef0e52010-06-03 04:07:48 +00006160 switch (model) {
6161 case TLSModel::GeneralDynamic:
6162 case TLSModel::LocalDynamic: // not implemented
6163 if (Subtarget->is64Bit())
6164 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6165 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006166
Eric Christopher30ef0e52010-06-03 04:07:48 +00006167 case TLSModel::InitialExec:
6168 case TLSModel::LocalExec:
6169 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6170 Subtarget->is64Bit());
6171 }
6172 } else if (Subtarget->isTargetDarwin()) {
6173 // Darwin only has one model of TLS. Lower to that.
6174 unsigned char OpFlag = 0;
6175 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6176 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006177
Eric Christopher30ef0e52010-06-03 04:07:48 +00006178 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6179 // global base reg.
6180 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6181 !Subtarget->is64Bit();
6182 if (PIC32)
6183 OpFlag = X86II::MO_TLVP_PIC_BASE;
6184 else
6185 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006186 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006187 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00006188 getPointerTy(),
6189 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006190 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006191
Eric Christopher30ef0e52010-06-03 04:07:48 +00006192 // With PIC32, the address is actually $g + Offset.
6193 if (PIC32)
6194 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6195 DAG.getNode(X86ISD::GlobalBaseReg,
6196 DebugLoc(), getPointerTy()),
6197 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006198
Eric Christopher30ef0e52010-06-03 04:07:48 +00006199 // Lowering the machine isd will make sure everything is in the right
6200 // location.
6201 SDValue Args[] = { Offset };
6202 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006203
Eric Christopher30ef0e52010-06-03 04:07:48 +00006204 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6205 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6206 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00006207
Eric Christopher30ef0e52010-06-03 04:07:48 +00006208 // And our return value (tls address) is in the standard call return value
6209 // location.
6210 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6211 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006212 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006213
Eric Christopher30ef0e52010-06-03 04:07:48 +00006214 assert(false &&
6215 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006216
Torok Edwinc23197a2009-07-14 16:55:14 +00006217 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006218 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006219}
6220
Evan Cheng0db9fe62006-04-25 20:13:52 +00006221
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006222/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006223/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006224SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006225 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006226 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006227 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006228 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006229 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006230 SDValue ShOpLo = Op.getOperand(0);
6231 SDValue ShOpHi = Op.getOperand(1);
6232 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006233 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006234 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006235 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006236
Dan Gohman475871a2008-07-27 21:46:04 +00006237 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006238 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006239 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6240 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006241 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006242 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6243 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006244 }
Evan Chenge3413162006-01-09 18:33:28 +00006245
Owen Anderson825b72b2009-08-11 20:47:22 +00006246 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6247 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006248 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006249 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006250
Dan Gohman475871a2008-07-27 21:46:04 +00006251 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006252 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006253 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6254 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006255
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006256 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006257 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6258 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006259 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006260 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6261 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006262 }
6263
Dan Gohman475871a2008-07-27 21:46:04 +00006264 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006265 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006266}
Evan Chenga3195e82006-01-12 22:54:21 +00006267
Dan Gohmand858e902010-04-17 15:26:15 +00006268SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6269 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006270 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006271
Dale Johannesen0488fb62010-09-30 23:57:10 +00006272 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006273 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006274
Owen Anderson825b72b2009-08-11 20:47:22 +00006275 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006276 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006277
Eli Friedman36df4992009-05-27 00:47:34 +00006278 // These are really Legal; return the operand so the caller accepts it as
6279 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006280 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006281 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006282 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006283 Subtarget->is64Bit()) {
6284 return Op;
6285 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006286
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006287 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006288 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006289 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006290 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006291 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006292 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006293 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006294 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006295 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006296 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6297}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006298
Owen Andersone50ed302009-08-10 22:56:29 +00006299SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006300 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006301 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006302 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006303 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006304 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006305 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006306 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006307 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006308 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006310
Chris Lattner492a43e2010-09-22 01:28:21 +00006311 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006312
Chris Lattner492a43e2010-09-22 01:28:21 +00006313 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6314 MachineMemOperand *MMO =
6315 DAG.getMachineFunction()
6316 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6317 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006318
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006319 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006320 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6321 X86ISD::FILD, DL,
6322 Tys, Ops, array_lengthof(Ops),
6323 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006324
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006325 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006326 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006327 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006328
6329 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6330 // shouldn't be necessary except that RFP cannot be live across
6331 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006332 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006333 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6334 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006335 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006336 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006337 SDValue Ops[] = {
6338 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6339 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006340 MachineMemOperand *MMO =
6341 DAG.getMachineFunction()
6342 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006343 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006344
Chris Lattner492a43e2010-09-22 01:28:21 +00006345 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6346 Ops, array_lengthof(Ops),
6347 Op.getValueType(), MMO);
6348 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006349 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006350 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006351 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006352
Evan Cheng0db9fe62006-04-25 20:13:52 +00006353 return Result;
6354}
6355
Bill Wendling8b8a6362009-01-17 03:56:04 +00006356// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006357SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6358 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006359 // This algorithm is not obvious. Here it is in C code, more or less:
6360 /*
6361 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6362 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6363 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006364
Bill Wendling8b8a6362009-01-17 03:56:04 +00006365 // Copy ints to xmm registers.
6366 __m128i xh = _mm_cvtsi32_si128( hi );
6367 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006368
Bill Wendling8b8a6362009-01-17 03:56:04 +00006369 // Combine into low half of a single xmm register.
6370 __m128i x = _mm_unpacklo_epi32( xh, xl );
6371 __m128d d;
6372 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006373
Bill Wendling8b8a6362009-01-17 03:56:04 +00006374 // Merge in appropriate exponents to give the integer bits the right
6375 // magnitude.
6376 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006377
Bill Wendling8b8a6362009-01-17 03:56:04 +00006378 // Subtract away the biases to deal with the IEEE-754 double precision
6379 // implicit 1.
6380 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006381
Bill Wendling8b8a6362009-01-17 03:56:04 +00006382 // All conversions up to here are exact. The correctly rounded result is
6383 // calculated using the current rounding mode using the following
6384 // horizontal add.
6385 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6386 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6387 // store doesn't really need to be here (except
6388 // maybe to zero the other double)
6389 return sd;
6390 }
6391 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006392
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006393 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006394 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006395
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006396 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006397 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006398 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6399 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6400 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6401 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006402 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006403 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006404
Bill Wendling8b8a6362009-01-17 03:56:04 +00006405 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006406 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006407 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006408 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006409 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006410 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006411 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006412
Owen Anderson825b72b2009-08-11 20:47:22 +00006413 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6414 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006415 Op.getOperand(0),
6416 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006417 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6418 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006419 Op.getOperand(0),
6420 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006421 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6422 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006423 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006424 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006425 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6426 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6427 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006428 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006429 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006430 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006431
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006432 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006433 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006434 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6435 DAG.getUNDEF(MVT::v2f64), ShufMask);
6436 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6437 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006438 DAG.getIntPtrConstant(0));
6439}
6440
Bill Wendling8b8a6362009-01-17 03:56:04 +00006441// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006442SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6443 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006444 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006445 // FP constant to bias correct the final result.
6446 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006447 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006448
6449 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006450 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6451 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006452 Op.getOperand(0),
6453 DAG.getIntPtrConstant(0)));
6454
Owen Anderson825b72b2009-08-11 20:47:22 +00006455 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6456 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006457 DAG.getIntPtrConstant(0));
6458
6459 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006460 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6461 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006462 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006463 MVT::v2f64, Load)),
6464 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006465 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006466 MVT::v2f64, Bias)));
6467 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6468 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006469 DAG.getIntPtrConstant(0));
6470
6471 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006472 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006473
6474 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006475 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006476
Owen Anderson825b72b2009-08-11 20:47:22 +00006477 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006478 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006479 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006480 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006481 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006482 }
6483
6484 // Handle final rounding.
6485 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006486}
6487
Dan Gohmand858e902010-04-17 15:26:15 +00006488SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6489 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006490 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006491 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006492
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006493 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006494 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6495 // the optimization here.
6496 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006497 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006498
Owen Andersone50ed302009-08-10 22:56:29 +00006499 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006500 EVT DstVT = Op.getValueType();
6501 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006502 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006503 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006504 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006505
6506 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006507 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006508 if (SrcVT == MVT::i32) {
6509 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6510 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6511 getPointerTy(), StackSlot, WordOff);
6512 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006513 StackSlot, MachinePointerInfo(),
6514 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006515 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006516 OffsetSlot, MachinePointerInfo(),
6517 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006518 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6519 return Fild;
6520 }
6521
6522 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6523 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006524 StackSlot, MachinePointerInfo(),
6525 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006526 // For i64 source, we need to add the appropriate power of 2 if the input
6527 // was negative. This is the same as the optimization in
6528 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6529 // we must be careful to do the computation in x87 extended precision, not
6530 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006531 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6532 MachineMemOperand *MMO =
6533 DAG.getMachineFunction()
6534 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6535 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006536
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006537 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6538 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006539 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6540 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006541
6542 APInt FF(32, 0x5F800000ULL);
6543
6544 // Check whether the sign bit is set.
6545 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6546 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6547 ISD::SETLT);
6548
6549 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6550 SDValue FudgePtr = DAG.getConstantPool(
6551 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6552 getPointerTy());
6553
6554 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6555 SDValue Zero = DAG.getIntPtrConstant(0);
6556 SDValue Four = DAG.getIntPtrConstant(4);
6557 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6558 Zero, Four);
6559 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6560
6561 // Load the value out, extending it from f32 to f80.
6562 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006563 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006564 FudgePtr, MachinePointerInfo::getConstantPool(),
6565 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006566 // Extend everything to 80 bits to force it to be done on x87.
6567 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6568 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006569}
6570
Dan Gohman475871a2008-07-27 21:46:04 +00006571std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006572FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006573 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006574
Owen Andersone50ed302009-08-10 22:56:29 +00006575 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006576
6577 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006578 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6579 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006580 }
6581
Owen Anderson825b72b2009-08-11 20:47:22 +00006582 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6583 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006584 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006585
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006586 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006587 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006588 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006589 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006590 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006591 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006592 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006593 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006594
Evan Cheng87c89352007-10-15 20:11:21 +00006595 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6596 // stack slot.
6597 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006598 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006599 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006600 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006601
Michael J. Spencerec38de22010-10-10 22:04:20 +00006602
6603
Evan Cheng0db9fe62006-04-25 20:13:52 +00006604 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006605 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006606 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006607 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6608 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6609 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006610 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006611
Dan Gohman475871a2008-07-27 21:46:04 +00006612 SDValue Chain = DAG.getEntryNode();
6613 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006614 EVT TheVT = Op.getOperand(0).getValueType();
6615 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006616 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006617 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006618 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006619 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006620 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006621 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006622 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006623 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006624
Chris Lattner492a43e2010-09-22 01:28:21 +00006625 MachineMemOperand *MMO =
6626 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6627 MachineMemOperand::MOLoad, MemSize, MemSize);
6628 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6629 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006631 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006632 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6633 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006634
Chris Lattner07290932010-09-22 01:05:16 +00006635 MachineMemOperand *MMO =
6636 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6637 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006638
Evan Cheng0db9fe62006-04-25 20:13:52 +00006639 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006640 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006641 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6642 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006643
Chris Lattner27a6c732007-11-24 07:07:01 +00006644 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006645}
6646
Dan Gohmand858e902010-04-17 15:26:15 +00006647SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6648 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006649 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006650 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006651
Eli Friedman948e95a2009-05-23 09:59:16 +00006652 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006653 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006654 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6655 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006656
Chris Lattner27a6c732007-11-24 07:07:01 +00006657 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006658 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006659 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006660}
6661
Dan Gohmand858e902010-04-17 15:26:15 +00006662SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6663 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006664 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6665 SDValue FIST = Vals.first, StackSlot = Vals.second;
6666 assert(FIST.getNode() && "Unexpected failure");
6667
6668 // Load the result.
6669 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006670 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006671}
6672
Dan Gohmand858e902010-04-17 15:26:15 +00006673SDValue X86TargetLowering::LowerFABS(SDValue Op,
6674 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006675 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006676 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006677 EVT VT = Op.getValueType();
6678 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006679 if (VT.isVector())
6680 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006681 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006682 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006683 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006684 CV.push_back(C);
6685 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006687 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006688 CV.push_back(C);
6689 CV.push_back(C);
6690 CV.push_back(C);
6691 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006692 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006693 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006694 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006695 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006696 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006697 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006698 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006699}
6700
Dan Gohmand858e902010-04-17 15:26:15 +00006701SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006702 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006703 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006704 EVT VT = Op.getValueType();
6705 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006706 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006707 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006709 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006710 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006711 CV.push_back(C);
6712 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006713 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006714 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006715 CV.push_back(C);
6716 CV.push_back(C);
6717 CV.push_back(C);
6718 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006719 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006720 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006721 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006722 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006723 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006724 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006725 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006726 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6728 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006729 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006730 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006731 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006732 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006733 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006734}
6735
Dan Gohmand858e902010-04-17 15:26:15 +00006736SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006737 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006738 SDValue Op0 = Op.getOperand(0);
6739 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006740 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006741 EVT VT = Op.getValueType();
6742 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006743
6744 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006745 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006746 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006747 SrcVT = VT;
6748 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006749 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006750 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006751 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006752 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006753 }
6754
6755 // At this point the operands and the result should have the same
6756 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006757
Evan Cheng68c47cb2007-01-05 07:55:56 +00006758 // First get the sign bit of second operand.
6759 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006760 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006761 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6762 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006763 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006764 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6765 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6766 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6767 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006768 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006769 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006770 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006771 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006772 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006773 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006774 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006775
6776 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006777 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 // Op0 is MVT::f32, Op1 is MVT::f64.
6779 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6780 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6781 DAG.getConstant(32, MVT::i32));
6782 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6783 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006784 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006785 }
6786
Evan Cheng73d6cf12007-01-05 21:37:56 +00006787 // Clear first operand sign bit.
6788 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006789 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006790 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6791 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006792 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006793 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6794 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6795 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6796 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006797 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006798 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006799 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006800 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006801 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006802 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006803 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006804
6805 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006806 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006807}
6808
Dan Gohman076aee32009-03-04 19:44:21 +00006809/// Emit nodes that will be selected as "test Op0,Op0", or something
6810/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006811SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006812 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006813 DebugLoc dl = Op.getDebugLoc();
6814
Dan Gohman31125812009-03-07 01:58:32 +00006815 // CF and OF aren't always set the way we want. Determine which
6816 // of these we need.
6817 bool NeedCF = false;
6818 bool NeedOF = false;
6819 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006820 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006821 case X86::COND_A: case X86::COND_AE:
6822 case X86::COND_B: case X86::COND_BE:
6823 NeedCF = true;
6824 break;
6825 case X86::COND_G: case X86::COND_GE:
6826 case X86::COND_L: case X86::COND_LE:
6827 case X86::COND_O: case X86::COND_NO:
6828 NeedOF = true;
6829 break;
Dan Gohman31125812009-03-07 01:58:32 +00006830 }
6831
Dan Gohman076aee32009-03-04 19:44:21 +00006832 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006833 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6834 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006835 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6836 // Emit a CMP with 0, which is the TEST pattern.
6837 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6838 DAG.getConstant(0, Op.getValueType()));
6839
6840 unsigned Opcode = 0;
6841 unsigned NumOperands = 0;
6842 switch (Op.getNode()->getOpcode()) {
6843 case ISD::ADD:
6844 // Due to an isel shortcoming, be conservative if this add is likely to be
6845 // selected as part of a load-modify-store instruction. When the root node
6846 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6847 // uses of other nodes in the match, such as the ADD in this case. This
6848 // leads to the ADD being left around and reselected, with the result being
6849 // two adds in the output. Alas, even if none our users are stores, that
6850 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6851 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6852 // climbing the DAG back to the root, and it doesn't seem to be worth the
6853 // effort.
6854 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006855 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006856 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6857 goto default_case;
6858
6859 if (ConstantSDNode *C =
6860 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6861 // An add of one will be selected as an INC.
6862 if (C->getAPIntValue() == 1) {
6863 Opcode = X86ISD::INC;
6864 NumOperands = 1;
6865 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006866 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006867
6868 // An add of negative one (subtract of one) will be selected as a DEC.
6869 if (C->getAPIntValue().isAllOnesValue()) {
6870 Opcode = X86ISD::DEC;
6871 NumOperands = 1;
6872 break;
6873 }
Dan Gohman076aee32009-03-04 19:44:21 +00006874 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006875
6876 // Otherwise use a regular EFLAGS-setting add.
6877 Opcode = X86ISD::ADD;
6878 NumOperands = 2;
6879 break;
6880 case ISD::AND: {
6881 // If the primary and result isn't used, don't bother using X86ISD::AND,
6882 // because a TEST instruction will be better.
6883 bool NonFlagUse = false;
6884 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6885 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6886 SDNode *User = *UI;
6887 unsigned UOpNo = UI.getOperandNo();
6888 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6889 // Look pass truncate.
6890 UOpNo = User->use_begin().getOperandNo();
6891 User = *User->use_begin();
6892 }
6893
6894 if (User->getOpcode() != ISD::BRCOND &&
6895 User->getOpcode() != ISD::SETCC &&
6896 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6897 NonFlagUse = true;
6898 break;
6899 }
Dan Gohman076aee32009-03-04 19:44:21 +00006900 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006901
6902 if (!NonFlagUse)
6903 break;
6904 }
6905 // FALL THROUGH
6906 case ISD::SUB:
6907 case ISD::OR:
6908 case ISD::XOR:
6909 // Due to the ISEL shortcoming noted above, be conservative if this op is
6910 // likely to be selected as part of a load-modify-store instruction.
6911 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6912 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6913 if (UI->getOpcode() == ISD::STORE)
6914 goto default_case;
6915
6916 // Otherwise use a regular EFLAGS-setting instruction.
6917 switch (Op.getNode()->getOpcode()) {
6918 default: llvm_unreachable("unexpected operator!");
6919 case ISD::SUB: Opcode = X86ISD::SUB; break;
6920 case ISD::OR: Opcode = X86ISD::OR; break;
6921 case ISD::XOR: Opcode = X86ISD::XOR; break;
6922 case ISD::AND: Opcode = X86ISD::AND; break;
6923 }
6924
6925 NumOperands = 2;
6926 break;
6927 case X86ISD::ADD:
6928 case X86ISD::SUB:
6929 case X86ISD::INC:
6930 case X86ISD::DEC:
6931 case X86ISD::OR:
6932 case X86ISD::XOR:
6933 case X86ISD::AND:
6934 return SDValue(Op.getNode(), 1);
6935 default:
6936 default_case:
6937 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006938 }
6939
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006940 if (Opcode == 0)
6941 // Emit a CMP with 0, which is the TEST pattern.
6942 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6943 DAG.getConstant(0, Op.getValueType()));
6944
6945 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6946 SmallVector<SDValue, 4> Ops;
6947 for (unsigned i = 0; i != NumOperands; ++i)
6948 Ops.push_back(Op.getOperand(i));
6949
6950 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6951 DAG.ReplaceAllUsesWith(Op, New);
6952 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006953}
6954
6955/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6956/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006957SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006958 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006959 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6960 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006961 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006962
6963 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006964 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006965}
6966
Evan Chengd40d03e2010-01-06 19:38:29 +00006967/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6968/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006969SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6970 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006971 SDValue Op0 = And.getOperand(0);
6972 SDValue Op1 = And.getOperand(1);
6973 if (Op0.getOpcode() == ISD::TRUNCATE)
6974 Op0 = Op0.getOperand(0);
6975 if (Op1.getOpcode() == ISD::TRUNCATE)
6976 Op1 = Op1.getOperand(0);
6977
Evan Chengd40d03e2010-01-06 19:38:29 +00006978 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006979 if (Op1.getOpcode() == ISD::SHL)
6980 std::swap(Op0, Op1);
6981 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006982 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6983 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006984 // If we looked past a truncate, check that it's only truncating away
6985 // known zeros.
6986 unsigned BitWidth = Op0.getValueSizeInBits();
6987 unsigned AndBitWidth = And.getValueSizeInBits();
6988 if (BitWidth > AndBitWidth) {
6989 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6990 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6991 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6992 return SDValue();
6993 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006994 LHS = Op1;
6995 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006996 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006997 } else if (Op1.getOpcode() == ISD::Constant) {
6998 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6999 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007000 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7001 LHS = AndLHS.getOperand(0);
7002 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007003 }
Evan Chengd40d03e2010-01-06 19:38:29 +00007004 }
Evan Cheng0488db92007-09-25 01:57:46 +00007005
Evan Chengd40d03e2010-01-06 19:38:29 +00007006 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00007007 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00007008 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00007009 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00007010 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00007011 // Also promote i16 to i32 for performance / code size reason.
7012 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00007013 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00007014 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00007015
Evan Chengd40d03e2010-01-06 19:38:29 +00007016 // If the operand types disagree, extend the shift amount to match. Since
7017 // BT ignores high bits (like shifts) we can use anyextend.
7018 if (LHS.getValueType() != RHS.getValueType())
7019 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007020
Evan Chengd40d03e2010-01-06 19:38:29 +00007021 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
7022 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
7023 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7024 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00007025 }
7026
Evan Cheng54de3ea2010-01-05 06:52:31 +00007027 return SDValue();
7028}
7029
Dan Gohmand858e902010-04-17 15:26:15 +00007030SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00007031 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
7032 SDValue Op0 = Op.getOperand(0);
7033 SDValue Op1 = Op.getOperand(1);
7034 DebugLoc dl = Op.getDebugLoc();
7035 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7036
7037 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007038 // Lower (X & (1 << N)) == 0 to BT(X, N).
7039 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7040 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
7041 if (Op0.getOpcode() == ISD::AND &&
7042 Op0.hasOneUse() &&
7043 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007044 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007045 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7046 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7047 if (NewSetCC.getNode())
7048 return NewSetCC;
7049 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007050
Evan Cheng2c755ba2010-02-27 07:36:59 +00007051 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
7052 if (Op0.getOpcode() == X86ISD::SETCC &&
7053 Op1.getOpcode() == ISD::Constant &&
7054 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7055 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7056 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7057 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7058 bool Invert = (CC == ISD::SETNE) ^
7059 cast<ConstantSDNode>(Op1)->isNullValue();
7060 if (Invert)
7061 CCode = X86::GetOppositeBranchCondition(CCode);
7062 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7063 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7064 }
7065
Evan Chenge5b51ac2010-04-17 06:13:15 +00007066 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007067 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007068 if (X86CC == X86::COND_INVALID)
7069 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007070
Evan Cheng552f09a2010-04-26 19:06:11 +00007071 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00007072
7073 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00007074 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00007075 return DAG.getNode(ISD::AND, dl, MVT::i8,
7076 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
7077 DAG.getConstant(X86CC, MVT::i8), Cond),
7078 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00007079
Owen Anderson825b72b2009-08-11 20:47:22 +00007080 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7081 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007082}
7083
Dan Gohmand858e902010-04-17 15:26:15 +00007084SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007085 SDValue Cond;
7086 SDValue Op0 = Op.getOperand(0);
7087 SDValue Op1 = Op.getOperand(1);
7088 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007089 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007090 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7091 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007092 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007093
7094 if (isFP) {
7095 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007096 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007097 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7098 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007099 bool Swap = false;
7100
7101 switch (SetCCOpcode) {
7102 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007103 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007104 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007105 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007106 case ISD::SETGT: Swap = true; // Fallthrough
7107 case ISD::SETLT:
7108 case ISD::SETOLT: SSECC = 1; break;
7109 case ISD::SETOGE:
7110 case ISD::SETGE: Swap = true; // Fallthrough
7111 case ISD::SETLE:
7112 case ISD::SETOLE: SSECC = 2; break;
7113 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007114 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007115 case ISD::SETNE: SSECC = 4; break;
7116 case ISD::SETULE: Swap = true;
7117 case ISD::SETUGE: SSECC = 5; break;
7118 case ISD::SETULT: Swap = true;
7119 case ISD::SETUGT: SSECC = 6; break;
7120 case ISD::SETO: SSECC = 7; break;
7121 }
7122 if (Swap)
7123 std::swap(Op0, Op1);
7124
Nate Begemanfb8ead02008-07-25 19:05:58 +00007125 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007126 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007127 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007128 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007129 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7130 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007131 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007132 }
7133 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007134 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007135 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7136 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007137 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007138 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007139 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007140 }
7141 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007142 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007144
Nate Begeman30a0de92008-07-17 16:51:19 +00007145 // We are handling one of the integer comparisons here. Since SSE only has
7146 // GT and EQ comparisons for integer, swapping operands and multiple
7147 // operations may be required for some comparisons.
7148 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7149 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007150
Owen Anderson825b72b2009-08-11 20:47:22 +00007151 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007152 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007153 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007154 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7156 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007157 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007158
Nate Begeman30a0de92008-07-17 16:51:19 +00007159 switch (SetCCOpcode) {
7160 default: break;
7161 case ISD::SETNE: Invert = true;
7162 case ISD::SETEQ: Opc = EQOpc; break;
7163 case ISD::SETLT: Swap = true;
7164 case ISD::SETGT: Opc = GTOpc; break;
7165 case ISD::SETGE: Swap = true;
7166 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7167 case ISD::SETULT: Swap = true;
7168 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7169 case ISD::SETUGE: Swap = true;
7170 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7171 }
7172 if (Swap)
7173 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007174
Nate Begeman30a0de92008-07-17 16:51:19 +00007175 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7176 // bits of the inputs before performing those operations.
7177 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007178 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007179 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7180 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007181 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007182 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7183 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007184 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7185 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007187
Dale Johannesenace16102009-02-03 19:33:06 +00007188 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007189
7190 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007191 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007192 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007193
Nate Begeman30a0de92008-07-17 16:51:19 +00007194 return Result;
7195}
Evan Cheng0488db92007-09-25 01:57:46 +00007196
Evan Cheng370e5342008-12-03 08:38:43 +00007197// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007198static bool isX86LogicalCmp(SDValue Op) {
7199 unsigned Opc = Op.getNode()->getOpcode();
7200 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7201 return true;
7202 if (Op.getResNo() == 1 &&
7203 (Opc == X86ISD::ADD ||
7204 Opc == X86ISD::SUB ||
7205 Opc == X86ISD::SMUL ||
7206 Opc == X86ISD::UMUL ||
7207 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007208 Opc == X86ISD::DEC ||
7209 Opc == X86ISD::OR ||
7210 Opc == X86ISD::XOR ||
7211 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007212 return true;
7213
7214 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007215}
7216
Dan Gohmand858e902010-04-17 15:26:15 +00007217SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007218 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007219 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007220 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007221 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007222
Dan Gohman1a492952009-10-20 16:22:37 +00007223 if (Cond.getOpcode() == ISD::SETCC) {
7224 SDValue NewCond = LowerSETCC(Cond, DAG);
7225 if (NewCond.getNode())
7226 Cond = NewCond;
7227 }
Evan Cheng734503b2006-09-11 02:19:56 +00007228
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007229 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
7230 SDValue Op1 = Op.getOperand(1);
7231 SDValue Op2 = Op.getOperand(2);
7232 if (Cond.getOpcode() == X86ISD::SETCC &&
7233 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
7234 SDValue Cmp = Cond.getOperand(1);
7235 if (Cmp.getOpcode() == X86ISD::CMP) {
7236 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
7237 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
7238 ConstantSDNode *RHSC =
7239 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7240 if (N1C && N1C->isAllOnesValue() &&
7241 N2C && N2C->isNullValue() &&
7242 RHSC && RHSC->isNullValue()) {
7243 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007244 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007245 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7246 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7247 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7248 }
7249 }
7250 }
7251
Evan Chengad9c0a32009-12-15 00:53:42 +00007252 // Look pass (and (setcc_carry (cmp ...)), 1).
7253 if (Cond.getOpcode() == ISD::AND &&
7254 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7255 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007256 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007257 Cond = Cond.getOperand(0);
7258 }
7259
Evan Cheng3f41d662007-10-08 22:16:29 +00007260 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7261 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007262 if (Cond.getOpcode() == X86ISD::SETCC ||
7263 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007264 CC = Cond.getOperand(0);
7265
Dan Gohman475871a2008-07-27 21:46:04 +00007266 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007267 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007268 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007269
Evan Cheng3f41d662007-10-08 22:16:29 +00007270 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007271 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007272 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007273 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007274
Chris Lattnerd1980a52009-03-12 06:52:53 +00007275 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7276 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007277 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007278 addTest = false;
7279 }
7280 }
7281
7282 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007283 // Look pass the truncate.
7284 if (Cond.getOpcode() == ISD::TRUNCATE)
7285 Cond = Cond.getOperand(0);
7286
7287 // We know the result of AND is compared against zero. Try to match
7288 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007289 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007290 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7291 if (NewSetCC.getNode()) {
7292 CC = NewSetCC.getOperand(0);
7293 Cond = NewSetCC.getOperand(1);
7294 addTest = false;
7295 }
7296 }
7297 }
7298
7299 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007300 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007301 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007302 }
7303
Evan Cheng0488db92007-09-25 01:57:46 +00007304 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7305 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007306 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7307 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007308 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007309}
7310
Evan Cheng370e5342008-12-03 08:38:43 +00007311// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7312// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7313// from the AND / OR.
7314static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7315 Opc = Op.getOpcode();
7316 if (Opc != ISD::OR && Opc != ISD::AND)
7317 return false;
7318 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7319 Op.getOperand(0).hasOneUse() &&
7320 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7321 Op.getOperand(1).hasOneUse());
7322}
7323
Evan Cheng961d6d42009-02-02 08:19:07 +00007324// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7325// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007326static bool isXor1OfSetCC(SDValue Op) {
7327 if (Op.getOpcode() != ISD::XOR)
7328 return false;
7329 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7330 if (N1C && N1C->getAPIntValue() == 1) {
7331 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7332 Op.getOperand(0).hasOneUse();
7333 }
7334 return false;
7335}
7336
Dan Gohmand858e902010-04-17 15:26:15 +00007337SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007338 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007339 SDValue Chain = Op.getOperand(0);
7340 SDValue Cond = Op.getOperand(1);
7341 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007342 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007343 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007344
Dan Gohman1a492952009-10-20 16:22:37 +00007345 if (Cond.getOpcode() == ISD::SETCC) {
7346 SDValue NewCond = LowerSETCC(Cond, DAG);
7347 if (NewCond.getNode())
7348 Cond = NewCond;
7349 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007350#if 0
7351 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007352 else if (Cond.getOpcode() == X86ISD::ADD ||
7353 Cond.getOpcode() == X86ISD::SUB ||
7354 Cond.getOpcode() == X86ISD::SMUL ||
7355 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007356 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007357#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007358
Evan Chengad9c0a32009-12-15 00:53:42 +00007359 // Look pass (and (setcc_carry (cmp ...)), 1).
7360 if (Cond.getOpcode() == ISD::AND &&
7361 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7362 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007363 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007364 Cond = Cond.getOperand(0);
7365 }
7366
Evan Cheng3f41d662007-10-08 22:16:29 +00007367 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7368 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007369 if (Cond.getOpcode() == X86ISD::SETCC ||
7370 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007371 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007372
Dan Gohman475871a2008-07-27 21:46:04 +00007373 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007374 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007375 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007376 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007377 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007378 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007379 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007380 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007381 default: break;
7382 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007383 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007384 // These can only come from an arithmetic instruction with overflow,
7385 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007386 Cond = Cond.getNode()->getOperand(1);
7387 addTest = false;
7388 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007389 }
Evan Cheng0488db92007-09-25 01:57:46 +00007390 }
Evan Cheng370e5342008-12-03 08:38:43 +00007391 } else {
7392 unsigned CondOpc;
7393 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7394 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007395 if (CondOpc == ISD::OR) {
7396 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7397 // two branches instead of an explicit OR instruction with a
7398 // separate test.
7399 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007400 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007401 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007402 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007403 Chain, Dest, CC, Cmp);
7404 CC = Cond.getOperand(1).getOperand(0);
7405 Cond = Cmp;
7406 addTest = false;
7407 }
7408 } else { // ISD::AND
7409 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7410 // two branches instead of an explicit AND instruction with a
7411 // separate test. However, we only do this if this block doesn't
7412 // have a fall-through edge, because this requires an explicit
7413 // jmp when the condition is false.
7414 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007415 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007416 Op.getNode()->hasOneUse()) {
7417 X86::CondCode CCode =
7418 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7419 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007420 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007421 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007422 // Look for an unconditional branch following this conditional branch.
7423 // We need this because we need to reverse the successors in order
7424 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007425 if (User->getOpcode() == ISD::BR) {
7426 SDValue FalseBB = User->getOperand(1);
7427 SDNode *NewBR =
7428 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007429 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007430 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007431 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007432
Dale Johannesene4d209d2009-02-03 20:21:25 +00007433 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007434 Chain, Dest, CC, Cmp);
7435 X86::CondCode CCode =
7436 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7437 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007439 Cond = Cmp;
7440 addTest = false;
7441 }
7442 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007443 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007444 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7445 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7446 // It should be transformed during dag combiner except when the condition
7447 // is set by a arithmetics with overflow node.
7448 X86::CondCode CCode =
7449 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7450 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007452 Cond = Cond.getOperand(0).getOperand(1);
7453 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007454 }
Evan Cheng0488db92007-09-25 01:57:46 +00007455 }
7456
7457 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007458 // Look pass the truncate.
7459 if (Cond.getOpcode() == ISD::TRUNCATE)
7460 Cond = Cond.getOperand(0);
7461
7462 // We know the result of AND is compared against zero. Try to match
7463 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007464 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007465 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7466 if (NewSetCC.getNode()) {
7467 CC = NewSetCC.getOperand(0);
7468 Cond = NewSetCC.getOperand(1);
7469 addTest = false;
7470 }
7471 }
7472 }
7473
7474 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007475 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007476 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007477 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007478 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007479 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007480}
7481
Anton Korobeynikove060b532007-04-17 19:34:00 +00007482
7483// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7484// Calls to _alloca is needed to probe the stack when allocating more than 4k
7485// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7486// that the guard pages used by the OS virtual memory manager are allocated in
7487// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007488SDValue
7489X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007490 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007491 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007492 "This should be used only on Windows targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007493 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007494
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007495 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007496 SDValue Chain = Op.getOperand(0);
7497 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007498 // FIXME: Ensure alignment here
7499
Dan Gohman475871a2008-07-27 21:46:04 +00007500 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007501
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007503
Dale Johannesendd64c412009-02-04 00:33:20 +00007504 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007505 Flag = Chain.getValue(1);
7506
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007507 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007508
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007509 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007510 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007511
Dale Johannesendd64c412009-02-04 00:33:20 +00007512 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007513
Dan Gohman475871a2008-07-27 21:46:04 +00007514 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007515 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007516}
7517
Dan Gohmand858e902010-04-17 15:26:15 +00007518SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007519 MachineFunction &MF = DAG.getMachineFunction();
7520 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7521
Dan Gohman69de1932008-02-06 22:27:42 +00007522 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007523 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007524
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007525 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007526 // vastart just stores the address of the VarArgsFrameIndex slot into the
7527 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007528 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7529 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007530 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7531 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007532 }
7533
7534 // __va_list_tag:
7535 // gp_offset (0 - 6 * 8)
7536 // fp_offset (48 - 48 + 8 * 16)
7537 // overflow_arg_area (point to parameters coming in memory).
7538 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007539 SmallVector<SDValue, 8> MemOps;
7540 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007541 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007542 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007543 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7544 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007545 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007546 MemOps.push_back(Store);
7547
7548 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007549 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007550 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007551 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007552 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7553 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007554 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007555 MemOps.push_back(Store);
7556
7557 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007558 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007559 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007560 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7561 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007562 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7563 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007564 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007565 MemOps.push_back(Store);
7566
7567 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007568 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007569 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007570 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7571 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007572 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7573 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007574 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007575 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007576 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007577}
7578
Dan Gohmand858e902010-04-17 15:26:15 +00007579SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00007580 assert(Subtarget->is64Bit() &&
7581 "LowerVAARG only handles 64-bit va_arg!");
7582 assert((Subtarget->isTargetLinux() ||
7583 Subtarget->isTargetDarwin()) &&
7584 "Unhandled target in LowerVAARG");
7585 assert(Op.getNode()->getNumOperands() == 4);
7586 SDValue Chain = Op.getOperand(0);
7587 SDValue SrcPtr = Op.getOperand(1);
7588 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7589 unsigned Align = Op.getConstantOperandVal(3);
7590 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00007591
Dan Gohman320afb82010-10-12 18:00:49 +00007592 EVT ArgVT = Op.getNode()->getValueType(0);
7593 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
7594 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
7595 uint8_t ArgMode;
7596
7597 // Decide which area this value should be read from.
7598 // TODO: Implement the AMD64 ABI in its entirety. This simple
7599 // selection mechanism works only for the basic types.
7600 if (ArgVT == MVT::f80) {
7601 llvm_unreachable("va_arg for f80 not yet implemented");
7602 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
7603 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
7604 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
7605 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
7606 } else {
7607 llvm_unreachable("Unhandled argument type in LowerVAARG");
7608 }
7609
7610 if (ArgMode == 2) {
7611 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00007612 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00007613 !(DAG.getMachineFunction()
7614 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
7615 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00007616 }
7617
7618 // Insert VAARG_64 node into the DAG
7619 // VAARG_64 returns two values: Variable Argument Address, Chain
7620 SmallVector<SDValue, 11> InstOps;
7621 InstOps.push_back(Chain);
7622 InstOps.push_back(SrcPtr);
7623 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
7624 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
7625 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
7626 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
7627 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
7628 VTs, &InstOps[0], InstOps.size(),
7629 MVT::i64,
7630 MachinePointerInfo(SV),
7631 /*Align=*/0,
7632 /*Volatile=*/false,
7633 /*ReadMem=*/true,
7634 /*WriteMem=*/true);
7635 Chain = VAARG.getValue(1);
7636
7637 // Load the next argument and return it
7638 return DAG.getLoad(ArgVT, dl,
7639 Chain,
7640 VAARG,
7641 MachinePointerInfo(),
7642 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00007643}
7644
Dan Gohmand858e902010-04-17 15:26:15 +00007645SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007646 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007647 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007648 SDValue Chain = Op.getOperand(0);
7649 SDValue DstPtr = Op.getOperand(1);
7650 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007651 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7652 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007653 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007654
Chris Lattnere72f2022010-09-21 05:40:29 +00007655 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007656 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007657 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007658 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007659}
7660
Dan Gohman475871a2008-07-27 21:46:04 +00007661SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007662X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007663 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007664 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007665 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007666 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007667 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007668 case Intrinsic::x86_sse_comieq_ss:
7669 case Intrinsic::x86_sse_comilt_ss:
7670 case Intrinsic::x86_sse_comile_ss:
7671 case Intrinsic::x86_sse_comigt_ss:
7672 case Intrinsic::x86_sse_comige_ss:
7673 case Intrinsic::x86_sse_comineq_ss:
7674 case Intrinsic::x86_sse_ucomieq_ss:
7675 case Intrinsic::x86_sse_ucomilt_ss:
7676 case Intrinsic::x86_sse_ucomile_ss:
7677 case Intrinsic::x86_sse_ucomigt_ss:
7678 case Intrinsic::x86_sse_ucomige_ss:
7679 case Intrinsic::x86_sse_ucomineq_ss:
7680 case Intrinsic::x86_sse2_comieq_sd:
7681 case Intrinsic::x86_sse2_comilt_sd:
7682 case Intrinsic::x86_sse2_comile_sd:
7683 case Intrinsic::x86_sse2_comigt_sd:
7684 case Intrinsic::x86_sse2_comige_sd:
7685 case Intrinsic::x86_sse2_comineq_sd:
7686 case Intrinsic::x86_sse2_ucomieq_sd:
7687 case Intrinsic::x86_sse2_ucomilt_sd:
7688 case Intrinsic::x86_sse2_ucomile_sd:
7689 case Intrinsic::x86_sse2_ucomigt_sd:
7690 case Intrinsic::x86_sse2_ucomige_sd:
7691 case Intrinsic::x86_sse2_ucomineq_sd: {
7692 unsigned Opc = 0;
7693 ISD::CondCode CC = ISD::SETCC_INVALID;
7694 switch (IntNo) {
7695 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007696 case Intrinsic::x86_sse_comieq_ss:
7697 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007698 Opc = X86ISD::COMI;
7699 CC = ISD::SETEQ;
7700 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007701 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007702 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007703 Opc = X86ISD::COMI;
7704 CC = ISD::SETLT;
7705 break;
7706 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007707 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007708 Opc = X86ISD::COMI;
7709 CC = ISD::SETLE;
7710 break;
7711 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007712 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007713 Opc = X86ISD::COMI;
7714 CC = ISD::SETGT;
7715 break;
7716 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007717 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007718 Opc = X86ISD::COMI;
7719 CC = ISD::SETGE;
7720 break;
7721 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007722 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007723 Opc = X86ISD::COMI;
7724 CC = ISD::SETNE;
7725 break;
7726 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007727 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007728 Opc = X86ISD::UCOMI;
7729 CC = ISD::SETEQ;
7730 break;
7731 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007732 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007733 Opc = X86ISD::UCOMI;
7734 CC = ISD::SETLT;
7735 break;
7736 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007737 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007738 Opc = X86ISD::UCOMI;
7739 CC = ISD::SETLE;
7740 break;
7741 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007742 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007743 Opc = X86ISD::UCOMI;
7744 CC = ISD::SETGT;
7745 break;
7746 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007747 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007748 Opc = X86ISD::UCOMI;
7749 CC = ISD::SETGE;
7750 break;
7751 case Intrinsic::x86_sse_ucomineq_ss:
7752 case Intrinsic::x86_sse2_ucomineq_sd:
7753 Opc = X86ISD::UCOMI;
7754 CC = ISD::SETNE;
7755 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007756 }
Evan Cheng734503b2006-09-11 02:19:56 +00007757
Dan Gohman475871a2008-07-27 21:46:04 +00007758 SDValue LHS = Op.getOperand(1);
7759 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007760 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007761 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007762 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7763 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7764 DAG.getConstant(X86CC, MVT::i8), Cond);
7765 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007766 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007767 // ptest and testp intrinsics. The intrinsic these come from are designed to
7768 // return an integer value, not just an instruction so lower it to the ptest
7769 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007770 case Intrinsic::x86_sse41_ptestz:
7771 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007772 case Intrinsic::x86_sse41_ptestnzc:
7773 case Intrinsic::x86_avx_ptestz_256:
7774 case Intrinsic::x86_avx_ptestc_256:
7775 case Intrinsic::x86_avx_ptestnzc_256:
7776 case Intrinsic::x86_avx_vtestz_ps:
7777 case Intrinsic::x86_avx_vtestc_ps:
7778 case Intrinsic::x86_avx_vtestnzc_ps:
7779 case Intrinsic::x86_avx_vtestz_pd:
7780 case Intrinsic::x86_avx_vtestc_pd:
7781 case Intrinsic::x86_avx_vtestnzc_pd:
7782 case Intrinsic::x86_avx_vtestz_ps_256:
7783 case Intrinsic::x86_avx_vtestc_ps_256:
7784 case Intrinsic::x86_avx_vtestnzc_ps_256:
7785 case Intrinsic::x86_avx_vtestz_pd_256:
7786 case Intrinsic::x86_avx_vtestc_pd_256:
7787 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7788 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007789 unsigned X86CC = 0;
7790 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007791 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007792 case Intrinsic::x86_avx_vtestz_ps:
7793 case Intrinsic::x86_avx_vtestz_pd:
7794 case Intrinsic::x86_avx_vtestz_ps_256:
7795 case Intrinsic::x86_avx_vtestz_pd_256:
7796 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007797 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007798 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007799 // ZF = 1
7800 X86CC = X86::COND_E;
7801 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007802 case Intrinsic::x86_avx_vtestc_ps:
7803 case Intrinsic::x86_avx_vtestc_pd:
7804 case Intrinsic::x86_avx_vtestc_ps_256:
7805 case Intrinsic::x86_avx_vtestc_pd_256:
7806 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007807 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007808 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007809 // CF = 1
7810 X86CC = X86::COND_B;
7811 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007812 case Intrinsic::x86_avx_vtestnzc_ps:
7813 case Intrinsic::x86_avx_vtestnzc_pd:
7814 case Intrinsic::x86_avx_vtestnzc_ps_256:
7815 case Intrinsic::x86_avx_vtestnzc_pd_256:
7816 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007817 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007818 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007819 // ZF and CF = 0
7820 X86CC = X86::COND_A;
7821 break;
7822 }
Eric Christopherfd179292009-08-27 18:07:15 +00007823
Eric Christopher71c67532009-07-29 00:28:05 +00007824 SDValue LHS = Op.getOperand(1);
7825 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007826 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7827 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007828 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7829 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7830 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007831 }
Evan Cheng5759f972008-05-04 09:15:50 +00007832
7833 // Fix vector shift instructions where the last operand is a non-immediate
7834 // i32 value.
7835 case Intrinsic::x86_sse2_pslli_w:
7836 case Intrinsic::x86_sse2_pslli_d:
7837 case Intrinsic::x86_sse2_pslli_q:
7838 case Intrinsic::x86_sse2_psrli_w:
7839 case Intrinsic::x86_sse2_psrli_d:
7840 case Intrinsic::x86_sse2_psrli_q:
7841 case Intrinsic::x86_sse2_psrai_w:
7842 case Intrinsic::x86_sse2_psrai_d:
7843 case Intrinsic::x86_mmx_pslli_w:
7844 case Intrinsic::x86_mmx_pslli_d:
7845 case Intrinsic::x86_mmx_pslli_q:
7846 case Intrinsic::x86_mmx_psrli_w:
7847 case Intrinsic::x86_mmx_psrli_d:
7848 case Intrinsic::x86_mmx_psrli_q:
7849 case Intrinsic::x86_mmx_psrai_w:
7850 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007851 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007852 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007853 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007854
7855 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007856 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007857 switch (IntNo) {
7858 case Intrinsic::x86_sse2_pslli_w:
7859 NewIntNo = Intrinsic::x86_sse2_psll_w;
7860 break;
7861 case Intrinsic::x86_sse2_pslli_d:
7862 NewIntNo = Intrinsic::x86_sse2_psll_d;
7863 break;
7864 case Intrinsic::x86_sse2_pslli_q:
7865 NewIntNo = Intrinsic::x86_sse2_psll_q;
7866 break;
7867 case Intrinsic::x86_sse2_psrli_w:
7868 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7869 break;
7870 case Intrinsic::x86_sse2_psrli_d:
7871 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7872 break;
7873 case Intrinsic::x86_sse2_psrli_q:
7874 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7875 break;
7876 case Intrinsic::x86_sse2_psrai_w:
7877 NewIntNo = Intrinsic::x86_sse2_psra_w;
7878 break;
7879 case Intrinsic::x86_sse2_psrai_d:
7880 NewIntNo = Intrinsic::x86_sse2_psra_d;
7881 break;
7882 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007883 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007884 switch (IntNo) {
7885 case Intrinsic::x86_mmx_pslli_w:
7886 NewIntNo = Intrinsic::x86_mmx_psll_w;
7887 break;
7888 case Intrinsic::x86_mmx_pslli_d:
7889 NewIntNo = Intrinsic::x86_mmx_psll_d;
7890 break;
7891 case Intrinsic::x86_mmx_pslli_q:
7892 NewIntNo = Intrinsic::x86_mmx_psll_q;
7893 break;
7894 case Intrinsic::x86_mmx_psrli_w:
7895 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7896 break;
7897 case Intrinsic::x86_mmx_psrli_d:
7898 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7899 break;
7900 case Intrinsic::x86_mmx_psrli_q:
7901 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7902 break;
7903 case Intrinsic::x86_mmx_psrai_w:
7904 NewIntNo = Intrinsic::x86_mmx_psra_w;
7905 break;
7906 case Intrinsic::x86_mmx_psrai_d:
7907 NewIntNo = Intrinsic::x86_mmx_psra_d;
7908 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007909 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007910 }
7911 break;
7912 }
7913 }
Mon P Wangefa42202009-09-03 19:56:25 +00007914
7915 // The vector shift intrinsics with scalars uses 32b shift amounts but
7916 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7917 // to be zero.
7918 SDValue ShOps[4];
7919 ShOps[0] = ShAmt;
7920 ShOps[1] = DAG.getConstant(0, MVT::i32);
7921 if (ShAmtVT == MVT::v4i32) {
7922 ShOps[2] = DAG.getUNDEF(MVT::i32);
7923 ShOps[3] = DAG.getUNDEF(MVT::i32);
7924 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7925 } else {
7926 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00007927// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00007928 }
7929
Owen Andersone50ed302009-08-10 22:56:29 +00007930 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007931 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007932 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007933 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007934 Op.getOperand(1), ShAmt);
7935 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007936 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007937}
Evan Cheng72261582005-12-20 06:22:03 +00007938
Dan Gohmand858e902010-04-17 15:26:15 +00007939SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7940 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007941 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7942 MFI->setReturnAddressIsTaken(true);
7943
Bill Wendling64e87322009-01-16 19:25:27 +00007944 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007945 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007946
7947 if (Depth > 0) {
7948 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7949 SDValue Offset =
7950 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007951 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007952 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007953 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007954 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007955 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007956 }
7957
7958 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007959 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007960 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007961 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007962}
7963
Dan Gohmand858e902010-04-17 15:26:15 +00007964SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007965 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7966 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007967
Owen Andersone50ed302009-08-10 22:56:29 +00007968 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007969 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007970 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7971 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007972 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007973 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00007974 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
7975 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00007976 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007977 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007978}
7979
Dan Gohman475871a2008-07-27 21:46:04 +00007980SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007981 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007982 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007983}
7984
Dan Gohmand858e902010-04-17 15:26:15 +00007985SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007986 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007987 SDValue Chain = Op.getOperand(0);
7988 SDValue Offset = Op.getOperand(1);
7989 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007990 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007991
Dan Gohmand8816272010-08-11 18:14:00 +00007992 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7993 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7994 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007995 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007996
Dan Gohmand8816272010-08-11 18:14:00 +00007997 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7998 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007999 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008000 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
8001 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00008002 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008003 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008004
Dale Johannesene4d209d2009-02-03 20:21:25 +00008005 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008006 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00008007 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008008}
8009
Dan Gohman475871a2008-07-27 21:46:04 +00008010SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008011 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008012 SDValue Root = Op.getOperand(0);
8013 SDValue Trmp = Op.getOperand(1); // trampoline
8014 SDValue FPtr = Op.getOperand(2); // nested function
8015 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008016 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008017
Dan Gohman69de1932008-02-06 22:27:42 +00008018 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008019
8020 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00008021 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00008022
8023 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00008024 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
8025 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00008026
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008027 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
8028 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00008029
8030 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
8031
8032 // Load the pointer to the nested function into R11.
8033 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008034 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008035 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008036 Addr, MachinePointerInfo(TrmpAddr),
8037 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008038
Owen Anderson825b72b2009-08-11 20:47:22 +00008039 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8040 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008041 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8042 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008043 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008044
8045 // Load the 'nest' parameter value into R10.
8046 // R10 is specified in X86CallingConv.td
8047 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008048 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8049 DAG.getConstant(10, MVT::i64));
8050 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008051 Addr, MachinePointerInfo(TrmpAddr, 10),
8052 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008053
Owen Anderson825b72b2009-08-11 20:47:22 +00008054 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8055 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008056 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8057 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008058 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008059
8060 // Jump to the nested function.
8061 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008062 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8063 DAG.getConstant(20, MVT::i64));
8064 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008065 Addr, MachinePointerInfo(TrmpAddr, 20),
8066 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008067
8068 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008069 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8070 DAG.getConstant(22, MVT::i64));
8071 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008072 MachinePointerInfo(TrmpAddr, 22),
8073 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008074
Dan Gohman475871a2008-07-27 21:46:04 +00008075 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008076 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008077 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008078 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008079 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008080 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008081 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008082 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008083
8084 switch (CC) {
8085 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008086 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008087 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008088 case CallingConv::X86_StdCall: {
8089 // Pass 'nest' parameter in ECX.
8090 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008091 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008092
8093 // Check that ECX wasn't needed by an 'inreg' parameter.
8094 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008095 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008096
Chris Lattner58d74912008-03-12 17:45:29 +00008097 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008098 unsigned InRegCount = 0;
8099 unsigned Idx = 1;
8100
8101 for (FunctionType::param_iterator I = FTy->param_begin(),
8102 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008103 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008104 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008105 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008106
8107 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008108 report_fatal_error("Nest register in use - reduce number of inreg"
8109 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008110 }
8111 }
8112 break;
8113 }
8114 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008115 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008116 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008117 // Pass 'nest' parameter in EAX.
8118 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008119 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008120 break;
8121 }
8122
Dan Gohman475871a2008-07-27 21:46:04 +00008123 SDValue OutChains[4];
8124 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008125
Owen Anderson825b72b2009-08-11 20:47:22 +00008126 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8127 DAG.getConstant(10, MVT::i32));
8128 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008129
Chris Lattnera62fe662010-02-05 19:20:30 +00008130 // This is storing the opcode for MOV32ri.
8131 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008132 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008133 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008134 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008135 Trmp, MachinePointerInfo(TrmpAddr),
8136 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008137
Owen Anderson825b72b2009-08-11 20:47:22 +00008138 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8139 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008140 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8141 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008142 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008143
Chris Lattnera62fe662010-02-05 19:20:30 +00008144 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008145 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8146 DAG.getConstant(5, MVT::i32));
8147 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008148 MachinePointerInfo(TrmpAddr, 5),
8149 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008150
Owen Anderson825b72b2009-08-11 20:47:22 +00008151 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8152 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008153 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8154 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008155 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008156
Dan Gohman475871a2008-07-27 21:46:04 +00008157 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008158 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008159 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008160 }
8161}
8162
Dan Gohmand858e902010-04-17 15:26:15 +00008163SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8164 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008165 /*
8166 The rounding mode is in bits 11:10 of FPSR, and has the following
8167 settings:
8168 00 Round to nearest
8169 01 Round to -inf
8170 10 Round to +inf
8171 11 Round to 0
8172
8173 FLT_ROUNDS, on the other hand, expects the following:
8174 -1 Undefined
8175 0 Round to 0
8176 1 Round to nearest
8177 2 Round to +inf
8178 3 Round to -inf
8179
8180 To perform the conversion, we do:
8181 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8182 */
8183
8184 MachineFunction &MF = DAG.getMachineFunction();
8185 const TargetMachine &TM = MF.getTarget();
8186 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8187 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008188 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008189 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008190
8191 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008192 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008193 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008194
Michael J. Spencerec38de22010-10-10 22:04:20 +00008195
Chris Lattner2156b792010-09-22 01:11:26 +00008196 MachineMemOperand *MMO =
8197 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8198 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008199
Chris Lattner2156b792010-09-22 01:11:26 +00008200 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8201 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8202 DAG.getVTList(MVT::Other),
8203 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008204
8205 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008206 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008207 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008208
8209 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008210 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008211 DAG.getNode(ISD::SRL, DL, MVT::i16,
8212 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008213 CWD, DAG.getConstant(0x800, MVT::i16)),
8214 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008215 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008216 DAG.getNode(ISD::SRL, DL, MVT::i16,
8217 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008218 CWD, DAG.getConstant(0x400, MVT::i16)),
8219 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008220
Dan Gohman475871a2008-07-27 21:46:04 +00008221 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008222 DAG.getNode(ISD::AND, DL, MVT::i16,
8223 DAG.getNode(ISD::ADD, DL, MVT::i16,
8224 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008225 DAG.getConstant(1, MVT::i16)),
8226 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008227
8228
Duncan Sands83ec4b62008-06-06 12:08:01 +00008229 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008230 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008231}
8232
Dan Gohmand858e902010-04-17 15:26:15 +00008233SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008234 EVT VT = Op.getValueType();
8235 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008236 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008237 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008238
8239 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008240 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008241 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008242 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008243 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008244 }
Evan Cheng18efe262007-12-14 02:13:44 +00008245
Evan Cheng152804e2007-12-14 08:30:15 +00008246 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008247 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008248 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008249
8250 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008251 SDValue Ops[] = {
8252 Op,
8253 DAG.getConstant(NumBits+NumBits-1, OpVT),
8254 DAG.getConstant(X86::COND_E, MVT::i8),
8255 Op.getValue(1)
8256 };
8257 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008258
8259 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008260 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008261
Owen Anderson825b72b2009-08-11 20:47:22 +00008262 if (VT == MVT::i8)
8263 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008264 return Op;
8265}
8266
Dan Gohmand858e902010-04-17 15:26:15 +00008267SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008268 EVT VT = Op.getValueType();
8269 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008270 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008271 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008272
8273 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008274 if (VT == MVT::i8) {
8275 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008276 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008277 }
Evan Cheng152804e2007-12-14 08:30:15 +00008278
8279 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008280 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008281 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008282
8283 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008284 SDValue Ops[] = {
8285 Op,
8286 DAG.getConstant(NumBits, OpVT),
8287 DAG.getConstant(X86::COND_E, MVT::i8),
8288 Op.getValue(1)
8289 };
8290 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008291
Owen Anderson825b72b2009-08-11 20:47:22 +00008292 if (VT == MVT::i8)
8293 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008294 return Op;
8295}
8296
Dan Gohmand858e902010-04-17 15:26:15 +00008297SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008298 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008299 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008300 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008301
Mon P Wangaf9b9522008-12-18 21:42:19 +00008302 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8303 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8304 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8305 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8306 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8307 //
8308 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8309 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8310 // return AloBlo + AloBhi + AhiBlo;
8311
8312 SDValue A = Op.getOperand(0);
8313 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008314
Dale Johannesene4d209d2009-02-03 20:21:25 +00008315 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008316 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8317 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008318 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008319 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8320 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008321 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008322 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008323 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008324 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008325 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008326 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008327 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008328 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008329 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008330 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008331 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8332 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008333 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008334 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8335 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008336 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8337 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008338 return Res;
8339}
8340
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008341SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8342 EVT VT = Op.getValueType();
8343 DebugLoc dl = Op.getDebugLoc();
8344 SDValue R = Op.getOperand(0);
8345
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008346 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008347
Nate Begeman51409212010-07-28 00:21:48 +00008348 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8349
8350 if (VT == MVT::v4i32) {
8351 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8352 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8353 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8354
8355 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008356
Nate Begeman51409212010-07-28 00:21:48 +00008357 std::vector<Constant*> CV(4, CI);
8358 Constant *C = ConstantVector::get(CV);
8359 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8360 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008361 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008362 false, false, 16);
8363
8364 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
8365 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
8366 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8367 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8368 }
8369 if (VT == MVT::v16i8) {
8370 // a = a << 5;
8371 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8372 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8373 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8374
8375 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8376 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8377
8378 std::vector<Constant*> CVM1(16, CM1);
8379 std::vector<Constant*> CVM2(16, CM2);
8380 Constant *C = ConstantVector::get(CVM1);
8381 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8382 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008383 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008384 false, false, 16);
8385
8386 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8387 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8388 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8389 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8390 DAG.getConstant(4, MVT::i32));
8391 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8392 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8393 R, M, Op);
8394 // a += a
8395 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008396
Nate Begeman51409212010-07-28 00:21:48 +00008397 C = ConstantVector::get(CVM2);
8398 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8399 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008400 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008401 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008402
Nate Begeman51409212010-07-28 00:21:48 +00008403 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8404 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8405 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8406 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8407 DAG.getConstant(2, MVT::i32));
8408 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8409 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8410 R, M, Op);
8411 // a += a
8412 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008413
Nate Begeman51409212010-07-28 00:21:48 +00008414 // return pblendv(r, r+r, a);
8415 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8416 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8417 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8418 return R;
8419 }
8420 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008421}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008422
Dan Gohmand858e902010-04-17 15:26:15 +00008423SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008424 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8425 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008426 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8427 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008428 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008429 SDValue LHS = N->getOperand(0);
8430 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008431 unsigned BaseOp = 0;
8432 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008433 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008434
8435 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008436 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008437 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008438 // A subtract of one will be selected as a INC. Note that INC doesn't
8439 // set CF, so we can't do this for UADDO.
8440 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8441 if (C->getAPIntValue() == 1) {
8442 BaseOp = X86ISD::INC;
8443 Cond = X86::COND_O;
8444 break;
8445 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008446 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008447 Cond = X86::COND_O;
8448 break;
8449 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008450 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008451 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008452 break;
8453 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008454 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8455 // set CF, so we can't do this for USUBO.
8456 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8457 if (C->getAPIntValue() == 1) {
8458 BaseOp = X86ISD::DEC;
8459 Cond = X86::COND_O;
8460 break;
8461 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008462 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008463 Cond = X86::COND_O;
8464 break;
8465 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008466 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008467 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008468 break;
8469 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008470 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008471 Cond = X86::COND_O;
8472 break;
8473 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008474 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008475 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008476 break;
8477 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008478
Bill Wendling61edeb52008-12-02 01:06:39 +00008479 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008480 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008481 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008482
Bill Wendling61edeb52008-12-02 01:06:39 +00008483 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008484 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008485 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008486
Bill Wendling61edeb52008-12-02 01:06:39 +00008487 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8488 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008489}
8490
Eric Christopher9a9d2752010-07-22 02:48:34 +00008491SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8492 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008493
Eric Christopherb6729dc2010-08-04 23:03:04 +00008494 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008495 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008496 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008497 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008498 SDValue Ops[] = {
8499 DAG.getRegister(X86::ESP, MVT::i32), // Base
8500 DAG.getTargetConstant(1, MVT::i8), // Scale
8501 DAG.getRegister(0, MVT::i32), // Index
8502 DAG.getTargetConstant(0, MVT::i32), // Disp
8503 DAG.getRegister(0, MVT::i32), // Segment.
8504 Zero,
8505 Chain
8506 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008507 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008508 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8509 array_lengthof(Ops));
8510 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008511 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008512
Eric Christopher9a9d2752010-07-22 02:48:34 +00008513 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008514 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008515 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008516
Chris Lattner132929a2010-08-14 17:26:09 +00008517 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8518 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8519 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8520 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008521
Chris Lattner132929a2010-08-14 17:26:09 +00008522 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8523 if (!Op1 && !Op2 && !Op3 && Op4)
8524 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008525
Chris Lattner132929a2010-08-14 17:26:09 +00008526 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8527 if (Op1 && !Op2 && !Op3 && !Op4)
8528 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008529
8530 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008531 // (MFENCE)>;
8532 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008533}
8534
Dan Gohmand858e902010-04-17 15:26:15 +00008535SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008536 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008537 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008538 unsigned Reg = 0;
8539 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008540 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008541 default:
8542 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008543 case MVT::i8: Reg = X86::AL; size = 1; break;
8544 case MVT::i16: Reg = X86::AX; size = 2; break;
8545 case MVT::i32: Reg = X86::EAX; size = 4; break;
8546 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008547 assert(Subtarget->is64Bit() && "Node not type legal!");
8548 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008549 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008550 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008551 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008552 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008553 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008554 Op.getOperand(1),
8555 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008556 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008557 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008558 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008559 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8560 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8561 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008562 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008563 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008564 return cpOut;
8565}
8566
Duncan Sands1607f052008-12-01 11:39:25 +00008567SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008568 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008569 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008570 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008571 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008572 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008573 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008574 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8575 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008576 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008577 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8578 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008579 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008580 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008581 rdx.getValue(1)
8582 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008583 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008584}
8585
Dale Johannesen7d07b482010-05-21 00:52:33 +00008586SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8587 SelectionDAG &DAG) const {
8588 EVT SrcVT = Op.getOperand(0).getValueType();
8589 EVT DstVT = Op.getValueType();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008590 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Dale Johannesen7d07b482010-05-21 00:52:33 +00008591 Subtarget->hasMMX() && !DisableMMX) &&
8592 "Unexpected custom BIT_CONVERT");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008593 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008594 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8595 "Unexpected custom BIT_CONVERT");
8596 // i64 <=> MMX conversions are Legal.
8597 if (SrcVT==MVT::i64 && DstVT.isVector())
8598 return Op;
8599 if (DstVT==MVT::i64 && SrcVT.isVector())
8600 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008601 // MMX <=> MMX conversions are Legal.
8602 if (SrcVT.isVector() && DstVT.isVector())
8603 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008604 // All other conversions need to be expanded.
8605 return SDValue();
8606}
Dan Gohmand858e902010-04-17 15:26:15 +00008607SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008608 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008609 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008610 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008611 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008612 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008613 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008614 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008615 Node->getOperand(0),
8616 Node->getOperand(1), negOp,
8617 cast<AtomicSDNode>(Node)->getSrcValue(),
8618 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008619}
8620
Evan Cheng0db9fe62006-04-25 20:13:52 +00008621/// LowerOperation - Provide custom lowering hooks for some operations.
8622///
Dan Gohmand858e902010-04-17 15:26:15 +00008623SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008624 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008625 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008626 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008627 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8628 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008629 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008630 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008631 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8632 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8633 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8634 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8635 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8636 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008637 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008638 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008639 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008640 case ISD::SHL_PARTS:
8641 case ISD::SRA_PARTS:
8642 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8643 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008644 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008645 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008646 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008647 case ISD::FABS: return LowerFABS(Op, DAG);
8648 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008649 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008650 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008651 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008652 case ISD::SELECT: return LowerSELECT(Op, DAG);
8653 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008654 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008655 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008656 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008657 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008658 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008659 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8660 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008661 case ISD::FRAME_TO_ARGS_OFFSET:
8662 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008663 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008664 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008665 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008666 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008667 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8668 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008669 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008670 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008671 case ISD::SADDO:
8672 case ISD::UADDO:
8673 case ISD::SSUBO:
8674 case ISD::USUBO:
8675 case ISD::SMULO:
8676 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008677 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008678 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008679 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008680}
8681
Duncan Sands1607f052008-12-01 11:39:25 +00008682void X86TargetLowering::
8683ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008684 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008685 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008686 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008687 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008688
8689 SDValue Chain = Node->getOperand(0);
8690 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008691 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008692 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008693 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008694 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008695 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008696 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008697 SDValue Result =
8698 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8699 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008700 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008701 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008702 Results.push_back(Result.getValue(2));
8703}
8704
Duncan Sands126d9072008-07-04 11:47:58 +00008705/// ReplaceNodeResults - Replace a node with an illegal result type
8706/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008707void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8708 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008709 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008710 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008711 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008712 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008713 assert(false && "Do not know how to custom type legalize this operation!");
8714 return;
8715 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008716 std::pair<SDValue,SDValue> Vals =
8717 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008718 SDValue FIST = Vals.first, StackSlot = Vals.second;
8719 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008720 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008721 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008722 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8723 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008724 }
8725 return;
8726 }
8727 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008728 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008729 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008730 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008731 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008732 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008733 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008734 eax.getValue(2));
8735 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8736 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008737 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008738 Results.push_back(edx.getValue(1));
8739 return;
8740 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008741 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008742 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008743 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008744 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008745 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8746 DAG.getConstant(0, MVT::i32));
8747 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8748 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008749 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8750 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008751 cpInL.getValue(1));
8752 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008753 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8754 DAG.getConstant(0, MVT::i32));
8755 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8756 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008757 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008758 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008759 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008760 swapInL.getValue(1));
8761 SDValue Ops[] = { swapInH.getValue(0),
8762 N->getOperand(1),
8763 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008764 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00008765 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
8766 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
8767 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00008768 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008769 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008770 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008771 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008772 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008773 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008774 Results.push_back(cpOutH.getValue(1));
8775 return;
8776 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008777 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008778 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8779 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008780 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008781 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8782 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008783 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008784 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8785 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008786 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008787 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8788 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008789 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008790 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8791 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008792 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008793 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8794 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008795 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008796 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8797 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008798 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008799}
8800
Evan Cheng72261582005-12-20 06:22:03 +00008801const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8802 switch (Opcode) {
8803 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008804 case X86ISD::BSF: return "X86ISD::BSF";
8805 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008806 case X86ISD::SHLD: return "X86ISD::SHLD";
8807 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008808 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008809 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008810 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008811 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008812 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008813 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008814 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8815 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8816 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008817 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008818 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008819 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008820 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008821 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008822 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008823 case X86ISD::COMI: return "X86ISD::COMI";
8824 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008825 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008826 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008827 case X86ISD::CMOV: return "X86ISD::CMOV";
8828 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008829 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008830 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8831 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008832 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008833 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008834 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008835 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008836 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008837 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8838 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008839 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008840 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008841 case X86ISD::FMAX: return "X86ISD::FMAX";
8842 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008843 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8844 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008845 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008846 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008847 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008848 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008849 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008850 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8851 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008852 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8853 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8854 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8855 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8856 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8857 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008858 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8859 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008860 case X86ISD::VSHL: return "X86ISD::VSHL";
8861 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008862 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8863 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8864 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8865 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8866 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8867 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8868 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8869 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8870 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8871 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008872 case X86ISD::ADD: return "X86ISD::ADD";
8873 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008874 case X86ISD::SMUL: return "X86ISD::SMUL";
8875 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008876 case X86ISD::INC: return "X86ISD::INC";
8877 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008878 case X86ISD::OR: return "X86ISD::OR";
8879 case X86ISD::XOR: return "X86ISD::XOR";
8880 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008881 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008882 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008883 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008884 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8885 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8886 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8887 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8888 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8889 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8890 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8891 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8892 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008893 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008894 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008895 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008896 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8897 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008898 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8899 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8900 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8901 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8902 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8903 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8904 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8905 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8906 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8907 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8908 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8909 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8910 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8911 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8912 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8913 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8914 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8915 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8916 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008917 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00008918 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008919 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008920 }
8921}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008922
Chris Lattnerc9addb72007-03-30 23:15:24 +00008923// isLegalAddressingMode - Return true if the addressing mode represented
8924// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008925bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008926 const Type *Ty) const {
8927 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008928 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008929 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008930
Chris Lattnerc9addb72007-03-30 23:15:24 +00008931 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008932 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008933 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008934
Chris Lattnerc9addb72007-03-30 23:15:24 +00008935 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008936 unsigned GVFlags =
8937 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008938
Chris Lattnerdfed4132009-07-10 07:38:24 +00008939 // If a reference to this global requires an extra load, we can't fold it.
8940 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008941 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008942
Chris Lattnerdfed4132009-07-10 07:38:24 +00008943 // If BaseGV requires a register for the PIC base, we cannot also have a
8944 // BaseReg specified.
8945 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008946 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008947
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008948 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008949 if ((M != CodeModel::Small || R != Reloc::Static) &&
8950 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008951 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008952 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008953
Chris Lattnerc9addb72007-03-30 23:15:24 +00008954 switch (AM.Scale) {
8955 case 0:
8956 case 1:
8957 case 2:
8958 case 4:
8959 case 8:
8960 // These scales always work.
8961 break;
8962 case 3:
8963 case 5:
8964 case 9:
8965 // These scales are formed with basereg+scalereg. Only accept if there is
8966 // no basereg yet.
8967 if (AM.HasBaseReg)
8968 return false;
8969 break;
8970 default: // Other stuff never works.
8971 return false;
8972 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008973
Chris Lattnerc9addb72007-03-30 23:15:24 +00008974 return true;
8975}
8976
8977
Evan Cheng2bd122c2007-10-26 01:56:11 +00008978bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008979 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008980 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008981 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8982 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008983 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008984 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008985 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008986}
8987
Owen Andersone50ed302009-08-10 22:56:29 +00008988bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008989 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008990 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008991 unsigned NumBits1 = VT1.getSizeInBits();
8992 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008993 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008994 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008995 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008996}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008997
Dan Gohman97121ba2009-04-08 00:15:30 +00008998bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008999 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009000 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009001}
9002
Owen Andersone50ed302009-08-10 22:56:29 +00009003bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00009004 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00009005 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00009006}
9007
Owen Andersone50ed302009-08-10 22:56:29 +00009008bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00009009 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00009010 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00009011}
9012
Evan Cheng60c07e12006-07-05 22:17:51 +00009013/// isShuffleMaskLegal - Targets can use this to indicate that they only
9014/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
9015/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
9016/// are assumed to be legal.
9017bool
Eric Christopherfd179292009-08-27 18:07:15 +00009018X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00009019 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00009020 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00009021 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00009022 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00009023
Nate Begemana09008b2009-10-19 02:17:23 +00009024 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00009025 return (VT.getVectorNumElements() == 2 ||
9026 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
9027 isMOVLMask(M, VT) ||
9028 isSHUFPMask(M, VT) ||
9029 isPSHUFDMask(M, VT) ||
9030 isPSHUFHWMask(M, VT) ||
9031 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00009032 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009033 isUNPCKLMask(M, VT) ||
9034 isUNPCKHMask(M, VT) ||
9035 isUNPCKL_v_undef_Mask(M, VT) ||
9036 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009037}
9038
Dan Gohman7d8143f2008-04-09 20:09:42 +00009039bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009040X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009041 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009042 unsigned NumElts = VT.getVectorNumElements();
9043 // FIXME: This collection of masks seems suspect.
9044 if (NumElts == 2)
9045 return true;
9046 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9047 return (isMOVLMask(Mask, VT) ||
9048 isCommutedMOVLMask(Mask, VT, true) ||
9049 isSHUFPMask(Mask, VT) ||
9050 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009051 }
9052 return false;
9053}
9054
9055//===----------------------------------------------------------------------===//
9056// X86 Scheduler Hooks
9057//===----------------------------------------------------------------------===//
9058
Mon P Wang63307c32008-05-05 19:05:59 +00009059// private utility function
9060MachineBasicBlock *
9061X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9062 MachineBasicBlock *MBB,
9063 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009064 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009065 unsigned LoadOpc,
9066 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009067 unsigned notOpc,
9068 unsigned EAXreg,
9069 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009070 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009071 // For the atomic bitwise operator, we generate
9072 // thisMBB:
9073 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009074 // ld t1 = [bitinstr.addr]
9075 // op t2 = t1, [bitinstr.val]
9076 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009077 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9078 // bz newMBB
9079 // fallthrough -->nextMBB
9080 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9081 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009082 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009083 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009084
Mon P Wang63307c32008-05-05 19:05:59 +00009085 /// First build the CFG
9086 MachineFunction *F = MBB->getParent();
9087 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009088 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9089 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9090 F->insert(MBBIter, newMBB);
9091 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009092
Dan Gohman14152b42010-07-06 20:24:04 +00009093 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9094 nextMBB->splice(nextMBB->begin(), thisMBB,
9095 llvm::next(MachineBasicBlock::iterator(bInstr)),
9096 thisMBB->end());
9097 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009098
Mon P Wang63307c32008-05-05 19:05:59 +00009099 // Update thisMBB to fall through to newMBB
9100 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009101
Mon P Wang63307c32008-05-05 19:05:59 +00009102 // newMBB jumps to itself and fall through to nextMBB
9103 newMBB->addSuccessor(nextMBB);
9104 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009105
Mon P Wang63307c32008-05-05 19:05:59 +00009106 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009107 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009108 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009109 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009110 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009111 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009112 int numArgs = bInstr->getNumOperands() - 1;
9113 for (int i=0; i < numArgs; ++i)
9114 argOpers[i] = &bInstr->getOperand(i+1);
9115
9116 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009117 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009118 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009119
Dale Johannesen140be2d2008-08-19 18:47:28 +00009120 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009121 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009122 for (int i=0; i <= lastAddrIndx; ++i)
9123 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009124
Dale Johannesen140be2d2008-08-19 18:47:28 +00009125 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009126 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009127 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009129 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009130 tt = t1;
9131
Dale Johannesen140be2d2008-08-19 18:47:28 +00009132 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009133 assert((argOpers[valArgIndx]->isReg() ||
9134 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009135 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009136 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009137 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009138 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009139 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009140 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009141 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009142
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009143 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009144 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009145
Dale Johannesene4d209d2009-02-03 20:21:25 +00009146 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009147 for (int i=0; i <= lastAddrIndx; ++i)
9148 (*MIB).addOperand(*argOpers[i]);
9149 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009150 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009151 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9152 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009153
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009154 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009155 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009156
Mon P Wang63307c32008-05-05 19:05:59 +00009157 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009158 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009159
Dan Gohman14152b42010-07-06 20:24:04 +00009160 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009161 return nextMBB;
9162}
9163
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009164// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009165MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009166X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9167 MachineBasicBlock *MBB,
9168 unsigned regOpcL,
9169 unsigned regOpcH,
9170 unsigned immOpcL,
9171 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009172 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009173 // For the atomic bitwise operator, we generate
9174 // thisMBB (instructions are in pairs, except cmpxchg8b)
9175 // ld t1,t2 = [bitinstr.addr]
9176 // newMBB:
9177 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9178 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009179 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009180 // mov ECX, EBX <- t5, t6
9181 // mov EAX, EDX <- t1, t2
9182 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9183 // mov t3, t4 <- EAX, EDX
9184 // bz newMBB
9185 // result in out1, out2
9186 // fallthrough -->nextMBB
9187
9188 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9189 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009190 const unsigned NotOpc = X86::NOT32r;
9191 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9192 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9193 MachineFunction::iterator MBBIter = MBB;
9194 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009195
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009196 /// First build the CFG
9197 MachineFunction *F = MBB->getParent();
9198 MachineBasicBlock *thisMBB = MBB;
9199 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9200 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9201 F->insert(MBBIter, newMBB);
9202 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009203
Dan Gohman14152b42010-07-06 20:24:04 +00009204 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9205 nextMBB->splice(nextMBB->begin(), thisMBB,
9206 llvm::next(MachineBasicBlock::iterator(bInstr)),
9207 thisMBB->end());
9208 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009209
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009210 // Update thisMBB to fall through to newMBB
9211 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009212
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009213 // newMBB jumps to itself and fall through to nextMBB
9214 newMBB->addSuccessor(nextMBB);
9215 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009216
Dale Johannesene4d209d2009-02-03 20:21:25 +00009217 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009218 // Insert instructions into newMBB based on incoming instruction
9219 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009220 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009221 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009222 MachineOperand& dest1Oper = bInstr->getOperand(0);
9223 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009224 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9225 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009226 argOpers[i] = &bInstr->getOperand(i+2);
9227
Dan Gohman71ea4e52010-05-14 21:01:44 +00009228 // We use some of the operands multiple times, so conservatively just
9229 // clear any kill flags that might be present.
9230 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9231 argOpers[i]->setIsKill(false);
9232 }
9233
Evan Chengad5b52f2010-01-08 19:14:57 +00009234 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009235 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009236
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009237 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009238 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009239 for (int i=0; i <= lastAddrIndx; ++i)
9240 (*MIB).addOperand(*argOpers[i]);
9241 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009242 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009243 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009244 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009245 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009246 MachineOperand newOp3 = *(argOpers[3]);
9247 if (newOp3.isImm())
9248 newOp3.setImm(newOp3.getImm()+4);
9249 else
9250 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009251 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009252 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009253
9254 // t3/4 are defined later, at the bottom of the loop
9255 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9256 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009257 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009258 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009259 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009260 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9261
Evan Cheng306b4ca2010-01-08 23:41:50 +00009262 // The subsequent operations should be using the destination registers of
9263 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009264 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009265 t1 = F->getRegInfo().createVirtualRegister(RC);
9266 t2 = F->getRegInfo().createVirtualRegister(RC);
9267 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9268 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009269 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009270 t1 = dest1Oper.getReg();
9271 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009272 }
9273
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009274 int valArgIndx = lastAddrIndx + 1;
9275 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009276 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009277 "invalid operand");
9278 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9279 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009280 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009281 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009282 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009283 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009284 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009285 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009286 (*MIB).addOperand(*argOpers[valArgIndx]);
9287 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009288 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009289 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009290 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009291 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009292 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009293 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009294 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009295 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009296 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009297 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009298
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009299 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009300 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009301 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009302 MIB.addReg(t2);
9303
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009304 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009305 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009306 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009307 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009308
Dale Johannesene4d209d2009-02-03 20:21:25 +00009309 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009310 for (int i=0; i <= lastAddrIndx; ++i)
9311 (*MIB).addOperand(*argOpers[i]);
9312
9313 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009314 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9315 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009316
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009317 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009318 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009319 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009320 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009321
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009322 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009323 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009324
Dan Gohman14152b42010-07-06 20:24:04 +00009325 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009326 return nextMBB;
9327}
9328
9329// private utility function
9330MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009331X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9332 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009333 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009334 // For the atomic min/max operator, we generate
9335 // thisMBB:
9336 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009337 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009338 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009339 // cmp t1, t2
9340 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009341 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009342 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9343 // bz newMBB
9344 // fallthrough -->nextMBB
9345 //
9346 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9347 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009348 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009349 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009350
Mon P Wang63307c32008-05-05 19:05:59 +00009351 /// First build the CFG
9352 MachineFunction *F = MBB->getParent();
9353 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009354 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9355 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9356 F->insert(MBBIter, newMBB);
9357 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009358
Dan Gohman14152b42010-07-06 20:24:04 +00009359 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9360 nextMBB->splice(nextMBB->begin(), thisMBB,
9361 llvm::next(MachineBasicBlock::iterator(mInstr)),
9362 thisMBB->end());
9363 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009364
Mon P Wang63307c32008-05-05 19:05:59 +00009365 // Update thisMBB to fall through to newMBB
9366 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009367
Mon P Wang63307c32008-05-05 19:05:59 +00009368 // newMBB jumps to newMBB and fall through to nextMBB
9369 newMBB->addSuccessor(nextMBB);
9370 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009371
Dale Johannesene4d209d2009-02-03 20:21:25 +00009372 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009373 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009374 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009375 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009376 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009377 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009378 int numArgs = mInstr->getNumOperands() - 1;
9379 for (int i=0; i < numArgs; ++i)
9380 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009381
Mon P Wang63307c32008-05-05 19:05:59 +00009382 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009383 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009384 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009385
Mon P Wangab3e7472008-05-05 22:56:23 +00009386 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009387 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009388 for (int i=0; i <= lastAddrIndx; ++i)
9389 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009390
Mon P Wang63307c32008-05-05 19:05:59 +00009391 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009392 assert((argOpers[valArgIndx]->isReg() ||
9393 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009394 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009395
9396 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009397 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009398 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009399 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009400 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009401 (*MIB).addOperand(*argOpers[valArgIndx]);
9402
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009403 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009404 MIB.addReg(t1);
9405
Dale Johannesene4d209d2009-02-03 20:21:25 +00009406 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009407 MIB.addReg(t1);
9408 MIB.addReg(t2);
9409
9410 // Generate movc
9411 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009412 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009413 MIB.addReg(t2);
9414 MIB.addReg(t1);
9415
9416 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009417 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009418 for (int i=0; i <= lastAddrIndx; ++i)
9419 (*MIB).addOperand(*argOpers[i]);
9420 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009421 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009422 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9423 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009424
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009425 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009426 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009427
Mon P Wang63307c32008-05-05 19:05:59 +00009428 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009429 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009430
Dan Gohman14152b42010-07-06 20:24:04 +00009431 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009432 return nextMBB;
9433}
9434
Eric Christopherf83a5de2009-08-27 18:08:16 +00009435// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009436// or XMM0_V32I8 in AVX all of this code can be replaced with that
9437// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009438MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009439X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009440 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009441
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009442 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9443 "Target must have SSE4.2 or AVX features enabled");
9444
Eric Christopherb120ab42009-08-18 22:50:32 +00009445 DebugLoc dl = MI->getDebugLoc();
9446 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9447
9448 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009449
9450 if (!Subtarget->hasAVX()) {
9451 if (memArg)
9452 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9453 else
9454 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9455 } else {
9456 if (memArg)
9457 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9458 else
9459 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9460 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009461
9462 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9463
9464 for (unsigned i = 0; i < numArgs; ++i) {
9465 MachineOperand &Op = MI->getOperand(i+1);
9466
9467 if (!(Op.isReg() && Op.isImplicit()))
9468 MIB.addOperand(Op);
9469 }
9470
9471 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9472 .addReg(X86::XMM0);
9473
Dan Gohman14152b42010-07-06 20:24:04 +00009474 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009475
9476 return BB;
9477}
9478
9479MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +00009480X86TargetLowering::EmitVAARG64WithCustomInserter(
9481 MachineInstr *MI,
9482 MachineBasicBlock *MBB) const {
9483 // Emit va_arg instruction on X86-64.
9484
9485 // Operands to this pseudo-instruction:
9486 // 0 ) Output : destination address (reg)
9487 // 1-5) Input : va_list address (addr, i64mem)
9488 // 6 ) ArgSize : Size (in bytes) of vararg type
9489 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
9490 // 8 ) Align : Alignment of type
9491 // 9 ) EFLAGS (implicit-def)
9492
9493 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
9494 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
9495
9496 unsigned DestReg = MI->getOperand(0).getReg();
9497 MachineOperand &Base = MI->getOperand(1);
9498 MachineOperand &Scale = MI->getOperand(2);
9499 MachineOperand &Index = MI->getOperand(3);
9500 MachineOperand &Disp = MI->getOperand(4);
9501 MachineOperand &Segment = MI->getOperand(5);
9502 unsigned ArgSize = MI->getOperand(6).getImm();
9503 unsigned ArgMode = MI->getOperand(7).getImm();
9504 unsigned Align = MI->getOperand(8).getImm();
9505
9506 // Memory Reference
9507 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
9508 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
9509 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
9510
9511 // Machine Information
9512 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9513 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
9514 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
9515 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
9516 DebugLoc DL = MI->getDebugLoc();
9517
9518 // struct va_list {
9519 // i32 gp_offset
9520 // i32 fp_offset
9521 // i64 overflow_area (address)
9522 // i64 reg_save_area (address)
9523 // }
9524 // sizeof(va_list) = 24
9525 // alignment(va_list) = 8
9526
9527 unsigned TotalNumIntRegs = 6;
9528 unsigned TotalNumXMMRegs = 8;
9529 bool UseGPOffset = (ArgMode == 1);
9530 bool UseFPOffset = (ArgMode == 2);
9531 unsigned MaxOffset = TotalNumIntRegs * 8 +
9532 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
9533
9534 /* Align ArgSize to a multiple of 8 */
9535 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
9536 bool NeedsAlign = (Align > 8);
9537
9538 MachineBasicBlock *thisMBB = MBB;
9539 MachineBasicBlock *overflowMBB;
9540 MachineBasicBlock *offsetMBB;
9541 MachineBasicBlock *endMBB;
9542
9543 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
9544 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
9545 unsigned OffsetReg = 0;
9546
9547 if (!UseGPOffset && !UseFPOffset) {
9548 // If we only pull from the overflow region, we don't create a branch.
9549 // We don't need to alter control flow.
9550 OffsetDestReg = 0; // unused
9551 OverflowDestReg = DestReg;
9552
9553 offsetMBB = NULL;
9554 overflowMBB = thisMBB;
9555 endMBB = thisMBB;
9556 } else {
9557 // First emit code to check if gp_offset (or fp_offset) is below the bound.
9558 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
9559 // If not, pull from overflow_area. (branch to overflowMBB)
9560 //
9561 // thisMBB
9562 // | .
9563 // | .
9564 // offsetMBB overflowMBB
9565 // | .
9566 // | .
9567 // endMBB
9568
9569 // Registers for the PHI in endMBB
9570 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
9571 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
9572
9573 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9574 MachineFunction *MF = MBB->getParent();
9575 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9576 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9577 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9578
9579 MachineFunction::iterator MBBIter = MBB;
9580 ++MBBIter;
9581
9582 // Insert the new basic blocks
9583 MF->insert(MBBIter, offsetMBB);
9584 MF->insert(MBBIter, overflowMBB);
9585 MF->insert(MBBIter, endMBB);
9586
9587 // Transfer the remainder of MBB and its successor edges to endMBB.
9588 endMBB->splice(endMBB->begin(), thisMBB,
9589 llvm::next(MachineBasicBlock::iterator(MI)),
9590 thisMBB->end());
9591 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
9592
9593 // Make offsetMBB and overflowMBB successors of thisMBB
9594 thisMBB->addSuccessor(offsetMBB);
9595 thisMBB->addSuccessor(overflowMBB);
9596
9597 // endMBB is a successor of both offsetMBB and overflowMBB
9598 offsetMBB->addSuccessor(endMBB);
9599 overflowMBB->addSuccessor(endMBB);
9600
9601 // Load the offset value into a register
9602 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9603 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
9604 .addOperand(Base)
9605 .addOperand(Scale)
9606 .addOperand(Index)
9607 .addDisp(Disp, UseFPOffset ? 4 : 0)
9608 .addOperand(Segment)
9609 .setMemRefs(MMOBegin, MMOEnd);
9610
9611 // Check if there is enough room left to pull this argument.
9612 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
9613 .addReg(OffsetReg)
9614 .addImm(MaxOffset + 8 - ArgSizeA8);
9615
9616 // Branch to "overflowMBB" if offset >= max
9617 // Fall through to "offsetMBB" otherwise
9618 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
9619 .addMBB(overflowMBB);
9620 }
9621
9622 // In offsetMBB, emit code to use the reg_save_area.
9623 if (offsetMBB) {
9624 assert(OffsetReg != 0);
9625
9626 // Read the reg_save_area address.
9627 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
9628 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
9629 .addOperand(Base)
9630 .addOperand(Scale)
9631 .addOperand(Index)
9632 .addDisp(Disp, 16)
9633 .addOperand(Segment)
9634 .setMemRefs(MMOBegin, MMOEnd);
9635
9636 // Zero-extend the offset
9637 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
9638 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
9639 .addImm(0)
9640 .addReg(OffsetReg)
9641 .addImm(X86::sub_32bit);
9642
9643 // Add the offset to the reg_save_area to get the final address.
9644 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
9645 .addReg(OffsetReg64)
9646 .addReg(RegSaveReg);
9647
9648 // Compute the offset for the next argument
9649 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9650 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
9651 .addReg(OffsetReg)
9652 .addImm(UseFPOffset ? 16 : 8);
9653
9654 // Store it back into the va_list.
9655 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
9656 .addOperand(Base)
9657 .addOperand(Scale)
9658 .addOperand(Index)
9659 .addDisp(Disp, UseFPOffset ? 4 : 0)
9660 .addOperand(Segment)
9661 .addReg(NextOffsetReg)
9662 .setMemRefs(MMOBegin, MMOEnd);
9663
9664 // Jump to endMBB
9665 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
9666 .addMBB(endMBB);
9667 }
9668
9669 //
9670 // Emit code to use overflow area
9671 //
9672
9673 // Load the overflow_area address into a register.
9674 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
9675 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
9676 .addOperand(Base)
9677 .addOperand(Scale)
9678 .addOperand(Index)
9679 .addDisp(Disp, 8)
9680 .addOperand(Segment)
9681 .setMemRefs(MMOBegin, MMOEnd);
9682
9683 // If we need to align it, do so. Otherwise, just copy the address
9684 // to OverflowDestReg.
9685 if (NeedsAlign) {
9686 // Align the overflow address
9687 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
9688 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
9689
9690 // aligned_addr = (addr + (align-1)) & ~(align-1)
9691 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
9692 .addReg(OverflowAddrReg)
9693 .addImm(Align-1);
9694
9695 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
9696 .addReg(TmpReg)
9697 .addImm(~(uint64_t)(Align-1));
9698 } else {
9699 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
9700 .addReg(OverflowAddrReg);
9701 }
9702
9703 // Compute the next overflow address after this argument.
9704 // (the overflow address should be kept 8-byte aligned)
9705 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
9706 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
9707 .addReg(OverflowDestReg)
9708 .addImm(ArgSizeA8);
9709
9710 // Store the new overflow address.
9711 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
9712 .addOperand(Base)
9713 .addOperand(Scale)
9714 .addOperand(Index)
9715 .addDisp(Disp, 8)
9716 .addOperand(Segment)
9717 .addReg(NextAddrReg)
9718 .setMemRefs(MMOBegin, MMOEnd);
9719
9720 // If we branched, emit the PHI to the front of endMBB.
9721 if (offsetMBB) {
9722 BuildMI(*endMBB, endMBB->begin(), DL,
9723 TII->get(X86::PHI), DestReg)
9724 .addReg(OffsetDestReg).addMBB(offsetMBB)
9725 .addReg(OverflowDestReg).addMBB(overflowMBB);
9726 }
9727
9728 // Erase the pseudo instruction
9729 MI->eraseFromParent();
9730
9731 return endMBB;
9732}
9733
9734MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009735X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9736 MachineInstr *MI,
9737 MachineBasicBlock *MBB) const {
9738 // Emit code to save XMM registers to the stack. The ABI says that the
9739 // number of registers to save is given in %al, so it's theoretically
9740 // possible to do an indirect jump trick to avoid saving all of them,
9741 // however this code takes a simpler approach and just executes all
9742 // of the stores if %al is non-zero. It's less code, and it's probably
9743 // easier on the hardware branch predictor, and stores aren't all that
9744 // expensive anyway.
9745
9746 // Create the new basic blocks. One block contains all the XMM stores,
9747 // and one block is the final destination regardless of whether any
9748 // stores were performed.
9749 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9750 MachineFunction *F = MBB->getParent();
9751 MachineFunction::iterator MBBIter = MBB;
9752 ++MBBIter;
9753 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9754 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9755 F->insert(MBBIter, XMMSaveMBB);
9756 F->insert(MBBIter, EndMBB);
9757
Dan Gohman14152b42010-07-06 20:24:04 +00009758 // Transfer the remainder of MBB and its successor edges to EndMBB.
9759 EndMBB->splice(EndMBB->begin(), MBB,
9760 llvm::next(MachineBasicBlock::iterator(MI)),
9761 MBB->end());
9762 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9763
Dan Gohmand6708ea2009-08-15 01:38:56 +00009764 // The original block will now fall through to the XMM save block.
9765 MBB->addSuccessor(XMMSaveMBB);
9766 // The XMMSaveMBB will fall through to the end block.
9767 XMMSaveMBB->addSuccessor(EndMBB);
9768
9769 // Now add the instructions.
9770 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9771 DebugLoc DL = MI->getDebugLoc();
9772
9773 unsigned CountReg = MI->getOperand(0).getReg();
9774 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9775 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9776
9777 if (!Subtarget->isTargetWin64()) {
9778 // If %al is 0, branch around the XMM save block.
9779 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009780 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009781 MBB->addSuccessor(EndMBB);
9782 }
9783
9784 // In the XMM save block, save all the XMM argument registers.
9785 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9786 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009787 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009788 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009789 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009790 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009791 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009792 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9793 .addFrameIndex(RegSaveFrameIndex)
9794 .addImm(/*Scale=*/1)
9795 .addReg(/*IndexReg=*/0)
9796 .addImm(/*Disp=*/Offset)
9797 .addReg(/*Segment=*/0)
9798 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009799 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009800 }
9801
Dan Gohman14152b42010-07-06 20:24:04 +00009802 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009803
9804 return EndMBB;
9805}
Mon P Wang63307c32008-05-05 19:05:59 +00009806
Evan Cheng60c07e12006-07-05 22:17:51 +00009807MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009808X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009809 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009810 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9811 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009812
Chris Lattner52600972009-09-02 05:57:00 +00009813 // To "insert" a SELECT_CC instruction, we actually have to insert the
9814 // diamond control-flow pattern. The incoming instruction knows the
9815 // destination vreg to set, the condition code register to branch on, the
9816 // true/false values to select between, and a branch opcode to use.
9817 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9818 MachineFunction::iterator It = BB;
9819 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009820
Chris Lattner52600972009-09-02 05:57:00 +00009821 // thisMBB:
9822 // ...
9823 // TrueVal = ...
9824 // cmpTY ccX, r1, r2
9825 // bCC copy1MBB
9826 // fallthrough --> copy0MBB
9827 MachineBasicBlock *thisMBB = BB;
9828 MachineFunction *F = BB->getParent();
9829 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9830 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009831 F->insert(It, copy0MBB);
9832 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009833
Bill Wendling730c07e2010-06-25 20:48:10 +00009834 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9835 // live into the sink and copy blocks.
9836 const MachineFunction *MF = BB->getParent();
9837 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9838 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009839
Dan Gohman14152b42010-07-06 20:24:04 +00009840 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9841 const MachineOperand &MO = MI->getOperand(I);
9842 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009843 unsigned Reg = MO.getReg();
9844 if (Reg != X86::EFLAGS) continue;
9845 copy0MBB->addLiveIn(Reg);
9846 sinkMBB->addLiveIn(Reg);
9847 }
9848
Dan Gohman14152b42010-07-06 20:24:04 +00009849 // Transfer the remainder of BB and its successor edges to sinkMBB.
9850 sinkMBB->splice(sinkMBB->begin(), BB,
9851 llvm::next(MachineBasicBlock::iterator(MI)),
9852 BB->end());
9853 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9854
9855 // Add the true and fallthrough blocks as its successors.
9856 BB->addSuccessor(copy0MBB);
9857 BB->addSuccessor(sinkMBB);
9858
9859 // Create the conditional branch instruction.
9860 unsigned Opc =
9861 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9862 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9863
Chris Lattner52600972009-09-02 05:57:00 +00009864 // copy0MBB:
9865 // %FalseValue = ...
9866 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009867 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009868
Chris Lattner52600972009-09-02 05:57:00 +00009869 // sinkMBB:
9870 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9871 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009872 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9873 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009874 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9875 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9876
Dan Gohman14152b42010-07-06 20:24:04 +00009877 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009878 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009879}
9880
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009881MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009882X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009883 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009884 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9885 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009886
9887 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9888 // non-trivial part is impdef of ESP.
9889 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9890 // mingw-w64.
9891
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009892 const char *StackProbeSymbol =
9893 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
9894
Dan Gohman14152b42010-07-06 20:24:04 +00009895 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009896 .addExternalSymbol(StackProbeSymbol)
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009897 .addReg(X86::EAX, RegState::Implicit)
9898 .addReg(X86::ESP, RegState::Implicit)
9899 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009900 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9901 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009902
Dan Gohman14152b42010-07-06 20:24:04 +00009903 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009904 return BB;
9905}
Chris Lattner52600972009-09-02 05:57:00 +00009906
9907MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009908X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9909 MachineBasicBlock *BB) const {
9910 // This is pretty easy. We're taking the value that we received from
9911 // our load from the relocation, sticking it in either RDI (x86-64)
9912 // or EAX and doing an indirect call. The return value will then
9913 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009914 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +00009915 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009916 DebugLoc DL = MI->getDebugLoc();
9917 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +00009918
9919 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +00009920 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009921
Eric Christopher30ef0e52010-06-03 04:07:48 +00009922 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009923 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9924 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009925 .addReg(X86::RIP)
9926 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009927 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +00009928 MI->getOperand(3).getTargetFlags())
9929 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +00009930 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009931 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009932 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009933 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9934 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009935 .addReg(0)
9936 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009937 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +00009938 MI->getOperand(3).getTargetFlags())
9939 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009940 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009941 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009942 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009943 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9944 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009945 .addReg(TII->getGlobalBaseReg(F))
9946 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009947 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +00009948 MI->getOperand(3).getTargetFlags())
9949 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009950 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009951 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009952 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009953
Dan Gohman14152b42010-07-06 20:24:04 +00009954 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009955 return BB;
9956}
9957
9958MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009959X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009960 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009961 switch (MI->getOpcode()) {
9962 default: assert(false && "Unexpected instr type to insert");
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009963 case X86::WIN_ALLOCA:
9964 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009965 case X86::TLSCall_32:
9966 case X86::TLSCall_64:
9967 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009968 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +00009969 case X86::CMOV_FR32:
9970 case X86::CMOV_FR64:
9971 case X86::CMOV_V4F32:
9972 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009973 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009974 case X86::CMOV_GR16:
9975 case X86::CMOV_GR32:
9976 case X86::CMOV_RFP32:
9977 case X86::CMOV_RFP64:
9978 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009979 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009980
Dale Johannesen849f2142007-07-03 00:53:03 +00009981 case X86::FP32_TO_INT16_IN_MEM:
9982 case X86::FP32_TO_INT32_IN_MEM:
9983 case X86::FP32_TO_INT64_IN_MEM:
9984 case X86::FP64_TO_INT16_IN_MEM:
9985 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009986 case X86::FP64_TO_INT64_IN_MEM:
9987 case X86::FP80_TO_INT16_IN_MEM:
9988 case X86::FP80_TO_INT32_IN_MEM:
9989 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009990 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9991 DebugLoc DL = MI->getDebugLoc();
9992
Evan Cheng60c07e12006-07-05 22:17:51 +00009993 // Change the floating point control register to use "round towards zero"
9994 // mode when truncating to an integer value.
9995 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009996 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009997 addFrameReference(BuildMI(*BB, MI, DL,
9998 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009999
10000 // Load the old value of the high byte of the control word...
10001 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000010002 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000010003 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010004 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010005
10006 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000010007 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010008 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000010009
10010 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000010011 addFrameReference(BuildMI(*BB, MI, DL,
10012 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010013
10014 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000010015 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010016 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000010017
10018 // Get the X86 opcode to use.
10019 unsigned Opc;
10020 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010021 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000010022 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10023 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10024 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10025 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10026 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10027 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010028 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10029 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10030 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010031 }
10032
10033 X86AddressMode AM;
10034 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010035 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010036 AM.BaseType = X86AddressMode::RegBase;
10037 AM.Base.Reg = Op.getReg();
10038 } else {
10039 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010040 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010041 }
10042 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010043 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010044 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010045 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010046 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010047 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010048 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010049 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010050 AM.GV = Op.getGlobal();
10051 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010052 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010053 }
Dan Gohman14152b42010-07-06 20:24:04 +000010054 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010055 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010056
10057 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010058 addFrameReference(BuildMI(*BB, MI, DL,
10059 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010060
Dan Gohman14152b42010-07-06 20:24:04 +000010061 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010062 return BB;
10063 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010064 // String/text processing lowering.
10065 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010066 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010067 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10068 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010069 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010070 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10071 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010072 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010073 return EmitPCMP(MI, BB, 5, false /* in mem */);
10074 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010075 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010076 return EmitPCMP(MI, BB, 5, true /* in mem */);
10077
10078 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010079 case X86::ATOMAND32:
10080 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010081 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010082 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010083 X86::NOT32r, X86::EAX,
10084 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010085 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010086 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10087 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010088 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010089 X86::NOT32r, X86::EAX,
10090 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010091 case X86::ATOMXOR32:
10092 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010093 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010094 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010095 X86::NOT32r, X86::EAX,
10096 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010097 case X86::ATOMNAND32:
10098 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010099 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010100 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010101 X86::NOT32r, X86::EAX,
10102 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010103 case X86::ATOMMIN32:
10104 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10105 case X86::ATOMMAX32:
10106 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10107 case X86::ATOMUMIN32:
10108 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10109 case X86::ATOMUMAX32:
10110 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010111
10112 case X86::ATOMAND16:
10113 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10114 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010115 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010116 X86::NOT16r, X86::AX,
10117 X86::GR16RegisterClass);
10118 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010119 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010120 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010121 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010122 X86::NOT16r, X86::AX,
10123 X86::GR16RegisterClass);
10124 case X86::ATOMXOR16:
10125 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10126 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010127 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010128 X86::NOT16r, X86::AX,
10129 X86::GR16RegisterClass);
10130 case X86::ATOMNAND16:
10131 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10132 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010133 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010134 X86::NOT16r, X86::AX,
10135 X86::GR16RegisterClass, true);
10136 case X86::ATOMMIN16:
10137 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10138 case X86::ATOMMAX16:
10139 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10140 case X86::ATOMUMIN16:
10141 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10142 case X86::ATOMUMAX16:
10143 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10144
10145 case X86::ATOMAND8:
10146 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10147 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010148 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010149 X86::NOT8r, X86::AL,
10150 X86::GR8RegisterClass);
10151 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010152 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010153 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010154 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010155 X86::NOT8r, X86::AL,
10156 X86::GR8RegisterClass);
10157 case X86::ATOMXOR8:
10158 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10159 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010160 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010161 X86::NOT8r, X86::AL,
10162 X86::GR8RegisterClass);
10163 case X86::ATOMNAND8:
10164 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10165 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010166 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010167 X86::NOT8r, X86::AL,
10168 X86::GR8RegisterClass, true);
10169 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010170 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010171 case X86::ATOMAND64:
10172 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010173 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010174 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010175 X86::NOT64r, X86::RAX,
10176 X86::GR64RegisterClass);
10177 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010178 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10179 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010180 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010181 X86::NOT64r, X86::RAX,
10182 X86::GR64RegisterClass);
10183 case X86::ATOMXOR64:
10184 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010185 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010186 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010187 X86::NOT64r, X86::RAX,
10188 X86::GR64RegisterClass);
10189 case X86::ATOMNAND64:
10190 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10191 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010192 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010193 X86::NOT64r, X86::RAX,
10194 X86::GR64RegisterClass, true);
10195 case X86::ATOMMIN64:
10196 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10197 case X86::ATOMMAX64:
10198 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10199 case X86::ATOMUMIN64:
10200 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10201 case X86::ATOMUMAX64:
10202 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010203
10204 // This group does 64-bit operations on a 32-bit host.
10205 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010206 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010207 X86::AND32rr, X86::AND32rr,
10208 X86::AND32ri, X86::AND32ri,
10209 false);
10210 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010211 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010212 X86::OR32rr, X86::OR32rr,
10213 X86::OR32ri, X86::OR32ri,
10214 false);
10215 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010216 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010217 X86::XOR32rr, X86::XOR32rr,
10218 X86::XOR32ri, X86::XOR32ri,
10219 false);
10220 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010221 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010222 X86::AND32rr, X86::AND32rr,
10223 X86::AND32ri, X86::AND32ri,
10224 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010225 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010226 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010227 X86::ADD32rr, X86::ADC32rr,
10228 X86::ADD32ri, X86::ADC32ri,
10229 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010230 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010231 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010232 X86::SUB32rr, X86::SBB32rr,
10233 X86::SUB32ri, X86::SBB32ri,
10234 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010235 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010236 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010237 X86::MOV32rr, X86::MOV32rr,
10238 X86::MOV32ri, X86::MOV32ri,
10239 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010240 case X86::VASTART_SAVE_XMM_REGS:
10241 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010242
10243 case X86::VAARG_64:
10244 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010245 }
10246}
10247
10248//===----------------------------------------------------------------------===//
10249// X86 Optimization Hooks
10250//===----------------------------------------------------------------------===//
10251
Dan Gohman475871a2008-07-27 21:46:04 +000010252void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010253 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010254 APInt &KnownZero,
10255 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010256 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010257 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010258 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010259 assert((Opc >= ISD::BUILTIN_OP_END ||
10260 Opc == ISD::INTRINSIC_WO_CHAIN ||
10261 Opc == ISD::INTRINSIC_W_CHAIN ||
10262 Opc == ISD::INTRINSIC_VOID) &&
10263 "Should use MaskedValueIsZero if you don't know whether Op"
10264 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010265
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010266 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010267 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010268 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010269 case X86ISD::ADD:
10270 case X86ISD::SUB:
10271 case X86ISD::SMUL:
10272 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010273 case X86ISD::INC:
10274 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010275 case X86ISD::OR:
10276 case X86ISD::XOR:
10277 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010278 // These nodes' second result is a boolean.
10279 if (Op.getResNo() == 0)
10280 break;
10281 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010282 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010283 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10284 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010285 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010286 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010287}
Chris Lattner259e97c2006-01-31 19:43:35 +000010288
Owen Andersonbc146b02010-09-21 20:42:50 +000010289unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10290 unsigned Depth) const {
10291 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10292 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10293 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010294
Owen Andersonbc146b02010-09-21 20:42:50 +000010295 // Fallback case.
10296 return 1;
10297}
10298
Evan Cheng206ee9d2006-07-07 08:33:52 +000010299/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010300/// node is a GlobalAddress + offset.
10301bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010302 const GlobalValue* &GA,
10303 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010304 if (N->getOpcode() == X86ISD::Wrapper) {
10305 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010306 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010307 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010308 return true;
10309 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010310 }
Evan Chengad4196b2008-05-12 19:56:52 +000010311 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010312}
10313
Evan Cheng206ee9d2006-07-07 08:33:52 +000010314/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10315/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10316/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010317/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010318static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +000010319 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010320 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010321 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010322
Eli Friedman7a5e5552009-06-07 06:52:44 +000010323 if (VT.getSizeInBits() != 128)
10324 return SDValue();
10325
Nate Begemanfdea31a2010-03-24 20:49:50 +000010326 SmallVector<SDValue, 16> Elts;
10327 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010328 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010329
Nate Begemanfdea31a2010-03-24 20:49:50 +000010330 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010331}
Evan Chengd880b972008-05-09 21:53:03 +000010332
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010333/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10334/// generation and convert it from being a bunch of shuffles and extracts
10335/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010336static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10337 const TargetLowering &TLI) {
10338 SDValue InputVector = N->getOperand(0);
10339
10340 // Only operate on vectors of 4 elements, where the alternative shuffling
10341 // gets to be more expensive.
10342 if (InputVector.getValueType() != MVT::v4i32)
10343 return SDValue();
10344
10345 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10346 // single use which is a sign-extend or zero-extend, and all elements are
10347 // used.
10348 SmallVector<SDNode *, 4> Uses;
10349 unsigned ExtractedElements = 0;
10350 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10351 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10352 if (UI.getUse().getResNo() != InputVector.getResNo())
10353 return SDValue();
10354
10355 SDNode *Extract = *UI;
10356 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10357 return SDValue();
10358
10359 if (Extract->getValueType(0) != MVT::i32)
10360 return SDValue();
10361 if (!Extract->hasOneUse())
10362 return SDValue();
10363 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10364 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10365 return SDValue();
10366 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10367 return SDValue();
10368
10369 // Record which element was extracted.
10370 ExtractedElements |=
10371 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10372
10373 Uses.push_back(Extract);
10374 }
10375
10376 // If not all the elements were used, this may not be worthwhile.
10377 if (ExtractedElements != 15)
10378 return SDValue();
10379
10380 // Ok, we've now decided to do the transformation.
10381 DebugLoc dl = InputVector.getDebugLoc();
10382
10383 // Store the value to a temporary stack slot.
10384 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010385 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10386 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010387
10388 // Replace each use (extract) with a load of the appropriate element.
10389 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10390 UE = Uses.end(); UI != UE; ++UI) {
10391 SDNode *Extract = *UI;
10392
10393 // Compute the element's address.
10394 SDValue Idx = Extract->getOperand(1);
10395 unsigned EltSize =
10396 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10397 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10398 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10399
Eric Christopher90eb4022010-07-22 00:26:08 +000010400 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010401 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010402
10403 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010404 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010405 ScalarAddr, MachinePointerInfo(),
10406 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010407
10408 // Replace the exact with the load.
10409 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10410 }
10411
10412 // The replacement was made in place; don't return anything.
10413 return SDValue();
10414}
10415
Chris Lattner83e6c992006-10-04 06:57:07 +000010416/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010417static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010418 const X86Subtarget *Subtarget) {
10419 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010420 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010421 // Get the LHS/RHS of the select.
10422 SDValue LHS = N->getOperand(1);
10423 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010424
Dan Gohman670e5392009-09-21 18:03:22 +000010425 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010426 // instructions match the semantics of the common C idiom x<y?x:y but not
10427 // x<=y?x:y, because of how they handle negative zero (which can be
10428 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010429 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010430 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010431 Cond.getOpcode() == ISD::SETCC) {
10432 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010433
Chris Lattner47b4ce82009-03-11 05:48:52 +000010434 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010435 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010436 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10437 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010438 switch (CC) {
10439 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010440 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010441 // Converting this to a min would handle NaNs incorrectly, and swapping
10442 // the operands would cause it to handle comparisons between positive
10443 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010444 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010445 if (!UnsafeFPMath &&
10446 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10447 break;
10448 std::swap(LHS, RHS);
10449 }
Dan Gohman670e5392009-09-21 18:03:22 +000010450 Opcode = X86ISD::FMIN;
10451 break;
10452 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010453 // Converting this to a min would handle comparisons between positive
10454 // and negative zero incorrectly.
10455 if (!UnsafeFPMath &&
10456 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10457 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010458 Opcode = X86ISD::FMIN;
10459 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010460 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010461 // Converting this to a min would handle both negative zeros and NaNs
10462 // incorrectly, but we can swap the operands to fix both.
10463 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010464 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010465 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010466 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010467 Opcode = X86ISD::FMIN;
10468 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010469
Dan Gohman670e5392009-09-21 18:03:22 +000010470 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010471 // Converting this to a max would handle comparisons between positive
10472 // and negative zero incorrectly.
10473 if (!UnsafeFPMath &&
10474 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10475 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010476 Opcode = X86ISD::FMAX;
10477 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010478 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010479 // Converting this to a max would handle NaNs incorrectly, and swapping
10480 // the operands would cause it to handle comparisons between positive
10481 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010482 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010483 if (!UnsafeFPMath &&
10484 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10485 break;
10486 std::swap(LHS, RHS);
10487 }
Dan Gohman670e5392009-09-21 18:03:22 +000010488 Opcode = X86ISD::FMAX;
10489 break;
10490 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010491 // Converting this to a max would handle both negative zeros and NaNs
10492 // incorrectly, but we can swap the operands to fix both.
10493 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010494 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010495 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010496 case ISD::SETGE:
10497 Opcode = X86ISD::FMAX;
10498 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010499 }
Dan Gohman670e5392009-09-21 18:03:22 +000010500 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010501 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10502 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010503 switch (CC) {
10504 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010505 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010506 // Converting this to a min would handle comparisons between positive
10507 // and negative zero incorrectly, and swapping the operands would
10508 // cause it to handle NaNs incorrectly.
10509 if (!UnsafeFPMath &&
10510 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010511 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010512 break;
10513 std::swap(LHS, RHS);
10514 }
Dan Gohman670e5392009-09-21 18:03:22 +000010515 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010516 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010517 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010518 // Converting this to a min would handle NaNs incorrectly.
10519 if (!UnsafeFPMath &&
10520 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10521 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010522 Opcode = X86ISD::FMIN;
10523 break;
10524 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010525 // Converting this to a min would handle both negative zeros and NaNs
10526 // incorrectly, but we can swap the operands to fix both.
10527 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010528 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010529 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010530 case ISD::SETGE:
10531 Opcode = X86ISD::FMIN;
10532 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010533
Dan Gohman670e5392009-09-21 18:03:22 +000010534 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010535 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010536 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010537 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010538 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010539 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010540 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010541 // Converting this to a max would handle comparisons between positive
10542 // and negative zero incorrectly, and swapping the operands would
10543 // cause it to handle NaNs incorrectly.
10544 if (!UnsafeFPMath &&
10545 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010546 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010547 break;
10548 std::swap(LHS, RHS);
10549 }
Dan Gohman670e5392009-09-21 18:03:22 +000010550 Opcode = X86ISD::FMAX;
10551 break;
10552 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010553 // Converting this to a max would handle both negative zeros and NaNs
10554 // incorrectly, but we can swap the operands to fix both.
10555 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010556 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010557 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010558 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010559 Opcode = X86ISD::FMAX;
10560 break;
10561 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010562 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010563
Chris Lattner47b4ce82009-03-11 05:48:52 +000010564 if (Opcode)
10565 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010566 }
Eric Christopherfd179292009-08-27 18:07:15 +000010567
Chris Lattnerd1980a52009-03-12 06:52:53 +000010568 // If this is a select between two integer constants, try to do some
10569 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010570 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10571 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010572 // Don't do this for crazy integer types.
10573 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10574 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010575 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010576 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010577
Chris Lattnercee56e72009-03-13 05:53:31 +000010578 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010579 // Efficiently invertible.
10580 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10581 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10582 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10583 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010584 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010585 }
Eric Christopherfd179292009-08-27 18:07:15 +000010586
Chris Lattnerd1980a52009-03-12 06:52:53 +000010587 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010588 if (FalseC->getAPIntValue() == 0 &&
10589 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010590 if (NeedsCondInvert) // Invert the condition if needed.
10591 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10592 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010593
Chris Lattnerd1980a52009-03-12 06:52:53 +000010594 // Zero extend the condition if needed.
10595 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010596
Chris Lattnercee56e72009-03-13 05:53:31 +000010597 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010598 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010599 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010600 }
Eric Christopherfd179292009-08-27 18:07:15 +000010601
Chris Lattner97a29a52009-03-13 05:22:11 +000010602 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010603 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010604 if (NeedsCondInvert) // Invert the condition if needed.
10605 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10606 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010607
Chris Lattner97a29a52009-03-13 05:22:11 +000010608 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010609 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10610 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010611 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010612 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010613 }
Eric Christopherfd179292009-08-27 18:07:15 +000010614
Chris Lattnercee56e72009-03-13 05:53:31 +000010615 // Optimize cases that will turn into an LEA instruction. This requires
10616 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010617 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010618 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010619 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010620
Chris Lattnercee56e72009-03-13 05:53:31 +000010621 bool isFastMultiplier = false;
10622 if (Diff < 10) {
10623 switch ((unsigned char)Diff) {
10624 default: break;
10625 case 1: // result = add base, cond
10626 case 2: // result = lea base( , cond*2)
10627 case 3: // result = lea base(cond, cond*2)
10628 case 4: // result = lea base( , cond*4)
10629 case 5: // result = lea base(cond, cond*4)
10630 case 8: // result = lea base( , cond*8)
10631 case 9: // result = lea base(cond, cond*8)
10632 isFastMultiplier = true;
10633 break;
10634 }
10635 }
Eric Christopherfd179292009-08-27 18:07:15 +000010636
Chris Lattnercee56e72009-03-13 05:53:31 +000010637 if (isFastMultiplier) {
10638 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10639 if (NeedsCondInvert) // Invert the condition if needed.
10640 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10641 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010642
Chris Lattnercee56e72009-03-13 05:53:31 +000010643 // Zero extend the condition if needed.
10644 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10645 Cond);
10646 // Scale the condition by the difference.
10647 if (Diff != 1)
10648 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10649 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010650
Chris Lattnercee56e72009-03-13 05:53:31 +000010651 // Add the base if non-zero.
10652 if (FalseC->getAPIntValue() != 0)
10653 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10654 SDValue(FalseC, 0));
10655 return Cond;
10656 }
Eric Christopherfd179292009-08-27 18:07:15 +000010657 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010658 }
10659 }
Eric Christopherfd179292009-08-27 18:07:15 +000010660
Dan Gohman475871a2008-07-27 21:46:04 +000010661 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010662}
10663
Chris Lattnerd1980a52009-03-12 06:52:53 +000010664/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10665static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10666 TargetLowering::DAGCombinerInfo &DCI) {
10667 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010668
Chris Lattnerd1980a52009-03-12 06:52:53 +000010669 // If the flag operand isn't dead, don't touch this CMOV.
10670 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10671 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010672
Chris Lattnerd1980a52009-03-12 06:52:53 +000010673 // If this is a select between two integer constants, try to do some
10674 // optimizations. Note that the operands are ordered the opposite of SELECT
10675 // operands.
10676 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10677 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10678 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10679 // larger than FalseC (the false value).
10680 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010681
Chris Lattnerd1980a52009-03-12 06:52:53 +000010682 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10683 CC = X86::GetOppositeBranchCondition(CC);
10684 std::swap(TrueC, FalseC);
10685 }
Eric Christopherfd179292009-08-27 18:07:15 +000010686
Chris Lattnerd1980a52009-03-12 06:52:53 +000010687 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010688 // This is efficient for any integer data type (including i8/i16) and
10689 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010690 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10691 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010692 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10693 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010694
Chris Lattnerd1980a52009-03-12 06:52:53 +000010695 // Zero extend the condition if needed.
10696 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010697
Chris Lattnerd1980a52009-03-12 06:52:53 +000010698 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10699 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010700 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010701 if (N->getNumValues() == 2) // Dead flag value?
10702 return DCI.CombineTo(N, Cond, SDValue());
10703 return Cond;
10704 }
Eric Christopherfd179292009-08-27 18:07:15 +000010705
Chris Lattnercee56e72009-03-13 05:53:31 +000010706 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10707 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010708 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10709 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010710 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10711 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010712
Chris Lattner97a29a52009-03-13 05:22:11 +000010713 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010714 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10715 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010716 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10717 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010718
Chris Lattner97a29a52009-03-13 05:22:11 +000010719 if (N->getNumValues() == 2) // Dead flag value?
10720 return DCI.CombineTo(N, Cond, SDValue());
10721 return Cond;
10722 }
Eric Christopherfd179292009-08-27 18:07:15 +000010723
Chris Lattnercee56e72009-03-13 05:53:31 +000010724 // Optimize cases that will turn into an LEA instruction. This requires
10725 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010726 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010727 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010728 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010729
Chris Lattnercee56e72009-03-13 05:53:31 +000010730 bool isFastMultiplier = false;
10731 if (Diff < 10) {
10732 switch ((unsigned char)Diff) {
10733 default: break;
10734 case 1: // result = add base, cond
10735 case 2: // result = lea base( , cond*2)
10736 case 3: // result = lea base(cond, cond*2)
10737 case 4: // result = lea base( , cond*4)
10738 case 5: // result = lea base(cond, cond*4)
10739 case 8: // result = lea base( , cond*8)
10740 case 9: // result = lea base(cond, cond*8)
10741 isFastMultiplier = true;
10742 break;
10743 }
10744 }
Eric Christopherfd179292009-08-27 18:07:15 +000010745
Chris Lattnercee56e72009-03-13 05:53:31 +000010746 if (isFastMultiplier) {
10747 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10748 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010749 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10750 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010751 // Zero extend the condition if needed.
10752 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10753 Cond);
10754 // Scale the condition by the difference.
10755 if (Diff != 1)
10756 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10757 DAG.getConstant(Diff, Cond.getValueType()));
10758
10759 // Add the base if non-zero.
10760 if (FalseC->getAPIntValue() != 0)
10761 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10762 SDValue(FalseC, 0));
10763 if (N->getNumValues() == 2) // Dead flag value?
10764 return DCI.CombineTo(N, Cond, SDValue());
10765 return Cond;
10766 }
Eric Christopherfd179292009-08-27 18:07:15 +000010767 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010768 }
10769 }
10770 return SDValue();
10771}
10772
10773
Evan Cheng0b0cd912009-03-28 05:57:29 +000010774/// PerformMulCombine - Optimize a single multiply with constant into two
10775/// in order to implement it with two cheaper instructions, e.g.
10776/// LEA + SHL, LEA + LEA.
10777static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10778 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010779 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10780 return SDValue();
10781
Owen Andersone50ed302009-08-10 22:56:29 +000010782 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010783 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010784 return SDValue();
10785
10786 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10787 if (!C)
10788 return SDValue();
10789 uint64_t MulAmt = C->getZExtValue();
10790 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10791 return SDValue();
10792
10793 uint64_t MulAmt1 = 0;
10794 uint64_t MulAmt2 = 0;
10795 if ((MulAmt % 9) == 0) {
10796 MulAmt1 = 9;
10797 MulAmt2 = MulAmt / 9;
10798 } else if ((MulAmt % 5) == 0) {
10799 MulAmt1 = 5;
10800 MulAmt2 = MulAmt / 5;
10801 } else if ((MulAmt % 3) == 0) {
10802 MulAmt1 = 3;
10803 MulAmt2 = MulAmt / 3;
10804 }
10805 if (MulAmt2 &&
10806 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10807 DebugLoc DL = N->getDebugLoc();
10808
10809 if (isPowerOf2_64(MulAmt2) &&
10810 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10811 // If second multiplifer is pow2, issue it first. We want the multiply by
10812 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10813 // is an add.
10814 std::swap(MulAmt1, MulAmt2);
10815
10816 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010817 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010818 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010819 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010820 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010821 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010822 DAG.getConstant(MulAmt1, VT));
10823
Eric Christopherfd179292009-08-27 18:07:15 +000010824 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010825 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010826 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010827 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010828 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010829 DAG.getConstant(MulAmt2, VT));
10830
10831 // Do not add new nodes to DAG combiner worklist.
10832 DCI.CombineTo(N, NewMul, false);
10833 }
10834 return SDValue();
10835}
10836
Evan Chengad9c0a32009-12-15 00:53:42 +000010837static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10838 SDValue N0 = N->getOperand(0);
10839 SDValue N1 = N->getOperand(1);
10840 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10841 EVT VT = N0.getValueType();
10842
10843 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10844 // since the result of setcc_c is all zero's or all ones.
10845 if (N1C && N0.getOpcode() == ISD::AND &&
10846 N0.getOperand(1).getOpcode() == ISD::Constant) {
10847 SDValue N00 = N0.getOperand(0);
10848 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10849 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10850 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10851 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10852 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10853 APInt ShAmt = N1C->getAPIntValue();
10854 Mask = Mask.shl(ShAmt);
10855 if (Mask != 0)
10856 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10857 N00, DAG.getConstant(Mask, VT));
10858 }
10859 }
10860
10861 return SDValue();
10862}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010863
Nate Begeman740ab032009-01-26 00:52:55 +000010864/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10865/// when possible.
10866static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10867 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010868 EVT VT = N->getValueType(0);
10869 if (!VT.isVector() && VT.isInteger() &&
10870 N->getOpcode() == ISD::SHL)
10871 return PerformSHLCombine(N, DAG);
10872
Nate Begeman740ab032009-01-26 00:52:55 +000010873 // On X86 with SSE2 support, we can transform this to a vector shift if
10874 // all elements are shifted by the same amount. We can't do this in legalize
10875 // because the a constant vector is typically transformed to a constant pool
10876 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010877 if (!Subtarget->hasSSE2())
10878 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010879
Owen Anderson825b72b2009-08-11 20:47:22 +000010880 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010881 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010882
Mon P Wang3becd092009-01-28 08:12:05 +000010883 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010884 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010885 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010886 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010887 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10888 unsigned NumElts = VT.getVectorNumElements();
10889 unsigned i = 0;
10890 for (; i != NumElts; ++i) {
10891 SDValue Arg = ShAmtOp.getOperand(i);
10892 if (Arg.getOpcode() == ISD::UNDEF) continue;
10893 BaseShAmt = Arg;
10894 break;
10895 }
10896 for (; i != NumElts; ++i) {
10897 SDValue Arg = ShAmtOp.getOperand(i);
10898 if (Arg.getOpcode() == ISD::UNDEF) continue;
10899 if (Arg != BaseShAmt) {
10900 return SDValue();
10901 }
10902 }
10903 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010904 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010905 SDValue InVec = ShAmtOp.getOperand(0);
10906 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10907 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10908 unsigned i = 0;
10909 for (; i != NumElts; ++i) {
10910 SDValue Arg = InVec.getOperand(i);
10911 if (Arg.getOpcode() == ISD::UNDEF) continue;
10912 BaseShAmt = Arg;
10913 break;
10914 }
10915 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10916 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010917 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010918 if (C->getZExtValue() == SplatIdx)
10919 BaseShAmt = InVec.getOperand(1);
10920 }
10921 }
10922 if (BaseShAmt.getNode() == 0)
10923 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10924 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010925 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010926 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010927
Mon P Wangefa42202009-09-03 19:56:25 +000010928 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010929 if (EltVT.bitsGT(MVT::i32))
10930 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10931 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010932 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010933
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010934 // The shift amount is identical so we can do a vector shift.
10935 SDValue ValOp = N->getOperand(0);
10936 switch (N->getOpcode()) {
10937 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010938 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010939 break;
10940 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010941 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010942 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010943 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010944 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010945 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010946 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010947 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010948 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010949 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010950 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010951 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010952 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010953 break;
10954 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010955 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010956 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010957 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010958 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010959 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010960 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010961 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010962 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010963 break;
10964 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010965 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010966 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010967 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010968 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010969 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010970 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010971 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010972 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010973 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010974 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010975 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010976 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010977 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010978 }
10979 return SDValue();
10980}
10981
Evan Cheng760d1942010-01-04 21:22:48 +000010982static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010983 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010984 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010985 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010986 return SDValue();
10987
Evan Cheng760d1942010-01-04 21:22:48 +000010988 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010989 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010990 return SDValue();
10991
10992 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10993 SDValue N0 = N->getOperand(0);
10994 SDValue N1 = N->getOperand(1);
10995 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10996 std::swap(N0, N1);
10997 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10998 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010999 if (!N0.hasOneUse() || !N1.hasOneUse())
11000 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000011001
11002 SDValue ShAmt0 = N0.getOperand(1);
11003 if (ShAmt0.getValueType() != MVT::i8)
11004 return SDValue();
11005 SDValue ShAmt1 = N1.getOperand(1);
11006 if (ShAmt1.getValueType() != MVT::i8)
11007 return SDValue();
11008 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
11009 ShAmt0 = ShAmt0.getOperand(0);
11010 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
11011 ShAmt1 = ShAmt1.getOperand(0);
11012
11013 DebugLoc DL = N->getDebugLoc();
11014 unsigned Opc = X86ISD::SHLD;
11015 SDValue Op0 = N0.getOperand(0);
11016 SDValue Op1 = N1.getOperand(0);
11017 if (ShAmt0.getOpcode() == ISD::SUB) {
11018 Opc = X86ISD::SHRD;
11019 std::swap(Op0, Op1);
11020 std::swap(ShAmt0, ShAmt1);
11021 }
11022
Evan Cheng8b1190a2010-04-28 01:18:01 +000011023 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011024 if (ShAmt1.getOpcode() == ISD::SUB) {
11025 SDValue Sum = ShAmt1.getOperand(0);
11026 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011027 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11028 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11029 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11030 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011031 return DAG.getNode(Opc, DL, VT,
11032 Op0, Op1,
11033 DAG.getNode(ISD::TRUNCATE, DL,
11034 MVT::i8, ShAmt0));
11035 }
11036 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11037 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11038 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011039 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011040 return DAG.getNode(Opc, DL, VT,
11041 N0.getOperand(0), N1.getOperand(0),
11042 DAG.getNode(ISD::TRUNCATE, DL,
11043 MVT::i8, ShAmt0));
11044 }
11045
11046 return SDValue();
11047}
11048
Chris Lattner149a4e52008-02-22 02:09:43 +000011049/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011050static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011051 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011052 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11053 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011054 // A preferable solution to the general problem is to figure out the right
11055 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011056
11057 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011058 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011059 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011060 if (VT.getSizeInBits() != 64)
11061 return SDValue();
11062
Devang Patel578efa92009-06-05 21:57:13 +000011063 const Function *F = DAG.getMachineFunction().getFunction();
11064 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011065 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011066 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011067 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011068 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011069 isa<LoadSDNode>(St->getValue()) &&
11070 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11071 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011072 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011073 LoadSDNode *Ld = 0;
11074 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011075 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011076 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011077 // Must be a store of a load. We currently handle two cases: the load
11078 // is a direct child, and it's under an intervening TokenFactor. It is
11079 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011080 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011081 Ld = cast<LoadSDNode>(St->getChain());
11082 else if (St->getValue().hasOneUse() &&
11083 ChainVal->getOpcode() == ISD::TokenFactor) {
11084 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011085 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011086 TokenFactorIndex = i;
11087 Ld = cast<LoadSDNode>(St->getValue());
11088 } else
11089 Ops.push_back(ChainVal->getOperand(i));
11090 }
11091 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011092
Evan Cheng536e6672009-03-12 05:59:15 +000011093 if (!Ld || !ISD::isNormalLoad(Ld))
11094 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011095
Evan Cheng536e6672009-03-12 05:59:15 +000011096 // If this is not the MMX case, i.e. we are just turning i64 load/store
11097 // into f64 load/store, avoid the transformation if there are multiple
11098 // uses of the loaded value.
11099 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11100 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011101
Evan Cheng536e6672009-03-12 05:59:15 +000011102 DebugLoc LdDL = Ld->getDebugLoc();
11103 DebugLoc StDL = N->getDebugLoc();
11104 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11105 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11106 // pair instead.
11107 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011108 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011109 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11110 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011111 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011112 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011113 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011114 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011115 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011116 Ops.size());
11117 }
Evan Cheng536e6672009-03-12 05:59:15 +000011118 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011119 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011120 St->isVolatile(), St->isNonTemporal(),
11121 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011122 }
Evan Cheng536e6672009-03-12 05:59:15 +000011123
11124 // Otherwise, lower to two pairs of 32-bit loads / stores.
11125 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011126 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11127 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011128
Owen Anderson825b72b2009-08-11 20:47:22 +000011129 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011130 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011131 Ld->isVolatile(), Ld->isNonTemporal(),
11132 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011133 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011134 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011135 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011136 MinAlign(Ld->getAlignment(), 4));
11137
11138 SDValue NewChain = LoLd.getValue(1);
11139 if (TokenFactorIndex != -1) {
11140 Ops.push_back(LoLd);
11141 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011142 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011143 Ops.size());
11144 }
11145
11146 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011147 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11148 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011149
11150 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011151 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011152 St->isVolatile(), St->isNonTemporal(),
11153 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011154 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011155 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011156 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011157 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011158 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011159 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011160 }
Dan Gohman475871a2008-07-27 21:46:04 +000011161 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011162}
11163
Chris Lattner6cf73262008-01-25 06:14:17 +000011164/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11165/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011166static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011167 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11168 // F[X]OR(0.0, x) -> x
11169 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011170 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11171 if (C->getValueAPF().isPosZero())
11172 return N->getOperand(1);
11173 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11174 if (C->getValueAPF().isPosZero())
11175 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011176 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011177}
11178
11179/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011180static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011181 // FAND(0.0, x) -> 0.0
11182 // FAND(x, 0.0) -> 0.0
11183 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11184 if (C->getValueAPF().isPosZero())
11185 return N->getOperand(0);
11186 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11187 if (C->getValueAPF().isPosZero())
11188 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011189 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011190}
11191
Dan Gohmane5af2d32009-01-29 01:59:02 +000011192static SDValue PerformBTCombine(SDNode *N,
11193 SelectionDAG &DAG,
11194 TargetLowering::DAGCombinerInfo &DCI) {
11195 // BT ignores high bits in the bit index operand.
11196 SDValue Op1 = N->getOperand(1);
11197 if (Op1.hasOneUse()) {
11198 unsigned BitWidth = Op1.getValueSizeInBits();
11199 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11200 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011201 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11202 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011203 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011204 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11205 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11206 DCI.CommitTargetLoweringOpt(TLO);
11207 }
11208 return SDValue();
11209}
Chris Lattner83e6c992006-10-04 06:57:07 +000011210
Eli Friedman7a5e5552009-06-07 06:52:44 +000011211static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11212 SDValue Op = N->getOperand(0);
11213 if (Op.getOpcode() == ISD::BIT_CONVERT)
11214 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011215 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011216 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011217 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011218 OpVT.getVectorElementType().getSizeInBits()) {
11219 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
11220 }
11221 return SDValue();
11222}
11223
Evan Cheng2e489c42009-12-16 00:53:11 +000011224static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11225 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11226 // (and (i32 x86isd::setcc_carry), 1)
11227 // This eliminates the zext. This transformation is necessary because
11228 // ISD::SETCC is always legalized to i8.
11229 DebugLoc dl = N->getDebugLoc();
11230 SDValue N0 = N->getOperand(0);
11231 EVT VT = N->getValueType(0);
11232 if (N0.getOpcode() == ISD::AND &&
11233 N0.hasOneUse() &&
11234 N0.getOperand(0).hasOneUse()) {
11235 SDValue N00 = N0.getOperand(0);
11236 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
11237 return SDValue();
11238 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11239 if (!C || C->getZExtValue() != 1)
11240 return SDValue();
11241 return DAG.getNode(ISD::AND, dl, VT,
11242 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
11243 N00.getOperand(0), N00.getOperand(1)),
11244 DAG.getConstant(1, VT));
11245 }
11246
11247 return SDValue();
11248}
11249
Dan Gohman475871a2008-07-27 21:46:04 +000011250SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000011251 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011252 SelectionDAG &DAG = DCI.DAG;
11253 switch (N->getOpcode()) {
11254 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011255 case ISD::EXTRACT_VECTOR_ELT:
11256 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000011257 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011258 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000011259 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000011260 case ISD::SHL:
11261 case ISD::SRA:
11262 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011263 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000011264 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000011265 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000011266 case X86ISD::FOR: return PerformFORCombine(N, DAG);
11267 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000011268 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011269 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000011270 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011271 case X86ISD::SHUFPS: // Handle all target specific shuffles
11272 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000011273 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011274 case X86ISD::PUNPCKHBW:
11275 case X86ISD::PUNPCKHWD:
11276 case X86ISD::PUNPCKHDQ:
11277 case X86ISD::PUNPCKHQDQ:
11278 case X86ISD::UNPCKHPS:
11279 case X86ISD::UNPCKHPD:
11280 case X86ISD::PUNPCKLBW:
11281 case X86ISD::PUNPCKLWD:
11282 case X86ISD::PUNPCKLDQ:
11283 case X86ISD::PUNPCKLQDQ:
11284 case X86ISD::UNPCKLPS:
11285 case X86ISD::UNPCKLPD:
11286 case X86ISD::MOVHLPS:
11287 case X86ISD::MOVLHPS:
11288 case X86ISD::PSHUFD:
11289 case X86ISD::PSHUFHW:
11290 case X86ISD::PSHUFLW:
11291 case X86ISD::MOVSS:
11292 case X86ISD::MOVSD:
11293 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011294 }
11295
Dan Gohman475871a2008-07-27 21:46:04 +000011296 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011297}
11298
Evan Chenge5b51ac2010-04-17 06:13:15 +000011299/// isTypeDesirableForOp - Return true if the target has native support for
11300/// the specified value type and it is 'desirable' to use the type for the
11301/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
11302/// instruction encodings are longer and some i16 instructions are slow.
11303bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
11304 if (!isTypeLegal(VT))
11305 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011306 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000011307 return true;
11308
11309 switch (Opc) {
11310 default:
11311 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000011312 case ISD::LOAD:
11313 case ISD::SIGN_EXTEND:
11314 case ISD::ZERO_EXTEND:
11315 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011316 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011317 case ISD::SRL:
11318 case ISD::SUB:
11319 case ISD::ADD:
11320 case ISD::MUL:
11321 case ISD::AND:
11322 case ISD::OR:
11323 case ISD::XOR:
11324 return false;
11325 }
11326}
11327
11328/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000011329/// beneficial for dag combiner to promote the specified node. If true, it
11330/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011331bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011332 EVT VT = Op.getValueType();
11333 if (VT != MVT::i16)
11334 return false;
11335
Evan Cheng4c26e932010-04-19 19:29:22 +000011336 bool Promote = false;
11337 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011338 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011339 default: break;
11340 case ISD::LOAD: {
11341 LoadSDNode *LD = cast<LoadSDNode>(Op);
11342 // If the non-extending load has a single use and it's not live out, then it
11343 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011344 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11345 Op.hasOneUse()*/) {
11346 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11347 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11348 // The only case where we'd want to promote LOAD (rather then it being
11349 // promoted as an operand is when it's only use is liveout.
11350 if (UI->getOpcode() != ISD::CopyToReg)
11351 return false;
11352 }
11353 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011354 Promote = true;
11355 break;
11356 }
11357 case ISD::SIGN_EXTEND:
11358 case ISD::ZERO_EXTEND:
11359 case ISD::ANY_EXTEND:
11360 Promote = true;
11361 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011362 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011363 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011364 SDValue N0 = Op.getOperand(0);
11365 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011366 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011367 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011368 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011369 break;
11370 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011371 case ISD::ADD:
11372 case ISD::MUL:
11373 case ISD::AND:
11374 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011375 case ISD::XOR:
11376 Commute = true;
11377 // fallthrough
11378 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011379 SDValue N0 = Op.getOperand(0);
11380 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011381 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011382 return false;
11383 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011384 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011385 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011386 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011387 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011388 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011389 }
11390 }
11391
11392 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011393 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011394}
11395
Evan Cheng60c07e12006-07-05 22:17:51 +000011396//===----------------------------------------------------------------------===//
11397// X86 Inline Assembly Support
11398//===----------------------------------------------------------------------===//
11399
Chris Lattnerb8105652009-07-20 17:51:36 +000011400static bool LowerToBSwap(CallInst *CI) {
11401 // FIXME: this should verify that we are targetting a 486 or better. If not,
11402 // we will turn this bswap into something that will be lowered to logical ops
11403 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11404 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000011405
Chris Lattnerb8105652009-07-20 17:51:36 +000011406 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000011407 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011408 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011409 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000011410 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011411
Chris Lattnerb8105652009-07-20 17:51:36 +000011412 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11413 if (!Ty || Ty->getBitWidth() % 16 != 0)
11414 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011415
Chris Lattnerb8105652009-07-20 17:51:36 +000011416 // Okay, we can do this xform, do so now.
11417 const Type *Tys[] = { Ty };
11418 Module *M = CI->getParent()->getParent()->getParent();
11419 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000011420
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011421 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000011422 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000011423
Chris Lattnerb8105652009-07-20 17:51:36 +000011424 CI->replaceAllUsesWith(Op);
11425 CI->eraseFromParent();
11426 return true;
11427}
11428
11429bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11430 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
11431 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
11432
11433 std::string AsmStr = IA->getAsmString();
11434
11435 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011436 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000011437 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
11438
11439 switch (AsmPieces.size()) {
11440 default: return false;
11441 case 1:
11442 AsmStr = AsmPieces[0];
11443 AsmPieces.clear();
11444 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11445
11446 // bswap $0
11447 if (AsmPieces.size() == 2 &&
11448 (AsmPieces[0] == "bswap" ||
11449 AsmPieces[0] == "bswapq" ||
11450 AsmPieces[0] == "bswapl") &&
11451 (AsmPieces[1] == "$0" ||
11452 AsmPieces[1] == "${0:q}")) {
11453 // No need to check constraints, nothing other than the equivalent of
11454 // "=r,0" would be valid here.
11455 return LowerToBSwap(CI);
11456 }
11457 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011458 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011459 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011460 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011461 AsmPieces[1] == "$$8," &&
11462 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011463 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11464 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011465 const std::string &Constraints = IA->getConstraintString();
11466 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011467 std::sort(AsmPieces.begin(), AsmPieces.end());
11468 if (AsmPieces.size() == 4 &&
11469 AsmPieces[0] == "~{cc}" &&
11470 AsmPieces[1] == "~{dirflag}" &&
11471 AsmPieces[2] == "~{flags}" &&
11472 AsmPieces[3] == "~{fpsr}") {
11473 return LowerToBSwap(CI);
11474 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011475 }
11476 break;
11477 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011478 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011479 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011480 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11481 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11482 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011483 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011484 SplitString(AsmPieces[0], Words, " \t");
11485 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11486 Words.clear();
11487 SplitString(AsmPieces[1], Words, " \t");
11488 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11489 Words.clear();
11490 SplitString(AsmPieces[2], Words, " \t,");
11491 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11492 Words[2] == "%edx") {
11493 return LowerToBSwap(CI);
11494 }
11495 }
11496 }
11497 }
11498 break;
11499 }
11500 return false;
11501}
11502
11503
11504
Chris Lattnerf4dff842006-07-11 02:54:03 +000011505/// getConstraintType - Given a constraint letter, return the type of
11506/// constraint it is for this target.
11507X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011508X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11509 if (Constraint.size() == 1) {
11510 switch (Constraint[0]) {
11511 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000011512 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011513 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000011514 case 'r':
11515 case 'R':
11516 case 'l':
11517 case 'q':
11518 case 'Q':
11519 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011520 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000011521 case 'Y':
11522 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011523 case 'e':
11524 case 'Z':
11525 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011526 default:
11527 break;
11528 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011529 }
Chris Lattner4234f572007-03-25 02:14:49 +000011530 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011531}
11532
John Thompsoneac6e1d2010-09-13 18:15:37 +000011533/// Examine constraint type and operand type and determine a weight value,
11534/// where: -1 = invalid match, and 0 = so-so match to 3 = good match.
11535/// This object must already have been set up with the operand type
11536/// and the current alternative constraint selected.
11537int X86TargetLowering::getSingleConstraintMatchWeight(
11538 AsmOperandInfo &info, const char *constraint) const {
11539 int weight = -1;
11540 Value *CallOperandVal = info.CallOperandVal;
11541 // If we don't have a value, we can't do a match,
11542 // but allow it at the lowest weight.
11543 if (CallOperandVal == NULL)
11544 return 0;
11545 // Look at the constraint type.
11546 switch (*constraint) {
11547 default:
11548 return TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11549 break;
11550 case 'I':
11551 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11552 if (C->getZExtValue() <= 31)
11553 weight = 3;
11554 }
11555 break;
11556 // etc.
11557 }
11558 return weight;
11559}
11560
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011561/// LowerXConstraint - try to replace an X constraint, which matches anything,
11562/// with another that has more specific requirements based on the type of the
11563/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000011564const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000011565LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000011566 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
11567 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000011568 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011569 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000011570 return "Y";
11571 if (Subtarget->hasSSE1())
11572 return "x";
11573 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011574
Chris Lattner5e764232008-04-26 23:02:14 +000011575 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011576}
11577
Chris Lattner48884cd2007-08-25 00:47:38 +000011578/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11579/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000011580void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000011581 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000011582 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000011583 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011584 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000011585
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011586 switch (Constraint) {
11587 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000011588 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000011589 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011590 if (C->getZExtValue() <= 31) {
11591 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011592 break;
11593 }
Devang Patel84f7fd22007-03-17 00:13:28 +000011594 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011595 return;
Evan Cheng364091e2008-09-22 23:57:37 +000011596 case 'J':
11597 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011598 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000011599 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11600 break;
11601 }
11602 }
11603 return;
11604 case 'K':
11605 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011606 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000011607 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11608 break;
11609 }
11610 }
11611 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000011612 case 'N':
11613 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011614 if (C->getZExtValue() <= 255) {
11615 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011616 break;
11617 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000011618 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011619 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011620 case 'e': {
11621 // 32-bit signed value
11622 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011623 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11624 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011625 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011626 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000011627 break;
11628 }
11629 // FIXME gcc accepts some relocatable values here too, but only in certain
11630 // memory models; it's complicated.
11631 }
11632 return;
11633 }
11634 case 'Z': {
11635 // 32-bit unsigned value
11636 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011637 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11638 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011639 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11640 break;
11641 }
11642 }
11643 // FIXME gcc accepts some relocatable values here too, but only in certain
11644 // memory models; it's complicated.
11645 return;
11646 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011647 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011648 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011649 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011650 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011651 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011652 break;
11653 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011654
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011655 // In any sort of PIC mode addresses need to be computed at runtime by
11656 // adding in a register or some sort of table lookup. These can't
11657 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011658 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011659 return;
11660
Chris Lattnerdc43a882007-05-03 16:52:29 +000011661 // If we are in non-pic codegen mode, we allow the address of a global (with
11662 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011663 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011664 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011665
Chris Lattner49921962009-05-08 18:23:14 +000011666 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11667 while (1) {
11668 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11669 Offset += GA->getOffset();
11670 break;
11671 } else if (Op.getOpcode() == ISD::ADD) {
11672 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11673 Offset += C->getZExtValue();
11674 Op = Op.getOperand(0);
11675 continue;
11676 }
11677 } else if (Op.getOpcode() == ISD::SUB) {
11678 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11679 Offset += -C->getZExtValue();
11680 Op = Op.getOperand(0);
11681 continue;
11682 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011683 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011684
Chris Lattner49921962009-05-08 18:23:14 +000011685 // Otherwise, this isn't something we can handle, reject it.
11686 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011687 }
Eric Christopherfd179292009-08-27 18:07:15 +000011688
Dan Gohman46510a72010-04-15 01:51:59 +000011689 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011690 // If we require an extra load to get this address, as in PIC mode, we
11691 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011692 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11693 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011694 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011695
Devang Patel0d881da2010-07-06 22:08:15 +000011696 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11697 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011698 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011699 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011700 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011701
Gabor Greifba36cb52008-08-28 21:40:38 +000011702 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011703 Ops.push_back(Result);
11704 return;
11705 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011706 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011707}
11708
Chris Lattner259e97c2006-01-31 19:43:35 +000011709std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011710getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011711 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011712 if (Constraint.size() == 1) {
11713 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011714 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011715 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011716 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11717 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011718 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011719 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11720 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11721 X86::R10D,X86::R11D,X86::R12D,
11722 X86::R13D,X86::R14D,X86::R15D,
11723 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011724 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011725 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11726 X86::SI, X86::DI, X86::R8W,X86::R9W,
11727 X86::R10W,X86::R11W,X86::R12W,
11728 X86::R13W,X86::R14W,X86::R15W,
11729 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011730 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011731 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11732 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11733 X86::R10B,X86::R11B,X86::R12B,
11734 X86::R13B,X86::R14B,X86::R15B,
11735 X86::BPL, X86::SPL, 0);
11736
Owen Anderson825b72b2009-08-11 20:47:22 +000011737 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011738 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11739 X86::RSI, X86::RDI, X86::R8, X86::R9,
11740 X86::R10, X86::R11, X86::R12,
11741 X86::R13, X86::R14, X86::R15,
11742 X86::RBP, X86::RSP, 0);
11743
11744 break;
11745 }
Eric Christopherfd179292009-08-27 18:07:15 +000011746 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011747 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011748 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011749 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011750 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011751 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011752 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011753 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011754 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011755 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11756 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011757 }
11758 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011759
Chris Lattner1efa40f2006-02-22 00:56:39 +000011760 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011761}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011762
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011763std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011764X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011765 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011766 // First, see if this is a constraint that directly corresponds to an LLVM
11767 // register class.
11768 if (Constraint.size() == 1) {
11769 // GCC Constraint Letters
11770 switch (Constraint[0]) {
11771 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011772 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011773 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011774 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011775 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011776 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011777 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011778 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011779 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011780 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011781 case 'R': // LEGACY_REGS
11782 if (VT == MVT::i8)
11783 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11784 if (VT == MVT::i16)
11785 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11786 if (VT == MVT::i32 || !Subtarget->is64Bit())
11787 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11788 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011789 case 'f': // FP Stack registers.
11790 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11791 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011792 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011793 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011794 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011795 return std::make_pair(0U, X86::RFP64RegisterClass);
11796 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011797 case 'y': // MMX_REGS if MMX allowed.
11798 if (!Subtarget->hasMMX()) break;
11799 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011800 case 'Y': // SSE_REGS if SSE2 allowed
11801 if (!Subtarget->hasSSE2()) break;
11802 // FALL THROUGH.
11803 case 'x': // SSE_REGS if SSE1 allowed
11804 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011805
Owen Anderson825b72b2009-08-11 20:47:22 +000011806 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011807 default: break;
11808 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011809 case MVT::f32:
11810 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011811 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011812 case MVT::f64:
11813 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011814 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011815 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011816 case MVT::v16i8:
11817 case MVT::v8i16:
11818 case MVT::v4i32:
11819 case MVT::v2i64:
11820 case MVT::v4f32:
11821 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011822 return std::make_pair(0U, X86::VR128RegisterClass);
11823 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011824 break;
11825 }
11826 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011827
Chris Lattnerf76d1802006-07-31 23:26:50 +000011828 // Use the default implementation in TargetLowering to convert the register
11829 // constraint into a member of a register class.
11830 std::pair<unsigned, const TargetRegisterClass*> Res;
11831 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011832
11833 // Not found as a standard register?
11834 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011835 // Map st(0) -> st(7) -> ST0
11836 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11837 tolower(Constraint[1]) == 's' &&
11838 tolower(Constraint[2]) == 't' &&
11839 Constraint[3] == '(' &&
11840 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11841 Constraint[5] == ')' &&
11842 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011843
Chris Lattner56d77c72009-09-13 22:41:48 +000011844 Res.first = X86::ST0+Constraint[4]-'0';
11845 Res.second = X86::RFP80RegisterClass;
11846 return Res;
11847 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011848
Chris Lattner56d77c72009-09-13 22:41:48 +000011849 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011850 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011851 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011852 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011853 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011854 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011855
11856 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011857 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011858 Res.first = X86::EFLAGS;
11859 Res.second = X86::CCRRegisterClass;
11860 return Res;
11861 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011862
Dale Johannesen330169f2008-11-13 21:52:36 +000011863 // 'A' means EAX + EDX.
11864 if (Constraint == "A") {
11865 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011866 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011867 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011868 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011869 return Res;
11870 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011871
Chris Lattnerf76d1802006-07-31 23:26:50 +000011872 // Otherwise, check to see if this is a register class of the wrong value
11873 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11874 // turn into {ax},{dx}.
11875 if (Res.second->hasType(VT))
11876 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011877
Chris Lattnerf76d1802006-07-31 23:26:50 +000011878 // All of the single-register GCC register classes map their values onto
11879 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11880 // really want an 8-bit or 32-bit register, map to the appropriate register
11881 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011882 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011883 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011884 unsigned DestReg = 0;
11885 switch (Res.first) {
11886 default: break;
11887 case X86::AX: DestReg = X86::AL; break;
11888 case X86::DX: DestReg = X86::DL; break;
11889 case X86::CX: DestReg = X86::CL; break;
11890 case X86::BX: DestReg = X86::BL; break;
11891 }
11892 if (DestReg) {
11893 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011894 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011895 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011896 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011897 unsigned DestReg = 0;
11898 switch (Res.first) {
11899 default: break;
11900 case X86::AX: DestReg = X86::EAX; break;
11901 case X86::DX: DestReg = X86::EDX; break;
11902 case X86::CX: DestReg = X86::ECX; break;
11903 case X86::BX: DestReg = X86::EBX; break;
11904 case X86::SI: DestReg = X86::ESI; break;
11905 case X86::DI: DestReg = X86::EDI; break;
11906 case X86::BP: DestReg = X86::EBP; break;
11907 case X86::SP: DestReg = X86::ESP; break;
11908 }
11909 if (DestReg) {
11910 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011911 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011912 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011913 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011914 unsigned DestReg = 0;
11915 switch (Res.first) {
11916 default: break;
11917 case X86::AX: DestReg = X86::RAX; break;
11918 case X86::DX: DestReg = X86::RDX; break;
11919 case X86::CX: DestReg = X86::RCX; break;
11920 case X86::BX: DestReg = X86::RBX; break;
11921 case X86::SI: DestReg = X86::RSI; break;
11922 case X86::DI: DestReg = X86::RDI; break;
11923 case X86::BP: DestReg = X86::RBP; break;
11924 case X86::SP: DestReg = X86::RSP; break;
11925 }
11926 if (DestReg) {
11927 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011928 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011929 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011930 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011931 } else if (Res.second == X86::FR32RegisterClass ||
11932 Res.second == X86::FR64RegisterClass ||
11933 Res.second == X86::VR128RegisterClass) {
11934 // Handle references to XMM physical registers that got mapped into the
11935 // wrong class. This can happen with constraints like {xmm0} where the
11936 // target independent register mapper will just pick the first match it can
11937 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011938 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011939 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011940 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011941 Res.second = X86::FR64RegisterClass;
11942 else if (X86::VR128RegisterClass->hasType(VT))
11943 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011944 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011945
Chris Lattnerf76d1802006-07-31 23:26:50 +000011946 return Res;
11947}