blob: 420070b08ac4d1368ff1e3fa5297932f8f75d8b4 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000744 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300745 * properly reconstruct framebuffers.
746 */
Matt Roperf4510a22014-04-01 15:22:40 -0700747 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700768 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
Paulo Zanonid9d82082014-02-27 16:30:56 -03001098 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001169 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001198 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001205 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001211 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001807}
1808
1809/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001810 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811 * @dev_priv: i915 private structure
1812 * @pipe: pipe to disable
1813 *
1814 * Disable @pipe, making sure that various hardware specific requirements
1815 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1816 *
1817 * @pipe should be %PIPE_A or %PIPE_B.
1818 *
1819 * Will wait until the pipe has shut down before returning.
1820 */
1821static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1822 enum pipe pipe)
1823{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001824 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1825 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001826 int reg;
1827 u32 val;
1828
1829 /*
1830 * Make sure planes won't keep trying to pump pixels to us,
1831 * or we might hang the display.
1832 */
1833 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001834 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001835 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836
1837 /* Don't disable pipe A or pipe A PLLs if needed */
1838 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1839 return;
1840
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001841 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if ((val & PIPECONF_ENABLE) == 0)
1844 return;
1845
1846 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001847 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1848}
1849
Keith Packardd74362c2011-07-28 14:47:14 -07001850/*
1851 * Plane regs are double buffered, going from enabled->disabled needs a
1852 * trigger in order to latch. The display address reg provides this.
1853 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001854void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1855 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001856{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001857 struct drm_device *dev = dev_priv->dev;
1858 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001859
1860 I915_WRITE(reg, I915_READ(reg));
1861 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001862}
1863
Jesse Barnesb24e7172011-01-04 15:09:30 -08001864/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001865 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001866 * @dev_priv: i915 private structure
1867 * @plane: plane to enable
1868 * @pipe: pipe being fed
1869 *
1870 * Enable @plane on @pipe, making sure that @pipe is running first.
1871 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001872static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1873 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001875 struct intel_crtc *intel_crtc =
1876 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 int reg;
1878 u32 val;
1879
1880 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1881 assert_pipe_enabled(dev_priv, pipe);
1882
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001883 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001884
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001885 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001886
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 reg = DSPCNTR(plane);
1888 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001889 if (val & DISPLAY_PLANE_ENABLE)
1890 return;
1891
1892 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001893 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 intel_wait_for_vblank(dev_priv->dev, pipe);
1895}
1896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001898 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001899 * @dev_priv: i915 private structure
1900 * @plane: plane to disable
1901 * @pipe: pipe consuming the data
1902 *
1903 * Disable @plane; should be an independent operation.
1904 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001905static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1906 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001908 struct intel_crtc *intel_crtc =
1909 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001910 int reg;
1911 u32 val;
1912
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001913 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001914
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001915 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001916
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917 reg = DSPCNTR(plane);
1918 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001919 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1920 return;
1921
1922 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001923 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001924 intel_wait_for_vblank(dev_priv->dev, pipe);
1925}
1926
Chris Wilson693db182013-03-05 14:52:39 +00001927static bool need_vtd_wa(struct drm_device *dev)
1928{
1929#ifdef CONFIG_INTEL_IOMMU
1930 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1931 return true;
1932#endif
1933 return false;
1934}
1935
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001936static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1937{
1938 int tile_height;
1939
1940 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1941 return ALIGN(height, tile_height);
1942}
1943
Chris Wilson127bd2a2010-07-23 23:32:05 +01001944int
Chris Wilson48b956c2010-09-14 12:50:34 +01001945intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001946 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001947 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948{
Chris Wilsonce453d82011-02-21 14:43:56 +00001949 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950 u32 alignment;
1951 int ret;
1952
Chris Wilson05394f32010-11-08 19:18:58 +00001953 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001954 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001955 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1956 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001957 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001958 alignment = 4 * 1024;
1959 else
1960 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961 break;
1962 case I915_TILING_X:
1963 /* pin() will align the object as required by fence */
1964 alignment = 0;
1965 break;
1966 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001967 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001968 return -EINVAL;
1969 default:
1970 BUG();
1971 }
1972
Chris Wilson693db182013-03-05 14:52:39 +00001973 /* Note that the w/a also requires 64 PTE of padding following the
1974 * bo. We currently fill all unused PTE with the shadow page and so
1975 * we should always have valid PTE following the scanout preventing
1976 * the VT-d warning.
1977 */
1978 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1979 alignment = 256 * 1024;
1980
Chris Wilsonce453d82011-02-21 14:43:56 +00001981 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001982 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001983 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001984 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001985
1986 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1987 * fence, whereas 965+ only requires a fence if using
1988 * framebuffer compression. For simplicity, we always install
1989 * a fence as the cost is not that onerous.
1990 */
Chris Wilson06d98132012-04-17 15:31:24 +01001991 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001992 if (ret)
1993 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001994
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001995 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001996
Chris Wilsonce453d82011-02-21 14:43:56 +00001997 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001998 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001999
2000err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002001 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002002err_interruptible:
2003 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002004 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002005}
2006
Chris Wilson1690e1e2011-12-14 13:57:08 +01002007void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2008{
2009 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002010 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002011}
2012
Daniel Vetterc2c75132012-07-05 12:17:30 +02002013/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2014 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002015unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2016 unsigned int tiling_mode,
2017 unsigned int cpp,
2018 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002019{
Chris Wilsonbc752862013-02-21 20:04:31 +00002020 if (tiling_mode != I915_TILING_NONE) {
2021 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002022
Chris Wilsonbc752862013-02-21 20:04:31 +00002023 tile_rows = *y / 8;
2024 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002025
Chris Wilsonbc752862013-02-21 20:04:31 +00002026 tiles = *x / (512/cpp);
2027 *x %= 512/cpp;
2028
2029 return tile_rows * pitch * 8 + tiles * 4096;
2030 } else {
2031 unsigned int offset;
2032
2033 offset = *y * pitch + *x * cpp;
2034 *y = 0;
2035 *x = (offset & 4095) / cpp;
2036 return offset & -4096;
2037 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002038}
2039
Jesse Barnes46f297f2014-03-07 08:57:48 -08002040int intel_format_to_fourcc(int format)
2041{
2042 switch (format) {
2043 case DISPPLANE_8BPP:
2044 return DRM_FORMAT_C8;
2045 case DISPPLANE_BGRX555:
2046 return DRM_FORMAT_XRGB1555;
2047 case DISPPLANE_BGRX565:
2048 return DRM_FORMAT_RGB565;
2049 default:
2050 case DISPPLANE_BGRX888:
2051 return DRM_FORMAT_XRGB8888;
2052 case DISPPLANE_RGBX888:
2053 return DRM_FORMAT_XBGR8888;
2054 case DISPPLANE_BGRX101010:
2055 return DRM_FORMAT_XRGB2101010;
2056 case DISPPLANE_RGBX101010:
2057 return DRM_FORMAT_XBGR2101010;
2058 }
2059}
2060
Jesse Barnes484b41d2014-03-07 08:57:55 -08002061static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002062 struct intel_plane_config *plane_config)
2063{
2064 struct drm_device *dev = crtc->base.dev;
2065 struct drm_i915_gem_object *obj = NULL;
2066 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2067 u32 base = plane_config->base;
2068
Chris Wilsonff2652e2014-03-10 08:07:02 +00002069 if (plane_config->size == 0)
2070 return false;
2071
Jesse Barnes46f297f2014-03-07 08:57:48 -08002072 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2073 plane_config->size);
2074 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002075 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002076
2077 if (plane_config->tiled) {
2078 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002079 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002080 }
2081
Dave Airlie66e514c2014-04-03 07:51:54 +10002082 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2083 mode_cmd.width = crtc->base.primary->fb->width;
2084 mode_cmd.height = crtc->base.primary->fb->height;
2085 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002086
2087 mutex_lock(&dev->struct_mutex);
2088
Dave Airlie66e514c2014-04-03 07:51:54 +10002089 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002090 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002091 DRM_DEBUG_KMS("intel fb init failed\n");
2092 goto out_unref_obj;
2093 }
2094
2095 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002096
2097 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2098 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002099
2100out_unref_obj:
2101 drm_gem_object_unreference(&obj->base);
2102 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002103 return false;
2104}
2105
2106static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2107 struct intel_plane_config *plane_config)
2108{
2109 struct drm_device *dev = intel_crtc->base.dev;
2110 struct drm_crtc *c;
2111 struct intel_crtc *i;
2112 struct intel_framebuffer *fb;
2113
Dave Airlie66e514c2014-04-03 07:51:54 +10002114 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002115 return;
2116
2117 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2118 return;
2119
Dave Airlie66e514c2014-04-03 07:51:54 +10002120 kfree(intel_crtc->base.primary->fb);
2121 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002122
2123 /*
2124 * Failed to alloc the obj, check to see if we should share
2125 * an fb with another CRTC instead
2126 */
2127 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2128 i = to_intel_crtc(c);
2129
2130 if (c == &intel_crtc->base)
2131 continue;
2132
Dave Airlie66e514c2014-04-03 07:51:54 +10002133 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002134 continue;
2135
Dave Airlie66e514c2014-04-03 07:51:54 +10002136 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002137 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002138 drm_framebuffer_reference(c->primary->fb);
2139 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002140 break;
2141 }
2142 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002143}
2144
Matt Roper262ca2b2014-03-18 17:22:55 -07002145static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2146 struct drm_framebuffer *fb,
2147 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002148{
2149 struct drm_device *dev = crtc->dev;
2150 struct drm_i915_private *dev_priv = dev->dev_private;
2151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2152 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002153 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002154 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002155 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002156 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002157 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002158
Jesse Barnes81255562010-08-02 12:07:50 -07002159 intel_fb = to_intel_framebuffer(fb);
2160 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002161
Chris Wilson5eddb702010-09-11 13:48:45 +01002162 reg = DSPCNTR(plane);
2163 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002164 /* Mask out pixel format bits in case we change it */
2165 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002166 switch (fb->pixel_format) {
2167 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002168 dspcntr |= DISPPLANE_8BPP;
2169 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002170 case DRM_FORMAT_XRGB1555:
2171 case DRM_FORMAT_ARGB1555:
2172 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002173 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002174 case DRM_FORMAT_RGB565:
2175 dspcntr |= DISPPLANE_BGRX565;
2176 break;
2177 case DRM_FORMAT_XRGB8888:
2178 case DRM_FORMAT_ARGB8888:
2179 dspcntr |= DISPPLANE_BGRX888;
2180 break;
2181 case DRM_FORMAT_XBGR8888:
2182 case DRM_FORMAT_ABGR8888:
2183 dspcntr |= DISPPLANE_RGBX888;
2184 break;
2185 case DRM_FORMAT_XRGB2101010:
2186 case DRM_FORMAT_ARGB2101010:
2187 dspcntr |= DISPPLANE_BGRX101010;
2188 break;
2189 case DRM_FORMAT_XBGR2101010:
2190 case DRM_FORMAT_ABGR2101010:
2191 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002192 break;
2193 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002194 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002195 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002196
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002197 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002198 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002199 dspcntr |= DISPPLANE_TILED;
2200 else
2201 dspcntr &= ~DISPPLANE_TILED;
2202 }
2203
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002204 if (IS_G4X(dev))
2205 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2206
Chris Wilson5eddb702010-09-11 13:48:45 +01002207 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002208
Daniel Vettere506a0c2012-07-05 12:17:29 +02002209 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002210
Daniel Vetterc2c75132012-07-05 12:17:30 +02002211 if (INTEL_INFO(dev)->gen >= 4) {
2212 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002213 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2214 fb->bits_per_pixel / 8,
2215 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002216 linear_offset -= intel_crtc->dspaddr_offset;
2217 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002218 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002219 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002220
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002221 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2222 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2223 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002224 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002225 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002226 I915_WRITE(DSPSURF(plane),
2227 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002228 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002229 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002230 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002231 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002232 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002233
Jesse Barnes17638cd2011-06-24 12:19:23 -07002234 return 0;
2235}
2236
Matt Roper262ca2b2014-03-18 17:22:55 -07002237static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2238 struct drm_framebuffer *fb,
2239 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002240{
2241 struct drm_device *dev = crtc->dev;
2242 struct drm_i915_private *dev_priv = dev->dev_private;
2243 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2244 struct intel_framebuffer *intel_fb;
2245 struct drm_i915_gem_object *obj;
2246 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002247 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002248 u32 dspcntr;
2249 u32 reg;
2250
Jesse Barnes17638cd2011-06-24 12:19:23 -07002251 intel_fb = to_intel_framebuffer(fb);
2252 obj = intel_fb->obj;
2253
2254 reg = DSPCNTR(plane);
2255 dspcntr = I915_READ(reg);
2256 /* Mask out pixel format bits in case we change it */
2257 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002258 switch (fb->pixel_format) {
2259 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002260 dspcntr |= DISPPLANE_8BPP;
2261 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002262 case DRM_FORMAT_RGB565:
2263 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002264 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002265 case DRM_FORMAT_XRGB8888:
2266 case DRM_FORMAT_ARGB8888:
2267 dspcntr |= DISPPLANE_BGRX888;
2268 break;
2269 case DRM_FORMAT_XBGR8888:
2270 case DRM_FORMAT_ABGR8888:
2271 dspcntr |= DISPPLANE_RGBX888;
2272 break;
2273 case DRM_FORMAT_XRGB2101010:
2274 case DRM_FORMAT_ARGB2101010:
2275 dspcntr |= DISPPLANE_BGRX101010;
2276 break;
2277 case DRM_FORMAT_XBGR2101010:
2278 case DRM_FORMAT_ABGR2101010:
2279 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002280 break;
2281 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002282 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002283 }
2284
2285 if (obj->tiling_mode != I915_TILING_NONE)
2286 dspcntr |= DISPPLANE_TILED;
2287 else
2288 dspcntr &= ~DISPPLANE_TILED;
2289
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002290 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002291 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2292 else
2293 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002294
2295 I915_WRITE(reg, dspcntr);
2296
Daniel Vettere506a0c2012-07-05 12:17:29 +02002297 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002299 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2300 fb->bits_per_pixel / 8,
2301 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002302 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002303
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002304 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2305 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2306 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002307 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002308 I915_WRITE(DSPSURF(plane),
2309 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002310 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002311 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2312 } else {
2313 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2314 I915_WRITE(DSPLINOFF(plane), linear_offset);
2315 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002316 POSTING_READ(reg);
2317
2318 return 0;
2319}
2320
2321/* Assume fb object is pinned & idle & fenced and just update base pointers */
2322static int
2323intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2324 int x, int y, enum mode_set_atomic state)
2325{
2326 struct drm_device *dev = crtc->dev;
2327 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002328
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002329 if (dev_priv->display.disable_fbc)
2330 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002331 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002332
Matt Roper262ca2b2014-03-18 17:22:55 -07002333 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002334}
2335
Ville Syrjälä96a02912013-02-18 19:08:49 +02002336void intel_display_handle_reset(struct drm_device *dev)
2337{
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct drm_crtc *crtc;
2340
2341 /*
2342 * Flips in the rings have been nuked by the reset,
2343 * so complete all pending flips so that user space
2344 * will get its events and not get stuck.
2345 *
2346 * Also update the base address of all primary
2347 * planes to the the last fb to make sure we're
2348 * showing the correct fb after a reset.
2349 *
2350 * Need to make two loops over the crtcs so that we
2351 * don't try to grab a crtc mutex before the
2352 * pending_flip_queue really got woken up.
2353 */
2354
2355 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2357 enum plane plane = intel_crtc->plane;
2358
2359 intel_prepare_page_flip(dev, plane);
2360 intel_finish_page_flip_plane(dev, plane);
2361 }
2362
2363 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2365
2366 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002367 /*
2368 * FIXME: Once we have proper support for primary planes (and
2369 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002370 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002371 */
Matt Roperf4510a22014-04-01 15:22:40 -07002372 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002373 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002374 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002375 crtc->x,
2376 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002377 mutex_unlock(&crtc->mutex);
2378 }
2379}
2380
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002381static int
Chris Wilson14667a42012-04-03 17:58:35 +01002382intel_finish_fb(struct drm_framebuffer *old_fb)
2383{
2384 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2385 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2386 bool was_interruptible = dev_priv->mm.interruptible;
2387 int ret;
2388
Chris Wilson14667a42012-04-03 17:58:35 +01002389 /* Big Hammer, we also need to ensure that any pending
2390 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2391 * current scanout is retired before unpinning the old
2392 * framebuffer.
2393 *
2394 * This should only fail upon a hung GPU, in which case we
2395 * can safely continue.
2396 */
2397 dev_priv->mm.interruptible = false;
2398 ret = i915_gem_object_finish_gpu(obj);
2399 dev_priv->mm.interruptible = was_interruptible;
2400
2401 return ret;
2402}
2403
Chris Wilson7d5e3792014-03-04 13:15:08 +00002404static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 unsigned long flags;
2410 bool pending;
2411
2412 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2413 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2414 return false;
2415
2416 spin_lock_irqsave(&dev->event_lock, flags);
2417 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2418 spin_unlock_irqrestore(&dev->event_lock, flags);
2419
2420 return pending;
2421}
2422
Chris Wilson14667a42012-04-03 17:58:35 +01002423static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002424intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002425 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002426{
2427 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002428 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002430 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002431 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002432
Chris Wilson7d5e3792014-03-04 13:15:08 +00002433 if (intel_crtc_has_pending_flip(crtc)) {
2434 DRM_ERROR("pipe is still busy with an old pageflip\n");
2435 return -EBUSY;
2436 }
2437
Jesse Barnes79e53942008-11-07 14:24:08 -08002438 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002439 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002440 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002441 return 0;
2442 }
2443
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002444 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002445 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2446 plane_name(intel_crtc->plane),
2447 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002448 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002449 }
2450
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002451 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002452 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002453 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002454 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002455 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002456 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002457 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002458 return ret;
2459 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002460
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002461 /*
2462 * Update pipe size and adjust fitter if needed: the reason for this is
2463 * that in compute_mode_changes we check the native mode (not the pfit
2464 * mode) to see if we can flip rather than do a full mode set. In the
2465 * fastboot case, we'll flip, but if we don't update the pipesrc and
2466 * pfit state, we'll end up with a big fb scanned out into the wrong
2467 * sized surface.
2468 *
2469 * To fix this properly, we need to hoist the checks up into
2470 * compute_mode_changes (or above), check the actual pfit state and
2471 * whether the platform allows pfit disable with pipe active, and only
2472 * then update the pipesrc and pfit state, even on the flip path.
2473 */
Jani Nikulad330a952014-01-21 11:24:25 +02002474 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002475 const struct drm_display_mode *adjusted_mode =
2476 &intel_crtc->config.adjusted_mode;
2477
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002478 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002479 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2480 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002481 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002482 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2483 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2484 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2485 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2486 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2487 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002488 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2489 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002490 }
2491
Matt Roper262ca2b2014-03-18 17:22:55 -07002492 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002493 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002494 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002495 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002496 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002497 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002498 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002499 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002500
Matt Roperf4510a22014-04-01 15:22:40 -07002501 old_fb = crtc->primary->fb;
2502 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002503 crtc->x = x;
2504 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002505
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002506 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002507 if (intel_crtc->active && old_fb != fb)
2508 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002509 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002510 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002511 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002512 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002513
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002514 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002515 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002516 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002517 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002518
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002519 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002520}
2521
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002522static void intel_fdi_normal_train(struct drm_crtc *crtc)
2523{
2524 struct drm_device *dev = crtc->dev;
2525 struct drm_i915_private *dev_priv = dev->dev_private;
2526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2527 int pipe = intel_crtc->pipe;
2528 u32 reg, temp;
2529
2530 /* enable normal train */
2531 reg = FDI_TX_CTL(pipe);
2532 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002533 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002534 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2535 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002536 } else {
2537 temp &= ~FDI_LINK_TRAIN_NONE;
2538 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002539 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002540 I915_WRITE(reg, temp);
2541
2542 reg = FDI_RX_CTL(pipe);
2543 temp = I915_READ(reg);
2544 if (HAS_PCH_CPT(dev)) {
2545 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2546 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2547 } else {
2548 temp &= ~FDI_LINK_TRAIN_NONE;
2549 temp |= FDI_LINK_TRAIN_NONE;
2550 }
2551 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2552
2553 /* wait one idle pattern time */
2554 POSTING_READ(reg);
2555 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002556
2557 /* IVB wants error correction enabled */
2558 if (IS_IVYBRIDGE(dev))
2559 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2560 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002561}
2562
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002563static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002564{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002565 return crtc->base.enabled && crtc->active &&
2566 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002567}
2568
Daniel Vetter01a415f2012-10-27 15:58:40 +02002569static void ivb_modeset_global_resources(struct drm_device *dev)
2570{
2571 struct drm_i915_private *dev_priv = dev->dev_private;
2572 struct intel_crtc *pipe_B_crtc =
2573 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2574 struct intel_crtc *pipe_C_crtc =
2575 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2576 uint32_t temp;
2577
Daniel Vetter1e833f42013-02-19 22:31:57 +01002578 /*
2579 * When everything is off disable fdi C so that we could enable fdi B
2580 * with all lanes. Note that we don't care about enabled pipes without
2581 * an enabled pch encoder.
2582 */
2583 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2584 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002585 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2586 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2587
2588 temp = I915_READ(SOUTH_CHICKEN1);
2589 temp &= ~FDI_BC_BIFURCATION_SELECT;
2590 DRM_DEBUG_KMS("disabling fdi C rx\n");
2591 I915_WRITE(SOUTH_CHICKEN1, temp);
2592 }
2593}
2594
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595/* The FDI link training functions for ILK/Ibexpeak. */
2596static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2597{
2598 struct drm_device *dev = crtc->dev;
2599 struct drm_i915_private *dev_priv = dev->dev_private;
2600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2601 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002602 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002603 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002604
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002605 /* FDI needs bits from pipe & plane first */
2606 assert_pipe_enabled(dev_priv, pipe);
2607 assert_plane_enabled(dev_priv, plane);
2608
Adam Jacksone1a44742010-06-25 15:32:14 -04002609 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2610 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002611 reg = FDI_RX_IMR(pipe);
2612 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002613 temp &= ~FDI_RX_SYMBOL_LOCK;
2614 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002615 I915_WRITE(reg, temp);
2616 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002617 udelay(150);
2618
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002619 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002620 reg = FDI_TX_CTL(pipe);
2621 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002622 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2623 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002624 temp &= ~FDI_LINK_TRAIN_NONE;
2625 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627
Chris Wilson5eddb702010-09-11 13:48:45 +01002628 reg = FDI_RX_CTL(pipe);
2629 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 temp &= ~FDI_LINK_TRAIN_NONE;
2631 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2633
2634 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002635 udelay(150);
2636
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002637 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002638 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2639 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2640 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002641
Chris Wilson5eddb702010-09-11 13:48:45 +01002642 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002643 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2646
2647 if ((temp & FDI_RX_BIT_LOCK)) {
2648 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002649 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002650 break;
2651 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002652 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002653 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002654 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002655
2656 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 reg = FDI_TX_CTL(pipe);
2658 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002659 temp &= ~FDI_LINK_TRAIN_NONE;
2660 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 reg = FDI_RX_CTL(pipe);
2664 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 temp &= ~FDI_LINK_TRAIN_NONE;
2666 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 I915_WRITE(reg, temp);
2668
2669 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002670 udelay(150);
2671
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002673 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002674 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002675 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2676
2677 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002679 DRM_DEBUG_KMS("FDI train 2 done.\n");
2680 break;
2681 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002682 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002683 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002684 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002685
2686 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002687
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002688}
2689
Akshay Joshi0206e352011-08-16 15:34:10 -04002690static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002691 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2692 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2693 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2694 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2695};
2696
2697/* The FDI link training functions for SNB/Cougarpoint. */
2698static void gen6_fdi_link_train(struct drm_crtc *crtc)
2699{
2700 struct drm_device *dev = crtc->dev;
2701 struct drm_i915_private *dev_priv = dev->dev_private;
2702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2703 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002704 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002705
Adam Jacksone1a44742010-06-25 15:32:14 -04002706 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2707 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002708 reg = FDI_RX_IMR(pipe);
2709 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002710 temp &= ~FDI_RX_SYMBOL_LOCK;
2711 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002712 I915_WRITE(reg, temp);
2713
2714 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002715 udelay(150);
2716
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002717 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002718 reg = FDI_TX_CTL(pipe);
2719 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002720 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2721 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002722 temp &= ~FDI_LINK_TRAIN_NONE;
2723 temp |= FDI_LINK_TRAIN_PATTERN_1;
2724 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2725 /* SNB-B */
2726 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002727 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002728
Daniel Vetterd74cf322012-10-26 10:58:13 +02002729 I915_WRITE(FDI_RX_MISC(pipe),
2730 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2731
Chris Wilson5eddb702010-09-11 13:48:45 +01002732 reg = FDI_RX_CTL(pipe);
2733 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002734 if (HAS_PCH_CPT(dev)) {
2735 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2736 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2737 } else {
2738 temp &= ~FDI_LINK_TRAIN_NONE;
2739 temp |= FDI_LINK_TRAIN_PATTERN_1;
2740 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002741 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2742
2743 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002744 udelay(150);
2745
Akshay Joshi0206e352011-08-16 15:34:10 -04002746 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 reg = FDI_TX_CTL(pipe);
2748 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002749 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2750 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002751 I915_WRITE(reg, temp);
2752
2753 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002754 udelay(500);
2755
Sean Paulfa37d392012-03-02 12:53:39 -05002756 for (retry = 0; retry < 5; retry++) {
2757 reg = FDI_RX_IIR(pipe);
2758 temp = I915_READ(reg);
2759 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2760 if (temp & FDI_RX_BIT_LOCK) {
2761 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2762 DRM_DEBUG_KMS("FDI train 1 done.\n");
2763 break;
2764 }
2765 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002766 }
Sean Paulfa37d392012-03-02 12:53:39 -05002767 if (retry < 5)
2768 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002769 }
2770 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002771 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002772
2773 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 reg = FDI_TX_CTL(pipe);
2775 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002776 temp &= ~FDI_LINK_TRAIN_NONE;
2777 temp |= FDI_LINK_TRAIN_PATTERN_2;
2778 if (IS_GEN6(dev)) {
2779 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2780 /* SNB-B */
2781 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2782 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002783 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002784
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 reg = FDI_RX_CTL(pipe);
2786 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002787 if (HAS_PCH_CPT(dev)) {
2788 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2789 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2790 } else {
2791 temp &= ~FDI_LINK_TRAIN_NONE;
2792 temp |= FDI_LINK_TRAIN_PATTERN_2;
2793 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002794 I915_WRITE(reg, temp);
2795
2796 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002797 udelay(150);
2798
Akshay Joshi0206e352011-08-16 15:34:10 -04002799 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002800 reg = FDI_TX_CTL(pipe);
2801 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002802 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2803 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002804 I915_WRITE(reg, temp);
2805
2806 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002807 udelay(500);
2808
Sean Paulfa37d392012-03-02 12:53:39 -05002809 for (retry = 0; retry < 5; retry++) {
2810 reg = FDI_RX_IIR(pipe);
2811 temp = I915_READ(reg);
2812 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2813 if (temp & FDI_RX_SYMBOL_LOCK) {
2814 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2815 DRM_DEBUG_KMS("FDI train 2 done.\n");
2816 break;
2817 }
2818 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002819 }
Sean Paulfa37d392012-03-02 12:53:39 -05002820 if (retry < 5)
2821 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002822 }
2823 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002824 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002825
2826 DRM_DEBUG_KMS("FDI train done.\n");
2827}
2828
Jesse Barnes357555c2011-04-28 15:09:55 -07002829/* Manual link training for Ivy Bridge A0 parts */
2830static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2831{
2832 struct drm_device *dev = crtc->dev;
2833 struct drm_i915_private *dev_priv = dev->dev_private;
2834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2835 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002836 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002837
2838 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2839 for train result */
2840 reg = FDI_RX_IMR(pipe);
2841 temp = I915_READ(reg);
2842 temp &= ~FDI_RX_SYMBOL_LOCK;
2843 temp &= ~FDI_RX_BIT_LOCK;
2844 I915_WRITE(reg, temp);
2845
2846 POSTING_READ(reg);
2847 udelay(150);
2848
Daniel Vetter01a415f2012-10-27 15:58:40 +02002849 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2850 I915_READ(FDI_RX_IIR(pipe)));
2851
Jesse Barnes139ccd32013-08-19 11:04:55 -07002852 /* Try each vswing and preemphasis setting twice before moving on */
2853 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2854 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002855 reg = FDI_TX_CTL(pipe);
2856 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002857 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2858 temp &= ~FDI_TX_ENABLE;
2859 I915_WRITE(reg, temp);
2860
2861 reg = FDI_RX_CTL(pipe);
2862 temp = I915_READ(reg);
2863 temp &= ~FDI_LINK_TRAIN_AUTO;
2864 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2865 temp &= ~FDI_RX_ENABLE;
2866 I915_WRITE(reg, temp);
2867
2868 /* enable CPU FDI TX and PCH FDI RX */
2869 reg = FDI_TX_CTL(pipe);
2870 temp = I915_READ(reg);
2871 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2872 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2873 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002874 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002875 temp |= snb_b_fdi_train_param[j/2];
2876 temp |= FDI_COMPOSITE_SYNC;
2877 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2878
2879 I915_WRITE(FDI_RX_MISC(pipe),
2880 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2881
2882 reg = FDI_RX_CTL(pipe);
2883 temp = I915_READ(reg);
2884 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2885 temp |= FDI_COMPOSITE_SYNC;
2886 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2887
2888 POSTING_READ(reg);
2889 udelay(1); /* should be 0.5us */
2890
2891 for (i = 0; i < 4; i++) {
2892 reg = FDI_RX_IIR(pipe);
2893 temp = I915_READ(reg);
2894 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2895
2896 if (temp & FDI_RX_BIT_LOCK ||
2897 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2898 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2899 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2900 i);
2901 break;
2902 }
2903 udelay(1); /* should be 0.5us */
2904 }
2905 if (i == 4) {
2906 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2907 continue;
2908 }
2909
2910 /* Train 2 */
2911 reg = FDI_TX_CTL(pipe);
2912 temp = I915_READ(reg);
2913 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2914 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2915 I915_WRITE(reg, temp);
2916
2917 reg = FDI_RX_CTL(pipe);
2918 temp = I915_READ(reg);
2919 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2920 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002921 I915_WRITE(reg, temp);
2922
2923 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002924 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002925
Jesse Barnes139ccd32013-08-19 11:04:55 -07002926 for (i = 0; i < 4; i++) {
2927 reg = FDI_RX_IIR(pipe);
2928 temp = I915_READ(reg);
2929 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002930
Jesse Barnes139ccd32013-08-19 11:04:55 -07002931 if (temp & FDI_RX_SYMBOL_LOCK ||
2932 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2933 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2934 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2935 i);
2936 goto train_done;
2937 }
2938 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002939 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002940 if (i == 4)
2941 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002942 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002943
Jesse Barnes139ccd32013-08-19 11:04:55 -07002944train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002945 DRM_DEBUG_KMS("FDI train done.\n");
2946}
2947
Daniel Vetter88cefb62012-08-12 19:27:14 +02002948static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002949{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002950 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002951 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002952 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002953 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002954
Jesse Barnesc64e3112010-09-10 11:27:03 -07002955
Jesse Barnes0e23b992010-09-10 11:10:00 -07002956 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002957 reg = FDI_RX_CTL(pipe);
2958 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002959 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2960 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002961 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002962 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2963
2964 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002965 udelay(200);
2966
2967 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002968 temp = I915_READ(reg);
2969 I915_WRITE(reg, temp | FDI_PCDCLK);
2970
2971 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002972 udelay(200);
2973
Paulo Zanoni20749732012-11-23 15:30:38 -02002974 /* Enable CPU FDI TX PLL, always on for Ironlake */
2975 reg = FDI_TX_CTL(pipe);
2976 temp = I915_READ(reg);
2977 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2978 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002979
Paulo Zanoni20749732012-11-23 15:30:38 -02002980 POSTING_READ(reg);
2981 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002982 }
2983}
2984
Daniel Vetter88cefb62012-08-12 19:27:14 +02002985static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2986{
2987 struct drm_device *dev = intel_crtc->base.dev;
2988 struct drm_i915_private *dev_priv = dev->dev_private;
2989 int pipe = intel_crtc->pipe;
2990 u32 reg, temp;
2991
2992 /* Switch from PCDclk to Rawclk */
2993 reg = FDI_RX_CTL(pipe);
2994 temp = I915_READ(reg);
2995 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2996
2997 /* Disable CPU FDI TX PLL */
2998 reg = FDI_TX_CTL(pipe);
2999 temp = I915_READ(reg);
3000 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3001
3002 POSTING_READ(reg);
3003 udelay(100);
3004
3005 reg = FDI_RX_CTL(pipe);
3006 temp = I915_READ(reg);
3007 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3008
3009 /* Wait for the clocks to turn off. */
3010 POSTING_READ(reg);
3011 udelay(100);
3012}
3013
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003014static void ironlake_fdi_disable(struct drm_crtc *crtc)
3015{
3016 struct drm_device *dev = crtc->dev;
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3019 int pipe = intel_crtc->pipe;
3020 u32 reg, temp;
3021
3022 /* disable CPU FDI tx and PCH FDI rx */
3023 reg = FDI_TX_CTL(pipe);
3024 temp = I915_READ(reg);
3025 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3026 POSTING_READ(reg);
3027
3028 reg = FDI_RX_CTL(pipe);
3029 temp = I915_READ(reg);
3030 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003031 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003032 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3033
3034 POSTING_READ(reg);
3035 udelay(100);
3036
3037 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003038 if (HAS_PCH_IBX(dev)) {
3039 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003040 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003041
3042 /* still set train pattern 1 */
3043 reg = FDI_TX_CTL(pipe);
3044 temp = I915_READ(reg);
3045 temp &= ~FDI_LINK_TRAIN_NONE;
3046 temp |= FDI_LINK_TRAIN_PATTERN_1;
3047 I915_WRITE(reg, temp);
3048
3049 reg = FDI_RX_CTL(pipe);
3050 temp = I915_READ(reg);
3051 if (HAS_PCH_CPT(dev)) {
3052 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3053 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3054 } else {
3055 temp &= ~FDI_LINK_TRAIN_NONE;
3056 temp |= FDI_LINK_TRAIN_PATTERN_1;
3057 }
3058 /* BPC in FDI rx is consistent with that in PIPECONF */
3059 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003060 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003061 I915_WRITE(reg, temp);
3062
3063 POSTING_READ(reg);
3064 udelay(100);
3065}
3066
Chris Wilson5dce5b932014-01-20 10:17:36 +00003067bool intel_has_pending_fb_unpin(struct drm_device *dev)
3068{
3069 struct intel_crtc *crtc;
3070
3071 /* Note that we don't need to be called with mode_config.lock here
3072 * as our list of CRTC objects is static for the lifetime of the
3073 * device and so cannot disappear as we iterate. Similarly, we can
3074 * happily treat the predicates as racy, atomic checks as userspace
3075 * cannot claim and pin a new fb without at least acquring the
3076 * struct_mutex and so serialising with us.
3077 */
3078 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3079 if (atomic_read(&crtc->unpin_work_count) == 0)
3080 continue;
3081
3082 if (crtc->unpin_work)
3083 intel_wait_for_vblank(dev, crtc->pipe);
3084
3085 return true;
3086 }
3087
3088 return false;
3089}
3090
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003091static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3092{
Chris Wilson0f911282012-04-17 10:05:38 +01003093 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003094 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003095
Matt Roperf4510a22014-04-01 15:22:40 -07003096 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003097 return;
3098
Daniel Vetter2c10d572012-12-20 21:24:07 +01003099 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3100
Chris Wilson5bb61642012-09-27 21:25:58 +01003101 wait_event(dev_priv->pending_flip_queue,
3102 !intel_crtc_has_pending_flip(crtc));
3103
Chris Wilson0f911282012-04-17 10:05:38 +01003104 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003105 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003106 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003107}
3108
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003109/* Program iCLKIP clock to the desired frequency */
3110static void lpt_program_iclkip(struct drm_crtc *crtc)
3111{
3112 struct drm_device *dev = crtc->dev;
3113 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003114 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003115 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3116 u32 temp;
3117
Daniel Vetter09153002012-12-12 14:06:44 +01003118 mutex_lock(&dev_priv->dpio_lock);
3119
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003120 /* It is necessary to ungate the pixclk gate prior to programming
3121 * the divisors, and gate it back when it is done.
3122 */
3123 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3124
3125 /* Disable SSCCTL */
3126 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003127 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3128 SBI_SSCCTL_DISABLE,
3129 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003130
3131 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003132 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003133 auxdiv = 1;
3134 divsel = 0x41;
3135 phaseinc = 0x20;
3136 } else {
3137 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003138 * but the adjusted_mode->crtc_clock in in KHz. To get the
3139 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003140 * convert the virtual clock precision to KHz here for higher
3141 * precision.
3142 */
3143 u32 iclk_virtual_root_freq = 172800 * 1000;
3144 u32 iclk_pi_range = 64;
3145 u32 desired_divisor, msb_divisor_value, pi_value;
3146
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003147 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003148 msb_divisor_value = desired_divisor / iclk_pi_range;
3149 pi_value = desired_divisor % iclk_pi_range;
3150
3151 auxdiv = 0;
3152 divsel = msb_divisor_value - 2;
3153 phaseinc = pi_value;
3154 }
3155
3156 /* This should not happen with any sane values */
3157 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3158 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3159 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3160 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3161
3162 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003163 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003164 auxdiv,
3165 divsel,
3166 phasedir,
3167 phaseinc);
3168
3169 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003170 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003171 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3172 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3173 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3174 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3175 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3176 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003177 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003178
3179 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003180 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003181 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3182 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003183 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003184
3185 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003186 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003187 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003188 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003189
3190 /* Wait for initialization time */
3191 udelay(24);
3192
3193 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003194
3195 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003196}
3197
Daniel Vetter275f01b22013-05-03 11:49:47 +02003198static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3199 enum pipe pch_transcoder)
3200{
3201 struct drm_device *dev = crtc->base.dev;
3202 struct drm_i915_private *dev_priv = dev->dev_private;
3203 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3204
3205 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3206 I915_READ(HTOTAL(cpu_transcoder)));
3207 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3208 I915_READ(HBLANK(cpu_transcoder)));
3209 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3210 I915_READ(HSYNC(cpu_transcoder)));
3211
3212 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3213 I915_READ(VTOTAL(cpu_transcoder)));
3214 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3215 I915_READ(VBLANK(cpu_transcoder)));
3216 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3217 I915_READ(VSYNC(cpu_transcoder)));
3218 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3219 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3220}
3221
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003222static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3223{
3224 struct drm_i915_private *dev_priv = dev->dev_private;
3225 uint32_t temp;
3226
3227 temp = I915_READ(SOUTH_CHICKEN1);
3228 if (temp & FDI_BC_BIFURCATION_SELECT)
3229 return;
3230
3231 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3232 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3233
3234 temp |= FDI_BC_BIFURCATION_SELECT;
3235 DRM_DEBUG_KMS("enabling fdi C rx\n");
3236 I915_WRITE(SOUTH_CHICKEN1, temp);
3237 POSTING_READ(SOUTH_CHICKEN1);
3238}
3239
3240static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3241{
3242 struct drm_device *dev = intel_crtc->base.dev;
3243 struct drm_i915_private *dev_priv = dev->dev_private;
3244
3245 switch (intel_crtc->pipe) {
3246 case PIPE_A:
3247 break;
3248 case PIPE_B:
3249 if (intel_crtc->config.fdi_lanes > 2)
3250 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3251 else
3252 cpt_enable_fdi_bc_bifurcation(dev);
3253
3254 break;
3255 case PIPE_C:
3256 cpt_enable_fdi_bc_bifurcation(dev);
3257
3258 break;
3259 default:
3260 BUG();
3261 }
3262}
3263
Jesse Barnesf67a5592011-01-05 10:31:48 -08003264/*
3265 * Enable PCH resources required for PCH ports:
3266 * - PCH PLLs
3267 * - FDI training & RX/TX
3268 * - update transcoder timings
3269 * - DP transcoding bits
3270 * - transcoder
3271 */
3272static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003273{
3274 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003275 struct drm_i915_private *dev_priv = dev->dev_private;
3276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3277 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003278 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003279
Daniel Vetterab9412b2013-05-03 11:49:46 +02003280 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003281
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003282 if (IS_IVYBRIDGE(dev))
3283 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3284
Daniel Vettercd986ab2012-10-26 10:58:12 +02003285 /* Write the TU size bits before fdi link training, so that error
3286 * detection works. */
3287 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3288 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3289
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003290 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003291 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003292
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003293 /* We need to program the right clock selection before writing the pixel
3294 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003295 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003296 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003297
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003298 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003299 temp |= TRANS_DPLL_ENABLE(pipe);
3300 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003301 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003302 temp |= sel;
3303 else
3304 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003305 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003306 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003307
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003308 /* XXX: pch pll's can be enabled any time before we enable the PCH
3309 * transcoder, and we actually should do this to not upset any PCH
3310 * transcoder that already use the clock when we share it.
3311 *
3312 * Note that enable_shared_dpll tries to do the right thing, but
3313 * get_shared_dpll unconditionally resets the pll - we need that to have
3314 * the right LVDS enable sequence. */
3315 ironlake_enable_shared_dpll(intel_crtc);
3316
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003317 /* set transcoder timing, panel must allow it */
3318 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003319 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003320
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003321 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003322
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003323 /* For PCH DP, enable TRANS_DP_CTL */
3324 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003325 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3326 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003327 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003328 reg = TRANS_DP_CTL(pipe);
3329 temp = I915_READ(reg);
3330 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003331 TRANS_DP_SYNC_MASK |
3332 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003333 temp |= (TRANS_DP_OUTPUT_ENABLE |
3334 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003335 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003336
3337 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003338 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003339 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003340 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003341
3342 switch (intel_trans_dp_port_sel(crtc)) {
3343 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003344 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003345 break;
3346 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003347 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003348 break;
3349 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003350 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003351 break;
3352 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003353 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003354 }
3355
Chris Wilson5eddb702010-09-11 13:48:45 +01003356 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003357 }
3358
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003359 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003360}
3361
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003362static void lpt_pch_enable(struct drm_crtc *crtc)
3363{
3364 struct drm_device *dev = crtc->dev;
3365 struct drm_i915_private *dev_priv = dev->dev_private;
3366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003367 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003368
Daniel Vetterab9412b2013-05-03 11:49:46 +02003369 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003370
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003371 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003372
Paulo Zanoni0540e482012-10-31 18:12:40 -02003373 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003374 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003375
Paulo Zanoni937bb612012-10-31 18:12:47 -02003376 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003377}
3378
Daniel Vettere2b78262013-06-07 23:10:03 +02003379static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003380{
Daniel Vettere2b78262013-06-07 23:10:03 +02003381 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003382
3383 if (pll == NULL)
3384 return;
3385
3386 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003387 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003388 return;
3389 }
3390
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003391 if (--pll->refcount == 0) {
3392 WARN_ON(pll->on);
3393 WARN_ON(pll->active);
3394 }
3395
Daniel Vettera43f6e02013-06-07 23:10:32 +02003396 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003397}
3398
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003399static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003400{
Daniel Vettere2b78262013-06-07 23:10:03 +02003401 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3402 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3403 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003404
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003405 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003406 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3407 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003408 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003409 }
3410
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003411 if (HAS_PCH_IBX(dev_priv->dev)) {
3412 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003413 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003414 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003415
Daniel Vetter46edb022013-06-05 13:34:12 +02003416 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3417 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003418
3419 goto found;
3420 }
3421
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003422 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3423 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003424
3425 /* Only want to check enabled timings first */
3426 if (pll->refcount == 0)
3427 continue;
3428
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003429 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3430 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003431 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003432 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003433 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003434
3435 goto found;
3436 }
3437 }
3438
3439 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003440 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3441 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003442 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003443 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3444 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003445 goto found;
3446 }
3447 }
3448
3449 return NULL;
3450
3451found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003452 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003453 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3454 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003455
Daniel Vettercdbd2312013-06-05 13:34:03 +02003456 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003457 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3458 sizeof(pll->hw_state));
3459
Daniel Vetter46edb022013-06-05 13:34:12 +02003460 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003461 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003462 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003463
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003464 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003465 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003466 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003467
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003468 return pll;
3469}
3470
Daniel Vettera1520312013-05-03 11:49:50 +02003471static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003472{
3473 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003474 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003475 u32 temp;
3476
3477 temp = I915_READ(dslreg);
3478 udelay(500);
3479 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003480 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003481 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003482 }
3483}
3484
Jesse Barnesb074cec2013-04-25 12:55:02 -07003485static void ironlake_pfit_enable(struct intel_crtc *crtc)
3486{
3487 struct drm_device *dev = crtc->base.dev;
3488 struct drm_i915_private *dev_priv = dev->dev_private;
3489 int pipe = crtc->pipe;
3490
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003491 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003492 /* Force use of hard-coded filter coefficients
3493 * as some pre-programmed values are broken,
3494 * e.g. x201.
3495 */
3496 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3497 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3498 PF_PIPE_SEL_IVB(pipe));
3499 else
3500 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3501 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3502 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003503 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003504}
3505
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003506static void intel_enable_planes(struct drm_crtc *crtc)
3507{
3508 struct drm_device *dev = crtc->dev;
3509 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003510 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003511 struct intel_plane *intel_plane;
3512
Matt Roperaf2b6532014-04-01 15:22:32 -07003513 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3514 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003515 if (intel_plane->pipe == pipe)
3516 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003517 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003518}
3519
3520static void intel_disable_planes(struct drm_crtc *crtc)
3521{
3522 struct drm_device *dev = crtc->dev;
3523 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003524 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003525 struct intel_plane *intel_plane;
3526
Matt Roperaf2b6532014-04-01 15:22:32 -07003527 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3528 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003529 if (intel_plane->pipe == pipe)
3530 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003531 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003532}
3533
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003534void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003535{
3536 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3537
3538 if (!crtc->config.ips_enabled)
3539 return;
3540
3541 /* We can only enable IPS after we enable a plane and wait for a vblank.
3542 * We guarantee that the plane is enabled by calling intel_enable_ips
3543 * only after intel_enable_plane. And intel_enable_plane already waits
3544 * for a vblank, so all we need to do here is to enable the IPS bit. */
3545 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003546 if (IS_BROADWELL(crtc->base.dev)) {
3547 mutex_lock(&dev_priv->rps.hw_lock);
3548 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3549 mutex_unlock(&dev_priv->rps.hw_lock);
3550 /* Quoting Art Runyan: "its not safe to expect any particular
3551 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003552 * mailbox." Moreover, the mailbox may return a bogus state,
3553 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003554 */
3555 } else {
3556 I915_WRITE(IPS_CTL, IPS_ENABLE);
3557 /* The bit only becomes 1 in the next vblank, so this wait here
3558 * is essentially intel_wait_for_vblank. If we don't have this
3559 * and don't wait for vblanks until the end of crtc_enable, then
3560 * the HW state readout code will complain that the expected
3561 * IPS_CTL value is not the one we read. */
3562 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3563 DRM_ERROR("Timed out waiting for IPS enable\n");
3564 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003565}
3566
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003567void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003568{
3569 struct drm_device *dev = crtc->base.dev;
3570 struct drm_i915_private *dev_priv = dev->dev_private;
3571
3572 if (!crtc->config.ips_enabled)
3573 return;
3574
3575 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003576 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003577 mutex_lock(&dev_priv->rps.hw_lock);
3578 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3579 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003580 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3581 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3582 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003583 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003584 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003585 POSTING_READ(IPS_CTL);
3586 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003587
3588 /* We need to wait for a vblank before we can disable the plane. */
3589 intel_wait_for_vblank(dev, crtc->pipe);
3590}
3591
3592/** Loads the palette/gamma unit for the CRTC with the prepared values */
3593static void intel_crtc_load_lut(struct drm_crtc *crtc)
3594{
3595 struct drm_device *dev = crtc->dev;
3596 struct drm_i915_private *dev_priv = dev->dev_private;
3597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3598 enum pipe pipe = intel_crtc->pipe;
3599 int palreg = PALETTE(pipe);
3600 int i;
3601 bool reenable_ips = false;
3602
3603 /* The clocks have to be on to load the palette. */
3604 if (!crtc->enabled || !intel_crtc->active)
3605 return;
3606
3607 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3608 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3609 assert_dsi_pll_enabled(dev_priv);
3610 else
3611 assert_pll_enabled(dev_priv, pipe);
3612 }
3613
3614 /* use legacy palette for Ironlake */
3615 if (HAS_PCH_SPLIT(dev))
3616 palreg = LGC_PALETTE(pipe);
3617
3618 /* Workaround : Do not read or write the pipe palette/gamma data while
3619 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3620 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003621 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003622 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3623 GAMMA_MODE_MODE_SPLIT)) {
3624 hsw_disable_ips(intel_crtc);
3625 reenable_ips = true;
3626 }
3627
3628 for (i = 0; i < 256; i++) {
3629 I915_WRITE(palreg + 4 * i,
3630 (intel_crtc->lut_r[i] << 16) |
3631 (intel_crtc->lut_g[i] << 8) |
3632 intel_crtc->lut_b[i]);
3633 }
3634
3635 if (reenable_ips)
3636 hsw_enable_ips(intel_crtc);
3637}
3638
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003639static void ilk_crtc_enable_planes(struct drm_crtc *crtc)
3640{
3641 struct drm_device *dev = crtc->dev;
3642 struct drm_i915_private *dev_priv = dev->dev_private;
3643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3644 int pipe = intel_crtc->pipe;
3645 int plane = intel_crtc->plane;
3646
3647 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3648 intel_enable_planes(crtc);
3649 intel_crtc_update_cursor(crtc, true);
3650
3651 hsw_enable_ips(intel_crtc);
3652
3653 mutex_lock(&dev->struct_mutex);
3654 intel_update_fbc(dev);
3655 mutex_unlock(&dev->struct_mutex);
3656}
3657
3658static void ilk_crtc_disable_planes(struct drm_crtc *crtc)
3659{
3660 struct drm_device *dev = crtc->dev;
3661 struct drm_i915_private *dev_priv = dev->dev_private;
3662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3663 int pipe = intel_crtc->pipe;
3664 int plane = intel_crtc->plane;
3665
3666 intel_crtc_wait_for_pending_flips(crtc);
3667 drm_vblank_off(dev, pipe);
3668
3669 if (dev_priv->fbc.plane == plane)
3670 intel_disable_fbc(dev);
3671
3672 hsw_disable_ips(intel_crtc);
3673
3674 intel_crtc_update_cursor(crtc, false);
3675 intel_disable_planes(crtc);
3676 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3677}
3678
Jesse Barnesf67a5592011-01-05 10:31:48 -08003679static void ironlake_crtc_enable(struct drm_crtc *crtc)
3680{
3681 struct drm_device *dev = crtc->dev;
3682 struct drm_i915_private *dev_priv = dev->dev_private;
3683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003684 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003685 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003686
Daniel Vetter08a48462012-07-02 11:43:47 +02003687 WARN_ON(!crtc->enabled);
3688
Jesse Barnesf67a5592011-01-05 10:31:48 -08003689 if (intel_crtc->active)
3690 return;
3691
3692 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003693
3694 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3695 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3696
Daniel Vetterf6736a12013-06-05 13:34:30 +02003697 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003698 if (encoder->pre_enable)
3699 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003700
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003701 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003702 /* Note: FDI PLL enabling _must_ be done before we enable the
3703 * cpu pipes, hence this is separate from all the other fdi/pch
3704 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003705 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003706 } else {
3707 assert_fdi_tx_disabled(dev_priv, pipe);
3708 assert_fdi_rx_disabled(dev_priv, pipe);
3709 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003710
Jesse Barnesb074cec2013-04-25 12:55:02 -07003711 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003712
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003713 /*
3714 * On ILK+ LUT must be loaded before the pipe is running but with
3715 * clocks enabled
3716 */
3717 intel_crtc_load_lut(crtc);
3718
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003719 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003720 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003721
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003722 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003723 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003724
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003725 for_each_encoder_on_crtc(dev, crtc, encoder)
3726 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003727
3728 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003729 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003730
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003731 ilk_crtc_enable_planes(crtc);
3732
Daniel Vetter6ce94102012-10-04 19:20:03 +02003733 /*
3734 * There seems to be a race in PCH platform hw (at least on some
3735 * outputs) where an enabled pipe still completes any pageflip right
3736 * away (as if the pipe is off) instead of waiting for vblank. As soon
3737 * as the first vblank happend, everything works as expected. Hence just
3738 * wait for one vblank before returning to avoid strange things
3739 * happening.
3740 */
3741 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003742}
3743
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003744/* IPS only exists on ULT machines and is tied to pipe A. */
3745static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3746{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003747 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003748}
3749
Paulo Zanonie4916942013-09-20 16:21:19 -03003750/*
3751 * This implements the workaround described in the "notes" section of the mode
3752 * set sequence documentation. When going from no pipes or single pipe to
3753 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3754 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3755 */
3756static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3757{
3758 struct drm_device *dev = crtc->base.dev;
3759 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3760
3761 /* We want to get the other_active_crtc only if there's only 1 other
3762 * active crtc. */
3763 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3764 if (!crtc_it->active || crtc_it == crtc)
3765 continue;
3766
3767 if (other_active_crtc)
3768 return;
3769
3770 other_active_crtc = crtc_it;
3771 }
3772 if (!other_active_crtc)
3773 return;
3774
3775 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3776 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3777}
3778
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003779static void haswell_crtc_enable(struct drm_crtc *crtc)
3780{
3781 struct drm_device *dev = crtc->dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3784 struct intel_encoder *encoder;
3785 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003786
3787 WARN_ON(!crtc->enabled);
3788
3789 if (intel_crtc->active)
3790 return;
3791
3792 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003793
3794 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3795 if (intel_crtc->config.has_pch_encoder)
3796 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3797
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003798 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003799 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003800
3801 for_each_encoder_on_crtc(dev, crtc, encoder)
3802 if (encoder->pre_enable)
3803 encoder->pre_enable(encoder);
3804
Paulo Zanoni1f544382012-10-24 11:32:00 -02003805 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003806
Jesse Barnesb074cec2013-04-25 12:55:02 -07003807 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003808
3809 /*
3810 * On ILK+ LUT must be loaded before the pipe is running but with
3811 * clocks enabled
3812 */
3813 intel_crtc_load_lut(crtc);
3814
Paulo Zanoni1f544382012-10-24 11:32:00 -02003815 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003816 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003817
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003818 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003819 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003820
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003821 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003822 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003823
Jani Nikula8807e552013-08-30 19:40:32 +03003824 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003825 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003826 intel_opregion_notify_encoder(encoder, true);
3827 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003828
Paulo Zanonie4916942013-09-20 16:21:19 -03003829 /* If we change the relative order between pipe/planes enabling, we need
3830 * to change the workaround. */
3831 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003832 ilk_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003833}
3834
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003835static void ironlake_pfit_disable(struct intel_crtc *crtc)
3836{
3837 struct drm_device *dev = crtc->base.dev;
3838 struct drm_i915_private *dev_priv = dev->dev_private;
3839 int pipe = crtc->pipe;
3840
3841 /* To avoid upsetting the power well on haswell only disable the pfit if
3842 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003843 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003844 I915_WRITE(PF_CTL(pipe), 0);
3845 I915_WRITE(PF_WIN_POS(pipe), 0);
3846 I915_WRITE(PF_WIN_SZ(pipe), 0);
3847 }
3848}
3849
Jesse Barnes6be4a602010-09-10 10:26:01 -07003850static void ironlake_crtc_disable(struct drm_crtc *crtc)
3851{
3852 struct drm_device *dev = crtc->dev;
3853 struct drm_i915_private *dev_priv = dev->dev_private;
3854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003855 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003856 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003857 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003858
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003859 if (!intel_crtc->active)
3860 return;
3861
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003862 ilk_crtc_disable_planes(crtc);
3863
Daniel Vetterea9d7582012-07-10 10:42:52 +02003864 for_each_encoder_on_crtc(dev, crtc, encoder)
3865 encoder->disable(encoder);
3866
Daniel Vetterd925c592013-06-05 13:34:04 +02003867 if (intel_crtc->config.has_pch_encoder)
3868 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3869
Jesse Barnesb24e7172011-01-04 15:09:30 -08003870 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003871
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003872 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003873
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003874 for_each_encoder_on_crtc(dev, crtc, encoder)
3875 if (encoder->post_disable)
3876 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003877
Daniel Vetterd925c592013-06-05 13:34:04 +02003878 if (intel_crtc->config.has_pch_encoder) {
3879 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003880
Daniel Vetterd925c592013-06-05 13:34:04 +02003881 ironlake_disable_pch_transcoder(dev_priv, pipe);
3882 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003883
Daniel Vetterd925c592013-06-05 13:34:04 +02003884 if (HAS_PCH_CPT(dev)) {
3885 /* disable TRANS_DP_CTL */
3886 reg = TRANS_DP_CTL(pipe);
3887 temp = I915_READ(reg);
3888 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3889 TRANS_DP_PORT_SEL_MASK);
3890 temp |= TRANS_DP_PORT_SEL_NONE;
3891 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003892
Daniel Vetterd925c592013-06-05 13:34:04 +02003893 /* disable DPLL_SEL */
3894 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003895 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003896 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003897 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003898
3899 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003900 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003901
3902 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003903 }
3904
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003905 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003906 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003907
3908 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003909 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003910 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003911}
3912
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003913static void haswell_crtc_disable(struct drm_crtc *crtc)
3914{
3915 struct drm_device *dev = crtc->dev;
3916 struct drm_i915_private *dev_priv = dev->dev_private;
3917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3918 struct intel_encoder *encoder;
3919 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003920 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003921
3922 if (!intel_crtc->active)
3923 return;
3924
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003925 ilk_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003926
Jani Nikula8807e552013-08-30 19:40:32 +03003927 for_each_encoder_on_crtc(dev, crtc, encoder) {
3928 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003929 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003930 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003931
Paulo Zanoni86642812013-04-12 17:57:57 -03003932 if (intel_crtc->config.has_pch_encoder)
3933 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003934 intel_disable_pipe(dev_priv, pipe);
3935
Paulo Zanoniad80a812012-10-24 16:06:19 -02003936 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003937
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003938 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003939
Paulo Zanoni1f544382012-10-24 11:32:00 -02003940 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003941
3942 for_each_encoder_on_crtc(dev, crtc, encoder)
3943 if (encoder->post_disable)
3944 encoder->post_disable(encoder);
3945
Daniel Vetter88adfff2013-03-28 10:42:01 +01003946 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003947 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003948 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003949 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003950 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003951
3952 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003953 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003954
3955 mutex_lock(&dev->struct_mutex);
3956 intel_update_fbc(dev);
3957 mutex_unlock(&dev->struct_mutex);
3958}
3959
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003960static void ironlake_crtc_off(struct drm_crtc *crtc)
3961{
3962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003963 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003964}
3965
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003966static void haswell_crtc_off(struct drm_crtc *crtc)
3967{
3968 intel_ddi_put_crtc_pll(crtc);
3969}
3970
Daniel Vetter02e792f2009-09-15 22:57:34 +02003971static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3972{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003973 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003974 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003975 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003976
Chris Wilson23f09ce2010-08-12 13:53:37 +01003977 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003978 dev_priv->mm.interruptible = false;
3979 (void) intel_overlay_switch_off(intel_crtc->overlay);
3980 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003981 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003982 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003983
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003984 /* Let userspace switch the overlay on again. In most cases userspace
3985 * has to recompute where to put it anyway.
3986 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003987}
3988
Egbert Eich61bc95c2013-03-04 09:24:38 -05003989/**
3990 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3991 * cursor plane briefly if not already running after enabling the display
3992 * plane.
3993 * This workaround avoids occasional blank screens when self refresh is
3994 * enabled.
3995 */
3996static void
3997g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3998{
3999 u32 cntl = I915_READ(CURCNTR(pipe));
4000
4001 if ((cntl & CURSOR_MODE) == 0) {
4002 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4003
4004 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4005 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4006 intel_wait_for_vblank(dev_priv->dev, pipe);
4007 I915_WRITE(CURCNTR(pipe), cntl);
4008 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4009 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4010 }
4011}
4012
Jesse Barnes2dd24552013-04-25 12:55:01 -07004013static void i9xx_pfit_enable(struct intel_crtc *crtc)
4014{
4015 struct drm_device *dev = crtc->base.dev;
4016 struct drm_i915_private *dev_priv = dev->dev_private;
4017 struct intel_crtc_config *pipe_config = &crtc->config;
4018
Daniel Vetter328d8e82013-05-08 10:36:31 +02004019 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004020 return;
4021
Daniel Vetterc0b03412013-05-28 12:05:54 +02004022 /*
4023 * The panel fitter should only be adjusted whilst the pipe is disabled,
4024 * according to register description and PRM.
4025 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004026 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4027 assert_pipe_disabled(dev_priv, crtc->pipe);
4028
Jesse Barnesb074cec2013-04-25 12:55:02 -07004029 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4030 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004031
4032 /* Border color in case we don't scale up to the full screen. Black by
4033 * default, change to something else for debugging. */
4034 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004035}
4036
Imre Deak77d22dc2014-03-05 16:20:52 +02004037#define for_each_power_domain(domain, mask) \
4038 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4039 if ((1 << (domain)) & (mask))
4040
Imre Deak319be8a2014-03-04 19:22:57 +02004041enum intel_display_power_domain
4042intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004043{
Imre Deak319be8a2014-03-04 19:22:57 +02004044 struct drm_device *dev = intel_encoder->base.dev;
4045 struct intel_digital_port *intel_dig_port;
4046
4047 switch (intel_encoder->type) {
4048 case INTEL_OUTPUT_UNKNOWN:
4049 /* Only DDI platforms should ever use this output type */
4050 WARN_ON_ONCE(!HAS_DDI(dev));
4051 case INTEL_OUTPUT_DISPLAYPORT:
4052 case INTEL_OUTPUT_HDMI:
4053 case INTEL_OUTPUT_EDP:
4054 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4055 switch (intel_dig_port->port) {
4056 case PORT_A:
4057 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4058 case PORT_B:
4059 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4060 case PORT_C:
4061 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4062 case PORT_D:
4063 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4064 default:
4065 WARN_ON_ONCE(1);
4066 return POWER_DOMAIN_PORT_OTHER;
4067 }
4068 case INTEL_OUTPUT_ANALOG:
4069 return POWER_DOMAIN_PORT_CRT;
4070 case INTEL_OUTPUT_DSI:
4071 return POWER_DOMAIN_PORT_DSI;
4072 default:
4073 return POWER_DOMAIN_PORT_OTHER;
4074 }
4075}
4076
4077static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4078{
4079 struct drm_device *dev = crtc->dev;
4080 struct intel_encoder *intel_encoder;
4081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4082 enum pipe pipe = intel_crtc->pipe;
4083 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004084 unsigned long mask;
4085 enum transcoder transcoder;
4086
4087 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4088
4089 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4090 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4091 if (pfit_enabled)
4092 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4093
Imre Deak319be8a2014-03-04 19:22:57 +02004094 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4095 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4096
Imre Deak77d22dc2014-03-05 16:20:52 +02004097 return mask;
4098}
4099
4100void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4101 bool enable)
4102{
4103 if (dev_priv->power_domains.init_power_on == enable)
4104 return;
4105
4106 if (enable)
4107 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4108 else
4109 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4110
4111 dev_priv->power_domains.init_power_on = enable;
4112}
4113
4114static void modeset_update_crtc_power_domains(struct drm_device *dev)
4115{
4116 struct drm_i915_private *dev_priv = dev->dev_private;
4117 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4118 struct intel_crtc *crtc;
4119
4120 /*
4121 * First get all needed power domains, then put all unneeded, to avoid
4122 * any unnecessary toggling of the power wells.
4123 */
4124 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4125 enum intel_display_power_domain domain;
4126
4127 if (!crtc->base.enabled)
4128 continue;
4129
Imre Deak319be8a2014-03-04 19:22:57 +02004130 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004131
4132 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4133 intel_display_power_get(dev_priv, domain);
4134 }
4135
4136 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4137 enum intel_display_power_domain domain;
4138
4139 for_each_power_domain(domain, crtc->enabled_power_domains)
4140 intel_display_power_put(dev_priv, domain);
4141
4142 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4143 }
4144
4145 intel_display_set_init_power(dev_priv, false);
4146}
4147
Jesse Barnes586f49d2013-11-04 16:06:59 -08004148int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004149{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004150 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004151
Jesse Barnes586f49d2013-11-04 16:06:59 -08004152 /* Obtain SKU information */
4153 mutex_lock(&dev_priv->dpio_lock);
4154 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4155 CCK_FUSE_HPLL_FREQ_MASK;
4156 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004157
Jesse Barnes586f49d2013-11-04 16:06:59 -08004158 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004159}
4160
4161/* Adjust CDclk dividers to allow high res or save power if possible */
4162static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4163{
4164 struct drm_i915_private *dev_priv = dev->dev_private;
4165 u32 val, cmd;
4166
Imre Deakd60c4472014-03-27 17:45:10 +02004167 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4168 dev_priv->vlv_cdclk_freq = cdclk;
4169
Jesse Barnes30a970c2013-11-04 13:48:12 -08004170 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4171 cmd = 2;
4172 else if (cdclk == 266)
4173 cmd = 1;
4174 else
4175 cmd = 0;
4176
4177 mutex_lock(&dev_priv->rps.hw_lock);
4178 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4179 val &= ~DSPFREQGUAR_MASK;
4180 val |= (cmd << DSPFREQGUAR_SHIFT);
4181 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4182 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4183 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4184 50)) {
4185 DRM_ERROR("timed out waiting for CDclk change\n");
4186 }
4187 mutex_unlock(&dev_priv->rps.hw_lock);
4188
4189 if (cdclk == 400) {
4190 u32 divider, vco;
4191
4192 vco = valleyview_get_vco(dev_priv);
4193 divider = ((vco << 1) / cdclk) - 1;
4194
4195 mutex_lock(&dev_priv->dpio_lock);
4196 /* adjust cdclk divider */
4197 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4198 val &= ~0xf;
4199 val |= divider;
4200 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4201 mutex_unlock(&dev_priv->dpio_lock);
4202 }
4203
4204 mutex_lock(&dev_priv->dpio_lock);
4205 /* adjust self-refresh exit latency value */
4206 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4207 val &= ~0x7f;
4208
4209 /*
4210 * For high bandwidth configs, we set a higher latency in the bunit
4211 * so that the core display fetch happens in time to avoid underruns.
4212 */
4213 if (cdclk == 400)
4214 val |= 4500 / 250; /* 4.5 usec */
4215 else
4216 val |= 3000 / 250; /* 3.0 usec */
4217 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4218 mutex_unlock(&dev_priv->dpio_lock);
4219
4220 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4221 intel_i2c_reset(dev);
4222}
4223
Imre Deakd60c4472014-03-27 17:45:10 +02004224int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004225{
4226 int cur_cdclk, vco;
4227 int divider;
4228
4229 vco = valleyview_get_vco(dev_priv);
4230
4231 mutex_lock(&dev_priv->dpio_lock);
4232 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4233 mutex_unlock(&dev_priv->dpio_lock);
4234
4235 divider &= 0xf;
4236
4237 cur_cdclk = (vco << 1) / (divider + 1);
4238
4239 return cur_cdclk;
4240}
4241
4242static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4243 int max_pixclk)
4244{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004245 /*
4246 * Really only a few cases to deal with, as only 4 CDclks are supported:
4247 * 200MHz
4248 * 267MHz
4249 * 320MHz
4250 * 400MHz
4251 * So we check to see whether we're above 90% of the lower bin and
4252 * adjust if needed.
4253 */
4254 if (max_pixclk > 288000) {
4255 return 400;
4256 } else if (max_pixclk > 240000) {
4257 return 320;
4258 } else
4259 return 266;
4260 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4261}
4262
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004263/* compute the max pixel clock for new configuration */
4264static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004265{
4266 struct drm_device *dev = dev_priv->dev;
4267 struct intel_crtc *intel_crtc;
4268 int max_pixclk = 0;
4269
4270 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4271 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004272 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004273 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004274 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004275 }
4276
4277 return max_pixclk;
4278}
4279
4280static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004281 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004282{
4283 struct drm_i915_private *dev_priv = dev->dev_private;
4284 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004285 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004286
Imre Deakd60c4472014-03-27 17:45:10 +02004287 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4288 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004289 return;
4290
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004291 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004292 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4293 base.head)
4294 if (intel_crtc->base.enabled)
4295 *prepare_pipes |= (1 << intel_crtc->pipe);
4296}
4297
4298static void valleyview_modeset_global_resources(struct drm_device *dev)
4299{
4300 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004301 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004302 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4303
Imre Deakd60c4472014-03-27 17:45:10 +02004304 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004305 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004306 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004307}
4308
Jesse Barnes89b667f2013-04-18 14:51:36 -07004309static void valleyview_crtc_enable(struct drm_crtc *crtc)
4310{
4311 struct drm_device *dev = crtc->dev;
4312 struct drm_i915_private *dev_priv = dev->dev_private;
4313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4314 struct intel_encoder *encoder;
4315 int pipe = intel_crtc->pipe;
4316 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004317 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004318
4319 WARN_ON(!crtc->enabled);
4320
4321 if (intel_crtc->active)
4322 return;
4323
4324 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004325
Jesse Barnes89b667f2013-04-18 14:51:36 -07004326 for_each_encoder_on_crtc(dev, crtc, encoder)
4327 if (encoder->pre_pll_enable)
4328 encoder->pre_pll_enable(encoder);
4329
Jani Nikula23538ef2013-08-27 15:12:22 +03004330 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4331
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004332 if (!is_dsi)
4333 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004334
4335 for_each_encoder_on_crtc(dev, crtc, encoder)
4336 if (encoder->pre_enable)
4337 encoder->pre_enable(encoder);
4338
Jesse Barnes2dd24552013-04-25 12:55:01 -07004339 i9xx_pfit_enable(intel_crtc);
4340
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004341 intel_crtc_load_lut(crtc);
4342
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004343 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004344 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004345 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004346 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004347
Matt Roper262ca2b2014-03-18 17:22:55 -07004348 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004349 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004350 intel_crtc_update_cursor(crtc, true);
4351
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004352 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004353
4354 for_each_encoder_on_crtc(dev, crtc, encoder)
4355 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004356}
4357
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004358static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004359{
4360 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004361 struct drm_i915_private *dev_priv = dev->dev_private;
4362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004363 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004364 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004365 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004366
Daniel Vetter08a48462012-07-02 11:43:47 +02004367 WARN_ON(!crtc->enabled);
4368
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004369 if (intel_crtc->active)
4370 return;
4371
4372 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004373
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004374 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004375 if (encoder->pre_enable)
4376 encoder->pre_enable(encoder);
4377
Daniel Vetterf6736a12013-06-05 13:34:30 +02004378 i9xx_enable_pll(intel_crtc);
4379
Jesse Barnes2dd24552013-04-25 12:55:01 -07004380 i9xx_pfit_enable(intel_crtc);
4381
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004382 intel_crtc_load_lut(crtc);
4383
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004384 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004385 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004386 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004387 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004388
Matt Roper262ca2b2014-03-18 17:22:55 -07004389 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004390 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004391 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004392 if (IS_G4X(dev))
4393 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004394 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004395
4396 /* Give the overlay scaler a chance to enable if it's on this pipe */
4397 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004398
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004399 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004400
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004401 for_each_encoder_on_crtc(dev, crtc, encoder)
4402 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004403}
4404
Daniel Vetter87476d62013-04-11 16:29:06 +02004405static void i9xx_pfit_disable(struct intel_crtc *crtc)
4406{
4407 struct drm_device *dev = crtc->base.dev;
4408 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004409
4410 if (!crtc->config.gmch_pfit.control)
4411 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004412
4413 assert_pipe_disabled(dev_priv, crtc->pipe);
4414
Daniel Vetter328d8e82013-05-08 10:36:31 +02004415 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4416 I915_READ(PFIT_CONTROL));
4417 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004418}
4419
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004420static void i9xx_crtc_disable(struct drm_crtc *crtc)
4421{
4422 struct drm_device *dev = crtc->dev;
4423 struct drm_i915_private *dev_priv = dev->dev_private;
4424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004425 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004426 int pipe = intel_crtc->pipe;
4427 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004428
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004429 if (!intel_crtc->active)
4430 return;
4431
Daniel Vetterea9d7582012-07-10 10:42:52 +02004432 for_each_encoder_on_crtc(dev, crtc, encoder)
4433 encoder->disable(encoder);
4434
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004435 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004436 intel_crtc_wait_for_pending_flips(crtc);
4437 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004438
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004439 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004440 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004441
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004442 intel_crtc_dpms_overlay(intel_crtc, false);
4443 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004444 intel_disable_planes(crtc);
Matt Roper262ca2b2014-03-18 17:22:55 -07004445 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004446
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004447 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004448 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004449
Daniel Vetter87476d62013-04-11 16:29:06 +02004450 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004451
Jesse Barnes89b667f2013-04-18 14:51:36 -07004452 for_each_encoder_on_crtc(dev, crtc, encoder)
4453 if (encoder->post_disable)
4454 encoder->post_disable(encoder);
4455
Jesse Barnesf6071162013-10-01 10:41:38 -07004456 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4457 vlv_disable_pll(dev_priv, pipe);
4458 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004459 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004460
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004461 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004462 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004463
Chris Wilson6b383a72010-09-13 13:54:26 +01004464 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004465}
4466
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004467static void i9xx_crtc_off(struct drm_crtc *crtc)
4468{
4469}
4470
Daniel Vetter976f8a22012-07-08 22:34:21 +02004471static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4472 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004473{
4474 struct drm_device *dev = crtc->dev;
4475 struct drm_i915_master_private *master_priv;
4476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4477 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004478
4479 if (!dev->primary->master)
4480 return;
4481
4482 master_priv = dev->primary->master->driver_priv;
4483 if (!master_priv->sarea_priv)
4484 return;
4485
Jesse Barnes79e53942008-11-07 14:24:08 -08004486 switch (pipe) {
4487 case 0:
4488 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4489 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4490 break;
4491 case 1:
4492 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4493 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4494 break;
4495 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004496 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004497 break;
4498 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004499}
4500
Daniel Vetter976f8a22012-07-08 22:34:21 +02004501/**
4502 * Sets the power management mode of the pipe and plane.
4503 */
4504void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004505{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004506 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004507 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004508 struct intel_encoder *intel_encoder;
4509 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004510
Daniel Vetter976f8a22012-07-08 22:34:21 +02004511 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4512 enable |= intel_encoder->connectors_active;
4513
4514 if (enable)
4515 dev_priv->display.crtc_enable(crtc);
4516 else
4517 dev_priv->display.crtc_disable(crtc);
4518
4519 intel_crtc_update_sarea(crtc, enable);
4520}
4521
Daniel Vetter976f8a22012-07-08 22:34:21 +02004522static void intel_crtc_disable(struct drm_crtc *crtc)
4523{
4524 struct drm_device *dev = crtc->dev;
4525 struct drm_connector *connector;
4526 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004528
4529 /* crtc should still be enabled when we disable it. */
4530 WARN_ON(!crtc->enabled);
4531
4532 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004533 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004534 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004535 dev_priv->display.off(crtc);
4536
Chris Wilson931872f2012-01-16 23:01:13 +00004537 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004538 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004539 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004540
Matt Roperf4510a22014-04-01 15:22:40 -07004541 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004542 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004543 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004544 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004545 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004546 }
4547
4548 /* Update computed state. */
4549 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4550 if (!connector->encoder || !connector->encoder->crtc)
4551 continue;
4552
4553 if (connector->encoder->crtc != crtc)
4554 continue;
4555
4556 connector->dpms = DRM_MODE_DPMS_OFF;
4557 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004558 }
4559}
4560
Chris Wilsonea5b2132010-08-04 13:50:23 +01004561void intel_encoder_destroy(struct drm_encoder *encoder)
4562{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004563 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004564
Chris Wilsonea5b2132010-08-04 13:50:23 +01004565 drm_encoder_cleanup(encoder);
4566 kfree(intel_encoder);
4567}
4568
Damien Lespiau92373292013-08-08 22:28:57 +01004569/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004570 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4571 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004572static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004573{
4574 if (mode == DRM_MODE_DPMS_ON) {
4575 encoder->connectors_active = true;
4576
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004577 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004578 } else {
4579 encoder->connectors_active = false;
4580
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004581 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004582 }
4583}
4584
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004585/* Cross check the actual hw state with our own modeset state tracking (and it's
4586 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004587static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004588{
4589 if (connector->get_hw_state(connector)) {
4590 struct intel_encoder *encoder = connector->encoder;
4591 struct drm_crtc *crtc;
4592 bool encoder_enabled;
4593 enum pipe pipe;
4594
4595 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4596 connector->base.base.id,
4597 drm_get_connector_name(&connector->base));
4598
4599 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4600 "wrong connector dpms state\n");
4601 WARN(connector->base.encoder != &encoder->base,
4602 "active connector not linked to encoder\n");
4603 WARN(!encoder->connectors_active,
4604 "encoder->connectors_active not set\n");
4605
4606 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4607 WARN(!encoder_enabled, "encoder not enabled\n");
4608 if (WARN_ON(!encoder->base.crtc))
4609 return;
4610
4611 crtc = encoder->base.crtc;
4612
4613 WARN(!crtc->enabled, "crtc not enabled\n");
4614 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4615 WARN(pipe != to_intel_crtc(crtc)->pipe,
4616 "encoder active on the wrong pipe\n");
4617 }
4618}
4619
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004620/* Even simpler default implementation, if there's really no special case to
4621 * consider. */
4622void intel_connector_dpms(struct drm_connector *connector, int mode)
4623{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004624 /* All the simple cases only support two dpms states. */
4625 if (mode != DRM_MODE_DPMS_ON)
4626 mode = DRM_MODE_DPMS_OFF;
4627
4628 if (mode == connector->dpms)
4629 return;
4630
4631 connector->dpms = mode;
4632
4633 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004634 if (connector->encoder)
4635 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004636
Daniel Vetterb9805142012-08-31 17:37:33 +02004637 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004638}
4639
Daniel Vetterf0947c32012-07-02 13:10:34 +02004640/* Simple connector->get_hw_state implementation for encoders that support only
4641 * one connector and no cloning and hence the encoder state determines the state
4642 * of the connector. */
4643bool intel_connector_get_hw_state(struct intel_connector *connector)
4644{
Daniel Vetter24929352012-07-02 20:28:59 +02004645 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004646 struct intel_encoder *encoder = connector->encoder;
4647
4648 return encoder->get_hw_state(encoder, &pipe);
4649}
4650
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004651static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4652 struct intel_crtc_config *pipe_config)
4653{
4654 struct drm_i915_private *dev_priv = dev->dev_private;
4655 struct intel_crtc *pipe_B_crtc =
4656 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4657
4658 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4659 pipe_name(pipe), pipe_config->fdi_lanes);
4660 if (pipe_config->fdi_lanes > 4) {
4661 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4662 pipe_name(pipe), pipe_config->fdi_lanes);
4663 return false;
4664 }
4665
Paulo Zanonibafb6552013-11-02 21:07:44 -07004666 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004667 if (pipe_config->fdi_lanes > 2) {
4668 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4669 pipe_config->fdi_lanes);
4670 return false;
4671 } else {
4672 return true;
4673 }
4674 }
4675
4676 if (INTEL_INFO(dev)->num_pipes == 2)
4677 return true;
4678
4679 /* Ivybridge 3 pipe is really complicated */
4680 switch (pipe) {
4681 case PIPE_A:
4682 return true;
4683 case PIPE_B:
4684 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4685 pipe_config->fdi_lanes > 2) {
4686 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4687 pipe_name(pipe), pipe_config->fdi_lanes);
4688 return false;
4689 }
4690 return true;
4691 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004692 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004693 pipe_B_crtc->config.fdi_lanes <= 2) {
4694 if (pipe_config->fdi_lanes > 2) {
4695 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4696 pipe_name(pipe), pipe_config->fdi_lanes);
4697 return false;
4698 }
4699 } else {
4700 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4701 return false;
4702 }
4703 return true;
4704 default:
4705 BUG();
4706 }
4707}
4708
Daniel Vettere29c22c2013-02-21 00:00:16 +01004709#define RETRY 1
4710static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4711 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004712{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004713 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004714 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004715 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004716 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004717
Daniel Vettere29c22c2013-02-21 00:00:16 +01004718retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004719 /* FDI is a binary signal running at ~2.7GHz, encoding
4720 * each output octet as 10 bits. The actual frequency
4721 * is stored as a divider into a 100MHz clock, and the
4722 * mode pixel clock is stored in units of 1KHz.
4723 * Hence the bw of each lane in terms of the mode signal
4724 * is:
4725 */
4726 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4727
Damien Lespiau241bfc32013-09-25 16:45:37 +01004728 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004729
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004730 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004731 pipe_config->pipe_bpp);
4732
4733 pipe_config->fdi_lanes = lane;
4734
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004735 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004736 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004737
Daniel Vettere29c22c2013-02-21 00:00:16 +01004738 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4739 intel_crtc->pipe, pipe_config);
4740 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4741 pipe_config->pipe_bpp -= 2*3;
4742 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4743 pipe_config->pipe_bpp);
4744 needs_recompute = true;
4745 pipe_config->bw_constrained = true;
4746
4747 goto retry;
4748 }
4749
4750 if (needs_recompute)
4751 return RETRY;
4752
4753 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004754}
4755
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004756static void hsw_compute_ips_config(struct intel_crtc *crtc,
4757 struct intel_crtc_config *pipe_config)
4758{
Jani Nikulad330a952014-01-21 11:24:25 +02004759 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004760 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004761 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004762}
4763
Daniel Vettera43f6e02013-06-07 23:10:32 +02004764static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004765 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004766{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004767 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004768 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004769
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004770 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004771 if (INTEL_INFO(dev)->gen < 4) {
4772 struct drm_i915_private *dev_priv = dev->dev_private;
4773 int clock_limit =
4774 dev_priv->display.get_display_clock_speed(dev);
4775
4776 /*
4777 * Enable pixel doubling when the dot clock
4778 * is > 90% of the (display) core speed.
4779 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004780 * GDG double wide on either pipe,
4781 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004782 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004783 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004784 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004785 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004786 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004787 }
4788
Damien Lespiau241bfc32013-09-25 16:45:37 +01004789 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004790 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004791 }
Chris Wilson89749352010-09-12 18:25:19 +01004792
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004793 /*
4794 * Pipe horizontal size must be even in:
4795 * - DVO ganged mode
4796 * - LVDS dual channel mode
4797 * - Double wide pipe
4798 */
4799 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4800 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4801 pipe_config->pipe_src_w &= ~1;
4802
Damien Lespiau8693a822013-05-03 18:48:11 +01004803 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4804 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004805 */
4806 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4807 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004808 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004809
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004810 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004811 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004812 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004813 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4814 * for lvds. */
4815 pipe_config->pipe_bpp = 8*3;
4816 }
4817
Damien Lespiauf5adf942013-06-24 18:29:34 +01004818 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004819 hsw_compute_ips_config(crtc, pipe_config);
4820
4821 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4822 * clock survives for now. */
4823 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4824 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004825
Daniel Vetter877d48d2013-04-19 11:24:43 +02004826 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004827 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004828
Daniel Vettere29c22c2013-02-21 00:00:16 +01004829 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004830}
4831
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004832static int valleyview_get_display_clock_speed(struct drm_device *dev)
4833{
4834 return 400000; /* FIXME */
4835}
4836
Jesse Barnese70236a2009-09-21 10:42:27 -07004837static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004838{
Jesse Barnese70236a2009-09-21 10:42:27 -07004839 return 400000;
4840}
Jesse Barnes79e53942008-11-07 14:24:08 -08004841
Jesse Barnese70236a2009-09-21 10:42:27 -07004842static int i915_get_display_clock_speed(struct drm_device *dev)
4843{
4844 return 333000;
4845}
Jesse Barnes79e53942008-11-07 14:24:08 -08004846
Jesse Barnese70236a2009-09-21 10:42:27 -07004847static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4848{
4849 return 200000;
4850}
Jesse Barnes79e53942008-11-07 14:24:08 -08004851
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004852static int pnv_get_display_clock_speed(struct drm_device *dev)
4853{
4854 u16 gcfgc = 0;
4855
4856 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4857
4858 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4859 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4860 return 267000;
4861 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4862 return 333000;
4863 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4864 return 444000;
4865 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4866 return 200000;
4867 default:
4868 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4869 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4870 return 133000;
4871 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4872 return 167000;
4873 }
4874}
4875
Jesse Barnese70236a2009-09-21 10:42:27 -07004876static int i915gm_get_display_clock_speed(struct drm_device *dev)
4877{
4878 u16 gcfgc = 0;
4879
4880 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4881
4882 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004883 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004884 else {
4885 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4886 case GC_DISPLAY_CLOCK_333_MHZ:
4887 return 333000;
4888 default:
4889 case GC_DISPLAY_CLOCK_190_200_MHZ:
4890 return 190000;
4891 }
4892 }
4893}
Jesse Barnes79e53942008-11-07 14:24:08 -08004894
Jesse Barnese70236a2009-09-21 10:42:27 -07004895static int i865_get_display_clock_speed(struct drm_device *dev)
4896{
4897 return 266000;
4898}
4899
4900static int i855_get_display_clock_speed(struct drm_device *dev)
4901{
4902 u16 hpllcc = 0;
4903 /* Assume that the hardware is in the high speed state. This
4904 * should be the default.
4905 */
4906 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4907 case GC_CLOCK_133_200:
4908 case GC_CLOCK_100_200:
4909 return 200000;
4910 case GC_CLOCK_166_250:
4911 return 250000;
4912 case GC_CLOCK_100_133:
4913 return 133000;
4914 }
4915
4916 /* Shouldn't happen */
4917 return 0;
4918}
4919
4920static int i830_get_display_clock_speed(struct drm_device *dev)
4921{
4922 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004923}
4924
Zhenyu Wang2c072452009-06-05 15:38:42 +08004925static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004926intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004927{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004928 while (*num > DATA_LINK_M_N_MASK ||
4929 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004930 *num >>= 1;
4931 *den >>= 1;
4932 }
4933}
4934
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004935static void compute_m_n(unsigned int m, unsigned int n,
4936 uint32_t *ret_m, uint32_t *ret_n)
4937{
4938 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4939 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4940 intel_reduce_m_n_ratio(ret_m, ret_n);
4941}
4942
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004943void
4944intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4945 int pixel_clock, int link_clock,
4946 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004947{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004948 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004949
4950 compute_m_n(bits_per_pixel * pixel_clock,
4951 link_clock * nlanes * 8,
4952 &m_n->gmch_m, &m_n->gmch_n);
4953
4954 compute_m_n(pixel_clock, link_clock,
4955 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004956}
4957
Chris Wilsona7615032011-01-12 17:04:08 +00004958static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4959{
Jani Nikulad330a952014-01-21 11:24:25 +02004960 if (i915.panel_use_ssc >= 0)
4961 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004962 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004963 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004964}
4965
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004966static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4967{
4968 struct drm_device *dev = crtc->dev;
4969 struct drm_i915_private *dev_priv = dev->dev_private;
4970 int refclk;
4971
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004972 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004973 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004974 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004975 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004976 refclk = dev_priv->vbt.lvds_ssc_freq;
4977 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004978 } else if (!IS_GEN2(dev)) {
4979 refclk = 96000;
4980 } else {
4981 refclk = 48000;
4982 }
4983
4984 return refclk;
4985}
4986
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004987static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004988{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004989 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004990}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004991
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004992static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4993{
4994 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004995}
4996
Daniel Vetterf47709a2013-03-28 10:42:02 +01004997static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004998 intel_clock_t *reduced_clock)
4999{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005000 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005001 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005002 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005003 u32 fp, fp2 = 0;
5004
5005 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005006 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005007 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005008 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005009 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005010 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005011 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005012 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005013 }
5014
5015 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005016 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005017
Daniel Vetterf47709a2013-03-28 10:42:02 +01005018 crtc->lowfreq_avail = false;
5019 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005020 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005021 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005022 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005023 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005024 } else {
5025 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005026 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005027 }
5028}
5029
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005030static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5031 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005032{
5033 u32 reg_val;
5034
5035 /*
5036 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5037 * and set it to a reasonable value instead.
5038 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005039 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005040 reg_val &= 0xffffff00;
5041 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005042 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005043
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005044 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005045 reg_val &= 0x8cffffff;
5046 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005047 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005048
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005049 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005050 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005051 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005052
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005053 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005054 reg_val &= 0x00ffffff;
5055 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005056 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005057}
5058
Daniel Vetterb5518422013-05-03 11:49:48 +02005059static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5060 struct intel_link_m_n *m_n)
5061{
5062 struct drm_device *dev = crtc->base.dev;
5063 struct drm_i915_private *dev_priv = dev->dev_private;
5064 int pipe = crtc->pipe;
5065
Daniel Vettere3b95f12013-05-03 11:49:49 +02005066 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5067 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5068 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5069 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005070}
5071
5072static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5073 struct intel_link_m_n *m_n)
5074{
5075 struct drm_device *dev = crtc->base.dev;
5076 struct drm_i915_private *dev_priv = dev->dev_private;
5077 int pipe = crtc->pipe;
5078 enum transcoder transcoder = crtc->config.cpu_transcoder;
5079
5080 if (INTEL_INFO(dev)->gen >= 5) {
5081 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5082 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5083 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5084 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5085 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005086 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5087 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5088 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5089 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005090 }
5091}
5092
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005093static void intel_dp_set_m_n(struct intel_crtc *crtc)
5094{
5095 if (crtc->config.has_pch_encoder)
5096 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5097 else
5098 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5099}
5100
Daniel Vetterf47709a2013-03-28 10:42:02 +01005101static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005102{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005103 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005104 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005105 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005106 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005107 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005108 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005109
Daniel Vetter09153002012-12-12 14:06:44 +01005110 mutex_lock(&dev_priv->dpio_lock);
5111
Daniel Vetterf47709a2013-03-28 10:42:02 +01005112 bestn = crtc->config.dpll.n;
5113 bestm1 = crtc->config.dpll.m1;
5114 bestm2 = crtc->config.dpll.m2;
5115 bestp1 = crtc->config.dpll.p1;
5116 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005117
Jesse Barnes89b667f2013-04-18 14:51:36 -07005118 /* See eDP HDMI DPIO driver vbios notes doc */
5119
5120 /* PLL B needs special handling */
5121 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005122 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005123
5124 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005125 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005126
5127 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005128 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005129 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005130 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005131
5132 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005133 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005134
5135 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005136 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5137 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5138 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005139 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005140
5141 /*
5142 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5143 * but we don't support that).
5144 * Note: don't use the DAC post divider as it seems unstable.
5145 */
5146 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005147 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005148
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005149 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005150 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005151
Jesse Barnes89b667f2013-04-18 14:51:36 -07005152 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005153 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005154 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005155 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005156 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005157 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005158 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005159 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005160 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005161
Jesse Barnes89b667f2013-04-18 14:51:36 -07005162 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5163 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5164 /* Use SSC source */
5165 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005166 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005167 0x0df40000);
5168 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005169 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005170 0x0df70000);
5171 } else { /* HDMI or VGA */
5172 /* Use bend source */
5173 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005174 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005175 0x0df70000);
5176 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005177 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005178 0x0df40000);
5179 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005180
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005181 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005182 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5183 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5184 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5185 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005186 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005187
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005188 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005189
Imre Deake5cbfbf2014-01-09 17:08:16 +02005190 /*
5191 * Enable DPIO clock input. We should never disable the reference
5192 * clock for pipe B, since VGA hotplug / manual detection depends
5193 * on it.
5194 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005195 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5196 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005197 /* We should never disable this, set it here for state tracking */
5198 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005199 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005200 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005201 crtc->config.dpll_hw_state.dpll = dpll;
5202
Daniel Vetteref1b4602013-06-01 17:17:04 +02005203 dpll_md = (crtc->config.pixel_multiplier - 1)
5204 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005205 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5206
Daniel Vetter09153002012-12-12 14:06:44 +01005207 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005208}
5209
Daniel Vetterf47709a2013-03-28 10:42:02 +01005210static void i9xx_update_pll(struct intel_crtc *crtc,
5211 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005212 int num_connectors)
5213{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005214 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005215 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005216 u32 dpll;
5217 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005218 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005219
Daniel Vetterf47709a2013-03-28 10:42:02 +01005220 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305221
Daniel Vetterf47709a2013-03-28 10:42:02 +01005222 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5223 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005224
5225 dpll = DPLL_VGA_MODE_DIS;
5226
Daniel Vetterf47709a2013-03-28 10:42:02 +01005227 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005228 dpll |= DPLLB_MODE_LVDS;
5229 else
5230 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005231
Daniel Vetteref1b4602013-06-01 17:17:04 +02005232 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005233 dpll |= (crtc->config.pixel_multiplier - 1)
5234 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005235 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005236
5237 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005238 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005239
Daniel Vetterf47709a2013-03-28 10:42:02 +01005240 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005241 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005242
5243 /* compute bitmask from p1 value */
5244 if (IS_PINEVIEW(dev))
5245 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5246 else {
5247 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5248 if (IS_G4X(dev) && reduced_clock)
5249 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5250 }
5251 switch (clock->p2) {
5252 case 5:
5253 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5254 break;
5255 case 7:
5256 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5257 break;
5258 case 10:
5259 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5260 break;
5261 case 14:
5262 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5263 break;
5264 }
5265 if (INTEL_INFO(dev)->gen >= 4)
5266 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5267
Daniel Vetter09ede542013-04-30 14:01:45 +02005268 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005269 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005270 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005271 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5272 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5273 else
5274 dpll |= PLL_REF_INPUT_DREFCLK;
5275
5276 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005277 crtc->config.dpll_hw_state.dpll = dpll;
5278
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005279 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005280 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5281 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005282 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005283 }
5284}
5285
Daniel Vetterf47709a2013-03-28 10:42:02 +01005286static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005287 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005288 int num_connectors)
5289{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005290 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005291 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005292 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005293 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005294
Daniel Vetterf47709a2013-03-28 10:42:02 +01005295 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305296
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005297 dpll = DPLL_VGA_MODE_DIS;
5298
Daniel Vetterf47709a2013-03-28 10:42:02 +01005299 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005300 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5301 } else {
5302 if (clock->p1 == 2)
5303 dpll |= PLL_P1_DIVIDE_BY_TWO;
5304 else
5305 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5306 if (clock->p2 == 4)
5307 dpll |= PLL_P2_DIVIDE_BY_4;
5308 }
5309
Daniel Vetter4a33e482013-07-06 12:52:05 +02005310 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5311 dpll |= DPLL_DVO_2X_MODE;
5312
Daniel Vetterf47709a2013-03-28 10:42:02 +01005313 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005314 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5315 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5316 else
5317 dpll |= PLL_REF_INPUT_DREFCLK;
5318
5319 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005320 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005321}
5322
Daniel Vetter8a654f32013-06-01 17:16:22 +02005323static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005324{
5325 struct drm_device *dev = intel_crtc->base.dev;
5326 struct drm_i915_private *dev_priv = dev->dev_private;
5327 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005328 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005329 struct drm_display_mode *adjusted_mode =
5330 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005331 uint32_t crtc_vtotal, crtc_vblank_end;
5332 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005333
5334 /* We need to be careful not to changed the adjusted mode, for otherwise
5335 * the hw state checker will get angry at the mismatch. */
5336 crtc_vtotal = adjusted_mode->crtc_vtotal;
5337 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005338
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005339 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005340 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005341 crtc_vtotal -= 1;
5342 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005343
5344 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5345 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5346 else
5347 vsyncshift = adjusted_mode->crtc_hsync_start -
5348 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005349 if (vsyncshift < 0)
5350 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005351 }
5352
5353 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005354 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005355
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005356 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005357 (adjusted_mode->crtc_hdisplay - 1) |
5358 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005359 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005360 (adjusted_mode->crtc_hblank_start - 1) |
5361 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005362 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005363 (adjusted_mode->crtc_hsync_start - 1) |
5364 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5365
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005366 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005367 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005368 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005369 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005370 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005371 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005372 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005373 (adjusted_mode->crtc_vsync_start - 1) |
5374 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5375
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005376 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5377 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5378 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5379 * bits. */
5380 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5381 (pipe == PIPE_B || pipe == PIPE_C))
5382 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5383
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005384 /* pipesrc controls the size that is scaled from, which should
5385 * always be the user's requested size.
5386 */
5387 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005388 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5389 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005390}
5391
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005392static void intel_get_pipe_timings(struct intel_crtc *crtc,
5393 struct intel_crtc_config *pipe_config)
5394{
5395 struct drm_device *dev = crtc->base.dev;
5396 struct drm_i915_private *dev_priv = dev->dev_private;
5397 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5398 uint32_t tmp;
5399
5400 tmp = I915_READ(HTOTAL(cpu_transcoder));
5401 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5402 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5403 tmp = I915_READ(HBLANK(cpu_transcoder));
5404 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5405 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5406 tmp = I915_READ(HSYNC(cpu_transcoder));
5407 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5408 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5409
5410 tmp = I915_READ(VTOTAL(cpu_transcoder));
5411 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5412 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5413 tmp = I915_READ(VBLANK(cpu_transcoder));
5414 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5415 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5416 tmp = I915_READ(VSYNC(cpu_transcoder));
5417 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5418 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5419
5420 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5421 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5422 pipe_config->adjusted_mode.crtc_vtotal += 1;
5423 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5424 }
5425
5426 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005427 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5428 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5429
5430 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5431 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005432}
5433
Daniel Vetterf6a83282014-02-11 15:28:57 -08005434void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5435 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005436{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005437 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5438 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5439 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5440 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005441
Daniel Vetterf6a83282014-02-11 15:28:57 -08005442 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5443 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5444 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5445 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005446
Daniel Vetterf6a83282014-02-11 15:28:57 -08005447 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005448
Daniel Vetterf6a83282014-02-11 15:28:57 -08005449 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5450 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005451}
5452
Daniel Vetter84b046f2013-02-19 18:48:54 +01005453static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5454{
5455 struct drm_device *dev = intel_crtc->base.dev;
5456 struct drm_i915_private *dev_priv = dev->dev_private;
5457 uint32_t pipeconf;
5458
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005459 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005460
Daniel Vetter67c72a12013-09-24 11:46:14 +02005461 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5462 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5463 pipeconf |= PIPECONF_ENABLE;
5464
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005465 if (intel_crtc->config.double_wide)
5466 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005467
Daniel Vetterff9ce462013-04-24 14:57:17 +02005468 /* only g4x and later have fancy bpc/dither controls */
5469 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005470 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5471 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5472 pipeconf |= PIPECONF_DITHER_EN |
5473 PIPECONF_DITHER_TYPE_SP;
5474
5475 switch (intel_crtc->config.pipe_bpp) {
5476 case 18:
5477 pipeconf |= PIPECONF_6BPC;
5478 break;
5479 case 24:
5480 pipeconf |= PIPECONF_8BPC;
5481 break;
5482 case 30:
5483 pipeconf |= PIPECONF_10BPC;
5484 break;
5485 default:
5486 /* Case prevented by intel_choose_pipe_bpp_dither. */
5487 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005488 }
5489 }
5490
5491 if (HAS_PIPE_CXSR(dev)) {
5492 if (intel_crtc->lowfreq_avail) {
5493 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5494 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5495 } else {
5496 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005497 }
5498 }
5499
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005500 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5501 if (INTEL_INFO(dev)->gen < 4 ||
5502 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5503 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5504 else
5505 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5506 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005507 pipeconf |= PIPECONF_PROGRESSIVE;
5508
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005509 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5510 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005511
Daniel Vetter84b046f2013-02-19 18:48:54 +01005512 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5513 POSTING_READ(PIPECONF(intel_crtc->pipe));
5514}
5515
Eric Anholtf564048e2011-03-30 13:01:02 -07005516static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005517 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005518 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005519{
5520 struct drm_device *dev = crtc->dev;
5521 struct drm_i915_private *dev_priv = dev->dev_private;
5522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5523 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005524 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005525 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005526 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005527 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005528 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005529 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005530 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005531 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005532 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005533
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005534 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005535 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005536 case INTEL_OUTPUT_LVDS:
5537 is_lvds = true;
5538 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005539 case INTEL_OUTPUT_DSI:
5540 is_dsi = true;
5541 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005542 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005543
Eric Anholtc751ce42010-03-25 11:48:48 -07005544 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005545 }
5546
Jani Nikulaf2335332013-09-13 11:03:09 +03005547 if (is_dsi)
5548 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005549
Jani Nikulaf2335332013-09-13 11:03:09 +03005550 if (!intel_crtc->config.clock_set) {
5551 refclk = i9xx_get_refclk(crtc, num_connectors);
5552
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005553 /*
5554 * Returns a set of divisors for the desired target clock with
5555 * the given refclk, or FALSE. The returned values represent
5556 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5557 * 2) / p1 / p2.
5558 */
5559 limit = intel_limit(crtc, refclk);
5560 ok = dev_priv->display.find_dpll(limit, crtc,
5561 intel_crtc->config.port_clock,
5562 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005563 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005564 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5565 return -EINVAL;
5566 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005567
Jani Nikulaf2335332013-09-13 11:03:09 +03005568 if (is_lvds && dev_priv->lvds_downclock_avail) {
5569 /*
5570 * Ensure we match the reduced clock's P to the target
5571 * clock. If the clocks don't match, we can't switch
5572 * the display clock by using the FP0/FP1. In such case
5573 * we will disable the LVDS downclock feature.
5574 */
5575 has_reduced_clock =
5576 dev_priv->display.find_dpll(limit, crtc,
5577 dev_priv->lvds_downclock,
5578 refclk, &clock,
5579 &reduced_clock);
5580 }
5581 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005582 intel_crtc->config.dpll.n = clock.n;
5583 intel_crtc->config.dpll.m1 = clock.m1;
5584 intel_crtc->config.dpll.m2 = clock.m2;
5585 intel_crtc->config.dpll.p1 = clock.p1;
5586 intel_crtc->config.dpll.p2 = clock.p2;
5587 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005588
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005589 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005590 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305591 has_reduced_clock ? &reduced_clock : NULL,
5592 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005593 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005594 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005595 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005596 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005597 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005598 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005599 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005600
Jani Nikulaf2335332013-09-13 11:03:09 +03005601skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005602 /* Set up the display plane register */
5603 dspcntr = DISPPLANE_GAMMA_ENABLE;
5604
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005605 if (!IS_VALLEYVIEW(dev)) {
5606 if (pipe == 0)
5607 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5608 else
5609 dspcntr |= DISPPLANE_SEL_PIPE_B;
5610 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005611
Ville Syrjälä2070f002014-03-31 18:21:25 +03005612 if (intel_crtc->config.has_dp_encoder)
5613 intel_dp_set_m_n(intel_crtc);
5614
Daniel Vetter8a654f32013-06-01 17:16:22 +02005615 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005616
5617 /* pipesrc and dspsize control the size that is scaled from,
5618 * which should always be the user's requested size.
5619 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005620 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005621 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5622 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005623 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005624
Daniel Vetter84b046f2013-02-19 18:48:54 +01005625 i9xx_set_pipeconf(intel_crtc);
5626
Eric Anholtf564048e2011-03-30 13:01:02 -07005627 I915_WRITE(DSPCNTR(plane), dspcntr);
5628 POSTING_READ(DSPCNTR(plane));
5629
Daniel Vetter94352cf2012-07-05 22:51:56 +02005630 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005631
Eric Anholtf564048e2011-03-30 13:01:02 -07005632 return ret;
5633}
5634
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005635static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5636 struct intel_crtc_config *pipe_config)
5637{
5638 struct drm_device *dev = crtc->base.dev;
5639 struct drm_i915_private *dev_priv = dev->dev_private;
5640 uint32_t tmp;
5641
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005642 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5643 return;
5644
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005645 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005646 if (!(tmp & PFIT_ENABLE))
5647 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005648
Daniel Vetter06922822013-07-11 13:35:40 +02005649 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005650 if (INTEL_INFO(dev)->gen < 4) {
5651 if (crtc->pipe != PIPE_B)
5652 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005653 } else {
5654 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5655 return;
5656 }
5657
Daniel Vetter06922822013-07-11 13:35:40 +02005658 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005659 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5660 if (INTEL_INFO(dev)->gen < 5)
5661 pipe_config->gmch_pfit.lvds_border_bits =
5662 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5663}
5664
Jesse Barnesacbec812013-09-20 11:29:32 -07005665static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5666 struct intel_crtc_config *pipe_config)
5667{
5668 struct drm_device *dev = crtc->base.dev;
5669 struct drm_i915_private *dev_priv = dev->dev_private;
5670 int pipe = pipe_config->cpu_transcoder;
5671 intel_clock_t clock;
5672 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005673 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005674
5675 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005676 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005677 mutex_unlock(&dev_priv->dpio_lock);
5678
5679 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5680 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5681 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5682 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5683 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5684
Ville Syrjäläf6466282013-10-14 14:50:31 +03005685 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005686
Ville Syrjäläf6466282013-10-14 14:50:31 +03005687 /* clock.dot is the fast clock */
5688 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005689}
5690
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005691static void i9xx_get_plane_config(struct intel_crtc *crtc,
5692 struct intel_plane_config *plane_config)
5693{
5694 struct drm_device *dev = crtc->base.dev;
5695 struct drm_i915_private *dev_priv = dev->dev_private;
5696 u32 val, base, offset;
5697 int pipe = crtc->pipe, plane = crtc->plane;
5698 int fourcc, pixel_format;
5699 int aligned_height;
5700
Dave Airlie66e514c2014-04-03 07:51:54 +10005701 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5702 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005703 DRM_DEBUG_KMS("failed to alloc fb\n");
5704 return;
5705 }
5706
5707 val = I915_READ(DSPCNTR(plane));
5708
5709 if (INTEL_INFO(dev)->gen >= 4)
5710 if (val & DISPPLANE_TILED)
5711 plane_config->tiled = true;
5712
5713 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5714 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005715 crtc->base.primary->fb->pixel_format = fourcc;
5716 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005717 drm_format_plane_cpp(fourcc, 0) * 8;
5718
5719 if (INTEL_INFO(dev)->gen >= 4) {
5720 if (plane_config->tiled)
5721 offset = I915_READ(DSPTILEOFF(plane));
5722 else
5723 offset = I915_READ(DSPLINOFF(plane));
5724 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5725 } else {
5726 base = I915_READ(DSPADDR(plane));
5727 }
5728 plane_config->base = base;
5729
5730 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005731 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5732 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005733
5734 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005735 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005736
Dave Airlie66e514c2014-04-03 07:51:54 +10005737 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005738 plane_config->tiled);
5739
Dave Airlie66e514c2014-04-03 07:51:54 +10005740 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005741 aligned_height, PAGE_SIZE);
5742
5743 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005744 pipe, plane, crtc->base.primary->fb->width,
5745 crtc->base.primary->fb->height,
5746 crtc->base.primary->fb->bits_per_pixel, base,
5747 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005748 plane_config->size);
5749
5750}
5751
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005752static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5753 struct intel_crtc_config *pipe_config)
5754{
5755 struct drm_device *dev = crtc->base.dev;
5756 struct drm_i915_private *dev_priv = dev->dev_private;
5757 uint32_t tmp;
5758
Imre Deakb5482bd2014-03-05 16:20:55 +02005759 if (!intel_display_power_enabled(dev_priv,
5760 POWER_DOMAIN_PIPE(crtc->pipe)))
5761 return false;
5762
Daniel Vettere143a212013-07-04 12:01:15 +02005763 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005764 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005765
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005766 tmp = I915_READ(PIPECONF(crtc->pipe));
5767 if (!(tmp & PIPECONF_ENABLE))
5768 return false;
5769
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005770 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5771 switch (tmp & PIPECONF_BPC_MASK) {
5772 case PIPECONF_6BPC:
5773 pipe_config->pipe_bpp = 18;
5774 break;
5775 case PIPECONF_8BPC:
5776 pipe_config->pipe_bpp = 24;
5777 break;
5778 case PIPECONF_10BPC:
5779 pipe_config->pipe_bpp = 30;
5780 break;
5781 default:
5782 break;
5783 }
5784 }
5785
Ville Syrjälä282740f2013-09-04 18:30:03 +03005786 if (INTEL_INFO(dev)->gen < 4)
5787 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5788
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005789 intel_get_pipe_timings(crtc, pipe_config);
5790
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005791 i9xx_get_pfit_config(crtc, pipe_config);
5792
Daniel Vetter6c49f242013-06-06 12:45:25 +02005793 if (INTEL_INFO(dev)->gen >= 4) {
5794 tmp = I915_READ(DPLL_MD(crtc->pipe));
5795 pipe_config->pixel_multiplier =
5796 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5797 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005798 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005799 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5800 tmp = I915_READ(DPLL(crtc->pipe));
5801 pipe_config->pixel_multiplier =
5802 ((tmp & SDVO_MULTIPLIER_MASK)
5803 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5804 } else {
5805 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5806 * port and will be fixed up in the encoder->get_config
5807 * function. */
5808 pipe_config->pixel_multiplier = 1;
5809 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005810 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5811 if (!IS_VALLEYVIEW(dev)) {
5812 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5813 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005814 } else {
5815 /* Mask out read-only status bits. */
5816 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5817 DPLL_PORTC_READY_MASK |
5818 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005819 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005820
Jesse Barnesacbec812013-09-20 11:29:32 -07005821 if (IS_VALLEYVIEW(dev))
5822 vlv_crtc_clock_get(crtc, pipe_config);
5823 else
5824 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005825
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005826 return true;
5827}
5828
Paulo Zanonidde86e22012-12-01 12:04:25 -02005829static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005830{
5831 struct drm_i915_private *dev_priv = dev->dev_private;
5832 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005833 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005834 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005835 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005836 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005837 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005838 bool has_ck505 = false;
5839 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005840
5841 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005842 list_for_each_entry(encoder, &mode_config->encoder_list,
5843 base.head) {
5844 switch (encoder->type) {
5845 case INTEL_OUTPUT_LVDS:
5846 has_panel = true;
5847 has_lvds = true;
5848 break;
5849 case INTEL_OUTPUT_EDP:
5850 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005851 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005852 has_cpu_edp = true;
5853 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005854 }
5855 }
5856
Keith Packard99eb6a02011-09-26 14:29:12 -07005857 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005858 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005859 can_ssc = has_ck505;
5860 } else {
5861 has_ck505 = false;
5862 can_ssc = true;
5863 }
5864
Imre Deak2de69052013-05-08 13:14:04 +03005865 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5866 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005867
5868 /* Ironlake: try to setup display ref clock before DPLL
5869 * enabling. This is only under driver's control after
5870 * PCH B stepping, previous chipset stepping should be
5871 * ignoring this setting.
5872 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005873 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005874
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005875 /* As we must carefully and slowly disable/enable each source in turn,
5876 * compute the final state we want first and check if we need to
5877 * make any changes at all.
5878 */
5879 final = val;
5880 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005881 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005882 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005883 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005884 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5885
5886 final &= ~DREF_SSC_SOURCE_MASK;
5887 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5888 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005889
Keith Packard199e5d72011-09-22 12:01:57 -07005890 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005891 final |= DREF_SSC_SOURCE_ENABLE;
5892
5893 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5894 final |= DREF_SSC1_ENABLE;
5895
5896 if (has_cpu_edp) {
5897 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5898 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5899 else
5900 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5901 } else
5902 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5903 } else {
5904 final |= DREF_SSC_SOURCE_DISABLE;
5905 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5906 }
5907
5908 if (final == val)
5909 return;
5910
5911 /* Always enable nonspread source */
5912 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5913
5914 if (has_ck505)
5915 val |= DREF_NONSPREAD_CK505_ENABLE;
5916 else
5917 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5918
5919 if (has_panel) {
5920 val &= ~DREF_SSC_SOURCE_MASK;
5921 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005922
Keith Packard199e5d72011-09-22 12:01:57 -07005923 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005924 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005925 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005926 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005927 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005928 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005929
5930 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005931 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005932 POSTING_READ(PCH_DREF_CONTROL);
5933 udelay(200);
5934
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005935 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005936
5937 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005938 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005939 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005940 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005941 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005942 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005943 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005944 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005945 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005946 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005947
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005948 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005949 POSTING_READ(PCH_DREF_CONTROL);
5950 udelay(200);
5951 } else {
5952 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5953
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005954 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005955
5956 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005957 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005958
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005959 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005960 POSTING_READ(PCH_DREF_CONTROL);
5961 udelay(200);
5962
5963 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005964 val &= ~DREF_SSC_SOURCE_MASK;
5965 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005966
5967 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005968 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005969
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005970 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005971 POSTING_READ(PCH_DREF_CONTROL);
5972 udelay(200);
5973 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005974
5975 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005976}
5977
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005978static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005979{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005980 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005981
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005982 tmp = I915_READ(SOUTH_CHICKEN2);
5983 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5984 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005985
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005986 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5987 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5988 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005989
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005990 tmp = I915_READ(SOUTH_CHICKEN2);
5991 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5992 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005993
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005994 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5995 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5996 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005997}
5998
5999/* WaMPhyProgramming:hsw */
6000static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6001{
6002 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006003
6004 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6005 tmp &= ~(0xFF << 24);
6006 tmp |= (0x12 << 24);
6007 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6008
Paulo Zanonidde86e22012-12-01 12:04:25 -02006009 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6010 tmp |= (1 << 11);
6011 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6012
6013 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6014 tmp |= (1 << 11);
6015 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6016
Paulo Zanonidde86e22012-12-01 12:04:25 -02006017 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6018 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6019 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6020
6021 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6022 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6023 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6024
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006025 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6026 tmp &= ~(7 << 13);
6027 tmp |= (5 << 13);
6028 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006029
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006030 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6031 tmp &= ~(7 << 13);
6032 tmp |= (5 << 13);
6033 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006034
6035 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6036 tmp &= ~0xFF;
6037 tmp |= 0x1C;
6038 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6039
6040 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6041 tmp &= ~0xFF;
6042 tmp |= 0x1C;
6043 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6044
6045 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6046 tmp &= ~(0xFF << 16);
6047 tmp |= (0x1C << 16);
6048 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6049
6050 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6051 tmp &= ~(0xFF << 16);
6052 tmp |= (0x1C << 16);
6053 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6054
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006055 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6056 tmp |= (1 << 27);
6057 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006058
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006059 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6060 tmp |= (1 << 27);
6061 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006062
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006063 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6064 tmp &= ~(0xF << 28);
6065 tmp |= (4 << 28);
6066 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006067
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006068 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6069 tmp &= ~(0xF << 28);
6070 tmp |= (4 << 28);
6071 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006072}
6073
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006074/* Implements 3 different sequences from BSpec chapter "Display iCLK
6075 * Programming" based on the parameters passed:
6076 * - Sequence to enable CLKOUT_DP
6077 * - Sequence to enable CLKOUT_DP without spread
6078 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6079 */
6080static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6081 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006082{
6083 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006084 uint32_t reg, tmp;
6085
6086 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6087 with_spread = true;
6088 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6089 with_fdi, "LP PCH doesn't have FDI\n"))
6090 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006091
6092 mutex_lock(&dev_priv->dpio_lock);
6093
6094 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6095 tmp &= ~SBI_SSCCTL_DISABLE;
6096 tmp |= SBI_SSCCTL_PATHALT;
6097 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6098
6099 udelay(24);
6100
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006101 if (with_spread) {
6102 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6103 tmp &= ~SBI_SSCCTL_PATHALT;
6104 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006105
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006106 if (with_fdi) {
6107 lpt_reset_fdi_mphy(dev_priv);
6108 lpt_program_fdi_mphy(dev_priv);
6109 }
6110 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006111
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006112 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6113 SBI_GEN0 : SBI_DBUFF0;
6114 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6115 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6116 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006117
6118 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006119}
6120
Paulo Zanoni47701c32013-07-23 11:19:25 -03006121/* Sequence to disable CLKOUT_DP */
6122static void lpt_disable_clkout_dp(struct drm_device *dev)
6123{
6124 struct drm_i915_private *dev_priv = dev->dev_private;
6125 uint32_t reg, tmp;
6126
6127 mutex_lock(&dev_priv->dpio_lock);
6128
6129 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6130 SBI_GEN0 : SBI_DBUFF0;
6131 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6132 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6133 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6134
6135 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6136 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6137 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6138 tmp |= SBI_SSCCTL_PATHALT;
6139 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6140 udelay(32);
6141 }
6142 tmp |= SBI_SSCCTL_DISABLE;
6143 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6144 }
6145
6146 mutex_unlock(&dev_priv->dpio_lock);
6147}
6148
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006149static void lpt_init_pch_refclk(struct drm_device *dev)
6150{
6151 struct drm_mode_config *mode_config = &dev->mode_config;
6152 struct intel_encoder *encoder;
6153 bool has_vga = false;
6154
6155 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6156 switch (encoder->type) {
6157 case INTEL_OUTPUT_ANALOG:
6158 has_vga = true;
6159 break;
6160 }
6161 }
6162
Paulo Zanoni47701c32013-07-23 11:19:25 -03006163 if (has_vga)
6164 lpt_enable_clkout_dp(dev, true, true);
6165 else
6166 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006167}
6168
Paulo Zanonidde86e22012-12-01 12:04:25 -02006169/*
6170 * Initialize reference clocks when the driver loads
6171 */
6172void intel_init_pch_refclk(struct drm_device *dev)
6173{
6174 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6175 ironlake_init_pch_refclk(dev);
6176 else if (HAS_PCH_LPT(dev))
6177 lpt_init_pch_refclk(dev);
6178}
6179
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006180static int ironlake_get_refclk(struct drm_crtc *crtc)
6181{
6182 struct drm_device *dev = crtc->dev;
6183 struct drm_i915_private *dev_priv = dev->dev_private;
6184 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006185 int num_connectors = 0;
6186 bool is_lvds = false;
6187
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006188 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006189 switch (encoder->type) {
6190 case INTEL_OUTPUT_LVDS:
6191 is_lvds = true;
6192 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006193 }
6194 num_connectors++;
6195 }
6196
6197 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006198 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006199 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006200 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006201 }
6202
6203 return 120000;
6204}
6205
Daniel Vetter6ff93602013-04-19 11:24:36 +02006206static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006207{
6208 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6210 int pipe = intel_crtc->pipe;
6211 uint32_t val;
6212
Daniel Vetter78114072013-06-13 00:54:57 +02006213 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006214
Daniel Vetter965e0c42013-03-27 00:44:57 +01006215 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006216 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006217 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006218 break;
6219 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006220 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006221 break;
6222 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006223 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006224 break;
6225 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006226 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006227 break;
6228 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006229 /* Case prevented by intel_choose_pipe_bpp_dither. */
6230 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006231 }
6232
Daniel Vetterd8b32242013-04-25 17:54:44 +02006233 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006234 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6235
Daniel Vetter6ff93602013-04-19 11:24:36 +02006236 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006237 val |= PIPECONF_INTERLACED_ILK;
6238 else
6239 val |= PIPECONF_PROGRESSIVE;
6240
Daniel Vetter50f3b012013-03-27 00:44:56 +01006241 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006242 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006243
Paulo Zanonic8203562012-09-12 10:06:29 -03006244 I915_WRITE(PIPECONF(pipe), val);
6245 POSTING_READ(PIPECONF(pipe));
6246}
6247
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006248/*
6249 * Set up the pipe CSC unit.
6250 *
6251 * Currently only full range RGB to limited range RGB conversion
6252 * is supported, but eventually this should handle various
6253 * RGB<->YCbCr scenarios as well.
6254 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006255static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006256{
6257 struct drm_device *dev = crtc->dev;
6258 struct drm_i915_private *dev_priv = dev->dev_private;
6259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6260 int pipe = intel_crtc->pipe;
6261 uint16_t coeff = 0x7800; /* 1.0 */
6262
6263 /*
6264 * TODO: Check what kind of values actually come out of the pipe
6265 * with these coeff/postoff values and adjust to get the best
6266 * accuracy. Perhaps we even need to take the bpc value into
6267 * consideration.
6268 */
6269
Daniel Vetter50f3b012013-03-27 00:44:56 +01006270 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006271 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6272
6273 /*
6274 * GY/GU and RY/RU should be the other way around according
6275 * to BSpec, but reality doesn't agree. Just set them up in
6276 * a way that results in the correct picture.
6277 */
6278 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6279 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6280
6281 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6282 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6283
6284 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6285 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6286
6287 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6288 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6289 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6290
6291 if (INTEL_INFO(dev)->gen > 6) {
6292 uint16_t postoff = 0;
6293
Daniel Vetter50f3b012013-03-27 00:44:56 +01006294 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006295 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006296
6297 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6298 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6299 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6300
6301 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6302 } else {
6303 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6304
Daniel Vetter50f3b012013-03-27 00:44:56 +01006305 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006306 mode |= CSC_BLACK_SCREEN_OFFSET;
6307
6308 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6309 }
6310}
6311
Daniel Vetter6ff93602013-04-19 11:24:36 +02006312static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006313{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006314 struct drm_device *dev = crtc->dev;
6315 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006317 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006318 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006319 uint32_t val;
6320
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006321 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006322
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006323 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006324 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6325
Daniel Vetter6ff93602013-04-19 11:24:36 +02006326 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006327 val |= PIPECONF_INTERLACED_ILK;
6328 else
6329 val |= PIPECONF_PROGRESSIVE;
6330
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006331 I915_WRITE(PIPECONF(cpu_transcoder), val);
6332 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006333
6334 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6335 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006336
6337 if (IS_BROADWELL(dev)) {
6338 val = 0;
6339
6340 switch (intel_crtc->config.pipe_bpp) {
6341 case 18:
6342 val |= PIPEMISC_DITHER_6_BPC;
6343 break;
6344 case 24:
6345 val |= PIPEMISC_DITHER_8_BPC;
6346 break;
6347 case 30:
6348 val |= PIPEMISC_DITHER_10_BPC;
6349 break;
6350 case 36:
6351 val |= PIPEMISC_DITHER_12_BPC;
6352 break;
6353 default:
6354 /* Case prevented by pipe_config_set_bpp. */
6355 BUG();
6356 }
6357
6358 if (intel_crtc->config.dither)
6359 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6360
6361 I915_WRITE(PIPEMISC(pipe), val);
6362 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006363}
6364
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006365static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006366 intel_clock_t *clock,
6367 bool *has_reduced_clock,
6368 intel_clock_t *reduced_clock)
6369{
6370 struct drm_device *dev = crtc->dev;
6371 struct drm_i915_private *dev_priv = dev->dev_private;
6372 struct intel_encoder *intel_encoder;
6373 int refclk;
6374 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006375 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006376
6377 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6378 switch (intel_encoder->type) {
6379 case INTEL_OUTPUT_LVDS:
6380 is_lvds = true;
6381 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006382 }
6383 }
6384
6385 refclk = ironlake_get_refclk(crtc);
6386
6387 /*
6388 * Returns a set of divisors for the desired target clock with the given
6389 * refclk, or FALSE. The returned values represent the clock equation:
6390 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6391 */
6392 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006393 ret = dev_priv->display.find_dpll(limit, crtc,
6394 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006395 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006396 if (!ret)
6397 return false;
6398
6399 if (is_lvds && dev_priv->lvds_downclock_avail) {
6400 /*
6401 * Ensure we match the reduced clock's P to the target clock.
6402 * If the clocks don't match, we can't switch the display clock
6403 * by using the FP0/FP1. In such case we will disable the LVDS
6404 * downclock feature.
6405 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006406 *has_reduced_clock =
6407 dev_priv->display.find_dpll(limit, crtc,
6408 dev_priv->lvds_downclock,
6409 refclk, clock,
6410 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006411 }
6412
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006413 return true;
6414}
6415
Paulo Zanonid4b19312012-11-29 11:29:32 -02006416int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6417{
6418 /*
6419 * Account for spread spectrum to avoid
6420 * oversubscribing the link. Max center spread
6421 * is 2.5%; use 5% for safety's sake.
6422 */
6423 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006424 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006425}
6426
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006427static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006428{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006429 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006430}
6431
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006432static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006433 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006434 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006435{
6436 struct drm_crtc *crtc = &intel_crtc->base;
6437 struct drm_device *dev = crtc->dev;
6438 struct drm_i915_private *dev_priv = dev->dev_private;
6439 struct intel_encoder *intel_encoder;
6440 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006441 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006442 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006443
6444 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6445 switch (intel_encoder->type) {
6446 case INTEL_OUTPUT_LVDS:
6447 is_lvds = true;
6448 break;
6449 case INTEL_OUTPUT_SDVO:
6450 case INTEL_OUTPUT_HDMI:
6451 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006452 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006453 }
6454
6455 num_connectors++;
6456 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006457
Chris Wilsonc1858122010-12-03 21:35:48 +00006458 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006459 factor = 21;
6460 if (is_lvds) {
6461 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006462 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006463 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006464 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006465 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006466 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006467
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006468 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006469 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006470
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006471 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6472 *fp2 |= FP_CB_TUNE;
6473
Chris Wilson5eddb702010-09-11 13:48:45 +01006474 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006475
Eric Anholta07d6782011-03-30 13:01:08 -07006476 if (is_lvds)
6477 dpll |= DPLLB_MODE_LVDS;
6478 else
6479 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006480
Daniel Vetteref1b4602013-06-01 17:17:04 +02006481 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6482 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006483
6484 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006485 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006486 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006487 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006488
Eric Anholta07d6782011-03-30 13:01:08 -07006489 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006490 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006491 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006492 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006493
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006494 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006495 case 5:
6496 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6497 break;
6498 case 7:
6499 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6500 break;
6501 case 10:
6502 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6503 break;
6504 case 14:
6505 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6506 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006507 }
6508
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006509 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006510 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006511 else
6512 dpll |= PLL_REF_INPUT_DREFCLK;
6513
Daniel Vetter959e16d2013-06-05 13:34:21 +02006514 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006515}
6516
Jesse Barnes79e53942008-11-07 14:24:08 -08006517static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006518 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006519 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006520{
6521 struct drm_device *dev = crtc->dev;
6522 struct drm_i915_private *dev_priv = dev->dev_private;
6523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6524 int pipe = intel_crtc->pipe;
6525 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006526 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006527 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006528 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006529 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006530 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006531 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006532 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006533 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006534
6535 for_each_encoder_on_crtc(dev, crtc, encoder) {
6536 switch (encoder->type) {
6537 case INTEL_OUTPUT_LVDS:
6538 is_lvds = true;
6539 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006540 }
6541
6542 num_connectors++;
6543 }
6544
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006545 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6546 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6547
Daniel Vetterff9a6752013-06-01 17:16:21 +02006548 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006549 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006550 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006551 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6552 return -EINVAL;
6553 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006554 /* Compat-code for transition, will disappear. */
6555 if (!intel_crtc->config.clock_set) {
6556 intel_crtc->config.dpll.n = clock.n;
6557 intel_crtc->config.dpll.m1 = clock.m1;
6558 intel_crtc->config.dpll.m2 = clock.m2;
6559 intel_crtc->config.dpll.p1 = clock.p1;
6560 intel_crtc->config.dpll.p2 = clock.p2;
6561 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006562
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006563 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006564 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006565 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006566 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006567 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006568
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006569 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006570 &fp, &reduced_clock,
6571 has_reduced_clock ? &fp2 : NULL);
6572
Daniel Vetter959e16d2013-06-05 13:34:21 +02006573 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006574 intel_crtc->config.dpll_hw_state.fp0 = fp;
6575 if (has_reduced_clock)
6576 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6577 else
6578 intel_crtc->config.dpll_hw_state.fp1 = fp;
6579
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006580 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006581 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006582 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6583 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006584 return -EINVAL;
6585 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006586 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006587 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006588
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006589 if (intel_crtc->config.has_dp_encoder)
6590 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006591
Jani Nikulad330a952014-01-21 11:24:25 +02006592 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006593 intel_crtc->lowfreq_avail = true;
6594 else
6595 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006596
Daniel Vetter8a654f32013-06-01 17:16:22 +02006597 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006598
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006599 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006600 intel_cpu_transcoder_set_m_n(intel_crtc,
6601 &intel_crtc->config.fdi_m_n);
6602 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006603
Daniel Vetter6ff93602013-04-19 11:24:36 +02006604 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006605
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006606 /* Set up the display plane register */
6607 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006608 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006609
Daniel Vetter94352cf2012-07-05 22:51:56 +02006610 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006611
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006612 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006613}
6614
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006615static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6616 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006617{
6618 struct drm_device *dev = crtc->base.dev;
6619 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006620 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006621
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006622 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6623 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6624 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6625 & ~TU_SIZE_MASK;
6626 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6627 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6628 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6629}
6630
6631static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6632 enum transcoder transcoder,
6633 struct intel_link_m_n *m_n)
6634{
6635 struct drm_device *dev = crtc->base.dev;
6636 struct drm_i915_private *dev_priv = dev->dev_private;
6637 enum pipe pipe = crtc->pipe;
6638
6639 if (INTEL_INFO(dev)->gen >= 5) {
6640 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6641 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6642 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6643 & ~TU_SIZE_MASK;
6644 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6645 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6646 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6647 } else {
6648 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6649 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6650 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6651 & ~TU_SIZE_MASK;
6652 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6653 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6654 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6655 }
6656}
6657
6658void intel_dp_get_m_n(struct intel_crtc *crtc,
6659 struct intel_crtc_config *pipe_config)
6660{
6661 if (crtc->config.has_pch_encoder)
6662 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6663 else
6664 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6665 &pipe_config->dp_m_n);
6666}
6667
Daniel Vetter72419202013-04-04 13:28:53 +02006668static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6669 struct intel_crtc_config *pipe_config)
6670{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006671 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6672 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006673}
6674
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006675static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6676 struct intel_crtc_config *pipe_config)
6677{
6678 struct drm_device *dev = crtc->base.dev;
6679 struct drm_i915_private *dev_priv = dev->dev_private;
6680 uint32_t tmp;
6681
6682 tmp = I915_READ(PF_CTL(crtc->pipe));
6683
6684 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006685 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006686 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6687 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006688
6689 /* We currently do not free assignements of panel fitters on
6690 * ivb/hsw (since we don't use the higher upscaling modes which
6691 * differentiates them) so just WARN about this case for now. */
6692 if (IS_GEN7(dev)) {
6693 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6694 PF_PIPE_SEL_IVB(crtc->pipe));
6695 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006696 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006697}
6698
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006699static void ironlake_get_plane_config(struct intel_crtc *crtc,
6700 struct intel_plane_config *plane_config)
6701{
6702 struct drm_device *dev = crtc->base.dev;
6703 struct drm_i915_private *dev_priv = dev->dev_private;
6704 u32 val, base, offset;
6705 int pipe = crtc->pipe, plane = crtc->plane;
6706 int fourcc, pixel_format;
6707 int aligned_height;
6708
Dave Airlie66e514c2014-04-03 07:51:54 +10006709 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6710 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006711 DRM_DEBUG_KMS("failed to alloc fb\n");
6712 return;
6713 }
6714
6715 val = I915_READ(DSPCNTR(plane));
6716
6717 if (INTEL_INFO(dev)->gen >= 4)
6718 if (val & DISPPLANE_TILED)
6719 plane_config->tiled = true;
6720
6721 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6722 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006723 crtc->base.primary->fb->pixel_format = fourcc;
6724 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006725 drm_format_plane_cpp(fourcc, 0) * 8;
6726
6727 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6728 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6729 offset = I915_READ(DSPOFFSET(plane));
6730 } else {
6731 if (plane_config->tiled)
6732 offset = I915_READ(DSPTILEOFF(plane));
6733 else
6734 offset = I915_READ(DSPLINOFF(plane));
6735 }
6736 plane_config->base = base;
6737
6738 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006739 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6740 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006741
6742 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006743 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006744
Dave Airlie66e514c2014-04-03 07:51:54 +10006745 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006746 plane_config->tiled);
6747
Dave Airlie66e514c2014-04-03 07:51:54 +10006748 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006749 aligned_height, PAGE_SIZE);
6750
6751 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006752 pipe, plane, crtc->base.primary->fb->width,
6753 crtc->base.primary->fb->height,
6754 crtc->base.primary->fb->bits_per_pixel, base,
6755 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006756 plane_config->size);
6757}
6758
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006759static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6760 struct intel_crtc_config *pipe_config)
6761{
6762 struct drm_device *dev = crtc->base.dev;
6763 struct drm_i915_private *dev_priv = dev->dev_private;
6764 uint32_t tmp;
6765
Daniel Vettere143a212013-07-04 12:01:15 +02006766 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006767 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006768
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006769 tmp = I915_READ(PIPECONF(crtc->pipe));
6770 if (!(tmp & PIPECONF_ENABLE))
6771 return false;
6772
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006773 switch (tmp & PIPECONF_BPC_MASK) {
6774 case PIPECONF_6BPC:
6775 pipe_config->pipe_bpp = 18;
6776 break;
6777 case PIPECONF_8BPC:
6778 pipe_config->pipe_bpp = 24;
6779 break;
6780 case PIPECONF_10BPC:
6781 pipe_config->pipe_bpp = 30;
6782 break;
6783 case PIPECONF_12BPC:
6784 pipe_config->pipe_bpp = 36;
6785 break;
6786 default:
6787 break;
6788 }
6789
Daniel Vetterab9412b2013-05-03 11:49:46 +02006790 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006791 struct intel_shared_dpll *pll;
6792
Daniel Vetter88adfff2013-03-28 10:42:01 +01006793 pipe_config->has_pch_encoder = true;
6794
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006795 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6796 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6797 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006798
6799 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006800
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006801 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006802 pipe_config->shared_dpll =
6803 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006804 } else {
6805 tmp = I915_READ(PCH_DPLL_SEL);
6806 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6807 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6808 else
6809 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6810 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006811
6812 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6813
6814 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6815 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006816
6817 tmp = pipe_config->dpll_hw_state.dpll;
6818 pipe_config->pixel_multiplier =
6819 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6820 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006821
6822 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006823 } else {
6824 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006825 }
6826
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006827 intel_get_pipe_timings(crtc, pipe_config);
6828
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006829 ironlake_get_pfit_config(crtc, pipe_config);
6830
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006831 return true;
6832}
6833
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006834static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6835{
6836 struct drm_device *dev = dev_priv->dev;
6837 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6838 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006839
6840 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006841 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006842 pipe_name(crtc->pipe));
6843
6844 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6845 WARN(plls->spll_refcount, "SPLL enabled\n");
6846 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6847 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6848 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6849 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6850 "CPU PWM1 enabled\n");
6851 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6852 "CPU PWM2 enabled\n");
6853 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6854 "PCH PWM1 enabled\n");
6855 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6856 "Utility pin enabled\n");
6857 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6858
Paulo Zanoni9926ada2014-04-01 19:39:47 -03006859 /*
6860 * In theory we can still leave IRQs enabled, as long as only the HPD
6861 * interrupts remain enabled. We used to check for that, but since it's
6862 * gen-specific and since we only disable LCPLL after we fully disable
6863 * the interrupts, the check below should be enough.
6864 */
6865 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006866}
6867
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006868static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
6869{
6870 struct drm_device *dev = dev_priv->dev;
6871
6872 if (IS_HASWELL(dev)) {
6873 mutex_lock(&dev_priv->rps.hw_lock);
6874 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
6875 val))
6876 DRM_ERROR("Failed to disable D_COMP\n");
6877 mutex_unlock(&dev_priv->rps.hw_lock);
6878 } else {
6879 I915_WRITE(D_COMP, val);
6880 }
6881 POSTING_READ(D_COMP);
6882}
6883
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006884/*
6885 * This function implements pieces of two sequences from BSpec:
6886 * - Sequence for display software to disable LCPLL
6887 * - Sequence for display software to allow package C8+
6888 * The steps implemented here are just the steps that actually touch the LCPLL
6889 * register. Callers should take care of disabling all the display engine
6890 * functions, doing the mode unset, fixing interrupts, etc.
6891 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006892static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6893 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006894{
6895 uint32_t val;
6896
6897 assert_can_disable_lcpll(dev_priv);
6898
6899 val = I915_READ(LCPLL_CTL);
6900
6901 if (switch_to_fclk) {
6902 val |= LCPLL_CD_SOURCE_FCLK;
6903 I915_WRITE(LCPLL_CTL, val);
6904
6905 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6906 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6907 DRM_ERROR("Switching to FCLK failed\n");
6908
6909 val = I915_READ(LCPLL_CTL);
6910 }
6911
6912 val |= LCPLL_PLL_DISABLE;
6913 I915_WRITE(LCPLL_CTL, val);
6914 POSTING_READ(LCPLL_CTL);
6915
6916 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6917 DRM_ERROR("LCPLL still locked\n");
6918
6919 val = I915_READ(D_COMP);
6920 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006921 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006922 ndelay(100);
6923
6924 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6925 DRM_ERROR("D_COMP RCOMP still in progress\n");
6926
6927 if (allow_power_down) {
6928 val = I915_READ(LCPLL_CTL);
6929 val |= LCPLL_POWER_DOWN_ALLOW;
6930 I915_WRITE(LCPLL_CTL, val);
6931 POSTING_READ(LCPLL_CTL);
6932 }
6933}
6934
6935/*
6936 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6937 * source.
6938 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006939static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006940{
6941 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006942 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006943
6944 val = I915_READ(LCPLL_CTL);
6945
6946 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6947 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6948 return;
6949
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006950 /*
6951 * Make sure we're not on PC8 state before disabling PC8, otherwise
6952 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6953 *
6954 * The other problem is that hsw_restore_lcpll() is called as part of
6955 * the runtime PM resume sequence, so we can't just call
6956 * gen6_gt_force_wake_get() because that function calls
6957 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6958 * while we are on the resume sequence. So to solve this problem we have
6959 * to call special forcewake code that doesn't touch runtime PM and
6960 * doesn't enable the forcewake delayed work.
6961 */
6962 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6963 if (dev_priv->uncore.forcewake_count++ == 0)
6964 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6965 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006966
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006967 if (val & LCPLL_POWER_DOWN_ALLOW) {
6968 val &= ~LCPLL_POWER_DOWN_ALLOW;
6969 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006970 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006971 }
6972
6973 val = I915_READ(D_COMP);
6974 val |= D_COMP_COMP_FORCE;
6975 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006976 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006977
6978 val = I915_READ(LCPLL_CTL);
6979 val &= ~LCPLL_PLL_DISABLE;
6980 I915_WRITE(LCPLL_CTL, val);
6981
6982 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6983 DRM_ERROR("LCPLL not locked yet\n");
6984
6985 if (val & LCPLL_CD_SOURCE_FCLK) {
6986 val = I915_READ(LCPLL_CTL);
6987 val &= ~LCPLL_CD_SOURCE_FCLK;
6988 I915_WRITE(LCPLL_CTL, val);
6989
6990 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6991 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6992 DRM_ERROR("Switching back to LCPLL failed\n");
6993 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006994
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006995 /* See the big comment above. */
6996 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6997 if (--dev_priv->uncore.forcewake_count == 0)
6998 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
6999 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007000}
7001
Paulo Zanoni765dab62014-03-07 20:08:18 -03007002/*
7003 * Package states C8 and deeper are really deep PC states that can only be
7004 * reached when all the devices on the system allow it, so even if the graphics
7005 * device allows PC8+, it doesn't mean the system will actually get to these
7006 * states. Our driver only allows PC8+ when going into runtime PM.
7007 *
7008 * The requirements for PC8+ are that all the outputs are disabled, the power
7009 * well is disabled and most interrupts are disabled, and these are also
7010 * requirements for runtime PM. When these conditions are met, we manually do
7011 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7012 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7013 * hang the machine.
7014 *
7015 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7016 * the state of some registers, so when we come back from PC8+ we need to
7017 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7018 * need to take care of the registers kept by RC6. Notice that this happens even
7019 * if we don't put the device in PCI D3 state (which is what currently happens
7020 * because of the runtime PM support).
7021 *
7022 * For more, read "Display Sequences for Package C8" on the hardware
7023 * documentation.
7024 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007025void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007026{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007027 struct drm_device *dev = dev_priv->dev;
7028 uint32_t val;
7029
Paulo Zanonic67a4702013-08-19 13:18:09 -03007030 DRM_DEBUG_KMS("Enabling package C8+\n");
7031
Paulo Zanonic67a4702013-08-19 13:18:09 -03007032 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7033 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7034 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7035 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7036 }
7037
7038 lpt_disable_clkout_dp(dev);
Paulo Zanoni730488b2014-03-07 20:12:32 -03007039 intel_runtime_pm_disable_interrupts(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007040 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanonib4d2a9a2014-03-07 20:08:04 -03007041}
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02007042
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007043void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007044{
7045 struct drm_device *dev = dev_priv->dev;
7046 uint32_t val;
7047
Paulo Zanonic67a4702013-08-19 13:18:09 -03007048 DRM_DEBUG_KMS("Disabling package C8+\n");
7049
7050 hsw_restore_lcpll(dev_priv);
Paulo Zanoni730488b2014-03-07 20:12:32 -03007051 intel_runtime_pm_restore_interrupts(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007052 lpt_init_pch_refclk(dev);
7053
7054 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7055 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7056 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7057 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7058 }
7059
7060 intel_prepare_ddi(dev);
7061 i915_gem_init_swizzling(dev);
7062 mutex_lock(&dev_priv->rps.hw_lock);
7063 gen6_update_ring_freq(dev);
7064 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007065}
7066
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007067static void snb_modeset_global_resources(struct drm_device *dev)
7068{
7069 modeset_update_crtc_power_domains(dev);
7070}
7071
Imre Deak4f074122013-10-16 17:25:51 +03007072static void haswell_modeset_global_resources(struct drm_device *dev)
7073{
Paulo Zanonida723562013-12-19 11:54:51 -02007074 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007075}
7076
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007077static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007078 int x, int y,
7079 struct drm_framebuffer *fb)
7080{
7081 struct drm_device *dev = crtc->dev;
7082 struct drm_i915_private *dev_priv = dev->dev_private;
7083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007084 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007085 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007086
Paulo Zanoni566b7342013-11-25 15:27:08 -02007087 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007088 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007089 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007090
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007091 if (intel_crtc->config.has_dp_encoder)
7092 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007093
7094 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007095
Daniel Vetter8a654f32013-06-01 17:16:22 +02007096 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007097
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007098 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007099 intel_cpu_transcoder_set_m_n(intel_crtc,
7100 &intel_crtc->config.fdi_m_n);
7101 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007102
Daniel Vetter6ff93602013-04-19 11:24:36 +02007103 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007104
Daniel Vetter50f3b012013-03-27 00:44:56 +01007105 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007106
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007107 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007108 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007109 POSTING_READ(DSPCNTR(plane));
7110
7111 ret = intel_pipe_set_base(crtc, x, y, fb);
7112
Jesse Barnes79e53942008-11-07 14:24:08 -08007113 return ret;
7114}
7115
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007116static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7117 struct intel_crtc_config *pipe_config)
7118{
7119 struct drm_device *dev = crtc->base.dev;
7120 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007121 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007122 uint32_t tmp;
7123
Imre Deakb5482bd2014-03-05 16:20:55 +02007124 if (!intel_display_power_enabled(dev_priv,
7125 POWER_DOMAIN_PIPE(crtc->pipe)))
7126 return false;
7127
Daniel Vettere143a212013-07-04 12:01:15 +02007128 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007129 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7130
Daniel Vettereccb1402013-05-22 00:50:22 +02007131 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7132 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7133 enum pipe trans_edp_pipe;
7134 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7135 default:
7136 WARN(1, "unknown pipe linked to edp transcoder\n");
7137 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7138 case TRANS_DDI_EDP_INPUT_A_ON:
7139 trans_edp_pipe = PIPE_A;
7140 break;
7141 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7142 trans_edp_pipe = PIPE_B;
7143 break;
7144 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7145 trans_edp_pipe = PIPE_C;
7146 break;
7147 }
7148
7149 if (trans_edp_pipe == crtc->pipe)
7150 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7151 }
7152
Imre Deakda7e29b2014-02-18 00:02:02 +02007153 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007154 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007155 return false;
7156
Daniel Vettereccb1402013-05-22 00:50:22 +02007157 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007158 if (!(tmp & PIPECONF_ENABLE))
7159 return false;
7160
Daniel Vetter88adfff2013-03-28 10:42:01 +01007161 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007162 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007163 * DDI E. So just check whether this pipe is wired to DDI E and whether
7164 * the PCH transcoder is on.
7165 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007166 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007167 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007168 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007169 pipe_config->has_pch_encoder = true;
7170
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007171 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7172 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7173 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007174
7175 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007176 }
7177
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007178 intel_get_pipe_timings(crtc, pipe_config);
7179
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007180 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007181 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007182 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007183
Jesse Barnese59150d2014-01-07 13:30:45 -08007184 if (IS_HASWELL(dev))
7185 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7186 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007187
Daniel Vetter6c49f242013-06-06 12:45:25 +02007188 pipe_config->pixel_multiplier = 1;
7189
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007190 return true;
7191}
7192
Eric Anholtf564048e2011-03-30 13:01:02 -07007193static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007194 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007195 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007196{
7197 struct drm_device *dev = crtc->dev;
7198 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007199 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007201 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007202 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007203 int ret;
7204
Eric Anholt0b701d22011-03-30 13:01:03 -07007205 drm_vblank_pre_modeset(dev, pipe);
7206
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007207 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7208
Jesse Barnes79e53942008-11-07 14:24:08 -08007209 drm_vblank_post_modeset(dev, pipe);
7210
Daniel Vetter9256aa12012-10-31 19:26:13 +01007211 if (ret != 0)
7212 return ret;
7213
7214 for_each_encoder_on_crtc(dev, crtc, encoder) {
7215 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7216 encoder->base.base.id,
7217 drm_get_encoder_name(&encoder->base),
7218 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007219 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007220 }
7221
7222 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007223}
7224
Jani Nikula1a915102013-10-16 12:34:48 +03007225static struct {
7226 int clock;
7227 u32 config;
7228} hdmi_audio_clock[] = {
7229 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7230 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7231 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7232 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7233 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7234 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7235 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7236 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7237 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7238 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7239};
7240
7241/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7242static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7243{
7244 int i;
7245
7246 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7247 if (mode->clock == hdmi_audio_clock[i].clock)
7248 break;
7249 }
7250
7251 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7252 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7253 i = 1;
7254 }
7255
7256 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7257 hdmi_audio_clock[i].clock,
7258 hdmi_audio_clock[i].config);
7259
7260 return hdmi_audio_clock[i].config;
7261}
7262
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007263static bool intel_eld_uptodate(struct drm_connector *connector,
7264 int reg_eldv, uint32_t bits_eldv,
7265 int reg_elda, uint32_t bits_elda,
7266 int reg_edid)
7267{
7268 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7269 uint8_t *eld = connector->eld;
7270 uint32_t i;
7271
7272 i = I915_READ(reg_eldv);
7273 i &= bits_eldv;
7274
7275 if (!eld[0])
7276 return !i;
7277
7278 if (!i)
7279 return false;
7280
7281 i = I915_READ(reg_elda);
7282 i &= ~bits_elda;
7283 I915_WRITE(reg_elda, i);
7284
7285 for (i = 0; i < eld[2]; i++)
7286 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7287 return false;
7288
7289 return true;
7290}
7291
Wu Fengguange0dac652011-09-05 14:25:34 +08007292static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007293 struct drm_crtc *crtc,
7294 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007295{
7296 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7297 uint8_t *eld = connector->eld;
7298 uint32_t eldv;
7299 uint32_t len;
7300 uint32_t i;
7301
7302 i = I915_READ(G4X_AUD_VID_DID);
7303
7304 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7305 eldv = G4X_ELDV_DEVCL_DEVBLC;
7306 else
7307 eldv = G4X_ELDV_DEVCTG;
7308
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007309 if (intel_eld_uptodate(connector,
7310 G4X_AUD_CNTL_ST, eldv,
7311 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7312 G4X_HDMIW_HDMIEDID))
7313 return;
7314
Wu Fengguange0dac652011-09-05 14:25:34 +08007315 i = I915_READ(G4X_AUD_CNTL_ST);
7316 i &= ~(eldv | G4X_ELD_ADDR);
7317 len = (i >> 9) & 0x1f; /* ELD buffer size */
7318 I915_WRITE(G4X_AUD_CNTL_ST, i);
7319
7320 if (!eld[0])
7321 return;
7322
7323 len = min_t(uint8_t, eld[2], len);
7324 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7325 for (i = 0; i < len; i++)
7326 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7327
7328 i = I915_READ(G4X_AUD_CNTL_ST);
7329 i |= eldv;
7330 I915_WRITE(G4X_AUD_CNTL_ST, i);
7331}
7332
Wang Xingchao83358c852012-08-16 22:43:37 +08007333static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007334 struct drm_crtc *crtc,
7335 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007336{
7337 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7338 uint8_t *eld = connector->eld;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007340 uint32_t eldv;
7341 uint32_t i;
7342 int len;
7343 int pipe = to_intel_crtc(crtc)->pipe;
7344 int tmp;
7345
7346 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7347 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7348 int aud_config = HSW_AUD_CFG(pipe);
7349 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7350
Wang Xingchao83358c852012-08-16 22:43:37 +08007351 /* Audio output enable */
7352 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7353 tmp = I915_READ(aud_cntrl_st2);
7354 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7355 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007356 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007357
Daniel Vetterc7905792014-04-16 16:56:09 +02007358 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007359
7360 /* Set ELD valid state */
7361 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007362 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007363 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7364 I915_WRITE(aud_cntrl_st2, tmp);
7365 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007366 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007367
7368 /* Enable HDMI mode */
7369 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007370 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007371 /* clear N_programing_enable and N_value_index */
7372 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7373 I915_WRITE(aud_config, tmp);
7374
7375 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7376
7377 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007378 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007379
7380 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7381 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7382 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7383 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007384 } else {
7385 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7386 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007387
7388 if (intel_eld_uptodate(connector,
7389 aud_cntrl_st2, eldv,
7390 aud_cntl_st, IBX_ELD_ADDRESS,
7391 hdmiw_hdmiedid))
7392 return;
7393
7394 i = I915_READ(aud_cntrl_st2);
7395 i &= ~eldv;
7396 I915_WRITE(aud_cntrl_st2, i);
7397
7398 if (!eld[0])
7399 return;
7400
7401 i = I915_READ(aud_cntl_st);
7402 i &= ~IBX_ELD_ADDRESS;
7403 I915_WRITE(aud_cntl_st, i);
7404 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7405 DRM_DEBUG_DRIVER("port num:%d\n", i);
7406
7407 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7408 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7409 for (i = 0; i < len; i++)
7410 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7411
7412 i = I915_READ(aud_cntrl_st2);
7413 i |= eldv;
7414 I915_WRITE(aud_cntrl_st2, i);
7415
7416}
7417
Wu Fengguange0dac652011-09-05 14:25:34 +08007418static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007419 struct drm_crtc *crtc,
7420 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007421{
7422 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7423 uint8_t *eld = connector->eld;
7424 uint32_t eldv;
7425 uint32_t i;
7426 int len;
7427 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007428 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007429 int aud_cntl_st;
7430 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007431 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007432
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007433 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007434 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7435 aud_config = IBX_AUD_CFG(pipe);
7436 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007437 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007438 } else if (IS_VALLEYVIEW(connector->dev)) {
7439 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7440 aud_config = VLV_AUD_CFG(pipe);
7441 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7442 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007443 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007444 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7445 aud_config = CPT_AUD_CFG(pipe);
7446 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007447 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007448 }
7449
Wang Xingchao9b138a82012-08-09 16:52:18 +08007450 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007451
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007452 if (IS_VALLEYVIEW(connector->dev)) {
7453 struct intel_encoder *intel_encoder;
7454 struct intel_digital_port *intel_dig_port;
7455
7456 intel_encoder = intel_attached_encoder(connector);
7457 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7458 i = intel_dig_port->port;
7459 } else {
7460 i = I915_READ(aud_cntl_st);
7461 i = (i >> 29) & DIP_PORT_SEL_MASK;
7462 /* DIP_Port_Select, 0x1 = PortB */
7463 }
7464
Wu Fengguange0dac652011-09-05 14:25:34 +08007465 if (!i) {
7466 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7467 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007468 eldv = IBX_ELD_VALIDB;
7469 eldv |= IBX_ELD_VALIDB << 4;
7470 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007471 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007472 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007473 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007474 }
7475
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7477 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7478 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007479 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007480 } else {
7481 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7482 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007483
7484 if (intel_eld_uptodate(connector,
7485 aud_cntrl_st2, eldv,
7486 aud_cntl_st, IBX_ELD_ADDRESS,
7487 hdmiw_hdmiedid))
7488 return;
7489
Wu Fengguange0dac652011-09-05 14:25:34 +08007490 i = I915_READ(aud_cntrl_st2);
7491 i &= ~eldv;
7492 I915_WRITE(aud_cntrl_st2, i);
7493
7494 if (!eld[0])
7495 return;
7496
Wu Fengguange0dac652011-09-05 14:25:34 +08007497 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007498 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007499 I915_WRITE(aud_cntl_st, i);
7500
7501 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7502 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7503 for (i = 0; i < len; i++)
7504 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7505
7506 i = I915_READ(aud_cntrl_st2);
7507 i |= eldv;
7508 I915_WRITE(aud_cntrl_st2, i);
7509}
7510
7511void intel_write_eld(struct drm_encoder *encoder,
7512 struct drm_display_mode *mode)
7513{
7514 struct drm_crtc *crtc = encoder->crtc;
7515 struct drm_connector *connector;
7516 struct drm_device *dev = encoder->dev;
7517 struct drm_i915_private *dev_priv = dev->dev_private;
7518
7519 connector = drm_select_eld(encoder, mode);
7520 if (!connector)
7521 return;
7522
7523 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7524 connector->base.id,
7525 drm_get_connector_name(connector),
7526 connector->encoder->base.id,
7527 drm_get_encoder_name(connector->encoder));
7528
7529 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7530
7531 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007532 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007533}
7534
Chris Wilson560b85b2010-08-07 11:01:38 +01007535static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7536{
7537 struct drm_device *dev = crtc->dev;
7538 struct drm_i915_private *dev_priv = dev->dev_private;
7539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7540 bool visible = base != 0;
7541 u32 cntl;
7542
7543 if (intel_crtc->cursor_visible == visible)
7544 return;
7545
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007546 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007547 if (visible) {
7548 /* On these chipsets we can only modify the base whilst
7549 * the cursor is disabled.
7550 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007551 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007552
7553 cntl &= ~(CURSOR_FORMAT_MASK);
7554 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7555 cntl |= CURSOR_ENABLE |
7556 CURSOR_GAMMA_ENABLE |
7557 CURSOR_FORMAT_ARGB;
7558 } else
7559 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007560 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007561
7562 intel_crtc->cursor_visible = visible;
7563}
7564
7565static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7566{
7567 struct drm_device *dev = crtc->dev;
7568 struct drm_i915_private *dev_priv = dev->dev_private;
7569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7570 int pipe = intel_crtc->pipe;
7571 bool visible = base != 0;
7572
7573 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307574 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007575 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007576 if (base) {
7577 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307578 cntl |= MCURSOR_GAMMA_ENABLE;
7579
7580 switch (width) {
7581 case 64:
7582 cntl |= CURSOR_MODE_64_ARGB_AX;
7583 break;
7584 case 128:
7585 cntl |= CURSOR_MODE_128_ARGB_AX;
7586 break;
7587 case 256:
7588 cntl |= CURSOR_MODE_256_ARGB_AX;
7589 break;
7590 default:
7591 WARN_ON(1);
7592 return;
7593 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007594 cntl |= pipe << 28; /* Connect to correct pipe */
7595 } else {
7596 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7597 cntl |= CURSOR_MODE_DISABLE;
7598 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007599 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007600
7601 intel_crtc->cursor_visible = visible;
7602 }
7603 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007604 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007605 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007606 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007607}
7608
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007609static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7610{
7611 struct drm_device *dev = crtc->dev;
7612 struct drm_i915_private *dev_priv = dev->dev_private;
7613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7614 int pipe = intel_crtc->pipe;
7615 bool visible = base != 0;
7616
7617 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307618 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007619 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7620 if (base) {
7621 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307622 cntl |= MCURSOR_GAMMA_ENABLE;
7623 switch (width) {
7624 case 64:
7625 cntl |= CURSOR_MODE_64_ARGB_AX;
7626 break;
7627 case 128:
7628 cntl |= CURSOR_MODE_128_ARGB_AX;
7629 break;
7630 case 256:
7631 cntl |= CURSOR_MODE_256_ARGB_AX;
7632 break;
7633 default:
7634 WARN_ON(1);
7635 return;
7636 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007637 } else {
7638 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7639 cntl |= CURSOR_MODE_DISABLE;
7640 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007641 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007642 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007643 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7644 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007645 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7646
7647 intel_crtc->cursor_visible = visible;
7648 }
7649 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007650 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007651 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007652 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007653}
7654
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007655/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007656static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7657 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007658{
7659 struct drm_device *dev = crtc->dev;
7660 struct drm_i915_private *dev_priv = dev->dev_private;
7661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7662 int pipe = intel_crtc->pipe;
7663 int x = intel_crtc->cursor_x;
7664 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007665 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007666 bool visible;
7667
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007668 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007669 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007670
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007671 if (x >= intel_crtc->config.pipe_src_w)
7672 base = 0;
7673
7674 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007675 base = 0;
7676
7677 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007678 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007679 base = 0;
7680
7681 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7682 x = -x;
7683 }
7684 pos |= x << CURSOR_X_SHIFT;
7685
7686 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007687 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007688 base = 0;
7689
7690 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7691 y = -y;
7692 }
7693 pos |= y << CURSOR_Y_SHIFT;
7694
7695 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007696 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007697 return;
7698
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007699 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007700 I915_WRITE(CURPOS_IVB(pipe), pos);
7701 ivb_update_cursor(crtc, base);
7702 } else {
7703 I915_WRITE(CURPOS(pipe), pos);
7704 if (IS_845G(dev) || IS_I865G(dev))
7705 i845_update_cursor(crtc, base);
7706 else
7707 i9xx_update_cursor(crtc, base);
7708 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007709}
7710
Jesse Barnes79e53942008-11-07 14:24:08 -08007711static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007712 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007713 uint32_t handle,
7714 uint32_t width, uint32_t height)
7715{
7716 struct drm_device *dev = crtc->dev;
7717 struct drm_i915_private *dev_priv = dev->dev_private;
7718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007719 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007720 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007721 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007722 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007723
Jesse Barnes79e53942008-11-07 14:24:08 -08007724 /* if we want to turn off the cursor ignore width and height */
7725 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007726 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007727 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007728 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007729 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007730 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007731 }
7732
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307733 /* Check for which cursor types we support */
7734 if (!((width == 64 && height == 64) ||
7735 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7736 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7737 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007738 return -EINVAL;
7739 }
7740
Chris Wilson05394f32010-11-08 19:18:58 +00007741 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007742 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007743 return -ENOENT;
7744
Chris Wilson05394f32010-11-08 19:18:58 +00007745 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007746 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007747 ret = -ENOMEM;
7748 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007749 }
7750
Dave Airlie71acb5e2008-12-30 20:31:46 +10007751 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007752 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007753 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007754 unsigned alignment;
7755
Chris Wilsond9e86c02010-11-10 16:40:20 +00007756 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007757 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007758 ret = -EINVAL;
7759 goto fail_locked;
7760 }
7761
Chris Wilson693db182013-03-05 14:52:39 +00007762 /* Note that the w/a also requires 2 PTE of padding following
7763 * the bo. We currently fill all unused PTE with the shadow
7764 * page and so we should always have valid PTE following the
7765 * cursor preventing the VT-d warning.
7766 */
7767 alignment = 0;
7768 if (need_vtd_wa(dev))
7769 alignment = 64*1024;
7770
7771 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007772 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007773 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007774 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007775 }
7776
Chris Wilsond9e86c02010-11-10 16:40:20 +00007777 ret = i915_gem_object_put_fence(obj);
7778 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007779 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007780 goto fail_unpin;
7781 }
7782
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007783 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007784 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007785 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007786 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007787 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7788 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007789 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007790 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007791 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007792 }
Chris Wilson05394f32010-11-08 19:18:58 +00007793 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007794 }
7795
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007796 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007797 I915_WRITE(CURSIZE, (height << 12) | width);
7798
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007799 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007800 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007801 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007802 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007803 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7804 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007805 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007806 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007807 }
Jesse Barnes80824002009-09-10 15:28:06 -07007808
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007809 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007810
Chris Wilson64f962e2014-03-26 12:38:15 +00007811 old_width = intel_crtc->cursor_width;
7812
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007813 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007814 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007815 intel_crtc->cursor_width = width;
7816 intel_crtc->cursor_height = height;
7817
Chris Wilson64f962e2014-03-26 12:38:15 +00007818 if (intel_crtc->active) {
7819 if (old_width != width)
7820 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007821 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00007822 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007823
Jesse Barnes79e53942008-11-07 14:24:08 -08007824 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007825fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007826 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007827fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007828 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007829fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007830 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007831 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007832}
7833
7834static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7835{
Jesse Barnes79e53942008-11-07 14:24:08 -08007836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007837
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007838 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7839 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007840
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007841 if (intel_crtc->active)
7842 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007843
7844 return 0;
7845}
7846
Jesse Barnes79e53942008-11-07 14:24:08 -08007847static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007848 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007849{
James Simmons72034252010-08-03 01:33:19 +01007850 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007852
James Simmons72034252010-08-03 01:33:19 +01007853 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007854 intel_crtc->lut_r[i] = red[i] >> 8;
7855 intel_crtc->lut_g[i] = green[i] >> 8;
7856 intel_crtc->lut_b[i] = blue[i] >> 8;
7857 }
7858
7859 intel_crtc_load_lut(crtc);
7860}
7861
Jesse Barnes79e53942008-11-07 14:24:08 -08007862/* VESA 640x480x72Hz mode to set on the pipe */
7863static struct drm_display_mode load_detect_mode = {
7864 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7865 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7866};
7867
Daniel Vettera8bb6812014-02-10 18:00:39 +01007868struct drm_framebuffer *
7869__intel_framebuffer_create(struct drm_device *dev,
7870 struct drm_mode_fb_cmd2 *mode_cmd,
7871 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007872{
7873 struct intel_framebuffer *intel_fb;
7874 int ret;
7875
7876 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7877 if (!intel_fb) {
7878 drm_gem_object_unreference_unlocked(&obj->base);
7879 return ERR_PTR(-ENOMEM);
7880 }
7881
7882 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007883 if (ret)
7884 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007885
7886 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007887err:
7888 drm_gem_object_unreference_unlocked(&obj->base);
7889 kfree(intel_fb);
7890
7891 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007892}
7893
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007894static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007895intel_framebuffer_create(struct drm_device *dev,
7896 struct drm_mode_fb_cmd2 *mode_cmd,
7897 struct drm_i915_gem_object *obj)
7898{
7899 struct drm_framebuffer *fb;
7900 int ret;
7901
7902 ret = i915_mutex_lock_interruptible(dev);
7903 if (ret)
7904 return ERR_PTR(ret);
7905 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7906 mutex_unlock(&dev->struct_mutex);
7907
7908 return fb;
7909}
7910
Chris Wilsond2dff872011-04-19 08:36:26 +01007911static u32
7912intel_framebuffer_pitch_for_width(int width, int bpp)
7913{
7914 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7915 return ALIGN(pitch, 64);
7916}
7917
7918static u32
7919intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7920{
7921 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7922 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7923}
7924
7925static struct drm_framebuffer *
7926intel_framebuffer_create_for_mode(struct drm_device *dev,
7927 struct drm_display_mode *mode,
7928 int depth, int bpp)
7929{
7930 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007931 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007932
7933 obj = i915_gem_alloc_object(dev,
7934 intel_framebuffer_size_for_mode(mode, bpp));
7935 if (obj == NULL)
7936 return ERR_PTR(-ENOMEM);
7937
7938 mode_cmd.width = mode->hdisplay;
7939 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007940 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7941 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007942 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007943
7944 return intel_framebuffer_create(dev, &mode_cmd, obj);
7945}
7946
7947static struct drm_framebuffer *
7948mode_fits_in_fbdev(struct drm_device *dev,
7949 struct drm_display_mode *mode)
7950{
Daniel Vetter4520f532013-10-09 09:18:51 +02007951#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007952 struct drm_i915_private *dev_priv = dev->dev_private;
7953 struct drm_i915_gem_object *obj;
7954 struct drm_framebuffer *fb;
7955
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007956 if (!dev_priv->fbdev)
7957 return NULL;
7958
7959 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007960 return NULL;
7961
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007962 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007963 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01007964
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007965 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007966 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7967 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007968 return NULL;
7969
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007970 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007971 return NULL;
7972
7973 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007974#else
7975 return NULL;
7976#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007977}
7978
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007979bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007980 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007981 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007982{
7983 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007984 struct intel_encoder *intel_encoder =
7985 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007986 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007987 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007988 struct drm_crtc *crtc = NULL;
7989 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007990 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007991 int i = -1;
7992
Chris Wilsond2dff872011-04-19 08:36:26 +01007993 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7994 connector->base.id, drm_get_connector_name(connector),
7995 encoder->base.id, drm_get_encoder_name(encoder));
7996
Jesse Barnes79e53942008-11-07 14:24:08 -08007997 /*
7998 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007999 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008000 * - if the connector already has an assigned crtc, use it (but make
8001 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008002 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008003 * - try to find the first unused crtc that can drive this connector,
8004 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008005 */
8006
8007 /* See if we already have a CRTC for this connector */
8008 if (encoder->crtc) {
8009 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008010
Daniel Vetter7b240562012-12-12 00:35:33 +01008011 mutex_lock(&crtc->mutex);
8012
Daniel Vetter24218aa2012-08-12 19:27:11 +02008013 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008014 old->load_detect_temp = false;
8015
8016 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008017 if (connector->dpms != DRM_MODE_DPMS_ON)
8018 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008019
Chris Wilson71731882011-04-19 23:10:58 +01008020 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008021 }
8022
8023 /* Find an unused one (if possible) */
8024 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8025 i++;
8026 if (!(encoder->possible_crtcs & (1 << i)))
8027 continue;
8028 if (!possible_crtc->enabled) {
8029 crtc = possible_crtc;
8030 break;
8031 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008032 }
8033
8034 /*
8035 * If we didn't find an unused CRTC, don't use any.
8036 */
8037 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008038 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8039 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008040 }
8041
Daniel Vetter7b240562012-12-12 00:35:33 +01008042 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008043 intel_encoder->new_crtc = to_intel_crtc(crtc);
8044 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008045
8046 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008047 intel_crtc->new_enabled = true;
8048 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008049 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008050 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008051 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008052
Chris Wilson64927112011-04-20 07:25:26 +01008053 if (!mode)
8054 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008055
Chris Wilsond2dff872011-04-19 08:36:26 +01008056 /* We need a framebuffer large enough to accommodate all accesses
8057 * that the plane may generate whilst we perform load detection.
8058 * We can not rely on the fbcon either being present (we get called
8059 * during its initialisation to detect all boot displays, or it may
8060 * not even exist) or that it is large enough to satisfy the
8061 * requested mode.
8062 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008063 fb = mode_fits_in_fbdev(dev, mode);
8064 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008065 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008066 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8067 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008068 } else
8069 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008070 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008071 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008072 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008073 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008074
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008075 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008076 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008077 if (old->release_fb)
8078 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008079 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008080 }
Chris Wilson71731882011-04-19 23:10:58 +01008081
Jesse Barnes79e53942008-11-07 14:24:08 -08008082 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008083 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008084 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008085
8086 fail:
8087 intel_crtc->new_enabled = crtc->enabled;
8088 if (intel_crtc->new_enabled)
8089 intel_crtc->new_config = &intel_crtc->config;
8090 else
8091 intel_crtc->new_config = NULL;
8092 mutex_unlock(&crtc->mutex);
8093 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008094}
8095
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008096void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008097 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008098{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008099 struct intel_encoder *intel_encoder =
8100 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008101 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008102 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008104
Chris Wilsond2dff872011-04-19 08:36:26 +01008105 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8106 connector->base.id, drm_get_connector_name(connector),
8107 encoder->base.id, drm_get_encoder_name(encoder));
8108
Chris Wilson8261b192011-04-19 23:18:09 +01008109 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008110 to_intel_connector(connector)->new_encoder = NULL;
8111 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008112 intel_crtc->new_enabled = false;
8113 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008114 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008115
Daniel Vetter36206362012-12-10 20:42:17 +01008116 if (old->release_fb) {
8117 drm_framebuffer_unregister_private(old->release_fb);
8118 drm_framebuffer_unreference(old->release_fb);
8119 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008120
Daniel Vetter67c96402013-01-23 16:25:09 +00008121 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008122 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008123 }
8124
Eric Anholtc751ce42010-03-25 11:48:48 -07008125 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008126 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8127 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008128
8129 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008130}
8131
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008132static int i9xx_pll_refclk(struct drm_device *dev,
8133 const struct intel_crtc_config *pipe_config)
8134{
8135 struct drm_i915_private *dev_priv = dev->dev_private;
8136 u32 dpll = pipe_config->dpll_hw_state.dpll;
8137
8138 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008139 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008140 else if (HAS_PCH_SPLIT(dev))
8141 return 120000;
8142 else if (!IS_GEN2(dev))
8143 return 96000;
8144 else
8145 return 48000;
8146}
8147
Jesse Barnes79e53942008-11-07 14:24:08 -08008148/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008149static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8150 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008151{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008152 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008153 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008154 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008155 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008156 u32 fp;
8157 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008158 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008159
8160 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008161 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008162 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008163 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008164
8165 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008166 if (IS_PINEVIEW(dev)) {
8167 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8168 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008169 } else {
8170 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8171 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8172 }
8173
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008174 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008175 if (IS_PINEVIEW(dev))
8176 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8177 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008178 else
8179 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008180 DPLL_FPA01_P1_POST_DIV_SHIFT);
8181
8182 switch (dpll & DPLL_MODE_MASK) {
8183 case DPLLB_MODE_DAC_SERIAL:
8184 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8185 5 : 10;
8186 break;
8187 case DPLLB_MODE_LVDS:
8188 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8189 7 : 14;
8190 break;
8191 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008192 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008193 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008194 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008195 }
8196
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008197 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008198 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008199 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008200 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008201 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008202 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008203 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008204
8205 if (is_lvds) {
8206 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8207 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008208
8209 if (lvds & LVDS_CLKB_POWER_UP)
8210 clock.p2 = 7;
8211 else
8212 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008213 } else {
8214 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8215 clock.p1 = 2;
8216 else {
8217 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8218 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8219 }
8220 if (dpll & PLL_P2_DIVIDE_BY_4)
8221 clock.p2 = 4;
8222 else
8223 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008224 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008225
8226 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008227 }
8228
Ville Syrjälä18442d02013-09-13 16:00:08 +03008229 /*
8230 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008231 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008232 * encoder's get_config() function.
8233 */
8234 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008235}
8236
Ville Syrjälä6878da02013-09-13 15:59:11 +03008237int intel_dotclock_calculate(int link_freq,
8238 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008239{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008240 /*
8241 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008242 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008243 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008244 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008245 *
8246 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008247 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008248 */
8249
Ville Syrjälä6878da02013-09-13 15:59:11 +03008250 if (!m_n->link_n)
8251 return 0;
8252
8253 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8254}
8255
Ville Syrjälä18442d02013-09-13 16:00:08 +03008256static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8257 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008258{
8259 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008260
8261 /* read out port_clock from the DPLL */
8262 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008263
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008264 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008265 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008266 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008267 * agree once we know their relationship in the encoder's
8268 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008269 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008270 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008271 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8272 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008273}
8274
8275/** Returns the currently programmed mode of the given pipe. */
8276struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8277 struct drm_crtc *crtc)
8278{
Jesse Barnes548f2452011-02-17 10:40:53 -08008279 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008281 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008282 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008283 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008284 int htot = I915_READ(HTOTAL(cpu_transcoder));
8285 int hsync = I915_READ(HSYNC(cpu_transcoder));
8286 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8287 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008288 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008289
8290 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8291 if (!mode)
8292 return NULL;
8293
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008294 /*
8295 * Construct a pipe_config sufficient for getting the clock info
8296 * back out of crtc_clock_get.
8297 *
8298 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8299 * to use a real value here instead.
8300 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008301 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008302 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008303 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8304 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8305 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008306 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8307
Ville Syrjälä773ae032013-09-23 17:48:20 +03008308 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008309 mode->hdisplay = (htot & 0xffff) + 1;
8310 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8311 mode->hsync_start = (hsync & 0xffff) + 1;
8312 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8313 mode->vdisplay = (vtot & 0xffff) + 1;
8314 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8315 mode->vsync_start = (vsync & 0xffff) + 1;
8316 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8317
8318 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008319
8320 return mode;
8321}
8322
Daniel Vetter3dec0092010-08-20 21:40:52 +02008323static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008324{
8325 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008326 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008327 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8328 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008329 int dpll_reg = DPLL(pipe);
8330 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008331
Eric Anholtbad720f2009-10-22 16:11:14 -07008332 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008333 return;
8334
8335 if (!dev_priv->lvds_downclock_avail)
8336 return;
8337
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008338 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008339 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008340 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008341
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008342 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008343
8344 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8345 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008346 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008347
Jesse Barnes652c3932009-08-17 13:31:43 -07008348 dpll = I915_READ(dpll_reg);
8349 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008350 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008351 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008352}
8353
8354static void intel_decrease_pllclock(struct drm_crtc *crtc)
8355{
8356 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008357 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008359
Eric Anholtbad720f2009-10-22 16:11:14 -07008360 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008361 return;
8362
8363 if (!dev_priv->lvds_downclock_avail)
8364 return;
8365
8366 /*
8367 * Since this is called by a timer, we should never get here in
8368 * the manual case.
8369 */
8370 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008371 int pipe = intel_crtc->pipe;
8372 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008373 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008374
Zhao Yakui44d98a62009-10-09 11:39:40 +08008375 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008376
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008377 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008378
Chris Wilson074b5e12012-05-02 12:07:06 +01008379 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008380 dpll |= DISPLAY_RATE_SELECT_FPA1;
8381 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008382 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008383 dpll = I915_READ(dpll_reg);
8384 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008385 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008386 }
8387
8388}
8389
Chris Wilsonf047e392012-07-21 12:31:41 +01008390void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008391{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008392 struct drm_i915_private *dev_priv = dev->dev_private;
8393
Chris Wilsonf62a0072014-02-21 17:55:39 +00008394 if (dev_priv->mm.busy)
8395 return;
8396
Paulo Zanoni43694d62014-03-07 20:08:08 -03008397 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008398 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008399 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008400}
8401
8402void intel_mark_idle(struct drm_device *dev)
8403{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008404 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008405 struct drm_crtc *crtc;
8406
Chris Wilsonf62a0072014-02-21 17:55:39 +00008407 if (!dev_priv->mm.busy)
8408 return;
8409
8410 dev_priv->mm.busy = false;
8411
Jani Nikulad330a952014-01-21 11:24:25 +02008412 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008413 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008414
8415 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008416 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008417 continue;
8418
8419 intel_decrease_pllclock(crtc);
8420 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008421
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008422 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008423 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008424
8425out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008426 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008427}
8428
Chris Wilsonc65355b2013-06-06 16:53:41 -03008429void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8430 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008431{
8432 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008433 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008434
Jani Nikulad330a952014-01-21 11:24:25 +02008435 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008436 return;
8437
Jesse Barnes652c3932009-08-17 13:31:43 -07008438 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008439 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008440 continue;
8441
Matt Roperf4510a22014-04-01 15:22:40 -07008442 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008443 continue;
8444
8445 intel_increase_pllclock(crtc);
8446 if (ring && intel_fbc_enabled(dev))
8447 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008448 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008449}
8450
Jesse Barnes79e53942008-11-07 14:24:08 -08008451static void intel_crtc_destroy(struct drm_crtc *crtc)
8452{
8453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008454 struct drm_device *dev = crtc->dev;
8455 struct intel_unpin_work *work;
8456 unsigned long flags;
8457
8458 spin_lock_irqsave(&dev->event_lock, flags);
8459 work = intel_crtc->unpin_work;
8460 intel_crtc->unpin_work = NULL;
8461 spin_unlock_irqrestore(&dev->event_lock, flags);
8462
8463 if (work) {
8464 cancel_work_sync(&work->work);
8465 kfree(work);
8466 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008467
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008468 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8469
Jesse Barnes79e53942008-11-07 14:24:08 -08008470 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008471
Jesse Barnes79e53942008-11-07 14:24:08 -08008472 kfree(intel_crtc);
8473}
8474
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008475static void intel_unpin_work_fn(struct work_struct *__work)
8476{
8477 struct intel_unpin_work *work =
8478 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008479 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008480
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008481 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008482 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008483 drm_gem_object_unreference(&work->pending_flip_obj->base);
8484 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008485
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008486 intel_update_fbc(dev);
8487 mutex_unlock(&dev->struct_mutex);
8488
8489 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8490 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8491
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008492 kfree(work);
8493}
8494
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008495static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008496 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008497{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008498 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8500 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008501 unsigned long flags;
8502
8503 /* Ignore early vblank irqs */
8504 if (intel_crtc == NULL)
8505 return;
8506
8507 spin_lock_irqsave(&dev->event_lock, flags);
8508 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008509
8510 /* Ensure we don't miss a work->pending update ... */
8511 smp_rmb();
8512
8513 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008514 spin_unlock_irqrestore(&dev->event_lock, flags);
8515 return;
8516 }
8517
Chris Wilsone7d841c2012-12-03 11:36:30 +00008518 /* and that the unpin work is consistent wrt ->pending. */
8519 smp_rmb();
8520
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008521 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008522
Rob Clark45a066e2012-10-08 14:50:40 -05008523 if (work->event)
8524 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008525
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008526 drm_vblank_put(dev, intel_crtc->pipe);
8527
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008528 spin_unlock_irqrestore(&dev->event_lock, flags);
8529
Daniel Vetter2c10d572012-12-20 21:24:07 +01008530 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008531
8532 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008533
8534 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008535}
8536
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008537void intel_finish_page_flip(struct drm_device *dev, int pipe)
8538{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008539 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008540 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8541
Mario Kleiner49b14a52010-12-09 07:00:07 +01008542 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008543}
8544
8545void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8546{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008547 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008548 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8549
Mario Kleiner49b14a52010-12-09 07:00:07 +01008550 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008551}
8552
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008553void intel_prepare_page_flip(struct drm_device *dev, int plane)
8554{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008555 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008556 struct intel_crtc *intel_crtc =
8557 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8558 unsigned long flags;
8559
Chris Wilsone7d841c2012-12-03 11:36:30 +00008560 /* NB: An MMIO update of the plane base pointer will also
8561 * generate a page-flip completion irq, i.e. every modeset
8562 * is also accompanied by a spurious intel_prepare_page_flip().
8563 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008564 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008565 if (intel_crtc->unpin_work)
8566 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008567 spin_unlock_irqrestore(&dev->event_lock, flags);
8568}
8569
Chris Wilsone7d841c2012-12-03 11:36:30 +00008570inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8571{
8572 /* Ensure that the work item is consistent when activating it ... */
8573 smp_wmb();
8574 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8575 /* and that it is marked active as soon as the irq could fire. */
8576 smp_wmb();
8577}
8578
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008579static int intel_gen2_queue_flip(struct drm_device *dev,
8580 struct drm_crtc *crtc,
8581 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008582 struct drm_i915_gem_object *obj,
8583 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008584{
8585 struct drm_i915_private *dev_priv = dev->dev_private;
8586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008587 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008588 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008589 int ret;
8590
Daniel Vetter6d90c952012-04-26 23:28:05 +02008591 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008592 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008593 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008594
Daniel Vetter6d90c952012-04-26 23:28:05 +02008595 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008596 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008597 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008598
8599 /* Can't queue multiple flips, so wait for the previous
8600 * one to finish before executing the next.
8601 */
8602 if (intel_crtc->plane)
8603 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8604 else
8605 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008606 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8607 intel_ring_emit(ring, MI_NOOP);
8608 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8609 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8610 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008611 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008612 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008613
8614 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008615 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008616 return 0;
8617
8618err_unpin:
8619 intel_unpin_fb_obj(obj);
8620err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008621 return ret;
8622}
8623
8624static int intel_gen3_queue_flip(struct drm_device *dev,
8625 struct drm_crtc *crtc,
8626 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008627 struct drm_i915_gem_object *obj,
8628 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008629{
8630 struct drm_i915_private *dev_priv = dev->dev_private;
8631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008632 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008633 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008634 int ret;
8635
Daniel Vetter6d90c952012-04-26 23:28:05 +02008636 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008637 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008638 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008639
Daniel Vetter6d90c952012-04-26 23:28:05 +02008640 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008641 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008642 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008643
8644 if (intel_crtc->plane)
8645 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8646 else
8647 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008648 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8649 intel_ring_emit(ring, MI_NOOP);
8650 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8651 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8652 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008653 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008654 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008655
Chris Wilsone7d841c2012-12-03 11:36:30 +00008656 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008657 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008658 return 0;
8659
8660err_unpin:
8661 intel_unpin_fb_obj(obj);
8662err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008663 return ret;
8664}
8665
8666static int intel_gen4_queue_flip(struct drm_device *dev,
8667 struct drm_crtc *crtc,
8668 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008669 struct drm_i915_gem_object *obj,
8670 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008671{
8672 struct drm_i915_private *dev_priv = dev->dev_private;
8673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8674 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008675 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008676 int ret;
8677
Daniel Vetter6d90c952012-04-26 23:28:05 +02008678 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008679 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008680 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008681
Daniel Vetter6d90c952012-04-26 23:28:05 +02008682 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008683 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008684 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008685
8686 /* i965+ uses the linear or tiled offsets from the
8687 * Display Registers (which do not change across a page-flip)
8688 * so we need only reprogram the base address.
8689 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008690 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8691 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8692 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008693 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008694 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008695 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008696
8697 /* XXX Enabling the panel-fitter across page-flip is so far
8698 * untested on non-native modes, so ignore it for now.
8699 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8700 */
8701 pf = 0;
8702 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008703 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008704
8705 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008706 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008707 return 0;
8708
8709err_unpin:
8710 intel_unpin_fb_obj(obj);
8711err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008712 return ret;
8713}
8714
8715static int intel_gen6_queue_flip(struct drm_device *dev,
8716 struct drm_crtc *crtc,
8717 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008718 struct drm_i915_gem_object *obj,
8719 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008720{
8721 struct drm_i915_private *dev_priv = dev->dev_private;
8722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008723 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008724 uint32_t pf, pipesrc;
8725 int ret;
8726
Daniel Vetter6d90c952012-04-26 23:28:05 +02008727 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008728 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008729 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008730
Daniel Vetter6d90c952012-04-26 23:28:05 +02008731 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008732 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008733 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008734
Daniel Vetter6d90c952012-04-26 23:28:05 +02008735 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8736 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8737 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008738 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008739
Chris Wilson99d9acd2012-04-17 20:37:00 +01008740 /* Contrary to the suggestions in the documentation,
8741 * "Enable Panel Fitter" does not seem to be required when page
8742 * flipping with a non-native mode, and worse causes a normal
8743 * modeset to fail.
8744 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8745 */
8746 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008747 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008748 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008749
8750 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008751 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008752 return 0;
8753
8754err_unpin:
8755 intel_unpin_fb_obj(obj);
8756err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008757 return ret;
8758}
8759
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008760static int intel_gen7_queue_flip(struct drm_device *dev,
8761 struct drm_crtc *crtc,
8762 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008763 struct drm_i915_gem_object *obj,
8764 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008765{
8766 struct drm_i915_private *dev_priv = dev->dev_private;
8767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008768 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008769 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008770 int len, ret;
8771
8772 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008773 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008774 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008775
8776 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8777 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008778 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008779
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008780 switch(intel_crtc->plane) {
8781 case PLANE_A:
8782 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8783 break;
8784 case PLANE_B:
8785 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8786 break;
8787 case PLANE_C:
8788 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8789 break;
8790 default:
8791 WARN_ONCE(1, "unknown plane in flip command\n");
8792 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008793 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008794 }
8795
Chris Wilsonffe74d72013-08-26 20:58:12 +01008796 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01008797 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01008798 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01008799 /*
8800 * On Gen 8, SRM is now taking an extra dword to accommodate
8801 * 48bits addresses, and we need a NOOP for the batch size to
8802 * stay even.
8803 */
8804 if (IS_GEN8(dev))
8805 len += 2;
8806 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008807
Ville Syrjäläf66fab82014-02-11 19:52:06 +02008808 /*
8809 * BSpec MI_DISPLAY_FLIP for IVB:
8810 * "The full packet must be contained within the same cache line."
8811 *
8812 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8813 * cacheline, if we ever start emitting more commands before
8814 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8815 * then do the cacheline alignment, and finally emit the
8816 * MI_DISPLAY_FLIP.
8817 */
8818 ret = intel_ring_cacheline_align(ring);
8819 if (ret)
8820 goto err_unpin;
8821
Chris Wilsonffe74d72013-08-26 20:58:12 +01008822 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008823 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008824 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008825
Chris Wilsonffe74d72013-08-26 20:58:12 +01008826 /* Unmask the flip-done completion message. Note that the bspec says that
8827 * we should do this for both the BCS and RCS, and that we must not unmask
8828 * more than one flip event at any time (or ensure that one flip message
8829 * can be sent by waiting for flip-done prior to queueing new flips).
8830 * Experimentation says that BCS works despite DERRMR masking all
8831 * flip-done completion events and that unmasking all planes at once
8832 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8833 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8834 */
8835 if (ring->id == RCS) {
8836 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8837 intel_ring_emit(ring, DERRMR);
8838 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8839 DERRMR_PIPEB_PRI_FLIP_DONE |
8840 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01008841 if (IS_GEN8(dev))
8842 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
8843 MI_SRM_LRM_GLOBAL_GTT);
8844 else
8845 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8846 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008847 intel_ring_emit(ring, DERRMR);
8848 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01008849 if (IS_GEN8(dev)) {
8850 intel_ring_emit(ring, 0);
8851 intel_ring_emit(ring, MI_NOOP);
8852 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008853 }
8854
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008855 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008856 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008857 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008858 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008859
8860 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008861 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008862 return 0;
8863
8864err_unpin:
8865 intel_unpin_fb_obj(obj);
8866err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008867 return ret;
8868}
8869
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008870static int intel_default_queue_flip(struct drm_device *dev,
8871 struct drm_crtc *crtc,
8872 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008873 struct drm_i915_gem_object *obj,
8874 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008875{
8876 return -ENODEV;
8877}
8878
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008879static int intel_crtc_page_flip(struct drm_crtc *crtc,
8880 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008881 struct drm_pending_vblank_event *event,
8882 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008883{
8884 struct drm_device *dev = crtc->dev;
8885 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07008886 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008887 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8889 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008890 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008891 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008892
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008893 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07008894 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008895 return -EINVAL;
8896
8897 /*
8898 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8899 * Note that pitch changes could also affect these register.
8900 */
8901 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07008902 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
8903 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008904 return -EINVAL;
8905
Chris Wilsonf900db42014-02-20 09:26:13 +00008906 if (i915_terminally_wedged(&dev_priv->gpu_error))
8907 goto out_hang;
8908
Daniel Vetterb14c5672013-09-19 12:18:32 +02008909 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008910 if (work == NULL)
8911 return -ENOMEM;
8912
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008913 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008914 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008915 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008916 INIT_WORK(&work->work, intel_unpin_work_fn);
8917
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008918 ret = drm_vblank_get(dev, intel_crtc->pipe);
8919 if (ret)
8920 goto free_work;
8921
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008922 /* We borrow the event spin lock for protecting unpin_work */
8923 spin_lock_irqsave(&dev->event_lock, flags);
8924 if (intel_crtc->unpin_work) {
8925 spin_unlock_irqrestore(&dev->event_lock, flags);
8926 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008927 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008928
8929 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008930 return -EBUSY;
8931 }
8932 intel_crtc->unpin_work = work;
8933 spin_unlock_irqrestore(&dev->event_lock, flags);
8934
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008935 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8936 flush_workqueue(dev_priv->wq);
8937
Chris Wilson79158102012-05-23 11:13:58 +01008938 ret = i915_mutex_lock_interruptible(dev);
8939 if (ret)
8940 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008941
Jesse Barnes75dfca82010-02-10 15:09:44 -08008942 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008943 drm_gem_object_reference(&work->old_fb_obj->base);
8944 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008945
Matt Roperf4510a22014-04-01 15:22:40 -07008946 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008947
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008948 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008949
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008950 work->enable_stall_check = true;
8951
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008952 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008953 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008954
Keith Packarded8d1972013-07-22 18:49:58 -07008955 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008956 if (ret)
8957 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008958
Chris Wilson7782de32011-07-08 12:22:41 +01008959 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008960 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008961 mutex_unlock(&dev->struct_mutex);
8962
Jesse Barnese5510fa2010-07-01 16:48:37 -07008963 trace_i915_flip_request(intel_crtc->plane, obj);
8964
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008965 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008966
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008967cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008968 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07008969 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008970 drm_gem_object_unreference(&work->old_fb_obj->base);
8971 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008972 mutex_unlock(&dev->struct_mutex);
8973
Chris Wilson79158102012-05-23 11:13:58 +01008974cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008975 spin_lock_irqsave(&dev->event_lock, flags);
8976 intel_crtc->unpin_work = NULL;
8977 spin_unlock_irqrestore(&dev->event_lock, flags);
8978
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008979 drm_vblank_put(dev, intel_crtc->pipe);
8980free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008981 kfree(work);
8982
Chris Wilsonf900db42014-02-20 09:26:13 +00008983 if (ret == -EIO) {
8984out_hang:
8985 intel_crtc_wait_for_pending_flips(crtc);
8986 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8987 if (ret == 0 && event)
8988 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8989 }
Chris Wilson96b099f2010-06-07 14:03:04 +01008990 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008991}
8992
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008993static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008994 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8995 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008996};
8997
Daniel Vetter9a935852012-07-05 22:34:27 +02008998/**
8999 * intel_modeset_update_staged_output_state
9000 *
9001 * Updates the staged output configuration state, e.g. after we've read out the
9002 * current hw state.
9003 */
9004static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9005{
Ville Syrjälä76688512014-01-10 11:28:06 +02009006 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009007 struct intel_encoder *encoder;
9008 struct intel_connector *connector;
9009
9010 list_for_each_entry(connector, &dev->mode_config.connector_list,
9011 base.head) {
9012 connector->new_encoder =
9013 to_intel_encoder(connector->base.encoder);
9014 }
9015
9016 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9017 base.head) {
9018 encoder->new_crtc =
9019 to_intel_crtc(encoder->base.crtc);
9020 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009021
9022 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9023 base.head) {
9024 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009025
9026 if (crtc->new_enabled)
9027 crtc->new_config = &crtc->config;
9028 else
9029 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009030 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009031}
9032
9033/**
9034 * intel_modeset_commit_output_state
9035 *
9036 * This function copies the stage display pipe configuration to the real one.
9037 */
9038static void intel_modeset_commit_output_state(struct drm_device *dev)
9039{
Ville Syrjälä76688512014-01-10 11:28:06 +02009040 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009041 struct intel_encoder *encoder;
9042 struct intel_connector *connector;
9043
9044 list_for_each_entry(connector, &dev->mode_config.connector_list,
9045 base.head) {
9046 connector->base.encoder = &connector->new_encoder->base;
9047 }
9048
9049 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9050 base.head) {
9051 encoder->base.crtc = &encoder->new_crtc->base;
9052 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009053
9054 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9055 base.head) {
9056 crtc->base.enabled = crtc->new_enabled;
9057 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009058}
9059
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009060static void
9061connected_sink_compute_bpp(struct intel_connector * connector,
9062 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009063{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009064 int bpp = pipe_config->pipe_bpp;
9065
9066 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9067 connector->base.base.id,
9068 drm_get_connector_name(&connector->base));
9069
9070 /* Don't use an invalid EDID bpc value */
9071 if (connector->base.display_info.bpc &&
9072 connector->base.display_info.bpc * 3 < bpp) {
9073 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9074 bpp, connector->base.display_info.bpc*3);
9075 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9076 }
9077
9078 /* Clamp bpp to 8 on screens without EDID 1.4 */
9079 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9080 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9081 bpp);
9082 pipe_config->pipe_bpp = 24;
9083 }
9084}
9085
9086static int
9087compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9088 struct drm_framebuffer *fb,
9089 struct intel_crtc_config *pipe_config)
9090{
9091 struct drm_device *dev = crtc->base.dev;
9092 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009093 int bpp;
9094
Daniel Vetterd42264b2013-03-28 16:38:08 +01009095 switch (fb->pixel_format) {
9096 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009097 bpp = 8*3; /* since we go through a colormap */
9098 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009099 case DRM_FORMAT_XRGB1555:
9100 case DRM_FORMAT_ARGB1555:
9101 /* checked in intel_framebuffer_init already */
9102 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9103 return -EINVAL;
9104 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009105 bpp = 6*3; /* min is 18bpp */
9106 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009107 case DRM_FORMAT_XBGR8888:
9108 case DRM_FORMAT_ABGR8888:
9109 /* checked in intel_framebuffer_init already */
9110 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9111 return -EINVAL;
9112 case DRM_FORMAT_XRGB8888:
9113 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009114 bpp = 8*3;
9115 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009116 case DRM_FORMAT_XRGB2101010:
9117 case DRM_FORMAT_ARGB2101010:
9118 case DRM_FORMAT_XBGR2101010:
9119 case DRM_FORMAT_ABGR2101010:
9120 /* checked in intel_framebuffer_init already */
9121 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009122 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009123 bpp = 10*3;
9124 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009125 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009126 default:
9127 DRM_DEBUG_KMS("unsupported depth\n");
9128 return -EINVAL;
9129 }
9130
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009131 pipe_config->pipe_bpp = bpp;
9132
9133 /* Clamp display bpp to EDID value */
9134 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009135 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009136 if (!connector->new_encoder ||
9137 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009138 continue;
9139
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009140 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009141 }
9142
9143 return bpp;
9144}
9145
Daniel Vetter644db712013-09-19 14:53:58 +02009146static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9147{
9148 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9149 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009150 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009151 mode->crtc_hdisplay, mode->crtc_hsync_start,
9152 mode->crtc_hsync_end, mode->crtc_htotal,
9153 mode->crtc_vdisplay, mode->crtc_vsync_start,
9154 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9155}
9156
Daniel Vetterc0b03412013-05-28 12:05:54 +02009157static void intel_dump_pipe_config(struct intel_crtc *crtc,
9158 struct intel_crtc_config *pipe_config,
9159 const char *context)
9160{
9161 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9162 context, pipe_name(crtc->pipe));
9163
9164 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9165 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9166 pipe_config->pipe_bpp, pipe_config->dither);
9167 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9168 pipe_config->has_pch_encoder,
9169 pipe_config->fdi_lanes,
9170 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9171 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9172 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009173 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9174 pipe_config->has_dp_encoder,
9175 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9176 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9177 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009178 DRM_DEBUG_KMS("requested mode:\n");
9179 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9180 DRM_DEBUG_KMS("adjusted mode:\n");
9181 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009182 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009183 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009184 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9185 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009186 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9187 pipe_config->gmch_pfit.control,
9188 pipe_config->gmch_pfit.pgm_ratios,
9189 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009190 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009191 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009192 pipe_config->pch_pfit.size,
9193 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009194 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009195 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009196}
9197
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009198static bool encoders_cloneable(const struct intel_encoder *a,
9199 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009200{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009201 /* masks could be asymmetric, so check both ways */
9202 return a == b || (a->cloneable & (1 << b->type) &&
9203 b->cloneable & (1 << a->type));
9204}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009205
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009206static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9207 struct intel_encoder *encoder)
9208{
9209 struct drm_device *dev = crtc->base.dev;
9210 struct intel_encoder *source_encoder;
9211
9212 list_for_each_entry(source_encoder,
9213 &dev->mode_config.encoder_list, base.head) {
9214 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009215 continue;
9216
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009217 if (!encoders_cloneable(encoder, source_encoder))
9218 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009219 }
9220
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009221 return true;
9222}
9223
9224static bool check_encoder_cloning(struct intel_crtc *crtc)
9225{
9226 struct drm_device *dev = crtc->base.dev;
9227 struct intel_encoder *encoder;
9228
9229 list_for_each_entry(encoder,
9230 &dev->mode_config.encoder_list, base.head) {
9231 if (encoder->new_crtc != crtc)
9232 continue;
9233
9234 if (!check_single_encoder_cloning(crtc, encoder))
9235 return false;
9236 }
9237
9238 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009239}
9240
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009241static struct intel_crtc_config *
9242intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009243 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009244 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009245{
9246 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009247 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009248 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009249 int plane_bpp, ret = -EINVAL;
9250 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009251
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009252 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009253 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9254 return ERR_PTR(-EINVAL);
9255 }
9256
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009257 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9258 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009259 return ERR_PTR(-ENOMEM);
9260
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009261 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9262 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009263
Daniel Vettere143a212013-07-04 12:01:15 +02009264 pipe_config->cpu_transcoder =
9265 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009266 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009267
Imre Deak2960bc92013-07-30 13:36:32 +03009268 /*
9269 * Sanitize sync polarity flags based on requested ones. If neither
9270 * positive or negative polarity is requested, treat this as meaning
9271 * negative polarity.
9272 */
9273 if (!(pipe_config->adjusted_mode.flags &
9274 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9275 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9276
9277 if (!(pipe_config->adjusted_mode.flags &
9278 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9279 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9280
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009281 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9282 * plane pixel format and any sink constraints into account. Returns the
9283 * source plane bpp so that dithering can be selected on mismatches
9284 * after encoders and crtc also have had their say. */
9285 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9286 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009287 if (plane_bpp < 0)
9288 goto fail;
9289
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009290 /*
9291 * Determine the real pipe dimensions. Note that stereo modes can
9292 * increase the actual pipe size due to the frame doubling and
9293 * insertion of additional space for blanks between the frame. This
9294 * is stored in the crtc timings. We use the requested mode to do this
9295 * computation to clearly distinguish it from the adjusted mode, which
9296 * can be changed by the connectors in the below retry loop.
9297 */
9298 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9299 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9300 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9301
Daniel Vettere29c22c2013-02-21 00:00:16 +01009302encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009303 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009304 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009305 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009306
Daniel Vetter135c81b2013-07-21 21:37:09 +02009307 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009308 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009309
Daniel Vetter7758a112012-07-08 19:40:39 +02009310 /* Pass our mode to the connectors and the CRTC to give them a chance to
9311 * adjust it according to limitations or connector properties, and also
9312 * a chance to reject the mode entirely.
9313 */
9314 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9315 base.head) {
9316
9317 if (&encoder->new_crtc->base != crtc)
9318 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009319
Daniel Vetterefea6e82013-07-21 21:36:59 +02009320 if (!(encoder->compute_config(encoder, pipe_config))) {
9321 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009322 goto fail;
9323 }
9324 }
9325
Daniel Vetterff9a6752013-06-01 17:16:21 +02009326 /* Set default port clock if not overwritten by the encoder. Needs to be
9327 * done afterwards in case the encoder adjusts the mode. */
9328 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009329 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9330 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009331
Daniel Vettera43f6e02013-06-07 23:10:32 +02009332 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009333 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009334 DRM_DEBUG_KMS("CRTC fixup failed\n");
9335 goto fail;
9336 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009337
9338 if (ret == RETRY) {
9339 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9340 ret = -EINVAL;
9341 goto fail;
9342 }
9343
9344 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9345 retry = false;
9346 goto encoder_retry;
9347 }
9348
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009349 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9350 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9351 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9352
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009353 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009354fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009355 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009356 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009357}
9358
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009359/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9360 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9361static void
9362intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9363 unsigned *prepare_pipes, unsigned *disable_pipes)
9364{
9365 struct intel_crtc *intel_crtc;
9366 struct drm_device *dev = crtc->dev;
9367 struct intel_encoder *encoder;
9368 struct intel_connector *connector;
9369 struct drm_crtc *tmp_crtc;
9370
9371 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9372
9373 /* Check which crtcs have changed outputs connected to them, these need
9374 * to be part of the prepare_pipes mask. We don't (yet) support global
9375 * modeset across multiple crtcs, so modeset_pipes will only have one
9376 * bit set at most. */
9377 list_for_each_entry(connector, &dev->mode_config.connector_list,
9378 base.head) {
9379 if (connector->base.encoder == &connector->new_encoder->base)
9380 continue;
9381
9382 if (connector->base.encoder) {
9383 tmp_crtc = connector->base.encoder->crtc;
9384
9385 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9386 }
9387
9388 if (connector->new_encoder)
9389 *prepare_pipes |=
9390 1 << connector->new_encoder->new_crtc->pipe;
9391 }
9392
9393 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9394 base.head) {
9395 if (encoder->base.crtc == &encoder->new_crtc->base)
9396 continue;
9397
9398 if (encoder->base.crtc) {
9399 tmp_crtc = encoder->base.crtc;
9400
9401 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9402 }
9403
9404 if (encoder->new_crtc)
9405 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9406 }
9407
Ville Syrjälä76688512014-01-10 11:28:06 +02009408 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009409 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9410 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009411 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009412 continue;
9413
Ville Syrjälä76688512014-01-10 11:28:06 +02009414 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009415 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009416 else
9417 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009418 }
9419
9420
9421 /* set_mode is also used to update properties on life display pipes. */
9422 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009423 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009424 *prepare_pipes |= 1 << intel_crtc->pipe;
9425
Daniel Vetterb6c51642013-04-12 18:48:43 +02009426 /*
9427 * For simplicity do a full modeset on any pipe where the output routing
9428 * changed. We could be more clever, but that would require us to be
9429 * more careful with calling the relevant encoder->mode_set functions.
9430 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009431 if (*prepare_pipes)
9432 *modeset_pipes = *prepare_pipes;
9433
9434 /* ... and mask these out. */
9435 *modeset_pipes &= ~(*disable_pipes);
9436 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009437
9438 /*
9439 * HACK: We don't (yet) fully support global modesets. intel_set_config
9440 * obies this rule, but the modeset restore mode of
9441 * intel_modeset_setup_hw_state does not.
9442 */
9443 *modeset_pipes &= 1 << intel_crtc->pipe;
9444 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009445
9446 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9447 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009448}
9449
Daniel Vetterea9d7582012-07-10 10:42:52 +02009450static bool intel_crtc_in_use(struct drm_crtc *crtc)
9451{
9452 struct drm_encoder *encoder;
9453 struct drm_device *dev = crtc->dev;
9454
9455 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9456 if (encoder->crtc == crtc)
9457 return true;
9458
9459 return false;
9460}
9461
9462static void
9463intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9464{
9465 struct intel_encoder *intel_encoder;
9466 struct intel_crtc *intel_crtc;
9467 struct drm_connector *connector;
9468
9469 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9470 base.head) {
9471 if (!intel_encoder->base.crtc)
9472 continue;
9473
9474 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9475
9476 if (prepare_pipes & (1 << intel_crtc->pipe))
9477 intel_encoder->connectors_active = false;
9478 }
9479
9480 intel_modeset_commit_output_state(dev);
9481
Ville Syrjälä76688512014-01-10 11:28:06 +02009482 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009483 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9484 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009485 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009486 WARN_ON(intel_crtc->new_config &&
9487 intel_crtc->new_config != &intel_crtc->config);
9488 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009489 }
9490
9491 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9492 if (!connector->encoder || !connector->encoder->crtc)
9493 continue;
9494
9495 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9496
9497 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009498 struct drm_property *dpms_property =
9499 dev->mode_config.dpms_property;
9500
Daniel Vetterea9d7582012-07-10 10:42:52 +02009501 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009502 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009503 dpms_property,
9504 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009505
9506 intel_encoder = to_intel_encoder(connector->encoder);
9507 intel_encoder->connectors_active = true;
9508 }
9509 }
9510
9511}
9512
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009513static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009514{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009515 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009516
9517 if (clock1 == clock2)
9518 return true;
9519
9520 if (!clock1 || !clock2)
9521 return false;
9522
9523 diff = abs(clock1 - clock2);
9524
9525 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9526 return true;
9527
9528 return false;
9529}
9530
Daniel Vetter25c5b262012-07-08 22:08:04 +02009531#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9532 list_for_each_entry((intel_crtc), \
9533 &(dev)->mode_config.crtc_list, \
9534 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009535 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009536
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009537static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009538intel_pipe_config_compare(struct drm_device *dev,
9539 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009540 struct intel_crtc_config *pipe_config)
9541{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009542#define PIPE_CONF_CHECK_X(name) \
9543 if (current_config->name != pipe_config->name) { \
9544 DRM_ERROR("mismatch in " #name " " \
9545 "(expected 0x%08x, found 0x%08x)\n", \
9546 current_config->name, \
9547 pipe_config->name); \
9548 return false; \
9549 }
9550
Daniel Vetter08a24032013-04-19 11:25:34 +02009551#define PIPE_CONF_CHECK_I(name) \
9552 if (current_config->name != pipe_config->name) { \
9553 DRM_ERROR("mismatch in " #name " " \
9554 "(expected %i, found %i)\n", \
9555 current_config->name, \
9556 pipe_config->name); \
9557 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009558 }
9559
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009560#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9561 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009562 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009563 "(expected %i, found %i)\n", \
9564 current_config->name & (mask), \
9565 pipe_config->name & (mask)); \
9566 return false; \
9567 }
9568
Ville Syrjälä5e550652013-09-06 23:29:07 +03009569#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9570 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9571 DRM_ERROR("mismatch in " #name " " \
9572 "(expected %i, found %i)\n", \
9573 current_config->name, \
9574 pipe_config->name); \
9575 return false; \
9576 }
9577
Daniel Vetterbb760062013-06-06 14:55:52 +02009578#define PIPE_CONF_QUIRK(quirk) \
9579 ((current_config->quirks | pipe_config->quirks) & (quirk))
9580
Daniel Vettereccb1402013-05-22 00:50:22 +02009581 PIPE_CONF_CHECK_I(cpu_transcoder);
9582
Daniel Vetter08a24032013-04-19 11:25:34 +02009583 PIPE_CONF_CHECK_I(has_pch_encoder);
9584 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009585 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9586 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9587 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9588 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9589 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009590
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009591 PIPE_CONF_CHECK_I(has_dp_encoder);
9592 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9593 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9594 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9595 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9596 PIPE_CONF_CHECK_I(dp_m_n.tu);
9597
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009598 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9599 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9600 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9601 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9602 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9603 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9604
9605 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9606 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9607 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9608 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9609 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9610 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9611
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009612 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009613
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009614 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9615 DRM_MODE_FLAG_INTERLACE);
9616
Daniel Vetterbb760062013-06-06 14:55:52 +02009617 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9618 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9619 DRM_MODE_FLAG_PHSYNC);
9620 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9621 DRM_MODE_FLAG_NHSYNC);
9622 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9623 DRM_MODE_FLAG_PVSYNC);
9624 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9625 DRM_MODE_FLAG_NVSYNC);
9626 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009627
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009628 PIPE_CONF_CHECK_I(pipe_src_w);
9629 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009630
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009631 PIPE_CONF_CHECK_I(gmch_pfit.control);
9632 /* pfit ratios are autocomputed by the hw on gen4+ */
9633 if (INTEL_INFO(dev)->gen < 4)
9634 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9635 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009636 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9637 if (current_config->pch_pfit.enabled) {
9638 PIPE_CONF_CHECK_I(pch_pfit.pos);
9639 PIPE_CONF_CHECK_I(pch_pfit.size);
9640 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009641
Jesse Barnese59150d2014-01-07 13:30:45 -08009642 /* BDW+ don't expose a synchronous way to read the state */
9643 if (IS_HASWELL(dev))
9644 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009645
Ville Syrjälä282740f2013-09-04 18:30:03 +03009646 PIPE_CONF_CHECK_I(double_wide);
9647
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009648 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009649 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009650 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009651 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9652 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009653
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009654 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9655 PIPE_CONF_CHECK_I(pipe_bpp);
9656
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009657 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9658 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009659
Daniel Vetter66e985c2013-06-05 13:34:20 +02009660#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009661#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009662#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009663#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009664#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009665
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009666 return true;
9667}
9668
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009669static void
9670check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009671{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009672 struct intel_connector *connector;
9673
9674 list_for_each_entry(connector, &dev->mode_config.connector_list,
9675 base.head) {
9676 /* This also checks the encoder/connector hw state with the
9677 * ->get_hw_state callbacks. */
9678 intel_connector_check_state(connector);
9679
9680 WARN(&connector->new_encoder->base != connector->base.encoder,
9681 "connector's staged encoder doesn't match current encoder\n");
9682 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009683}
9684
9685static void
9686check_encoder_state(struct drm_device *dev)
9687{
9688 struct intel_encoder *encoder;
9689 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009690
9691 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9692 base.head) {
9693 bool enabled = false;
9694 bool active = false;
9695 enum pipe pipe, tracked_pipe;
9696
9697 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9698 encoder->base.base.id,
9699 drm_get_encoder_name(&encoder->base));
9700
9701 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9702 "encoder's stage crtc doesn't match current crtc\n");
9703 WARN(encoder->connectors_active && !encoder->base.crtc,
9704 "encoder's active_connectors set, but no crtc\n");
9705
9706 list_for_each_entry(connector, &dev->mode_config.connector_list,
9707 base.head) {
9708 if (connector->base.encoder != &encoder->base)
9709 continue;
9710 enabled = true;
9711 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9712 active = true;
9713 }
9714 WARN(!!encoder->base.crtc != enabled,
9715 "encoder's enabled state mismatch "
9716 "(expected %i, found %i)\n",
9717 !!encoder->base.crtc, enabled);
9718 WARN(active && !encoder->base.crtc,
9719 "active encoder with no crtc\n");
9720
9721 WARN(encoder->connectors_active != active,
9722 "encoder's computed active state doesn't match tracked active state "
9723 "(expected %i, found %i)\n", active, encoder->connectors_active);
9724
9725 active = encoder->get_hw_state(encoder, &pipe);
9726 WARN(active != encoder->connectors_active,
9727 "encoder's hw state doesn't match sw tracking "
9728 "(expected %i, found %i)\n",
9729 encoder->connectors_active, active);
9730
9731 if (!encoder->base.crtc)
9732 continue;
9733
9734 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9735 WARN(active && pipe != tracked_pipe,
9736 "active encoder's pipe doesn't match"
9737 "(expected %i, found %i)\n",
9738 tracked_pipe, pipe);
9739
9740 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009741}
9742
9743static void
9744check_crtc_state(struct drm_device *dev)
9745{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009746 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009747 struct intel_crtc *crtc;
9748 struct intel_encoder *encoder;
9749 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009750
9751 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9752 base.head) {
9753 bool enabled = false;
9754 bool active = false;
9755
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009756 memset(&pipe_config, 0, sizeof(pipe_config));
9757
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009758 DRM_DEBUG_KMS("[CRTC:%d]\n",
9759 crtc->base.base.id);
9760
9761 WARN(crtc->active && !crtc->base.enabled,
9762 "active crtc, but not enabled in sw tracking\n");
9763
9764 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9765 base.head) {
9766 if (encoder->base.crtc != &crtc->base)
9767 continue;
9768 enabled = true;
9769 if (encoder->connectors_active)
9770 active = true;
9771 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009772
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009773 WARN(active != crtc->active,
9774 "crtc's computed active state doesn't match tracked active state "
9775 "(expected %i, found %i)\n", active, crtc->active);
9776 WARN(enabled != crtc->base.enabled,
9777 "crtc's computed enabled state doesn't match tracked enabled state "
9778 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9779
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009780 active = dev_priv->display.get_pipe_config(crtc,
9781 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009782
9783 /* hw state is inconsistent with the pipe A quirk */
9784 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9785 active = crtc->active;
9786
Daniel Vetter6c49f242013-06-06 12:45:25 +02009787 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9788 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009789 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009790 if (encoder->base.crtc != &crtc->base)
9791 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009792 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009793 encoder->get_config(encoder, &pipe_config);
9794 }
9795
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009796 WARN(crtc->active != active,
9797 "crtc active state doesn't match with hw state "
9798 "(expected %i, found %i)\n", crtc->active, active);
9799
Daniel Vetterc0b03412013-05-28 12:05:54 +02009800 if (active &&
9801 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9802 WARN(1, "pipe state doesn't match!\n");
9803 intel_dump_pipe_config(crtc, &pipe_config,
9804 "[hw state]");
9805 intel_dump_pipe_config(crtc, &crtc->config,
9806 "[sw state]");
9807 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009808 }
9809}
9810
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009811static void
9812check_shared_dpll_state(struct drm_device *dev)
9813{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009814 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009815 struct intel_crtc *crtc;
9816 struct intel_dpll_hw_state dpll_hw_state;
9817 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009818
9819 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9820 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9821 int enabled_crtcs = 0, active_crtcs = 0;
9822 bool active;
9823
9824 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9825
9826 DRM_DEBUG_KMS("%s\n", pll->name);
9827
9828 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9829
9830 WARN(pll->active > pll->refcount,
9831 "more active pll users than references: %i vs %i\n",
9832 pll->active, pll->refcount);
9833 WARN(pll->active && !pll->on,
9834 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009835 WARN(pll->on && !pll->active,
9836 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009837 WARN(pll->on != active,
9838 "pll on state mismatch (expected %i, found %i)\n",
9839 pll->on, active);
9840
9841 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9842 base.head) {
9843 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9844 enabled_crtcs++;
9845 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9846 active_crtcs++;
9847 }
9848 WARN(pll->active != active_crtcs,
9849 "pll active crtcs mismatch (expected %i, found %i)\n",
9850 pll->active, active_crtcs);
9851 WARN(pll->refcount != enabled_crtcs,
9852 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9853 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009854
9855 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9856 sizeof(dpll_hw_state)),
9857 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009858 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009859}
9860
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009861void
9862intel_modeset_check_state(struct drm_device *dev)
9863{
9864 check_connector_state(dev);
9865 check_encoder_state(dev);
9866 check_crtc_state(dev);
9867 check_shared_dpll_state(dev);
9868}
9869
Ville Syrjälä18442d02013-09-13 16:00:08 +03009870void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9871 int dotclock)
9872{
9873 /*
9874 * FDI already provided one idea for the dotclock.
9875 * Yell if the encoder disagrees.
9876 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009877 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009878 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009879 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009880}
9881
Daniel Vetterf30da182013-04-11 20:22:50 +02009882static int __intel_set_mode(struct drm_crtc *crtc,
9883 struct drm_display_mode *mode,
9884 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009885{
9886 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009887 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009888 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009889 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009890 struct intel_crtc *intel_crtc;
9891 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009892 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009893
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009894 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009895 if (!saved_mode)
9896 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009897
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009898 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009899 &prepare_pipes, &disable_pipes);
9900
Tim Gardner3ac18232012-12-07 07:54:26 -07009901 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009902
Daniel Vetter25c5b262012-07-08 22:08:04 +02009903 /* Hack: Because we don't (yet) support global modeset on multiple
9904 * crtcs, we don't keep track of the new mode for more than one crtc.
9905 * Hence simply check whether any bit is set in modeset_pipes in all the
9906 * pieces of code that are not yet converted to deal with mutliple crtcs
9907 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009908 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009909 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009910 if (IS_ERR(pipe_config)) {
9911 ret = PTR_ERR(pipe_config);
9912 pipe_config = NULL;
9913
Tim Gardner3ac18232012-12-07 07:54:26 -07009914 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009915 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009916 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9917 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009918 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009919 }
9920
Jesse Barnes30a970c2013-11-04 13:48:12 -08009921 /*
9922 * See if the config requires any additional preparation, e.g.
9923 * to adjust global state with pipes off. We need to do this
9924 * here so we can get the modeset_pipe updated config for the new
9925 * mode set on this crtc. For other crtcs we need to use the
9926 * adjusted_mode bits in the crtc directly.
9927 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009928 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009929 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009930
Ville Syrjäläc164f832013-11-05 22:34:12 +02009931 /* may have added more to prepare_pipes than we should */
9932 prepare_pipes &= ~disable_pipes;
9933 }
9934
Daniel Vetter460da9162013-03-27 00:44:51 +01009935 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9936 intel_crtc_disable(&intel_crtc->base);
9937
Daniel Vetterea9d7582012-07-10 10:42:52 +02009938 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9939 if (intel_crtc->base.enabled)
9940 dev_priv->display.crtc_disable(&intel_crtc->base);
9941 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009942
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009943 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9944 * to set it here already despite that we pass it down the callchain.
9945 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009946 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009947 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009948 /* mode_set/enable/disable functions rely on a correct pipe
9949 * config. */
9950 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009951 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009952
9953 /*
9954 * Calculate and store various constants which
9955 * are later needed by vblank and swap-completion
9956 * timestamping. They are derived from true hwmode.
9957 */
9958 drm_calc_timestamping_constants(crtc,
9959 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009960 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009961
Daniel Vetterea9d7582012-07-10 10:42:52 +02009962 /* Only after disabling all output pipelines that will be changed can we
9963 * update the the output configuration. */
9964 intel_modeset_update_state(dev, prepare_pipes);
9965
Daniel Vetter47fab732012-10-26 10:58:18 +02009966 if (dev_priv->display.modeset_global_resources)
9967 dev_priv->display.modeset_global_resources(dev);
9968
Daniel Vettera6778b32012-07-02 09:56:42 +02009969 /* Set up the DPLL and any encoders state that needs to adjust or depend
9970 * on the DPLL.
9971 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009972 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009973 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009974 x, y, fb);
9975 if (ret)
9976 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009977 }
9978
9979 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009980 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9981 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009982
Daniel Vettera6778b32012-07-02 09:56:42 +02009983 /* FIXME: add subpixel order */
9984done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009985 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009986 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009987
Tim Gardner3ac18232012-12-07 07:54:26 -07009988out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009989 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009990 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009991 return ret;
9992}
9993
Damien Lespiaue7457a92013-08-08 22:28:59 +01009994static int intel_set_mode(struct drm_crtc *crtc,
9995 struct drm_display_mode *mode,
9996 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009997{
9998 int ret;
9999
10000 ret = __intel_set_mode(crtc, mode, x, y, fb);
10001
10002 if (ret == 0)
10003 intel_modeset_check_state(crtc->dev);
10004
10005 return ret;
10006}
10007
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010008void intel_crtc_restore_mode(struct drm_crtc *crtc)
10009{
Matt Roperf4510a22014-04-01 15:22:40 -070010010 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010011}
10012
Daniel Vetter25c5b262012-07-08 22:08:04 +020010013#undef for_each_intel_crtc_masked
10014
Daniel Vetterd9e55602012-07-04 22:16:09 +020010015static void intel_set_config_free(struct intel_set_config *config)
10016{
10017 if (!config)
10018 return;
10019
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010020 kfree(config->save_connector_encoders);
10021 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010022 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010023 kfree(config);
10024}
10025
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010026static int intel_set_config_save_state(struct drm_device *dev,
10027 struct intel_set_config *config)
10028{
Ville Syrjälä76688512014-01-10 11:28:06 +020010029 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010030 struct drm_encoder *encoder;
10031 struct drm_connector *connector;
10032 int count;
10033
Ville Syrjälä76688512014-01-10 11:28:06 +020010034 config->save_crtc_enabled =
10035 kcalloc(dev->mode_config.num_crtc,
10036 sizeof(bool), GFP_KERNEL);
10037 if (!config->save_crtc_enabled)
10038 return -ENOMEM;
10039
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010040 config->save_encoder_crtcs =
10041 kcalloc(dev->mode_config.num_encoder,
10042 sizeof(struct drm_crtc *), GFP_KERNEL);
10043 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010044 return -ENOMEM;
10045
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010046 config->save_connector_encoders =
10047 kcalloc(dev->mode_config.num_connector,
10048 sizeof(struct drm_encoder *), GFP_KERNEL);
10049 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010050 return -ENOMEM;
10051
10052 /* Copy data. Note that driver private data is not affected.
10053 * Should anything bad happen only the expected state is
10054 * restored, not the drivers personal bookkeeping.
10055 */
10056 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010057 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10058 config->save_crtc_enabled[count++] = crtc->enabled;
10059 }
10060
10061 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010062 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010063 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010064 }
10065
10066 count = 0;
10067 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010068 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010069 }
10070
10071 return 0;
10072}
10073
10074static void intel_set_config_restore_state(struct drm_device *dev,
10075 struct intel_set_config *config)
10076{
Ville Syrjälä76688512014-01-10 11:28:06 +020010077 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010078 struct intel_encoder *encoder;
10079 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010080 int count;
10081
10082 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010083 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10084 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010085
10086 if (crtc->new_enabled)
10087 crtc->new_config = &crtc->config;
10088 else
10089 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010090 }
10091
10092 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010093 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10094 encoder->new_crtc =
10095 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010096 }
10097
10098 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010099 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10100 connector->new_encoder =
10101 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010102 }
10103}
10104
Imre Deake3de42b2013-05-03 19:44:07 +020010105static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010106is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010107{
10108 int i;
10109
Chris Wilson2e57f472013-07-17 12:14:40 +010010110 if (set->num_connectors == 0)
10111 return false;
10112
10113 if (WARN_ON(set->connectors == NULL))
10114 return false;
10115
10116 for (i = 0; i < set->num_connectors; i++)
10117 if (set->connectors[i]->encoder &&
10118 set->connectors[i]->encoder->crtc == set->crtc &&
10119 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010120 return true;
10121
10122 return false;
10123}
10124
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010125static void
10126intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10127 struct intel_set_config *config)
10128{
10129
10130 /* We should be able to check here if the fb has the same properties
10131 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010132 if (is_crtc_connector_off(set)) {
10133 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010134 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010135 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010136 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010137 struct intel_crtc *intel_crtc =
10138 to_intel_crtc(set->crtc);
10139
Jani Nikulad330a952014-01-21 11:24:25 +020010140 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010141 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10142 config->fb_changed = true;
10143 } else {
10144 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10145 config->mode_changed = true;
10146 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010147 } else if (set->fb == NULL) {
10148 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010149 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010150 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010151 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010152 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010153 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010154 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010155 }
10156
Daniel Vetter835c5872012-07-10 18:11:08 +020010157 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010158 config->fb_changed = true;
10159
10160 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10161 DRM_DEBUG_KMS("modes are different, full mode set\n");
10162 drm_mode_debug_printmodeline(&set->crtc->mode);
10163 drm_mode_debug_printmodeline(set->mode);
10164 config->mode_changed = true;
10165 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010166
10167 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10168 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010169}
10170
Daniel Vetter2e431052012-07-04 22:42:15 +020010171static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010172intel_modeset_stage_output_state(struct drm_device *dev,
10173 struct drm_mode_set *set,
10174 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010175{
Daniel Vetter9a935852012-07-05 22:34:27 +020010176 struct intel_connector *connector;
10177 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010178 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010179 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010180
Damien Lespiau9abdda72013-02-13 13:29:23 +000010181 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010182 * of connectors. For paranoia, double-check this. */
10183 WARN_ON(!set->fb && (set->num_connectors != 0));
10184 WARN_ON(set->fb && (set->num_connectors == 0));
10185
Daniel Vetter9a935852012-07-05 22:34:27 +020010186 list_for_each_entry(connector, &dev->mode_config.connector_list,
10187 base.head) {
10188 /* Otherwise traverse passed in connector list and get encoders
10189 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010190 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010191 if (set->connectors[ro] == &connector->base) {
10192 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010193 break;
10194 }
10195 }
10196
Daniel Vetter9a935852012-07-05 22:34:27 +020010197 /* If we disable the crtc, disable all its connectors. Also, if
10198 * the connector is on the changing crtc but not on the new
10199 * connector list, disable it. */
10200 if ((!set->fb || ro == set->num_connectors) &&
10201 connector->base.encoder &&
10202 connector->base.encoder->crtc == set->crtc) {
10203 connector->new_encoder = NULL;
10204
10205 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10206 connector->base.base.id,
10207 drm_get_connector_name(&connector->base));
10208 }
10209
10210
10211 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010212 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010213 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010214 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010215 }
10216 /* connector->new_encoder is now updated for all connectors. */
10217
10218 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010219 list_for_each_entry(connector, &dev->mode_config.connector_list,
10220 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010221 struct drm_crtc *new_crtc;
10222
Daniel Vetter9a935852012-07-05 22:34:27 +020010223 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010224 continue;
10225
Daniel Vetter9a935852012-07-05 22:34:27 +020010226 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010227
10228 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010229 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010230 new_crtc = set->crtc;
10231 }
10232
10233 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010234 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10235 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010236 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010237 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010238 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10239
10240 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10241 connector->base.base.id,
10242 drm_get_connector_name(&connector->base),
10243 new_crtc->base.id);
10244 }
10245
10246 /* Check for any encoders that needs to be disabled. */
10247 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10248 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010249 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010250 list_for_each_entry(connector,
10251 &dev->mode_config.connector_list,
10252 base.head) {
10253 if (connector->new_encoder == encoder) {
10254 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010255 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010256 }
10257 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010258
10259 if (num_connectors == 0)
10260 encoder->new_crtc = NULL;
10261 else if (num_connectors > 1)
10262 return -EINVAL;
10263
Daniel Vetter9a935852012-07-05 22:34:27 +020010264 /* Only now check for crtc changes so we don't miss encoders
10265 * that will be disabled. */
10266 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010267 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010268 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010269 }
10270 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010271 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010272
Ville Syrjälä76688512014-01-10 11:28:06 +020010273 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10274 base.head) {
10275 crtc->new_enabled = false;
10276
10277 list_for_each_entry(encoder,
10278 &dev->mode_config.encoder_list,
10279 base.head) {
10280 if (encoder->new_crtc == crtc) {
10281 crtc->new_enabled = true;
10282 break;
10283 }
10284 }
10285
10286 if (crtc->new_enabled != crtc->base.enabled) {
10287 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10288 crtc->new_enabled ? "en" : "dis");
10289 config->mode_changed = true;
10290 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010291
10292 if (crtc->new_enabled)
10293 crtc->new_config = &crtc->config;
10294 else
10295 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010296 }
10297
Daniel Vetter2e431052012-07-04 22:42:15 +020010298 return 0;
10299}
10300
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010301static void disable_crtc_nofb(struct intel_crtc *crtc)
10302{
10303 struct drm_device *dev = crtc->base.dev;
10304 struct intel_encoder *encoder;
10305 struct intel_connector *connector;
10306
10307 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10308 pipe_name(crtc->pipe));
10309
10310 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10311 if (connector->new_encoder &&
10312 connector->new_encoder->new_crtc == crtc)
10313 connector->new_encoder = NULL;
10314 }
10315
10316 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10317 if (encoder->new_crtc == crtc)
10318 encoder->new_crtc = NULL;
10319 }
10320
10321 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010322 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010323}
10324
Daniel Vetter2e431052012-07-04 22:42:15 +020010325static int intel_crtc_set_config(struct drm_mode_set *set)
10326{
10327 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010328 struct drm_mode_set save_set;
10329 struct intel_set_config *config;
10330 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010331
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010332 BUG_ON(!set);
10333 BUG_ON(!set->crtc);
10334 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010335
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010336 /* Enforce sane interface api - has been abused by the fb helper. */
10337 BUG_ON(!set->mode && set->fb);
10338 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010339
Daniel Vetter2e431052012-07-04 22:42:15 +020010340 if (set->fb) {
10341 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10342 set->crtc->base.id, set->fb->base.id,
10343 (int)set->num_connectors, set->x, set->y);
10344 } else {
10345 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010346 }
10347
10348 dev = set->crtc->dev;
10349
10350 ret = -ENOMEM;
10351 config = kzalloc(sizeof(*config), GFP_KERNEL);
10352 if (!config)
10353 goto out_config;
10354
10355 ret = intel_set_config_save_state(dev, config);
10356 if (ret)
10357 goto out_config;
10358
10359 save_set.crtc = set->crtc;
10360 save_set.mode = &set->crtc->mode;
10361 save_set.x = set->crtc->x;
10362 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010363 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010364
10365 /* Compute whether we need a full modeset, only an fb base update or no
10366 * change at all. In the future we might also check whether only the
10367 * mode changed, e.g. for LVDS where we only change the panel fitter in
10368 * such cases. */
10369 intel_set_config_compute_mode_changes(set, config);
10370
Daniel Vetter9a935852012-07-05 22:34:27 +020010371 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010372 if (ret)
10373 goto fail;
10374
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010375 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010376 ret = intel_set_mode(set->crtc, set->mode,
10377 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010378 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010379 intel_crtc_wait_for_pending_flips(set->crtc);
10380
Daniel Vetter4f660f42012-07-02 09:47:37 +020010381 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010382 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010383 /*
10384 * In the fastboot case this may be our only check of the
10385 * state after boot. It would be better to only do it on
10386 * the first update, but we don't have a nice way of doing that
10387 * (and really, set_config isn't used much for high freq page
10388 * flipping, so increasing its cost here shouldn't be a big
10389 * deal).
10390 */
Jani Nikulad330a952014-01-21 11:24:25 +020010391 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010392 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010393 }
10394
Chris Wilson2d05eae2013-05-03 17:36:25 +010010395 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010396 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10397 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010398fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010399 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010400
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010401 /*
10402 * HACK: if the pipe was on, but we didn't have a framebuffer,
10403 * force the pipe off to avoid oopsing in the modeset code
10404 * due to fb==NULL. This should only happen during boot since
10405 * we don't yet reconstruct the FB from the hardware state.
10406 */
10407 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10408 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10409
Chris Wilson2d05eae2013-05-03 17:36:25 +010010410 /* Try to restore the config */
10411 if (config->mode_changed &&
10412 intel_set_mode(save_set.crtc, save_set.mode,
10413 save_set.x, save_set.y, save_set.fb))
10414 DRM_ERROR("failed to restore config after modeset failure\n");
10415 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010416
Daniel Vetterd9e55602012-07-04 22:16:09 +020010417out_config:
10418 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010419 return ret;
10420}
10421
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010422static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010423 .cursor_set = intel_crtc_cursor_set,
10424 .cursor_move = intel_crtc_cursor_move,
10425 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010426 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010427 .destroy = intel_crtc_destroy,
10428 .page_flip = intel_crtc_page_flip,
10429};
10430
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010431static void intel_cpu_pll_init(struct drm_device *dev)
10432{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010433 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010434 intel_ddi_pll_init(dev);
10435}
10436
Daniel Vetter53589012013-06-05 13:34:16 +020010437static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10438 struct intel_shared_dpll *pll,
10439 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010440{
Daniel Vetter53589012013-06-05 13:34:16 +020010441 uint32_t val;
10442
10443 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010444 hw_state->dpll = val;
10445 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10446 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010447
10448 return val & DPLL_VCO_ENABLE;
10449}
10450
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010451static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10452 struct intel_shared_dpll *pll)
10453{
10454 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10455 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10456}
10457
Daniel Vettere7b903d2013-06-05 13:34:14 +020010458static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10459 struct intel_shared_dpll *pll)
10460{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010461 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010462 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010463
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010464 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10465
10466 /* Wait for the clocks to stabilize. */
10467 POSTING_READ(PCH_DPLL(pll->id));
10468 udelay(150);
10469
10470 /* The pixel multiplier can only be updated once the
10471 * DPLL is enabled and the clocks are stable.
10472 *
10473 * So write it again.
10474 */
10475 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10476 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010477 udelay(200);
10478}
10479
10480static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10481 struct intel_shared_dpll *pll)
10482{
10483 struct drm_device *dev = dev_priv->dev;
10484 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010485
10486 /* Make sure no transcoder isn't still depending on us. */
10487 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10488 if (intel_crtc_to_shared_dpll(crtc) == pll)
10489 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10490 }
10491
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010492 I915_WRITE(PCH_DPLL(pll->id), 0);
10493 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010494 udelay(200);
10495}
10496
Daniel Vetter46edb022013-06-05 13:34:12 +020010497static char *ibx_pch_dpll_names[] = {
10498 "PCH DPLL A",
10499 "PCH DPLL B",
10500};
10501
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010502static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010503{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010504 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010505 int i;
10506
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010507 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010508
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010509 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010510 dev_priv->shared_dplls[i].id = i;
10511 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010512 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010513 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10514 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010515 dev_priv->shared_dplls[i].get_hw_state =
10516 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010517 }
10518}
10519
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010520static void intel_shared_dpll_init(struct drm_device *dev)
10521{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010522 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010523
10524 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10525 ibx_pch_dpll_init(dev);
10526 else
10527 dev_priv->num_shared_dpll = 0;
10528
10529 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010530}
10531
Hannes Ederb358d0a2008-12-18 21:18:47 +010010532static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010533{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010534 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010535 struct intel_crtc *intel_crtc;
10536 int i;
10537
Daniel Vetter955382f2013-09-19 14:05:45 +020010538 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010539 if (intel_crtc == NULL)
10540 return;
10541
10542 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10543
10544 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010545 for (i = 0; i < 256; i++) {
10546 intel_crtc->lut_r[i] = i;
10547 intel_crtc->lut_g[i] = i;
10548 intel_crtc->lut_b[i] = i;
10549 }
10550
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010551 /*
10552 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10553 * is hooked to plane B. Hence we want plane A feeding pipe B.
10554 */
Jesse Barnes80824002009-09-10 15:28:06 -070010555 intel_crtc->pipe = pipe;
10556 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010557 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010558 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010559 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010560 }
10561
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010562 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10563 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10564 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10565 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10566
Jesse Barnes79e53942008-11-07 14:24:08 -080010567 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010568}
10569
Jesse Barnes752aa882013-10-31 18:55:49 +020010570enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10571{
10572 struct drm_encoder *encoder = connector->base.encoder;
10573
10574 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10575
10576 if (!encoder)
10577 return INVALID_PIPE;
10578
10579 return to_intel_crtc(encoder->crtc)->pipe;
10580}
10581
Carl Worth08d7b3d2009-04-29 14:43:54 -070010582int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010583 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010584{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010585 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010586 struct drm_mode_object *drmmode_obj;
10587 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010588
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010589 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10590 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010591
Daniel Vetterc05422d2009-08-11 16:05:30 +020010592 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10593 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010594
Daniel Vetterc05422d2009-08-11 16:05:30 +020010595 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010596 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010597 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010598 }
10599
Daniel Vetterc05422d2009-08-11 16:05:30 +020010600 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10601 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010602
Daniel Vetterc05422d2009-08-11 16:05:30 +020010603 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010604}
10605
Daniel Vetter66a92782012-07-12 20:08:18 +020010606static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010607{
Daniel Vetter66a92782012-07-12 20:08:18 +020010608 struct drm_device *dev = encoder->base.dev;
10609 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010610 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010611 int entry = 0;
10612
Daniel Vetter66a92782012-07-12 20:08:18 +020010613 list_for_each_entry(source_encoder,
10614 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010615 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010616 index_mask |= (1 << entry);
10617
Jesse Barnes79e53942008-11-07 14:24:08 -080010618 entry++;
10619 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010620
Jesse Barnes79e53942008-11-07 14:24:08 -080010621 return index_mask;
10622}
10623
Chris Wilson4d302442010-12-14 19:21:29 +000010624static bool has_edp_a(struct drm_device *dev)
10625{
10626 struct drm_i915_private *dev_priv = dev->dev_private;
10627
10628 if (!IS_MOBILE(dev))
10629 return false;
10630
10631 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10632 return false;
10633
Damien Lespiaue3589902014-02-07 19:12:50 +000010634 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010635 return false;
10636
10637 return true;
10638}
10639
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010640const char *intel_output_name(int output)
10641{
10642 static const char *names[] = {
10643 [INTEL_OUTPUT_UNUSED] = "Unused",
10644 [INTEL_OUTPUT_ANALOG] = "Analog",
10645 [INTEL_OUTPUT_DVO] = "DVO",
10646 [INTEL_OUTPUT_SDVO] = "SDVO",
10647 [INTEL_OUTPUT_LVDS] = "LVDS",
10648 [INTEL_OUTPUT_TVOUT] = "TV",
10649 [INTEL_OUTPUT_HDMI] = "HDMI",
10650 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10651 [INTEL_OUTPUT_EDP] = "eDP",
10652 [INTEL_OUTPUT_DSI] = "DSI",
10653 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10654 };
10655
10656 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10657 return "Invalid";
10658
10659 return names[output];
10660}
10661
Jesse Barnes79e53942008-11-07 14:24:08 -080010662static void intel_setup_outputs(struct drm_device *dev)
10663{
Eric Anholt725e30a2009-01-22 13:01:02 -080010664 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010665 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010666 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010667
Daniel Vetterc9093352013-06-06 22:22:47 +020010668 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010669
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010670 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010671 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010672
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010673 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010674 int found;
10675
10676 /* Haswell uses DDI functions to detect digital outputs */
10677 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10678 /* DDI A only supports eDP */
10679 if (found)
10680 intel_ddi_init(dev, PORT_A);
10681
10682 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10683 * register */
10684 found = I915_READ(SFUSE_STRAP);
10685
10686 if (found & SFUSE_STRAP_DDIB_DETECTED)
10687 intel_ddi_init(dev, PORT_B);
10688 if (found & SFUSE_STRAP_DDIC_DETECTED)
10689 intel_ddi_init(dev, PORT_C);
10690 if (found & SFUSE_STRAP_DDID_DETECTED)
10691 intel_ddi_init(dev, PORT_D);
10692 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010693 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010694 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010695
10696 if (has_edp_a(dev))
10697 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010698
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010699 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010700 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010701 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010702 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010703 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010704 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010705 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010706 }
10707
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010708 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010709 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010710
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010711 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010712 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010713
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010714 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010715 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010716
Daniel Vetter270b3042012-10-27 15:52:05 +020010717 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010718 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010719 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010720 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10721 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10722 PORT_B);
10723 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10724 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10725 }
10726
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010727 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10728 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10729 PORT_C);
10730 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010731 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010732 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010733
Jani Nikula3cfca972013-08-27 15:12:26 +030010734 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010735 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010736 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010737
Paulo Zanonie2debe92013-02-18 19:00:27 -030010738 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010739 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010740 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010741 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10742 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010743 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010744 }
Ma Ling27185ae2009-08-24 13:50:23 +080010745
Imre Deake7281ea2013-05-08 13:14:08 +030010746 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010747 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010748 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010749
10750 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010751
Paulo Zanonie2debe92013-02-18 19:00:27 -030010752 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010753 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010754 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010755 }
Ma Ling27185ae2009-08-24 13:50:23 +080010756
Paulo Zanonie2debe92013-02-18 19:00:27 -030010757 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010758
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010759 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10760 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010761 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010762 }
Imre Deake7281ea2013-05-08 13:14:08 +030010763 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010764 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010765 }
Ma Ling27185ae2009-08-24 13:50:23 +080010766
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010767 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010768 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010769 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010770 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010771 intel_dvo_init(dev);
10772
Zhenyu Wang103a1962009-11-27 11:44:36 +080010773 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010774 intel_tv_init(dev);
10775
Chris Wilson4ef69c72010-09-09 15:14:28 +010010776 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10777 encoder->base.possible_crtcs = encoder->crtc_mask;
10778 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010779 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010780 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010781
Paulo Zanonidde86e22012-12-01 12:04:25 -020010782 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010783
10784 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010785}
10786
10787static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10788{
10789 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010790
Daniel Vetteref2d6332014-02-10 18:00:38 +010010791 drm_framebuffer_cleanup(fb);
10792 WARN_ON(!intel_fb->obj->framebuffer_references--);
10793 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010794 kfree(intel_fb);
10795}
10796
10797static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010798 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010799 unsigned int *handle)
10800{
10801 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010802 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010803
Chris Wilson05394f32010-11-08 19:18:58 +000010804 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010805}
10806
10807static const struct drm_framebuffer_funcs intel_fb_funcs = {
10808 .destroy = intel_user_framebuffer_destroy,
10809 .create_handle = intel_user_framebuffer_create_handle,
10810};
10811
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010812static int intel_framebuffer_init(struct drm_device *dev,
10813 struct intel_framebuffer *intel_fb,
10814 struct drm_mode_fb_cmd2 *mode_cmd,
10815 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010816{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010817 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010818 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010819 int ret;
10820
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010821 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10822
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010823 if (obj->tiling_mode == I915_TILING_Y) {
10824 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010825 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010826 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010827
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010828 if (mode_cmd->pitches[0] & 63) {
10829 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10830 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010831 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010832 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010833
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010834 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10835 pitch_limit = 32*1024;
10836 } else if (INTEL_INFO(dev)->gen >= 4) {
10837 if (obj->tiling_mode)
10838 pitch_limit = 16*1024;
10839 else
10840 pitch_limit = 32*1024;
10841 } else if (INTEL_INFO(dev)->gen >= 3) {
10842 if (obj->tiling_mode)
10843 pitch_limit = 8*1024;
10844 else
10845 pitch_limit = 16*1024;
10846 } else
10847 /* XXX DSPC is limited to 4k tiled */
10848 pitch_limit = 8*1024;
10849
10850 if (mode_cmd->pitches[0] > pitch_limit) {
10851 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10852 obj->tiling_mode ? "tiled" : "linear",
10853 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010854 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010855 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010856
10857 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010858 mode_cmd->pitches[0] != obj->stride) {
10859 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10860 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010861 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010862 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010863
Ville Syrjälä57779d02012-10-31 17:50:14 +020010864 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010865 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010866 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010867 case DRM_FORMAT_RGB565:
10868 case DRM_FORMAT_XRGB8888:
10869 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010870 break;
10871 case DRM_FORMAT_XRGB1555:
10872 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010873 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010874 DRM_DEBUG("unsupported pixel format: %s\n",
10875 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010876 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010877 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010878 break;
10879 case DRM_FORMAT_XBGR8888:
10880 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010881 case DRM_FORMAT_XRGB2101010:
10882 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010883 case DRM_FORMAT_XBGR2101010:
10884 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010885 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010886 DRM_DEBUG("unsupported pixel format: %s\n",
10887 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010888 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010889 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010890 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010891 case DRM_FORMAT_YUYV:
10892 case DRM_FORMAT_UYVY:
10893 case DRM_FORMAT_YVYU:
10894 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010895 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010896 DRM_DEBUG("unsupported pixel format: %s\n",
10897 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010898 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010899 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010900 break;
10901 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010902 DRM_DEBUG("unsupported pixel format: %s\n",
10903 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010904 return -EINVAL;
10905 }
10906
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010907 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10908 if (mode_cmd->offsets[0] != 0)
10909 return -EINVAL;
10910
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010911 aligned_height = intel_align_height(dev, mode_cmd->height,
10912 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010913 /* FIXME drm helper for size checks (especially planar formats)? */
10914 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10915 return -EINVAL;
10916
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010917 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10918 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010919 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010920
Jesse Barnes79e53942008-11-07 14:24:08 -080010921 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10922 if (ret) {
10923 DRM_ERROR("framebuffer init failed %d\n", ret);
10924 return ret;
10925 }
10926
Jesse Barnes79e53942008-11-07 14:24:08 -080010927 return 0;
10928}
10929
Jesse Barnes79e53942008-11-07 14:24:08 -080010930static struct drm_framebuffer *
10931intel_user_framebuffer_create(struct drm_device *dev,
10932 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010933 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010934{
Chris Wilson05394f32010-11-08 19:18:58 +000010935 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010936
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010937 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10938 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010939 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010940 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010941
Chris Wilsond2dff872011-04-19 08:36:26 +010010942 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010943}
10944
Daniel Vetter4520f532013-10-09 09:18:51 +020010945#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010946static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010947{
10948}
10949#endif
10950
Jesse Barnes79e53942008-11-07 14:24:08 -080010951static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010952 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010953 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010954};
10955
Jesse Barnese70236a2009-09-21 10:42:27 -070010956/* Set up chip specific display functions */
10957static void intel_init_display(struct drm_device *dev)
10958{
10959 struct drm_i915_private *dev_priv = dev->dev_private;
10960
Daniel Vetteree9300b2013-06-03 22:40:22 +020010961 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10962 dev_priv->display.find_dpll = g4x_find_best_dpll;
10963 else if (IS_VALLEYVIEW(dev))
10964 dev_priv->display.find_dpll = vlv_find_best_dpll;
10965 else if (IS_PINEVIEW(dev))
10966 dev_priv->display.find_dpll = pnv_find_best_dpll;
10967 else
10968 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10969
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010970 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010971 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010972 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010973 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010974 dev_priv->display.crtc_enable = haswell_crtc_enable;
10975 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010976 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010977 dev_priv->display.update_primary_plane =
10978 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010979 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010980 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010981 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010982 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010983 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10984 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010985 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010986 dev_priv->display.update_primary_plane =
10987 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010988 } else if (IS_VALLEYVIEW(dev)) {
10989 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010990 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010991 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10992 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10993 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10994 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070010995 dev_priv->display.update_primary_plane =
10996 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010997 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010998 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010999 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011000 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011001 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11002 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011003 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011004 dev_priv->display.update_primary_plane =
11005 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011006 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011007
Jesse Barnese70236a2009-09-21 10:42:27 -070011008 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011009 if (IS_VALLEYVIEW(dev))
11010 dev_priv->display.get_display_clock_speed =
11011 valleyview_get_display_clock_speed;
11012 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011013 dev_priv->display.get_display_clock_speed =
11014 i945_get_display_clock_speed;
11015 else if (IS_I915G(dev))
11016 dev_priv->display.get_display_clock_speed =
11017 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011018 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011019 dev_priv->display.get_display_clock_speed =
11020 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011021 else if (IS_PINEVIEW(dev))
11022 dev_priv->display.get_display_clock_speed =
11023 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011024 else if (IS_I915GM(dev))
11025 dev_priv->display.get_display_clock_speed =
11026 i915gm_get_display_clock_speed;
11027 else if (IS_I865G(dev))
11028 dev_priv->display.get_display_clock_speed =
11029 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011030 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011031 dev_priv->display.get_display_clock_speed =
11032 i855_get_display_clock_speed;
11033 else /* 852, 830 */
11034 dev_priv->display.get_display_clock_speed =
11035 i830_get_display_clock_speed;
11036
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011037 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011038 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011039 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011040 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011041 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011042 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011043 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011044 dev_priv->display.modeset_global_resources =
11045 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011046 } else if (IS_IVYBRIDGE(dev)) {
11047 /* FIXME: detect B0+ stepping and use auto training */
11048 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011049 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011050 dev_priv->display.modeset_global_resources =
11051 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011052 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011053 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011054 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011055 dev_priv->display.modeset_global_resources =
11056 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011057 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011058 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011059 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011060 } else if (IS_VALLEYVIEW(dev)) {
11061 dev_priv->display.modeset_global_resources =
11062 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011063 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011064 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011065
11066 /* Default just returns -ENODEV to indicate unsupported */
11067 dev_priv->display.queue_flip = intel_default_queue_flip;
11068
11069 switch (INTEL_INFO(dev)->gen) {
11070 case 2:
11071 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11072 break;
11073
11074 case 3:
11075 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11076 break;
11077
11078 case 4:
11079 case 5:
11080 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11081 break;
11082
11083 case 6:
11084 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11085 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011086 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011087 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011088 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11089 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011090 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011091
11092 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011093}
11094
Jesse Barnesb690e962010-07-19 13:53:12 -070011095/*
11096 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11097 * resume, or other times. This quirk makes sure that's the case for
11098 * affected systems.
11099 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011100static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011101{
11102 struct drm_i915_private *dev_priv = dev->dev_private;
11103
11104 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011105 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011106}
11107
Keith Packard435793d2011-07-12 14:56:22 -070011108/*
11109 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11110 */
11111static void quirk_ssc_force_disable(struct drm_device *dev)
11112{
11113 struct drm_i915_private *dev_priv = dev->dev_private;
11114 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011115 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011116}
11117
Carsten Emde4dca20e2012-03-15 15:56:26 +010011118/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011119 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11120 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011121 */
11122static void quirk_invert_brightness(struct drm_device *dev)
11123{
11124 struct drm_i915_private *dev_priv = dev->dev_private;
11125 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011126 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011127}
11128
11129struct intel_quirk {
11130 int device;
11131 int subsystem_vendor;
11132 int subsystem_device;
11133 void (*hook)(struct drm_device *dev);
11134};
11135
Egbert Eich5f85f1762012-10-14 15:46:38 +020011136/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11137struct intel_dmi_quirk {
11138 void (*hook)(struct drm_device *dev);
11139 const struct dmi_system_id (*dmi_id_list)[];
11140};
11141
11142static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11143{
11144 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11145 return 1;
11146}
11147
11148static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11149 {
11150 .dmi_id_list = &(const struct dmi_system_id[]) {
11151 {
11152 .callback = intel_dmi_reverse_brightness,
11153 .ident = "NCR Corporation",
11154 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11155 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11156 },
11157 },
11158 { } /* terminating entry */
11159 },
11160 .hook = quirk_invert_brightness,
11161 },
11162};
11163
Ben Widawskyc43b5632012-04-16 14:07:40 -070011164static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011165 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011166 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011167
Jesse Barnesb690e962010-07-19 13:53:12 -070011168 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11169 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11170
Jesse Barnesb690e962010-07-19 13:53:12 -070011171 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11172 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11173
Chris Wilsona4945f92013-10-08 11:16:59 +010011174 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011175 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011176
11177 /* Lenovo U160 cannot use SSC on LVDS */
11178 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011179
11180 /* Sony Vaio Y cannot use SSC on LVDS */
11181 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011182
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011183 /* Acer Aspire 5734Z must invert backlight brightness */
11184 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11185
11186 /* Acer/eMachines G725 */
11187 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11188
11189 /* Acer/eMachines e725 */
11190 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11191
11192 /* Acer/Packard Bell NCL20 */
11193 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11194
11195 /* Acer Aspire 4736Z */
11196 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011197
11198 /* Acer Aspire 5336 */
11199 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011200};
11201
11202static void intel_init_quirks(struct drm_device *dev)
11203{
11204 struct pci_dev *d = dev->pdev;
11205 int i;
11206
11207 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11208 struct intel_quirk *q = &intel_quirks[i];
11209
11210 if (d->device == q->device &&
11211 (d->subsystem_vendor == q->subsystem_vendor ||
11212 q->subsystem_vendor == PCI_ANY_ID) &&
11213 (d->subsystem_device == q->subsystem_device ||
11214 q->subsystem_device == PCI_ANY_ID))
11215 q->hook(dev);
11216 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011217 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11218 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11219 intel_dmi_quirks[i].hook(dev);
11220 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011221}
11222
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011223/* Disable the VGA plane that we never use */
11224static void i915_disable_vga(struct drm_device *dev)
11225{
11226 struct drm_i915_private *dev_priv = dev->dev_private;
11227 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011228 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011229
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011230 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011231 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011232 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011233 sr1 = inb(VGA_SR_DATA);
11234 outb(sr1 | 1<<5, VGA_SR_DATA);
11235 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11236 udelay(300);
11237
11238 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11239 POSTING_READ(vga_reg);
11240}
11241
Daniel Vetterf8175862012-04-10 15:50:11 +020011242void intel_modeset_init_hw(struct drm_device *dev)
11243{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011244 intel_prepare_ddi(dev);
11245
Daniel Vetterf8175862012-04-10 15:50:11 +020011246 intel_init_clock_gating(dev);
11247
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011248 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011249
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011250 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011251 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011252 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011253}
11254
Imre Deak7d708ee2013-04-17 14:04:50 +030011255void intel_modeset_suspend_hw(struct drm_device *dev)
11256{
11257 intel_suspend_hw(dev);
11258}
11259
Jesse Barnes79e53942008-11-07 14:24:08 -080011260void intel_modeset_init(struct drm_device *dev)
11261{
Jesse Barnes652c3932009-08-17 13:31:43 -070011262 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011263 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011264 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011265 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011266
11267 drm_mode_config_init(dev);
11268
11269 dev->mode_config.min_width = 0;
11270 dev->mode_config.min_height = 0;
11271
Dave Airlie019d96c2011-09-29 16:20:42 +010011272 dev->mode_config.preferred_depth = 24;
11273 dev->mode_config.prefer_shadow = 1;
11274
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011275 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011276
Jesse Barnesb690e962010-07-19 13:53:12 -070011277 intel_init_quirks(dev);
11278
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011279 intel_init_pm(dev);
11280
Ben Widawskye3c74752013-04-05 13:12:39 -070011281 if (INTEL_INFO(dev)->num_pipes == 0)
11282 return;
11283
Jesse Barnese70236a2009-09-21 10:42:27 -070011284 intel_init_display(dev);
11285
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011286 if (IS_GEN2(dev)) {
11287 dev->mode_config.max_width = 2048;
11288 dev->mode_config.max_height = 2048;
11289 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011290 dev->mode_config.max_width = 4096;
11291 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011292 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011293 dev->mode_config.max_width = 8192;
11294 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011295 }
Damien Lespiau068be562014-03-28 14:17:49 +000011296
11297 if (IS_GEN2(dev)) {
11298 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11299 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11300 } else {
11301 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11302 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11303 }
11304
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011305 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011306
Zhao Yakui28c97732009-10-09 11:39:41 +080011307 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011308 INTEL_INFO(dev)->num_pipes,
11309 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011310
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011311 for_each_pipe(pipe) {
11312 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011313 for_each_sprite(pipe, sprite) {
11314 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011315 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011316 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011317 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011318 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011319 }
11320
Jesse Barnesf42bb702013-12-16 16:34:23 -080011321 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011322 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011323
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011324 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011325 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011326
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011327 /* Just disable it once at startup */
11328 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011329 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011330
11331 /* Just in case the BIOS is doing something questionable. */
11332 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011333
Jesse Barnes8b687df2014-02-21 13:13:39 -080011334 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011335 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011336 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011337
11338 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11339 base.head) {
11340 if (!crtc->active)
11341 continue;
11342
Jesse Barnes46f297f2014-03-07 08:57:48 -080011343 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011344 * Note that reserving the BIOS fb up front prevents us
11345 * from stuffing other stolen allocations like the ring
11346 * on top. This prevents some ugliness at boot time, and
11347 * can even allow for smooth boot transitions if the BIOS
11348 * fb is large enough for the active pipe configuration.
11349 */
11350 if (dev_priv->display.get_plane_config) {
11351 dev_priv->display.get_plane_config(crtc,
11352 &crtc->plane_config);
11353 /*
11354 * If the fb is shared between multiple heads, we'll
11355 * just get the first one.
11356 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011357 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011358 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011359 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011360}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011361
Daniel Vetter24929352012-07-02 20:28:59 +020011362static void
11363intel_connector_break_all_links(struct intel_connector *connector)
11364{
11365 connector->base.dpms = DRM_MODE_DPMS_OFF;
11366 connector->base.encoder = NULL;
11367 connector->encoder->connectors_active = false;
11368 connector->encoder->base.crtc = NULL;
11369}
11370
Daniel Vetter7fad7982012-07-04 17:51:47 +020011371static void intel_enable_pipe_a(struct drm_device *dev)
11372{
11373 struct intel_connector *connector;
11374 struct drm_connector *crt = NULL;
11375 struct intel_load_detect_pipe load_detect_temp;
11376
11377 /* We can't just switch on the pipe A, we need to set things up with a
11378 * proper mode and output configuration. As a gross hack, enable pipe A
11379 * by enabling the load detect pipe once. */
11380 list_for_each_entry(connector,
11381 &dev->mode_config.connector_list,
11382 base.head) {
11383 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11384 crt = &connector->base;
11385 break;
11386 }
11387 }
11388
11389 if (!crt)
11390 return;
11391
11392 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11393 intel_release_load_detect_pipe(crt, &load_detect_temp);
11394
11395
11396}
11397
Daniel Vetterfa555832012-10-10 23:14:00 +020011398static bool
11399intel_check_plane_mapping(struct intel_crtc *crtc)
11400{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011401 struct drm_device *dev = crtc->base.dev;
11402 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011403 u32 reg, val;
11404
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011405 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011406 return true;
11407
11408 reg = DSPCNTR(!crtc->plane);
11409 val = I915_READ(reg);
11410
11411 if ((val & DISPLAY_PLANE_ENABLE) &&
11412 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11413 return false;
11414
11415 return true;
11416}
11417
Daniel Vetter24929352012-07-02 20:28:59 +020011418static void intel_sanitize_crtc(struct intel_crtc *crtc)
11419{
11420 struct drm_device *dev = crtc->base.dev;
11421 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011422 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011423
Daniel Vetter24929352012-07-02 20:28:59 +020011424 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011425 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011426 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11427
11428 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011429 * disable the crtc (and hence change the state) if it is wrong. Note
11430 * that gen4+ has a fixed plane -> pipe mapping. */
11431 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011432 struct intel_connector *connector;
11433 bool plane;
11434
Daniel Vetter24929352012-07-02 20:28:59 +020011435 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11436 crtc->base.base.id);
11437
11438 /* Pipe has the wrong plane attached and the plane is active.
11439 * Temporarily change the plane mapping and disable everything
11440 * ... */
11441 plane = crtc->plane;
11442 crtc->plane = !plane;
11443 dev_priv->display.crtc_disable(&crtc->base);
11444 crtc->plane = plane;
11445
11446 /* ... and break all links. */
11447 list_for_each_entry(connector, &dev->mode_config.connector_list,
11448 base.head) {
11449 if (connector->encoder->base.crtc != &crtc->base)
11450 continue;
11451
11452 intel_connector_break_all_links(connector);
11453 }
11454
11455 WARN_ON(crtc->active);
11456 crtc->base.enabled = false;
11457 }
Daniel Vetter24929352012-07-02 20:28:59 +020011458
Daniel Vetter7fad7982012-07-04 17:51:47 +020011459 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11460 crtc->pipe == PIPE_A && !crtc->active) {
11461 /* BIOS forgot to enable pipe A, this mostly happens after
11462 * resume. Force-enable the pipe to fix this, the update_dpms
11463 * call below we restore the pipe to the right state, but leave
11464 * the required bits on. */
11465 intel_enable_pipe_a(dev);
11466 }
11467
Daniel Vetter24929352012-07-02 20:28:59 +020011468 /* Adjust the state of the output pipe according to whether we
11469 * have active connectors/encoders. */
11470 intel_crtc_update_dpms(&crtc->base);
11471
11472 if (crtc->active != crtc->base.enabled) {
11473 struct intel_encoder *encoder;
11474
11475 /* This can happen either due to bugs in the get_hw_state
11476 * functions or because the pipe is force-enabled due to the
11477 * pipe A quirk. */
11478 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11479 crtc->base.base.id,
11480 crtc->base.enabled ? "enabled" : "disabled",
11481 crtc->active ? "enabled" : "disabled");
11482
11483 crtc->base.enabled = crtc->active;
11484
11485 /* Because we only establish the connector -> encoder ->
11486 * crtc links if something is active, this means the
11487 * crtc is now deactivated. Break the links. connector
11488 * -> encoder links are only establish when things are
11489 * actually up, hence no need to break them. */
11490 WARN_ON(crtc->active);
11491
11492 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11493 WARN_ON(encoder->connectors_active);
11494 encoder->base.crtc = NULL;
11495 }
11496 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011497 if (crtc->active) {
11498 /*
11499 * We start out with underrun reporting disabled to avoid races.
11500 * For correct bookkeeping mark this on active crtcs.
11501 *
11502 * No protection against concurrent access is required - at
11503 * worst a fifo underrun happens which also sets this to false.
11504 */
11505 crtc->cpu_fifo_underrun_disabled = true;
11506 crtc->pch_fifo_underrun_disabled = true;
11507 }
Daniel Vetter24929352012-07-02 20:28:59 +020011508}
11509
11510static void intel_sanitize_encoder(struct intel_encoder *encoder)
11511{
11512 struct intel_connector *connector;
11513 struct drm_device *dev = encoder->base.dev;
11514
11515 /* We need to check both for a crtc link (meaning that the
11516 * encoder is active and trying to read from a pipe) and the
11517 * pipe itself being active. */
11518 bool has_active_crtc = encoder->base.crtc &&
11519 to_intel_crtc(encoder->base.crtc)->active;
11520
11521 if (encoder->connectors_active && !has_active_crtc) {
11522 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11523 encoder->base.base.id,
11524 drm_get_encoder_name(&encoder->base));
11525
11526 /* Connector is active, but has no active pipe. This is
11527 * fallout from our resume register restoring. Disable
11528 * the encoder manually again. */
11529 if (encoder->base.crtc) {
11530 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11531 encoder->base.base.id,
11532 drm_get_encoder_name(&encoder->base));
11533 encoder->disable(encoder);
11534 }
11535
11536 /* Inconsistent output/port/pipe state happens presumably due to
11537 * a bug in one of the get_hw_state functions. Or someplace else
11538 * in our code, like the register restore mess on resume. Clamp
11539 * things to off as a safer default. */
11540 list_for_each_entry(connector,
11541 &dev->mode_config.connector_list,
11542 base.head) {
11543 if (connector->encoder != encoder)
11544 continue;
11545
11546 intel_connector_break_all_links(connector);
11547 }
11548 }
11549 /* Enabled encoders without active connectors will be fixed in
11550 * the crtc fixup. */
11551}
11552
Imre Deak04098752014-02-18 00:02:16 +020011553void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011554{
11555 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011556 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011557
Imre Deak04098752014-02-18 00:02:16 +020011558 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11559 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11560 i915_disable_vga(dev);
11561 }
11562}
11563
11564void i915_redisable_vga(struct drm_device *dev)
11565{
11566 struct drm_i915_private *dev_priv = dev->dev_private;
11567
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011568 /* This function can be called both from intel_modeset_setup_hw_state or
11569 * at a very early point in our resume sequence, where the power well
11570 * structures are not yet restored. Since this function is at a very
11571 * paranoid "someone might have enabled VGA while we were not looking"
11572 * level, just check if the power well is enabled instead of trying to
11573 * follow the "don't touch the power well if we don't need it" policy
11574 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011575 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011576 return;
11577
Imre Deak04098752014-02-18 00:02:16 +020011578 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011579}
11580
Daniel Vetter30e984d2013-06-05 13:34:17 +020011581static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011582{
11583 struct drm_i915_private *dev_priv = dev->dev_private;
11584 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011585 struct intel_crtc *crtc;
11586 struct intel_encoder *encoder;
11587 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011588 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011589
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011590 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11591 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011592 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011593
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011594 crtc->active = dev_priv->display.get_pipe_config(crtc,
11595 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011596
11597 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011598 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011599
11600 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11601 crtc->base.base.id,
11602 crtc->active ? "enabled" : "disabled");
11603 }
11604
Daniel Vetter53589012013-06-05 13:34:16 +020011605 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011606 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011607 intel_ddi_setup_hw_pll_state(dev);
11608
Daniel Vetter53589012013-06-05 13:34:16 +020011609 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11610 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11611
11612 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11613 pll->active = 0;
11614 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11615 base.head) {
11616 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11617 pll->active++;
11618 }
11619 pll->refcount = pll->active;
11620
Daniel Vetter35c95372013-07-17 06:55:04 +020011621 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11622 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011623 }
11624
Daniel Vetter24929352012-07-02 20:28:59 +020011625 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11626 base.head) {
11627 pipe = 0;
11628
11629 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011630 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11631 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011632 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011633 } else {
11634 encoder->base.crtc = NULL;
11635 }
11636
11637 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011638 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011639 encoder->base.base.id,
11640 drm_get_encoder_name(&encoder->base),
11641 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011642 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011643 }
11644
11645 list_for_each_entry(connector, &dev->mode_config.connector_list,
11646 base.head) {
11647 if (connector->get_hw_state(connector)) {
11648 connector->base.dpms = DRM_MODE_DPMS_ON;
11649 connector->encoder->connectors_active = true;
11650 connector->base.encoder = &connector->encoder->base;
11651 } else {
11652 connector->base.dpms = DRM_MODE_DPMS_OFF;
11653 connector->base.encoder = NULL;
11654 }
11655 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11656 connector->base.base.id,
11657 drm_get_connector_name(&connector->base),
11658 connector->base.encoder ? "enabled" : "disabled");
11659 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011660}
11661
11662/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11663 * and i915 state tracking structures. */
11664void intel_modeset_setup_hw_state(struct drm_device *dev,
11665 bool force_restore)
11666{
11667 struct drm_i915_private *dev_priv = dev->dev_private;
11668 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011669 struct intel_crtc *crtc;
11670 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011671 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011672
11673 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011674
Jesse Barnesbabea612013-06-26 18:57:38 +030011675 /*
11676 * Now that we have the config, copy it to each CRTC struct
11677 * Note that this could go away if we move to using crtc_config
11678 * checking everywhere.
11679 */
11680 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11681 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011682 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011683 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011684 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11685 crtc->base.base.id);
11686 drm_mode_debug_printmodeline(&crtc->base.mode);
11687 }
11688 }
11689
Daniel Vetter24929352012-07-02 20:28:59 +020011690 /* HW state is read out, now we need to sanitize this mess. */
11691 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11692 base.head) {
11693 intel_sanitize_encoder(encoder);
11694 }
11695
11696 for_each_pipe(pipe) {
11697 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11698 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011699 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011700 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011701
Daniel Vetter35c95372013-07-17 06:55:04 +020011702 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11703 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11704
11705 if (!pll->on || pll->active)
11706 continue;
11707
11708 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11709
11710 pll->disable(dev_priv, pll);
11711 pll->on = false;
11712 }
11713
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011714 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011715 ilk_wm_get_hw_state(dev);
11716
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011717 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011718 i915_redisable_vga(dev);
11719
Daniel Vetterf30da182013-04-11 20:22:50 +020011720 /*
11721 * We need to use raw interfaces for restoring state to avoid
11722 * checking (bogus) intermediate states.
11723 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011724 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011725 struct drm_crtc *crtc =
11726 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011727
11728 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070011729 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011730 }
11731 } else {
11732 intel_modeset_update_staged_output_state(dev);
11733 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011734
11735 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011736}
11737
11738void intel_modeset_gem_init(struct drm_device *dev)
11739{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011740 struct drm_crtc *c;
11741 struct intel_framebuffer *fb;
11742
Imre Deakae484342014-03-31 15:10:44 +030011743 mutex_lock(&dev->struct_mutex);
11744 intel_init_gt_powersave(dev);
11745 mutex_unlock(&dev->struct_mutex);
11746
Chris Wilson1833b132012-05-09 11:56:28 +010011747 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011748
11749 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011750
11751 /*
11752 * Make sure any fbs we allocated at startup are properly
11753 * pinned & fenced. When we do the allocation it's too early
11754 * for this.
11755 */
11756 mutex_lock(&dev->struct_mutex);
11757 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
Dave Airlie66e514c2014-04-03 07:51:54 +100011758 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080011759 continue;
11760
Dave Airlie66e514c2014-04-03 07:51:54 +100011761 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011762 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11763 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11764 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100011765 drm_framebuffer_unreference(c->primary->fb);
11766 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080011767 }
11768 }
11769 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011770}
11771
Imre Deak4932e2c2014-02-11 17:12:48 +020011772void intel_connector_unregister(struct intel_connector *intel_connector)
11773{
11774 struct drm_connector *connector = &intel_connector->base;
11775
11776 intel_panel_destroy_backlight(connector);
11777 drm_sysfs_connector_remove(connector);
11778}
11779
Jesse Barnes79e53942008-11-07 14:24:08 -080011780void intel_modeset_cleanup(struct drm_device *dev)
11781{
Jesse Barnes652c3932009-08-17 13:31:43 -070011782 struct drm_i915_private *dev_priv = dev->dev_private;
11783 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011784 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011785
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011786 /*
11787 * Interrupts and polling as the first thing to avoid creating havoc.
11788 * Too much stuff here (turning of rps, connectors, ...) would
11789 * experience fancy races otherwise.
11790 */
11791 drm_irq_uninstall(dev);
11792 cancel_work_sync(&dev_priv->hotplug_work);
11793 /*
11794 * Due to the hpd irq storm handling the hotplug work can re-arm the
11795 * poll handlers. Hence disable polling after hpd handling is shut down.
11796 */
Keith Packardf87ea762010-10-03 19:36:26 -070011797 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011798
Jesse Barnes652c3932009-08-17 13:31:43 -070011799 mutex_lock(&dev->struct_mutex);
11800
Jesse Barnes723bfd72010-10-07 16:01:13 -070011801 intel_unregister_dsm_handler();
11802
Jesse Barnes652c3932009-08-17 13:31:43 -070011803 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11804 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070011805 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070011806 continue;
11807
Daniel Vetter3dec0092010-08-20 21:40:52 +020011808 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011809 }
11810
Chris Wilson973d04f2011-07-08 12:22:37 +010011811 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011812
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011813 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011814
Daniel Vetter930ebb42012-06-29 23:32:16 +020011815 ironlake_teardown_rc6(dev);
11816
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011817 mutex_unlock(&dev->struct_mutex);
11818
Chris Wilson1630fe72011-07-08 12:22:42 +010011819 /* flush any delayed tasks or pending work */
11820 flush_scheduled_work();
11821
Jani Nikuladb31af12013-11-08 16:48:53 +020011822 /* destroy the backlight and sysfs files before encoders/connectors */
11823 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011824 struct intel_connector *intel_connector;
11825
11826 intel_connector = to_intel_connector(connector);
11827 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011828 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011829
Jesse Barnes79e53942008-11-07 14:24:08 -080011830 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011831
11832 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030011833
11834 mutex_lock(&dev->struct_mutex);
11835 intel_cleanup_gt_powersave(dev);
11836 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011837}
11838
Dave Airlie28d52042009-09-21 14:33:58 +100011839/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011840 * Return which encoder is currently attached for connector.
11841 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011842struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011843{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011844 return &intel_attached_encoder(connector)->base;
11845}
Jesse Barnes79e53942008-11-07 14:24:08 -080011846
Chris Wilsondf0e9242010-09-09 16:20:55 +010011847void intel_connector_attach_encoder(struct intel_connector *connector,
11848 struct intel_encoder *encoder)
11849{
11850 connector->encoder = encoder;
11851 drm_mode_connector_attach_encoder(&connector->base,
11852 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011853}
Dave Airlie28d52042009-09-21 14:33:58 +100011854
11855/*
11856 * set vga decode state - true == enable VGA decode
11857 */
11858int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11859{
11860 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011861 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011862 u16 gmch_ctrl;
11863
Chris Wilson75fa0412014-02-07 18:37:02 -020011864 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11865 DRM_ERROR("failed to read control word\n");
11866 return -EIO;
11867 }
11868
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011869 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11870 return 0;
11871
Dave Airlie28d52042009-09-21 14:33:58 +100011872 if (state)
11873 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11874 else
11875 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011876
11877 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11878 DRM_ERROR("failed to write control word\n");
11879 return -EIO;
11880 }
11881
Dave Airlie28d52042009-09-21 14:33:58 +100011882 return 0;
11883}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011884
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011885struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011886
11887 u32 power_well_driver;
11888
Chris Wilson63b66e52013-08-08 15:12:06 +020011889 int num_transcoders;
11890
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011891 struct intel_cursor_error_state {
11892 u32 control;
11893 u32 position;
11894 u32 base;
11895 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011896 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011897
11898 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011899 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011900 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011901 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011902
11903 struct intel_plane_error_state {
11904 u32 control;
11905 u32 stride;
11906 u32 size;
11907 u32 pos;
11908 u32 addr;
11909 u32 surface;
11910 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011911 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011912
11913 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011914 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011915 enum transcoder cpu_transcoder;
11916
11917 u32 conf;
11918
11919 u32 htotal;
11920 u32 hblank;
11921 u32 hsync;
11922 u32 vtotal;
11923 u32 vblank;
11924 u32 vsync;
11925 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011926};
11927
11928struct intel_display_error_state *
11929intel_display_capture_error_state(struct drm_device *dev)
11930{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011931 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011932 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011933 int transcoders[] = {
11934 TRANSCODER_A,
11935 TRANSCODER_B,
11936 TRANSCODER_C,
11937 TRANSCODER_EDP,
11938 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011939 int i;
11940
Chris Wilson63b66e52013-08-08 15:12:06 +020011941 if (INTEL_INFO(dev)->num_pipes == 0)
11942 return NULL;
11943
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011944 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011945 if (error == NULL)
11946 return NULL;
11947
Imre Deak190be112013-11-25 17:15:31 +020011948 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011949 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11950
Damien Lespiau52331302012-08-15 19:23:25 +010011951 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011952 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011953 intel_display_power_enabled_sw(dev_priv,
11954 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011955 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011956 continue;
11957
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011958 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11959 error->cursor[i].control = I915_READ(CURCNTR(i));
11960 error->cursor[i].position = I915_READ(CURPOS(i));
11961 error->cursor[i].base = I915_READ(CURBASE(i));
11962 } else {
11963 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11964 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11965 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11966 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011967
11968 error->plane[i].control = I915_READ(DSPCNTR(i));
11969 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011970 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011971 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011972 error->plane[i].pos = I915_READ(DSPPOS(i));
11973 }
Paulo Zanonica291362013-03-06 20:03:14 -030011974 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11975 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011976 if (INTEL_INFO(dev)->gen >= 4) {
11977 error->plane[i].surface = I915_READ(DSPSURF(i));
11978 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11979 }
11980
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011981 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011982 }
11983
11984 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11985 if (HAS_DDI(dev_priv->dev))
11986 error->num_transcoders++; /* Account for eDP. */
11987
11988 for (i = 0; i < error->num_transcoders; i++) {
11989 enum transcoder cpu_transcoder = transcoders[i];
11990
Imre Deakddf9c532013-11-27 22:02:02 +020011991 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011992 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011993 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011994 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011995 continue;
11996
Chris Wilson63b66e52013-08-08 15:12:06 +020011997 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11998
11999 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12000 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12001 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12002 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12003 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12004 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12005 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012006 }
12007
12008 return error;
12009}
12010
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012011#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12012
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012013void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012014intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012015 struct drm_device *dev,
12016 struct intel_display_error_state *error)
12017{
12018 int i;
12019
Chris Wilson63b66e52013-08-08 15:12:06 +020012020 if (!error)
12021 return;
12022
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012023 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012024 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012025 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012026 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012027 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012028 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012029 err_printf(m, " Power: %s\n",
12030 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012031 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012032
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012033 err_printf(m, "Plane [%d]:\n", i);
12034 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12035 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012036 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012037 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12038 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012039 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012040 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012041 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012042 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012043 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12044 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012045 }
12046
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012047 err_printf(m, "Cursor [%d]:\n", i);
12048 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12049 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12050 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012051 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012052
12053 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012054 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012055 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012056 err_printf(m, " Power: %s\n",
12057 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012058 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12059 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12060 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12061 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12062 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12063 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12064 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12065 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012066}