blob: ad70e8ec18bc1732bb48ad02eaff2f3102ae3d9d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070040#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070041#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010042#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020043#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020044#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010045#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070046#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020047#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010048#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070049
Linus Torvalds1da177e2005-04-16 15:20:36 -070050/* General customization:
51 */
52
53#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
54
55#define DRIVER_NAME "i915"
56#define DRIVER_DESC "Intel Graphics"
Daniel Vetter2c0827c2014-08-08 20:44:59 +020057#define DRIVER_DATE "20140808"
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Jesse Barnes317c35d2008-08-25 15:11:06 -070059enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020060 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070061 PIPE_A = 0,
62 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020064 _PIPE_EDP,
65 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070066};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070068
Paulo Zanonia5c961d2012-10-24 15:59:34 -020069enum transcoder {
70 TRANSCODER_A = 0,
71 TRANSCODER_B,
72 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020073 TRANSCODER_EDP,
74 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020075};
76#define transcoder_name(t) ((t) + 'A')
77
Jesse Barnes80824002009-09-10 15:28:06 -070078enum plane {
79 PLANE_A = 0,
80 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080081 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070082};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080083#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080084
Damien Lespiaud615a162014-03-03 17:31:48 +000085#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030086
Eugeni Dodonov2b139522012-03-29 12:32:22 -030087enum port {
88 PORT_A = 0,
89 PORT_B,
90 PORT_C,
91 PORT_D,
92 PORT_E,
93 I915_MAX_PORTS
94};
95#define port_name(p) ((p) + 'A')
96
Chon Ming Leea09cadd2014-04-09 13:28:14 +030097#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080098
99enum dpio_channel {
100 DPIO_CH0,
101 DPIO_CH1
102};
103
104enum dpio_phy {
105 DPIO_PHY0,
106 DPIO_PHY1
107};
108
Paulo Zanonib97186f2013-05-03 12:15:36 -0300109enum intel_display_power_domain {
110 POWER_DOMAIN_PIPE_A,
111 POWER_DOMAIN_PIPE_B,
112 POWER_DOMAIN_PIPE_C,
113 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
115 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
116 POWER_DOMAIN_TRANSCODER_A,
117 POWER_DOMAIN_TRANSCODER_B,
118 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300119 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200120 POWER_DOMAIN_PORT_DDI_A_2_LANES,
121 POWER_DOMAIN_PORT_DDI_A_4_LANES,
122 POWER_DOMAIN_PORT_DDI_B_2_LANES,
123 POWER_DOMAIN_PORT_DDI_B_4_LANES,
124 POWER_DOMAIN_PORT_DDI_C_2_LANES,
125 POWER_DOMAIN_PORT_DDI_C_4_LANES,
126 POWER_DOMAIN_PORT_DDI_D_2_LANES,
127 POWER_DOMAIN_PORT_DDI_D_4_LANES,
128 POWER_DOMAIN_PORT_DSI,
129 POWER_DOMAIN_PORT_CRT,
130 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300131 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200132 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300133 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300134 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300135
136 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300137};
138
139#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
140#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
141 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300142#define POWER_DOMAIN_TRANSCODER(tran) \
143 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
144 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300145
Egbert Eich1d843f92013-02-25 12:06:49 -0500146enum hpd_pin {
147 HPD_NONE = 0,
148 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
149 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
150 HPD_CRT,
151 HPD_SDVO_B,
152 HPD_SDVO_C,
153 HPD_PORT_B,
154 HPD_PORT_C,
155 HPD_PORT_D,
156 HPD_NUM_PINS
157};
158
Chris Wilson2a2d5482012-12-03 11:49:06 +0000159#define I915_GEM_GPU_DOMAINS \
160 (I915_GEM_DOMAIN_RENDER | \
161 I915_GEM_DOMAIN_SAMPLER | \
162 I915_GEM_DOMAIN_COMMAND | \
163 I915_GEM_DOMAIN_INSTRUCTION | \
164 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700165
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700166#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000167#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800168
Damien Lespiaud79b8142014-05-13 23:32:23 +0100169#define for_each_crtc(dev, crtc) \
170 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
171
Damien Lespiaud063ae42014-05-13 23:32:21 +0100172#define for_each_intel_crtc(dev, intel_crtc) \
173 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
174
Damien Lespiaub2784e12014-08-05 11:29:37 +0100175#define for_each_intel_encoder(dev, intel_encoder) \
176 list_for_each_entry(intel_encoder, \
177 &(dev)->mode_config.encoder_list, \
178 base.head)
179
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200180#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
181 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
182 if ((intel_encoder)->base.crtc == (__crtc))
183
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800184#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
185 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
186 if ((intel_connector)->base.encoder == (__encoder))
187
Borun Fub04c5bd2014-07-12 10:02:27 +0530188#define for_each_power_domain(domain, mask) \
189 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
190 if ((1 << (domain)) & (mask))
191
Daniel Vettere7b903d2013-06-05 13:34:14 +0200192struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100193struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200194
Daniel Vettere2b78262013-06-07 23:10:03 +0200195enum intel_dpll_id {
196 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
197 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300198 DPLL_ID_PCH_PLL_A = 0,
199 DPLL_ID_PCH_PLL_B = 1,
200 DPLL_ID_WRPLL1 = 0,
201 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200202};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100203#define I915_NUM_PLLS 2
204
Daniel Vetter53589012013-06-05 13:34:16 +0200205struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100206 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200207 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200208 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200209 uint32_t fp0;
210 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100211
212 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300213 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200214};
215
Daniel Vetter46edb022013-06-05 13:34:12 +0200216struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 int refcount; /* count of number of CRTCs sharing this PLL */
218 int active; /* count of number of active CRTCs (i.e. DPMS on) */
219 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200220 const char *name;
221 /* should match the index in the dev_priv->shared_dplls array */
222 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200223 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300224 /* The mode_set hook is optional and should be used together with the
225 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200226 void (*mode_set)(struct drm_i915_private *dev_priv,
227 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200228 void (*enable)(struct drm_i915_private *dev_priv,
229 struct intel_shared_dpll *pll);
230 void (*disable)(struct drm_i915_private *dev_priv,
231 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200232 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
233 struct intel_shared_dpll *pll,
234 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100237/* Used by dp and fdi links */
238struct intel_link_m_n {
239 uint32_t tu;
240 uint32_t gmch_m;
241 uint32_t gmch_n;
242 uint32_t link_m;
243 uint32_t link_n;
244};
245
246void intel_link_compute_m_n(int bpp, int nlanes,
247 int pixel_clock, int link_clock,
248 struct intel_link_m_n *m_n);
249
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250/* Interface history:
251 *
252 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100253 * 1.2: Add Power Management
254 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100255 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000256 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000257 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
258 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 */
260#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000261#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262#define DRIVER_PATCHLEVEL 0
263
Chris Wilson23bc5982010-09-29 16:10:57 +0100264#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100265#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700266
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700267struct opregion_header;
268struct opregion_acpi;
269struct opregion_swsci;
270struct opregion_asle;
271
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100272struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700273 struct opregion_header __iomem *header;
274 struct opregion_acpi __iomem *acpi;
275 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300276 u32 swsci_gbda_sub_functions;
277 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700278 struct opregion_asle __iomem *asle;
279 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000280 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200281 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100282};
Chris Wilson44834a62010-08-19 16:09:23 +0100283#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100284
Chris Wilson6ef3d422010-08-04 20:26:07 +0100285struct intel_overlay;
286struct intel_overlay_error_state;
287
Dave Airlie7c1c2872008-11-28 14:22:24 +1000288struct drm_i915_master_private {
289 drm_local_map_t *sarea;
290 struct _drm_i915_sarea *sarea_priv;
291};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800292#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300293#define I915_MAX_NUM_FENCES 32
294/* 32 fences + sign bit for FENCE_REG_NONE */
295#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800296
297struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200298 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000299 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100300 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800301};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000302
yakui_zhao9b9d1722009-05-31 17:17:17 +0800303struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100304 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800305 u8 dvo_port;
306 u8 slave_addr;
307 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100308 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400309 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800310};
311
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000312struct intel_display_error_state;
313
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700314struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200315 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800316 struct timeval time;
317
Mika Kuoppalacb383002014-02-25 17:11:25 +0200318 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200319 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200320 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200321
Ben Widawsky585b0282014-01-30 00:19:37 -0800322 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700323 u32 eir;
324 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700325 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700326 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700327 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000328 u32 derrmr;
329 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800330 u32 error; /* gen6+ */
331 u32 err_int; /* gen7 */
332 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800333 u32 gac_eco;
334 u32 gam_ecochk;
335 u32 gab_ctl;
336 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800337 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800338 u64 fence[I915_MAX_NUM_FENCES];
339 struct intel_overlay_error_state *overlay;
340 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700341 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800342
Chris Wilson52d39a22012-02-15 11:25:37 +0000343 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000344 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800345 /* Software tracked state */
346 bool waiting;
347 int hangcheck_score;
348 enum intel_ring_hangcheck_action hangcheck_action;
349 int num_requests;
350
351 /* our own tracking of ring head and tail */
352 u32 cpu_ring_head;
353 u32 cpu_ring_tail;
354
355 u32 semaphore_seqno[I915_NUM_RINGS - 1];
356
357 /* Register state */
358 u32 tail;
359 u32 head;
360 u32 ctl;
361 u32 hws;
362 u32 ipeir;
363 u32 ipehr;
364 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800365 u32 bbstate;
366 u32 instpm;
367 u32 instps;
368 u32 seqno;
369 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000370 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800371 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700372 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800373 u32 rc_psmi; /* sleep state */
374 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
375
Chris Wilson52d39a22012-02-15 11:25:37 +0000376 struct drm_i915_error_object {
377 int page_count;
378 u32 gtt_offset;
379 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200380 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800381
Chris Wilson52d39a22012-02-15 11:25:37 +0000382 struct drm_i915_error_request {
383 long jiffies;
384 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000385 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000386 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800387
388 struct {
389 u32 gfx_mode;
390 union {
391 u64 pdp[4];
392 u32 pp_dir_base;
393 };
394 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200395
396 pid_t pid;
397 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000398 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000399 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000400 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000401 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100402 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000403 u32 gtt_offset;
404 u32 read_domains;
405 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200406 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000407 s32 pinned:2;
408 u32 tiling:2;
409 u32 dirty:1;
410 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100411 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100412 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100413 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700414 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800415
Ben Widawsky95f53012013-07-31 17:00:15 -0700416 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700417};
418
Jani Nikula7bd688c2013-11-08 16:48:56 +0200419struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100420struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800421struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100422struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200423struct intel_limit;
424struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100425
Jesse Barnese70236a2009-09-21 10:42:27 -0700426struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400427 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200428 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700429 void (*disable_fbc)(struct drm_device *dev);
430 int (*get_display_clock_speed)(struct drm_device *dev);
431 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200432 /**
433 * find_dpll() - Find the best values for the PLL
434 * @limit: limits for the PLL
435 * @crtc: current CRTC
436 * @target: target frequency in kHz
437 * @refclk: reference clock frequency in kHz
438 * @match_clock: if provided, @best_clock P divider must
439 * match the P divider from @match_clock
440 * used for LVDS downclocking
441 * @best_clock: best PLL values found
442 *
443 * Returns true on success, false on failure.
444 */
445 bool (*find_dpll)(const struct intel_limit *limit,
446 struct drm_crtc *crtc,
447 int target, int refclk,
448 struct dpll *match_clock,
449 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300450 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300451 void (*update_sprite_wm)(struct drm_plane *plane,
452 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200453 uint32_t sprite_width, uint32_t sprite_height,
454 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200455 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100456 /* Returns the active state of the crtc, and if the crtc is active,
457 * fills out the pipe-config with the hw state. */
458 bool (*get_pipe_config)(struct intel_crtc *,
459 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800460 void (*get_plane_config)(struct intel_crtc *,
461 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700462 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700463 int x, int y,
464 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200465 void (*crtc_enable)(struct drm_crtc *crtc);
466 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100467 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800468 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300469 struct drm_crtc *crtc,
470 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700471 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700472 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700473 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
474 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700475 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100476 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700477 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200478 void (*update_primary_plane)(struct drm_crtc *crtc,
479 struct drm_framebuffer *fb,
480 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100481 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700482 /* clock updates for mode set */
483 /* cursor updates */
484 /* render clock increase/decrease */
485 /* display clock increase/decrease */
486 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200487
488 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200489 uint32_t (*get_backlight)(struct intel_connector *connector);
490 void (*set_backlight)(struct intel_connector *connector,
491 uint32_t level);
492 void (*disable_backlight)(struct intel_connector *connector);
493 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700494};
495
Chris Wilson907b28c2013-07-19 20:36:52 +0100496struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530497 void (*force_wake_get)(struct drm_i915_private *dev_priv,
498 int fw_engine);
499 void (*force_wake_put)(struct drm_i915_private *dev_priv,
500 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700501
502 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
503 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
504 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
505 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
506
507 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
508 uint8_t val, bool trace);
509 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
510 uint16_t val, bool trace);
511 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
512 uint32_t val, bool trace);
513 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
514 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300515};
516
Chris Wilson907b28c2013-07-19 20:36:52 +0100517struct intel_uncore {
518 spinlock_t lock; /** lock is also taken in irq contexts. */
519
520 struct intel_uncore_funcs funcs;
521
522 unsigned fifo_count;
523 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100524
Deepak S940aece2013-11-23 14:55:43 +0530525 unsigned fw_rendercount;
526 unsigned fw_mediacount;
527
Chris Wilson82326442014-03-05 12:00:39 +0000528 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100529};
530
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100531#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
532 func(is_mobile) sep \
533 func(is_i85x) sep \
534 func(is_i915g) sep \
535 func(is_i945gm) sep \
536 func(is_g33) sep \
537 func(need_gfx_hws) sep \
538 func(is_g4x) sep \
539 func(is_pineview) sep \
540 func(is_broadwater) sep \
541 func(is_crestline) sep \
542 func(is_ivybridge) sep \
543 func(is_valleyview) sep \
544 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700545 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100546 func(has_fbc) sep \
547 func(has_pipe_cxsr) sep \
548 func(has_hotplug) sep \
549 func(cursor_needs_physical) sep \
550 func(has_overlay) sep \
551 func(overlay_needs_physical) sep \
552 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100553 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100554 func(has_ddi) sep \
555 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200556
Damien Lespiaua587f772013-04-22 18:40:38 +0100557#define DEFINE_FLAG(name) u8 name:1
558#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200559
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500560struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200561 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100562 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700563 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000564 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000565 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700566 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100567 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200568 /* Register offsets for the various display pipes and transcoders */
569 int pipe_offsets[I915_MAX_TRANSCODERS];
570 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200571 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300572 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500573};
574
Damien Lespiaua587f772013-04-22 18:40:38 +0100575#undef DEFINE_FLAG
576#undef SEP_SEMICOLON
577
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800578enum i915_cache_level {
579 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100580 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
581 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
582 caches, eg sampler/render caches, and the
583 large Last-Level-Cache. LLC is coherent with
584 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100585 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800586};
587
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300588struct i915_ctx_hang_stats {
589 /* This context had batch pending when hang was declared */
590 unsigned batch_pending;
591
592 /* This context had batch active when hang was declared */
593 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300594
595 /* Time when this context was last blamed for a GPU reset */
596 unsigned long guilty_ts;
597
598 /* This context is banned to submit more work */
599 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300600};
Ben Widawsky40521052012-06-04 14:42:43 -0700601
602/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100603#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100604/**
605 * struct intel_context - as the name implies, represents a context.
606 * @ref: reference count.
607 * @user_handle: userspace tracking identity for this context.
608 * @remap_slice: l3 row remapping information.
609 * @file_priv: filp associated with this context (NULL for global default
610 * context).
611 * @hang_stats: information about the role of this context in possible GPU
612 * hangs.
613 * @vm: virtual memory space used by this context.
614 * @legacy_hw_ctx: render context backing object and whether it is correctly
615 * initialized (legacy ring submission mechanism only).
616 * @link: link in the global list of contexts.
617 *
618 * Contexts are memory images used by the hardware to store copies of their
619 * internal state.
620 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100621struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300622 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100623 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700624 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700625 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300626 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800627 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700628
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100629 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100630 struct {
631 struct drm_i915_gem_object *rcs_state;
632 bool initialized;
633 } legacy_hw_ctx;
634
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100635 /* Execlists */
636 struct {
637 struct drm_i915_gem_object *state;
638 } engine[I915_NUM_RINGS];
639
Ben Widawskya33afea2013-09-17 21:12:45 -0700640 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700641};
642
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700643struct i915_fbc {
644 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700645 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700646 unsigned int fb_id;
647 enum plane plane;
648 int y;
649
Ben Widawskyc4213882014-06-19 12:06:10 -0700650 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700651 struct drm_mm_node *compressed_llb;
652
Rodrigo Vivida46f932014-08-01 02:04:45 -0700653 bool false_color;
654
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700655 struct intel_fbc_work {
656 struct delayed_work work;
657 struct drm_crtc *crtc;
658 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700659 } *fbc_work;
660
Chris Wilson29ebf902013-07-27 17:23:55 +0100661 enum no_fbc_reason {
662 FBC_OK, /* FBC is enabled */
663 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700664 FBC_NO_OUTPUT, /* no outputs enabled to compress */
665 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
666 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
667 FBC_MODE_TOO_LARGE, /* mode too large for compression */
668 FBC_BAD_PLANE, /* fbc not supported on plane */
669 FBC_NOT_TILED, /* buffer not tiled */
670 FBC_MULTIPLE_PIPES, /* more than one pipe active */
671 FBC_MODULE_PARAM,
672 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
673 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800674};
675
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530676struct i915_drrs {
677 struct intel_connector *connector;
678};
679
Daniel Vetter2807cf62014-07-11 10:30:11 -0700680struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300681struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700682 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300683 bool sink_support;
684 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700685 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700686 bool active;
687 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700688 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300689};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700690
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800691enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300692 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800693 PCH_IBX, /* Ibexpeak PCH */
694 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300695 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700696 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800697};
698
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200699enum intel_sbi_destination {
700 SBI_ICLK,
701 SBI_MPHY,
702};
703
Jesse Barnesb690e962010-07-19 13:53:12 -0700704#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700705#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100706#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000707#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700708
Dave Airlie8be48d92010-03-30 05:34:14 +0000709struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100710struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000711
Daniel Vetterc2b91522012-02-14 22:37:19 +0100712struct intel_gmbus {
713 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000714 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100715 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100716 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100717 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100718 struct drm_i915_private *dev_priv;
719};
720
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100721struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000722 u8 saveLBB;
723 u32 saveDSPACNTR;
724 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000725 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000726 u32 savePIPEACONF;
727 u32 savePIPEBCONF;
728 u32 savePIPEASRC;
729 u32 savePIPEBSRC;
730 u32 saveFPA0;
731 u32 saveFPA1;
732 u32 saveDPLL_A;
733 u32 saveDPLL_A_MD;
734 u32 saveHTOTAL_A;
735 u32 saveHBLANK_A;
736 u32 saveHSYNC_A;
737 u32 saveVTOTAL_A;
738 u32 saveVBLANK_A;
739 u32 saveVSYNC_A;
740 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000741 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800742 u32 saveTRANS_HTOTAL_A;
743 u32 saveTRANS_HBLANK_A;
744 u32 saveTRANS_HSYNC_A;
745 u32 saveTRANS_VTOTAL_A;
746 u32 saveTRANS_VBLANK_A;
747 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000748 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000749 u32 saveDSPASTRIDE;
750 u32 saveDSPASIZE;
751 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700752 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000753 u32 saveDSPASURF;
754 u32 saveDSPATILEOFF;
755 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700756 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000757 u32 saveBLC_PWM_CTL;
758 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200759 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800760 u32 saveBLC_CPU_PWM_CTL;
761 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000762 u32 saveFPB0;
763 u32 saveFPB1;
764 u32 saveDPLL_B;
765 u32 saveDPLL_B_MD;
766 u32 saveHTOTAL_B;
767 u32 saveHBLANK_B;
768 u32 saveHSYNC_B;
769 u32 saveVTOTAL_B;
770 u32 saveVBLANK_B;
771 u32 saveVSYNC_B;
772 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000773 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800774 u32 saveTRANS_HTOTAL_B;
775 u32 saveTRANS_HBLANK_B;
776 u32 saveTRANS_HSYNC_B;
777 u32 saveTRANS_VTOTAL_B;
778 u32 saveTRANS_VBLANK_B;
779 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000780 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000781 u32 saveDSPBSTRIDE;
782 u32 saveDSPBSIZE;
783 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700784 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000785 u32 saveDSPBSURF;
786 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700787 u32 saveVGA0;
788 u32 saveVGA1;
789 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000790 u32 saveVGACNTRL;
791 u32 saveADPA;
792 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700793 u32 savePP_ON_DELAYS;
794 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000795 u32 saveDVOA;
796 u32 saveDVOB;
797 u32 saveDVOC;
798 u32 savePP_ON;
799 u32 savePP_OFF;
800 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700801 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000802 u32 savePFIT_CONTROL;
803 u32 save_palette_a[256];
804 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000805 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000806 u32 saveIER;
807 u32 saveIIR;
808 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800809 u32 saveDEIER;
810 u32 saveDEIMR;
811 u32 saveGTIER;
812 u32 saveGTIMR;
813 u32 saveFDI_RXA_IMR;
814 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800815 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800816 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000817 u32 saveSWF0[16];
818 u32 saveSWF1[16];
819 u32 saveSWF2[3];
820 u8 saveMSR;
821 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800822 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000823 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000824 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000825 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000826 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200827 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000828 u32 saveCURACNTR;
829 u32 saveCURAPOS;
830 u32 saveCURABASE;
831 u32 saveCURBCNTR;
832 u32 saveCURBPOS;
833 u32 saveCURBBASE;
834 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700835 u32 saveDP_B;
836 u32 saveDP_C;
837 u32 saveDP_D;
838 u32 savePIPEA_GMCH_DATA_M;
839 u32 savePIPEB_GMCH_DATA_M;
840 u32 savePIPEA_GMCH_DATA_N;
841 u32 savePIPEB_GMCH_DATA_N;
842 u32 savePIPEA_DP_LINK_M;
843 u32 savePIPEB_DP_LINK_M;
844 u32 savePIPEA_DP_LINK_N;
845 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800846 u32 saveFDI_RXA_CTL;
847 u32 saveFDI_TXA_CTL;
848 u32 saveFDI_RXB_CTL;
849 u32 saveFDI_TXB_CTL;
850 u32 savePFA_CTL_1;
851 u32 savePFB_CTL_1;
852 u32 savePFA_WIN_SZ;
853 u32 savePFB_WIN_SZ;
854 u32 savePFA_WIN_POS;
855 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000856 u32 savePCH_DREF_CONTROL;
857 u32 saveDISP_ARB_CTL;
858 u32 savePIPEA_DATA_M1;
859 u32 savePIPEA_DATA_N1;
860 u32 savePIPEA_LINK_M1;
861 u32 savePIPEA_LINK_N1;
862 u32 savePIPEB_DATA_M1;
863 u32 savePIPEB_DATA_N1;
864 u32 savePIPEB_LINK_M1;
865 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000866 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400867 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100868};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100869
Imre Deakddeea5b2014-05-05 15:19:56 +0300870struct vlv_s0ix_state {
871 /* GAM */
872 u32 wr_watermark;
873 u32 gfx_prio_ctrl;
874 u32 arb_mode;
875 u32 gfx_pend_tlb0;
876 u32 gfx_pend_tlb1;
877 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
878 u32 media_max_req_count;
879 u32 gfx_max_req_count;
880 u32 render_hwsp;
881 u32 ecochk;
882 u32 bsd_hwsp;
883 u32 blt_hwsp;
884 u32 tlb_rd_addr;
885
886 /* MBC */
887 u32 g3dctl;
888 u32 gsckgctl;
889 u32 mbctl;
890
891 /* GCP */
892 u32 ucgctl1;
893 u32 ucgctl3;
894 u32 rcgctl1;
895 u32 rcgctl2;
896 u32 rstctl;
897 u32 misccpctl;
898
899 /* GPM */
900 u32 gfxpause;
901 u32 rpdeuhwtc;
902 u32 rpdeuc;
903 u32 ecobus;
904 u32 pwrdwnupctl;
905 u32 rp_down_timeout;
906 u32 rp_deucsw;
907 u32 rcubmabdtmr;
908 u32 rcedata;
909 u32 spare2gh;
910
911 /* Display 1 CZ domain */
912 u32 gt_imr;
913 u32 gt_ier;
914 u32 pm_imr;
915 u32 pm_ier;
916 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
917
918 /* GT SA CZ domain */
919 u32 tilectl;
920 u32 gt_fifoctl;
921 u32 gtlc_wake_ctrl;
922 u32 gtlc_survive;
923 u32 pmwgicz;
924
925 /* Display 2 CZ domain */
926 u32 gu_ctl0;
927 u32 gu_ctl1;
928 u32 clock_gate_dis2;
929};
930
Chris Wilsonbf225f22014-07-10 20:31:18 +0100931struct intel_rps_ei {
932 u32 cz_clock;
933 u32 render_c0;
934 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400935};
936
Daniel Vetterc85aa882012-11-02 19:55:03 +0100937struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200938 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100939 struct work_struct work;
940 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200941
Ben Widawskyb39fb292014-03-19 18:31:11 -0700942 /* Frequencies are stored in potentially platform dependent multiples.
943 * In other words, *_freq needs to be multiplied by X to be interesting.
944 * Soft limits are those which are used for the dynamic reclocking done
945 * by the driver (raise frequencies under heavy loads, and lower for
946 * lighter loads). Hard limits are those imposed by the hardware.
947 *
948 * A distinction is made for overclocking, which is never enabled by
949 * default, and is considered to be above the hard limit if it's
950 * possible at all.
951 */
952 u8 cur_freq; /* Current frequency (cached, may not == HW) */
953 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
954 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
955 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
956 u8 min_freq; /* AKA RPn. Minimum frequency */
957 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
958 u8 rp1_freq; /* "less than" RP0 power/freqency */
959 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +0530960 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700961
Deepak S31685c22014-07-03 17:33:01 -0400962 u32 ei_interrupt_count;
963
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100964 int last_adj;
965 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
966
Chris Wilsonc0951f02013-10-10 21:58:50 +0100967 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700968 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700969
Chris Wilsonbf225f22014-07-10 20:31:18 +0100970 /* manual wa residency calculations */
971 struct intel_rps_ei up_ei, down_ei;
972
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700973 /*
974 * Protects RPS/RC6 register access and PCU communication.
975 * Must be taken after struct_mutex if nested.
976 */
977 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100978};
979
Daniel Vetter1a240d42012-11-29 22:18:51 +0100980/* defined intel_pm.c */
981extern spinlock_t mchdev_lock;
982
Daniel Vetterc85aa882012-11-02 19:55:03 +0100983struct intel_ilk_power_mgmt {
984 u8 cur_delay;
985 u8 min_delay;
986 u8 max_delay;
987 u8 fmax;
988 u8 fstart;
989
990 u64 last_count1;
991 unsigned long last_time1;
992 unsigned long chipset_power;
993 u64 last_count2;
994 struct timespec last_time2;
995 unsigned long gfx_power;
996 u8 corr;
997
998 int c_m;
999 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001000
1001 struct drm_i915_gem_object *pwrctx;
1002 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001003};
1004
Imre Deakc6cb5822014-03-04 19:22:55 +02001005struct drm_i915_private;
1006struct i915_power_well;
1007
1008struct i915_power_well_ops {
1009 /*
1010 * Synchronize the well's hw state to match the current sw state, for
1011 * example enable/disable it based on the current refcount. Called
1012 * during driver init and resume time, possibly after first calling
1013 * the enable/disable handlers.
1014 */
1015 void (*sync_hw)(struct drm_i915_private *dev_priv,
1016 struct i915_power_well *power_well);
1017 /*
1018 * Enable the well and resources that depend on it (for example
1019 * interrupts located on the well). Called after the 0->1 refcount
1020 * transition.
1021 */
1022 void (*enable)(struct drm_i915_private *dev_priv,
1023 struct i915_power_well *power_well);
1024 /*
1025 * Disable the well and resources that depend on it. Called after
1026 * the 1->0 refcount transition.
1027 */
1028 void (*disable)(struct drm_i915_private *dev_priv,
1029 struct i915_power_well *power_well);
1030 /* Returns the hw enabled state. */
1031 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1032 struct i915_power_well *power_well);
1033};
1034
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001035/* Power well structure for haswell */
1036struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001037 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001038 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001039 /* power well enable/disable usage count */
1040 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001041 /* cached hw enabled state */
1042 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001043 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001044 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001045 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001046};
1047
Imre Deak83c00f552013-10-25 17:36:47 +03001048struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001049 /*
1050 * Power wells needed for initialization at driver init and suspend
1051 * time are on. They are kept on until after the first modeset.
1052 */
1053 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001054 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001055 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001056
Imre Deak83c00f552013-10-25 17:36:47 +03001057 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001058 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001059 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001060};
1061
Daniel Vetter231f42a2012-11-02 19:55:05 +01001062struct i915_dri1_state {
1063 unsigned allow_batchbuffer : 1;
1064 u32 __iomem *gfx_hws_cpu_addr;
1065
1066 unsigned int cpp;
1067 int back_offset;
1068 int front_offset;
1069 int current_page;
1070 int page_flipping;
1071
1072 uint32_t counter;
1073};
1074
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001075struct i915_ums_state {
1076 /**
1077 * Flag if the X Server, and thus DRM, is not currently in
1078 * control of the device.
1079 *
1080 * This is set between LeaveVT and EnterVT. It needs to be
1081 * replaced with a semaphore. It also needs to be
1082 * transitioned away from for kernel modesetting.
1083 */
1084 int mm_suspended;
1085};
1086
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001087#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001088struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001089 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001090 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001091 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001092};
1093
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001094struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001095 /** Memory allocator for GTT stolen memory */
1096 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001097 /** List of all objects in gtt_space. Used to restore gtt
1098 * mappings on resume */
1099 struct list_head bound_list;
1100 /**
1101 * List of objects which are not bound to the GTT (thus
1102 * are idle and not used by the GPU) but still have
1103 * (presumably uncached) pages still attached.
1104 */
1105 struct list_head unbound_list;
1106
1107 /** Usable portion of the GTT for GEM */
1108 unsigned long stolen_base; /* limited to low memory (32-bit) */
1109
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001110 /** PPGTT used for aliasing the PPGTT with the GTT */
1111 struct i915_hw_ppgtt *aliasing_ppgtt;
1112
Chris Wilson2cfcd322014-05-20 08:28:43 +01001113 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001114 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001115 bool shrinker_no_lock_stealing;
1116
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001117 /** LRU list of objects with fence regs on them. */
1118 struct list_head fence_list;
1119
1120 /**
1121 * We leave the user IRQ off as much as possible,
1122 * but this means that requests will finish and never
1123 * be retired once the system goes idle. Set a timer to
1124 * fire periodically while the ring is running. When it
1125 * fires, go retire requests.
1126 */
1127 struct delayed_work retire_work;
1128
1129 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001130 * When we detect an idle GPU, we want to turn on
1131 * powersaving features. So once we see that there
1132 * are no more requests outstanding and no more
1133 * arrive within a small period of time, we fire
1134 * off the idle_work.
1135 */
1136 struct delayed_work idle_work;
1137
1138 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001139 * Are we in a non-interruptible section of code like
1140 * modesetting?
1141 */
1142 bool interruptible;
1143
Chris Wilsonf62a0072014-02-21 17:55:39 +00001144 /**
1145 * Is the GPU currently considered idle, or busy executing userspace
1146 * requests? Whilst idle, we attempt to power down the hardware and
1147 * display clocks. In order to reduce the effect on performance, there
1148 * is a slight delay before we do so.
1149 */
1150 bool busy;
1151
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001152 /* the indicator for dispatch video commands on two BSD rings */
1153 int bsd_ring_dispatch_index;
1154
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001155 /** Bit 6 swizzling required for X tiling */
1156 uint32_t bit_6_swizzle_x;
1157 /** Bit 6 swizzling required for Y tiling */
1158 uint32_t bit_6_swizzle_y;
1159
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001160 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001161 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001162 size_t object_memory;
1163 u32 object_count;
1164};
1165
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001166struct drm_i915_error_state_buf {
1167 unsigned bytes;
1168 unsigned size;
1169 int err;
1170 u8 *buf;
1171 loff_t start;
1172 loff_t pos;
1173};
1174
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001175struct i915_error_state_file_priv {
1176 struct drm_device *dev;
1177 struct drm_i915_error_state *error;
1178};
1179
Daniel Vetter99584db2012-11-14 17:14:04 +01001180struct i915_gpu_error {
1181 /* For hangcheck timer */
1182#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1183#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001184 /* Hang gpu twice in this window and your context gets banned */
1185#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1186
Daniel Vetter99584db2012-11-14 17:14:04 +01001187 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001188
1189 /* For reset and error_state handling. */
1190 spinlock_t lock;
1191 /* Protected by the above dev->gpu_error.lock. */
1192 struct drm_i915_error_state *first_error;
1193 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001194
Chris Wilson094f9a52013-09-25 17:34:55 +01001195
1196 unsigned long missed_irq_rings;
1197
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001198 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001199 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001200 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001201 * This is a counter which gets incremented when reset is triggered,
1202 * and again when reset has been handled. So odd values (lowest bit set)
1203 * means that reset is in progress and even values that
1204 * (reset_counter >> 1):th reset was successfully completed.
1205 *
1206 * If reset is not completed succesfully, the I915_WEDGE bit is
1207 * set meaning that hardware is terminally sour and there is no
1208 * recovery. All waiters on the reset_queue will be woken when
1209 * that happens.
1210 *
1211 * This counter is used by the wait_seqno code to notice that reset
1212 * event happened and it needs to restart the entire ioctl (since most
1213 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001214 *
1215 * This is important for lock-free wait paths, where no contended lock
1216 * naturally enforces the correct ordering between the bail-out of the
1217 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001218 */
1219 atomic_t reset_counter;
1220
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001221#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001222#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001223
1224 /**
1225 * Waitqueue to signal when the reset has completed. Used by clients
1226 * that wait for dev_priv->mm.wedged to settle.
1227 */
1228 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001229
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001230 /* Userspace knobs for gpu hang simulation;
1231 * combines both a ring mask, and extra flags
1232 */
1233 u32 stop_rings;
1234#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1235#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001236
1237 /* For missed irq/seqno simulation. */
1238 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001239};
1240
Zhang Ruib8efb172013-02-05 15:41:53 +08001241enum modeset_restore {
1242 MODESET_ON_LID_OPEN,
1243 MODESET_DONE,
1244 MODESET_SUSPENDED,
1245};
1246
Paulo Zanoni6acab152013-09-12 17:06:24 -03001247struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001248 /*
1249 * This is an index in the HDMI/DVI DDI buffer translation table.
1250 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1251 * populate this field.
1252 */
1253#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001254 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001255
1256 uint8_t supports_dvi:1;
1257 uint8_t supports_hdmi:1;
1258 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001259};
1260
Pradeep Bhat83a72802014-03-28 10:14:57 +05301261enum drrs_support_type {
1262 DRRS_NOT_SUPPORTED = 0,
1263 STATIC_DRRS_SUPPORT = 1,
1264 SEAMLESS_DRRS_SUPPORT = 2
1265};
1266
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001267struct intel_vbt_data {
1268 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1269 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1270
1271 /* Feature bits */
1272 unsigned int int_tv_support:1;
1273 unsigned int lvds_dither:1;
1274 unsigned int lvds_vbt:1;
1275 unsigned int int_crt_support:1;
1276 unsigned int lvds_use_ssc:1;
1277 unsigned int display_clock_mode:1;
1278 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301279 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001280 int lvds_ssc_freq;
1281 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1282
Pradeep Bhat83a72802014-03-28 10:14:57 +05301283 enum drrs_support_type drrs_type;
1284
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001285 /* eDP */
1286 int edp_rate;
1287 int edp_lanes;
1288 int edp_preemphasis;
1289 int edp_vswing;
1290 bool edp_initialized;
1291 bool edp_support;
1292 int edp_bpp;
1293 struct edp_power_seq edp_pps;
1294
Jani Nikulaf00076d2013-12-14 20:38:29 -02001295 struct {
1296 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001297 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001298 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001299 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001300 } backlight;
1301
Shobhit Kumard17c5442013-08-27 15:12:25 +03001302 /* MIPI DSI */
1303 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301304 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001305 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301306 struct mipi_config *config;
1307 struct mipi_pps_data *pps;
1308 u8 seq_version;
1309 u32 size;
1310 u8 *data;
1311 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001312 } dsi;
1313
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001314 int crt_ddc_pin;
1315
1316 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001317 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001318
1319 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001320};
1321
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001322enum intel_ddb_partitioning {
1323 INTEL_DDB_PART_1_2,
1324 INTEL_DDB_PART_5_6, /* IVB+ */
1325};
1326
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001327struct intel_wm_level {
1328 bool enable;
1329 uint32_t pri_val;
1330 uint32_t spr_val;
1331 uint32_t cur_val;
1332 uint32_t fbc_val;
1333};
1334
Imre Deak820c1982013-12-17 14:46:36 +02001335struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001336 uint32_t wm_pipe[3];
1337 uint32_t wm_lp[3];
1338 uint32_t wm_lp_spr[3];
1339 uint32_t wm_linetime[3];
1340 bool enable_fbc_wm;
1341 enum intel_ddb_partitioning partitioning;
1342};
1343
Paulo Zanonic67a4702013-08-19 13:18:09 -03001344/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001345 * This struct helps tracking the state needed for runtime PM, which puts the
1346 * device in PCI D3 state. Notice that when this happens, nothing on the
1347 * graphics device works, even register access, so we don't get interrupts nor
1348 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001349 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001350 * Every piece of our code that needs to actually touch the hardware needs to
1351 * either call intel_runtime_pm_get or call intel_display_power_get with the
1352 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001353 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001354 * Our driver uses the autosuspend delay feature, which means we'll only really
1355 * suspend if we stay with zero refcount for a certain amount of time. The
1356 * default value is currently very conservative (see intel_init_runtime_pm), but
1357 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001358 *
1359 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1360 * goes back to false exactly before we reenable the IRQs. We use this variable
1361 * to check if someone is trying to enable/disable IRQs while they're supposed
1362 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001363 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001364 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001365 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001366 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001367struct i915_runtime_pm {
1368 bool suspended;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001369 bool _irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001370};
1371
Daniel Vetter926321d2013-10-16 13:30:34 +02001372enum intel_pipe_crc_source {
1373 INTEL_PIPE_CRC_SOURCE_NONE,
1374 INTEL_PIPE_CRC_SOURCE_PLANE1,
1375 INTEL_PIPE_CRC_SOURCE_PLANE2,
1376 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001377 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001378 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1379 INTEL_PIPE_CRC_SOURCE_TV,
1380 INTEL_PIPE_CRC_SOURCE_DP_B,
1381 INTEL_PIPE_CRC_SOURCE_DP_C,
1382 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001383 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001384 INTEL_PIPE_CRC_SOURCE_MAX,
1385};
1386
Shuang He8bf1e9f2013-10-15 18:55:27 +01001387struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001388 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001389 uint32_t crc[5];
1390};
1391
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001392#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001393struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001394 spinlock_t lock;
1395 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001396 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001397 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001398 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001399 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001400};
1401
Daniel Vetterf99d7062014-06-19 16:01:59 +02001402struct i915_frontbuffer_tracking {
1403 struct mutex lock;
1404
1405 /*
1406 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1407 * scheduled flips.
1408 */
1409 unsigned busy_bits;
1410 unsigned flip_bits;
1411};
1412
Jani Nikula77fec552014-03-31 14:27:22 +03001413struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001414 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001415 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001416
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001417 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001418
1419 int relative_constants_mode;
1420
1421 void __iomem *regs;
1422
Chris Wilson907b28c2013-07-19 20:36:52 +01001423 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001424
1425 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1426
Daniel Vetter28c70f12012-12-01 13:53:45 +01001427
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001428 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1429 * controller on different i2c buses. */
1430 struct mutex gmbus_mutex;
1431
1432 /**
1433 * Base address of the gmbus and gpio block.
1434 */
1435 uint32_t gpio_mmio_base;
1436
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301437 /* MMIO base address for MIPI regs */
1438 uint32_t mipi_mmio_base;
1439
Daniel Vetter28c70f12012-12-01 13:53:45 +01001440 wait_queue_head_t gmbus_wait_queue;
1441
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001442 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001443 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001444 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001445 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001446
1447 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001448 struct resource mch_res;
1449
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001450 /* protects the irq masks */
1451 spinlock_t irq_lock;
1452
Sourab Gupta84c33a62014-06-02 16:47:17 +05301453 /* protects the mmio flip data */
1454 spinlock_t mmio_flip_lock;
1455
Imre Deakf8b79e52014-03-04 19:23:07 +02001456 bool display_irqs_enabled;
1457
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001458 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1459 struct pm_qos_request pm_qos;
1460
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001461 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001462 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001463
1464 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001465 union {
1466 u32 irq_mask;
1467 u32 de_irq_mask[I915_MAX_PIPES];
1468 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001469 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001470 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301471 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001472 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001473
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001474 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001475 struct {
1476 unsigned long hpd_last_jiffies;
1477 int hpd_cnt;
1478 enum {
1479 HPD_ENABLED = 0,
1480 HPD_DISABLED = 1,
1481 HPD_MARK_DISABLED = 2
1482 } hpd_mark;
1483 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001484 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001485 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001486
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001487 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301488 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001489 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001490 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001491
1492 /* overlay */
1493 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001494
Jani Nikula58c68772013-11-08 16:48:54 +02001495 /* backlight registers and fields in struct intel_panel */
1496 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001497
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001498 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001499 bool no_aux_handshake;
1500
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001501 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1502 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1503 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1504
1505 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001506 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001507
Daniel Vetter645416f2013-09-02 16:22:25 +02001508 /**
1509 * wq - Driver workqueue for GEM.
1510 *
1511 * NOTE: Work items scheduled here are not allowed to grab any modeset
1512 * locks, for otherwise the flushing done in the pageflip code will
1513 * result in deadlocks.
1514 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001515 struct workqueue_struct *wq;
1516
1517 /* Display functions */
1518 struct drm_i915_display_funcs display;
1519
1520 /* PCH chipset type */
1521 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001522 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001523
1524 unsigned long quirks;
1525
Zhang Ruib8efb172013-02-05 15:41:53 +08001526 enum modeset_restore modeset_restore;
1527 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001528
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001529 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001530 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001531
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001532 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001533#if defined(CONFIG_MMU_NOTIFIER)
1534 DECLARE_HASHTABLE(mmu_notifiers, 7);
1535#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001536
Daniel Vetter87813422012-05-02 11:49:32 +02001537 /* Kernel Modesetting */
1538
yakui_zhao9b9d1722009-05-31 17:17:17 +08001539 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001540
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001541 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1542 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001543 wait_queue_head_t pending_flip_queue;
1544
Daniel Vetterc4597872013-10-21 21:04:07 +02001545#ifdef CONFIG_DEBUG_FS
1546 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1547#endif
1548
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001549 int num_shared_dpll;
1550 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001551 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001552
Jesse Barnes652c3932009-08-17 13:31:43 -07001553 /* Reclocking support */
1554 bool render_reclock_avail;
1555 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001556 /* indicates the reduced downclock for LVDS*/
1557 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001558
1559 struct i915_frontbuffer_tracking fb_tracking;
1560
Jesse Barnes652c3932009-08-17 13:31:43 -07001561 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001562
Zhenyu Wangc48044112009-12-17 14:48:43 +08001563 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001564
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001565 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001566
Ben Widawsky59124502013-07-04 11:02:05 -07001567 /* Cannot be determined by PCIID. You must always read a register. */
1568 size_t ellc_size;
1569
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001570 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001571 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001572
Daniel Vetter20e4d402012-08-08 23:35:39 +02001573 /* ilk-only ips/rps state. Everything in here is protected by the global
1574 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001575 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001576
Imre Deak83c00f552013-10-25 17:36:47 +03001577 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001578
Rodrigo Vivia031d702013-10-03 16:15:06 -03001579 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001580
Daniel Vetter99584db2012-11-14 17:14:04 +01001581 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001582
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001583 struct drm_i915_gem_object *vlv_pctx;
1584
Daniel Vetter4520f532013-10-09 09:18:51 +02001585#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001586 /* list of fbdev register on this device */
1587 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001588#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001589
Jesse Barnes073f34d2012-11-02 11:13:59 -07001590 /*
1591 * The console may be contended at resume, but we don't
1592 * want it to block on it.
1593 */
1594 struct work_struct console_resume_work;
1595
Chris Wilsone953fd72011-02-21 22:23:52 +00001596 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001597 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001598
Ben Widawsky254f9652012-06-04 14:42:42 -07001599 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001600 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001601
Damien Lespiau3e683202012-12-11 18:48:29 +00001602 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001603
Daniel Vetter842f1c82014-03-10 10:01:44 +01001604 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001605 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001606 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001607
Ville Syrjälä53615a52013-08-01 16:18:50 +03001608 struct {
1609 /*
1610 * Raw watermark latency values:
1611 * in 0.1us units for WM0,
1612 * in 0.5us units for WM1+.
1613 */
1614 /* primary */
1615 uint16_t pri_latency[5];
1616 /* sprite */
1617 uint16_t spr_latency[5];
1618 /* cursor */
1619 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001620
1621 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001622 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001623 } wm;
1624
Paulo Zanoni8a187452013-12-06 20:32:13 -02001625 struct i915_runtime_pm pm;
1626
Dave Airlie13cf5502014-06-18 11:29:35 +10001627 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1628 u32 long_hpd_port_mask;
1629 u32 short_hpd_port_mask;
1630 struct work_struct dig_port_work;
1631
Dave Airlie0e32b392014-05-02 14:02:48 +10001632 /*
1633 * if we get a HPD irq from DP and a HPD irq from non-DP
1634 * the non-DP HPD could block the workqueue on a mode config
1635 * mutex getting, that userspace may have taken. However
1636 * userspace is waiting on the DP workqueue to run which is
1637 * blocked behind the non-DP one.
1638 */
1639 struct workqueue_struct *dp_wq;
1640
Daniel Vetter231f42a2012-11-02 19:55:05 +01001641 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1642 * here! */
1643 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001644 /* Old ums support infrastructure, same warning applies. */
1645 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001646
1647 /*
1648 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1649 * will be rejected. Instead look for a better place.
1650 */
Jani Nikula77fec552014-03-31 14:27:22 +03001651};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
Chris Wilson2c1792a2013-08-01 18:39:55 +01001653static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1654{
1655 return dev->dev_private;
1656}
1657
Chris Wilsonb4519512012-05-11 14:29:30 +01001658/* Iterate over initialised rings */
1659#define for_each_ring(ring__, dev_priv__, i__) \
1660 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1661 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1662
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001663enum hdmi_force_audio {
1664 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1665 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1666 HDMI_AUDIO_AUTO, /* trust EDID */
1667 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1668};
1669
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001670#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001671
Chris Wilson37e680a2012-06-07 15:38:42 +01001672struct drm_i915_gem_object_ops {
1673 /* Interface between the GEM object and its backing storage.
1674 * get_pages() is called once prior to the use of the associated set
1675 * of pages before to binding them into the GTT, and put_pages() is
1676 * called after we no longer need them. As we expect there to be
1677 * associated cost with migrating pages between the backing storage
1678 * and making them available for the GPU (e.g. clflush), we may hold
1679 * onto the pages after they are no longer referenced by the GPU
1680 * in case they may be used again shortly (for example migrating the
1681 * pages to a different memory domain within the GTT). put_pages()
1682 * will therefore most likely be called when the object itself is
1683 * being released or under memory pressure (where we attempt to
1684 * reap pages for the shrinker).
1685 */
1686 int (*get_pages)(struct drm_i915_gem_object *);
1687 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001688 int (*dmabuf_export)(struct drm_i915_gem_object *);
1689 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001690};
1691
Daniel Vettera071fa02014-06-18 23:28:09 +02001692/*
1693 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1694 * considered to be the frontbuffer for the given plane interface-vise. This
1695 * doesn't mean that the hw necessarily already scans it out, but that any
1696 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1697 *
1698 * We have one bit per pipe and per scanout plane type.
1699 */
1700#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1701#define INTEL_FRONTBUFFER_BITS \
1702 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1703#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1704 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1705#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1706 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1707#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1708 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1709#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1710 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001711#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1712 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001713
Eric Anholt673a3942008-07-30 12:06:12 -07001714struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001715 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001716
Chris Wilson37e680a2012-06-07 15:38:42 +01001717 const struct drm_i915_gem_object_ops *ops;
1718
Ben Widawsky2f633152013-07-17 12:19:03 -07001719 /** List of VMAs backed by this object */
1720 struct list_head vma_list;
1721
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001722 /** Stolen memory for this object, instead of being backed by shmem. */
1723 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001724 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001725
Chris Wilson69dc4982010-10-19 10:36:51 +01001726 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001727 /** Used in execbuf to temporarily hold a ref */
1728 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001729
1730 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001731 * This is set if the object is on the active lists (has pending
1732 * rendering and so a non-zero seqno), and is not set if it i s on
1733 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001734 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001735 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001736
1737 /**
1738 * This is set if the object has been written to since last bound
1739 * to the GTT
1740 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001741 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001742
1743 /**
1744 * Fence register bits (if any) for this object. Will be set
1745 * as needed when mapped into the GTT.
1746 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001747 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001748 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001749
1750 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001751 * Advice: are the backing pages purgeable?
1752 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001753 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001754
1755 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001756 * Current tiling mode for the object.
1757 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001758 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001759 /**
1760 * Whether the tiling parameters for the currently associated fence
1761 * register have changed. Note that for the purposes of tracking
1762 * tiling changes we also treat the unfenced register, the register
1763 * slot that the object occupies whilst it executes a fenced
1764 * command (such as BLT on gen2/3), as a "fence".
1765 */
1766 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001767
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001768 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001769 * Is the object at the current location in the gtt mappable and
1770 * fenceable? Used to avoid costly recalculations.
1771 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001772 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001773
1774 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001775 * Whether the current gtt mapping needs to be mappable (and isn't just
1776 * mappable by accident). Track pin and fault separate for a more
1777 * accurate mappable working set.
1778 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001779 unsigned int fault_mappable:1;
1780 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001781 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001782
Chris Wilsoncaea7472010-11-12 13:53:37 +00001783 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301784 * Is the object to be mapped as read-only to the GPU
1785 * Only honoured if hardware has relevant pte bit
1786 */
1787 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001788 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001789
Daniel Vetter7bddb012012-02-09 17:15:47 +01001790 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001791 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001792 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001793
Daniel Vettera071fa02014-06-18 23:28:09 +02001794 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1795
Chris Wilson9da3da62012-06-01 15:20:22 +01001796 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001797 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001798
Daniel Vetter1286ff72012-05-10 15:25:09 +02001799 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001800 void *dma_buf_vmapping;
1801 int vmapping_count;
1802
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001803 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001804
Chris Wilson1c293ea2012-04-17 15:31:27 +01001805 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001806 uint32_t last_read_seqno;
1807 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001808 /** Breadcrumb of last fenced GPU access to the buffer. */
1809 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001810
Daniel Vetter778c3542010-05-13 11:49:44 +02001811 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001812 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001813
Daniel Vetter80075d42013-10-09 21:23:52 +02001814 /** References from framebuffers, locks out tiling changes. */
1815 unsigned long framebuffer_references;
1816
Eric Anholt280b7132009-03-12 16:56:27 -07001817 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001818 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001819
Jesse Barnes79e53942008-11-07 14:24:08 -08001820 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001821 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001822 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001823
1824 /** for phy allocated objects */
Chris Wilson00731152014-05-21 12:42:56 +01001825 drm_dma_handle_t *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001826
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001827 union {
1828 struct i915_gem_userptr {
1829 uintptr_t ptr;
1830 unsigned read_only :1;
1831 unsigned workers :4;
1832#define I915_GEM_USERPTR_MAX_WORKERS 15
1833
1834 struct mm_struct *mm;
1835 struct i915_mmu_object *mn;
1836 struct work_struct *work;
1837 } userptr;
1838 };
1839};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001840#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001841
Daniel Vettera071fa02014-06-18 23:28:09 +02001842void i915_gem_track_fb(struct drm_i915_gem_object *old,
1843 struct drm_i915_gem_object *new,
1844 unsigned frontbuffer_bits);
1845
Eric Anholt673a3942008-07-30 12:06:12 -07001846/**
1847 * Request queue structure.
1848 *
1849 * The request queue allows us to note sequence numbers that have been emitted
1850 * and may be associated with active buffers to be retired.
1851 *
1852 * By keeping this list, we can avoid having to do questionable
1853 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1854 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1855 */
1856struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001857 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001858 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001859
Eric Anholt673a3942008-07-30 12:06:12 -07001860 /** GEM sequence number associated with this request. */
1861 uint32_t seqno;
1862
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001863 /** Position in the ringbuffer of the start of the request */
1864 u32 head;
1865
1866 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001867 u32 tail;
1868
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001869 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001870 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001871
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001872 /** Batch buffer related to this request if any */
1873 struct drm_i915_gem_object *batch_obj;
1874
Eric Anholt673a3942008-07-30 12:06:12 -07001875 /** Time at which this request was emitted, in jiffies. */
1876 unsigned long emitted_jiffies;
1877
Eric Anholtb9624422009-06-03 07:27:35 +00001878 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001879 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001880
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001881 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001882 /** file_priv list entry for this request */
1883 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001884};
1885
1886struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001887 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001888 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001889
Eric Anholt673a3942008-07-30 12:06:12 -07001890 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001891 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001892 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001893 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001894 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001895 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001896
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001897 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001898 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001899};
1900
Brad Volkin351e3db2014-02-18 10:15:46 -08001901/*
1902 * A command that requires special handling by the command parser.
1903 */
1904struct drm_i915_cmd_descriptor {
1905 /*
1906 * Flags describing how the command parser processes the command.
1907 *
1908 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1909 * a length mask if not set
1910 * CMD_DESC_SKIP: The command is allowed but does not follow the
1911 * standard length encoding for the opcode range in
1912 * which it falls
1913 * CMD_DESC_REJECT: The command is never allowed
1914 * CMD_DESC_REGISTER: The command should be checked against the
1915 * register whitelist for the appropriate ring
1916 * CMD_DESC_MASTER: The command is allowed if the submitting process
1917 * is the DRM master
1918 */
1919 u32 flags;
1920#define CMD_DESC_FIXED (1<<0)
1921#define CMD_DESC_SKIP (1<<1)
1922#define CMD_DESC_REJECT (1<<2)
1923#define CMD_DESC_REGISTER (1<<3)
1924#define CMD_DESC_BITMASK (1<<4)
1925#define CMD_DESC_MASTER (1<<5)
1926
1927 /*
1928 * The command's unique identification bits and the bitmask to get them.
1929 * This isn't strictly the opcode field as defined in the spec and may
1930 * also include type, subtype, and/or subop fields.
1931 */
1932 struct {
1933 u32 value;
1934 u32 mask;
1935 } cmd;
1936
1937 /*
1938 * The command's length. The command is either fixed length (i.e. does
1939 * not include a length field) or has a length field mask. The flag
1940 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1941 * a length mask. All command entries in a command table must include
1942 * length information.
1943 */
1944 union {
1945 u32 fixed;
1946 u32 mask;
1947 } length;
1948
1949 /*
1950 * Describes where to find a register address in the command to check
1951 * against the ring's register whitelist. Only valid if flags has the
1952 * CMD_DESC_REGISTER bit set.
1953 */
1954 struct {
1955 u32 offset;
1956 u32 mask;
1957 } reg;
1958
1959#define MAX_CMD_DESC_BITMASKS 3
1960 /*
1961 * Describes command checks where a particular dword is masked and
1962 * compared against an expected value. If the command does not match
1963 * the expected value, the parser rejects it. Only valid if flags has
1964 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1965 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001966 *
1967 * If the check specifies a non-zero condition_mask then the parser
1968 * only performs the check when the bits specified by condition_mask
1969 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001970 */
1971 struct {
1972 u32 offset;
1973 u32 mask;
1974 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001975 u32 condition_offset;
1976 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001977 } bits[MAX_CMD_DESC_BITMASKS];
1978};
1979
1980/*
1981 * A table of commands requiring special handling by the command parser.
1982 *
1983 * Each ring has an array of tables. Each table consists of an array of command
1984 * descriptors, which must be sorted with command opcodes in ascending order.
1985 */
1986struct drm_i915_cmd_table {
1987 const struct drm_i915_cmd_descriptor *table;
1988 int count;
1989};
1990
Chris Wilsondbbe9122014-08-09 19:18:43 +01001991/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
1992#define __I915__(p) ((sizeof(*(p)) == sizeof(struct drm_i915_private)) ? \
1993 (struct drm_i915_private *)(p) : to_i915(p))
1994#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01001995#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08001996
Chris Wilson87f1f462014-08-09 19:18:42 +01001997#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
1998#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001999#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002000#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002001#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002002#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2003#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002004#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2005#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2006#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002007#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002008#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002009#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2010#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002011#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2012#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002013#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002014#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002015#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2016 INTEL_DEVID(dev) == 0x0152 || \
2017 INTEL_DEVID(dev) == 0x015a)
2018#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2019 INTEL_DEVID(dev) == 0x0106 || \
2020 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002021#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002022#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002023#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002024#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002025#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002026#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002027 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002028#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002029 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2030 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2031 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002032#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002033 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002034#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03002035#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002036 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002037/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002038#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2039 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002040#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002041
Jesse Barnes85436692011-04-06 12:11:14 -07002042/*
2043 * The genX designation typically refers to the render engine, so render
2044 * capability related checks should use IS_GEN, while display and other checks
2045 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2046 * chips, etc.).
2047 */
Zou Nan haicae58522010-11-09 17:17:32 +08002048#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2049#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2050#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2051#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2052#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002053#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002054#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08002055
Ben Widawsky73ae4782013-10-15 10:02:57 -07002056#define RENDER_RING (1<<RCS)
2057#define BSD_RING (1<<VCS)
2058#define BLT_RING (1<<BCS)
2059#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002060#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002061#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002062#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002063#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2064#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2065#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2066#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2067 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002068#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2069
Ben Widawsky254f9652012-06-04 14:42:42 -07002070#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateo127f1002014-07-24 17:04:11 +01002071#define HAS_LOGICAL_RING_CONTEXTS(dev) 0
Jesse Barnes7365fb72014-05-29 14:33:21 -07002072#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2073#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Jesse Barnes692ef702014-08-05 07:51:18 -07002074#define USES_PPGTT(dev) (i915.enable_ppgtt)
2075#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002076
Chris Wilson05394f32010-11-08 19:18:58 +00002077#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002078#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2079
Daniel Vetterb45305f2012-12-17 16:21:27 +01002080/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2081#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002082/*
2083 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2084 * even when in MSI mode. This results in spurious interrupt warnings if the
2085 * legacy irq no. is shared with another device. The kernel then disables that
2086 * interrupt source and so prevents the other device from working properly.
2087 */
2088#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2089#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002090
Zou Nan haicae58522010-11-09 17:17:32 +08002091/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2092 * rows, which changed the alignment requirements and fence programming.
2093 */
2094#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2095 IS_I915GM(dev)))
2096#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2097#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2098#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002099#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2100#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002101
2102#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2103#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002104#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002105
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002106#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002107
Damien Lespiaudd93be52013-04-22 18:40:39 +01002108#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002109#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002110#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002111#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002112 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002113
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002114#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2115#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2116#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2117#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2118#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2119#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2120
Chris Wilson2c1792a2013-08-01 18:39:55 +01002121#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002122#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002123#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2124#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002125#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002126#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002127
Sonika Jindal5fafe292014-07-21 15:23:38 +05302128#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2129
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002130/* DPF == dynamic parity feature */
2131#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2132#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002133
Ben Widawskyc8735b02012-09-07 19:43:39 -07002134#define GT_FREQUENCY_MULTIPLIER 50
2135
Chris Wilson05394f32010-11-08 19:18:58 +00002136#include "i915_trace.h"
2137
Rob Clarkbaa70942013-08-02 13:27:49 -04002138extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002139extern int i915_max_ioctl;
2140
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002141extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2142extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002143extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2144extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2145
Jani Nikulad330a952014-01-21 11:24:25 +02002146/* i915_params.c */
2147struct i915_params {
2148 int modeset;
2149 int panel_ignore_lid;
2150 unsigned int powersave;
2151 int semaphores;
2152 unsigned int lvds_downclock;
2153 int lvds_channel_mode;
2154 int panel_use_ssc;
2155 int vbt_sdvo_panel_type;
2156 int enable_rc6;
2157 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002158 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002159 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002160 int enable_psr;
2161 unsigned int preliminary_hw_support;
2162 int disable_power_well;
2163 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002164 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002165 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002166 /* leave bools at the end to not create holes */
2167 bool enable_hangcheck;
2168 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002169 bool prefault_disable;
2170 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002171 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002172 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302173 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002174 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002175};
2176extern struct i915_params i915 __read_mostly;
2177
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002179void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002180extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002181extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002182extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002183extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002184extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002185extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002186 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002187extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002188 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002189extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002190#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002191extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2192 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002193#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002194extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002195 struct drm_clip_rect *box,
2196 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002197extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002198extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002199extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2200extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2201extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2202extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002203int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002204
Jesse Barnes073f34d2012-11-02 11:13:59 -07002205extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10002206
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002208void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002209__printf(3, 4)
2210void i915_handle_error(struct drm_device *dev, bool wedged,
2211 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002212
Deepak S76c3552f2014-01-30 23:08:16 +05302213void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2214 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002215extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002216extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002217
2218extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002219extern void intel_uncore_early_sanitize(struct drm_device *dev,
2220 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002221extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002222extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002223extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002224extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002225
Keith Packard7c463582008-11-04 02:03:27 -08002226void
Jani Nikula50227e12014-03-31 14:27:21 +03002227i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002228 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002229
2230void
Jani Nikula50227e12014-03-31 14:27:21 +03002231i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002232 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002233
Imre Deakf8b79e52014-03-04 19:23:07 +02002234void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2235void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2236
Eric Anholt673a3942008-07-30 12:06:12 -07002237/* i915_gem.c */
2238int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2239 struct drm_file *file_priv);
2240int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2241 struct drm_file *file_priv);
2242int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2243 struct drm_file *file_priv);
2244int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2245 struct drm_file *file_priv);
2246int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2247 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002248int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2249 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002250int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2251 struct drm_file *file_priv);
2252int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2253 struct drm_file *file_priv);
2254int i915_gem_execbuffer(struct drm_device *dev, void *data,
2255 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002256int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2257 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002258int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2259 struct drm_file *file_priv);
2260int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2261 struct drm_file *file_priv);
2262int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2263 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002264int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2265 struct drm_file *file);
2266int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2267 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002268int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2269 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002270int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2271 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002272int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2273 struct drm_file *file_priv);
2274int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2275 struct drm_file *file_priv);
2276int i915_gem_set_tiling(struct drm_device *dev, void *data,
2277 struct drm_file *file_priv);
2278int i915_gem_get_tiling(struct drm_device *dev, void *data,
2279 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002280int i915_gem_init_userptr(struct drm_device *dev);
2281int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2282 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002283int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2284 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002285int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2286 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002287void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002288void *i915_gem_object_alloc(struct drm_device *dev);
2289void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002290void i915_gem_object_init(struct drm_i915_gem_object *obj,
2291 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002292struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2293 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002294void i915_init_vm(struct drm_i915_private *dev_priv,
2295 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002296void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002297void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002298
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002299#define PIN_MAPPABLE 0x1
2300#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002301#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002302#define PIN_OFFSET_BIAS 0x8
2303#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002304int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002305 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002306 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002307 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002308int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002309int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002310void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002311void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002312void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002313
Brad Volkin4c914c02014-02-18 10:15:45 -08002314int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2315 int *needs_clflush);
2316
Chris Wilson37e680a2012-06-07 15:38:42 +01002317int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002318static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2319{
Imre Deak67d5a502013-02-18 19:28:02 +02002320 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002321
Imre Deak67d5a502013-02-18 19:28:02 +02002322 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002323 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002324
2325 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002326}
Chris Wilsona5570172012-09-04 21:02:54 +01002327static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2328{
2329 BUG_ON(obj->pages == NULL);
2330 obj->pages_pin_count++;
2331}
2332static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2333{
2334 BUG_ON(obj->pages_pin_count == 0);
2335 obj->pages_pin_count--;
2336}
2337
Chris Wilson54cf91d2010-11-25 18:00:26 +00002338int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002339int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002340 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002341void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002342 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002343int i915_gem_dumb_create(struct drm_file *file_priv,
2344 struct drm_device *dev,
2345 struct drm_mode_create_dumb *args);
2346int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2347 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002348/**
2349 * Returns true if seq1 is later than seq2.
2350 */
2351static inline bool
2352i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2353{
2354 return (int32_t)(seq1 - seq2) >= 0;
2355}
2356
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002357int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2358int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002359int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002360int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002361
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002362bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2363void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002364
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002365struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002366i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002367
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002368bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002369void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002370int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002371 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302372int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2373
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002374static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2375{
2376 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002377 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002378}
2379
2380static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2381{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002382 return atomic_read(&error->reset_counter) & I915_WEDGED;
2383}
2384
2385static inline u32 i915_reset_count(struct i915_gpu_error *error)
2386{
2387 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002388}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002389
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002390static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2391{
2392 return dev_priv->gpu_error.stop_rings == 0 ||
2393 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2394}
2395
2396static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2397{
2398 return dev_priv->gpu_error.stop_rings == 0 ||
2399 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2400}
2401
Chris Wilson069efc12010-09-30 16:53:18 +01002402void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002403bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002404int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002405int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002406int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002407int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002408void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002409void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002410int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002411int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002412int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002413 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002414 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002415 u32 *seqno);
2416#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002417 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002418int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002419 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002420int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002421int __must_check
2422i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2423 bool write);
2424int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002425i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2426int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002427i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2428 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002429 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002430void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002431int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002432 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002433int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002434void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002435
Chris Wilson467cffb2011-03-07 10:42:03 +00002436uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002437i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2438uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002439i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2440 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002441
Chris Wilsone4ffd172011-04-04 09:44:39 +01002442int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2443 enum i915_cache_level cache_level);
2444
Daniel Vetter1286ff72012-05-10 15:25:09 +02002445struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2446 struct dma_buf *dma_buf);
2447
2448struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2449 struct drm_gem_object *gem_obj, int flags);
2450
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002451void i915_gem_restore_fences(struct drm_device *dev);
2452
Ben Widawskya70a3142013-07-31 16:59:56 -07002453unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2454 struct i915_address_space *vm);
2455bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2456bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2457 struct i915_address_space *vm);
2458unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2459 struct i915_address_space *vm);
2460struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2461 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002462struct i915_vma *
2463i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2464 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002465
2466struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002467static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2468 struct i915_vma *vma;
2469 list_for_each_entry(vma, &obj->vma_list, vma_link)
2470 if (vma->pin_count > 0)
2471 return true;
2472 return false;
2473}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002474
Ben Widawskya70a3142013-07-31 16:59:56 -07002475/* Some GGTT VM helpers */
2476#define obj_to_ggtt(obj) \
2477 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2478static inline bool i915_is_ggtt(struct i915_address_space *vm)
2479{
2480 struct i915_address_space *ggtt =
2481 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2482 return vm == ggtt;
2483}
2484
2485static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2486{
2487 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2488}
2489
2490static inline unsigned long
2491i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2492{
2493 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2494}
2495
2496static inline unsigned long
2497i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2498{
2499 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2500}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002501
2502static inline int __must_check
2503i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2504 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002505 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002506{
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002507 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002508}
Ben Widawskya70a3142013-07-31 16:59:56 -07002509
Daniel Vetterb2871102014-02-14 14:01:19 +01002510static inline int
2511i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2512{
2513 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2514}
2515
2516void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2517
Ben Widawsky254f9652012-06-04 14:42:42 -07002518/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002519#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002520int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002521void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002522void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002523int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002524int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002525void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002526int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002527 struct intel_context *to);
2528struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002529i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002530void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo273497e2014-05-22 14:13:37 +01002531static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002532{
Chris Wilson691e6412014-04-09 09:07:36 +01002533 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002534}
2535
Oscar Mateo273497e2014-05-22 14:13:37 +01002536static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002537{
Chris Wilson691e6412014-04-09 09:07:36 +01002538 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002539}
2540
Oscar Mateo273497e2014-05-22 14:13:37 +01002541static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002542{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002543 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002544}
2545
Ben Widawsky84624812012-06-04 14:42:54 -07002546int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2547 struct drm_file *file);
2548int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2549 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002550
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002551/* i915_gem_render_state.c */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002552int i915_gem_render_state_init(struct intel_engine_cs *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002553/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002554int __must_check i915_gem_evict_something(struct drm_device *dev,
2555 struct i915_address_space *vm,
2556 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002557 unsigned alignment,
2558 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002559 unsigned long start,
2560 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002561 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002562int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002563int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002564
Ben Widawsky0260c422014-03-22 22:47:21 -07002565/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002566static inline void i915_gem_chipset_flush(struct drm_device *dev)
2567{
Chris Wilson05394f32010-11-08 19:18:58 +00002568 if (INTEL_INFO(dev)->gen < 6)
2569 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002570}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002571
Chris Wilson9797fbf2012-04-24 15:47:39 +01002572/* i915_gem_stolen.c */
2573int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002574int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002575void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002576void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002577struct drm_i915_gem_object *
2578i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002579struct drm_i915_gem_object *
2580i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2581 u32 stolen_offset,
2582 u32 gtt_offset,
2583 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002584
Eric Anholt673a3942008-07-30 12:06:12 -07002585/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002586static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002587{
Jani Nikula50227e12014-03-31 14:27:21 +03002588 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002589
2590 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2591 obj->tiling_mode != I915_TILING_NONE;
2592}
2593
Eric Anholt673a3942008-07-30 12:06:12 -07002594void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002595void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2596void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002597
2598/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002599#if WATCH_LISTS
2600int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002601#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002602#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002603#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604
Ben Gamari20172632009-02-17 20:08:50 -05002605/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002606int i915_debugfs_init(struct drm_minor *minor);
2607void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002608#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002609void intel_display_crc_init(struct drm_device *dev);
2610#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002611static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002612#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002613
2614/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002615__printf(2, 3)
2616void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002617int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2618 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002619int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2620 size_t count, loff_t pos);
2621static inline void i915_error_state_buf_release(
2622 struct drm_i915_error_state_buf *eb)
2623{
2624 kfree(eb->buf);
2625}
Mika Kuoppala58174462014-02-25 17:11:26 +02002626void i915_capture_error_state(struct drm_device *dev, bool wedge,
2627 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002628void i915_error_state_get(struct drm_device *dev,
2629 struct i915_error_state_file_priv *error_priv);
2630void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2631void i915_destroy_error_state(struct drm_device *dev);
2632
2633void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2634const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002635
Brad Volkin351e3db2014-02-18 10:15:46 -08002636/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002637int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002638int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2639void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2640bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2641int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002642 struct drm_i915_gem_object *batch_obj,
2643 u32 batch_start_offset,
2644 bool is_master);
2645
Jesse Barnes317c35d2008-08-25 15:11:06 -07002646/* i915_suspend.c */
2647extern int i915_save_state(struct drm_device *dev);
2648extern int i915_restore_state(struct drm_device *dev);
2649
Daniel Vetterd8157a32013-01-25 17:53:20 +01002650/* i915_ums.c */
2651void i915_save_display_reg(struct drm_device *dev);
2652void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002653
Ben Widawsky0136db582012-04-10 21:17:01 -07002654/* i915_sysfs.c */
2655void i915_setup_sysfs(struct drm_device *dev_priv);
2656void i915_teardown_sysfs(struct drm_device *dev_priv);
2657
Chris Wilsonf899fc62010-07-20 15:44:45 -07002658/* intel_i2c.c */
2659extern int intel_setup_gmbus(struct drm_device *dev);
2660extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002661static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002662{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002663 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002664}
2665
2666extern struct i2c_adapter *intel_gmbus_get_adapter(
2667 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002668extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2669extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002670static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002671{
2672 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2673}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002674extern void intel_i2c_reset(struct drm_device *dev);
2675
Chris Wilson3b617962010-08-24 09:02:58 +01002676/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002677struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002678#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002679extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002680extern void intel_opregion_init(struct drm_device *dev);
2681extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002682extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002683extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2684 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002685extern int intel_opregion_notify_adapter(struct drm_device *dev,
2686 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002687#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002688static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002689static inline void intel_opregion_init(struct drm_device *dev) { return; }
2690static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002691static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002692static inline int
2693intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2694{
2695 return 0;
2696}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002697static inline int
2698intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2699{
2700 return 0;
2701}
Len Brown65e082c2008-10-24 17:18:10 -04002702#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002703
Jesse Barnes723bfd72010-10-07 16:01:13 -07002704/* intel_acpi.c */
2705#ifdef CONFIG_ACPI
2706extern void intel_register_dsm_handler(void);
2707extern void intel_unregister_dsm_handler(void);
2708#else
2709static inline void intel_register_dsm_handler(void) { return; }
2710static inline void intel_unregister_dsm_handler(void) { return; }
2711#endif /* CONFIG_ACPI */
2712
Jesse Barnes79e53942008-11-07 14:24:08 -08002713/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002714extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002715extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002716extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002717extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002718extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002719extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002720extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002721extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2722 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002723extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002724extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002725extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002726extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002727extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002728extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002729extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002730extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002731extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2732 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002733extern void intel_detect_pch(struct drm_device *dev);
2734extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002735extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002736
Ben Widawsky2911a352012-04-05 14:47:36 -07002737extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002738int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2739 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002740int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2741 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002742
Sourab Gupta84c33a62014-06-02 16:47:17 +05302743void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2744
Chris Wilson6ef3d422010-08-04 20:26:07 +01002745/* overlay */
2746extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002747extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2748 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002749
2750extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002751extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002752 struct drm_device *dev,
2753 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002754
Ben Widawskyb7287d82011-04-25 11:22:22 -07002755/* On SNB platform, before reading ring registers forcewake bit
2756 * must be set to prevent GT core from power down and stale values being
2757 * returned.
2758 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302759void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2760void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002761void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002762
Ben Widawsky42c05262012-09-26 10:34:00 -07002763int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2764int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002765
2766/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002767u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2768void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2769u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002770u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2771void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2772u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2773void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2774u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2775void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002776u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2777void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002778u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2779void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002780u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2781void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002782u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2783 enum intel_sbi_destination destination);
2784void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2785 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302786u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2787void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002788
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002789int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2790int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002791
Deepak Sc8d9a592013-11-23 14:55:42 +05302792#define FORCEWAKE_RENDER (1 << 0)
2793#define FORCEWAKE_MEDIA (1 << 1)
2794#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2795
2796
Ben Widawsky0b274482013-10-04 21:22:51 -07002797#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2798#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002799
Ben Widawsky0b274482013-10-04 21:22:51 -07002800#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2801#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2802#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2803#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002804
Ben Widawsky0b274482013-10-04 21:22:51 -07002805#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2806#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2807#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2808#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002809
Chris Wilson698b3132014-03-21 13:16:43 +00002810/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2811 * will be implemented using 2 32-bit writes in an arbitrary order with
2812 * an arbitrary delay between them. This can cause the hardware to
2813 * act upon the intermediate value, possibly leading to corruption and
2814 * machine death. You have been warned.
2815 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002816#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2817#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002818
Chris Wilson50877442014-03-21 12:41:53 +00002819#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2820 u32 upper = I915_READ(upper_reg); \
2821 u32 lower = I915_READ(lower_reg); \
2822 u32 tmp = I915_READ(upper_reg); \
2823 if (upper != tmp) { \
2824 upper = tmp; \
2825 lower = I915_READ(lower_reg); \
2826 WARN_ON(I915_READ(upper_reg) != upper); \
2827 } \
2828 (u64)upper << 32 | lower; })
2829
Zou Nan haicae58522010-11-09 17:17:32 +08002830#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2831#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2832
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002833/* "Broadcast RGB" property */
2834#define INTEL_BROADCAST_RGB_AUTO 0
2835#define INTEL_BROADCAST_RGB_FULL 1
2836#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002837
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002838static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2839{
Sonika Jindal92e23b92014-07-21 15:23:40 +05302840 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002841 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05302842 else if (INTEL_INFO(dev)->gen >= 5)
2843 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002844 else
2845 return VGACNTRL;
2846}
2847
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002848static inline void __user *to_user_ptr(u64 address)
2849{
2850 return (void __user *)(uintptr_t)address;
2851}
2852
Imre Deakdf977292013-05-21 20:03:17 +03002853static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2854{
2855 unsigned long j = msecs_to_jiffies(m);
2856
2857 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2858}
2859
2860static inline unsigned long
2861timespec_to_jiffies_timeout(const struct timespec *value)
2862{
2863 unsigned long j = timespec_to_jiffies(value);
2864
2865 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2866}
2867
Paulo Zanonidce56b32013-12-19 14:29:40 -02002868/*
2869 * If you need to wait X milliseconds between events A and B, but event B
2870 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2871 * when event A happened, then just before event B you call this function and
2872 * pass the timestamp as the first argument, and X as the second argument.
2873 */
2874static inline void
2875wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2876{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002877 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002878
2879 /*
2880 * Don't re-read the value of "jiffies" every time since it may change
2881 * behind our back and break the math.
2882 */
2883 tmp_jiffies = jiffies;
2884 target_jiffies = timestamp_jiffies +
2885 msecs_to_jiffies_timeout(to_wait_ms);
2886
2887 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002888 remaining_jiffies = target_jiffies - tmp_jiffies;
2889 while (remaining_jiffies)
2890 remaining_jiffies =
2891 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002892 }
2893}
2894
Linus Torvalds1da177e2005-04-16 15:20:36 -07002895#endif