blob: b9e7f6931f4e482f465e8af3ff7dbb27500e8aff [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
John Harrison6258fbe2015-05-29 17:43:48 +010084static void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
John Harrisona84c3ae2015-05-29 17:43:57 +010094gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
John Harrisona84c3ae2015-05-29 17:43:57 +010098 struct intel_engine_cs *ring = req->ring;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099 u32 cmd;
100 int ret;
101
102 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200103 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100104 cmd |= MI_NO_WRITE_FLUSH;
105
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108
John Harrison5fb9de12015-05-29 17:44:07 +0100109 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 if (ret)
111 return ret;
112
113 intel_ring_emit(ring, cmd);
114 intel_ring_emit(ring, MI_NOOP);
115 intel_ring_advance(ring);
116
117 return 0;
118}
119
120static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100121gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100122 u32 invalidate_domains,
123 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700124{
John Harrisona84c3ae2015-05-29 17:43:57 +0100125 struct intel_engine_cs *ring = req->ring;
Chris Wilson78501ea2010-10-27 12:18:21 +0100126 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000128 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100129
Chris Wilson36d527d2011-03-19 22:26:49 +0000130 /*
131 * read/write caches:
132 *
133 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
134 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
135 * also flushed at 2d versus 3d pipeline switches.
136 *
137 * read-only caches:
138 *
139 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
140 * MI_READ_FLUSH is set, and is always flushed on 965.
141 *
142 * I915_GEM_DOMAIN_COMMAND may not exist?
143 *
144 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
145 * invalidated when MI_EXE_FLUSH is set.
146 *
147 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
148 * invalidated with every MI_FLUSH.
149 *
150 * TLBs:
151 *
152 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
153 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
154 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
155 * are flushed at any MI_FLUSH.
156 */
157
158 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100159 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000160 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000161 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
162 cmd |= MI_EXE_FLUSH;
163
164 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
165 (IS_G4X(dev) || IS_GEN5(dev)))
166 cmd |= MI_INVALIDATE_ISP;
167
John Harrison5fb9de12015-05-29 17:44:07 +0100168 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000169 if (ret)
170 return ret;
171
172 intel_ring_emit(ring, cmd);
173 intel_ring_emit(ring, MI_NOOP);
174 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000175
176 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177}
178
Jesse Barnes8d315282011-10-16 10:23:31 +0200179/**
180 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
181 * implementing two workarounds on gen6. From section 1.4.7.1
182 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
183 *
184 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
185 * produced by non-pipelined state commands), software needs to first
186 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
187 * 0.
188 *
189 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
190 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
191 *
192 * And the workaround for these two requires this workaround first:
193 *
194 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
195 * BEFORE the pipe-control with a post-sync op and no write-cache
196 * flushes.
197 *
198 * And this last workaround is tricky because of the requirements on
199 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
200 * volume 2 part 1:
201 *
202 * "1 of the following must also be set:
203 * - Render Target Cache Flush Enable ([12] of DW1)
204 * - Depth Cache Flush Enable ([0] of DW1)
205 * - Stall at Pixel Scoreboard ([1] of DW1)
206 * - Depth Stall ([13] of DW1)
207 * - Post-Sync Operation ([13] of DW1)
208 * - Notify Enable ([8] of DW1)"
209 *
210 * The cache flushes require the workaround flush that triggered this
211 * one, so we can't use it. Depth stall would trigger the same.
212 * Post-sync nonzero is what triggered this second workaround, so we
213 * can't use that one either. Notify enable is IRQs, which aren't
214 * really our business. That leaves only stall at scoreboard.
215 */
216static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100217intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200218{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100219 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +0100220 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200221 int ret;
222
John Harrison5fb9de12015-05-29 17:44:07 +0100223 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
229 PIPE_CONTROL_STALL_AT_SCOREBOARD);
230 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
231 intel_ring_emit(ring, 0); /* low dword */
232 intel_ring_emit(ring, 0); /* high dword */
233 intel_ring_emit(ring, MI_NOOP);
234 intel_ring_advance(ring);
235
John Harrison5fb9de12015-05-29 17:44:07 +0100236 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200237 if (ret)
238 return ret;
239
240 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
241 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
242 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
243 intel_ring_emit(ring, 0);
244 intel_ring_emit(ring, 0);
245 intel_ring_emit(ring, MI_NOOP);
246 intel_ring_advance(ring);
247
248 return 0;
249}
250
251static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100252gen6_render_ring_flush(struct drm_i915_gem_request *req,
253 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200254{
John Harrisona84c3ae2015-05-29 17:43:57 +0100255 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100257 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200258 int ret;
259
Paulo Zanonib3111502012-08-17 18:35:42 -0300260 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100261 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300262 if (ret)
263 return ret;
264
Jesse Barnes8d315282011-10-16 10:23:31 +0200265 /* Just flush everything. Experiments have shown that reducing the
266 * number of bits based on the write domains has little performance
267 * impact.
268 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 if (flush_domains) {
270 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
271 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
272 /*
273 * Ensure that any following seqno writes only happen
274 * when the render cache is indeed flushed.
275 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200276 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100277 }
278 if (invalidate_domains) {
279 flags |= PIPE_CONTROL_TLB_INVALIDATE;
280 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
282 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
283 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
284 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
285 /*
286 * TLB invalidate requires a post-sync write.
287 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700288 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100289 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200290
John Harrison5fb9de12015-05-29 17:44:07 +0100291 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200292 if (ret)
293 return ret;
294
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_emit(ring, flags);
297 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100298 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200299 intel_ring_advance(ring);
300
301 return 0;
302}
303
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100304static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100305gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300306{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100307 struct intel_engine_cs *ring = req->ring;
Paulo Zanonif3987632012-08-17 18:35:43 -0300308 int ret;
309
John Harrison5fb9de12015-05-29 17:44:07 +0100310 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 if (ret)
312 return ret;
313
314 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
315 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
316 PIPE_CONTROL_STALL_AT_SCOREBOARD);
317 intel_ring_emit(ring, 0);
318 intel_ring_emit(ring, 0);
319 intel_ring_advance(ring);
320
321 return 0;
322}
323
324static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100325gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 u32 invalidate_domains, u32 flush_domains)
327{
John Harrisona84c3ae2015-05-29 17:43:57 +0100328 struct intel_engine_cs *ring = req->ring;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100330 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300331 int ret;
332
Paulo Zanonif3987632012-08-17 18:35:43 -0300333 /*
334 * Ensure that any following seqno writes only happen when the render
335 * cache is indeed flushed.
336 *
337 * Workaround: 4th PIPE_CONTROL command (except the ones with only
338 * read-cache invalidate bits set) must have the CS_STALL bit set. We
339 * don't try to be clever and just set it unconditionally.
340 */
341 flags |= PIPE_CONTROL_CS_STALL;
342
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300343 /* Just flush everything. Experiments have shown that reducing the
344 * number of bits based on the write domains has little performance
345 * impact.
346 */
347 if (flush_domains) {
348 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
349 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 }
351 if (invalidate_domains) {
352 flags |= PIPE_CONTROL_TLB_INVALIDATE;
353 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
355 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
356 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
357 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000358 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 /*
360 * TLB invalidate requires a post-sync write.
361 */
362 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200363 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300364
Chris Wilsonadd284a2014-12-16 08:44:32 +0000365 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
366
Paulo Zanonif3987632012-08-17 18:35:43 -0300367 /* Workaround: we must issue a pipe_control with CS-stall bit
368 * set before a pipe_control command that has the state cache
369 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100370 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300371 }
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 if (ret)
375 return ret;
376
377 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
378 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200379 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 intel_ring_emit(ring, 0);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
Ben Widawskya5f3d682013-11-02 21:07:27 -0700386static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100387gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300388 u32 flags, u32 scratch_addr)
389{
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100390 struct intel_engine_cs *ring = req->ring;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300391 int ret;
392
John Harrison5fb9de12015-05-29 17:44:07 +0100393 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394 if (ret)
395 return ret;
396
397 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
398 intel_ring_emit(ring, flags);
399 intel_ring_emit(ring, scratch_addr);
400 intel_ring_emit(ring, 0);
401 intel_ring_emit(ring, 0);
402 intel_ring_emit(ring, 0);
403 intel_ring_advance(ring);
404
405 return 0;
406}
407
408static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100409gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700410 u32 invalidate_domains, u32 flush_domains)
411{
412 u32 flags = 0;
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100413 u32 scratch_addr = req->ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800414 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700415
416 flags |= PIPE_CONTROL_CS_STALL;
417
418 if (flush_domains) {
419 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
420 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
421 }
422 if (invalidate_domains) {
423 flags |= PIPE_CONTROL_TLB_INVALIDATE;
424 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
425 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
426 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
427 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
428 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
429 flags |= PIPE_CONTROL_QW_WRITE;
430 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431
432 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100433 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800434 PIPE_CONTROL_CS_STALL |
435 PIPE_CONTROL_STALL_AT_SCOREBOARD,
436 0);
437 if (ret)
438 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700439 }
440
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100441 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700442}
443
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100444static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100445 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100448 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800449}
450
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100451u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300453 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000454 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800455
Chris Wilson50877442014-03-21 12:41:53 +0000456 if (INTEL_INFO(ring->dev)->gen >= 8)
457 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
458 RING_ACTHD_UDW(ring->mmio_base));
459 else if (INTEL_INFO(ring->dev)->gen >= 4)
460 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
461 else
462 acthd = I915_READ(ACTHD);
463
464 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200468{
469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
470 u32 addr;
471
472 addr = dev_priv->status_page_dmah->busaddr;
473 if (INTEL_INFO(ring->dev)->gen >= 4)
474 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
475 I915_WRITE(HWS_PGA, addr);
476}
477
Damien Lespiauaf75f262015-02-10 19:32:17 +0000478static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
479{
480 struct drm_device *dev = ring->dev;
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200482 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000483
484 /* The ring status page addresses are no longer next to the rest of
485 * the ring registers as of gen7.
486 */
487 if (IS_GEN7(dev)) {
488 switch (ring->id) {
489 case RCS:
490 mmio = RENDER_HWS_PGA_GEN7;
491 break;
492 case BCS:
493 mmio = BLT_HWS_PGA_GEN7;
494 break;
495 /*
496 * VCS2 actually doesn't exist on Gen7. Only shut up
497 * gcc switch check warning
498 */
499 case VCS2:
500 case VCS:
501 mmio = BSD_HWS_PGA_GEN7;
502 break;
503 case VECS:
504 mmio = VEBOX_HWS_PGA_GEN7;
505 break;
506 }
507 } else if (IS_GEN6(ring->dev)) {
508 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
509 } else {
510 /* XXX: gen8 returns to sanity */
511 mmio = RING_HWS_PGA(ring->mmio_base);
512 }
513
514 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
515 POSTING_READ(mmio);
516
517 /*
518 * Flush the TLB for this page
519 *
520 * FIXME: These two bits have disappeared on gen8, so a question
521 * arises: do we still need this and if so how should we go about
522 * invalidating the TLB?
523 */
524 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200525 i915_reg_t reg = RING_INSTPM(ring->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000526
527 /* ring should be idle before issuing a sync flush*/
528 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
529
530 I915_WRITE(reg,
531 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
532 INSTPM_SYNC_FLUSH));
533 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
534 1000))
535 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
536 ring->name);
537 }
538}
539
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100540static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100541{
542 struct drm_i915_private *dev_priv = to_i915(ring->dev);
543
544 if (!IS_GEN2(ring->dev)) {
545 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200546 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
547 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100548 /* Sometimes we observe that the idle flag is not
549 * set even though the ring is empty. So double
550 * check before giving up.
551 */
552 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
553 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100554 }
555 }
556
557 I915_WRITE_CTL(ring, 0);
558 I915_WRITE_HEAD(ring, 0);
559 ring->write_tail(ring, 0);
560
561 if (!IS_GEN2(ring->dev)) {
562 (void)I915_READ_CTL(ring);
563 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
564 }
565
566 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
567}
568
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100569static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300572 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100573 struct intel_ringbuffer *ringbuf = ring->buffer;
574 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200575 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Mika Kuoppala59bad942015-01-16 11:34:40 +0200577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200578
Chris Wilson9991ae72014-04-02 16:36:07 +0100579 if (!stop_ring(ring)) {
580 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000581 DRM_DEBUG_KMS("%s head not reset to zero "
582 "ctl %08x head %08x tail %08x start %08x\n",
583 ring->name,
584 I915_READ_CTL(ring),
585 I915_READ_HEAD(ring),
586 I915_READ_TAIL(ring),
587 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Chris Wilson9991ae72014-04-02 16:36:07 +0100589 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000590 DRM_ERROR("failed to set %s head to zero "
591 "ctl %08x head %08x tail %08x start %08x\n",
592 ring->name,
593 I915_READ_CTL(ring),
594 I915_READ_HEAD(ring),
595 I915_READ_TAIL(ring),
596 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 ret = -EIO;
598 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000599 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700600 }
601
Chris Wilson9991ae72014-04-02 16:36:07 +0100602 if (I915_NEED_GFX_HWS(dev))
603 intel_ring_setup_status_page(ring);
604 else
605 ring_setup_phys_status_page(ring);
606
Jiri Kosinaece4a172014-08-07 16:29:53 +0200607 /* Enforce ordering by reading HEAD register back */
608 I915_READ_HEAD(ring);
609
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200610 /* Initialize the ring. This must happen _after_ we've cleared the ring
611 * registers with the above sequence (the readback of the HEAD registers
612 * also enforces ordering), otherwise the hw might lose the new ring
613 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700614 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100615
616 /* WaClearRingBufHeadRegAtInit:ctg,elk */
617 if (I915_READ_HEAD(ring))
618 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
619 ring->name, I915_READ_HEAD(ring));
620 I915_WRITE_HEAD(ring, 0);
621 (void)I915_READ_HEAD(ring);
622
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200623 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100624 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000625 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800626
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400628 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700629 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400630 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000631 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100632 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
633 ring->name,
634 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
635 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
636 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200637 ret = -EIO;
638 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800639 }
640
Dave Gordonebd0fd42014-11-27 11:22:49 +0000641 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100642 ringbuf->head = I915_READ_HEAD(ring);
643 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000644 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson50f018d2013-06-10 11:20:19 +0100646 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
647
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200648out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200649 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200650
651 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100654void
655intel_fini_pipe_control(struct intel_engine_cs *ring)
656{
657 struct drm_device *dev = ring->dev;
658
659 if (ring->scratch.obj == NULL)
660 return;
661
662 if (INTEL_INFO(dev)->gen >= 5) {
663 kunmap(sg_page(ring->scratch.obj->pages->sgl));
664 i915_gem_object_ggtt_unpin(ring->scratch.obj);
665 }
666
667 drm_gem_object_unreference(&ring->scratch.obj->base);
668 ring->scratch.obj = NULL;
669}
670
671int
672intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000673{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 int ret;
675
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100676 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000677
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100678 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
679 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 DRM_ERROR("Failed to allocate seqno page\n");
681 ret = -ENOMEM;
682 goto err;
683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100684
Daniel Vettera9cc7262014-02-14 14:01:13 +0100685 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
686 if (ret)
687 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100689 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690 if (ret)
691 goto err_unref;
692
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100693 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
694 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
695 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800696 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800698 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200700 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702 return 0;
703
704err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800705 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 return ret;
710}
711
John Harrisone2be4fa2015-05-29 17:43:54 +0100712static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100713{
Mika Kuoppala72253422014-10-07 17:21:26 +0300714 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +0100715 struct intel_engine_cs *ring = req->ring;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716 struct drm_device *dev = ring->dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Francisco Jerez02235802015-10-07 14:44:01 +0300720 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300721 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100722
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100724 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100725 if (ret)
726 return ret;
727
John Harrison5fb9de12015-05-29 17:44:07 +0100728 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300729 if (ret)
730 return ret;
731
Arun Siluvery22a916a2014-10-22 18:59:52 +0100732 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200734 intel_ring_emit_reg(ring, w->reg[i].addr);
Mika Kuoppala72253422014-10-07 17:21:26 +0300735 intel_ring_emit(ring, w->reg[i].value);
736 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100737 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300738
739 intel_ring_advance(ring);
740
741 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100742 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300743 if (ret)
744 return ret;
745
746 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
747
748 return 0;
749}
750
John Harrison87531812015-05-29 17:43:44 +0100751static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100752{
753 int ret;
754
John Harrisone2be4fa2015-05-29 17:43:54 +0100755 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100756 if (ret != 0)
757 return ret;
758
John Harrisonbe013632015-05-29 17:43:45 +0100759 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100760 if (ret)
761 DRM_ERROR("init render state: %d\n", ret);
762
763 return ret;
764}
765
Mika Kuoppala72253422014-10-07 17:21:26 +0300766static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200767 i915_reg_t addr,
768 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300769{
770 const u32 idx = dev_priv->workarounds.count;
771
772 if (WARN_ON(idx >= I915_MAX_WA_REGS))
773 return -ENOSPC;
774
775 dev_priv->workarounds.reg[idx].addr = addr;
776 dev_priv->workarounds.reg[idx].value = val;
777 dev_priv->workarounds.reg[idx].mask = mask;
778
779 dev_priv->workarounds.count++;
780
781 return 0;
782}
783
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100784#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000785 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300786 if (r) \
787 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100788 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
790#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000791 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
793#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000794 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiau98533252014-12-08 17:33:51 +0000796#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000797 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300798
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000799#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
800#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300801
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000802#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300803
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100804static int gen8_init_workarounds(struct intel_engine_cs *ring)
805{
Arun Siluvery68c61982015-09-25 17:40:38 +0100806 struct drm_device *dev = ring->dev;
807 struct drm_i915_private *dev_priv = dev->dev_private;
808
809 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100810
Arun Siluvery717d84d2015-09-25 17:40:39 +0100811 /* WaDisableAsyncFlipPerfMode:bdw,chv */
812 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
813
Arun Siluveryd0581192015-09-25 17:40:40 +0100814 /* WaDisablePartialInstShootdown:bdw,chv */
815 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
816 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
817
Arun Siluverya340af52015-09-25 17:40:45 +0100818 /* Use Force Non-Coherent whenever executing a 3D context. This is a
819 * workaround for for a possible hang in the unlikely event a TLB
820 * invalidation occurs during a PSD flush.
821 */
822 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100823 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100824 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100825 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100826 HDC_FORCE_NON_COHERENT);
827
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100828 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
829 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
830 * polygons in the same 8x4 pixel/sample area to be processed without
831 * stalling waiting for the earlier ones to write to Hierarchical Z
832 * buffer."
833 *
834 * This optimization is off by default for BDW and CHV; turn it on.
835 */
836 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
837
Arun Siluvery48404632015-09-25 17:40:43 +0100838 /* Wa4x4STCOptimizationDisable:bdw,chv */
839 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
840
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100841 /*
842 * BSpec recommends 8x4 when MSAA is used,
843 * however in practice 16x4 seems fastest.
844 *
845 * Note that PS/WM thread counts depend on the WIZ hashing
846 * disable bit, which we don't touch here, but it's good
847 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
848 */
849 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
850 GEN6_WIZ_HASHING_MASK,
851 GEN6_WIZ_HASHING_16x4);
852
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100853 return 0;
854}
855
Mika Kuoppala72253422014-10-07 17:21:26 +0300856static int bdw_init_workarounds(struct intel_engine_cs *ring)
857{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100858 int ret;
Mika Kuoppala72253422014-10-07 17:21:26 +0300859 struct drm_device *dev = ring->dev;
860 struct drm_i915_private *dev_priv = dev->dev_private;
861
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100862 ret = gen8_init_workarounds(ring);
863 if (ret)
864 return ret;
865
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700866 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100867 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100868
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700869 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300870 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
871 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100872
Mika Kuoppala72253422014-10-07 17:21:26 +0300873 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
874 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100875
Mika Kuoppala72253422014-10-07 17:21:26 +0300876 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000877 /* WaForceContextSaveRestoreNonCoherent:bdw */
878 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000879 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300880 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100881
Arun Siluvery86d7f232014-08-26 14:44:50 +0100882 return 0;
883}
884
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300885static int chv_init_workarounds(struct intel_engine_cs *ring)
886{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100887 int ret;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300888 struct drm_device *dev = ring->dev;
889 struct drm_i915_private *dev_priv = dev->dev_private;
890
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100891 ret = gen8_init_workarounds(ring);
892 if (ret)
893 return ret;
894
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300895 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100896 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300897
Kenneth Graunked60de812015-01-10 18:02:22 -0800898 /* Improve HiZ throughput on CHV. */
899 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
900
Mika Kuoppala72253422014-10-07 17:21:26 +0300901 return 0;
902}
903
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000904static int gen9_init_workarounds(struct intel_engine_cs *ring)
905{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000906 struct drm_device *dev = ring->dev;
907 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300908 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000909
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300910 /* WaEnableLbsSlaRetryTimerDecrement:skl */
911 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
912 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
913
914 /* WaDisableKillLogic:bxt,skl */
915 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
916 ECOCHK_DIS_TLB);
917
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100918 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000919 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
920 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
921
Nick Hoatha119a6e2015-05-07 14:15:30 +0100922 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000923 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
924 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
925
Jani Nikulae87a0052015-10-20 15:22:02 +0300926 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
927 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
928 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000929 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
930 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000931
Jani Nikulae87a0052015-10-20 15:22:02 +0300932 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
933 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
934 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000935 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
936 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100937 /*
938 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
939 * but we do that in per ctx batchbuffer as there is an issue
940 * with this register not getting restored on ctx restore
941 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000942 }
943
Jani Nikulae87a0052015-10-20 15:22:02 +0300944 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
945 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER) || IS_BROXTON(dev))
Nick Hoathcac23df2015-02-05 10:47:22 +0000946 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
947 GEN9_ENABLE_YV12_BUGFIX);
Nick Hoathcac23df2015-02-05 10:47:22 +0000948
Nick Hoath50683682015-05-07 14:15:35 +0100949 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100950 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100951 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
952 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000953
Nick Hoath16be17a2015-05-07 14:15:37 +0100954 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000955 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
956 GEN9_CCS_TLB_PREFETCH_ENABLE);
957
Imre Deak5a2ae952015-05-19 15:04:59 +0300958 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300959 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
960 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200961 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
962 PIXEL_MASK_CAMMING_DISABLE);
963
Imre Deak8ea6f892015-05-19 17:05:42 +0300964 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
965 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Jani Nikulae87a0052015-10-20 15:22:02 +0300966 if (IS_SKL_REVID(dev, SKL_REVID_F0, SKL_REVID_F0) ||
967 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300968 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
969 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
970
Arun Siluvery8c761602015-09-08 10:31:48 +0100971 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300972 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100973 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
974 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100975
Robert Beckett6b6d5622015-09-08 10:31:52 +0100976 /* WaDisableSTUnitPowerOptimization:skl,bxt */
977 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
978
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000979 return 0;
980}
981
Damien Lespiaub7668792015-02-14 18:30:29 +0000982static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000983{
Damien Lespiaub7668792015-02-14 18:30:29 +0000984 struct drm_device *dev = ring->dev;
985 struct drm_i915_private *dev_priv = dev->dev_private;
986 u8 vals[3] = { 0, 0, 0 };
987 unsigned int i;
988
989 for (i = 0; i < 3; i++) {
990 u8 ss;
991
992 /*
993 * Only consider slices where one, and only one, subslice has 7
994 * EUs
995 */
996 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
997 continue;
998
999 /*
1000 * subslice_7eu[i] != 0 (because of the check above) and
1001 * ss_max == 4 (maximum number of subslices possible per slice)
1002 *
1003 * -> 0 <= ss <= 3;
1004 */
1005 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1006 vals[i] = 3 - ss;
1007 }
1008
1009 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1010 return 0;
1011
1012 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1013 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1014 GEN9_IZ_HASHING_MASK(2) |
1015 GEN9_IZ_HASHING_MASK(1) |
1016 GEN9_IZ_HASHING_MASK(0),
1017 GEN9_IZ_HASHING(2, vals[2]) |
1018 GEN9_IZ_HASHING(1, vals[1]) |
1019 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001020
Mika Kuoppala72253422014-10-07 17:21:26 +03001021 return 0;
1022}
1023
Damien Lespiau8d205492015-02-09 19:33:15 +00001024static int skl_init_workarounds(struct intel_engine_cs *ring)
1025{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001026 int ret;
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001027 struct drm_device *dev = ring->dev;
1028 struct drm_i915_private *dev_priv = dev->dev_private;
1029
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001030 ret = gen9_init_workarounds(ring);
1031 if (ret)
1032 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001033
Jani Nikulae87a0052015-10-20 15:22:02 +03001034 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001035 /* WaDisableHDCInvalidation:skl */
1036 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1037 BDW_DISABLE_HDC_INVALIDATION);
1038
1039 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1040 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1041 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1042 }
1043
1044 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1045 * involving this register should also be added to WA batch as required.
1046 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001047 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001048 /* WaDisableLSQCROPERFforOCL:skl */
1049 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1050 GEN8_LQSC_RO_PERF_DIS);
1051
1052 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001053 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001054 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1055 GEN9_GAPS_TSV_CREDIT_DISABLE));
1056 }
1057
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001058 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001059 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001060 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1061 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1062
Jani Nikulae87a0052015-10-20 15:22:02 +03001063 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001064 /*
1065 *Use Force Non-Coherent whenever executing a 3D context. This
1066 * is a workaround for a possible hang in the unlikely event
1067 * a TLB invalidation occurs during a PSD flush.
1068 */
1069 /* WaForceEnableNonCoherent:skl */
1070 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1071 HDC_FORCE_NON_COHERENT);
1072 }
1073
Jani Nikulae87a0052015-10-20 15:22:02 +03001074 /* WaBarrierPerformanceFixDisable:skl */
1075 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001076 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1077 HDC_FENCE_DEST_SLM_DISABLE |
1078 HDC_BARRIER_PERFORMANCE_DISABLE);
1079
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001080 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001081 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001082 WA_SET_BIT_MASKED(
1083 GEN7_HALF_SLICE_CHICKEN1,
1084 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001085
Damien Lespiaub7668792015-02-14 18:30:29 +00001086 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001087}
1088
Nick Hoathcae04372015-03-17 11:39:38 +02001089static int bxt_init_workarounds(struct intel_engine_cs *ring)
1090{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001091 int ret;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001092 struct drm_device *dev = ring->dev;
1093 struct drm_i915_private *dev_priv = dev->dev_private;
1094
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001095 ret = gen9_init_workarounds(ring);
1096 if (ret)
1097 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001098
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001099 /* WaStoreMultiplePTEenable:bxt */
1100 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001101 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001102 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1103
1104 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001105 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001106 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1107 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1108 }
1109
Nick Hoathdfb601e2015-04-10 13:12:24 +01001110 /* WaDisableThreadStallDopClockGating:bxt */
1111 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1112 STALL_DOP_GATING_DISABLE);
1113
Nick Hoath983b4b92015-04-10 13:12:25 +01001114 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001115 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001116 WA_SET_BIT_MASKED(
1117 GEN7_HALF_SLICE_CHICKEN1,
1118 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1119 }
1120
Nick Hoathcae04372015-03-17 11:39:38 +02001121 return 0;
1122}
1123
Michel Thierry771b9a52014-11-11 16:47:33 +00001124int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001125{
1126 struct drm_device *dev = ring->dev;
1127 struct drm_i915_private *dev_priv = dev->dev_private;
1128
1129 WARN_ON(ring->id != RCS);
1130
1131 dev_priv->workarounds.count = 0;
1132
1133 if (IS_BROADWELL(dev))
1134 return bdw_init_workarounds(ring);
1135
1136 if (IS_CHERRYVIEW(dev))
1137 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001138
Damien Lespiau8d205492015-02-09 19:33:15 +00001139 if (IS_SKYLAKE(dev))
1140 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001141
1142 if (IS_BROXTON(dev))
1143 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001144
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001145 return 0;
1146}
1147
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001148static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001149{
Chris Wilson78501ea2010-10-27 12:18:21 +01001150 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001151 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001152 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001153 if (ret)
1154 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001155
Akash Goel61a563a2014-03-25 18:01:50 +05301156 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1157 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001158 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001159
1160 /* We need to disable the AsyncFlip performance optimisations in order
1161 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1162 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001163 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001164 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001165 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001166 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001167 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1168
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001169 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301170 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001171 if (INTEL_INFO(dev)->gen == 6)
1172 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001173 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001174
Akash Goel01fa0302014-03-24 23:00:04 +05301175 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001176 if (IS_GEN7(dev))
1177 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301178 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001179 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001180
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001181 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001182 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1183 * "If this bit is set, STCunit will have LRA as replacement
1184 * policy. [...] This bit must be reset. LRA replacement
1185 * policy is not supported."
1186 */
1187 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001188 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001189 }
1190
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001191 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001192 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001193
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001194 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001195 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001196
Mika Kuoppala72253422014-10-07 17:21:26 +03001197 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001198}
1199
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001200static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001201{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001202 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001203 struct drm_i915_private *dev_priv = dev->dev_private;
1204
1205 if (dev_priv->semaphore_obj) {
1206 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1207 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1208 dev_priv->semaphore_obj = NULL;
1209 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001210
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001211 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001212}
1213
John Harrisonf7169682015-05-29 17:44:05 +01001214static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001215 unsigned int num_dwords)
1216{
1217#define MBOX_UPDATE_DWORDS 8
John Harrisonf7169682015-05-29 17:44:05 +01001218 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001219 struct drm_device *dev = signaller->dev;
1220 struct drm_i915_private *dev_priv = dev->dev_private;
1221 struct intel_engine_cs *waiter;
1222 int i, ret, num_rings;
1223
1224 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1225 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1226#undef MBOX_UPDATE_DWORDS
1227
John Harrison5fb9de12015-05-29 17:44:07 +01001228 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001229 if (ret)
1230 return ret;
1231
1232 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001233 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001234 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1235 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1236 continue;
1237
John Harrisonf7169682015-05-29 17:44:05 +01001238 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001239 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1240 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1241 PIPE_CONTROL_QW_WRITE |
1242 PIPE_CONTROL_FLUSH_ENABLE);
1243 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1244 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001245 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001246 intel_ring_emit(signaller, 0);
1247 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1248 MI_SEMAPHORE_TARGET(waiter->id));
1249 intel_ring_emit(signaller, 0);
1250 }
1251
1252 return 0;
1253}
1254
John Harrisonf7169682015-05-29 17:44:05 +01001255static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001256 unsigned int num_dwords)
1257{
1258#define MBOX_UPDATE_DWORDS 6
John Harrisonf7169682015-05-29 17:44:05 +01001259 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky3e789982014-06-30 09:53:37 -07001260 struct drm_device *dev = signaller->dev;
1261 struct drm_i915_private *dev_priv = dev->dev_private;
1262 struct intel_engine_cs *waiter;
1263 int i, ret, num_rings;
1264
1265 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1266 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1267#undef MBOX_UPDATE_DWORDS
1268
John Harrison5fb9de12015-05-29 17:44:07 +01001269 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001270 if (ret)
1271 return ret;
1272
1273 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001274 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001275 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1276 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1277 continue;
1278
John Harrisonf7169682015-05-29 17:44:05 +01001279 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001280 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1281 MI_FLUSH_DW_OP_STOREDW);
1282 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1283 MI_FLUSH_DW_USE_GTT);
1284 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001285 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001286 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1287 MI_SEMAPHORE_TARGET(waiter->id));
1288 intel_ring_emit(signaller, 0);
1289 }
1290
1291 return 0;
1292}
1293
John Harrisonf7169682015-05-29 17:44:05 +01001294static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001295 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001296{
John Harrisonf7169682015-05-29 17:44:05 +01001297 struct intel_engine_cs *signaller = signaller_req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001298 struct drm_device *dev = signaller->dev;
1299 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001300 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001301 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001302
Ben Widawskya1444b72014-06-30 09:53:35 -07001303#define MBOX_UPDATE_DWORDS 3
1304 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1305 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1306#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001307
John Harrison5fb9de12015-05-29 17:44:07 +01001308 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001309 if (ret)
1310 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001311
Ben Widawsky78325f22014-04-29 14:52:29 -07001312 for_each_ring(useless, dev_priv, i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001313 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[i];
1314
1315 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001316 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001317
Ben Widawsky78325f22014-04-29 14:52:29 -07001318 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001319 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001320 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001321 }
1322 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001323
Ben Widawskya1444b72014-06-30 09:53:35 -07001324 /* If num_dwords was rounded, make sure the tail pointer is correct */
1325 if (num_rings % 2 == 0)
1326 intel_ring_emit(signaller, MI_NOOP);
1327
Ben Widawsky024a43e2014-04-29 14:52:30 -07001328 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001329}
1330
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001331/**
1332 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001333 *
1334 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001335 *
1336 * Update the mailbox registers in the *other* rings with the current seqno.
1337 * This acts like a signal in the canonical semaphore.
1338 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001339static int
John Harrisonee044a82015-05-29 17:44:00 +01001340gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001341{
John Harrisonee044a82015-05-29 17:44:00 +01001342 struct intel_engine_cs *ring = req->ring;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001343 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001344
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001345 if (ring->semaphore.signal)
John Harrisonf7169682015-05-29 17:44:05 +01001346 ret = ring->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001347 else
John Harrison5fb9de12015-05-29 17:44:07 +01001348 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001349
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001350 if (ret)
1351 return ret;
1352
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001353 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1354 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001355 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001356 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001357 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001358
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001359 return 0;
1360}
1361
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001362static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1363 u32 seqno)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366 return dev_priv->last_seqno < seqno;
1367}
1368
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001369/**
1370 * intel_ring_sync - sync the waiter to the signaller on seqno
1371 *
1372 * @waiter - ring that is waiting
1373 * @signaller - ring which has, or will signal
1374 * @seqno - seqno which the waiter will block on
1375 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001376
1377static int
John Harrison599d9242015-05-29 17:44:04 +01001378gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001379 struct intel_engine_cs *signaller,
1380 u32 seqno)
1381{
John Harrison599d9242015-05-29 17:44:04 +01001382 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001383 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1384 int ret;
1385
John Harrison5fb9de12015-05-29 17:44:07 +01001386 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001387 if (ret)
1388 return ret;
1389
1390 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1391 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001392 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001393 MI_SEMAPHORE_SAD_GTE_SDD);
1394 intel_ring_emit(waiter, seqno);
1395 intel_ring_emit(waiter,
1396 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1397 intel_ring_emit(waiter,
1398 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1399 intel_ring_advance(waiter);
1400 return 0;
1401}
1402
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001403static int
John Harrison599d9242015-05-29 17:44:04 +01001404gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001405 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001406 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001407{
John Harrison599d9242015-05-29 17:44:04 +01001408 struct intel_engine_cs *waiter = waiter_req->ring;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001409 u32 dw1 = MI_SEMAPHORE_MBOX |
1410 MI_SEMAPHORE_COMPARE |
1411 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001412 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1413 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001414
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001415 /* Throughout all of the GEM code, seqno passed implies our current
1416 * seqno is >= the last seqno executed. However for hardware the
1417 * comparison is strictly greater than.
1418 */
1419 seqno -= 1;
1420
Ben Widawskyebc348b2014-04-29 14:52:28 -07001421 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001422
John Harrison5fb9de12015-05-29 17:44:07 +01001423 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001424 if (ret)
1425 return ret;
1426
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001427 /* If seqno wrap happened, omit the wait with no-ops */
1428 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001429 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001430 intel_ring_emit(waiter, seqno);
1431 intel_ring_emit(waiter, 0);
1432 intel_ring_emit(waiter, MI_NOOP);
1433 } else {
1434 intel_ring_emit(waiter, MI_NOOP);
1435 intel_ring_emit(waiter, MI_NOOP);
1436 intel_ring_emit(waiter, MI_NOOP);
1437 intel_ring_emit(waiter, MI_NOOP);
1438 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001439 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001440
1441 return 0;
1442}
1443
Chris Wilsonc6df5412010-12-15 09:56:50 +00001444#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1445do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001446 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1447 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001448 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1449 intel_ring_emit(ring__, 0); \
1450 intel_ring_emit(ring__, 0); \
1451} while (0)
1452
1453static int
John Harrisonee044a82015-05-29 17:44:00 +01001454pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001455{
John Harrisonee044a82015-05-29 17:44:00 +01001456 struct intel_engine_cs *ring = req->ring;
Chris Wilson18393f62014-04-09 09:19:40 +01001457 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001458 int ret;
1459
1460 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1461 * incoherent with writes to memory, i.e. completely fubar,
1462 * so we need to use PIPE_NOTIFY instead.
1463 *
1464 * However, we also need to workaround the qword write
1465 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1466 * memory before requesting an interrupt.
1467 */
John Harrison5fb9de12015-05-29 17:44:07 +01001468 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001469 if (ret)
1470 return ret;
1471
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001472 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001473 PIPE_CONTROL_WRITE_FLUSH |
1474 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001475 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001476 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001477 intel_ring_emit(ring, 0);
1478 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001479 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001480 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001481 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001482 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001483 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001484 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001485 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001486 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001487 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001488 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001489
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001490 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001491 PIPE_CONTROL_WRITE_FLUSH |
1492 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001493 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001494 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrisonee044a82015-05-29 17:44:00 +01001495 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001496 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001497 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001498
Chris Wilsonc6df5412010-12-15 09:56:50 +00001499 return 0;
1500}
1501
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001502static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001503gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001504{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001505 /* Workaround to force correct ordering between irq and seqno writes on
1506 * ivb (and maybe also on snb) by reading from a CS register (like
1507 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001508 if (!lazy_coherency) {
1509 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1510 POSTING_READ(RING_ACTHD(ring->mmio_base));
1511 }
1512
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001513 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1514}
1515
1516static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001517ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001518{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001519 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1520}
1521
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001522static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001523ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001524{
1525 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1526}
1527
Chris Wilsonc6df5412010-12-15 09:56:50 +00001528static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001529pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001530{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001531 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001532}
1533
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001534static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001535pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001536{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001537 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001538}
1539
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001540static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001541gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001542{
1543 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001544 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001545 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001546
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001547 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001548 return false;
1549
Chris Wilson7338aef2012-04-24 21:48:47 +01001550 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001551 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001552 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001553 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001554
1555 return true;
1556}
1557
1558static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001559gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001560{
1561 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001562 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001563 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001564
Chris Wilson7338aef2012-04-24 21:48:47 +01001565 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001566 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001567 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001568 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001569}
1570
1571static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001572i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001573{
Chris Wilson78501ea2010-10-27 12:18:21 +01001574 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001575 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001576 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001577
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001578 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001579 return false;
1580
Chris Wilson7338aef2012-04-24 21:48:47 +01001581 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001582 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001583 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1584 I915_WRITE(IMR, dev_priv->irq_mask);
1585 POSTING_READ(IMR);
1586 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001587 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001588
1589 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001590}
1591
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001592static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001593i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001594{
Chris Wilson78501ea2010-10-27 12:18:21 +01001595 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001596 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001597 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001598
Chris Wilson7338aef2012-04-24 21:48:47 +01001599 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001600 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001601 dev_priv->irq_mask |= ring->irq_enable_mask;
1602 I915_WRITE(IMR, dev_priv->irq_mask);
1603 POSTING_READ(IMR);
1604 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001605 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001606}
1607
Chris Wilsonc2798b12012-04-22 21:13:57 +01001608static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001609i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001610{
1611 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001612 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001613 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001614
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001615 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001616 return false;
1617
Chris Wilson7338aef2012-04-24 21:48:47 +01001618 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001619 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001620 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1621 I915_WRITE16(IMR, dev_priv->irq_mask);
1622 POSTING_READ16(IMR);
1623 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001624 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001625
1626 return true;
1627}
1628
1629static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001630i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001631{
1632 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001633 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001634 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001635
Chris Wilson7338aef2012-04-24 21:48:47 +01001636 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001637 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001638 dev_priv->irq_mask |= ring->irq_enable_mask;
1639 I915_WRITE16(IMR, dev_priv->irq_mask);
1640 POSTING_READ16(IMR);
1641 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001642 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001643}
1644
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001645static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001646bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001647 u32 invalidate_domains,
1648 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001649{
John Harrisona84c3ae2015-05-29 17:43:57 +01001650 struct intel_engine_cs *ring = req->ring;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001651 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001652
John Harrison5fb9de12015-05-29 17:44:07 +01001653 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001654 if (ret)
1655 return ret;
1656
1657 intel_ring_emit(ring, MI_FLUSH);
1658 intel_ring_emit(ring, MI_NOOP);
1659 intel_ring_advance(ring);
1660 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001661}
1662
Chris Wilson3cce4692010-10-27 16:11:02 +01001663static int
John Harrisonee044a82015-05-29 17:44:00 +01001664i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001665{
John Harrisonee044a82015-05-29 17:44:00 +01001666 struct intel_engine_cs *ring = req->ring;
Chris Wilson3cce4692010-10-27 16:11:02 +01001667 int ret;
1668
John Harrison5fb9de12015-05-29 17:44:07 +01001669 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001670 if (ret)
1671 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001672
Chris Wilson3cce4692010-10-27 16:11:02 +01001673 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1674 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrisonee044a82015-05-29 17:44:00 +01001675 intel_ring_emit(ring, i915_gem_request_get_seqno(req));
Chris Wilson3cce4692010-10-27 16:11:02 +01001676 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001677 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001678
Chris Wilson3cce4692010-10-27 16:11:02 +01001679 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001680}
1681
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001682static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001683gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001684{
1685 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001686 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001687 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001688
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001689 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1690 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001691
Chris Wilson7338aef2012-04-24 21:48:47 +01001692 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001693 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001694 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001695 I915_WRITE_IMR(ring,
1696 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001697 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001698 else
1699 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001700 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001701 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001702 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001703
1704 return true;
1705}
1706
1707static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001708gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001709{
1710 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001711 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001712 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001713
Chris Wilson7338aef2012-04-24 21:48:47 +01001714 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001715 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001716 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001717 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001718 else
1719 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001720 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001721 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001722 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001723}
1724
Ben Widawskya19d2932013-05-28 19:22:30 -07001725static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001726hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001727{
1728 struct drm_device *dev = ring->dev;
1729 struct drm_i915_private *dev_priv = dev->dev_private;
1730 unsigned long flags;
1731
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001732 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001733 return false;
1734
Daniel Vetter59cdb632013-07-04 23:35:28 +02001735 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001736 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001737 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001738 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001739 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001740 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001741
1742 return true;
1743}
1744
1745static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001746hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001747{
1748 struct drm_device *dev = ring->dev;
1749 struct drm_i915_private *dev_priv = dev->dev_private;
1750 unsigned long flags;
1751
Daniel Vetter59cdb632013-07-04 23:35:28 +02001752 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001753 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001754 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001755 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001756 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001757 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001758}
1759
Ben Widawskyabd58f02013-11-02 21:07:09 -07001760static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001761gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001762{
1763 struct drm_device *dev = ring->dev;
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 unsigned long flags;
1766
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001767 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001768 return false;
1769
1770 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1771 if (ring->irq_refcount++ == 0) {
1772 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1773 I915_WRITE_IMR(ring,
1774 ~(ring->irq_enable_mask |
1775 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1776 } else {
1777 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1778 }
1779 POSTING_READ(RING_IMR(ring->mmio_base));
1780 }
1781 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1782
1783 return true;
1784}
1785
1786static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001787gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001788{
1789 struct drm_device *dev = ring->dev;
1790 struct drm_i915_private *dev_priv = dev->dev_private;
1791 unsigned long flags;
1792
1793 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1794 if (--ring->irq_refcount == 0) {
1795 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1796 I915_WRITE_IMR(ring,
1797 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1798 } else {
1799 I915_WRITE_IMR(ring, ~0);
1800 }
1801 POSTING_READ(RING_IMR(ring->mmio_base));
1802 }
1803 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1804}
1805
Zou Nan haid1b851f2010-05-21 09:08:57 +08001806static int
John Harrison53fddaf2015-05-29 17:44:02 +01001807i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001808 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001809 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001810{
John Harrison53fddaf2015-05-29 17:44:02 +01001811 struct intel_engine_cs *ring = req->ring;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001812 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001813
John Harrison5fb9de12015-05-29 17:44:07 +01001814 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001815 if (ret)
1816 return ret;
1817
Chris Wilson78501ea2010-10-27 12:18:21 +01001818 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001819 MI_BATCH_BUFFER_START |
1820 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001821 (dispatch_flags & I915_DISPATCH_SECURE ?
1822 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001823 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001824 intel_ring_advance(ring);
1825
Zou Nan haid1b851f2010-05-21 09:08:57 +08001826 return 0;
1827}
1828
Daniel Vetterb45305f2012-12-17 16:21:27 +01001829/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1830#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001831#define I830_TLB_ENTRIES (2)
1832#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001833static int
John Harrison53fddaf2015-05-29 17:44:02 +01001834i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001835 u64 offset, u32 len,
1836 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001837{
John Harrison53fddaf2015-05-29 17:44:02 +01001838 struct intel_engine_cs *ring = req->ring;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001839 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001840 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001841
John Harrison5fb9de12015-05-29 17:44:07 +01001842 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001843 if (ret)
1844 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001845
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001846 /* Evict the invalid PTE TLBs */
1847 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1848 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1849 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1850 intel_ring_emit(ring, cs_offset);
1851 intel_ring_emit(ring, 0xdeadbeef);
1852 intel_ring_emit(ring, MI_NOOP);
1853 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001854
John Harrison8e004ef2015-02-13 11:48:10 +00001855 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001856 if (len > I830_BATCH_LIMIT)
1857 return -ENOSPC;
1858
John Harrison5fb9de12015-05-29 17:44:07 +01001859 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001860 if (ret)
1861 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001862
1863 /* Blit the batch (which has now all relocs applied) to the
1864 * stable batch scratch bo area (so that the CS never
1865 * stumbles over its tlb invalidation bug) ...
1866 */
1867 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1868 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001869 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001870 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001871 intel_ring_emit(ring, 4096);
1872 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001873
Daniel Vetterb45305f2012-12-17 16:21:27 +01001874 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001875 intel_ring_emit(ring, MI_NOOP);
1876 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001877
1878 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001879 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001880 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001881
John Harrison5fb9de12015-05-29 17:44:07 +01001882 ret = intel_ring_begin(req, 4);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001883 if (ret)
1884 return ret;
1885
1886 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001887 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1888 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001889 intel_ring_emit(ring, offset + len - 8);
1890 intel_ring_emit(ring, MI_NOOP);
1891 intel_ring_advance(ring);
1892
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001893 return 0;
1894}
1895
1896static int
John Harrison53fddaf2015-05-29 17:44:02 +01001897i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001898 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001899 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001900{
John Harrison53fddaf2015-05-29 17:44:02 +01001901 struct intel_engine_cs *ring = req->ring;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001902 int ret;
1903
John Harrison5fb9de12015-05-29 17:44:07 +01001904 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001905 if (ret)
1906 return ret;
1907
Chris Wilson65f56872012-04-17 16:38:12 +01001908 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001909 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1910 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001911 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001912
Eric Anholt62fdfea2010-05-21 13:26:39 -07001913 return 0;
1914}
1915
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001916static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001917{
Chris Wilson05394f32010-11-08 19:18:58 +00001918 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001919
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001920 obj = ring->status_page.obj;
1921 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001922 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001923
Chris Wilson9da3da62012-06-01 15:20:22 +01001924 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001925 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001926 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001927 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001928}
1929
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001930static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001931{
Chris Wilson05394f32010-11-08 19:18:58 +00001932 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001933
Chris Wilsone3efda42014-04-09 09:19:41 +01001934 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001935 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001936 int ret;
1937
1938 obj = i915_gem_alloc_object(ring->dev, 4096);
1939 if (obj == NULL) {
1940 DRM_ERROR("Failed to allocate status page\n");
1941 return -ENOMEM;
1942 }
1943
1944 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1945 if (ret)
1946 goto err_unref;
1947
Chris Wilson1f767e02014-07-03 17:33:03 -04001948 flags = 0;
1949 if (!HAS_LLC(ring->dev))
1950 /* On g33, we cannot place HWS above 256MiB, so
1951 * restrict its pinning to the low mappable arena.
1952 * Though this restriction is not documented for
1953 * gen4, gen5, or byt, they also behave similarly
1954 * and hang if the HWS is placed at the top of the
1955 * GTT. To generalise, it appears that all !llc
1956 * platforms have issues with us placing the HWS
1957 * above the mappable region (even though we never
1958 * actualy map it).
1959 */
1960 flags |= PIN_MAPPABLE;
1961 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001962 if (ret) {
1963err_unref:
1964 drm_gem_object_unreference(&obj->base);
1965 return ret;
1966 }
1967
1968 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001969 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001970
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001971 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001972 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001973 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001974
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001975 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1976 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001977
1978 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001979}
1980
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001981static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001982{
1983 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001984
1985 if (!dev_priv->status_page_dmah) {
1986 dev_priv->status_page_dmah =
1987 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1988 if (!dev_priv->status_page_dmah)
1989 return -ENOMEM;
1990 }
1991
Chris Wilson6b8294a2012-11-16 11:43:20 +00001992 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1993 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1994
1995 return 0;
1996}
1997
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001998void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1999{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002000 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
2001 vunmap(ringbuf->virtual_start);
2002 else
2003 iounmap(ringbuf->virtual_start);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002004 ringbuf->virtual_start = NULL;
2005 i915_gem_object_ggtt_unpin(ringbuf->obj);
2006}
2007
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002008static u32 *vmap_obj(struct drm_i915_gem_object *obj)
2009{
2010 struct sg_page_iter sg_iter;
2011 struct page **pages;
2012 void *addr;
2013 int i;
2014
2015 pages = drm_malloc_ab(obj->base.size >> PAGE_SHIFT, sizeof(*pages));
2016 if (pages == NULL)
2017 return NULL;
2018
2019 i = 0;
2020 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0)
2021 pages[i++] = sg_page_iter_page(&sg_iter);
2022
2023 addr = vmap(pages, i, 0, PAGE_KERNEL);
2024 drm_free_large(pages);
2025
2026 return addr;
2027}
2028
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002029int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2030 struct intel_ringbuffer *ringbuf)
2031{
2032 struct drm_i915_private *dev_priv = to_i915(dev);
2033 struct drm_i915_gem_object *obj = ringbuf->obj;
2034 int ret;
2035
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002036 if (HAS_LLC(dev_priv) && !obj->stolen) {
2037 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, 0);
2038 if (ret)
2039 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002040
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002041 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2042 if (ret) {
2043 i915_gem_object_ggtt_unpin(obj);
2044 return ret;
2045 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002046
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002047 ringbuf->virtual_start = vmap_obj(obj);
2048 if (ringbuf->virtual_start == NULL) {
2049 i915_gem_object_ggtt_unpin(obj);
2050 return -ENOMEM;
2051 }
2052 } else {
2053 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
2054 if (ret)
2055 return ret;
2056
2057 ret = i915_gem_object_set_to_gtt_domain(obj, true);
2058 if (ret) {
2059 i915_gem_object_ggtt_unpin(obj);
2060 return ret;
2061 }
2062
2063 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
2064 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2065 if (ringbuf->virtual_start == NULL) {
2066 i915_gem_object_ggtt_unpin(obj);
2067 return -EINVAL;
2068 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002069 }
2070
2071 return 0;
2072}
2073
Chris Wilson01101fa2015-09-03 13:01:39 +01002074static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002075{
Oscar Mateo2919d292014-07-03 16:28:02 +01002076 drm_gem_object_unreference(&ringbuf->obj->base);
2077 ringbuf->obj = NULL;
2078}
2079
Chris Wilson01101fa2015-09-03 13:01:39 +01002080static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2081 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002082{
Chris Wilsone3efda42014-04-09 09:19:41 +01002083 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002084
2085 obj = NULL;
2086 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002087 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002088 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002089 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002090 if (obj == NULL)
2091 return -ENOMEM;
2092
Akash Goel24f3a8c2014-06-17 10:59:42 +05302093 /* mark ring buffers as read-only from GPU side by default */
2094 obj->gt_ro = 1;
2095
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002096 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002097
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002098 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002099}
2100
Chris Wilson01101fa2015-09-03 13:01:39 +01002101struct intel_ringbuffer *
2102intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2103{
2104 struct intel_ringbuffer *ring;
2105 int ret;
2106
2107 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002108 if (ring == NULL) {
2109 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2110 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002111 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002112 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002113
2114 ring->ring = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002115 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002116
2117 ring->size = size;
2118 /* Workaround an erratum on the i830 which causes a hang if
2119 * the TAIL pointer points to within the last 2 cachelines
2120 * of the buffer.
2121 */
2122 ring->effective_size = size;
2123 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2124 ring->effective_size -= 2 * CACHELINE_BYTES;
2125
2126 ring->last_retired_head = -1;
2127 intel_ring_update_space(ring);
2128
2129 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2130 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002131 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2132 engine->name, ret);
2133 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002134 kfree(ring);
2135 return ERR_PTR(ret);
2136 }
2137
2138 return ring;
2139}
2140
2141void
2142intel_ringbuffer_free(struct intel_ringbuffer *ring)
2143{
2144 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002145 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002146 kfree(ring);
2147}
2148
Ben Widawskyc43b5632012-04-16 14:07:40 -07002149static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002150 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002151{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002152 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002153 int ret;
2154
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002155 WARN_ON(ring->buffer);
2156
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002157 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002158 INIT_LIST_HEAD(&ring->active_list);
2159 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002160 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson608c1a52015-09-03 13:01:40 +01002161 INIT_LIST_HEAD(&ring->buffers);
Chris Wilson06fbca72015-04-07 16:20:36 +01002162 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002163 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002164
Chris Wilsonb259f672011-03-29 13:19:09 +01002165 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002166
Chris Wilson01101fa2015-09-03 13:01:39 +01002167 ringbuf = intel_engine_create_ringbuffer(ring, 32 * PAGE_SIZE);
2168 if (IS_ERR(ringbuf))
2169 return PTR_ERR(ringbuf);
2170 ring->buffer = ringbuf;
2171
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002172 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002173 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002174 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002175 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002176 } else {
2177 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002178 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002179 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002180 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002181 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002182
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002183 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2184 if (ret) {
2185 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2186 ring->name, ret);
2187 intel_destroy_ringbuffer_obj(ringbuf);
2188 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002189 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002190
Brad Volkin44e895a2014-05-10 14:10:43 -07002191 ret = i915_cmd_parser_init_ring(ring);
2192 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002193 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002194
Oscar Mateo8ee14972014-05-22 14:13:34 +01002195 return 0;
2196
2197error:
Chris Wilson01101fa2015-09-03 13:01:39 +01002198 intel_ringbuffer_free(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002199 ring->buffer = NULL;
2200 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002201}
2202
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002203void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002204{
John Harrison6402c332014-10-31 12:00:26 +00002205 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002206
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002207 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002208 return;
2209
John Harrison6402c332014-10-31 12:00:26 +00002210 dev_priv = to_i915(ring->dev);
John Harrison6402c332014-10-31 12:00:26 +00002211
Chris Wilsone3efda42014-04-09 09:19:41 +01002212 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002213 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002214
Chris Wilson01101fa2015-09-03 13:01:39 +01002215 intel_unpin_ringbuffer_obj(ring->buffer);
2216 intel_ringbuffer_free(ring->buffer);
2217 ring->buffer = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01002218
Zou Nan hai8d192152010-11-02 16:31:01 +08002219 if (ring->cleanup)
2220 ring->cleanup(ring);
2221
Chris Wilson78501ea2010-10-27 12:18:21 +01002222 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002223
2224 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002225 i915_gem_batch_pool_fini(&ring->batch_pool);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002226}
2227
Chris Wilson595e1ee2015-04-07 16:20:51 +01002228static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002229{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002230 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002231 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002232 unsigned space;
2233 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002234
Dave Gordonebd0fd42014-11-27 11:22:49 +00002235 if (intel_ring_space(ringbuf) >= n)
2236 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002237
John Harrison79bbcc22015-06-30 12:40:55 +01002238 /* The whole point of reserving space is to not wait! */
2239 WARN_ON(ringbuf->reserved_in_use);
2240
Chris Wilsona71d8d92012-02-15 11:25:36 +00002241 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002242 space = __intel_ring_space(request->postfix, ringbuf->tail,
2243 ringbuf->size);
2244 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002245 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002246 }
2247
Chris Wilson595e1ee2015-04-07 16:20:51 +01002248 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002249 return -ENOSPC;
2250
Daniel Vettera4b3a572014-11-26 14:17:05 +01002251 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002252 if (ret)
2253 return ret;
2254
Chris Wilsonb4716182015-04-27 13:41:17 +01002255 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002256 return 0;
2257}
2258
John Harrison79bbcc22015-06-30 12:40:55 +01002259static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
Chris Wilson3e960502012-11-27 16:22:54 +00002260{
2261 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002262 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002263
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002264 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002265 rem /= 4;
2266 while (rem--)
2267 iowrite32(MI_NOOP, virt++);
2268
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002269 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002270 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002271}
2272
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002273int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002274{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002275 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002276
Chris Wilson3e960502012-11-27 16:22:54 +00002277 /* Wait upon the last request to be completed */
2278 if (list_empty(&ring->request_list))
2279 return 0;
2280
Daniel Vettera4b3a572014-11-26 14:17:05 +01002281 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002282 struct drm_i915_gem_request,
2283 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002284
Chris Wilsonb4716182015-04-27 13:41:17 +01002285 /* Make sure we do not trigger any retires */
2286 return __i915_wait_request(req,
2287 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2288 to_i915(ring->dev)->mm.interruptible,
2289 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002290}
2291
John Harrison6689cb22015-03-19 12:30:08 +00002292int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002293{
John Harrison6689cb22015-03-19 12:30:08 +00002294 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002295 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002296}
2297
John Harrisonccd98fe2015-05-29 17:44:09 +01002298int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2299{
2300 /*
2301 * The first call merely notes the reserve request and is common for
2302 * all back ends. The subsequent localised _begin() call actually
2303 * ensures that the reservation is available. Without the begin, if
2304 * the request creator immediately submitted the request without
2305 * adding any commands to it then there might not actually be
2306 * sufficient room for the submission commands.
2307 */
2308 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2309
2310 return intel_ring_begin(request, 0);
2311}
2312
John Harrison29b1b412015-06-18 13:10:09 +01002313void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2314{
John Harrisonccd98fe2015-05-29 17:44:09 +01002315 WARN_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002316 WARN_ON(ringbuf->reserved_in_use);
2317
2318 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002319}
2320
2321void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2322{
2323 WARN_ON(ringbuf->reserved_in_use);
2324
2325 ringbuf->reserved_size = 0;
2326 ringbuf->reserved_in_use = false;
2327}
2328
2329void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2330{
2331 WARN_ON(ringbuf->reserved_in_use);
2332
2333 ringbuf->reserved_in_use = true;
2334 ringbuf->reserved_tail = ringbuf->tail;
2335}
2336
2337void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2338{
2339 WARN_ON(!ringbuf->reserved_in_use);
John Harrison79bbcc22015-06-30 12:40:55 +01002340 if (ringbuf->tail > ringbuf->reserved_tail) {
2341 WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
2342 "request reserved size too small: %d vs %d!\n",
2343 ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
2344 } else {
2345 /*
2346 * The ring was wrapped while the reserved space was in use.
2347 * That means that some unknown amount of the ring tail was
2348 * no-op filled and skipped. Thus simply adding the ring size
2349 * to the tail and doing the above space check will not work.
2350 * Rather than attempt to track how much tail was skipped,
2351 * it is much simpler to say that also skipping the sanity
2352 * check every once in a while is not a big issue.
2353 */
2354 }
John Harrison29b1b412015-06-18 13:10:09 +01002355
2356 ringbuf->reserved_size = 0;
2357 ringbuf->reserved_in_use = false;
2358}
2359
2360static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002361{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002362 struct intel_ringbuffer *ringbuf = ring->buffer;
John Harrison79bbcc22015-06-30 12:40:55 +01002363 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2364 int remain_actual = ringbuf->size - ringbuf->tail;
2365 int ret, total_bytes, wait_bytes = 0;
2366 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002367
John Harrison79bbcc22015-06-30 12:40:55 +01002368 if (ringbuf->reserved_in_use)
2369 total_bytes = bytes;
2370 else
2371 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002372
John Harrison79bbcc22015-06-30 12:40:55 +01002373 if (unlikely(bytes > remain_usable)) {
2374 /*
2375 * Not enough space for the basic request. So need to flush
2376 * out the remainder and then wait for base + reserved.
2377 */
2378 wait_bytes = remain_actual + total_bytes;
2379 need_wrap = true;
2380 } else {
2381 if (unlikely(total_bytes > remain_usable)) {
2382 /*
2383 * The base request will fit but the reserved space
2384 * falls off the end. So only need to to wait for the
2385 * reserved size after flushing out the remainder.
2386 */
2387 wait_bytes = remain_actual + ringbuf->reserved_size;
2388 need_wrap = true;
2389 } else if (total_bytes > ringbuf->space) {
2390 /* No wrapping required, just waiting. */
2391 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +01002392 }
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002393 }
2394
John Harrison79bbcc22015-06-30 12:40:55 +01002395 if (wait_bytes) {
2396 ret = ring_wait_for_space(ring, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002397 if (unlikely(ret))
2398 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002399
2400 if (need_wrap)
2401 __wrap_ring_buffer(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002402 }
2403
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002404 return 0;
2405}
2406
John Harrison5fb9de12015-05-29 17:44:07 +01002407int intel_ring_begin(struct drm_i915_gem_request *req,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002408 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002409{
John Harrison5fb9de12015-05-29 17:44:07 +01002410 struct intel_engine_cs *ring;
2411 struct drm_i915_private *dev_priv;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002412 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002413
John Harrison5fb9de12015-05-29 17:44:07 +01002414 WARN_ON(req == NULL);
2415 ring = req->ring;
2416 dev_priv = ring->dev->dev_private;
2417
Daniel Vetter33196de2012-11-14 17:14:05 +01002418 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2419 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002420 if (ret)
2421 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002422
Chris Wilson304d6952014-01-02 14:32:35 +00002423 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2424 if (ret)
2425 return ret;
2426
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002427 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002428 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002429}
2430
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002431/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002432int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002433{
John Harrisonbba09b12015-05-29 17:44:06 +01002434 struct intel_engine_cs *ring = req->ring;
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002435 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002436 int ret;
2437
2438 if (num_dwords == 0)
2439 return 0;
2440
Chris Wilson18393f62014-04-09 09:19:40 +01002441 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002442 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002443 if (ret)
2444 return ret;
2445
2446 while (num_dwords--)
2447 intel_ring_emit(ring, MI_NOOP);
2448
2449 intel_ring_advance(ring);
2450
2451 return 0;
2452}
2453
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002454void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002455{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002456 struct drm_device *dev = ring->dev;
2457 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002458
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002459 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002460 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2461 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002462 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002463 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002464 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002465
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002466 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002467 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002468}
2469
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002470static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002471 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002472{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002473 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002474
2475 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002476
Chris Wilson12f55812012-07-05 17:14:01 +01002477 /* Disable notification that the ring is IDLE. The GT
2478 * will then assume that it is busy and bring it out of rc6.
2479 */
2480 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2481 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2482
2483 /* Clear the context id. Here be magic! */
2484 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2485
2486 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002487 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002488 GEN6_BSD_SLEEP_INDICATOR) == 0,
2489 50))
2490 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002491
Chris Wilson12f55812012-07-05 17:14:01 +01002492 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002493 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002494 POSTING_READ(RING_TAIL(ring->mmio_base));
2495
2496 /* Let the ring send IDLE messages to the GT again,
2497 * and so let it sleep to conserve power when idle.
2498 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002499 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002500 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002501}
2502
John Harrisona84c3ae2015-05-29 17:43:57 +01002503static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002504 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002505{
John Harrisona84c3ae2015-05-29 17:43:57 +01002506 struct intel_engine_cs *ring = req->ring;
Chris Wilson71a77e02011-02-02 12:13:49 +00002507 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002508 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002509
John Harrison5fb9de12015-05-29 17:44:07 +01002510 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002511 if (ret)
2512 return ret;
2513
Chris Wilson71a77e02011-02-02 12:13:49 +00002514 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002515 if (INTEL_INFO(ring->dev)->gen >= 8)
2516 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002517
2518 /* We always require a command barrier so that subsequent
2519 * commands, such as breadcrumb interrupts, are strictly ordered
2520 * wrt the contents of the write cache being flushed to memory
2521 * (and thus being coherent from the CPU).
2522 */
2523 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2524
Jesse Barnes9a289772012-10-26 09:42:42 -07002525 /*
2526 * Bspec vol 1c.5 - video engine command streamer:
2527 * "If ENABLED, all TLBs will be invalidated once the flush
2528 * operation is complete. This bit is only valid when the
2529 * Post-Sync Operation field is a value of 1h or 3h."
2530 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002531 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002532 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2533
Chris Wilson71a77e02011-02-02 12:13:49 +00002534 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002535 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002536 if (INTEL_INFO(ring->dev)->gen >= 8) {
2537 intel_ring_emit(ring, 0); /* upper addr */
2538 intel_ring_emit(ring, 0); /* value */
2539 } else {
2540 intel_ring_emit(ring, 0);
2541 intel_ring_emit(ring, MI_NOOP);
2542 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002543 intel_ring_advance(ring);
2544 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002545}
2546
2547static int
John Harrison53fddaf2015-05-29 17:44:02 +01002548gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002549 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002550 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002551{
John Harrison53fddaf2015-05-29 17:44:02 +01002552 struct intel_engine_cs *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00002553 bool ppgtt = USES_PPGTT(ring->dev) &&
2554 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002555 int ret;
2556
John Harrison5fb9de12015-05-29 17:44:07 +01002557 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002558 if (ret)
2559 return ret;
2560
2561 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002562 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
2563 (dispatch_flags & I915_DISPATCH_RS ?
2564 MI_BATCH_RESOURCE_STREAMER : 0));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002565 intel_ring_emit(ring, lower_32_bits(offset));
2566 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002567 intel_ring_emit(ring, MI_NOOP);
2568 intel_ring_advance(ring);
2569
2570 return 0;
2571}
2572
2573static int
John Harrison53fddaf2015-05-29 17:44:02 +01002574hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002575 u64 offset, u32 len,
2576 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002577{
John Harrison53fddaf2015-05-29 17:44:02 +01002578 struct intel_engine_cs *ring = req->ring;
Akshay Joshi0206e352011-08-16 15:34:10 -04002579 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002580
John Harrison5fb9de12015-05-29 17:44:07 +01002581 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002582 if (ret)
2583 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002584
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002585 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002586 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002587 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002588 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2589 (dispatch_flags & I915_DISPATCH_RS ?
2590 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002591 /* bit0-7 is the length on GEN6+ */
2592 intel_ring_emit(ring, offset);
2593 intel_ring_advance(ring);
2594
2595 return 0;
2596}
2597
2598static int
John Harrison53fddaf2015-05-29 17:44:02 +01002599gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002600 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002601 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002602{
John Harrison53fddaf2015-05-29 17:44:02 +01002603 struct intel_engine_cs *ring = req->ring;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002604 int ret;
2605
John Harrison5fb9de12015-05-29 17:44:07 +01002606 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002607 if (ret)
2608 return ret;
2609
2610 intel_ring_emit(ring,
2611 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002612 (dispatch_flags & I915_DISPATCH_SECURE ?
2613 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002614 /* bit0-7 is the length on GEN6+ */
2615 intel_ring_emit(ring, offset);
2616 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002617
Akshay Joshi0206e352011-08-16 15:34:10 -04002618 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002619}
2620
Chris Wilson549f7362010-10-19 11:19:32 +01002621/* Blitter support (SandyBridge+) */
2622
John Harrisona84c3ae2015-05-29 17:43:57 +01002623static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002624 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002625{
John Harrisona84c3ae2015-05-29 17:43:57 +01002626 struct intel_engine_cs *ring = req->ring;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002627 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002628 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002629 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002630
John Harrison5fb9de12015-05-29 17:44:07 +01002631 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002632 if (ret)
2633 return ret;
2634
Chris Wilson71a77e02011-02-02 12:13:49 +00002635 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002636 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002637 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002638
2639 /* We always require a command barrier so that subsequent
2640 * commands, such as breadcrumb interrupts, are strictly ordered
2641 * wrt the contents of the write cache being flushed to memory
2642 * (and thus being coherent from the CPU).
2643 */
2644 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2645
Jesse Barnes9a289772012-10-26 09:42:42 -07002646 /*
2647 * Bspec vol 1c.3 - blitter engine command streamer:
2648 * "If ENABLED, all TLBs will be invalidated once the flush
2649 * operation is complete. This bit is only valid when the
2650 * Post-Sync Operation field is a value of 1h or 3h."
2651 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002652 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002653 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002654 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002655 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002656 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002657 intel_ring_emit(ring, 0); /* upper addr */
2658 intel_ring_emit(ring, 0); /* value */
2659 } else {
2660 intel_ring_emit(ring, 0);
2661 intel_ring_emit(ring, MI_NOOP);
2662 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002663 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002664
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002665 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002666}
2667
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002668int intel_init_render_ring_buffer(struct drm_device *dev)
2669{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002670 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002671 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002672 struct drm_i915_gem_object *obj;
2673 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002674
Daniel Vetter59465b52012-04-11 22:12:48 +02002675 ring->name = "render ring";
2676 ring->id = RCS;
2677 ring->mmio_base = RENDER_RING_BASE;
2678
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002679 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002680 if (i915_semaphore_is_enabled(dev)) {
2681 obj = i915_gem_alloc_object(dev, 4096);
2682 if (obj == NULL) {
2683 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2684 i915.semaphores = 0;
2685 } else {
2686 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2687 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2688 if (ret != 0) {
2689 drm_gem_object_unreference(&obj->base);
2690 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2691 i915.semaphores = 0;
2692 } else
2693 dev_priv->semaphore_obj = obj;
2694 }
2695 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002696
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002697 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002698 ring->add_request = gen6_add_request;
2699 ring->flush = gen8_render_ring_flush;
2700 ring->irq_get = gen8_ring_get_irq;
2701 ring->irq_put = gen8_ring_put_irq;
2702 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2703 ring->get_seqno = gen6_ring_get_seqno;
2704 ring->set_seqno = ring_set_seqno;
2705 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002706 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002707 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002708 ring->semaphore.signal = gen8_rcs_signal;
2709 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002710 }
2711 } else if (INTEL_INFO(dev)->gen >= 6) {
Francisco Jerez4f91fc62015-10-07 14:44:02 +03002712 ring->init_context = intel_rcs_ctx_init;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002713 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002714 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002715 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002716 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002717 ring->irq_get = gen6_ring_get_irq;
2718 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002719 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002720 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002721 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002722 if (i915_semaphore_is_enabled(dev)) {
2723 ring->semaphore.sync_to = gen6_ring_sync;
2724 ring->semaphore.signal = gen6_signal;
2725 /*
2726 * The current semaphore is only applied on pre-gen8
2727 * platform. And there is no VCS2 ring on the pre-gen8
2728 * platform. So the semaphore between RCS and VCS2 is
2729 * initialized as INVALID. Gen8 will initialize the
2730 * sema between VCS2 and RCS later.
2731 */
2732 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2733 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2734 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2735 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2736 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2737 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2738 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2739 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2740 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2741 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2742 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002743 } else if (IS_GEN5(dev)) {
2744 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002745 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002746 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002747 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002748 ring->irq_get = gen5_ring_get_irq;
2749 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002750 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2751 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002752 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002753 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002754 if (INTEL_INFO(dev)->gen < 4)
2755 ring->flush = gen2_render_ring_flush;
2756 else
2757 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002758 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002759 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002760 if (IS_GEN2(dev)) {
2761 ring->irq_get = i8xx_ring_get_irq;
2762 ring->irq_put = i8xx_ring_put_irq;
2763 } else {
2764 ring->irq_get = i9xx_ring_get_irq;
2765 ring->irq_put = i9xx_ring_put_irq;
2766 }
Daniel Vettere3670312012-04-11 22:12:53 +02002767 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002768 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002769 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002770
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002771 if (IS_HASWELL(dev))
2772 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002773 else if (IS_GEN8(dev))
2774 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002775 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002776 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2777 else if (INTEL_INFO(dev)->gen >= 4)
2778 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2779 else if (IS_I830(dev) || IS_845G(dev))
2780 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2781 else
2782 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002783 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002784 ring->cleanup = render_ring_cleanup;
2785
Daniel Vetterb45305f2012-12-17 16:21:27 +01002786 /* Workaround batchbuffer to combat CS tlb bug. */
2787 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002788 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002789 if (obj == NULL) {
2790 DRM_ERROR("Failed to allocate batch bo\n");
2791 return -ENOMEM;
2792 }
2793
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002794 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002795 if (ret != 0) {
2796 drm_gem_object_unreference(&obj->base);
2797 DRM_ERROR("Failed to ping batch bo\n");
2798 return ret;
2799 }
2800
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002801 ring->scratch.obj = obj;
2802 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002803 }
2804
Daniel Vetter99be1df2014-11-20 00:33:06 +01002805 ret = intel_init_ring_buffer(dev, ring);
2806 if (ret)
2807 return ret;
2808
2809 if (INTEL_INFO(dev)->gen >= 5) {
2810 ret = intel_init_pipe_control(ring);
2811 if (ret)
2812 return ret;
2813 }
2814
2815 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002816}
2817
2818int intel_init_bsd_ring_buffer(struct drm_device *dev)
2819{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002820 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002821 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002822
Daniel Vetter58fa3832012-04-11 22:12:49 +02002823 ring->name = "bsd ring";
2824 ring->id = VCS;
2825
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002826 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002827 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002828 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002829 /* gen6 bsd needs a special wa for tail updates */
2830 if (IS_GEN6(dev))
2831 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002832 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002833 ring->add_request = gen6_add_request;
2834 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002835 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002836 if (INTEL_INFO(dev)->gen >= 8) {
2837 ring->irq_enable_mask =
2838 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2839 ring->irq_get = gen8_ring_get_irq;
2840 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002841 ring->dispatch_execbuffer =
2842 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002843 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002844 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002845 ring->semaphore.signal = gen8_xcs_signal;
2846 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002847 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002848 } else {
2849 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2850 ring->irq_get = gen6_ring_get_irq;
2851 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002852 ring->dispatch_execbuffer =
2853 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002854 if (i915_semaphore_is_enabled(dev)) {
2855 ring->semaphore.sync_to = gen6_ring_sync;
2856 ring->semaphore.signal = gen6_signal;
2857 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2858 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2859 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2860 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2861 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2862 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2863 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2864 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2865 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2866 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2867 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002868 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002869 } else {
2870 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002871 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002872 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002873 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002874 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002875 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002876 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002877 ring->irq_get = gen5_ring_get_irq;
2878 ring->irq_put = gen5_ring_put_irq;
2879 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002880 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002881 ring->irq_get = i9xx_ring_get_irq;
2882 ring->irq_put = i9xx_ring_put_irq;
2883 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002884 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002885 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002886 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002887
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002888 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002889}
Chris Wilson549f7362010-10-19 11:19:32 +01002890
Zhao Yakui845f74a2014-04-17 10:37:37 +08002891/**
Damien Lespiau62659922015-01-29 14:13:40 +00002892 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002893 */
2894int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2895{
2896 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002897 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002898
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002899 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002900 ring->id = VCS2;
2901
2902 ring->write_tail = ring_write_tail;
2903 ring->mmio_base = GEN8_BSD2_RING_BASE;
2904 ring->flush = gen6_bsd_ring_flush;
2905 ring->add_request = gen6_add_request;
2906 ring->get_seqno = gen6_ring_get_seqno;
2907 ring->set_seqno = ring_set_seqno;
2908 ring->irq_enable_mask =
2909 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2910 ring->irq_get = gen8_ring_get_irq;
2911 ring->irq_put = gen8_ring_put_irq;
2912 ring->dispatch_execbuffer =
2913 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002914 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002915 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002916 ring->semaphore.signal = gen8_xcs_signal;
2917 GEN8_RING_SEMAPHORE_INIT;
2918 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002919 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002920
2921 return intel_init_ring_buffer(dev, ring);
2922}
2923
Chris Wilson549f7362010-10-19 11:19:32 +01002924int intel_init_blt_ring_buffer(struct drm_device *dev)
2925{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002926 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002927 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002928
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002929 ring->name = "blitter ring";
2930 ring->id = BCS;
2931
2932 ring->mmio_base = BLT_RING_BASE;
2933 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002934 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002935 ring->add_request = gen6_add_request;
2936 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002937 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002938 if (INTEL_INFO(dev)->gen >= 8) {
2939 ring->irq_enable_mask =
2940 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2941 ring->irq_get = gen8_ring_get_irq;
2942 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002943 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002944 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002945 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002946 ring->semaphore.signal = gen8_xcs_signal;
2947 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002948 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002949 } else {
2950 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2951 ring->irq_get = gen6_ring_get_irq;
2952 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002953 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002954 if (i915_semaphore_is_enabled(dev)) {
2955 ring->semaphore.signal = gen6_signal;
2956 ring->semaphore.sync_to = gen6_ring_sync;
2957 /*
2958 * The current semaphore is only applied on pre-gen8
2959 * platform. And there is no VCS2 ring on the pre-gen8
2960 * platform. So the semaphore between BCS and VCS2 is
2961 * initialized as INVALID. Gen8 will initialize the
2962 * sema between BCS and VCS2 later.
2963 */
2964 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2965 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2966 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2967 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2968 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2969 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2970 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2971 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2972 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2973 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2974 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002975 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002976 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002977
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002978 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002979}
Chris Wilsona7b97612012-07-20 12:41:08 +01002980
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002981int intel_init_vebox_ring_buffer(struct drm_device *dev)
2982{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002983 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002984 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002985
2986 ring->name = "video enhancement ring";
2987 ring->id = VECS;
2988
2989 ring->mmio_base = VEBOX_RING_BASE;
2990 ring->write_tail = ring_write_tail;
2991 ring->flush = gen6_ring_flush;
2992 ring->add_request = gen6_add_request;
2993 ring->get_seqno = gen6_ring_get_seqno;
2994 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002995
2996 if (INTEL_INFO(dev)->gen >= 8) {
2997 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002998 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002999 ring->irq_get = gen8_ring_get_irq;
3000 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07003001 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003002 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07003003 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07003004 ring->semaphore.signal = gen8_xcs_signal;
3005 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003006 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003007 } else {
3008 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3009 ring->irq_get = hsw_vebox_get_irq;
3010 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07003011 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003012 if (i915_semaphore_is_enabled(dev)) {
3013 ring->semaphore.sync_to = gen6_ring_sync;
3014 ring->semaphore.signal = gen6_signal;
3015 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3016 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3017 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3018 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3019 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3020 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3021 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3022 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3023 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3024 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
3025 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003026 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01003027 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003028
3029 return intel_init_ring_buffer(dev, ring);
3030}
3031
Chris Wilsona7b97612012-07-20 12:41:08 +01003032int
John Harrison4866d722015-05-29 17:43:55 +01003033intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003034{
John Harrison4866d722015-05-29 17:43:55 +01003035 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003036 int ret;
3037
3038 if (!ring->gpu_caches_dirty)
3039 return 0;
3040
John Harrisona84c3ae2015-05-29 17:43:57 +01003041 ret = ring->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003042 if (ret)
3043 return ret;
3044
John Harrisona84c3ae2015-05-29 17:43:57 +01003045 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003046
3047 ring->gpu_caches_dirty = false;
3048 return 0;
3049}
3050
3051int
John Harrison2f200552015-05-29 17:43:53 +01003052intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003053{
John Harrison2f200552015-05-29 17:43:53 +01003054 struct intel_engine_cs *ring = req->ring;
Chris Wilsona7b97612012-07-20 12:41:08 +01003055 uint32_t flush_domains;
3056 int ret;
3057
3058 flush_domains = 0;
3059 if (ring->gpu_caches_dirty)
3060 flush_domains = I915_GEM_GPU_DOMAINS;
3061
John Harrisona84c3ae2015-05-29 17:43:57 +01003062 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003063 if (ret)
3064 return ret;
3065
John Harrisona84c3ae2015-05-29 17:43:57 +01003066 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003067
3068 ring->gpu_caches_dirty = false;
3069 return 0;
3070}
Chris Wilsone3efda42014-04-09 09:19:41 +01003071
3072void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003073intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01003074{
3075 int ret;
3076
3077 if (!intel_ring_initialized(ring))
3078 return;
3079
3080 ret = intel_ring_idle(ring);
3081 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
3082 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
3083 ring->name, ret);
3084
3085 stop_ring(ring);
3086}