blob: 92bb27f249ac4750b9add03c5539b6293fc955d3 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Toppere5ce84a2016-05-08 21:33:53 +0000446let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000447 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000448def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
449 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
450def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
451 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
452}
453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000457multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
458 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000459 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000460 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
461 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
462 "vinsert" # From.EltTypeName # "x" # From.NumElts,
463 "$src3, $src2, $src1", "$src1, $src2, $src3",
464 (vinsert_insert:$src3 (To.VT To.RC:$src1),
465 (From.VT From.RC:$src2),
466 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467
Igor Breger0ede3cb2015-09-20 06:52:42 +0000468 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
469 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
470 "vinsert" # From.EltTypeName # "x" # From.NumElts,
471 "$src3, $src2, $src1", "$src1, $src2, $src3",
472 (vinsert_insert:$src3 (To.VT To.RC:$src1),
473 (From.VT (bitconvert (From.LdFrag addr:$src2))),
474 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
475 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000476 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000477}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478
Igor Breger0ede3cb2015-09-20 06:52:42 +0000479multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
480 X86VectorVTInfo To, PatFrag vinsert_insert,
481 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
482 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000483 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000484 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
485 (To.VT (!cast<Instruction>(InstrStr#"rr")
486 To.RC:$src1, From.RC:$src2,
487 (INSERT_get_vinsert_imm To.RC:$ins)))>;
488
489 def : Pat<(vinsert_insert:$ins
490 (To.VT To.RC:$src1),
491 (From.VT (bitconvert (From.LdFrag addr:$src2))),
492 (iPTR imm)),
493 (To.VT (!cast<Instruction>(InstrStr#"rm")
494 To.RC:$src1, addr:$src2,
495 (INSERT_get_vinsert_imm To.RC:$ins)))>;
496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497}
498
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000499multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
500 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501
502 let Predicates = [HasVLX] in
503 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
504 X86VectorVTInfo< 4, EltVT32, VR128X>,
505 X86VectorVTInfo< 8, EltVT32, VR256X>,
506 vinsert128_insert>, EVEX_V256;
507
508 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 X86VectorVTInfo< 4, EltVT32, VR128X>,
510 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 vinsert128_insert>, EVEX_V512;
512
513 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 X86VectorVTInfo< 4, EltVT64, VR256X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000516 vinsert256_insert>, VEX_W, EVEX_V512;
517
518 let Predicates = [HasVLX, HasDQI] in
519 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
520 X86VectorVTInfo< 2, EltVT64, VR128X>,
521 X86VectorVTInfo< 4, EltVT64, VR256X>,
522 vinsert128_insert>, VEX_W, EVEX_V256;
523
524 let Predicates = [HasDQI] in {
525 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
526 X86VectorVTInfo< 2, EltVT64, VR128X>,
527 X86VectorVTInfo< 8, EltVT64, VR512>,
528 vinsert128_insert>, VEX_W, EVEX_V512;
529
530 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 X86VectorVTInfo<16, EltVT32, VR512>,
533 vinsert256_insert>, EVEX_V512;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemet4e2ef472014-10-02 23:18:28 +0000537defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
538defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540// Codegen pattern with the alternative types,
541// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
542defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
544defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
545 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
546
547defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
548 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
549defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
550 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
551
552defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
553 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
554defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
555 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
556
557// Codegen pattern with the alternative types insert VEC128 into VEC256
558defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
559 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
560defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
561 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
562// Codegen pattern with the alternative types insert VEC128 into VEC512
563defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
564 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
565defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
566 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
567// Codegen pattern with the alternative types insert VEC256 into VEC512
568defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
569 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
570defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
571 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000574let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000575def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000576 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000577 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000578 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000579 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000580def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000581 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000582 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000583 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
585 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000586}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000587
588//===----------------------------------------------------------------------===//
589// AVX-512 VECTOR EXTRACT
590//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591
Igor Breger7f69a992015-09-10 12:54:54 +0000592multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000593 X86VectorVTInfo From, X86VectorVTInfo To,
594 PatFrag vextract_extract,
595 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000596
597 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
598 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
599 // vextract_extract), we interesting only in patterns without mask,
600 // intrinsics pattern match generated bellow.
601 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
602 (ins From.RC:$src1, i32u8imm:$idx),
603 "vextract" # To.EltTypeName # "x" # To.NumElts,
604 "$idx, $src1", "$src1, $idx",
605 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
606 (iPTR imm)))]>,
607 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000608 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
609 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
610 "vextract" # To.EltTypeName # "x" # To.NumElts #
611 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
612 [(store (To.VT (vextract_extract:$idx
613 (From.VT From.RC:$src1), (iPTR imm))),
614 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000615
Craig Toppere1cac152016-06-07 07:27:54 +0000616 let mayStore = 1, hasSideEffects = 0 in
617 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
618 (ins To.MemOp:$dst, To.KRCWM:$mask,
619 From.RC:$src1, i32u8imm:$idx),
620 "vextract" # To.EltTypeName # "x" # To.NumElts #
621 "\t{$idx, $src1, $dst {${mask}}|"
622 "$dst {${mask}}, $src1, $idx}",
623 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000624 }
Renato Golindb7ea862015-09-09 19:44:40 +0000625
Craig Topperd4e58072016-10-31 05:55:57 +0000626 def : Pat<(To.VT (vselect To.KRCWM:$mask,
627 (vextract_extract:$ext (From.VT From.RC:$src1),
628 (iPTR imm)),
629 To.RC:$src0)),
630 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
631 From.ZSuffix # "rrk")
632 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
633 (EXTRACT_get_vextract_imm To.RC:$ext))>;
634
635 def : Pat<(To.VT (vselect To.KRCWM:$mask,
636 (vextract_extract:$ext (From.VT From.RC:$src1),
637 (iPTR imm)),
638 To.ImmAllZerosV)),
639 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
640 From.ZSuffix # "rrkz")
641 To.KRCWM:$mask, From.RC:$src1,
642 (EXTRACT_get_vextract_imm To.RC:$ext))>;
643
Renato Golindb7ea862015-09-09 19:44:40 +0000644 // Intrinsic call with masking.
645 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000646 "x" # To.NumElts # "_" # From.Size)
647 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
648 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
649 From.ZSuffix # "rrk")
650 To.RC:$src0,
651 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
652 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000653
654 // Intrinsic call with zero-masking.
655 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000656 "x" # To.NumElts # "_" # From.Size)
657 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
658 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
659 From.ZSuffix # "rrkz")
660 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
661 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000662
663 // Intrinsic call without masking.
664 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000665 "x" # To.NumElts # "_" # From.Size)
666 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
667 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
668 From.ZSuffix # "rr")
669 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000670}
671
Igor Bregerdefab3c2015-10-08 12:55:01 +0000672// Codegen pattern for the alternative types
673multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
674 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000675 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000676 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000677 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
678 (To.VT (!cast<Instruction>(InstrStr#"rr")
679 From.RC:$src1,
680 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000681 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
682 (iPTR imm))), addr:$dst),
683 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
684 (EXTRACT_get_vextract_imm To.RC:$ext))>;
685 }
Igor Breger7f69a992015-09-10 12:54:54 +0000686}
687
688multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000689 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000690 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000691 X86VectorVTInfo<16, EltVT32, VR512>,
692 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000693 vextract128_extract,
694 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000695 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000697 X86VectorVTInfo< 8, EltVT64, VR512>,
698 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000699 vextract256_extract,
700 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000701 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
702 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000703 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000704 X86VectorVTInfo< 8, EltVT32, VR256X>,
705 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000706 vextract128_extract,
707 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000708 EVEX_V256, EVEX_CD8<32, CD8VT4>;
709 let Predicates = [HasVLX, HasDQI] in
710 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
711 X86VectorVTInfo< 4, EltVT64, VR256X>,
712 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000713 vextract128_extract,
714 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000715 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
716 let Predicates = [HasDQI] in {
717 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
718 X86VectorVTInfo< 8, EltVT64, VR512>,
719 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000720 vextract128_extract,
721 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
723 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
724 X86VectorVTInfo<16, EltVT32, VR512>,
725 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000726 vextract256_extract,
727 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V512, EVEX_CD8<32, CD8VT8>;
729 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000730}
731
Adam Nemet55536c62014-09-25 23:48:45 +0000732defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
733defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000734
Igor Bregerdefab3c2015-10-08 12:55:01 +0000735// extract_subvector codegen patterns with the alternative types.
736// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
737defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
738 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
739defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
740 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
741
742defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000743 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000744defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
745 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
746
747defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
748 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
749defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
750 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
751
Craig Topper08a68572016-05-21 22:50:04 +0000752// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000753defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
754 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
755defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
757
758// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000759defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
760 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
761defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
762 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
763// Codegen pattern with the alternative types extract VEC256 from VEC512
764defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
765 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
766defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
767 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
768
Craig Topper5f3fef82016-05-22 07:40:58 +0000769// A 128-bit subvector extract from the first 256-bit vector position
770// is a subregister copy that needs no instruction.
771def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
772 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
773def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
774 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
775def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
776 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
777def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
778 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
779def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
780 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
781def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
782 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
783
784// A 256-bit subvector extract from the first 256-bit vector position
785// is a subregister copy that needs no instruction.
786def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
787 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
788def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
789 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
790def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
791 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
792def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
793 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
794def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
795 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
796def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
797 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
798
799let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800// A 128-bit subvector insert to the first 512-bit vector position
801// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000802def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
803 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
804def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
805 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
806def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
807 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
808def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
809 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
810def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
811 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
812def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
813 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814
Craig Topper5f3fef82016-05-22 07:40:58 +0000815// A 256-bit subvector insert to the first 512-bit vector position
816// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000817def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000819def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000821def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000823def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000825def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000826 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000828 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000829}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830
831// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000832def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000833 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000834 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
836 EVEX;
837
Craig Topper03b849e2016-05-21 22:50:11 +0000838def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000839 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000840 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000842 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843
844//===---------------------------------------------------------------------===//
845// AVX-512 BROADCAST
846//---
Igor Breger131008f2016-05-01 08:40:00 +0000847// broadcast with a scalar argument.
848multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
849 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000850
Igor Breger131008f2016-05-01 08:40:00 +0000851 let isCodeGenOnly = 1 in {
852 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
853 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
854 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
855 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000856
Igor Breger131008f2016-05-01 08:40:00 +0000857 let Constraints = "$src0 = $dst" in
858 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
859 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
860 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000861 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000862 (vselect DestInfo.KRCWM:$mask,
863 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
864 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000865 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000866
867 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
868 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
869 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000870 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000871 (vselect DestInfo.KRCWM:$mask,
872 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
873 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000874 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000875 } // let isCodeGenOnly = 1 in
876}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000877
Igor Breger21296d22015-10-20 11:56:42 +0000878multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
879 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000880 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000881 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
882 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
883 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
884 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000885 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000886 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000887 (DestInfo.VT (X86VBroadcast
888 (SrcInfo.ScalarLdFrag addr:$src)))>,
889 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000890 }
Craig Toppere1cac152016-06-07 07:27:54 +0000891
Craig Topper80934372016-07-16 03:42:59 +0000892 def : Pat<(DestInfo.VT (X86VBroadcast
893 (SrcInfo.VT (scalar_to_vector
894 (SrcInfo.ScalarLdFrag addr:$src))))),
895 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
896 let AddedComplexity = 20 in
897 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
898 (X86VBroadcast
899 (SrcInfo.VT (scalar_to_vector
900 (SrcInfo.ScalarLdFrag addr:$src)))),
901 DestInfo.RC:$src0)),
902 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
903 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
904 let AddedComplexity = 30 in
905 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
906 (X86VBroadcast
907 (SrcInfo.VT (scalar_to_vector
908 (SrcInfo.ScalarLdFrag addr:$src)))),
909 DestInfo.ImmAllZerosV)),
910 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
911 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000912}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000913
Craig Topper80934372016-07-16 03:42:59 +0000914multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000915 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000916 let Predicates = [HasAVX512] in
917 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
918 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
919 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000920
921 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000922 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000923 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000924 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000925 }
926}
927
Craig Topper80934372016-07-16 03:42:59 +0000928multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
929 AVX512VLVectorVTInfo _> {
930 let Predicates = [HasAVX512] in
931 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
932 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
933 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000934
Craig Topper80934372016-07-16 03:42:59 +0000935 let Predicates = [HasVLX] in {
936 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
937 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
938 EVEX_V256;
939 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
940 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
941 EVEX_V128;
942 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943}
Craig Topper80934372016-07-16 03:42:59 +0000944defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
945 avx512vl_f32_info>;
946defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
947 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000949def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000950 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000951def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000952 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000953
Robert Khasanovcbc57032014-12-09 16:38:41 +0000954multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
955 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000956 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000957 (ins SrcRC:$src),
958 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000959 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960}
961
Robert Khasanovcbc57032014-12-09 16:38:41 +0000962multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
963 RegisterClass SrcRC, Predicate prd> {
964 let Predicates = [prd] in
965 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
966 let Predicates = [prd, HasVLX] in {
967 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
968 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
969 }
970}
971
Igor Breger0aeda372016-02-07 08:30:50 +0000972let isCodeGenOnly = 1 in {
973defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000974 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000975defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000976 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000977}
978let isAsmParserOnly = 1 in {
979 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
980 GR32, HasBWI>;
981 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000982 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000983}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000984defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
985 HasAVX512>;
986defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
987 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000988
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000990 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000991def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000992 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000993
Igor Breger21296d22015-10-20 11:56:42 +0000994// Provide aliases for broadcast from the same register class that
995// automatically does the extract.
996multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
997 X86VectorVTInfo SrcInfo> {
998 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
999 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1000 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1001}
1002
1003multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1004 AVX512VLVectorVTInfo _, Predicate prd> {
1005 let Predicates = [prd] in {
1006 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1007 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1008 EVEX_V512;
1009 // Defined separately to avoid redefinition.
1010 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1011 }
1012 let Predicates = [prd, HasVLX] in {
1013 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1014 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1015 EVEX_V256;
1016 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1017 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001018 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019}
1020
Igor Breger21296d22015-10-20 11:56:42 +00001021defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1022 avx512vl_i8_info, HasBWI>;
1023defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1024 avx512vl_i16_info, HasBWI>;
1025defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1026 avx512vl_i32_info, HasAVX512>;
1027defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1028 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001029
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001030multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1031 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001032 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001033 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1034 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001035 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001036 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001037}
1038
Craig Topperbe351ee2016-10-01 06:01:23 +00001039let Predicates = [HasVLX, HasBWI] in {
1040 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1041 // This means we'll encounter truncated i32 loads; match that here.
1042 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1043 (VPBROADCASTWZ128m addr:$src)>;
1044 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1045 (VPBROADCASTWZ256m addr:$src)>;
1046 def : Pat<(v8i16 (X86VBroadcast
1047 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1048 (VPBROADCASTWZ128m addr:$src)>;
1049 def : Pat<(v16i16 (X86VBroadcast
1050 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1051 (VPBROADCASTWZ256m addr:$src)>;
1052}
1053
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001054//===----------------------------------------------------------------------===//
1055// AVX-512 BROADCAST SUBVECTORS
1056//
1057
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001058defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1059 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001060 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001061defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1062 v16f32_info, v4f32x_info>,
1063 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1064defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1065 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001066 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001067defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1068 v8f64_info, v4f64x_info>, VEX_W,
1069 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1070
Craig Topper715ad7f2016-10-16 23:29:51 +00001071let Predicates = [HasAVX512] in {
1072def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1073 (VBROADCASTI64X4rm addr:$src)>;
1074def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1075 (VBROADCASTI64X4rm addr:$src)>;
1076
1077// Provide fallback in case the load node that is used in the patterns above
1078// is used by additional users, which prevents the pattern selection.
1079def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1080 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1081 (v8f32 VR256X:$src), 1)>;
1082def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1083 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1084 (v8i32 VR256X:$src), 1)>;
1085def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1086 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1087 (v16i16 VR256X:$src), 1)>;
1088def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1089 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1090 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001091
1092def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1093 (VBROADCASTI32X4rm addr:$src)>;
1094def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1095 (VBROADCASTI32X4rm addr:$src)>;
1096
1097// Provide fallback in case the load node that is used in the patterns above
1098// is used by additional users, which prevents the pattern selection.
1099def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1100 (VINSERTF64x4Zrr
1101 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1102 VR128X:$src, sub_xmm),
1103 VR128X:$src, 1),
1104 (EXTRACT_SUBREG
1105 (v8f64 (VINSERTF32x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
1106 VR128X:$src, sub_xmm),
1107 VR128X:$src, 1)), sub_ymm), 1)>;
1108def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1109 (VINSERTI64x4Zrr
1110 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1111 VR128X:$src, sub_xmm),
1112 VR128X:$src, 1),
1113 (EXTRACT_SUBREG
1114 (v8i64 (VINSERTI32x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
1115 VR128X:$src, sub_xmm),
1116 VR128X:$src, 1)), sub_ymm), 1)>;
1117
1118def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
1119 (VINSERTI64x4Zrr
1120 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1121 VR128X:$src, sub_xmm),
1122 VR128X:$src, 1),
1123 (EXTRACT_SUBREG
1124 (v32i16 (VINSERTI32x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)),
1125 VR128X:$src, sub_xmm),
1126 VR128X:$src, 1)), sub_ymm), 1)>;
1127def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
1128 (VINSERTI64x4Zrr
1129 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1130 VR128X:$src, sub_xmm),
1131 VR128X:$src, 1),
1132 (EXTRACT_SUBREG
1133 (v64i8 (VINSERTI32x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)),
1134 VR128X:$src, sub_xmm),
1135 VR128X:$src, 1)), sub_ymm), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001136}
1137
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001138let Predicates = [HasVLX] in {
1139defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1140 v8i32x_info, v4i32x_info>,
1141 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1142defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1143 v8f32x_info, v4f32x_info>,
1144 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001145
1146def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1147 (VBROADCASTI32X4Z256rm addr:$src)>;
1148def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1149 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001150
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001151// Provide fallback in case the load node that is used in the patterns above
1152// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001153def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001154 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001155 (v4f32 VR128X:$src), 1)>;
1156def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001157 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001158 (v4i32 VR128X:$src), 1)>;
1159def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001160 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001161 (v8i16 VR128X:$src), 1)>;
1162def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001163 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001164 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001165}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001166
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001167let Predicates = [HasVLX, HasDQI] in {
1168defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1169 v4i64x_info, v2i64x_info>, VEX_W,
1170 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1171defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1172 v4f64x_info, v2f64x_info>, VEX_W,
1173 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001174
1175// Provide fallback in case the load node that is used in the patterns above
1176// is used by additional users, which prevents the pattern selection.
1177def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1178 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1179 (v2f64 VR128X:$src), 1)>;
1180def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1181 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1182 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001183}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001184
1185let Predicates = [HasVLX, NoDQI] in {
1186def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1187 (VBROADCASTF32X4Z256rm addr:$src)>;
1188def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1189 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001190
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001191// Provide fallback in case the load node that is used in the patterns above
1192// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001193def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001194 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001195 (v2f64 VR128X:$src), 1)>;
1196def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001197 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1198 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001199}
1200
Craig Topper715ad7f2016-10-16 23:29:51 +00001201let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001202def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1203 (VBROADCASTF32X4rm addr:$src)>;
1204def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1205 (VBROADCASTI32X4rm addr:$src)>;
1206
1207def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1208 (VINSERTF64x4Zrr
1209 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1210 VR128X:$src, sub_xmm),
1211 VR128X:$src, 1),
1212 (EXTRACT_SUBREG
1213 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1214 VR128X:$src, sub_xmm),
1215 VR128X:$src, 1)), sub_ymm), 1)>;
1216def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1217 (VINSERTI64x4Zrr
1218 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1219 VR128X:$src, sub_xmm),
1220 VR128X:$src, 1),
1221 (EXTRACT_SUBREG
1222 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1223 VR128X:$src, sub_xmm),
1224 VR128X:$src, 1)), sub_ymm), 1)>;
1225
Craig Topper715ad7f2016-10-16 23:29:51 +00001226def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1227 (VBROADCASTF64X4rm addr:$src)>;
1228def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1229 (VBROADCASTI64X4rm addr:$src)>;
1230
1231// Provide fallback in case the load node that is used in the patterns above
1232// is used by additional users, which prevents the pattern selection.
1233def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1234 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1235 (v8f32 VR256X:$src), 1)>;
1236def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1237 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1238 (v8i32 VR256X:$src), 1)>;
1239}
1240
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001241let Predicates = [HasDQI] in {
1242defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1243 v8i64_info, v2i64x_info>, VEX_W,
1244 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1245defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1246 v16i32_info, v8i32x_info>,
1247 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1248defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1249 v8f64_info, v2f64x_info>, VEX_W,
1250 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1251defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1252 v16f32_info, v8f32x_info>,
1253 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001254
1255// Provide fallback in case the load node that is used in the patterns above
1256// is used by additional users, which prevents the pattern selection.
1257def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1258 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1259 (v8f32 VR256X:$src), 1)>;
1260def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1261 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1262 (v8i32 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001263
1264def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
1265 (VINSERTF32x8Zrr
1266 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1267 VR128X:$src, sub_xmm),
1268 VR128X:$src, 1),
1269 (EXTRACT_SUBREG
1270 (v16f32 (VINSERTF32x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
1271 VR128X:$src, sub_xmm),
1272 VR128X:$src, 1)), sub_ymm), 1)>;
1273def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
1274 (VINSERTI32x8Zrr
1275 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1276 VR128X:$src, sub_xmm),
1277 VR128X:$src, 1),
1278 (EXTRACT_SUBREG
1279 (v16i32 (VINSERTI32x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
1280 VR128X:$src, sub_xmm),
1281 VR128X:$src, 1)), sub_ymm), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001282}
Adam Nemet73f72e12014-06-27 00:43:38 +00001283
Igor Bregerfa798a92015-11-02 07:39:36 +00001284multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001285 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001286 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001287 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001288 EVEX_V512;
1289 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001290 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001291 EVEX_V256;
1292}
1293
1294multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001295 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1296 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001297
1298 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001299 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1300 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001301}
1302
Craig Topper51e052f2016-10-15 16:26:02 +00001303defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1304 avx512vl_i32_info, avx512vl_i64_info>;
1305defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1306 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001307
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001308def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001309 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001310def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1311 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1312
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001313def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001314 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001315def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1316 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001317
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001318//===----------------------------------------------------------------------===//
1319// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1320//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001321multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1322 X86VectorVTInfo _, RegisterClass KRC> {
1323 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001324 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001325 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001326}
1327
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001328multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001329 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1330 let Predicates = [HasCDI] in
1331 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1332 let Predicates = [HasCDI, HasVLX] in {
1333 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1334 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1335 }
1336}
1337
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001338defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001339 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001340defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001341 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001342
1343//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001344// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001345multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001346let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001347 // The index operand in the pattern should really be an integer type. However,
1348 // if we do that and it happens to come from a bitcast, then it becomes
1349 // difficult to find the bitcast needed to convert the index to the
1350 // destination type for the passthru since it will be folded with the bitcast
1351 // of the index operand.
1352 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001353 (ins _.RC:$src2, _.RC:$src3),
1354 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001355 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001356 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001357
Craig Topper4fa3b502016-09-06 06:56:59 +00001358 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001359 (ins _.RC:$src2, _.MemOp:$src3),
1360 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001361 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001362 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001363 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001364 }
1365}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001366multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001367 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001368 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001369 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001370 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1371 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1372 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001373 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001374 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1375 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001376}
1377
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001379 AVX512VLVectorVTInfo VTInfo> {
1380 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1381 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001382 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001383 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1384 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1385 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1386 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001387 }
1388}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001389
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001390multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001391 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001392 Predicate Prd> {
1393 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001394 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001395 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001396 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1397 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001398 }
1399}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001400
Craig Topperaad5f112015-11-30 00:13:24 +00001401defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001402 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001403defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001404 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001405defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001406 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001407 VEX_W, EVEX_CD8<16, CD8VF>;
1408defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001409 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001410 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001411defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001412 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001413defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001414 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001415
Craig Topperaad5f112015-11-30 00:13:24 +00001416// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001417multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001418 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001419let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001420 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1421 (ins IdxVT.RC:$src2, _.RC:$src3),
1422 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001423 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1424 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001425
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001426 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1427 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1428 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001429 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001430 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001431 EVEX_4V, AVX5128IBase;
1432 }
1433}
1434multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001435 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001436 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001437 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1438 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1439 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1440 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001441 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001442 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1443 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001444}
1445
1446multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001447 AVX512VLVectorVTInfo VTInfo,
1448 AVX512VLVectorVTInfo ShuffleMask> {
1449 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001450 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001451 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001452 ShuffleMask.info512>, EVEX_V512;
1453 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001454 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001455 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001456 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001457 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001458 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001459 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001460 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1461 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001462 }
1463}
1464
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001465multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001466 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001467 AVX512VLVectorVTInfo Idx,
1468 Predicate Prd> {
1469 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001470 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1471 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001472 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001473 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1474 Idx.info128>, EVEX_V128;
1475 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1476 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001477 }
1478}
1479
Craig Toppera47576f2015-11-26 20:21:29 +00001480defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001481 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001482defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001483 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001484defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1485 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1486 VEX_W, EVEX_CD8<16, CD8VF>;
1487defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1488 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1489 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001490defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001491 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001492defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001493 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001495//===----------------------------------------------------------------------===//
1496// AVX-512 - BLEND using mask
1497//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001498multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1499 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001500 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001501 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1502 (ins _.RC:$src1, _.RC:$src2),
1503 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001504 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001505 []>, EVEX_4V;
1506 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1507 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001508 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001509 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001510 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001511 (_.VT _.RC:$src2),
1512 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001513 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001514 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1515 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1516 !strconcat(OpcodeStr,
1517 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1518 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001519 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001520 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1521 (ins _.RC:$src1, _.MemOp:$src2),
1522 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001523 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001524 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1525 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1526 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001527 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001528 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001529 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1530 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1531 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001532 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001533 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001534 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1535 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1536 !strconcat(OpcodeStr,
1537 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1538 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1539 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001540}
1541multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1542
1543 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1544 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1545 !strconcat(OpcodeStr,
1546 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1547 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001548 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1549 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1550 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001551 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001552
Craig Toppere1cac152016-06-07 07:27:54 +00001553 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001554 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1555 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1556 !strconcat(OpcodeStr,
1557 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1558 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001559 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001560
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001561}
1562
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001563multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1564 AVX512VLVectorVTInfo VTInfo> {
1565 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1566 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001567
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001568 let Predicates = [HasVLX] in {
1569 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1570 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1571 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1572 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1573 }
1574}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001575
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001576multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1577 AVX512VLVectorVTInfo VTInfo> {
1578 let Predicates = [HasBWI] in
1579 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001580
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001581 let Predicates = [HasBWI, HasVLX] in {
1582 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1583 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1584 }
1585}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001588defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1589defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1590defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1591defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1592defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1593defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001594
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001595
Craig Topper0fcf9252016-06-07 07:27:51 +00001596let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1598 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001599 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001600 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001601 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1602 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603
1604def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1605 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001606 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001607 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Craig Topper61403202016-09-19 02:53:43 +00001608 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
1609 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001610}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001611//===----------------------------------------------------------------------===//
1612// Compare Instructions
1613//===----------------------------------------------------------------------===//
1614
1615// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001616
1617multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1618
1619 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1620 (outs _.KRC:$dst),
1621 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1622 "vcmp${cc}"#_.Suffix,
1623 "$src2, $src1", "$src1, $src2",
1624 (OpNode (_.VT _.RC:$src1),
1625 (_.VT _.RC:$src2),
1626 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001627 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1628 (outs _.KRC:$dst),
1629 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1630 "vcmp${cc}"#_.Suffix,
1631 "$src2, $src1", "$src1, $src2",
1632 (OpNode (_.VT _.RC:$src1),
1633 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1634 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001635
1636 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1637 (outs _.KRC:$dst),
1638 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1639 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001640 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001641 (OpNodeRnd (_.VT _.RC:$src1),
1642 (_.VT _.RC:$src2),
1643 imm:$cc,
1644 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1645 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001646 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001647 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1648 (outs VK1:$dst),
1649 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1650 "vcmp"#_.Suffix,
1651 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1652 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1653 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001654 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001655 "vcmp"#_.Suffix,
1656 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1657 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1658
1659 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1660 (outs _.KRC:$dst),
1661 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1662 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001663 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001664 EVEX_4V, EVEX_B;
1665 }// let isAsmParserOnly = 1, hasSideEffects = 0
1666
1667 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001668 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001669 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1670 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1671 !strconcat("vcmp${cc}", _.Suffix,
1672 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1673 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1674 _.FRC:$src2,
1675 imm:$cc))],
1676 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001677 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1678 (outs _.KRC:$dst),
1679 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1680 !strconcat("vcmp${cc}", _.Suffix,
1681 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1682 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1683 (_.ScalarLdFrag addr:$src2),
1684 imm:$cc))],
1685 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001686 }
1687}
1688
1689let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001690 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1691 AVX512XSIi8Base;
1692 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1693 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001694}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001696multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001697 X86VectorVTInfo _, bit IsCommutable> {
1698 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001700 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1701 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1702 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001703 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1704 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001705 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1706 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1707 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1708 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001710 def rrk : AVX512BI<opc, MRMSrcReg,
1711 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1712 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1713 "$dst {${mask}}, $src1, $src2}"),
1714 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1715 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1716 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001717 def rmk : AVX512BI<opc, MRMSrcMem,
1718 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1719 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1720 "$dst {${mask}}, $src1, $src2}"),
1721 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1722 (OpNode (_.VT _.RC:$src1),
1723 (_.VT (bitconvert
1724 (_.LdFrag addr:$src2))))))],
1725 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001726}
1727
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001728multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001729 X86VectorVTInfo _, bit IsCommutable> :
1730 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001731 def rmb : AVX512BI<opc, MRMSrcMem,
1732 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1733 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1734 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1735 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1736 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1737 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1738 def rmbk : AVX512BI<opc, MRMSrcMem,
1739 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1740 _.ScalarMemOp:$src2),
1741 !strconcat(OpcodeStr,
1742 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1743 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1744 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1745 (OpNode (_.VT _.RC:$src1),
1746 (X86VBroadcast
1747 (_.ScalarLdFrag addr:$src2)))))],
1748 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001749}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001750
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001751multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001752 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1753 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001754 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001755 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1756 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001757
1758 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001759 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1760 IsCommutable>, EVEX_V256;
1761 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1762 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001763 }
1764}
1765
1766multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1767 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001768 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001769 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001770 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1771 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001772
1773 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001774 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1775 IsCommutable>, EVEX_V256;
1776 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1777 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001778 }
1779}
1780
1781defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001782 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001783 EVEX_CD8<8, CD8VF>;
1784
1785defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001786 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001787 EVEX_CD8<16, CD8VF>;
1788
Robert Khasanovf70f7982014-09-18 14:06:55 +00001789defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001790 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001791 EVEX_CD8<32, CD8VF>;
1792
Robert Khasanovf70f7982014-09-18 14:06:55 +00001793defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001794 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001795 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1796
1797defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1798 avx512vl_i8_info, HasBWI>,
1799 EVEX_CD8<8, CD8VF>;
1800
1801defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1802 avx512vl_i16_info, HasBWI>,
1803 EVEX_CD8<16, CD8VF>;
1804
Robert Khasanovf70f7982014-09-18 14:06:55 +00001805defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001806 avx512vl_i32_info, HasAVX512>,
1807 EVEX_CD8<32, CD8VF>;
1808
Robert Khasanovf70f7982014-09-18 14:06:55 +00001809defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001810 avx512vl_i64_info, HasAVX512>,
1811 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812
Craig Topper8b9e6712016-09-02 04:25:30 +00001813let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001814def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001815 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001816 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1817 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001818
1819def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001820 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001821 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1822 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001823}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001824
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1826 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001827 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001828 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001829 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001830 !strconcat("vpcmp${cc}", Suffix,
1831 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001832 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1833 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001834 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1835 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001836 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001837 !strconcat("vpcmp${cc}", Suffix,
1838 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001839 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1840 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001841 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001842 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1843 def rrik : AVX512AIi8<opc, MRMSrcReg,
1844 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001845 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001846 !strconcat("vpcmp${cc}", Suffix,
1847 "\t{$src2, $src1, $dst {${mask}}|",
1848 "$dst {${mask}}, $src1, $src2}"),
1849 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1850 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001851 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001852 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001853 def rmik : AVX512AIi8<opc, MRMSrcMem,
1854 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001855 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001856 !strconcat("vpcmp${cc}", Suffix,
1857 "\t{$src2, $src1, $dst {${mask}}|",
1858 "$dst {${mask}}, $src1, $src2}"),
1859 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1860 (OpNode (_.VT _.RC:$src1),
1861 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001862 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001863 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1864
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001866 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001868 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001869 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1870 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001871 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001872 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001874 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1876 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001877 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001878 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1879 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001880 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001881 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001882 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1883 "$dst {${mask}}, $src1, $src2, $cc}"),
1884 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001885 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001886 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1887 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001888 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001889 !strconcat("vpcmp", Suffix,
1890 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1891 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001892 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001893 }
1894}
1895
Robert Khasanov29e3b962014-08-27 09:34:37 +00001896multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001897 X86VectorVTInfo _> :
1898 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001899 def rmib : AVX512AIi8<opc, MRMSrcMem,
1900 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001901 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001902 !strconcat("vpcmp${cc}", Suffix,
1903 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1904 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1905 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1906 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001907 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001908 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1909 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1910 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001911 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001912 !strconcat("vpcmp${cc}", Suffix,
1913 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1914 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1915 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1916 (OpNode (_.VT _.RC:$src1),
1917 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001918 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001919 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001920
Robert Khasanov29e3b962014-08-27 09:34:37 +00001921 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001922 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001923 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1924 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001925 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001926 !strconcat("vpcmp", Suffix,
1927 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1928 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1929 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1930 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1931 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001932 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001933 !strconcat("vpcmp", Suffix,
1934 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1935 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1936 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1937 }
1938}
1939
1940multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1941 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1942 let Predicates = [prd] in
1943 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1944
1945 let Predicates = [prd, HasVLX] in {
1946 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1947 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1948 }
1949}
1950
1951multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1952 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1953 let Predicates = [prd] in
1954 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1955 EVEX_V512;
1956
1957 let Predicates = [prd, HasVLX] in {
1958 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1959 EVEX_V256;
1960 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1961 EVEX_V128;
1962 }
1963}
1964
1965defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1966 HasBWI>, EVEX_CD8<8, CD8VF>;
1967defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1968 HasBWI>, EVEX_CD8<8, CD8VF>;
1969
1970defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1971 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1972defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1973 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1974
Robert Khasanovf70f7982014-09-18 14:06:55 +00001975defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001976 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001977defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001978 HasAVX512>, EVEX_CD8<32, CD8VF>;
1979
Robert Khasanovf70f7982014-09-18 14:06:55 +00001980defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001981 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001982defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001983 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001984
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001985multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001986
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001987 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1988 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1989 "vcmp${cc}"#_.Suffix,
1990 "$src2, $src1", "$src1, $src2",
1991 (X86cmpm (_.VT _.RC:$src1),
1992 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001993 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001994
Craig Toppere1cac152016-06-07 07:27:54 +00001995 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1996 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1997 "vcmp${cc}"#_.Suffix,
1998 "$src2, $src1", "$src1, $src2",
1999 (X86cmpm (_.VT _.RC:$src1),
2000 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2001 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002002
Craig Toppere1cac152016-06-07 07:27:54 +00002003 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2004 (outs _.KRC:$dst),
2005 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2006 "vcmp${cc}"#_.Suffix,
2007 "${src2}"##_.BroadcastStr##", $src1",
2008 "$src1, ${src2}"##_.BroadcastStr,
2009 (X86cmpm (_.VT _.RC:$src1),
2010 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2011 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002013 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002014 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2015 (outs _.KRC:$dst),
2016 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2017 "vcmp"#_.Suffix,
2018 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2019
2020 let mayLoad = 1 in {
2021 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2022 (outs _.KRC:$dst),
2023 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2024 "vcmp"#_.Suffix,
2025 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2026
2027 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2028 (outs _.KRC:$dst),
2029 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2030 "vcmp"#_.Suffix,
2031 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2032 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2033 }
2034 }
2035}
2036
2037multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2038 // comparison code form (VCMP[EQ/LT/LE/...]
2039 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2040 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2041 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002042 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002043 (X86cmpmRnd (_.VT _.RC:$src1),
2044 (_.VT _.RC:$src2),
2045 imm:$cc,
2046 (i32 FROUND_NO_EXC))>, EVEX_B;
2047
2048 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2049 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2050 (outs _.KRC:$dst),
2051 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2052 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002053 "$cc, {sae}, $src2, $src1",
2054 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002055 }
2056}
2057
2058multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2059 let Predicates = [HasAVX512] in {
2060 defm Z : avx512_vcmp_common<_.info512>,
2061 avx512_vcmp_sae<_.info512>, EVEX_V512;
2062
2063 }
2064 let Predicates = [HasAVX512,HasVLX] in {
2065 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2066 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002067 }
2068}
2069
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002070defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2071 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2072defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2073 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002074
2075def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2076 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002077 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2078 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079 imm:$cc), VK8)>;
2080def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2081 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002082 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2083 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084 imm:$cc), VK8)>;
2085def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2086 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002087 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2088 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002089 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002090
Asaf Badouh572bbce2015-09-20 08:46:07 +00002091// ----------------------------------------------------------------
2092// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002093//handle fpclass instruction mask = op(reg_scalar,imm)
2094// op(mem_scalar,imm)
2095multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2096 X86VectorVTInfo _, Predicate prd> {
2097 let Predicates = [prd] in {
2098 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2099 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002100 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002101 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2102 (i32 imm:$src2)))], NoItinerary>;
2103 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2104 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2105 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002106 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002107 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002108 (OpNode (_.VT _.RC:$src1),
2109 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002110 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002111 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2112 (ins _.MemOp:$src1, i32u8imm:$src2),
2113 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002114 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002115 [(set _.KRC:$dst,
2116 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2117 (i32 imm:$src2)))], NoItinerary>;
2118 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2119 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2120 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002121 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002122 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002123 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2124 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2125 }
2126 }
2127}
2128
Asaf Badouh572bbce2015-09-20 08:46:07 +00002129//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2130// fpclass(reg_vec, mem_vec, imm)
2131// fpclass(reg_vec, broadcast(eltVt), imm)
2132multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2133 X86VectorVTInfo _, string mem, string broadcast>{
2134 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2135 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002136 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002137 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2138 (i32 imm:$src2)))], NoItinerary>;
2139 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2140 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2141 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002142 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002143 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002144 (OpNode (_.VT _.RC:$src1),
2145 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002146 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2147 (ins _.MemOp:$src1, i32u8imm:$src2),
2148 OpcodeStr##_.Suffix##mem#
2149 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002150 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002151 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2152 (i32 imm:$src2)))], NoItinerary>;
2153 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2154 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2155 OpcodeStr##_.Suffix##mem#
2156 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002157 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002158 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2159 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2160 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2161 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2162 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2163 _.BroadcastStr##", $dst|$dst, ${src1}"
2164 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002165 [(set _.KRC:$dst,(OpNode
2166 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002167 (_.ScalarLdFrag addr:$src1))),
2168 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2169 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2170 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2171 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2172 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2173 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002174 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2175 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002176 (_.ScalarLdFrag addr:$src1))),
2177 (i32 imm:$src2))))], NoItinerary>,
2178 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002179}
2180
Asaf Badouh572bbce2015-09-20 08:46:07 +00002181multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002182 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002183 string broadcast>{
2184 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002185 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002186 broadcast>, EVEX_V512;
2187 }
2188 let Predicates = [prd, HasVLX] in {
2189 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2190 broadcast>, EVEX_V128;
2191 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2192 broadcast>, EVEX_V256;
2193 }
2194}
2195
2196multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002197 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002198 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002199 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002200 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002201 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2202 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2203 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2204 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2205 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002206}
2207
Asaf Badouh696e8e02015-10-18 11:04:38 +00002208defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2209 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002210
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002211//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002212// Mask register copy, including
2213// - copy between mask registers
2214// - load/store mask registers
2215// - copy from GPR to mask register and vice versa
2216//
2217multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2218 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002219 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002220 let hasSideEffects = 0 in
2221 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2222 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2223 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2224 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2225 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2226 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2227 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2228 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002229}
2230
2231multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2232 string OpcodeStr,
2233 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002234 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002236 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002237 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002238 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002239 }
2240}
2241
Robert Khasanov74acbb72014-07-23 14:49:42 +00002242let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002243 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002244 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2245 VEX, PD;
2246
2247let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002248 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002250 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002251
2252let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002253 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2254 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002255 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2256 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002257 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2258 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002259 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2260 VEX, XD, VEX_W;
2261}
2262
2263// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002264def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2265 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2266def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2267 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2268
2269def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2270 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2271def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2272 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2273
2274def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002275 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002276def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002277 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002278 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2279
2280def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002281 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2282def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2283 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002284def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002285 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002286 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2287
2288def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2289 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2290def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2291 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2292def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2293 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2294def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2295 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296
Robert Khasanov74acbb72014-07-23 14:49:42 +00002297// Load/store kreg
2298let Predicates = [HasDQI] in {
2299 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2300 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002301 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2302 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002303
2304 def : Pat<(store VK4:$src, addr:$dst),
2305 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2306 def : Pat<(store VK2:$src, addr:$dst),
2307 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002308 def : Pat<(store VK1:$src, addr:$dst),
2309 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002310
2311 def : Pat<(v2i1 (load addr:$src)),
2312 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2313 def : Pat<(v4i1 (load addr:$src)),
2314 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002315}
2316let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002317 def : Pat<(store VK1:$src, addr:$dst),
2318 (MOV8mr addr:$dst,
2319 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2320 sub_8bit))>;
2321 def : Pat<(store VK2:$src, addr:$dst),
2322 (MOV8mr addr:$dst,
2323 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2324 sub_8bit))>;
2325 def : Pat<(store VK4:$src, addr:$dst),
2326 (MOV8mr addr:$dst,
2327 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002328 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002329 def : Pat<(store VK8:$src, addr:$dst),
2330 (MOV8mr addr:$dst,
2331 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2332 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002333
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002334 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002335 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002336 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002337 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002338 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002339 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002340}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002341
Robert Khasanov74acbb72014-07-23 14:49:42 +00002342let Predicates = [HasAVX512] in {
2343 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002345 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002346 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002347 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2348 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002349}
2350let Predicates = [HasBWI] in {
2351 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2352 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002353 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2354 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002355 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2356 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002357 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2358 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002359}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002360
Robert Khasanov74acbb72014-07-23 14:49:42 +00002361let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002362 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002363 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2364 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002365
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002366 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002367 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002368
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002369 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2370 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2371
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002372 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002373 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002374 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2375 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002376 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002377
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002378 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002379 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002380 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2381 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002382 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002383
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002384 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002385 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002386
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002387 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002388 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002389
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002390 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002391 (EXTRACT_SUBREG
2392 (AND32ri8 (KMOVWrk
2393 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002394
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002395 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002396 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002397
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002398 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002399 (AND64ri8 (SUBREG_TO_REG (i64 0),
2400 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002401
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002402 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002403 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002404 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002405
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002406 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002407 (EXTRACT_SUBREG
2408 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2409 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002410
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002411 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002412 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002414def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2415 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2416def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2417 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2418def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2419 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2420def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2421 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2422def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2423 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2424def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2425 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002426
Igor Bregerd6c187b2016-01-27 08:43:25 +00002427def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2428def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2429def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2430
Igor Bregera77b14d2016-08-11 12:13:46 +00002431def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2432def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2433def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2434def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2435def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2436def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437
2438// Mask unary operation
2439// - KNOT
2440multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002441 RegisterClass KRC, SDPatternOperator OpNode,
2442 Predicate prd> {
2443 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002445 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446 [(set KRC:$dst, (OpNode KRC:$src))]>;
2447}
2448
Robert Khasanov74acbb72014-07-23 14:49:42 +00002449multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2450 SDPatternOperator OpNode> {
2451 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2452 HasDQI>, VEX, PD;
2453 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2454 HasAVX512>, VEX, PS;
2455 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2456 HasBWI>, VEX, PD, VEX_W;
2457 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2458 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459}
2460
Craig Topper7b9cc142016-11-03 06:04:28 +00002461defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002463multiclass avx512_mask_unop_int<string IntName, string InstName> {
2464 let Predicates = [HasAVX512] in
2465 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2466 (i16 GR16:$src)),
2467 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2468 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2469}
2470defm : avx512_mask_unop_int<"knot", "KNOT">;
2471
Robert Khasanov74acbb72014-07-23 14:49:42 +00002472// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002473let Predicates = [HasAVX512, NoDQI] in
2474def : Pat<(vnot VK8:$src),
2475 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2476
2477def : Pat<(vnot VK4:$src),
2478 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2479def : Pat<(vnot VK2:$src),
2480 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002481
2482// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002483// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002485 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002486 Predicate prd, bit IsCommutable> {
2487 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2489 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002490 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2492}
2493
Robert Khasanov595683d2014-07-28 13:46:45 +00002494multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002495 SDPatternOperator OpNode, bit IsCommutable,
2496 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002497 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002498 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002499 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002500 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002501 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002502 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002503 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002504 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002505}
2506
2507def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2508def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002509// These nodes use 'vnot' instead of 'not' to support vectors.
2510def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2511def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512
Craig Topper7b9cc142016-11-03 06:04:28 +00002513defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2514defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2515defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2516defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2517defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2518defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002519
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002520multiclass avx512_mask_binop_int<string IntName, string InstName> {
2521 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002522 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2523 (i16 GR16:$src1), (i16 GR16:$src2)),
2524 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2525 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2526 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002527}
2528
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529defm : avx512_mask_binop_int<"kand", "KAND">;
2530defm : avx512_mask_binop_int<"kandn", "KANDN">;
2531defm : avx512_mask_binop_int<"kor", "KOR">;
2532defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2533defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002534
Craig Topper7b9cc142016-11-03 06:04:28 +00002535multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2536 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002537 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2538 // for the DQI set, this type is legal and KxxxB instruction is used
2539 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002540 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002541 (COPY_TO_REGCLASS
2542 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2543 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2544
2545 // All types smaller than 8 bits require conversion anyway
2546 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2547 (COPY_TO_REGCLASS (Inst
2548 (COPY_TO_REGCLASS VK1:$src1, VK16),
2549 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002550 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002551 (COPY_TO_REGCLASS (Inst
2552 (COPY_TO_REGCLASS VK2:$src1, VK16),
2553 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002554 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002555 (COPY_TO_REGCLASS (Inst
2556 (COPY_TO_REGCLASS VK4:$src1, VK16),
2557 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558}
2559
Craig Topper7b9cc142016-11-03 06:04:28 +00002560defm : avx512_binop_pat<and, and, KANDWrr>;
2561defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2562defm : avx512_binop_pat<or, or, KORWrr>;
2563defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2564defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002565
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002567multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2568 RegisterClass KRCSrc, Predicate prd> {
2569 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002570 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002571 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2572 (ins KRC:$src1, KRC:$src2),
2573 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2574 VEX_4V, VEX_L;
2575
2576 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2577 (!cast<Instruction>(NAME##rr)
2578 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2579 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2580 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002581}
2582
Igor Bregera54a1a82015-09-08 13:10:00 +00002583defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2584defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2585defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002587// Mask bit testing
2588multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002589 SDNode OpNode, Predicate prd> {
2590 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002592 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2594}
2595
Igor Breger5ea0a6812015-08-31 13:30:19 +00002596multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2597 Predicate prdW = HasAVX512> {
2598 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2599 VEX, PD;
2600 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2601 VEX, PS;
2602 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2603 VEX, PS, VEX_W;
2604 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2605 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002606}
2607
2608defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002609defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611// Mask shift
2612multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2613 SDNode OpNode> {
2614 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002615 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002616 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002617 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002618 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2619}
2620
2621multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2622 SDNode OpNode> {
2623 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002624 VEX, TAPD, VEX_W;
2625 let Predicates = [HasDQI] in
2626 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2627 VEX, TAPD;
2628 let Predicates = [HasBWI] in {
2629 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2630 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002631 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2632 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002633 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002634}
2635
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002636defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2637defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002638
2639// Mask setting all 0s or 1s
2640multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2641 let Predicates = [HasAVX512] in
2642 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2643 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2644 [(set KRC:$dst, (VT Val))]>;
2645}
2646
2647multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002648 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002649 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002650 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2651 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652}
2653
2654defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2655defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2656
2657// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2658let Predicates = [HasAVX512] in {
2659 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002660 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2661 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002662 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002663 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2664 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002665 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002666 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2667 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002668}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002669
2670// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2671multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2672 RegisterClass RC, ValueType VT> {
2673 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2674 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002675
Igor Bregerf1bd7612016-03-06 07:46:03 +00002676 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002677 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002678}
2679
2680defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2681defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2682defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2683defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2684defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2685
2686defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2687defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2688defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2689defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2690
2691defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2692defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2693defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2694
2695defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2696defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2697
2698defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002699
Igor Breger999ac752016-03-08 15:21:25 +00002700def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002701 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002702 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2703 VK2))>;
2704def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002705 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002706 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2707 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002708def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2709 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002710def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2711 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002712def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2713 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2714
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002715
Igor Breger86724082016-08-14 05:25:07 +00002716// Patterns for kmask shift
2717multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2718 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002719 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002720 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002721 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002722 RC))>;
2723 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002724 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002725 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002726 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002727 RC))>;
2728}
2729
2730defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2731defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2732defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002733//===----------------------------------------------------------------------===//
2734// AVX-512 - Aligned and unaligned load and store
2735//
2736
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002737
2738multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002739 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002740 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 let hasSideEffects = 0 in {
2742 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 _.ExeDomain>, EVEX;
2745 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2746 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002747 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002748 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002749 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2750 (_.VT _.RC:$src),
2751 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752 EVEX, EVEX_KZ;
2753
Craig Topper4e7b8882016-10-03 02:00:29 +00002754 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002758 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2759 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002760
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002761 let Constraints = "$src0 = $dst" in {
2762 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2763 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2764 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2765 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002766 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767 (_.VT _.RC:$src1),
2768 (_.VT _.RC:$src0))))], _.ExeDomain>,
2769 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002770 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002771 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2772 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002773 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2774 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002775 [(set _.RC:$dst, (_.VT
2776 (vselect _.KRCWM:$mask,
2777 (_.VT (bitconvert (ld_frag addr:$src1))),
2778 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002779 }
Craig Toppere1cac152016-06-07 07:27:54 +00002780 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002781 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2782 (ins _.KRCWM:$mask, _.MemOp:$src),
2783 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2784 "${dst} {${mask}} {z}, $src}",
2785 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2786 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2787 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002788 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002789 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2790 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2791
2792 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2793 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2794
2795 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2796 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2797 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002798}
2799
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2801 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002802 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002803 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002804 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002805 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002806
2807 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002808 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002809 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002810 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002811 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002812 }
2813}
2814
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2816 AVX512VLVectorVTInfo _,
2817 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002818 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002819 let Predicates = [prd] in
2820 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002821 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002822
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002823 let Predicates = [prd, HasVLX] in {
2824 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002825 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002826 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002827 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002828 }
2829}
2830
2831multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002832 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002833
Craig Topper99f6b622016-05-01 01:03:56 +00002834 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002835 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2836 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2837 [], _.ExeDomain>, EVEX;
2838 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2839 (ins _.KRCWM:$mask, _.RC:$src),
2840 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2841 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002842 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002843 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002844 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002845 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002846 "${dst} {${mask}} {z}, $src}",
2847 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002848 }
Igor Breger81b79de2015-11-19 07:43:43 +00002849
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002850 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002851 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002852 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002853 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002854 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2855 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2856 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002857
2858 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2859 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2860 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002861}
2862
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002863
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002864multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2865 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002866 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002867 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2868 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002869
2870 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002871 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2872 masked_store_unaligned>, EVEX_V256;
2873 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2874 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002875 }
2876}
2877
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002878multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2879 AVX512VLVectorVTInfo _, Predicate prd> {
2880 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002881 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2882 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002883
2884 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002885 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2886 masked_store_aligned256>, EVEX_V256;
2887 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2888 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002889 }
2890}
2891
2892defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2893 HasAVX512>,
2894 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2895 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2896
2897defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2898 HasAVX512>,
2899 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2900 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2901
Craig Topperc9293492016-02-26 06:50:29 +00002902defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002903 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002904 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002905 PS, EVEX_CD8<32, CD8VF>;
2906
Craig Topper4e7b8882016-10-03 02:00:29 +00002907defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002908 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002909 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2910 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002911
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002912defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2913 HasAVX512>,
2914 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2915 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002916
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002917defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2918 HasAVX512>,
2919 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2920 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002921
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002922defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2923 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002924 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2925
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002926defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2927 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002928 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2929
Craig Topperc9293492016-02-26 06:50:29 +00002930defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002931 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002932 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002933 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2934
Craig Topperc9293492016-02-26 06:50:29 +00002935defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002936 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002937 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002938 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002939
Craig Topperd875d6b2016-09-29 06:07:09 +00002940// Special instructions to help with spilling when we don't have VLX. We need
2941// to load or store from a ZMM register instead. These are converted in
2942// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002943let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002944 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2945def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2946 "", []>;
2947def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2948 "", []>;
2949def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2950 "", []>;
2951def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2952 "", []>;
2953}
2954
2955let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002956def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002957 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002958def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002959 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002960def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002961 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002962def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002963 "", []>;
2964}
2965
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002966def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002967 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002968 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002969 VK8), VR512:$src)>;
2970
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002971def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002972 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002973 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002974
Craig Topper33c550c2016-05-22 00:39:30 +00002975// These patterns exist to prevent the above patterns from introducing a second
2976// mask inversion when one already exists.
2977def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2978 (bc_v8i64 (v16i32 immAllZerosV)),
2979 (v8i64 VR512:$src))),
2980 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2981def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2982 (v16i32 immAllZerosV),
2983 (v16i32 VR512:$src))),
2984 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2985
Craig Topper14aa2662016-08-11 06:04:04 +00002986let Predicates = [HasVLX, NoBWI] in {
2987 // 128-bit load/store without BWI.
2988 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2989 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2990 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2991 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2992 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2993 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2994 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2995 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2996
2997 // 256-bit load/store without BWI.
2998 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2999 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3000 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
3001 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
3002 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
3003 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3004 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
3005 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
3006}
3007
Craig Topper95bdabd2016-05-22 23:44:33 +00003008let Predicates = [HasVLX] in {
3009 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3010 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3011 def : Pat<(alignedstore (v2f64 (extract_subvector
3012 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3013 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3014 def : Pat<(alignedstore (v4f32 (extract_subvector
3015 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3016 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3017 def : Pat<(alignedstore (v2i64 (extract_subvector
3018 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3019 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3020 def : Pat<(alignedstore (v4i32 (extract_subvector
3021 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3022 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3023 def : Pat<(alignedstore (v8i16 (extract_subvector
3024 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3025 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3026 def : Pat<(alignedstore (v16i8 (extract_subvector
3027 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3028 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3029
3030 def : Pat<(store (v2f64 (extract_subvector
3031 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3032 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3033 def : Pat<(store (v4f32 (extract_subvector
3034 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3035 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3036 def : Pat<(store (v2i64 (extract_subvector
3037 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3038 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3039 def : Pat<(store (v4i32 (extract_subvector
3040 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3041 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3042 def : Pat<(store (v8i16 (extract_subvector
3043 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3044 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3045 def : Pat<(store (v16i8 (extract_subvector
3046 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3047 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3048
3049 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3050 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3051 def : Pat<(alignedstore (v2f64 (extract_subvector
3052 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3053 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3054 def : Pat<(alignedstore (v4f32 (extract_subvector
3055 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3056 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3057 def : Pat<(alignedstore (v2i64 (extract_subvector
3058 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3059 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3060 def : Pat<(alignedstore (v4i32 (extract_subvector
3061 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3062 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3063 def : Pat<(alignedstore (v8i16 (extract_subvector
3064 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3065 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3066 def : Pat<(alignedstore (v16i8 (extract_subvector
3067 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3068 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3069
3070 def : Pat<(store (v2f64 (extract_subvector
3071 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3072 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3073 def : Pat<(store (v4f32 (extract_subvector
3074 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3075 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3076 def : Pat<(store (v2i64 (extract_subvector
3077 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3078 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3079 def : Pat<(store (v4i32 (extract_subvector
3080 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3081 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3082 def : Pat<(store (v8i16 (extract_subvector
3083 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3084 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3085 def : Pat<(store (v16i8 (extract_subvector
3086 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3087 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3088
3089 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3090 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003091 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3092 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003093 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3094 def : Pat<(alignedstore (v8f32 (extract_subvector
3095 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3096 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003097 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3098 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003099 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003100 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3101 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003102 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003103 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3104 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003105 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003106 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3107 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003108 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3109
3110 def : Pat<(store (v4f64 (extract_subvector
3111 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3112 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3113 def : Pat<(store (v8f32 (extract_subvector
3114 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3115 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3116 def : Pat<(store (v4i64 (extract_subvector
3117 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3118 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3119 def : Pat<(store (v8i32 (extract_subvector
3120 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3121 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3122 def : Pat<(store (v16i16 (extract_subvector
3123 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3124 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3125 def : Pat<(store (v32i8 (extract_subvector
3126 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3127 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3128}
3129
3130
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003131// Move Int Doubleword to Packed Double Int
3132//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003133def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003134 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135 [(set VR128X:$dst,
3136 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003137 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003138def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003139 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140 [(set VR128X:$dst,
3141 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003142 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003143def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003144 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003145 [(set VR128X:$dst,
3146 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003147 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003148let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3149def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3150 (ins i64mem:$src),
3151 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003152 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003153let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003154def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003155 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003156 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003158def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003159 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003160 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003161 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003162def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003163 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003164 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3166 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003167}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003168
3169// Move Int Doubleword to Single Scalar
3170//
Craig Topper88adf2a2013-10-12 05:41:08 +00003171let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003172def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003173 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003175 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003176
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003177def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003178 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003180 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003181}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003183// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003185def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003186 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003187 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003188 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003189 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003190def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003191 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003192 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003193 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003194 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003195 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003196
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003197// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198//
3199def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003200 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003201 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3202 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003203 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003204 Requires<[HasAVX512, In64BitMode]>;
3205
Craig Topperc648c9b2015-12-28 06:11:42 +00003206let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3207def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3208 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003209 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003210 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003211
Craig Topperc648c9b2015-12-28 06:11:42 +00003212def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3213 (ins i64mem:$dst, VR128X:$src),
3214 "vmovq\t{$src, $dst|$dst, $src}",
3215 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3216 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003217 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003218 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3219
3220let hasSideEffects = 0 in
3221def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3222 (ins VR128X:$src),
3223 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003224 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003225
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003226// Move Scalar Single to Double Int
3227//
Craig Topper88adf2a2013-10-12 05:41:08 +00003228let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003229def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003230 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003231 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003232 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003233 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003234def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003236 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003237 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003238 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003239}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003240
3241// Move Quadword Int to Packed Quadword Int
3242//
Craig Topperc648c9b2015-12-28 06:11:42 +00003243def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003244 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003245 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003246 [(set VR128X:$dst,
3247 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003248 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003249
3250//===----------------------------------------------------------------------===//
3251// AVX-512 MOVSS, MOVSD
3252//===----------------------------------------------------------------------===//
3253
Craig Topperc7de3a12016-07-29 02:49:08 +00003254multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003255 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003256 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3257 (ins _.RC:$src1, _.FRC:$src2),
3258 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3259 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3260 (scalar_to_vector _.FRC:$src2))))],
3261 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3262 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3263 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3264 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3265 "$dst {${mask}} {z}, $src1, $src2}"),
3266 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3267 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3268 _.ImmAllZerosV)))],
3269 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3270 let Constraints = "$src0 = $dst" in
3271 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3272 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3273 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3274 "$dst {${mask}}, $src1, $src2}"),
3275 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3276 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3277 (_.VT _.RC:$src0))))],
3278 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003279 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003280 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3281 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3282 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3283 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3284 let mayLoad = 1, hasSideEffects = 0 in {
3285 let Constraints = "$src0 = $dst" in
3286 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3287 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3288 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3289 "$dst {${mask}}, $src}"),
3290 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3291 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3292 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3293 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3294 "$dst {${mask}} {z}, $src}"),
3295 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003296 }
Craig Toppere1cac152016-06-07 07:27:54 +00003297 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3298 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3299 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3300 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003301 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003302 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3303 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3304 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3305 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003306}
3307
Asaf Badouh41ecf462015-12-06 13:26:56 +00003308defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3309 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310
Asaf Badouh41ecf462015-12-06 13:26:56 +00003311defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3312 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003313
Ayman Musa46af8f92016-11-13 14:29:32 +00003314
3315multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3316 PatLeaf ZeroFP, X86VectorVTInfo _> {
3317
3318def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003319 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003320 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3321 (_.EltVT _.FRC:$src1),
3322 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003323 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003324 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3325 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3326 (_.VT _.RC:$src0),
3327 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3328 _.RC)>;
3329
3330def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003331 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003332 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3333 (_.EltVT _.FRC:$src1),
3334 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003335 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003336 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3337 (_.VT _.RC:$src0),
3338 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3339 _.RC)>;
3340
3341}
3342
3343multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3344 dag Mask, RegisterClass MaskRC> {
3345
3346def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003347 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003348 (_.info256.VT (insert_subvector undef,
3349 (_.info128.VT _.info128.RC:$src),
3350 (i64 0))),
3351 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003352 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003353 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003354 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003355
3356}
3357
3358multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3359 dag Mask, RegisterClass MaskRC> {
3360
3361def : Pat<(_.info128.VT (extract_subvector
3362 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003363 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003364 (v16i32 immAllZerosV))))),
3365 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003366 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003367 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3368 addr:$srcAddr)>;
3369
3370def : Pat<(_.info128.VT (extract_subvector
3371 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3372 (_.info512.VT (insert_subvector undef,
3373 (_.info256.VT (insert_subvector undef,
3374 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3375 (i64 0))),
3376 (i64 0))))),
3377 (i64 0))),
3378 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3379 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3380 addr:$srcAddr)>;
3381
3382}
3383
3384defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3385defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3386
3387defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3388 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3389defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3390 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3391defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3392 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3393
3394defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3395 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3396defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3397 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3398defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3399 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3400
Craig Topper74ed0872016-05-18 06:55:59 +00003401def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003402 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003403 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003404
Craig Topper74ed0872016-05-18 06:55:59 +00003405def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003406 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003407 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003408
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003409def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3410 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3411 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3412
Craig Topper99f6b622016-05-01 01:03:56 +00003413let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003414defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3415 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3416 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3417 XS, EVEX_4V, VEX_LIG;
3418
Craig Topper99f6b622016-05-01 01:03:56 +00003419let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003420defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3421 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3422 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3423 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424
3425let Predicates = [HasAVX512] in {
3426 let AddedComplexity = 15 in {
3427 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3428 // MOVS{S,D} to the lower bits.
3429 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3430 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3431 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3432 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3433 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3434 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3435 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3436 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003437 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438
3439 // Move low f32 and clear high bits.
3440 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3441 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003442 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003443 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3444 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3445 (SUBREG_TO_REG (i32 0),
3446 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003447 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003448 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3449 (SUBREG_TO_REG (i32 0),
3450 (VMOVSSZrr (v4f32 (V_SET0)),
3451 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3452 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3453 (SUBREG_TO_REG (i32 0),
3454 (VMOVSSZrr (v4i32 (V_SET0)),
3455 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003456
3457 let AddedComplexity = 20 in {
3458 // MOVSSrm zeros the high parts of the register; represent this
3459 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3460 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3461 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3462 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3463 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3464 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3465 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003466 def : Pat<(v4f32 (X86vzload addr:$src)),
3467 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003468
3469 // MOVSDrm zeros the high parts of the register; represent this
3470 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3471 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3472 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3473 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3474 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3475 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3476 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3477 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3478 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3479 def : Pat<(v2f64 (X86vzload addr:$src)),
3480 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3481
3482 // Represent the same patterns above but in the form they appear for
3483 // 256-bit types
3484 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3485 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003486 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003487 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3488 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3489 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003490 def : Pat<(v8f32 (X86vzload addr:$src)),
3491 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003492 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3493 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3494 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003495 def : Pat<(v4f64 (X86vzload addr:$src)),
3496 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003497
3498 // Represent the same patterns above but in the form they appear for
3499 // 512-bit types
3500 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3501 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3502 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3503 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3504 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3505 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003506 def : Pat<(v16f32 (X86vzload addr:$src)),
3507 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003508 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3509 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3510 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003511 def : Pat<(v8f64 (X86vzload addr:$src)),
3512 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003513 }
3514 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3515 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3516 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3517 FR32X:$src)), sub_xmm)>;
3518 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3519 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3520 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3521 FR64X:$src)), sub_xmm)>;
3522 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3523 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003524 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003525
3526 // Move low f64 and clear high bits.
3527 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3528 (SUBREG_TO_REG (i32 0),
3529 (VMOVSDZrr (v2f64 (V_SET0)),
3530 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003531 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3532 (SUBREG_TO_REG (i32 0),
3533 (VMOVSDZrr (v2f64 (V_SET0)),
3534 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003535
3536 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3537 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3538 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003539 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3540 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3541 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003542
3543 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003544 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545 addr:$dst),
3546 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003547
3548 // Shuffle with VMOVSS
3549 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3550 (VMOVSSZrr (v4i32 VR128X:$src1),
3551 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3552 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3553 (VMOVSSZrr (v4f32 VR128X:$src1),
3554 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3555
3556 // 256-bit variants
3557 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3558 (SUBREG_TO_REG (i32 0),
3559 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3560 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3561 sub_xmm)>;
3562 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3563 (SUBREG_TO_REG (i32 0),
3564 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3565 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3566 sub_xmm)>;
3567
3568 // Shuffle with VMOVSD
3569 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3570 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3571 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3572 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3573 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3574 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3575 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3576 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3577
3578 // 256-bit variants
3579 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3580 (SUBREG_TO_REG (i32 0),
3581 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3582 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3583 sub_xmm)>;
3584 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3585 (SUBREG_TO_REG (i32 0),
3586 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3587 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3588 sub_xmm)>;
3589
3590 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3591 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3592 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3593 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3594 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3595 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3596 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3597 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3598}
3599
3600let AddedComplexity = 15 in
3601def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3602 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003603 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003604 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003605 (v2i64 VR128X:$src))))],
3606 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3607
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003608let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003609 let AddedComplexity = 15 in {
3610 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3611 (VMOVDI2PDIZrr GR32:$src)>;
3612
3613 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3614 (VMOV64toPQIZrr GR64:$src)>;
3615
3616 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3617 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3618 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003619
3620 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3621 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3622 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003623 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003624 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3625 let AddedComplexity = 20 in {
3626 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3627 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003628 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3629 (VMOVDI2PDIZrm addr:$src)>;
3630 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3631 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003632 def : Pat<(v4i32 (X86vzload addr:$src)),
3633 (VMOVDI2PDIZrm addr:$src)>;
3634 def : Pat<(v8i32 (X86vzload addr:$src)),
3635 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003636 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003637 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003638 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003639 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003640 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003641 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003642 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003643 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003644 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003645
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003646 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3647 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3648 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3649 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003650 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3651 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3652 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3653
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003654 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003655 def : Pat<(v16i32 (X86vzload addr:$src)),
3656 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003657 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003658 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003659}
3660
3661def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3662 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3663
3664def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3665 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3666
3667def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3668 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3669
3670def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3671 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3672
3673//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003674// AVX-512 - Non-temporals
3675//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003676let SchedRW = [WriteLoad] in {
3677 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3678 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3679 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3680 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3681 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003682
Craig Topper2f90c1f2016-06-07 07:27:57 +00003683 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003684 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003685 (ins i256mem:$src),
3686 "vmovntdqa\t{$src, $dst|$dst, $src}",
3687 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3688 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3689 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003690
Robert Khasanoved882972014-08-13 10:46:00 +00003691 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003692 (ins i128mem:$src),
3693 "vmovntdqa\t{$src, $dst|$dst, $src}",
3694 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3695 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3696 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003697 }
Adam Nemetefd07852014-06-18 16:51:10 +00003698}
3699
Igor Bregerd3341f52016-01-20 13:11:47 +00003700multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3701 PatFrag st_frag = alignednontemporalstore,
3702 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003703 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003704 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003705 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003706 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3707 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003708}
3709
Igor Bregerd3341f52016-01-20 13:11:47 +00003710multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3711 AVX512VLVectorVTInfo VTInfo> {
3712 let Predicates = [HasAVX512] in
3713 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003714
Igor Bregerd3341f52016-01-20 13:11:47 +00003715 let Predicates = [HasAVX512, HasVLX] in {
3716 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3717 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003718 }
3719}
3720
Igor Bregerd3341f52016-01-20 13:11:47 +00003721defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3722defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3723defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003724
Craig Topper707c89c2016-05-08 23:43:17 +00003725let Predicates = [HasAVX512], AddedComplexity = 400 in {
3726 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3727 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3728 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3729 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3730 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3731 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003732
3733 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3734 (VMOVNTDQAZrm addr:$src)>;
3735 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3736 (VMOVNTDQAZrm addr:$src)>;
3737 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3738 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003739 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003740 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003741 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003742 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003743 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003744 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003745}
3746
Craig Topperc41320d2016-05-08 23:08:45 +00003747let Predicates = [HasVLX], AddedComplexity = 400 in {
3748 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3749 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3750 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3751 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3752 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3753 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3754
Simon Pilgrim9a896232016-06-07 13:34:24 +00003755 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3756 (VMOVNTDQAZ256rm addr:$src)>;
3757 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3758 (VMOVNTDQAZ256rm addr:$src)>;
3759 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3760 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003761 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003762 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003763 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003764 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003765 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003766 (VMOVNTDQAZ256rm addr:$src)>;
3767
Craig Topperc41320d2016-05-08 23:08:45 +00003768 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3769 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3770 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3771 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3772 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3773 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003774
3775 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3776 (VMOVNTDQAZ128rm addr:$src)>;
3777 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3778 (VMOVNTDQAZ128rm addr:$src)>;
3779 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3780 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003781 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003782 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003783 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003784 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003785 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003786 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003787}
3788
Adam Nemet7f62b232014-06-10 16:39:53 +00003789//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003790// AVX-512 - Integer arithmetic
3791//
3792multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003793 X86VectorVTInfo _, OpndItins itins,
3794 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003795 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003796 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003797 "$src2, $src1", "$src1, $src2",
3798 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003799 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003800 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003801
Craig Toppere1cac152016-06-07 07:27:54 +00003802 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3803 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3804 "$src2, $src1", "$src1, $src2",
3805 (_.VT (OpNode _.RC:$src1,
3806 (bitconvert (_.LdFrag addr:$src2)))),
3807 itins.rm>,
3808 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003809}
3810
3811multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3812 X86VectorVTInfo _, OpndItins itins,
3813 bit IsCommutable = 0> :
3814 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003815 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3816 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3817 "${src2}"##_.BroadcastStr##", $src1",
3818 "$src1, ${src2}"##_.BroadcastStr,
3819 (_.VT (OpNode _.RC:$src1,
3820 (X86VBroadcast
3821 (_.ScalarLdFrag addr:$src2)))),
3822 itins.rm>,
3823 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003824}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003825
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003826multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3827 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3828 Predicate prd, bit IsCommutable = 0> {
3829 let Predicates = [prd] in
3830 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3831 IsCommutable>, EVEX_V512;
3832
3833 let Predicates = [prd, HasVLX] in {
3834 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3835 IsCommutable>, EVEX_V256;
3836 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3837 IsCommutable>, EVEX_V128;
3838 }
3839}
3840
Robert Khasanov545d1b72014-10-14 14:36:19 +00003841multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3842 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3843 Predicate prd, bit IsCommutable = 0> {
3844 let Predicates = [prd] in
3845 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3846 IsCommutable>, EVEX_V512;
3847
3848 let Predicates = [prd, HasVLX] in {
3849 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3850 IsCommutable>, EVEX_V256;
3851 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3852 IsCommutable>, EVEX_V128;
3853 }
3854}
3855
3856multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3857 OpndItins itins, Predicate prd,
3858 bit IsCommutable = 0> {
3859 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3860 itins, prd, IsCommutable>,
3861 VEX_W, EVEX_CD8<64, CD8VF>;
3862}
3863
3864multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3865 OpndItins itins, Predicate prd,
3866 bit IsCommutable = 0> {
3867 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3868 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3869}
3870
3871multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3872 OpndItins itins, Predicate prd,
3873 bit IsCommutable = 0> {
3874 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3875 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3876}
3877
3878multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3879 OpndItins itins, Predicate prd,
3880 bit IsCommutable = 0> {
3881 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3882 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3883}
3884
3885multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3886 SDNode OpNode, OpndItins itins, Predicate prd,
3887 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003888 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003889 IsCommutable>;
3890
Igor Bregerf2460112015-07-26 14:41:44 +00003891 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003892 IsCommutable>;
3893}
3894
3895multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3896 SDNode OpNode, OpndItins itins, Predicate prd,
3897 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003898 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003899 IsCommutable>;
3900
Igor Bregerf2460112015-07-26 14:41:44 +00003901 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003902 IsCommutable>;
3903}
3904
3905multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3906 bits<8> opc_d, bits<8> opc_q,
3907 string OpcodeStr, SDNode OpNode,
3908 OpndItins itins, bit IsCommutable = 0> {
3909 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3910 itins, HasAVX512, IsCommutable>,
3911 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3912 itins, HasBWI, IsCommutable>;
3913}
3914
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003915multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003916 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003917 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3918 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003919 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003920 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003921 "$src2, $src1","$src1, $src2",
3922 (_Dst.VT (OpNode
3923 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003924 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003925 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003926 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003927 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3928 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3929 "$src2, $src1", "$src1, $src2",
3930 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3931 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003932 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003933 AVX512BIBase, EVEX_4V;
3934
3935 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003936 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003937 OpcodeStr,
3938 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003939 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003940 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3941 (_Brdct.VT (X86VBroadcast
3942 (_Brdct.ScalarLdFrag addr:$src2)))))),
3943 itins.rm>,
3944 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003945}
3946
Robert Khasanov545d1b72014-10-14 14:36:19 +00003947defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3948 SSE_INTALU_ITINS_P, 1>;
3949defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3950 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003951defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3952 SSE_INTALU_ITINS_P, HasBWI, 1>;
3953defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3954 SSE_INTALU_ITINS_P, HasBWI, 0>;
3955defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003956 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003957defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003958 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003959defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003960 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003961defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003962 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003963defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003964 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003965defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003966 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003967defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003968 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003969defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003970 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003971defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003972 SSE_INTALU_ITINS_P, HasBWI, 1>;
3973
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003974multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003975 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3976 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3977 let Predicates = [prd] in
3978 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3979 _SrcVTInfo.info512, _DstVTInfo.info512,
3980 v8i64_info, IsCommutable>,
3981 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3982 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003983 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003984 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003985 v4i64x_info, IsCommutable>,
3986 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003987 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003988 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003989 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003990 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3991 }
Michael Liao66233b72015-08-06 09:06:20 +00003992}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003993
3994defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003995 avx512vl_i32_info, avx512vl_i64_info,
3996 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003997defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003998 avx512vl_i32_info, avx512vl_i64_info,
3999 X86pmuludq, HasAVX512, 1>;
4000defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4001 avx512vl_i8_info, avx512vl_i8_info,
4002 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004003
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004004multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4005 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004006 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4007 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4008 OpcodeStr,
4009 "${src2}"##_Src.BroadcastStr##", $src1",
4010 "$src1, ${src2}"##_Src.BroadcastStr,
4011 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4012 (_Src.VT (X86VBroadcast
4013 (_Src.ScalarLdFrag addr:$src2))))))>,
4014 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004015}
4016
Michael Liao66233b72015-08-06 09:06:20 +00004017multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4018 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004019 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004020 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004021 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004022 "$src2, $src1","$src1, $src2",
4023 (_Dst.VT (OpNode
4024 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004025 (_Src.VT _Src.RC:$src2))),
4026 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004027 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004028 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4029 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4030 "$src2, $src1", "$src1, $src2",
4031 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4032 (bitconvert (_Src.LdFrag addr:$src2))))>,
4033 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004034}
4035
4036multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4037 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004038 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004039 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4040 v32i16_info>,
4041 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4042 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004043 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004044 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4045 v16i16x_info>,
4046 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4047 v16i16x_info>, EVEX_V256;
4048 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4049 v8i16x_info>,
4050 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4051 v8i16x_info>, EVEX_V128;
4052 }
4053}
4054multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4055 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004056 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004057 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4058 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004059 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004060 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4061 v32i8x_info>, EVEX_V256;
4062 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4063 v16i8x_info>, EVEX_V128;
4064 }
4065}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004066
4067multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4068 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004069 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004070 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004071 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004072 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004073 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004074 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004075 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004076 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004077 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004078 }
4079}
4080
Craig Topperb6da6542016-05-01 17:38:32 +00004081defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4082defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4083defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4084defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004085
Craig Topper5acb5a12016-05-01 06:24:57 +00004086defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4087 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4088defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004089 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004090
Igor Bregerf2460112015-07-26 14:41:44 +00004091defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004092 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004093defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004094 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004095defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004096 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004097
Igor Bregerf2460112015-07-26 14:41:44 +00004098defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004099 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004100defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004101 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004102defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004103 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004104
Igor Bregerf2460112015-07-26 14:41:44 +00004105defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004106 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004107defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004108 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004109defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004110 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004111
Igor Bregerf2460112015-07-26 14:41:44 +00004112defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004113 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004114defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004115 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004116defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004117 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004118
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004119// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4120let Predicates = [HasDQI, NoVLX] in {
4121 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4122 (EXTRACT_SUBREG
4123 (VPMULLQZrr
4124 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4125 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4126 sub_ymm)>;
4127
4128 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4129 (EXTRACT_SUBREG
4130 (VPMULLQZrr
4131 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4132 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4133 sub_xmm)>;
4134}
4135
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004136//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004137// AVX-512 Logical Instructions
4138//===----------------------------------------------------------------------===//
4139
Craig Topperabe80cc2016-08-28 06:06:28 +00004140multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4141 X86VectorVTInfo _, OpndItins itins,
4142 bit IsCommutable = 0> {
4143 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4144 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4145 "$src2, $src1", "$src1, $src2",
4146 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4147 (bitconvert (_.VT _.RC:$src2)))),
4148 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4149 _.RC:$src2)))),
4150 itins.rr, IsCommutable>,
4151 AVX512BIBase, EVEX_4V;
4152
4153 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4154 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4155 "$src2, $src1", "$src1, $src2",
4156 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4157 (bitconvert (_.LdFrag addr:$src2)))),
4158 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4159 (bitconvert (_.LdFrag addr:$src2)))))),
4160 itins.rm>,
4161 AVX512BIBase, EVEX_4V;
4162}
4163
4164multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4165 X86VectorVTInfo _, OpndItins itins,
4166 bit IsCommutable = 0> :
4167 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4168 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4169 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4170 "${src2}"##_.BroadcastStr##", $src1",
4171 "$src1, ${src2}"##_.BroadcastStr,
4172 (_.i64VT (OpNode _.RC:$src1,
4173 (bitconvert
4174 (_.VT (X86VBroadcast
4175 (_.ScalarLdFrag addr:$src2)))))),
4176 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4177 (bitconvert
4178 (_.VT (X86VBroadcast
4179 (_.ScalarLdFrag addr:$src2)))))))),
4180 itins.rm>,
4181 AVX512BIBase, EVEX_4V, EVEX_B;
4182}
4183
4184multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4185 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4186 Predicate prd, bit IsCommutable = 0> {
4187 let Predicates = [prd] in
4188 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4189 IsCommutable>, EVEX_V512;
4190
4191 let Predicates = [prd, HasVLX] in {
4192 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4193 IsCommutable>, EVEX_V256;
4194 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4195 IsCommutable>, EVEX_V128;
4196 }
4197}
4198
4199multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4200 OpndItins itins, Predicate prd,
4201 bit IsCommutable = 0> {
4202 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4203 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4204}
4205
4206multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4207 OpndItins itins, Predicate prd,
4208 bit IsCommutable = 0> {
4209 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4210 itins, prd, IsCommutable>,
4211 VEX_W, EVEX_CD8<64, CD8VF>;
4212}
4213
4214multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4215 SDNode OpNode, OpndItins itins, Predicate prd,
4216 bit IsCommutable = 0> {
4217 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4218 IsCommutable>;
4219
4220 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4221 IsCommutable>;
4222}
4223
4224defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004225 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004226defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004227 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004228defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004229 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004230defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004231 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004232
4233//===----------------------------------------------------------------------===//
4234// AVX-512 FP arithmetic
4235//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004236multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4237 SDNode OpNode, SDNode VecNode, OpndItins itins,
4238 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004239 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004240 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4241 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4242 "$src2, $src1", "$src1, $src2",
4243 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4244 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004245 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004246
4247 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004248 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004249 "$src2, $src1", "$src1, $src2",
4250 (VecNode (_.VT _.RC:$src1),
4251 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4252 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004253 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004254 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004255 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004256 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004257 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4258 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004259 itins.rr> {
4260 let isCommutable = IsCommutable;
4261 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004262 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004263 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004264 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4265 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004266 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004267 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004268 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004269}
4270
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004271multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004272 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004273 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004274 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4275 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4276 "$rc, $src2, $src1", "$src1, $src2, $rc",
4277 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004278 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004279 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004280}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004281multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4282 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004283 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004284 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4285 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004286 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004287 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004288 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004289}
4290
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004291multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4292 SDNode VecNode,
4293 SizeItins itins, bit IsCommutable> {
4294 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4295 itins.s, IsCommutable>,
4296 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4297 itins.s, IsCommutable>,
4298 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4299 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4300 itins.d, IsCommutable>,
4301 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4302 itins.d, IsCommutable>,
4303 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4304}
4305
4306multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4307 SDNode VecNode,
4308 SizeItins itins, bit IsCommutable> {
4309 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4310 itins.s, IsCommutable>,
4311 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4312 itins.s, IsCommutable>,
4313 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4314 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4315 itins.d, IsCommutable>,
4316 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4317 itins.d, IsCommutable>,
4318 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4319}
4320defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004321defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004322defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004323defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004324defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4325defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4326
4327// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4328// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4329multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4330 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004331 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004332 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4333 (ins _.FRC:$src1, _.FRC:$src2),
4334 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4335 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004336 itins.rr> {
4337 let isCommutable = 1;
4338 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004339 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4340 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4341 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4342 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4343 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4344 }
4345}
4346defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4347 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4348 EVEX_CD8<32, CD8VT1>;
4349
4350defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4351 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4352 EVEX_CD8<64, CD8VT1>;
4353
4354defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4355 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4356 EVEX_CD8<32, CD8VT1>;
4357
4358defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4359 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4360 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004361
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004362multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004363 X86VectorVTInfo _, OpndItins itins,
4364 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004365 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004366 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4367 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4368 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004369 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4370 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004371 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4372 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4373 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004374 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4375 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004376 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4377 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4378 "${src2}"##_.BroadcastStr##", $src1",
4379 "$src1, ${src2}"##_.BroadcastStr,
4380 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004381 (_.ScalarLdFrag addr:$src2)))),
4382 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004383 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004384}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004385
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004386multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004387 X86VectorVTInfo _> {
4388 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004389 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4390 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4391 "$rc, $src2, $src1", "$src1, $src2, $rc",
4392 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4393 EVEX_4V, EVEX_B, EVEX_RC;
4394}
4395
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004396
4397multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004398 X86VectorVTInfo _> {
4399 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004400 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4401 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4402 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4403 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4404 EVEX_4V, EVEX_B;
4405}
4406
Michael Liao66233b72015-08-06 09:06:20 +00004407multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004408 Predicate prd, SizeItins itins,
4409 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004410 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004411 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004412 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004413 EVEX_CD8<32, CD8VF>;
4414 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004415 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004416 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004417 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004418
Robert Khasanov595e5982014-10-29 15:43:02 +00004419 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004420 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004421 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004422 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004423 EVEX_CD8<32, CD8VF>;
4424 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004425 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004426 EVEX_CD8<32, CD8VF>;
4427 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004428 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004429 EVEX_CD8<64, CD8VF>;
4430 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004431 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004432 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004433 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004434}
4435
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004436multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004437 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004438 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004439 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004440 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4441}
4442
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004443multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004444 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004445 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004446 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004447 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4448}
4449
Craig Topper9433f972016-08-02 06:16:53 +00004450defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4451 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004452 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004453defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4454 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004455 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004456defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004457 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004458defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004459 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004460defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4461 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004462 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004463defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4464 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004465 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004466let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004467 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4468 SSE_ALU_ITINS_P, 1>;
4469 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4470 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004471}
Craig Topper9433f972016-08-02 06:16:53 +00004472defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4473 SSE_ALU_ITINS_P, 1>;
4474defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4475 SSE_ALU_ITINS_P, 0>;
4476defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4477 SSE_ALU_ITINS_P, 1>;
4478defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4479 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004480
Craig Topper8f6827c2016-08-31 05:37:52 +00004481// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004482multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4483 X86VectorVTInfo _, Predicate prd> {
4484let Predicates = [prd] in {
4485 // Masked register-register logical operations.
4486 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4487 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4488 _.RC:$src0)),
4489 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4490 _.RC:$src1, _.RC:$src2)>;
4491 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4492 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4493 _.ImmAllZerosV)),
4494 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4495 _.RC:$src2)>;
4496 // Masked register-memory logical operations.
4497 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4498 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4499 (load addr:$src2)))),
4500 _.RC:$src0)),
4501 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4502 _.RC:$src1, addr:$src2)>;
4503 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4504 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4505 _.ImmAllZerosV)),
4506 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4507 addr:$src2)>;
4508 // Register-broadcast logical operations.
4509 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4510 (bitconvert (_.VT (X86VBroadcast
4511 (_.ScalarLdFrag addr:$src2)))))),
4512 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4513 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4514 (bitconvert
4515 (_.i64VT (OpNode _.RC:$src1,
4516 (bitconvert (_.VT
4517 (X86VBroadcast
4518 (_.ScalarLdFrag addr:$src2))))))),
4519 _.RC:$src0)),
4520 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4521 _.RC:$src1, addr:$src2)>;
4522 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4523 (bitconvert
4524 (_.i64VT (OpNode _.RC:$src1,
4525 (bitconvert (_.VT
4526 (X86VBroadcast
4527 (_.ScalarLdFrag addr:$src2))))))),
4528 _.ImmAllZerosV)),
4529 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4530 _.RC:$src1, addr:$src2)>;
4531}
Craig Topper8f6827c2016-08-31 05:37:52 +00004532}
4533
Craig Topper45d65032016-09-02 05:29:13 +00004534multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4535 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4536 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4537 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4538 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4539 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4540 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004541}
4542
Craig Topper45d65032016-09-02 05:29:13 +00004543defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4544defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4545defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4546defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4547
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004548multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4549 X86VectorVTInfo _> {
4550 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4551 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4552 "$src2, $src1", "$src1, $src2",
4553 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004554 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4555 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4556 "$src2, $src1", "$src1, $src2",
4557 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4558 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4559 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4560 "${src2}"##_.BroadcastStr##", $src1",
4561 "$src1, ${src2}"##_.BroadcastStr,
4562 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4563 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4564 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004565}
4566
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004567multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4568 X86VectorVTInfo _> {
4569 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4570 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4571 "$src2, $src1", "$src1, $src2",
4572 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004573 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4574 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4575 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004576 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004577 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4578 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004579}
4580
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004581multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004582 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004583 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4584 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004585 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004586 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4587 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004588 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4589 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004590 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004591 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4592 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004593 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4594
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004595 // Define only if AVX512VL feature is present.
4596 let Predicates = [HasVLX] in {
4597 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4598 EVEX_V128, EVEX_CD8<32, CD8VF>;
4599 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4600 EVEX_V256, EVEX_CD8<32, CD8VF>;
4601 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4602 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4603 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4604 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4605 }
4606}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004607defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004608
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004609//===----------------------------------------------------------------------===//
4610// AVX-512 VPTESTM instructions
4611//===----------------------------------------------------------------------===//
4612
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004613multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4614 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004615 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004616 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4617 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4618 "$src2, $src1", "$src1, $src2",
4619 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4620 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004621 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4622 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4623 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004624 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004625 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4626 EVEX_4V,
4627 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004628}
4629
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004630multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4631 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004632 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4633 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4634 "${src2}"##_.BroadcastStr##", $src1",
4635 "$src1, ${src2}"##_.BroadcastStr,
4636 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4637 (_.ScalarLdFrag addr:$src2))))>,
4638 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004639}
Igor Bregerfca0a342016-01-28 13:19:25 +00004640
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004641// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004642multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4643 X86VectorVTInfo _, string Suffix> {
4644 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4645 (_.KVT (COPY_TO_REGCLASS
4646 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004647 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004648 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004649 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004650 _.RC:$src2, _.SubRegIdx)),
4651 _.KRC))>;
4652}
4653
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004654multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004655 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004656 let Predicates = [HasAVX512] in
4657 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4658 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4659
4660 let Predicates = [HasAVX512, HasVLX] in {
4661 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4662 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4663 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4664 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4665 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004666 let Predicates = [HasAVX512, NoVLX] in {
4667 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4668 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004669 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004670}
4671
4672multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4673 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004674 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004675 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004676 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004677}
4678
4679multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4680 SDNode OpNode> {
4681 let Predicates = [HasBWI] in {
4682 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4683 EVEX_V512, VEX_W;
4684 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4685 EVEX_V512;
4686 }
4687 let Predicates = [HasVLX, HasBWI] in {
4688
4689 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4690 EVEX_V256, VEX_W;
4691 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4692 EVEX_V128, VEX_W;
4693 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4694 EVEX_V256;
4695 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4696 EVEX_V128;
4697 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004698
Igor Bregerfca0a342016-01-28 13:19:25 +00004699 let Predicates = [HasAVX512, NoVLX] in {
4700 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4701 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4702 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4703 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004704 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004705
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004706}
4707
4708multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4709 SDNode OpNode> :
4710 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4711 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4712
4713defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4714defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004715
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004716
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004717//===----------------------------------------------------------------------===//
4718// AVX-512 Shift instructions
4719//===----------------------------------------------------------------------===//
4720multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004721 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004722 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004723 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004724 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004725 "$src2, $src1", "$src1, $src2",
4726 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004727 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004728 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004729 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004730 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004731 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4732 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004733 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004734 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004735}
4736
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004737multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4738 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004739 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004740 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4741 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4742 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4743 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004744 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004745}
4746
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004747multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004748 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004749 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004750 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004751 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4752 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4753 "$src2, $src1", "$src1, $src2",
4754 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004755 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004756 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4757 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4758 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004759 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004760 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004761 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004762 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004763}
4764
Cameron McInally5fb084e2014-12-11 17:13:05 +00004765multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004766 ValueType SrcVT, PatFrag bc_frag,
4767 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4768 let Predicates = [prd] in
4769 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4770 VTInfo.info512>, EVEX_V512,
4771 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4772 let Predicates = [prd, HasVLX] in {
4773 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4774 VTInfo.info256>, EVEX_V256,
4775 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4776 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4777 VTInfo.info128>, EVEX_V128,
4778 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4779 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004780}
4781
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004782multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4783 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004784 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004785 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004786 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004787 avx512vl_i64_info, HasAVX512>, VEX_W;
4788 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4789 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004790}
4791
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004792multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4793 string OpcodeStr, SDNode OpNode,
4794 AVX512VLVectorVTInfo VTInfo> {
4795 let Predicates = [HasAVX512] in
4796 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4797 VTInfo.info512>,
4798 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4799 VTInfo.info512>, EVEX_V512;
4800 let Predicates = [HasAVX512, HasVLX] in {
4801 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4802 VTInfo.info256>,
4803 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4804 VTInfo.info256>, EVEX_V256;
4805 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4806 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004807 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004808 VTInfo.info128>, EVEX_V128;
4809 }
4810}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004811
Michael Liao66233b72015-08-06 09:06:20 +00004812multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004813 Format ImmFormR, Format ImmFormM,
4814 string OpcodeStr, SDNode OpNode> {
4815 let Predicates = [HasBWI] in
4816 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4817 v32i16_info>, EVEX_V512;
4818 let Predicates = [HasVLX, HasBWI] in {
4819 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4820 v16i16x_info>, EVEX_V256;
4821 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4822 v8i16x_info>, EVEX_V128;
4823 }
4824}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004825
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004826multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4827 Format ImmFormR, Format ImmFormM,
4828 string OpcodeStr, SDNode OpNode> {
4829 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4830 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4831 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4832 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4833}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004834
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004835defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004836 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004837
4838defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004839 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004840
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004841defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004842 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004843
Michael Zuckerman298a6802016-01-13 12:39:33 +00004844defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004845defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004846
4847defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4848defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4849defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004850
4851//===-------------------------------------------------------------------===//
4852// Variable Bit Shifts
4853//===-------------------------------------------------------------------===//
4854multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004855 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004856 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004857 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4858 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4859 "$src2, $src1", "$src1, $src2",
4860 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004861 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004862 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4863 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4864 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004865 (_.VT (OpNode _.RC:$src1,
4866 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004867 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004868 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004869 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004870}
4871
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004872multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4873 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004874 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004875 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4876 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4877 "${src2}"##_.BroadcastStr##", $src1",
4878 "$src1, ${src2}"##_.BroadcastStr,
4879 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4880 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004881 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004882 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4883}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004884multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4885 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004886 let Predicates = [HasAVX512] in
4887 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4888 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4889
4890 let Predicates = [HasAVX512, HasVLX] in {
4891 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4892 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4893 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4894 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4895 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004896}
4897
4898multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4899 SDNode OpNode> {
4900 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004901 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004902 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004903 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004904}
4905
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004906// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004907multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4908 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004909 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004910 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004911 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004912 (!cast<Instruction>(NAME#"WZrr")
4913 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4914 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4915 sub_ymm)>;
4916
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004917 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004918 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004919 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004920 (!cast<Instruction>(NAME#"WZrr")
4921 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4922 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4923 sub_xmm)>;
4924 }
4925}
4926
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004927multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4928 SDNode OpNode> {
4929 let Predicates = [HasBWI] in
4930 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4931 EVEX_V512, VEX_W;
4932 let Predicates = [HasVLX, HasBWI] in {
4933
4934 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4935 EVEX_V256, VEX_W;
4936 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4937 EVEX_V128, VEX_W;
4938 }
4939}
4940
4941defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004942 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4943 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004944
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004945defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004946 avx512_var_shift_w<0x11, "vpsravw", sra>,
4947 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004948
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004949defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004950 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4951 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004952defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4953defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004954
Craig Topper05629d02016-07-24 07:32:45 +00004955// Special handing for handling VPSRAV intrinsics.
4956multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4957 list<Predicate> p> {
4958 let Predicates = p in {
4959 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4960 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4961 _.RC:$src2)>;
4962 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4963 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4964 _.RC:$src1, addr:$src2)>;
4965 let AddedComplexity = 20 in {
4966 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4967 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4968 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4969 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4970 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4971 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4972 _.RC:$src0)),
4973 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4974 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4975 }
4976 let AddedComplexity = 30 in {
4977 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4978 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4979 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4980 _.RC:$src1, _.RC:$src2)>;
4981 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4982 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4983 _.ImmAllZerosV)),
4984 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4985 _.RC:$src1, addr:$src2)>;
4986 }
4987 }
4988}
4989
4990multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4991 list<Predicate> p> :
4992 avx512_var_shift_int_lowering<InstrStr, _, p> {
4993 let Predicates = p in {
4994 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4995 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4996 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4997 _.RC:$src1, addr:$src2)>;
4998 let AddedComplexity = 20 in
4999 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5000 (X86vsrav _.RC:$src1,
5001 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5002 _.RC:$src0)),
5003 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5004 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
5005 let AddedComplexity = 30 in
5006 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5007 (X86vsrav _.RC:$src1,
5008 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5009 _.ImmAllZerosV)),
5010 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5011 _.RC:$src1, addr:$src2)>;
5012 }
5013}
5014
5015defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5016defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5017defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5018defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5019defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5020defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5021defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5022defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5023defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5024
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005025//===-------------------------------------------------------------------===//
5026// 1-src variable permutation VPERMW/D/Q
5027//===-------------------------------------------------------------------===//
5028multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5029 AVX512VLVectorVTInfo _> {
5030 let Predicates = [HasAVX512] in
5031 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5032 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5033
5034 let Predicates = [HasAVX512, HasVLX] in
5035 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5036 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5037}
5038
5039multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5040 string OpcodeStr, SDNode OpNode,
5041 AVX512VLVectorVTInfo VTInfo> {
5042 let Predicates = [HasAVX512] in
5043 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5044 VTInfo.info512>,
5045 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5046 VTInfo.info512>, EVEX_V512;
5047 let Predicates = [HasAVX512, HasVLX] in
5048 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5049 VTInfo.info256>,
5050 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5051 VTInfo.info256>, EVEX_V256;
5052}
5053
Michael Zuckermand9cac592016-01-19 17:07:43 +00005054multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5055 Predicate prd, SDNode OpNode,
5056 AVX512VLVectorVTInfo _> {
5057 let Predicates = [prd] in
5058 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5059 EVEX_V512 ;
5060 let Predicates = [HasVLX, prd] in {
5061 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5062 EVEX_V256 ;
5063 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5064 EVEX_V128 ;
5065 }
5066}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005067
Michael Zuckermand9cac592016-01-19 17:07:43 +00005068defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5069 avx512vl_i16_info>, VEX_W;
5070defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5071 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005072
5073defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5074 avx512vl_i32_info>;
5075defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5076 avx512vl_i64_info>, VEX_W;
5077defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5078 avx512vl_f32_info>;
5079defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5080 avx512vl_f64_info>, VEX_W;
5081
5082defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5083 X86VPermi, avx512vl_i64_info>,
5084 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5085defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5086 X86VPermi, avx512vl_f64_info>,
5087 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005088//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005089// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005090//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005091
Igor Breger78741a12015-10-04 07:20:41 +00005092multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5093 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5094 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5095 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5096 "$src2, $src1", "$src1, $src2",
5097 (_.VT (OpNode _.RC:$src1,
5098 (Ctrl.VT Ctrl.RC:$src2)))>,
5099 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005100 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5101 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5102 "$src2, $src1", "$src1, $src2",
5103 (_.VT (OpNode
5104 _.RC:$src1,
5105 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5106 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5107 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5108 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5109 "${src2}"##_.BroadcastStr##", $src1",
5110 "$src1, ${src2}"##_.BroadcastStr,
5111 (_.VT (OpNode
5112 _.RC:$src1,
5113 (Ctrl.VT (X86VBroadcast
5114 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5115 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005116}
5117
5118multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5119 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5120 let Predicates = [HasAVX512] in {
5121 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5122 Ctrl.info512>, EVEX_V512;
5123 }
5124 let Predicates = [HasAVX512, HasVLX] in {
5125 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5126 Ctrl.info128>, EVEX_V128;
5127 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5128 Ctrl.info256>, EVEX_V256;
5129 }
5130}
5131
5132multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5133 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5134
5135 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5136 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5137 X86VPermilpi, _>,
5138 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005139}
5140
Craig Topper05948fb2016-08-02 05:11:15 +00005141let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005142defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5143 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005144let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005145defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5146 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005147//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005148// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5149//===----------------------------------------------------------------------===//
5150
5151defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005152 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005153 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5154defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005155 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005156defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005157 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005158
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005159multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5160 let Predicates = [HasBWI] in
5161 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5162
5163 let Predicates = [HasVLX, HasBWI] in {
5164 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5165 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5166 }
5167}
5168
5169defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5170
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005171//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005172// Move Low to High and High to Low packed FP Instructions
5173//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005174def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5175 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005176 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005177 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5178 IIC_SSE_MOV_LH>, EVEX_4V;
5179def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5180 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005181 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005182 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5183 IIC_SSE_MOV_LH>, EVEX_4V;
5184
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005185let Predicates = [HasAVX512] in {
5186 // MOVLHPS patterns
5187 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5188 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5189 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5190 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005191
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005192 // MOVHLPS patterns
5193 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5194 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5195}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005196
5197//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005198// VMOVHPS/PD VMOVLPS Instructions
5199// All patterns was taken from SSS implementation.
5200//===----------------------------------------------------------------------===//
5201multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5202 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005203 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5204 (ins _.RC:$src1, f64mem:$src2),
5205 !strconcat(OpcodeStr,
5206 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5207 [(set _.RC:$dst,
5208 (OpNode _.RC:$src1,
5209 (_.VT (bitconvert
5210 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5211 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005212}
5213
5214defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5215 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5216defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5217 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5218defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5219 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5220defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5221 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5222
5223let Predicates = [HasAVX512] in {
5224 // VMOVHPS patterns
5225 def : Pat<(X86Movlhps VR128X:$src1,
5226 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5227 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5228 def : Pat<(X86Movlhps VR128X:$src1,
5229 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5230 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5231 // VMOVHPD patterns
5232 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5233 (scalar_to_vector (loadf64 addr:$src2)))),
5234 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5235 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5236 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5237 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5238 // VMOVLPS patterns
5239 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5240 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5241 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5242 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5243 // VMOVLPD patterns
5244 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5245 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5246 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5247 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5248 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5249 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5250 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5251}
5252
Igor Bregerb6b27af2015-11-10 07:09:07 +00005253def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5254 (ins f64mem:$dst, VR128X:$src),
5255 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005256 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005257 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5258 (bc_v2f64 (v4f32 VR128X:$src))),
5259 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5260 EVEX, EVEX_CD8<32, CD8VT2>;
5261def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5262 (ins f64mem:$dst, VR128X:$src),
5263 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005264 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005265 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5266 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5267 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5268def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5269 (ins f64mem:$dst, VR128X:$src),
5270 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005271 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005272 (iPTR 0))), addr:$dst)],
5273 IIC_SSE_MOV_LH>,
5274 EVEX, EVEX_CD8<32, CD8VT2>;
5275def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5276 (ins f64mem:$dst, VR128X:$src),
5277 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005278 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005279 (iPTR 0))), addr:$dst)],
5280 IIC_SSE_MOV_LH>,
5281 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005282
Igor Bregerb6b27af2015-11-10 07:09:07 +00005283let Predicates = [HasAVX512] in {
5284 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005285 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005286 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5287 (iPTR 0))), addr:$dst),
5288 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5289 // VMOVLPS patterns
5290 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5291 addr:$src1),
5292 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5293 def : Pat<(store (v4i32 (X86Movlps
5294 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5295 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5296 // VMOVLPD patterns
5297 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5298 addr:$src1),
5299 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5300 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5301 addr:$src1),
5302 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5303}
5304//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005305// FMA - Fused Multiply Operations
5306//
Adam Nemet26371ce2014-10-24 00:02:55 +00005307
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005308multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005309 X86VectorVTInfo _, string Suff> {
5310 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005311 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005312 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005313 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005314 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005315 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005316
Craig Toppere1cac152016-06-07 07:27:54 +00005317 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5318 (ins _.RC:$src2, _.MemOp:$src3),
5319 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005320 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005321 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005322
Craig Toppere1cac152016-06-07 07:27:54 +00005323 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5324 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5325 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5326 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005327 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005328 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005329 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005330 }
Craig Topper318e40b2016-07-25 07:20:31 +00005331
5332 // Additional pattern for folding broadcast nodes in other orders.
5333 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5334 (OpNode _.RC:$src1, _.RC:$src2,
5335 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5336 _.RC:$src1)),
5337 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5338 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005339}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005340
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005341multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005342 X86VectorVTInfo _, string Suff> {
5343 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005344 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005345 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5346 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005347 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005348 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005349}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005350
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005351multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005352 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5353 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005354 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005355 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5356 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5357 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005358 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005359 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005360 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005361 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005362 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005363 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005364 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005365}
5366
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005367multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005368 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005369 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005370 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005371 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005372 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005373}
5374
5375defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5376defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5377defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5378defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5379defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5380defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5381
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005382
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005383multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005384 X86VectorVTInfo _, string Suff> {
5385 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005386 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5387 (ins _.RC:$src2, _.RC:$src3),
5388 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005389 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005390 AVX512FMA3Base;
5391
Craig Toppere1cac152016-06-07 07:27:54 +00005392 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5393 (ins _.RC:$src2, _.MemOp:$src3),
5394 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005395 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005396 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005397
Craig Toppere1cac152016-06-07 07:27:54 +00005398 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5399 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5400 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5401 "$src2, ${src3}"##_.BroadcastStr,
5402 (_.VT (OpNode _.RC:$src2,
5403 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005404 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005405 }
Craig Topper318e40b2016-07-25 07:20:31 +00005406
5407 // Additional patterns for folding broadcast nodes in other orders.
5408 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5409 _.RC:$src2, _.RC:$src1)),
5410 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5411 _.RC:$src2, addr:$src3)>;
5412 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5413 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5414 _.RC:$src2, _.RC:$src1),
5415 _.RC:$src1)),
5416 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5417 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5418 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5419 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5420 _.RC:$src2, _.RC:$src1),
5421 _.ImmAllZerosV)),
5422 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5423 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005424}
5425
5426multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005427 X86VectorVTInfo _, string Suff> {
5428 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005429 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5430 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5431 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005432 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005433 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005434}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005435
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005436multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005437 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5438 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005439 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005440 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5441 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5442 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005443 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005444 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005445 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005446 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005447 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005448 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005449 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005450}
5451
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005452multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005453 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005454 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005455 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005456 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005457 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005458}
5459
5460defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5461defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5462defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5463defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5464defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5465defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5466
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005467multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005468 X86VectorVTInfo _, string Suff> {
5469 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005470 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005471 (ins _.RC:$src2, _.RC:$src3),
5472 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005473 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005474 AVX512FMA3Base;
5475
Craig Toppere1cac152016-06-07 07:27:54 +00005476 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005477 (ins _.RC:$src2, _.MemOp:$src3),
5478 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005479 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005480 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005481
Craig Toppere1cac152016-06-07 07:27:54 +00005482 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005483 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5484 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5485 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005486 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005487 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005488 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005489 }
Craig Topper318e40b2016-07-25 07:20:31 +00005490
5491 // Additional patterns for folding broadcast nodes in other orders.
5492 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5493 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5494 _.RC:$src1, _.RC:$src2),
5495 _.RC:$src1)),
5496 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5497 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005498}
5499
5500multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005501 X86VectorVTInfo _, string Suff> {
5502 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005503 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005504 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5505 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005506 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005507 AVX512FMA3Base, EVEX_B, EVEX_RC;
5508}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005509
5510multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005511 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5512 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005513 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005514 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5515 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5516 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005517 }
5518 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005519 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005520 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005521 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005522 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5523 }
5524}
5525
5526multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005527 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005528 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005529 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005530 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005531 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005532}
5533
5534defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5535defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5536defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5537defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5538defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5539defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005540
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005541// Scalar FMA
5542let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005543multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5544 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5545 dag RHS_r, dag RHS_m > {
5546 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5547 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005548 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005549
Craig Toppere1cac152016-06-07 07:27:54 +00005550 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5551 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005552 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005553
5554 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5555 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005556 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005557 AVX512FMA3Base, EVEX_B, EVEX_RC;
5558
Craig Toppereafdbec2016-08-13 06:48:41 +00005559 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005560 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5561 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5562 !strconcat(OpcodeStr,
5563 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5564 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005565 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5566 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5567 !strconcat(OpcodeStr,
5568 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5569 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005570 }// isCodeGenOnly = 1
5571}
5572}// Constraints = "$src1 = $dst"
5573
5574multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5575 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5576 string SUFF> {
5577
Craig Topper2dca3b22016-07-24 08:26:38 +00005578 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005579 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5580 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5581 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005582 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5583 (i32 imm:$rc))),
5584 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5585 _.FRC:$src3))),
5586 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5587 (_.ScalarLdFrag addr:$src3))))>;
5588
Craig Topper2dca3b22016-07-24 08:26:38 +00005589 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005590 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5591 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005592 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005593 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005594 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5595 (i32 imm:$rc))),
5596 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5597 _.FRC:$src1))),
5598 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5599 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5600
Craig Topper2dca3b22016-07-24 08:26:38 +00005601 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005602 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5603 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005604 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005605 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005606 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5607 (i32 imm:$rc))),
5608 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5609 _.FRC:$src2))),
5610 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5611 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5612}
5613
5614multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5615 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5616 let Predicates = [HasAVX512] in {
5617 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5618 OpNodeRnd, f32x_info, "SS">,
5619 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5620 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5621 OpNodeRnd, f64x_info, "SD">,
5622 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5623 }
5624}
5625
5626defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5627defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5628defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5629defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005630
5631//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005632// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5633//===----------------------------------------------------------------------===//
5634let Constraints = "$src1 = $dst" in {
5635multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5636 X86VectorVTInfo _> {
5637 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5638 (ins _.RC:$src2, _.RC:$src3),
5639 OpcodeStr, "$src3, $src2", "$src2, $src3",
5640 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5641 AVX512FMA3Base;
5642
Craig Toppere1cac152016-06-07 07:27:54 +00005643 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5644 (ins _.RC:$src2, _.MemOp:$src3),
5645 OpcodeStr, "$src3, $src2", "$src2, $src3",
5646 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5647 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005648
Craig Toppere1cac152016-06-07 07:27:54 +00005649 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5650 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5651 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5652 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5653 (OpNode _.RC:$src1,
5654 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5655 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005656}
5657} // Constraints = "$src1 = $dst"
5658
5659multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5660 AVX512VLVectorVTInfo _> {
5661 let Predicates = [HasIFMA] in {
5662 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5663 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5664 }
5665 let Predicates = [HasVLX, HasIFMA] in {
5666 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5667 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5668 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5669 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5670 }
5671}
5672
5673defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5674 avx512vl_i64_info>, VEX_W;
5675defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5676 avx512vl_i64_info>, VEX_W;
5677
5678//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005679// AVX-512 Scalar convert from sign integer to float/double
5680//===----------------------------------------------------------------------===//
5681
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005682multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5683 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5684 PatFrag ld_frag, string asm> {
5685 let hasSideEffects = 0 in {
5686 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5687 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005688 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005689 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005690 let mayLoad = 1 in
5691 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5692 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005693 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005694 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005695 } // hasSideEffects = 0
5696 let isCodeGenOnly = 1 in {
5697 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5698 (ins DstVT.RC:$src1, SrcRC:$src2),
5699 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5700 [(set DstVT.RC:$dst,
5701 (OpNode (DstVT.VT DstVT.RC:$src1),
5702 SrcRC:$src2,
5703 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5704
5705 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5706 (ins DstVT.RC:$src1, x86memop:$src2),
5707 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5708 [(set DstVT.RC:$dst,
5709 (OpNode (DstVT.VT DstVT.RC:$src1),
5710 (ld_frag addr:$src2),
5711 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5712 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005713}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005714
Igor Bregerabe4a792015-06-14 12:44:55 +00005715multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005716 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005717 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5718 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005719 !strconcat(asm,
5720 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005721 [(set DstVT.RC:$dst,
5722 (OpNode (DstVT.VT DstVT.RC:$src1),
5723 SrcRC:$src2,
5724 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5725}
5726
5727multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005728 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5729 PatFrag ld_frag, string asm> {
5730 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5731 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5732 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005733}
5734
Andrew Trick15a47742013-10-09 05:11:10 +00005735let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005736defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005737 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5738 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005739defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005740 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5741 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005742defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005743 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5744 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005745defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005746 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5747 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005748
Craig Topper8f85ad12016-11-14 02:46:58 +00005749def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5750 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5751def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5752 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5753
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005754def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5755 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5756def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005757 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005758def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5759 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5760def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005761 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005762
5763def : Pat<(f32 (sint_to_fp GR32:$src)),
5764 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5765def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005766 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005767def : Pat<(f64 (sint_to_fp GR32:$src)),
5768 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5769def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005770 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5771
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005772defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005773 v4f32x_info, i32mem, loadi32,
5774 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005775defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005776 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5777 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005778defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005779 i32mem, loadi32, "cvtusi2sd{l}">,
5780 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005781defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005782 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5783 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005784
Craig Topper8f85ad12016-11-14 02:46:58 +00005785def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5786 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5787def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5788 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5789
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005790def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5791 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5792def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5793 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5794def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5795 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5796def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5797 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5798
5799def : Pat<(f32 (uint_to_fp GR32:$src)),
5800 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5801def : Pat<(f32 (uint_to_fp GR64:$src)),
5802 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5803def : Pat<(f64 (uint_to_fp GR32:$src)),
5804 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5805def : Pat<(f64 (uint_to_fp GR64:$src)),
5806 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005807}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005808
5809//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005810// AVX-512 Scalar convert from float/double to integer
5811//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005812multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5813 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005814 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005815 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005816 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005817 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5818 EVEX, VEX_LIG;
5819 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5820 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005821 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005822 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005823 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5824 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005825 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005826 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005827 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005828 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005829 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005830}
Asaf Badouh2744d212015-09-20 14:31:19 +00005831
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005832// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005833defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005834 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005835 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005836defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005837 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005838 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005839defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005840 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005841 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005842defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005843 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005844 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005845defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005846 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005847 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005848defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005849 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005850 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005851defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005852 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005853 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005854defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005855 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005856 EVEX_CD8<64, CD8VT1>;
5857
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005858// The SSE version of these instructions are disabled for AVX512.
5859// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5860let Predicates = [HasAVX512] in {
5861 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005862 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005863 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5864 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005865 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005866 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005867 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5868 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005869 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005870 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005871 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5872 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005873 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005874 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005875 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5876 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005877} // HasAVX512
5878
Craig Topperac941b92016-09-25 16:33:53 +00005879let Predicates = [HasAVX512] in {
5880 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5881 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5882 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5883 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5884 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5885 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5886 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5887 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5888 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5889 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5890 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5891 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5892 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5893 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5894 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5895 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5896 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5897 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5898 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5899 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5900} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005901
5902// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005903multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5904 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005905 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005906let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005907 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005908 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5909 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005910 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005911 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005912 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5913 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005914 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005915 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005916 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005917 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005918
Igor Bregerc59b3a22016-08-03 10:58:05 +00005919 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5920 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5921 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5922 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5923 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005924 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5925 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005926
Craig Toppere1cac152016-06-07 07:27:54 +00005927 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005928 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5929 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5930 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5931 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5932 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5933 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5934 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5935 (i32 FROUND_NO_EXC)))]>,
5936 EVEX,VEX_LIG , EVEX_B;
5937 let mayLoad = 1, hasSideEffects = 0 in
5938 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5939 (ins _SrcRC.MemOp:$src),
5940 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5941 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005942
Craig Toppere1cac152016-06-07 07:27:54 +00005943 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005944} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005945}
5946
Asaf Badouh2744d212015-09-20 14:31:19 +00005947
Igor Bregerc59b3a22016-08-03 10:58:05 +00005948defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5949 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005950 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005951defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5952 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005953 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005954defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5955 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005956 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005957defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5958 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005959 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5960
Igor Bregerc59b3a22016-08-03 10:58:05 +00005961defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5962 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005963 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005964defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5965 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005966 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005967defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5968 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005969 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005970defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5971 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005972 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5973let Predicates = [HasAVX512] in {
5974 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005975 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005976 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5977 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005978 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005979 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005980 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5981 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005982 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005983 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005984 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5985 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005986 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005987 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005988 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5989 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005990} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005991//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005992// AVX-512 Convert form float to double and back
5993//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005994multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5995 X86VectorVTInfo _Src, SDNode OpNode> {
5996 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005997 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005998 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005999 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006000 (_Src.VT _Src.RC:$src2),
6001 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006002 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6003 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006004 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006005 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006006 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006007 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006008 (_Src.ScalarLdFrag addr:$src2))),
6009 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006010 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006011}
6012
Asaf Badouh2744d212015-09-20 14:31:19 +00006013// Scalar Coversion with SAE - suppress all exceptions
6014multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6015 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6016 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006017 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006018 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006019 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006020 (_Src.VT _Src.RC:$src2),
6021 (i32 FROUND_NO_EXC)))>,
6022 EVEX_4V, VEX_LIG, EVEX_B;
6023}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006024
Asaf Badouh2744d212015-09-20 14:31:19 +00006025// Scalar Conversion with rounding control (RC)
6026multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6027 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6028 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006029 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006030 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006031 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006032 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6033 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6034 EVEX_B, EVEX_RC;
6035}
Craig Toppera02e3942016-09-23 06:24:43 +00006036multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006037 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006038 X86VectorVTInfo _dst> {
6039 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006040 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006041 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
6042 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
6043 EVEX_V512, XD;
6044 }
6045}
6046
Craig Toppera02e3942016-09-23 06:24:43 +00006047multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006048 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006049 X86VectorVTInfo _dst> {
6050 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006051 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006052 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006053 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
6054 }
6055}
Craig Toppera02e3942016-09-23 06:24:43 +00006056defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006057 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006058defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006059 X86fpextRnd,f32x_info, f64x_info >;
6060
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006061def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006062 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006063 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6064 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006065def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006066 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6067 Requires<[HasAVX512]>;
6068
6069def : Pat<(f64 (extloadf32 addr:$src)),
6070 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006071 Requires<[HasAVX512, OptForSize]>;
6072
Asaf Badouh2744d212015-09-20 14:31:19 +00006073def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006074 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006075 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6076 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006077
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006078def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006079 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006080 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006081 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006082//===----------------------------------------------------------------------===//
6083// AVX-512 Vector convert from signed/unsigned integer to float/double
6084// and from float/double to signed/unsigned integer
6085//===----------------------------------------------------------------------===//
6086
6087multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6088 X86VectorVTInfo _Src, SDNode OpNode,
6089 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006090 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006091
6092 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6093 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6094 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6095
6096 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006097 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006098 (_.VT (OpNode (_Src.VT
6099 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6100
6101 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006102 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006103 "${src}"##Broadcast, "${src}"##Broadcast,
6104 (_.VT (OpNode (_Src.VT
6105 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6106 ))>, EVEX, EVEX_B;
6107}
6108// Coversion with SAE - suppress all exceptions
6109multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6110 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6111 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6112 (ins _Src.RC:$src), OpcodeStr,
6113 "{sae}, $src", "$src, {sae}",
6114 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6115 (i32 FROUND_NO_EXC)))>,
6116 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006117}
6118
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006119// Conversion with rounding control (RC)
6120multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6121 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6122 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6123 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6124 "$rc, $src", "$src, $rc",
6125 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6126 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006127}
6128
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006129// Extend Float to Double
6130multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6131 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006132 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006133 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6134 X86vfpextRnd>, EVEX_V512;
6135 }
6136 let Predicates = [HasVLX] in {
6137 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006138 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006139 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006140 EVEX_V256;
6141 }
6142}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006143
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006144// Truncate Double to Float
6145multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6146 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006147 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006148 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6149 X86vfproundRnd>, EVEX_V512;
6150 }
6151 let Predicates = [HasVLX] in {
6152 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6153 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006154 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006155 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006156
6157 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6158 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6159 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6160 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6161 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6162 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6163 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6164 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006165 }
6166}
6167
6168defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6169 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6170defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6171 PS, EVEX_CD8<32, CD8VH>;
6172
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006173def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6174 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006175
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006176let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006177 let AddedComplexity = 15 in
6178 def : Pat<(X86vzmovl (v2f64 (bitconvert
6179 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6180 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006181 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6182 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006183 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6184 (VCVTPS2PDZ256rm addr:$src)>;
6185}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006186
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006187// Convert Signed/Unsigned Doubleword to Double
6188multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6189 SDNode OpNode128> {
6190 // No rounding in this op
6191 let Predicates = [HasAVX512] in
6192 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6193 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006194
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006195 let Predicates = [HasVLX] in {
6196 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006197 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006198 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6199 EVEX_V256;
6200 }
6201}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006202
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006203// Convert Signed/Unsigned Doubleword to Float
6204multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6205 SDNode OpNodeRnd> {
6206 let Predicates = [HasAVX512] in
6207 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6208 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6209 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006210
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006211 let Predicates = [HasVLX] in {
6212 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6213 EVEX_V128;
6214 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6215 EVEX_V256;
6216 }
6217}
6218
6219// Convert Float to Signed/Unsigned Doubleword with truncation
6220multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6221 SDNode OpNode, SDNode OpNodeRnd> {
6222 let Predicates = [HasAVX512] in {
6223 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6224 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6225 OpNodeRnd>, EVEX_V512;
6226 }
6227 let Predicates = [HasVLX] in {
6228 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6229 EVEX_V128;
6230 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6231 EVEX_V256;
6232 }
6233}
6234
6235// Convert Float to Signed/Unsigned Doubleword
6236multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6237 SDNode OpNode, SDNode OpNodeRnd> {
6238 let Predicates = [HasAVX512] in {
6239 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6240 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6241 OpNodeRnd>, EVEX_V512;
6242 }
6243 let Predicates = [HasVLX] in {
6244 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6245 EVEX_V128;
6246 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6247 EVEX_V256;
6248 }
6249}
6250
6251// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006252multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6253 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006254 let Predicates = [HasAVX512] in {
6255 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6256 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6257 OpNodeRnd>, EVEX_V512;
6258 }
6259 let Predicates = [HasVLX] in {
6260 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006261 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006262 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6263 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006264 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6265 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006266 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6267 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006268
6269 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6270 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6271 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6272 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6273 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6274 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6275 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6276 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006277 }
6278}
6279
6280// Convert Double to Signed/Unsigned Doubleword
6281multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6282 SDNode OpNode, SDNode OpNodeRnd> {
6283 let Predicates = [HasAVX512] in {
6284 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6285 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6286 OpNodeRnd>, EVEX_V512;
6287 }
6288 let Predicates = [HasVLX] in {
6289 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6290 // memory forms of these instructions in Asm Parcer. They have the same
6291 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6292 // due to the same reason.
6293 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6294 "{1to2}", "{x}">, EVEX_V128;
6295 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6296 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006297
6298 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6299 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6300 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6301 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6302 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6303 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6304 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6305 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006306 }
6307}
6308
6309// Convert Double to Signed/Unsigned Quardword
6310multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6311 SDNode OpNode, SDNode OpNodeRnd> {
6312 let Predicates = [HasDQI] in {
6313 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6314 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6315 OpNodeRnd>, EVEX_V512;
6316 }
6317 let Predicates = [HasDQI, HasVLX] in {
6318 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6319 EVEX_V128;
6320 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6321 EVEX_V256;
6322 }
6323}
6324
6325// Convert Double to Signed/Unsigned Quardword with truncation
6326multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6327 SDNode OpNode, SDNode OpNodeRnd> {
6328 let Predicates = [HasDQI] in {
6329 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6330 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6331 OpNodeRnd>, EVEX_V512;
6332 }
6333 let Predicates = [HasDQI, HasVLX] in {
6334 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6335 EVEX_V128;
6336 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6337 EVEX_V256;
6338 }
6339}
6340
6341// Convert Signed/Unsigned Quardword to Double
6342multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6343 SDNode OpNode, SDNode OpNodeRnd> {
6344 let Predicates = [HasDQI] in {
6345 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6346 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6347 OpNodeRnd>, EVEX_V512;
6348 }
6349 let Predicates = [HasDQI, HasVLX] in {
6350 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6351 EVEX_V128;
6352 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6353 EVEX_V256;
6354 }
6355}
6356
6357// Convert Float to Signed/Unsigned Quardword
6358multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6359 SDNode OpNode, SDNode OpNodeRnd> {
6360 let Predicates = [HasDQI] in {
6361 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6362 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6363 OpNodeRnd>, EVEX_V512;
6364 }
6365 let Predicates = [HasDQI, HasVLX] in {
6366 // Explicitly specified broadcast string, since we take only 2 elements
6367 // from v4f32x_info source
6368 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006369 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006370 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6371 EVEX_V256;
6372 }
6373}
6374
6375// Convert Float to Signed/Unsigned Quardword with truncation
6376multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
6377 SDNode OpNode, SDNode OpNodeRnd> {
6378 let Predicates = [HasDQI] in {
6379 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6380 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6381 OpNodeRnd>, EVEX_V512;
6382 }
6383 let Predicates = [HasDQI, HasVLX] in {
6384 // Explicitly specified broadcast string, since we take only 2 elements
6385 // from v4f32x_info source
6386 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006387 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006388 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6389 EVEX_V256;
6390 }
6391}
6392
6393// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006394multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6395 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006396 let Predicates = [HasDQI] in {
6397 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6398 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6399 OpNodeRnd>, EVEX_V512;
6400 }
6401 let Predicates = [HasDQI, HasVLX] in {
6402 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6403 // memory forms of these instructions in Asm Parcer. They have the same
6404 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6405 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006406 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006407 "{1to2}", "{x}">, EVEX_V128;
6408 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6409 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006410
6411 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6412 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6413 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6414 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6415 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6416 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6417 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6418 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006419 }
6420}
6421
Simon Pilgrima3af7962016-11-24 12:13:46 +00006422defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006423 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006424
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006425defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6426 X86VSintToFpRnd>,
6427 PS, EVEX_CD8<32, CD8VF>;
6428
6429defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006430 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006431 XS, EVEX_CD8<32, CD8VF>;
6432
Simon Pilgrima3af7962016-11-24 12:13:46 +00006433defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006434 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006435 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6436
6437defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006438 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006439 EVEX_CD8<32, CD8VF>;
6440
Craig Topperf334ac192016-11-09 07:48:51 +00006441defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006442 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006443 EVEX_CD8<64, CD8VF>;
6444
Simon Pilgrima3af7962016-11-24 12:13:46 +00006445defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006446 XS, EVEX_CD8<32, CD8VH>;
6447
6448defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6449 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006450 EVEX_CD8<32, CD8VF>;
6451
Craig Topper19e04b62016-05-19 06:13:58 +00006452defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6453 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006454
Craig Topper19e04b62016-05-19 06:13:58 +00006455defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6456 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006457 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006458
Craig Topper19e04b62016-05-19 06:13:58 +00006459defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6460 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006461 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006462defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6463 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006464 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006465
Craig Topper19e04b62016-05-19 06:13:58 +00006466defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6467 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006468 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006469
Craig Topper19e04b62016-05-19 06:13:58 +00006470defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6471 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006472
Craig Topper19e04b62016-05-19 06:13:58 +00006473defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6474 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006475 PD, EVEX_CD8<64, CD8VF>;
6476
Craig Topper19e04b62016-05-19 06:13:58 +00006477defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6478 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006479
6480defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006481 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006482 PD, EVEX_CD8<64, CD8VF>;
6483
6484defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006485 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006486
6487defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006488 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006489 PD, EVEX_CD8<64, CD8VF>;
6490
6491defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006492 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006493
6494defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006495 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006496
6497defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006498 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006499
Simon Pilgrima3af7962016-11-24 12:13:46 +00006500defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006501 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006502
Simon Pilgrima3af7962016-11-24 12:13:46 +00006503defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006504 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006505
Craig Toppere38c57a2015-11-27 05:44:02 +00006506let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006507def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006508 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006509 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6510 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006511
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006512def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6513 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006514 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6515 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006516
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006517def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6518 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006519 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6520 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006521
Simon Pilgrima3af7962016-11-24 12:13:46 +00006522def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006523 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6524 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6525 VR128X:$src, sub_xmm)))), sub_xmm)>;
6526
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006527def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6528 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006529 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6530 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006531
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006532def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6533 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006534 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6535 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006536
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006537def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6538 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006539 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6540 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006541
Simon Pilgrima3af7962016-11-24 12:13:46 +00006542def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006543 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6544 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6545 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006546}
6547
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006548let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006549 let AddedComplexity = 15 in {
6550 def : Pat<(X86vzmovl (v2i64 (bitconvert
6551 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
6552 (VCVTPD2DQZ128rr VR128:$src)>;
6553 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6554 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
6555 (VCVTPD2UDQZ128rr VR128:$src)>;
6556 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006557 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006558 (VCVTTPD2DQZ128rr VR128:$src)>;
6559 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006560 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006561 (VCVTTPD2UDQZ128rr VR128:$src)>;
6562 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006563}
6564
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006565let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006566 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006567 (VCVTPD2PSZrm addr:$src)>;
6568 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6569 (VCVTPS2PDZrm addr:$src)>;
6570}
6571
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006572let Predicates = [HasDQI, HasVLX] in {
6573 let AddedComplexity = 15 in {
6574 def : Pat<(X86vzmovl (v2f64 (bitconvert
6575 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
6576 (VCVTQQ2PSZ128rr VR128:$src)>;
6577 def : Pat<(X86vzmovl (v2f64 (bitconvert
6578 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
6579 (VCVTUQQ2PSZ128rr VR128:$src)>;
6580 }
6581}
6582
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006583let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006584def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6585 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6586 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6587 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6588
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006589def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6590 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6591 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6592 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6593
6594def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6595 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6596 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6597 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6598
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006599def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6600 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6601 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6602 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6603
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006604def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6605 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6606 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6607 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6608
6609def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6610 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6611 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6612 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6613
6614def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6615 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6616 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6617 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6618
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006619def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6620 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6621 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6622 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6623
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006624def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6625 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6626 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6627 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6628
6629def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6630 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6631 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6632 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6633
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006634def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6635 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6636 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6637 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6638
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006639def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6640 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6641 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6642 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6643}
6644
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006645//===----------------------------------------------------------------------===//
6646// Half precision conversion instructions
6647//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006648multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006649 X86MemOperand x86memop, PatFrag ld_frag> {
6650 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6651 "vcvtph2ps", "$src", "$src",
6652 (X86cvtph2ps (_src.VT _src.RC:$src),
6653 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006654 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6655 "vcvtph2ps", "$src", "$src",
6656 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6657 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006658}
6659
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006660multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006661 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6662 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6663 (X86cvtph2ps (_src.VT _src.RC:$src),
6664 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6665
6666}
6667
6668let Predicates = [HasAVX512] in {
6669 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006670 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006671 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6672 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006673 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006674 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6675 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6676 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6677 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006678}
6679
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006680multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006681 X86MemOperand x86memop> {
6682 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006683 (ins _src.RC:$src1, i32u8imm:$src2),
6684 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006685 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006686 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006687 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006688 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6689 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6690 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6691 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006692 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006693 addr:$dst)]>;
6694 let hasSideEffects = 0, mayStore = 1 in
6695 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6696 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6697 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6698 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006699}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006700multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006701 let hasSideEffects = 0 in
6702 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6703 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006704 (ins _src.RC:$src1, i32u8imm:$src2),
6705 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006706 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006707}
6708let Predicates = [HasAVX512] in {
6709 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6710 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6711 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6712 let Predicates = [HasVLX] in {
6713 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6714 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6715 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6716 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6717 }
6718}
Asaf Badouh2489f352015-12-02 08:17:51 +00006719
Craig Topper9820e342016-09-20 05:44:47 +00006720// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006721let Predicates = [HasVLX] in {
6722 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6723 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6724 // configurations we support (the default). However, falling back to MXCSR is
6725 // more consistent with other instructions, which are always controlled by it.
6726 // It's encoded as 0b100.
6727 def : Pat<(fp_to_f16 FR32X:$src),
6728 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6729 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6730
6731 def : Pat<(f16_to_fp GR16:$src),
6732 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6733 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6734
6735 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6736 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6737 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6738}
6739
Craig Topper9820e342016-09-20 05:44:47 +00006740// Patterns for matching float to half-float conversion when AVX512 is supported
6741// but F16C isn't. In that case we have to use 512-bit vectors.
6742let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6743 def : Pat<(fp_to_f16 FR32X:$src),
6744 (i16 (EXTRACT_SUBREG
6745 (VMOVPDI2DIZrr
6746 (v8i16 (EXTRACT_SUBREG
6747 (VCVTPS2PHZrr
6748 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6749 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6750 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6751
6752 def : Pat<(f16_to_fp GR16:$src),
6753 (f32 (COPY_TO_REGCLASS
6754 (v4f32 (EXTRACT_SUBREG
6755 (VCVTPH2PSZrr
6756 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6757 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6758 sub_xmm)), sub_xmm)), FR32X))>;
6759
6760 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6761 (f32 (COPY_TO_REGCLASS
6762 (v4f32 (EXTRACT_SUBREG
6763 (VCVTPH2PSZrr
6764 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6765 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6766 sub_xmm), 4)), sub_xmm)), FR32X))>;
6767}
6768
Asaf Badouh2489f352015-12-02 08:17:51 +00006769// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006770multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006771 string OpcodeStr> {
6772 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6773 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006774 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006775 Sched<[WriteFAdd]>;
6776}
6777
6778let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006779 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006780 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006781 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006782 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006783 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006784 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006785 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006786 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6787}
6788
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006789let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6790 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006791 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006792 EVEX_CD8<32, CD8VT1>;
6793 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006794 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006795 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6796 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006797 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006798 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006799 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006800 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006801 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006802 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6803 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006804 let isCodeGenOnly = 1 in {
6805 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006806 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006807 EVEX_CD8<32, CD8VT1>;
6808 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006809 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006810 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006811
Craig Topper9dd48c82014-01-02 17:28:14 +00006812 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006813 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006814 EVEX_CD8<32, CD8VT1>;
6815 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006816 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006817 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6818 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006819}
Michael Liao5bf95782014-12-04 05:20:33 +00006820
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006821/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006822multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6823 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006824 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006825 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6826 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6827 "$src2, $src1", "$src1, $src2",
6828 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006829 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006830 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006831 "$src2, $src1", "$src1, $src2",
6832 (OpNode (_.VT _.RC:$src1),
6833 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006834}
6835}
6836
Asaf Badouheaf2da12015-09-21 10:23:53 +00006837defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6838 EVEX_CD8<32, CD8VT1>, T8PD;
6839defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6840 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6841defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6842 EVEX_CD8<32, CD8VT1>, T8PD;
6843defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6844 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006845
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006846/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6847multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006848 X86VectorVTInfo _> {
6849 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6850 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6851 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006852 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6853 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6854 (OpNode (_.FloatVT
6855 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6856 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6857 (ins _.ScalarMemOp:$src), OpcodeStr,
6858 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6859 (OpNode (_.FloatVT
6860 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6861 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006862}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006863
6864multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6865 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6866 EVEX_V512, EVEX_CD8<32, CD8VF>;
6867 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6868 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6869
6870 // Define only if AVX512VL feature is present.
6871 let Predicates = [HasVLX] in {
6872 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6873 OpNode, v4f32x_info>,
6874 EVEX_V128, EVEX_CD8<32, CD8VF>;
6875 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6876 OpNode, v8f32x_info>,
6877 EVEX_V256, EVEX_CD8<32, CD8VF>;
6878 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6879 OpNode, v2f64x_info>,
6880 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6881 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6882 OpNode, v4f64x_info>,
6883 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6884 }
6885}
6886
6887defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6888defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006889
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006890/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006891multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6892 SDNode OpNode> {
6893
6894 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6895 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6896 "$src2, $src1", "$src1, $src2",
6897 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6898 (i32 FROUND_CURRENT))>;
6899
6900 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6901 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006902 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006903 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006904 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006905
6906 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006907 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006908 "$src2, $src1", "$src1, $src2",
6909 (OpNode (_.VT _.RC:$src1),
6910 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6911 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006912}
6913
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006914multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6915 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6916 EVEX_CD8<32, CD8VT1>;
6917 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6918 EVEX_CD8<64, CD8VT1>, VEX_W;
6919}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006920
Craig Toppere1cac152016-06-07 07:27:54 +00006921let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006922 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6923 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6924}
Igor Breger8352a0d2015-07-28 06:53:28 +00006925
6926defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006927/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006928
6929multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6930 SDNode OpNode> {
6931
6932 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6933 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6934 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6935
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006936 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6937 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6938 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006939 (bitconvert (_.LdFrag addr:$src))),
6940 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006941
6942 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006943 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006944 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006945 (OpNode (_.FloatVT
6946 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6947 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006948}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006949multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6950 SDNode OpNode> {
6951 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6952 (ins _.RC:$src), OpcodeStr,
6953 "{sae}, $src", "$src, {sae}",
6954 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6955}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006956
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006957multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6958 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006959 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6960 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006961 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006962 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6963 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006964}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006965
Asaf Badouh402ebb32015-06-03 13:41:48 +00006966multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6967 SDNode OpNode> {
6968 // Define only if AVX512VL feature is present.
6969 let Predicates = [HasVLX] in {
6970 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6971 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6972 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6973 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6974 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6975 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6976 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6977 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6978 }
6979}
Craig Toppere1cac152016-06-07 07:27:54 +00006980let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006981
Asaf Badouh402ebb32015-06-03 13:41:48 +00006982 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6983 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6984 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6985}
6986defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6987 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6988
6989multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6990 SDNode OpNodeRnd, X86VectorVTInfo _>{
6991 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6992 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6993 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6994 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006995}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006996
Robert Khasanoveb126392014-10-28 18:15:20 +00006997multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6998 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006999 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007000 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7001 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007002 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7003 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7004 (OpNode (_.FloatVT
7005 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007006
Craig Toppere1cac152016-06-07 07:27:54 +00007007 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7008 (ins _.ScalarMemOp:$src), OpcodeStr,
7009 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7010 (OpNode (_.FloatVT
7011 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7012 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007013}
7014
Robert Khasanoveb126392014-10-28 18:15:20 +00007015multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7016 SDNode OpNode> {
7017 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7018 v16f32_info>,
7019 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7020 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7021 v8f64_info>,
7022 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7023 // Define only if AVX512VL feature is present.
7024 let Predicates = [HasVLX] in {
7025 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7026 OpNode, v4f32x_info>,
7027 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7028 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7029 OpNode, v8f32x_info>,
7030 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7031 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7032 OpNode, v2f64x_info>,
7033 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7034 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7035 OpNode, v4f64x_info>,
7036 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7037 }
7038}
7039
Asaf Badouh402ebb32015-06-03 13:41:48 +00007040multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7041 SDNode OpNodeRnd> {
7042 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7043 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7044 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7045 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7046}
7047
Igor Breger4c4cd782015-09-20 09:13:41 +00007048multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7049 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7050
7051 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7052 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7053 "$src2, $src1", "$src1, $src2",
7054 (OpNodeRnd (_.VT _.RC:$src1),
7055 (_.VT _.RC:$src2),
7056 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007057 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7058 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7059 "$src2, $src1", "$src1, $src2",
7060 (OpNodeRnd (_.VT _.RC:$src1),
7061 (_.VT (scalar_to_vector
7062 (_.ScalarLdFrag addr:$src2))),
7063 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007064
7065 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7066 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7067 "$rc, $src2, $src1", "$src1, $src2, $rc",
7068 (OpNodeRnd (_.VT _.RC:$src1),
7069 (_.VT _.RC:$src2),
7070 (i32 imm:$rc))>,
7071 EVEX_B, EVEX_RC;
7072
Craig Toppere1cac152016-06-07 07:27:54 +00007073 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007074 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007075 (ins _.FRC:$src1, _.FRC:$src2),
7076 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7077
7078 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007079 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007080 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7081 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7082 }
7083
7084 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7085 (!cast<Instruction>(NAME#SUFF#Zr)
7086 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7087
7088 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7089 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007090 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007091}
7092
7093multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7094 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7095 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7096 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7097 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7098}
7099
Asaf Badouh402ebb32015-06-03 13:41:48 +00007100defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7101 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007102
Igor Breger4c4cd782015-09-20 09:13:41 +00007103defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007104
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007105let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007106 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007107 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007108 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007109 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007110 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007111 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007112 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007113 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007114 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007115 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007116}
7117
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007118multiclass
7119avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007120
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007121 let ExeDomain = _.ExeDomain in {
7122 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7123 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7124 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007125 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007126 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7127
7128 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7129 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007130 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7131 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007132 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007133
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007134 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007135 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7136 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007137 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007138 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007139 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7140 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7141 }
7142 let Predicates = [HasAVX512] in {
7143 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7144 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7145 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7146 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7147 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7148 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7149 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7150 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7151 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7152 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7153 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7154 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7155 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7156 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7157 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7158
7159 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7160 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7161 addr:$src, (i32 0x1))), _.FRC)>;
7162 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7163 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7164 addr:$src, (i32 0x2))), _.FRC)>;
7165 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7166 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7167 addr:$src, (i32 0x3))), _.FRC)>;
7168 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7169 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7170 addr:$src, (i32 0x4))), _.FRC)>;
7171 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7172 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7173 addr:$src, (i32 0xc))), _.FRC)>;
7174 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007175}
7176
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007177defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7178 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007179
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007180defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7181 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007182
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007183//-------------------------------------------------
7184// Integer truncate and extend operations
7185//-------------------------------------------------
7186
Igor Breger074a64e2015-07-24 17:24:15 +00007187multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7188 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7189 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007190 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007191 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7192 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7193 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7194 EVEX, T8XS;
7195
7196 // for intrinsic patter match
7197 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7198 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7199 undef)),
7200 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7201 SrcInfo.RC:$src1)>;
7202
7203 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7204 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7205 DestInfo.ImmAllZerosV)),
7206 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7207 SrcInfo.RC:$src1)>;
7208
7209 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7210 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7211 DestInfo.RC:$src0)),
7212 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7213 DestInfo.KRCWM:$mask ,
7214 SrcInfo.RC:$src1)>;
7215
Craig Topper52e2e832016-07-22 05:46:44 +00007216 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7217 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007218 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7219 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007220 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007221 []>, EVEX;
7222
Igor Breger074a64e2015-07-24 17:24:15 +00007223 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7224 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007225 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007226 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007227 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007228}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007229
Igor Breger074a64e2015-07-24 17:24:15 +00007230multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7231 X86VectorVTInfo DestInfo,
7232 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007233
Igor Breger074a64e2015-07-24 17:24:15 +00007234 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7235 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7236 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007237
Igor Breger074a64e2015-07-24 17:24:15 +00007238 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7239 (SrcInfo.VT SrcInfo.RC:$src)),
7240 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7241 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7242}
7243
7244multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
7245 X86VectorVTInfo DestInfo, string sat > {
7246
7247 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7248 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7249 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
7250 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
7251 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
7252 (SrcInfo.VT SrcInfo.RC:$src))>;
7253
7254 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
7255 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
7256 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
7257 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
7258 (SrcInfo.VT SrcInfo.RC:$src))>;
7259}
7260
7261multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7262 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7263 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7264 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7265 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7266 Predicate prd = HasAVX512>{
7267
7268 let Predicates = [HasVLX, prd] in {
7269 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7270 DestInfoZ128, x86memopZ128>,
7271 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7272 truncFrag, mtruncFrag>, EVEX_V128;
7273
7274 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7275 DestInfoZ256, x86memopZ256>,
7276 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7277 truncFrag, mtruncFrag>, EVEX_V256;
7278 }
7279 let Predicates = [prd] in
7280 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7281 DestInfoZ, x86memopZ>,
7282 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7283 truncFrag, mtruncFrag>, EVEX_V512;
7284}
7285
7286multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
7287 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7288 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7289 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7290 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
7291
7292 let Predicates = [HasVLX, prd] in {
7293 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7294 DestInfoZ128, x86memopZ128>,
7295 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7296 sat>, EVEX_V128;
7297
7298 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7299 DestInfoZ256, x86memopZ256>,
7300 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7301 sat>, EVEX_V256;
7302 }
7303 let Predicates = [prd] in
7304 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7305 DestInfoZ, x86memopZ>,
7306 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7307 sat>, EVEX_V512;
7308}
7309
7310multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7311 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7312 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7313 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
7314}
7315multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
7316 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
7317 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
7318 sat>, EVEX_CD8<8, CD8VO>;
7319}
7320
7321multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7322 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7323 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7324 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
7325}
7326multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
7327 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
7328 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
7329 sat>, EVEX_CD8<16, CD8VQ>;
7330}
7331
7332multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7333 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7334 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7335 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
7336}
7337multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
7338 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
7339 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
7340 sat>, EVEX_CD8<32, CD8VH>;
7341}
7342
7343multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7344 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7345 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7346 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
7347}
7348multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
7349 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
7350 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
7351 sat>, EVEX_CD8<8, CD8VQ>;
7352}
7353
7354multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7355 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7356 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7357 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
7358}
7359multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
7360 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
7361 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
7362 sat>, EVEX_CD8<16, CD8VH>;
7363}
7364
7365multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7366 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7367 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7368 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
7369}
7370multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
7371 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
7372 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
7373 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
7374}
7375
7376defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
7377defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
7378defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
7379
7380defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
7381defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
7382defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
7383
7384defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
7385defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
7386defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
7387
7388defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
7389defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
7390defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
7391
7392defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
7393defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
7394defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
7395
7396defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
7397defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
7398defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007399
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007400let Predicates = [HasAVX512, NoVLX] in {
7401def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7402 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007403 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007404 VR256X:$src, sub_ymm)))), sub_xmm))>;
7405def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7406 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007407 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007408 VR256X:$src, sub_ymm)))), sub_xmm))>;
7409}
7410
7411let Predicates = [HasBWI, NoVLX] in {
7412def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007413 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007414 VR256X:$src, sub_ymm))), sub_xmm))>;
7415}
7416
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007417multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007418 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007419 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007420 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007421 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7422 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7423 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7424 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007425
Craig Toppere1cac152016-06-07 07:27:54 +00007426 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7427 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7428 (DestInfo.VT (LdFrag addr:$src))>,
7429 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007430 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007431}
7432
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007433multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007434 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007435 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7436 let Predicates = [HasVLX, HasBWI] in {
7437 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007438 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007439 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007440
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007441 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007442 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007443 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7444 }
7445 let Predicates = [HasBWI] in {
7446 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007447 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007448 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7449 }
7450}
7451
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007452multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007453 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007454 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7455 let Predicates = [HasVLX, HasAVX512] in {
7456 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007457 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007458 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7459
7460 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007461 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007462 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7463 }
7464 let Predicates = [HasAVX512] in {
7465 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007466 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007467 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7468 }
7469}
7470
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007471multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007472 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007473 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7474 let Predicates = [HasVLX, HasAVX512] in {
7475 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007476 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007477 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7478
7479 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007480 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007481 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7482 }
7483 let Predicates = [HasAVX512] in {
7484 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007485 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007486 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7487 }
7488}
7489
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007490multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007491 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007492 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7493 let Predicates = [HasVLX, HasAVX512] in {
7494 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007495 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007496 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7497
7498 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007499 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007500 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7501 }
7502 let Predicates = [HasAVX512] in {
7503 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007504 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007505 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7506 }
7507}
7508
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007509multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007510 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007511 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7512 let Predicates = [HasVLX, HasAVX512] in {
7513 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007514 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007515 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7516
7517 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007518 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007519 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7520 }
7521 let Predicates = [HasAVX512] in {
7522 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007523 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007524 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7525 }
7526}
7527
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007528multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007529 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007530 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7531
7532 let Predicates = [HasVLX, HasAVX512] in {
7533 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007534 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007535 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7536
7537 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007538 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007539 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7540 }
7541 let Predicates = [HasAVX512] in {
7542 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007543 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007544 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7545 }
7546}
7547
Craig Topper6840f112016-07-14 06:41:34 +00007548defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7549defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7550defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7551defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7552defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7553defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007554
Craig Topper6840f112016-07-14 06:41:34 +00007555defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7556defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7557defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7558defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7559defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7560defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007561
Igor Breger2ba64ab2016-05-22 10:21:04 +00007562// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007563multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7564 X86VectorVTInfo From, PatFrag LdFrag> {
7565 def : Pat<(To.VT (LdFrag addr:$src)),
7566 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7567 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7568 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7569 To.KRC:$mask, addr:$src)>;
7570 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7571 To.ImmAllZerosV)),
7572 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7573 addr:$src)>;
7574}
7575
7576let Predicates = [HasVLX, HasBWI] in {
7577 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7578 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7579}
7580let Predicates = [HasBWI] in {
7581 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7582}
7583let Predicates = [HasVLX, HasAVX512] in {
7584 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7585 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7586 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7587 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7588 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7589 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7590 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7591 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7592 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7593 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7594}
7595let Predicates = [HasAVX512] in {
7596 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7597 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7598 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7599 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7600 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7601}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007602
Craig Topper64378f42016-10-09 23:08:39 +00007603multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7604 SDNode ExtOp, PatFrag ExtLoad16> {
7605 // 128-bit patterns
7606 let Predicates = [HasVLX, HasBWI] in {
7607 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7608 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7609 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7610 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7611 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7612 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7613 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7614 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7615 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7616 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7617 }
7618 let Predicates = [HasVLX] in {
7619 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7620 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7621 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7622 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7623 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7624 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7625 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7626 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7627
7628 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7629 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7630 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7631 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7632 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7633 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7634 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7635 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7636
7637 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7638 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7639 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7640 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7641 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7642 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7643 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7644 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7645 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7646 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7647
7648 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7649 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7650 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7651 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7652 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7653 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7654 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7655 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7656
7657 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7658 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7659 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7660 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7661 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7662 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7663 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7664 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7665 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7666 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7667 }
7668 // 256-bit patterns
7669 let Predicates = [HasVLX, HasBWI] in {
7670 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7671 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7672 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7673 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7674 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7675 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7676 }
7677 let Predicates = [HasVLX] in {
7678 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7679 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7680 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7681 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7682 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7683 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7684 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7685 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7686
7687 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7688 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7689 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7690 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7691 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7692 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7693 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7694 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7695
7696 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7697 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7698 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7699 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7700 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7701 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7702
7703 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7704 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7705 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7706 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7707 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7708 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7709 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7710 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7711
7712 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7713 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7714 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7715 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7716 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7717 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7718 }
7719 // 512-bit patterns
7720 let Predicates = [HasBWI] in {
7721 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7722 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7723 }
7724 let Predicates = [HasAVX512] in {
7725 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7726 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7727
7728 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7729 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007730 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7731 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007732
7733 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7734 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7735
7736 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7737 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7738
7739 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7740 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7741 }
7742}
7743
7744defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7745defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7746
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007747//===----------------------------------------------------------------------===//
7748// GATHER - SCATTER Operations
7749
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007750multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7751 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007752 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7753 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007754 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7755 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007756 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007757 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007758 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7759 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7760 vectoraddr:$src2))]>, EVEX, EVEX_K,
7761 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007762}
Cameron McInally45325962014-03-26 13:50:50 +00007763
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007764multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7765 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7766 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007767 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007768 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007769 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007770let Predicates = [HasVLX] in {
7771 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007772 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007773 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007774 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007775 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007776 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007777 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007778 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007779}
Cameron McInally45325962014-03-26 13:50:50 +00007780}
7781
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007782multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7783 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007784 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007785 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007786 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007787 mgatherv8i64>, EVEX_V512;
7788let Predicates = [HasVLX] in {
7789 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007790 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007791 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007792 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007793 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007794 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007795 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7796 vx64xmem, mgatherv2i64>, EVEX_V128;
7797}
Cameron McInally45325962014-03-26 13:50:50 +00007798}
Michael Liao5bf95782014-12-04 05:20:33 +00007799
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007800
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007801defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7802 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7803
7804defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7805 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007806
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007807multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7808 X86MemOperand memop, PatFrag ScatterNode> {
7809
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007810let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007811
7812 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7813 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007814 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007815 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7816 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7817 _.KRCWM:$mask, vectoraddr:$dst))]>,
7818 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007819}
7820
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007821multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7822 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7823 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007824 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007825 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007826 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007827let Predicates = [HasVLX] in {
7828 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007829 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007830 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007831 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007832 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007833 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007834 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007835 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007836}
Cameron McInally45325962014-03-26 13:50:50 +00007837}
7838
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007839multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7840 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007841 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007842 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007843 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007844 mscatterv8i64>, EVEX_V512;
7845let Predicates = [HasVLX] in {
7846 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007847 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007848 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007849 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007850 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007851 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007852 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7853 vx64xmem, mscatterv2i64>, EVEX_V128;
7854}
Cameron McInally45325962014-03-26 13:50:50 +00007855}
7856
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007857defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7858 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007859
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007860defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7861 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007862
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007863// prefetch
7864multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7865 RegisterClass KRC, X86MemOperand memop> {
7866 let Predicates = [HasPFI], hasSideEffects = 1 in
7867 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007868 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007869 []>, EVEX, EVEX_K;
7870}
7871
7872defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007873 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007874
7875defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007876 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007877
7878defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007879 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007880
7881defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007882 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007883
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007884defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007885 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007886
7887defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007888 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007889
7890defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007891 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007892
7893defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007894 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007895
7896defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007897 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007898
7899defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007900 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007901
7902defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007903 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007904
7905defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007906 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007907
7908defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007909 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007910
7911defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007912 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007913
7914defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007915 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007916
7917defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007918 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007919
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007920// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007921def v64i1sextv64i8 : PatLeaf<(v64i8
7922 (X86vsext
7923 (v64i1 (X86pcmpgtm
7924 (bc_v64i8 (v16i32 immAllZerosV)),
7925 VR512:$src))))>;
7926def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7927def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7928def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007929
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007930multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007931def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007932 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007933 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7934}
Michael Liao5bf95782014-12-04 05:20:33 +00007935
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007936multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7937 string OpcodeStr, Predicate prd> {
7938let Predicates = [prd] in
7939 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7940
7941 let Predicates = [prd, HasVLX] in {
7942 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7943 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7944 }
7945}
7946
7947multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7948 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7949 HasBWI>;
7950 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7951 HasBWI>, VEX_W;
7952 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7953 HasDQI>;
7954 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7955 HasDQI>, VEX_W;
7956}
Michael Liao5bf95782014-12-04 05:20:33 +00007957
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007958defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007959
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007960multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007961 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7962 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7963 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7964}
7965
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007966// Use 512bit version to implement 128/256 bit in case NoVLX.
7967multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007968 X86VectorVTInfo _> {
7969
7970 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7971 (_.KVT (COPY_TO_REGCLASS
7972 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007973 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007974 _.RC:$src, _.SubRegIdx)),
7975 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007976}
7977
7978multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007979 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7980 let Predicates = [prd] in
7981 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7982 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007983
7984 let Predicates = [prd, HasVLX] in {
7985 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007986 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007987 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007988 EVEX_V128;
7989 }
7990 let Predicates = [prd, NoVLX] in {
7991 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7992 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007993 }
7994}
7995
7996defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7997 avx512vl_i8_info, HasBWI>;
7998defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7999 avx512vl_i16_info, HasBWI>, VEX_W;
8000defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8001 avx512vl_i32_info, HasDQI>;
8002defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8003 avx512vl_i64_info, HasDQI>, VEX_W;
8004
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008005//===----------------------------------------------------------------------===//
8006// AVX-512 - COMPRESS and EXPAND
8007//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008008
Ayman Musad7a5ed42016-09-26 06:22:08 +00008009multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008010 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008011 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008012 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008013 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008014
Craig Toppere1cac152016-06-07 07:27:54 +00008015 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008016 def mr : AVX5128I<opc, MRMDestMem, (outs),
8017 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008018 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008019 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8020
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008021 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8022 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008023 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008024 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008025 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008026}
8027
Ayman Musad7a5ed42016-09-26 06:22:08 +00008028multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8029
8030 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8031 (_.VT _.RC:$src)),
8032 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8033 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8034}
8035
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008036multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8037 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008038 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8039 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008040
8041 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008042 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8043 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8044 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8045 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008046 }
8047}
8048
8049defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8050 EVEX;
8051defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8052 EVEX, VEX_W;
8053defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8054 EVEX;
8055defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8056 EVEX, VEX_W;
8057
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008058// expand
8059multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8060 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008061 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008062 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008063 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008064
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008065 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8066 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8067 (_.VT (X86expand (_.VT (bitconvert
8068 (_.LdFrag addr:$src1)))))>,
8069 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008070}
8071
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008072multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8073
8074 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8075 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8076 _.KRCWM:$mask, addr:$src)>;
8077
8078 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8079 (_.VT _.RC:$src0))),
8080 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8081 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8082}
8083
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008084multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8085 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008086 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8087 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008088
8089 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008090 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8091 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8092 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8093 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008094 }
8095}
8096
8097defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8098 EVEX;
8099defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8100 EVEX, VEX_W;
8101defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8102 EVEX;
8103defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8104 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008105
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008106//handle instruction reg_vec1 = op(reg_vec,imm)
8107// op(mem_vec,imm)
8108// op(broadcast(eltVt),imm)
8109//all instruction created with FROUND_CURRENT
8110multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008111 X86VectorVTInfo _>{
8112 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008113 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8114 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008115 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008116 (OpNode (_.VT _.RC:$src1),
8117 (i32 imm:$src2),
8118 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008119 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8120 (ins _.MemOp:$src1, i32u8imm:$src2),
8121 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8122 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8123 (i32 imm:$src2),
8124 (i32 FROUND_CURRENT))>;
8125 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8126 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8127 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8128 "${src1}"##_.BroadcastStr##", $src2",
8129 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8130 (i32 imm:$src2),
8131 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008132 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008133}
8134
8135//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8136multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8137 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008138 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008139 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8140 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008141 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008142 "$src1, {sae}, $src2",
8143 (OpNode (_.VT _.RC:$src1),
8144 (i32 imm:$src2),
8145 (i32 FROUND_NO_EXC))>, EVEX_B;
8146}
8147
8148multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8149 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8150 let Predicates = [prd] in {
8151 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8152 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8153 EVEX_V512;
8154 }
8155 let Predicates = [prd, HasVLX] in {
8156 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8157 EVEX_V128;
8158 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8159 EVEX_V256;
8160 }
8161}
8162
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008163//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8164// op(reg_vec2,mem_vec,imm)
8165// op(reg_vec2,broadcast(eltVt),imm)
8166//all instruction created with FROUND_CURRENT
8167multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008168 X86VectorVTInfo _>{
8169 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008170 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008171 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008172 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8173 (OpNode (_.VT _.RC:$src1),
8174 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008175 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008176 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008177 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8178 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8179 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8180 (OpNode (_.VT _.RC:$src1),
8181 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8182 (i32 imm:$src3),
8183 (i32 FROUND_CURRENT))>;
8184 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8185 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8186 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8187 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8188 (OpNode (_.VT _.RC:$src1),
8189 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8190 (i32 imm:$src3),
8191 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008192 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008193}
8194
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008195//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8196// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008197multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8198 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008199 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008200 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8201 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8202 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8203 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8204 (SrcInfo.VT SrcInfo.RC:$src2),
8205 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008206 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8207 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8208 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8209 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8210 (SrcInfo.VT (bitconvert
8211 (SrcInfo.LdFrag addr:$src2))),
8212 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008213 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008214}
8215
8216//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8217// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008218// op(reg_vec2,broadcast(eltVt),imm)
8219multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008220 X86VectorVTInfo _>:
8221 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8222
Craig Topper05948fb2016-08-02 05:11:15 +00008223 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008224 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8225 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8226 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8227 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8228 (OpNode (_.VT _.RC:$src1),
8229 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8230 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008231}
8232
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008233//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8234// op(reg_vec2,mem_scalar,imm)
8235//all instruction created with FROUND_CURRENT
8236multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008237 X86VectorVTInfo _> {
8238 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008239 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008240 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008241 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8242 (OpNode (_.VT _.RC:$src1),
8243 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008244 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008245 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008246 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008247 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008248 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8249 (OpNode (_.VT _.RC:$src1),
8250 (_.VT (scalar_to_vector
8251 (_.ScalarLdFrag addr:$src2))),
8252 (i32 imm:$src3),
8253 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008254 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008255}
8256
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008257//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8258multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8259 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008260 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008261 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008262 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008263 OpcodeStr, "$src3, {sae}, $src2, $src1",
8264 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008265 (OpNode (_.VT _.RC:$src1),
8266 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008267 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008268 (i32 FROUND_NO_EXC))>, EVEX_B;
8269}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008270//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8271multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8272 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008273 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8274 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008275 OpcodeStr, "$src3, {sae}, $src2, $src1",
8276 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008277 (OpNode (_.VT _.RC:$src1),
8278 (_.VT _.RC:$src2),
8279 (i32 imm:$src3),
8280 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008281}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008282
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008283multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8284 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008285 let Predicates = [prd] in {
8286 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008287 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008288 EVEX_V512;
8289
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008290 }
8291 let Predicates = [prd, HasVLX] in {
8292 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008293 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008294 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008295 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008296 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008297}
8298
Igor Breger2ae0fe32015-08-31 11:14:02 +00008299multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8300 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8301 let Predicates = [HasBWI] in {
8302 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8303 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8304 }
8305 let Predicates = [HasBWI, HasVLX] in {
8306 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8307 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8308 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8309 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8310 }
8311}
8312
Igor Breger00d9f842015-06-08 14:03:17 +00008313multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8314 bits<8> opc, SDNode OpNode>{
8315 let Predicates = [HasAVX512] in {
8316 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8317 }
8318 let Predicates = [HasAVX512, HasVLX] in {
8319 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8320 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8321 }
8322}
8323
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008324multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8325 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8326 let Predicates = [prd] in {
8327 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8328 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008329 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008330}
8331
Igor Breger1e58e8a2015-09-02 11:18:55 +00008332multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8333 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8334 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8335 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8336 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8337 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008338}
8339
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008340
Igor Breger1e58e8a2015-09-02 11:18:55 +00008341defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8342 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8343defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8344 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8345defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8346 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8347
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008348
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008349defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8350 0x50, X86VRange, HasDQI>,
8351 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8352defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8353 0x50, X86VRange, HasDQI>,
8354 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8355
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008356defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8357 0x51, X86VRange, HasDQI>,
8358 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8359defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8360 0x51, X86VRange, HasDQI>,
8361 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8362
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008363defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8364 0x57, X86Reduces, HasDQI>,
8365 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8366defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8367 0x57, X86Reduces, HasDQI>,
8368 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008369
Igor Breger1e58e8a2015-09-02 11:18:55 +00008370defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8371 0x27, X86GetMants, HasAVX512>,
8372 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8373defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8374 0x27, X86GetMants, HasAVX512>,
8375 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8376
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008377multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8378 bits<8> opc, SDNode OpNode = X86Shuf128>{
8379 let Predicates = [HasAVX512] in {
8380 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8381
8382 }
8383 let Predicates = [HasAVX512, HasVLX] in {
8384 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8385 }
8386}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008387let Predicates = [HasAVX512] in {
8388def : Pat<(v16f32 (ffloor VR512:$src)),
8389 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8390def : Pat<(v16f32 (fnearbyint VR512:$src)),
8391 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8392def : Pat<(v16f32 (fceil VR512:$src)),
8393 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8394def : Pat<(v16f32 (frint VR512:$src)),
8395 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8396def : Pat<(v16f32 (ftrunc VR512:$src)),
8397 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8398
8399def : Pat<(v8f64 (ffloor VR512:$src)),
8400 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8401def : Pat<(v8f64 (fnearbyint VR512:$src)),
8402 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8403def : Pat<(v8f64 (fceil VR512:$src)),
8404 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8405def : Pat<(v8f64 (frint VR512:$src)),
8406 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8407def : Pat<(v8f64 (ftrunc VR512:$src)),
8408 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8409}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008410
8411defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8412 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8413defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8414 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8415defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8416 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8417defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8418 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008419
Craig Topperc48fa892015-12-27 19:45:21 +00008420multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008421 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8422 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008423}
8424
Craig Topperc48fa892015-12-27 19:45:21 +00008425defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008426 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008427defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008428 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008429
Craig Topper7a299302016-06-09 07:06:38 +00008430multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008431 let Predicates = p in
8432 def NAME#_.VTName#rri:
8433 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8434 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8435 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8436}
8437
Craig Topper7a299302016-06-09 07:06:38 +00008438multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8439 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8440 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8441 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008442
Craig Topper7a299302016-06-09 07:06:38 +00008443defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008444 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008445 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8446 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8447 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8448 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8449 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008450 EVEX_CD8<8, CD8VF>;
8451
Igor Bregerf3ded812015-08-31 13:09:30 +00008452defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8453 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8454
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008455multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8456 X86VectorVTInfo _> {
8457 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008458 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008459 "$src1", "$src1",
8460 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8461
Craig Toppere1cac152016-06-07 07:27:54 +00008462 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8463 (ins _.MemOp:$src1), OpcodeStr,
8464 "$src1", "$src1",
8465 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8466 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008467}
8468
8469multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8470 X86VectorVTInfo _> :
8471 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008472 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8473 (ins _.ScalarMemOp:$src1), OpcodeStr,
8474 "${src1}"##_.BroadcastStr,
8475 "${src1}"##_.BroadcastStr,
8476 (_.VT (OpNode (X86VBroadcast
8477 (_.ScalarLdFrag addr:$src1))))>,
8478 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008479}
8480
8481multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8482 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8483 let Predicates = [prd] in
8484 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8485
8486 let Predicates = [prd, HasVLX] in {
8487 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8488 EVEX_V256;
8489 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8490 EVEX_V128;
8491 }
8492}
8493
8494multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8495 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8496 let Predicates = [prd] in
8497 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8498 EVEX_V512;
8499
8500 let Predicates = [prd, HasVLX] in {
8501 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8502 EVEX_V256;
8503 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8504 EVEX_V128;
8505 }
8506}
8507
8508multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8509 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008510 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008511 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008512 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8513 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008514}
8515
8516multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8517 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008518 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8519 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008520}
8521
8522multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8523 bits<8> opc_d, bits<8> opc_q,
8524 string OpcodeStr, SDNode OpNode> {
8525 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8526 HasAVX512>,
8527 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8528 HasBWI>;
8529}
8530
8531defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8532
Craig Topper056c9062016-08-28 22:20:48 +00008533let Predicates = [HasBWI, HasVLX] in {
8534 def : Pat<(xor
8535 (bc_v2i64 (v16i1sextv16i8)),
8536 (bc_v2i64 (add (v16i8 VR128:$src), (v16i1sextv16i8)))),
8537 (VPABSBZ128rr VR128:$src)>;
8538 def : Pat<(xor
8539 (bc_v2i64 (v8i1sextv8i16)),
8540 (bc_v2i64 (add (v8i16 VR128:$src), (v8i1sextv8i16)))),
8541 (VPABSWZ128rr VR128:$src)>;
8542 def : Pat<(xor
8543 (bc_v4i64 (v32i1sextv32i8)),
8544 (bc_v4i64 (add (v32i8 VR256:$src), (v32i1sextv32i8)))),
8545 (VPABSBZ256rr VR256:$src)>;
8546 def : Pat<(xor
8547 (bc_v4i64 (v16i1sextv16i16)),
8548 (bc_v4i64 (add (v16i16 VR256:$src), (v16i1sextv16i16)))),
8549 (VPABSWZ256rr VR256:$src)>;
8550}
8551let Predicates = [HasAVX512, HasVLX] in {
8552 def : Pat<(xor
8553 (bc_v2i64 (v4i1sextv4i32)),
8554 (bc_v2i64 (add (v4i32 VR128:$src), (v4i1sextv4i32)))),
8555 (VPABSDZ128rr VR128:$src)>;
8556 def : Pat<(xor
8557 (bc_v4i64 (v8i1sextv8i32)),
8558 (bc_v4i64 (add (v8i32 VR256:$src), (v8i1sextv8i32)))),
8559 (VPABSDZ256rr VR256:$src)>;
8560}
8561
8562let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008563def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008564 (bc_v8i64 (v16i1sextv16i32)),
8565 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008566 (VPABSDZrr VR512:$src)>;
8567def : Pat<(xor
8568 (bc_v8i64 (v8i1sextv8i64)),
8569 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8570 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008571}
Craig Topper850feaf2016-08-28 22:20:51 +00008572let Predicates = [HasBWI] in {
8573def : Pat<(xor
8574 (bc_v8i64 (v64i1sextv64i8)),
8575 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8576 (VPABSBZrr VR512:$src)>;
8577def : Pat<(xor
8578 (bc_v8i64 (v32i1sextv32i16)),
8579 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8580 (VPABSWZrr VR512:$src)>;
8581}
Igor Bregerf2460112015-07-26 14:41:44 +00008582
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008583multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8584
8585 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008586}
8587
8588defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8589defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8590
Igor Breger24cab0f2015-11-16 07:22:00 +00008591//===---------------------------------------------------------------------===//
8592// Replicate Single FP - MOVSHDUP and MOVSLDUP
8593//===---------------------------------------------------------------------===//
8594multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8595 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8596 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008597}
8598
8599defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8600defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008601
8602//===----------------------------------------------------------------------===//
8603// AVX-512 - MOVDDUP
8604//===----------------------------------------------------------------------===//
8605
8606multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8607 X86VectorVTInfo _> {
8608 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8609 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8610 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008611 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8612 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8613 (_.VT (OpNode (_.VT (scalar_to_vector
8614 (_.ScalarLdFrag addr:$src)))))>,
8615 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008616}
8617
8618multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8619 AVX512VLVectorVTInfo VTInfo> {
8620
8621 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8622
8623 let Predicates = [HasAVX512, HasVLX] in {
8624 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8625 EVEX_V256;
8626 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8627 EVEX_V128;
8628 }
8629}
8630
8631multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8632 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8633 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008634}
8635
8636defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8637
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008638let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008639def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008640 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008641def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008642 (VMOVDDUPZ128rm addr:$src)>;
8643def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8644 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8645}
Igor Breger1f782962015-11-19 08:26:56 +00008646
Igor Bregerf2460112015-07-26 14:41:44 +00008647//===----------------------------------------------------------------------===//
8648// AVX-512 - Unpack Instructions
8649//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008650defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8651 SSE_ALU_ITINS_S>;
8652defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8653 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008654
8655defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8656 SSE_INTALU_ITINS_P, HasBWI>;
8657defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8658 SSE_INTALU_ITINS_P, HasBWI>;
8659defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8660 SSE_INTALU_ITINS_P, HasBWI>;
8661defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8662 SSE_INTALU_ITINS_P, HasBWI>;
8663
8664defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8665 SSE_INTALU_ITINS_P, HasAVX512>;
8666defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8667 SSE_INTALU_ITINS_P, HasAVX512>;
8668defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8669 SSE_INTALU_ITINS_P, HasAVX512>;
8670defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8671 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008672
8673//===----------------------------------------------------------------------===//
8674// AVX-512 - Extract & Insert Integer Instructions
8675//===----------------------------------------------------------------------===//
8676
8677multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8678 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008679 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8680 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8681 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8682 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8683 imm:$src2)))),
8684 addr:$dst)]>,
8685 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008686}
8687
8688multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8689 let Predicates = [HasBWI] in {
8690 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8691 (ins _.RC:$src1, u8imm:$src2),
8692 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8693 [(set GR32orGR64:$dst,
8694 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8695 EVEX, TAPD;
8696
8697 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8698 }
8699}
8700
8701multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8702 let Predicates = [HasBWI] in {
8703 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8704 (ins _.RC:$src1, u8imm:$src2),
8705 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8706 [(set GR32orGR64:$dst,
8707 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8708 EVEX, PD;
8709
Craig Topper99f6b622016-05-01 01:03:56 +00008710 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008711 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8712 (ins _.RC:$src1, u8imm:$src2),
8713 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8714 EVEX, TAPD;
8715
Igor Bregerdefab3c2015-10-08 12:55:01 +00008716 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8717 }
8718}
8719
8720multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8721 RegisterClass GRC> {
8722 let Predicates = [HasDQI] in {
8723 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8724 (ins _.RC:$src1, u8imm:$src2),
8725 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8726 [(set GRC:$dst,
8727 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8728 EVEX, TAPD;
8729
Craig Toppere1cac152016-06-07 07:27:54 +00008730 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8731 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8732 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8733 [(store (extractelt (_.VT _.RC:$src1),
8734 imm:$src2),addr:$dst)]>,
8735 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008736 }
8737}
8738
8739defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8740defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8741defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8742defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8743
8744multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8745 X86VectorVTInfo _, PatFrag LdFrag> {
8746 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8747 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8748 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8749 [(set _.RC:$dst,
8750 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8751 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8752}
8753
8754multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8755 X86VectorVTInfo _, PatFrag LdFrag> {
8756 let Predicates = [HasBWI] in {
8757 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8758 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8759 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8760 [(set _.RC:$dst,
8761 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8762
8763 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8764 }
8765}
8766
8767multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8768 X86VectorVTInfo _, RegisterClass GRC> {
8769 let Predicates = [HasDQI] in {
8770 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8771 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8772 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8773 [(set _.RC:$dst,
8774 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8775 EVEX_4V, TAPD;
8776
8777 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8778 _.ScalarLdFrag>, TAPD;
8779 }
8780}
8781
8782defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8783 extloadi8>, TAPD;
8784defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8785 extloadi16>, PD;
8786defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8787defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008788//===----------------------------------------------------------------------===//
8789// VSHUFPS - VSHUFPD Operations
8790//===----------------------------------------------------------------------===//
8791multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8792 AVX512VLVectorVTInfo VTInfo_FP>{
8793 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8794 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8795 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008796}
8797
8798defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8799defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008800//===----------------------------------------------------------------------===//
8801// AVX-512 - Byte shift Left/Right
8802//===----------------------------------------------------------------------===//
8803
8804multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8805 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8806 def rr : AVX512<opc, MRMr,
8807 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8808 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8809 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008810 def rm : AVX512<opc, MRMm,
8811 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8812 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8813 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008814 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8815 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008816}
8817
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008818multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008819 Format MRMm, string OpcodeStr, Predicate prd>{
8820 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008821 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008822 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008823 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008824 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008825 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008826 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008827 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008828 }
8829}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008830defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008831 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008832defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008833 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8834
8835
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008836multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008837 string OpcodeStr, X86VectorVTInfo _dst,
8838 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008839 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008840 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008841 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008842 [(set _dst.RC:$dst,(_dst.VT
8843 (OpNode (_src.VT _src.RC:$src1),
8844 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008845 def rm : AVX512BI<opc, MRMSrcMem,
8846 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8847 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8848 [(set _dst.RC:$dst,(_dst.VT
8849 (OpNode (_src.VT _src.RC:$src1),
8850 (_src.VT (bitconvert
8851 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008852}
8853
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008854multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008855 string OpcodeStr, Predicate prd> {
8856 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008857 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8858 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008859 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008860 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8861 v32i8x_info>, EVEX_V256;
8862 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8863 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008864 }
8865}
8866
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008867defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008868 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008869
8870multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008871 X86VectorVTInfo _>{
8872 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008873 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8874 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008875 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008876 (OpNode (_.VT _.RC:$src1),
8877 (_.VT _.RC:$src2),
8878 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008879 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008880 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8881 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8882 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8883 (OpNode (_.VT _.RC:$src1),
8884 (_.VT _.RC:$src2),
8885 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008886 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008887 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8888 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8889 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8890 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8891 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8892 (OpNode (_.VT _.RC:$src1),
8893 (_.VT _.RC:$src2),
8894 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008895 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008896 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008897 }// Constraints = "$src1 = $dst"
8898}
8899
8900multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8901 let Predicates = [HasAVX512] in
8902 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8903 let Predicates = [HasAVX512, HasVLX] in {
8904 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8905 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8906 }
8907}
8908
8909defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8910defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8911
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008912//===----------------------------------------------------------------------===//
8913// AVX-512 - FixupImm
8914//===----------------------------------------------------------------------===//
8915
8916multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008917 X86VectorVTInfo _>{
8918 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008919 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8920 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8921 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8922 (OpNode (_.VT _.RC:$src1),
8923 (_.VT _.RC:$src2),
8924 (_.IntVT _.RC:$src3),
8925 (i32 imm:$src4),
8926 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008927 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8928 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8929 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8930 (OpNode (_.VT _.RC:$src1),
8931 (_.VT _.RC:$src2),
8932 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8933 (i32 imm:$src4),
8934 (i32 FROUND_CURRENT))>;
8935 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8936 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8937 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8938 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8939 (OpNode (_.VT _.RC:$src1),
8940 (_.VT _.RC:$src2),
8941 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8942 (i32 imm:$src4),
8943 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008944 } // Constraints = "$src1 = $dst"
8945}
8946
8947multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008948 SDNode OpNode, X86VectorVTInfo _>{
8949let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008950 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8951 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008952 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008953 "$src2, $src3, {sae}, $src4",
8954 (OpNode (_.VT _.RC:$src1),
8955 (_.VT _.RC:$src2),
8956 (_.IntVT _.RC:$src3),
8957 (i32 imm:$src4),
8958 (i32 FROUND_NO_EXC))>, EVEX_B;
8959 }
8960}
8961
8962multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8963 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008964 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8965 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008966 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8967 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8968 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8969 (OpNode (_.VT _.RC:$src1),
8970 (_.VT _.RC:$src2),
8971 (_src3VT.VT _src3VT.RC:$src3),
8972 (i32 imm:$src4),
8973 (i32 FROUND_CURRENT))>;
8974
8975 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8976 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8977 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8978 "$src2, $src3, {sae}, $src4",
8979 (OpNode (_.VT _.RC:$src1),
8980 (_.VT _.RC:$src2),
8981 (_src3VT.VT _src3VT.RC:$src3),
8982 (i32 imm:$src4),
8983 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008984 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8985 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8986 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8987 (OpNode (_.VT _.RC:$src1),
8988 (_.VT _.RC:$src2),
8989 (_src3VT.VT (scalar_to_vector
8990 (_src3VT.ScalarLdFrag addr:$src3))),
8991 (i32 imm:$src4),
8992 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008993 }
8994}
8995
8996multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8997 let Predicates = [HasAVX512] in
8998 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8999 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9000 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9001 let Predicates = [HasAVX512, HasVLX] in {
9002 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9003 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9004 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9005 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9006 }
9007}
9008
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009009defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9010 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009011 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009012defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9013 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009014 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009015defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009016 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009017defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009018 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009019
9020
9021
9022// Patterns used to select SSE scalar fp arithmetic instructions from
9023// either:
9024//
9025// (1) a scalar fp operation followed by a blend
9026//
9027// The effect is that the backend no longer emits unnecessary vector
9028// insert instructions immediately after SSE scalar fp instructions
9029// like addss or mulss.
9030//
9031// For example, given the following code:
9032// __m128 foo(__m128 A, __m128 B) {
9033// A[0] += B[0];
9034// return A;
9035// }
9036//
9037// Previously we generated:
9038// addss %xmm0, %xmm1
9039// movss %xmm1, %xmm0
9040//
9041// We now generate:
9042// addss %xmm1, %xmm0
9043//
9044// (2) a vector packed single/double fp operation followed by a vector insert
9045//
9046// The effect is that the backend converts the packed fp instruction
9047// followed by a vector insert into a single SSE scalar fp instruction.
9048//
9049// For example, given the following code:
9050// __m128 foo(__m128 A, __m128 B) {
9051// __m128 C = A + B;
9052// return (__m128) {c[0], a[1], a[2], a[3]};
9053// }
9054//
9055// Previously we generated:
9056// addps %xmm0, %xmm1
9057// movss %xmm1, %xmm0
9058//
9059// We now generate:
9060// addss %xmm1, %xmm0
9061
9062// TODO: Some canonicalization in lowering would simplify the number of
9063// patterns we have to try to match.
9064multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9065 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009066 // extracted scalar math op with insert via movss
9067 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
9068 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
9069 FR32:$src))))),
9070 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
9071 (COPY_TO_REGCLASS FR32:$src, VR128))>;
9072
Craig Topper5625d242016-07-29 06:06:00 +00009073 // extracted scalar math op with insert via blend
9074 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
9075 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
9076 FR32:$src))), (i8 1))),
9077 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
9078 (COPY_TO_REGCLASS FR32:$src, VR128))>;
9079
9080 // vector math op with insert via movss
9081 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
9082 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
9083 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9084
9085 // vector math op with insert via blend
9086 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
9087 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
9088 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9089 }
9090}
9091
9092defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9093defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9094defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9095defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9096
9097multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9098 let Predicates = [HasAVX512] in {
9099 // extracted scalar math op with insert via movsd
9100 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
9101 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
9102 FR64:$src))))),
9103 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
9104 (COPY_TO_REGCLASS FR64:$src, VR128))>;
9105
9106 // extracted scalar math op with insert via blend
9107 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
9108 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
9109 FR64:$src))), (i8 1))),
9110 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
9111 (COPY_TO_REGCLASS FR64:$src, VR128))>;
9112
9113 // vector math op with insert via movsd
9114 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
9115 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
9116 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9117
9118 // vector math op with insert via blend
9119 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
9120 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
9121 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9122 }
9123}
9124
9125defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9126defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9127defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9128defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;