blob: f53b0ed3834e9c9451a9c0773f4356b6cea90ace [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Evan Cheng10e86422008-04-25 19:11:04 +000061// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000062static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000063 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000064
Chris Lattnerf0144122009-07-28 03:13:23 +000065static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Michael J. Spencerec38de22010-10-10 22:04:20 +000066
Eric Christopher62f35a22010-07-05 19:26:33 +000067 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Michael J. Spencerec38de22010-10-10 22:04:20 +000068
Eric Christopher62f35a22010-07-05 19:26:33 +000069 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
70 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000071 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000072 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000074 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000075 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000076 return new TargetLoweringObjectFileCOFF();
Michael J. Spencerec38de22010-10-10 22:04:20 +000077 }
Eric Christopher62f35a22010-07-05 19:26:33 +000078 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000079}
80
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000081X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000082 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000083 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000084 X86ScalarSSEf64 = Subtarget->hasSSE2();
85 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000086 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 // Set up the TargetLowering object.
92
93 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000096 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000097 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000098
Michael J. Spencer92bf38c2010-10-10 23:11:06 +000099 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000100 // Setup Windows compiler runtime calls.
101 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000102 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
103 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000104 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000105 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000106 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000107 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
108 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000109 }
110
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000112 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 setUseUnderscoreSetJmp(false);
114 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000115 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000116 // MS runtime is weird: it exports _setjmp, but longjmp!
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(false);
119 } else {
120 setUseUnderscoreSetJmp(true);
121 setUseUnderscoreLongJmp(true);
122 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000123
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000124 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000126 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000128 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000130
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000132
Scott Michelfdc40a02009-02-17 22:15:04 +0000133 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000135 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000159 // We have an algorithm for SSE2->double, and we turn this into a
160 // 64-bit FILD followed by conditional FADD for other targets.
161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000162 // We have an algorithm for SSE2, and we turn this into a 64-bit
163 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000164 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000165 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
168 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171
Devang Patel6a784892009-06-05 18:48:29 +0000172 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000173 // SSE has no i16 to fp conversion, only i32
174 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000178 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000181 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000182 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
184 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000185 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000186
Dale Johannesen73328d12007-09-19 23:55:34 +0000187 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
188 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
190 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000191
Evan Cheng02568ff2006-01-30 22:13:22 +0000192 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
193 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
195 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000196
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000197 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000199 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000201 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
203 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000204 }
205
206 // Handle FP_TO_UINT by promoting the destination to a larger signed
207 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
209 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000211
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000215 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000216 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 // Expand FP_TO_UINT into a select.
218 // FIXME: We would like to use a Custom expander here eventually to do
219 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000222 // With SSE3 we can use fisttpll to convert to a signed i64; without
223 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000225 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226
Chris Lattner399610a2006-12-05 18:22:22 +0000227 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000228 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000229 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
230 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000231 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000232 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000233 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000234 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000235 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000236 }
Chris Lattner21f66852005-12-23 05:15:23 +0000237
Dan Gohmanb00ee212008-02-18 19:34:53 +0000238 // Scalar integer divide and remainder are lowered to use operations that
239 // produce two results, to match the available instructions. This exposes
240 // the two-result form to trivial CSE, which is able to combine x/y and x%y
241 // into a single instruction.
242 //
243 // Scalar integer multiply-high is also lowered to use two-result
244 // operations, to match the available instructions. However, plain multiply
245 // (low) operations are left as Legal, as there are single-result
246 // instructions for this in x86. Using the two-result multiply instructions
247 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
252 setOperationAction(ISD::SREM , MVT::i8 , Expand);
253 setOperationAction(ISD::UREM , MVT::i8 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
258 setOperationAction(ISD::SREM , MVT::i16 , Expand);
259 setOperationAction(ISD::UREM , MVT::i16 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
264 setOperationAction(ISD::SREM , MVT::i32 , Expand);
265 setOperationAction(ISD::UREM , MVT::i32 , Expand);
266 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
267 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
268 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
269 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
270 setOperationAction(ISD::SREM , MVT::i64 , Expand);
271 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
274 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
275 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
276 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000277 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
279 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
280 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
281 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
282 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
283 setOperationAction(ISD::FREM , MVT::f32 , Expand);
284 setOperationAction(ISD::FREM , MVT::f64 , Expand);
285 setOperationAction(ISD::FREM , MVT::f80 , Expand);
286 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
291 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
295 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
296 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000297 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
299 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
300 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 }
302
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
304 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000305
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000308 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000309 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000310 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
312 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000316 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
318 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
319 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
320 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
323 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000326
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000327 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
331 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000332 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
334 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000335 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
338 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
339 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
340 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000341 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000342 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000343 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000352
Evan Chengd2cde682008-03-10 19:38:10 +0000353 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000355
Eric Christopher9a9d2752010-07-22 02:48:34 +0000356 // We may not have a libcall for MEMBARRIER so we should lower this.
357 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000358
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000359 // On X86 and X86-64, atomic operations are lowered to locked instructions.
360 // Locked instructions, in turn, have implicit fence semantics (all memory
361 // operations are flushed before issuing the locked instruction, and they
362 // are not buffered), so we can fold away the common pattern of
363 // fence-atomic-fence.
364 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000427 if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000626 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000627 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628 }
629
Dale Johannesen0488fb62010-09-30 23:57:10 +0000630 // MMX-sized vectors (other than x86mmx) are expected to be expanded
631 // into smaller operations.
632 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
633 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
634 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
635 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
636 setOperationAction(ISD::AND, MVT::v8i8, Expand);
637 setOperationAction(ISD::AND, MVT::v4i16, Expand);
638 setOperationAction(ISD::AND, MVT::v2i32, Expand);
639 setOperationAction(ISD::AND, MVT::v1i64, Expand);
640 setOperationAction(ISD::OR, MVT::v8i8, Expand);
641 setOperationAction(ISD::OR, MVT::v4i16, Expand);
642 setOperationAction(ISD::OR, MVT::v2i32, Expand);
643 setOperationAction(ISD::OR, MVT::v1i64, Expand);
644 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
645 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
646 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
647 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
650 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
651 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
652 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
653 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
654 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
655 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
656 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000657 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
658 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
659 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
660 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000661
Evan Cheng92722532009-03-26 23:06:32 +0000662 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
668 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
669 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
670 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
671 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
675 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
676 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677 }
678
Evan Cheng92722532009-03-26 23:06:32 +0000679 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000681
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000682 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
683 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
685 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
686 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
690 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
691 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
692 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
693 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
694 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
695 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
696 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
697 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
698 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
699 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
700 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
701 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
702 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
703 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
704 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
707 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
708 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000710
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
712 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
714 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000716
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000717 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
718 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
719 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
720 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
721 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
722
Evan Cheng2c3ae372006-04-12 21:21:57 +0000723 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
725 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000726 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000727 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000728 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000729 // Do not attempt to custom lower non-128-bit vectors
730 if (!VT.is128BitVector())
731 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 setOperationAction(ISD::BUILD_VECTOR,
733 VT.getSimpleVT().SimpleTy, Custom);
734 setOperationAction(ISD::VECTOR_SHUFFLE,
735 VT.getSimpleVT().SimpleTy, Custom);
736 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
737 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000739
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
741 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
742 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
743 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
744 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
745 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000746
Nate Begemancdd1eec2008-02-12 22:51:28 +0000747 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
749 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000750 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000752 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
754 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000755 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000756
757 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000758 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000759 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000760
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000765 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000767 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000769 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000771 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000772
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000774
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
777 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
778 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
779 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
782 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000783 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000784
Nate Begeman14d12ca2008-02-11 04:19:36 +0000785 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000786 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
787 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
788 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
789 setOperationAction(ISD::FRINT, MVT::f32, Legal);
790 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
791 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
792 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
793 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
794 setOperationAction(ISD::FRINT, MVT::f64, Legal);
795 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
796
Nate Begeman14d12ca2008-02-11 04:19:36 +0000797 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000799
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000800 // Can turn SHL into an integer multiply.
801 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000802 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000803
Nate Begeman14d12ca2008-02-11 04:19:36 +0000804 // i8 and i16 vectors are custom , because the source register and source
805 // source memory operand types are not the same width. f32 vectors are
806 // custom since the immediate controlling the insert encodes additional
807 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
809 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
810 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
811 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000812
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
814 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000817
818 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000821 }
822 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823
Nate Begeman30a0de92008-07-17 16:51:19 +0000824 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000826 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000827
David Greene9b9838d2009-06-29 16:47:10 +0000828 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
830 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
831 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
832 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000833 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000834
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
836 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
837 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
838 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
839 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
840 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
841 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
842 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
843 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
844 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000845 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
847 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
848 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
849 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000850
851 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
853 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
854 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
855 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
856 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
857 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
858 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
859 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
860 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
861 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
862 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
863 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
864 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
865 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
868 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
869 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
870 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
873 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
874 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
876 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
879 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
880 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
881 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
882 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
883 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000884
885#if 0
886 // Not sure we want to do this since there are no 256-bit integer
887 // operations in AVX
888
889 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
890 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
892 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000893
894 // Do not attempt to custom lower non-power-of-2 vectors
895 if (!isPowerOf2_32(VT.getVectorNumElements()))
896 continue;
897
898 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
899 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
900 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
901 }
902
903 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000906 }
David Greene9b9838d2009-06-29 16:47:10 +0000907#endif
908
909#if 0
910 // Not sure we want to do this since there are no 256-bit integer
911 // operations in AVX
912
913 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
914 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
916 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000917
918 if (!VT.is256BitVector()) {
919 continue;
920 }
921 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000923 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000925 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000927 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000929 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 }
932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000934#endif
935 }
936
Evan Cheng6be2c582006-04-05 23:38:46 +0000937 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000939
Bill Wendling74c37652008-12-09 22:08:41 +0000940 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000946
Eli Friedman962f5492010-06-02 19:35:46 +0000947 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
948 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000949 //
Eli Friedman962f5492010-06-02 19:35:46 +0000950 // FIXME: We really should do custom legalization for addition and
951 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
952 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000953 if (Subtarget->is64Bit()) {
954 setOperationAction(ISD::SADDO, MVT::i64, Custom);
955 setOperationAction(ISD::UADDO, MVT::i64, Custom);
956 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
957 setOperationAction(ISD::USUBO, MVT::i64, Custom);
958 setOperationAction(ISD::SMULO, MVT::i64, Custom);
959 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000960
Evan Chengd54f2d52009-03-31 19:38:51 +0000961 if (!Subtarget->is64Bit()) {
962 // These libcalls are not available in 32-bit.
963 setLibcallName(RTLIB::SHL_I128, 0);
964 setLibcallName(RTLIB::SRL_I128, 0);
965 setLibcallName(RTLIB::SRA_I128, 0);
966 }
967
Evan Cheng206ee9d2006-07-07 08:33:52 +0000968 // We have target-specific dag combine patterns for the following nodes:
969 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000970 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000971 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000972 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000973 setTargetDAGCombine(ISD::SHL);
974 setTargetDAGCombine(ISD::SRA);
975 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000976 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000977 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +0000978 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000979 if (Subtarget->is64Bit())
980 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000981
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000982 computeRegisterProperties();
983
Evan Cheng87ed7162006-02-14 08:25:08 +0000984 // FIXME: These should be based on subtarget info. Plus, the values should
985 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000986 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +0000987 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +0000988 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000989 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000990 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000991}
992
Scott Michel5b8f82e2008-03-10 15:42:14 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
995 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000996}
997
998
Evan Cheng29286502008-01-23 23:17:41 +0000999/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1000/// the desired ByVal argument alignment.
1001static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1002 if (MaxAlign == 16)
1003 return;
1004 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1005 if (VTy->getBitWidth() == 128)
1006 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001007 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1008 unsigned EltAlign = 0;
1009 getMaxByValAlign(ATy->getElementType(), EltAlign);
1010 if (EltAlign > MaxAlign)
1011 MaxAlign = EltAlign;
1012 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1013 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1014 unsigned EltAlign = 0;
1015 getMaxByValAlign(STy->getElementType(i), EltAlign);
1016 if (EltAlign > MaxAlign)
1017 MaxAlign = EltAlign;
1018 if (MaxAlign == 16)
1019 break;
1020 }
1021 }
1022 return;
1023}
1024
1025/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1026/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001027/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1028/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001029unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001030 if (Subtarget->is64Bit()) {
1031 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001032 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001033 if (TyAlign > 8)
1034 return TyAlign;
1035 return 8;
1036 }
1037
Evan Cheng29286502008-01-23 23:17:41 +00001038 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001039 if (Subtarget->hasSSE1())
1040 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001041 return Align;
1042}
Chris Lattner2b02a442007-02-25 08:29:00 +00001043
Evan Chengf0df0312008-05-15 08:39:06 +00001044/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001045/// and store operations as a result of memset, memcpy, and memmove
1046/// lowering. If DstAlign is zero that means it's safe to destination
1047/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1048/// means there isn't a need to check it against alignment requirement,
1049/// probably because the source does not need to be loaded. If
1050/// 'NonScalarIntSafe' is true, that means it's safe to return a
1051/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1052/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1053/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001054/// It returns EVT::Other if the type should be determined using generic
1055/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001056EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001057X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1058 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001059 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001060 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001061 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001062 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1063 // linux. This is because the stack realignment code can't handle certain
1064 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001065 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001066 if (NonScalarIntSafe &&
1067 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001068 if (Size >= 16 &&
1069 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001070 ((DstAlign == 0 || DstAlign >= 16) &&
1071 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001072 Subtarget->getStackAlignment() >= 16) {
1073 if (Subtarget->hasSSE2())
1074 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001075 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001076 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001077 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001078 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001079 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001080 Subtarget->hasSSE2()) {
1081 // Do not use f64 to lower memcpy if source is string constant. It's
1082 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001083 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001084 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 }
Evan Chengf0df0312008-05-15 08:39:06 +00001086 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 return MVT::i64;
1088 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001089}
1090
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001091/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1092/// current function. The returned value is a member of the
1093/// MachineJumpTableInfo::JTEntryKind enum.
1094unsigned X86TargetLowering::getJumpTableEncoding() const {
1095 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1096 // symbol.
1097 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1098 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001099 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101 // Otherwise, use the normal jump table encoding heuristics.
1102 return TargetLowering::getJumpTableEncoding();
1103}
1104
Chris Lattnerc64daab2010-01-26 05:02:42 +00001105const MCExpr *
1106X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1107 const MachineBasicBlock *MBB,
1108 unsigned uid,MCContext &Ctx) const{
1109 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1110 Subtarget->isPICStyleGOT());
1111 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1112 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001113 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1114 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001115}
1116
Evan Chengcc415862007-11-09 01:32:10 +00001117/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1118/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001119SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001120 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001121 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001122 // This doesn't have DebugLoc associated with it, but is not really the
1123 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001124 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001125 return Table;
1126}
1127
Chris Lattner589c6f62010-01-26 06:28:43 +00001128/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1129/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1130/// MCExpr.
1131const MCExpr *X86TargetLowering::
1132getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1133 MCContext &Ctx) const {
1134 // X86-64 uses RIP relative addressing based on the jump table label.
1135 if (Subtarget->isPICStyleRIPRel())
1136 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1137
1138 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001139 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001140}
1141
Bill Wendlingb4202b82009-07-01 18:50:55 +00001142/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001143unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001144 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001145}
1146
Evan Chengdee81012010-07-26 21:50:05 +00001147std::pair<const TargetRegisterClass*, uint8_t>
1148X86TargetLowering::findRepresentativeClass(EVT VT) const{
1149 const TargetRegisterClass *RRC = 0;
1150 uint8_t Cost = 1;
1151 switch (VT.getSimpleVT().SimpleTy) {
1152 default:
1153 return TargetLowering::findRepresentativeClass(VT);
1154 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1155 RRC = (Subtarget->is64Bit()
1156 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1157 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001158 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001159 RRC = X86::VR64RegisterClass;
1160 break;
1161 case MVT::f32: case MVT::f64:
1162 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1163 case MVT::v4f32: case MVT::v2f64:
1164 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1165 case MVT::v4f64:
1166 RRC = X86::VR128RegisterClass;
1167 break;
1168 }
1169 return std::make_pair(RRC, Cost);
1170}
1171
Evan Cheng70017e42010-07-24 00:39:05 +00001172unsigned
1173X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1174 MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +00001175 const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo();
1176
1177 unsigned FPDiff = TFI->hasFP(MF) ? 1 : 0;
Evan Cheng70017e42010-07-24 00:39:05 +00001178 switch (RC->getID()) {
1179 default:
1180 return 0;
1181 case X86::GR32RegClassID:
1182 return 4 - FPDiff;
1183 case X86::GR64RegClassID:
1184 return 8 - FPDiff;
1185 case X86::VR128RegClassID:
1186 return Subtarget->is64Bit() ? 10 : 4;
1187 case X86::VR64RegClassID:
1188 return 4;
1189 }
1190}
1191
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001192bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1193 unsigned &Offset) const {
1194 if (!Subtarget->isTargetLinux())
1195 return false;
1196
1197 if (Subtarget->is64Bit()) {
1198 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1199 Offset = 0x28;
1200 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1201 AddressSpace = 256;
1202 else
1203 AddressSpace = 257;
1204 } else {
1205 // %gs:0x14 on i386
1206 Offset = 0x14;
1207 AddressSpace = 256;
1208 }
1209 return true;
1210}
1211
1212
Chris Lattner2b02a442007-02-25 08:29:00 +00001213//===----------------------------------------------------------------------===//
1214// Return Value Calling Convention Implementation
1215//===----------------------------------------------------------------------===//
1216
Chris Lattner59ed56b2007-02-28 04:55:35 +00001217#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001218
Michael J. Spencerec38de22010-10-10 22:04:20 +00001219bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001220X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001221 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001222 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001223 SmallVector<CCValAssign, 16> RVLocs;
1224 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001225 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001226 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001227}
1228
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229SDValue
1230X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001231 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001232 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001233 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001234 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001235 MachineFunction &MF = DAG.getMachineFunction();
1236 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001237
Chris Lattner9774c912007-02-27 05:28:59 +00001238 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1240 RVLocs, *DAG.getContext());
1241 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001242
Evan Chengdcea1632010-02-04 02:40:39 +00001243 // Add the regs to the liveout set for the function.
1244 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1245 for (unsigned i = 0; i != RVLocs.size(); ++i)
1246 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1247 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001250
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001252 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1253 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001254 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1255 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001256
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001257 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001258 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1259 CCValAssign &VA = RVLocs[i];
1260 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001261 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001262 EVT ValVT = ValToCopy.getValueType();
1263
Dale Johannesenc4510512010-09-24 19:05:48 +00001264 // If this is x86-64, and we disabled SSE, we can't return FP values,
1265 // or SSE or MMX vectors.
1266 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1267 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
1268 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001269 report_fatal_error("SSE register return with SSE disabled");
1270 }
1271 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1272 // llvm-gcc has never done it right and no one has noticed, so this
1273 // should be OK for now.
1274 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001275 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001276 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001277
Chris Lattner447ff682008-03-11 03:23:40 +00001278 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1279 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001280 if (VA.getLocReg() == X86::ST0 ||
1281 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001282 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1283 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001284 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001286 RetOps.push_back(ValToCopy);
1287 // Don't emit a copytoreg.
1288 continue;
1289 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001290
Evan Cheng242b38b2009-02-23 09:03:22 +00001291 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1292 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001293 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001294 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001295 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001296 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001297 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1298 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001299 // If we don't have SSE2 available, convert to v4f32 so the generated
1300 // register is legal.
1301 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001302 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001303 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001304 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001305 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001306
Dale Johannesendd64c412009-02-04 00:33:20 +00001307 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001308 Flag = Chain.getValue(1);
1309 }
Dan Gohman61a92132008-04-21 23:59:07 +00001310
1311 // The x86-64 ABI for returning structs by value requires that we copy
1312 // the sret argument into %rax for the return. We saved the argument into
1313 // a virtual register in the entry block, so now we copy the value out
1314 // and into %rax.
1315 if (Subtarget->is64Bit() &&
1316 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1317 MachineFunction &MF = DAG.getMachineFunction();
1318 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1319 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001320 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001321 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001322 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001323
Dale Johannesendd64c412009-02-04 00:33:20 +00001324 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001325 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001326
1327 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001328 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001329 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001330
Chris Lattner447ff682008-03-11 03:23:40 +00001331 RetOps[0] = Chain; // Update chain.
1332
1333 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001334 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001335 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001336
1337 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001338 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001339}
1340
Dan Gohman98ca4f22009-08-05 01:29:28 +00001341/// LowerCallResult - Lower the result values of a call into the
1342/// appropriate copies out of appropriate physical registers.
1343///
1344SDValue
1345X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001346 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 const SmallVectorImpl<ISD::InputArg> &Ins,
1348 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001349 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001350
Chris Lattnere32bbf62007-02-28 07:09:55 +00001351 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001352 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001353 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001355 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Chris Lattner3085e152007-02-25 08:59:22 +00001358 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001359 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001360 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001361 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001362
Torok Edwin3f142c32009-02-01 18:15:56 +00001363 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001364 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001366 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001367 }
1368
Evan Cheng79fb3b42009-02-20 20:43:02 +00001369 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001370
1371 // If this is a call to a function that returns an fp value on the floating
1372 // point stack, we must guarantee the the value is popped from the stack, so
1373 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1374 // if the return value is not used. We use the FpGET_ST0 instructions
1375 // instead.
1376 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1377 // If we prefer to use the value in xmm registers, copy it out as f80 and
1378 // use a truncate to move it from fp stack reg to xmm reg.
1379 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1380 bool isST0 = VA.getLocReg() == X86::ST0;
1381 unsigned Opc = 0;
1382 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1383 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1384 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1385 SDValue Ops[] = { Chain, InFlag };
1386 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1387 Ops, 2), 1);
1388 Val = Chain.getValue(0);
1389
1390 // Round the f80 to the right size, which also moves it to the appropriate
1391 // xmm register.
1392 if (CopyVT != VA.getValVT())
1393 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1394 // This truncation won't change the value.
1395 DAG.getIntPtrConstant(1));
1396 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001397 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1398 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1399 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001400 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001401 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001402 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1403 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001404 } else {
1405 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001406 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001407 Val = Chain.getValue(0);
1408 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001409 Val = DAG.getNode(ISD::BITCAST, dl, CopyVT, Val);
Evan Cheng79fb3b42009-02-20 20:43:02 +00001410 } else {
1411 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1412 CopyVT, InFlag).getValue(1);
1413 Val = Chain.getValue(0);
1414 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001415 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001417 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001418
Dan Gohman98ca4f22009-08-05 01:29:28 +00001419 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001420}
1421
1422
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001423//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001424// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001425//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001426// StdCall calling convention seems to be standard for many Windows' API
1427// routines and around. It differs from C calling convention just a little:
1428// callee should clean up the stack, not caller. Symbols should be also
1429// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001430// For info on fast calling convention see Fast Calling Convention (tail call)
1431// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001432
Dan Gohman98ca4f22009-08-05 01:29:28 +00001433/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001434/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001435static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1436 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001437 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001438
Dan Gohman98ca4f22009-08-05 01:29:28 +00001439 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001440}
1441
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001442/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001443/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001444static bool
1445ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1446 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001447 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001450}
1451
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001452/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1453/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001454/// the specific parameter attribute. The copy will be passed as a byval
1455/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001456static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001457CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001458 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1459 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001460 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001461
Dale Johannesendd64c412009-02-04 00:33:20 +00001462 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001463 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001464 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001465}
1466
Chris Lattner29689432010-03-11 00:22:57 +00001467/// IsTailCallConvention - Return true if the calling convention is one that
1468/// supports tail call optimization.
1469static bool IsTailCallConvention(CallingConv::ID CC) {
1470 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1471}
1472
Evan Cheng0c439eb2010-01-27 00:07:07 +00001473/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1474/// a tailcall target by changing its ABI.
1475static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001476 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001477}
1478
Dan Gohman98ca4f22009-08-05 01:29:28 +00001479SDValue
1480X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001481 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482 const SmallVectorImpl<ISD::InputArg> &Ins,
1483 DebugLoc dl, SelectionDAG &DAG,
1484 const CCValAssign &VA,
1485 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001486 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001487 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001489 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001490 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001491 EVT ValVT;
1492
1493 // If value is passed by pointer we have address passed instead of the value
1494 // itself.
1495 if (VA.getLocInfo() == CCValAssign::Indirect)
1496 ValVT = VA.getLocVT();
1497 else
1498 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001499
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001500 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001501 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001502 // In case of tail call optimization mark all arguments mutable. Since they
1503 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001504 if (Flags.isByVal()) {
1505 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001506 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001507 return DAG.getFrameIndex(FI, getPointerTy());
1508 } else {
1509 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001510 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001511 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1512 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001513 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001514 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001515 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001516}
1517
Dan Gohman475871a2008-07-27 21:46:04 +00001518SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001519X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001520 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001521 bool isVarArg,
1522 const SmallVectorImpl<ISD::InputArg> &Ins,
1523 DebugLoc dl,
1524 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001525 SmallVectorImpl<SDValue> &InVals)
1526 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001527 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001528 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001529
Gordon Henriksen86737662008-01-05 16:56:59 +00001530 const Function* Fn = MF.getFunction();
1531 if (Fn->hasExternalLinkage() &&
1532 Subtarget->isTargetCygMing() &&
1533 Fn->getName() == "main")
1534 FuncInfo->setForceFramePointer(true);
1535
Evan Cheng1bc78042006-04-26 01:20:17 +00001536 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001538 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001539
Chris Lattner29689432010-03-11 00:22:57 +00001540 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1541 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001542
Chris Lattner638402b2007-02-28 07:00:42 +00001543 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001544 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001545 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1546 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001547 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001548
Chris Lattnerf39f7712007-02-28 05:46:49 +00001549 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001550 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001551 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1552 CCValAssign &VA = ArgLocs[i];
1553 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1554 // places.
1555 assert(VA.getValNo() != LastVal &&
1556 "Don't support value assigned to multiple locs yet");
1557 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001558
Chris Lattnerf39f7712007-02-28 05:46:49 +00001559 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001560 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001561 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001563 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001565 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001570 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1571 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001572 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001573 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001574 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001575 RC = X86::VR64RegisterClass;
1576 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001577 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001578
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001579 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001581
Chris Lattnerf39f7712007-02-28 05:46:49 +00001582 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1583 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1584 // right size.
1585 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001586 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001587 DAG.getValueType(VA.getValVT()));
1588 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001589 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001590 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001591 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001592 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001593
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001594 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001595 // Handle MMX values passed in XMM regs.
1596 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001597 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1598 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001599 } else
1600 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001601 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001602 } else {
1603 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001604 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001605 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001606
1607 // If value is passed via pointer - do a load.
1608 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001609 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1610 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001611
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001613 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001614
Dan Gohman61a92132008-04-21 23:59:07 +00001615 // The x86-64 ABI for returning structs by value requires that we copy
1616 // the sret argument into %rax for the return. Save the argument into
1617 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001618 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001619 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1620 unsigned Reg = FuncInfo->getSRetReturnReg();
1621 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001623 FuncInfo->setSRetReturnReg(Reg);
1624 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001627 }
1628
Chris Lattnerf39f7712007-02-28 05:46:49 +00001629 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001630 // Align stack specially for tail calls.
1631 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001632 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001633
Evan Cheng1bc78042006-04-26 01:20:17 +00001634 // If the function takes variable number of arguments, make a frame index for
1635 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001636 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001637 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1638 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001639 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001640 }
1641 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001642 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1643
1644 // FIXME: We should really autogenerate these arrays
1645 static const unsigned GPR64ArgRegsWin64[] = {
1646 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001648 static const unsigned GPR64ArgRegs64Bit[] = {
1649 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1650 };
1651 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001652 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1653 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1654 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001655 const unsigned *GPR64ArgRegs;
1656 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001657
1658 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001659 // The XMM registers which might contain var arg parameters are shadowed
1660 // in their paired GPR. So we only need to save the GPR to their home
1661 // slots.
1662 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001663 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001664 } else {
1665 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1666 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001667
1668 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001669 }
1670 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1671 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001672
Devang Patel578efa92009-06-05 21:57:13 +00001673 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001674 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001675 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001676 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001677 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001678 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001679 // Kernel mode asks for SSE to be disabled, so don't push them
1680 // on the stack.
1681 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001682
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001683 if (IsWin64) {
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001684 const TargetFrameInfo &TFI = *getTargetMachine().getFrameInfo();
1685 // Get to the caller-allocated home save location. Add 8 to account
1686 // for the return address.
1687 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001688 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001689 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001690 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1691 } else {
1692 // For X86-64, if there are vararg parameters that are passed via
1693 // registers, then we must store them to their spots on the stack so they
1694 // may be loaded by deferencing the result of va_next.
1695 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1696 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1697 FuncInfo->setRegSaveFrameIndex(
1698 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001699 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001700 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001701
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001703 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001704 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1705 getPointerTy());
1706 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001707 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001708 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1709 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001710 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1711 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001713 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001714 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001715 MachinePointerInfo::getFixedStack(
1716 FuncInfo->getRegSaveFrameIndex(), Offset),
1717 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001719 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001721
Dan Gohmanface41a2009-08-16 21:24:25 +00001722 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1723 // Now store the XMM (fp + vector) parameter registers.
1724 SmallVector<SDValue, 11> SaveXMMOps;
1725 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001726
Dan Gohmanface41a2009-08-16 21:24:25 +00001727 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1728 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1729 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001730
Dan Gohman1e93df62010-04-17 14:41:14 +00001731 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1732 FuncInfo->getRegSaveFrameIndex()));
1733 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1734 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001735
Dan Gohmanface41a2009-08-16 21:24:25 +00001736 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001737 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Dan Gohmanface41a2009-08-16 21:24:25 +00001738 X86::VR128RegisterClass);
1739 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1740 SaveXMMOps.push_back(Val);
1741 }
1742 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1743 MVT::Other,
1744 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001745 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001746
1747 if (!MemOps.empty())
1748 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1749 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001750 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001751 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001752
Gordon Henriksen86737662008-01-05 16:56:59 +00001753 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001754 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001755 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001756 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001757 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001758 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001759 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001760 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001761 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001762
Gordon Henriksen86737662008-01-05 16:56:59 +00001763 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001764 // RegSaveFrameIndex is X86-64 only.
1765 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001766 if (CallConv == CallingConv::X86_FastCall ||
1767 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001768 // fastcc functions can't have varargs.
1769 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001770 }
Evan Cheng25caf632006-05-23 21:06:34 +00001771
Dan Gohman98ca4f22009-08-05 01:29:28 +00001772 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001773}
1774
Dan Gohman475871a2008-07-27 21:46:04 +00001775SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1777 SDValue StackPtr, SDValue Arg,
1778 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001779 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001780 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001781 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1782 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001783 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001784 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001785 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001786 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001787
1788 return DAG.getStore(Chain, dl, Arg, PtrOff,
1789 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001790 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001791}
1792
Bill Wendling64e87322009-01-16 19:25:27 +00001793/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001794/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001795SDValue
1796X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001797 SDValue &OutRetAddr, SDValue Chain,
1798 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001799 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001800 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001801 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001802 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001803
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001804 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001805 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1806 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001807 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001808}
1809
1810/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1811/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001812static SDValue
1813EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001814 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001815 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001816 // Store the return address to the appropriate stack slot.
1817 if (!FPDiff) return Chain;
1818 // Calculate the new stack slot for the return address.
1819 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001820 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001821 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001823 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001824 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001825 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001826 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001827 return Chain;
1828}
1829
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001831X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001832 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001833 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001834 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001835 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 const SmallVectorImpl<ISD::InputArg> &Ins,
1837 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001838 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001839 MachineFunction &MF = DAG.getMachineFunction();
1840 bool Is64Bit = Subtarget->is64Bit();
1841 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001842 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001843
Evan Cheng5f941932010-02-05 02:21:12 +00001844 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001845 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001846 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1847 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001848 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001849
1850 // Sibcalls are automatically detected tailcalls which do not require
1851 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001852 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001853 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001854
1855 if (isTailCall)
1856 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001857 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001858
Chris Lattner29689432010-03-11 00:22:57 +00001859 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1860 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001861
Chris Lattner638402b2007-02-28 07:00:42 +00001862 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001863 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1865 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001866 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001867
Chris Lattner423c5f42007-02-28 05:31:48 +00001868 // Get a count of how many bytes are to be pushed on the stack.
1869 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001870 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001871 // This is a sibcall. The memory operands are available in caller's
1872 // own caller's stack.
1873 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001874 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001875 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001876
Gordon Henriksen86737662008-01-05 16:56:59 +00001877 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001878 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001879 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001880 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001881 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1882 FPDiff = NumBytesCallerPushed - NumBytes;
1883
1884 // Set the delta of movement of the returnaddr stackslot.
1885 // But only set if delta is greater than previous delta.
1886 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1887 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1888 }
1889
Evan Chengf22f9b32010-02-06 03:28:46 +00001890 if (!IsSibcall)
1891 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001892
Dan Gohman475871a2008-07-27 21:46:04 +00001893 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001894 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001895 if (isTailCall && FPDiff)
1896 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1897 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001898
Dan Gohman475871a2008-07-27 21:46:04 +00001899 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1900 SmallVector<SDValue, 8> MemOpChains;
1901 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001902
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001903 // Walk the register/memloc assignments, inserting copies/loads. In the case
1904 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001905 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1906 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001907 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001908 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001910 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001911
Chris Lattner423c5f42007-02-28 05:31:48 +00001912 // Promote the value if needed.
1913 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001914 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001915 case CCValAssign::Full: break;
1916 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001917 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001918 break;
1919 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001920 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001921 break;
1922 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001923 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1924 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001925 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1927 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001928 } else
1929 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1930 break;
1931 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001932 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001933 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001934 case CCValAssign::Indirect: {
1935 // Store the argument.
1936 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001937 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001938 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00001939 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001940 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001941 Arg = SpillSlot;
1942 break;
1943 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001944 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001945
Chris Lattner423c5f42007-02-28 05:31:48 +00001946 if (VA.isRegLoc()) {
1947 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001948 if (isVarArg && Subtarget->isTargetWin64()) {
1949 // Win64 ABI requires argument XMM reg to be copied to the corresponding
1950 // shadow reg if callee is a varargs function.
1951 unsigned ShadowReg = 0;
1952 switch (VA.getLocReg()) {
1953 case X86::XMM0: ShadowReg = X86::RCX; break;
1954 case X86::XMM1: ShadowReg = X86::RDX; break;
1955 case X86::XMM2: ShadowReg = X86::R8; break;
1956 case X86::XMM3: ShadowReg = X86::R9; break;
1957 }
1958 if (ShadowReg)
1959 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
1960 }
Evan Chengf22f9b32010-02-06 03:28:46 +00001961 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001962 assert(VA.isMemLoc());
1963 if (StackPtr.getNode() == 0)
1964 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1965 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1966 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001967 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001968 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001969
Evan Cheng32fe1032006-05-25 00:59:30 +00001970 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001972 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001973
Evan Cheng347d5f72006-04-28 21:29:37 +00001974 // Build a sequence of copy-to-reg nodes chained together with token chain
1975 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001976 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001977 // Tail call byval lowering might overwrite argument registers so in case of
1978 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001980 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001981 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001982 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001983 InFlag = Chain.getValue(1);
1984 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001985
Chris Lattner88e1fd52009-07-09 04:24:46 +00001986 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001987 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1988 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001990 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1991 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001992 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001993 InFlag);
1994 InFlag = Chain.getValue(1);
1995 } else {
1996 // If we are tail calling and generating PIC/GOT style code load the
1997 // address of the callee into ECX. The value in ecx is used as target of
1998 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1999 // for tail calls on PIC/GOT architectures. Normally we would just put the
2000 // address of GOT into ebx and then call target@PLT. But for tail calls
2001 // ebx would be restored (since ebx is callee saved) before jumping to the
2002 // target@PLT.
2003
2004 // Note: The actual moving to ECX is done further down.
2005 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2006 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2007 !G->getGlobal()->hasProtectedVisibility())
2008 Callee = LowerGlobalAddress(Callee, DAG);
2009 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002010 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002011 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002012 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002013
Nate Begemanc8ea6732010-07-21 20:49:52 +00002014 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 // From AMD64 ABI document:
2016 // For calls that may call functions that use varargs or stdargs
2017 // (prototype-less calls or calls to functions containing ellipsis (...) in
2018 // the declaration) %al is used as hidden argument to specify the number
2019 // of SSE registers used. The contents of %al do not need to match exactly
2020 // the number of registers, but must be an ubound on the number of SSE
2021 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002022
Gordon Henriksen86737662008-01-05 16:56:59 +00002023 // Count the number of XMM registers allocated.
2024 static const unsigned XMMArgRegs[] = {
2025 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2026 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2027 };
2028 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002029 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002030 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002031
Dale Johannesendd64c412009-02-04 00:33:20 +00002032 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 InFlag = Chain.getValue(1);
2035 }
2036
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002037
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002038 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002039 if (isTailCall) {
2040 // Force all the incoming stack arguments to be loaded from the stack
2041 // before any new outgoing arguments are stored to the stack, because the
2042 // outgoing stack slots may alias the incoming argument stack slots, and
2043 // the alias isn't otherwise explicit. This is slightly more conservative
2044 // than necessary, because it means that each store effectively depends
2045 // on every argument instead of just those arguments it would clobber.
2046 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2047
Dan Gohman475871a2008-07-27 21:46:04 +00002048 SmallVector<SDValue, 8> MemOpChains2;
2049 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002051 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002052 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002053 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002054 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2055 CCValAssign &VA = ArgLocs[i];
2056 if (VA.isRegLoc())
2057 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002058 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002059 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002061 // Create frame index.
2062 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002063 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002064 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002065 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002066
Duncan Sands276dcbd2008-03-21 09:14:45 +00002067 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002068 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002069 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002070 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002071 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002072 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002073 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002074
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2076 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002077 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002078 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002079 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002080 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002081 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002082 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002083 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002084 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 }
2086 }
2087
2088 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002090 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002091
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002092 // Copy arguments to their registers.
2093 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002094 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002095 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002096 InFlag = Chain.getValue(1);
2097 }
Dan Gohman475871a2008-07-27 21:46:04 +00002098 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099
Gordon Henriksen86737662008-01-05 16:56:59 +00002100 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002102 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002103 }
2104
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002105 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2106 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2107 // In the 64-bit large code model, we have to make all calls
2108 // through a register, since the call instruction's 32-bit
2109 // pc-relative offset may not be large enough to hold the whole
2110 // address.
2111 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002112 // If the callee is a GlobalAddress node (quite common, every direct call
2113 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2114 // it.
2115
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002116 // We should use extra load for direct calls to dllimported functions in
2117 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002118 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002119 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002120 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002121
Chris Lattner48a7d022009-07-09 05:02:21 +00002122 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2123 // external symbols most go through the PLT in PIC mode. If the symbol
2124 // has hidden or protected visibility, or if it is static or local, then
2125 // we don't need to use the PLT - we can directly call it.
2126 if (Subtarget->isTargetELF() &&
2127 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002128 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002129 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002130 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002131 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2132 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002133 // PC-relative references to external symbols should go through $stub,
2134 // unless we're building with the leopard linker or later, which
2135 // automatically synthesizes these stubs.
2136 OpFlags = X86II::MO_DARWIN_STUB;
2137 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002138
Devang Patel0d881da2010-07-06 22:08:15 +00002139 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002140 G->getOffset(), OpFlags);
2141 }
Bill Wendling056292f2008-09-16 21:48:12 +00002142 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002143 unsigned char OpFlags = 0;
2144
2145 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2146 // symbols should go through the PLT.
2147 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002148 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002149 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002150 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002151 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002152 // PC-relative references to external symbols should go through $stub,
2153 // unless we're building with the leopard linker or later, which
2154 // automatically synthesizes these stubs.
2155 OpFlags = X86II::MO_DARWIN_STUB;
2156 }
Eric Christopherfd179292009-08-27 18:07:15 +00002157
Chris Lattner48a7d022009-07-09 05:02:21 +00002158 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2159 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002160 }
2161
Chris Lattnerd96d0722007-02-25 06:40:16 +00002162 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002164 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002165
Evan Chengf22f9b32010-02-06 03:28:46 +00002166 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002167 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2168 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002169 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002171
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002172 Ops.push_back(Chain);
2173 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002174
Dan Gohman98ca4f22009-08-05 01:29:28 +00002175 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002177
Gordon Henriksen86737662008-01-05 16:56:59 +00002178 // Add argument registers to the end of the list so that they are known live
2179 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002180 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2181 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2182 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002183
Evan Cheng586ccac2008-03-18 23:36:35 +00002184 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002185 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002186 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2187
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002188 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2189 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002190 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002191
Gabor Greifba36cb52008-08-28 21:40:38 +00002192 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002193 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002194
Dan Gohman98ca4f22009-08-05 01:29:28 +00002195 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002196 // We used to do:
2197 //// If this is the first return lowered for this function, add the regs
2198 //// to the liveout set for the function.
2199 // This isn't right, although it's probably harmless on x86; liveouts
2200 // should be computed from returns not tail calls. Consider a void
2201 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002202 return DAG.getNode(X86ISD::TC_RETURN, dl,
2203 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002204 }
2205
Dale Johannesenace16102009-02-03 19:33:06 +00002206 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002207 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002208
Chris Lattner2d297092006-05-23 18:50:38 +00002209 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002210 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002211 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002212 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002213 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002214 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002215 // pops the hidden struct pointer, so we have to push it back.
2216 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002217 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002218 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002219 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002220
Gordon Henriksenae636f82008-01-03 16:47:34 +00002221 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002222 if (!IsSibcall) {
2223 Chain = DAG.getCALLSEQ_END(Chain,
2224 DAG.getIntPtrConstant(NumBytes, true),
2225 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2226 true),
2227 InFlag);
2228 InFlag = Chain.getValue(1);
2229 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002230
Chris Lattner3085e152007-02-25 08:59:22 +00002231 // Handle result values, copying them out of physregs into vregs that we
2232 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002233 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2234 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002235}
2236
Evan Cheng25ab6902006-09-08 06:48:29 +00002237
2238//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002239// Fast Calling Convention (tail call) implementation
2240//===----------------------------------------------------------------------===//
2241
2242// Like std call, callee cleans arguments, convention except that ECX is
2243// reserved for storing the tail called function address. Only 2 registers are
2244// free for argument passing (inreg). Tail call optimization is performed
2245// provided:
2246// * tailcallopt is enabled
2247// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002248// On X86_64 architecture with GOT-style position independent code only local
2249// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002250// To keep the stack aligned according to platform abi the function
2251// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2252// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002253// If a tail called function callee has more arguments than the caller the
2254// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002255// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002256// original REtADDR, but before the saved framepointer or the spilled registers
2257// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2258// stack layout:
2259// arg1
2260// arg2
2261// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002262// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002263// move area ]
2264// (possible EBP)
2265// ESI
2266// EDI
2267// local1 ..
2268
2269/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2270/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002271unsigned
2272X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2273 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002274 MachineFunction &MF = DAG.getMachineFunction();
2275 const TargetMachine &TM = MF.getTarget();
2276 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2277 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002278 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002279 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002280 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002281 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2282 // Number smaller than 12 so just add the difference.
2283 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2284 } else {
2285 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002286 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002287 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002288 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002289 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002290}
2291
Evan Cheng5f941932010-02-05 02:21:12 +00002292/// MatchingStackOffset - Return true if the given stack call argument is
2293/// already available in the same position (relatively) of the caller's
2294/// incoming argument stack.
2295static
2296bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2297 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2298 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002299 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2300 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002301 if (Arg.getOpcode() == ISD::CopyFromReg) {
2302 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2303 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2304 return false;
2305 MachineInstr *Def = MRI->getVRegDef(VR);
2306 if (!Def)
2307 return false;
2308 if (!Flags.isByVal()) {
2309 if (!TII->isLoadFromStackSlot(Def, FI))
2310 return false;
2311 } else {
2312 unsigned Opcode = Def->getOpcode();
2313 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2314 Def->getOperand(1).isFI()) {
2315 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002316 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002317 } else
2318 return false;
2319 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002320 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2321 if (Flags.isByVal())
2322 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002323 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002324 // define @foo(%struct.X* %A) {
2325 // tail call @bar(%struct.X* byval %A)
2326 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002327 return false;
2328 SDValue Ptr = Ld->getBasePtr();
2329 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2330 if (!FINode)
2331 return false;
2332 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002333 } else
2334 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002335
Evan Cheng4cae1332010-03-05 08:38:04 +00002336 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002337 if (!MFI->isFixedObjectIndex(FI))
2338 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002339 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002340}
2341
Dan Gohman98ca4f22009-08-05 01:29:28 +00002342/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2343/// for tail call optimization. Targets which want to do tail call
2344/// optimization should implement this function.
2345bool
2346X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002347 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002348 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002349 bool isCalleeStructRet,
2350 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002351 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002352 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002353 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002354 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002355 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002356 CalleeCC != CallingConv::C)
2357 return false;
2358
Evan Cheng7096ae42010-01-29 06:45:59 +00002359 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002360 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002361 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002362 CallingConv::ID CallerCC = CallerF->getCallingConv();
2363 bool CCMatch = CallerCC == CalleeCC;
2364
Dan Gohman1797ed52010-02-08 20:27:50 +00002365 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002366 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002367 return true;
2368 return false;
2369 }
2370
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002371 // Look for obvious safe cases to perform tail call optimization that do not
2372 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002373
Evan Cheng2c12cb42010-03-26 16:26:03 +00002374 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2375 // emit a special epilogue.
2376 if (RegInfo->needsStackRealignment(MF))
2377 return false;
2378
Eric Christopher90eb4022010-07-22 00:26:08 +00002379 // Do not sibcall optimize vararg calls unless the call site is not passing
2380 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002381 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002382 return false;
2383
Evan Chenga375d472010-03-15 18:54:48 +00002384 // Also avoid sibcall optimization if either caller or callee uses struct
2385 // return semantics.
2386 if (isCalleeStructRet || isCallerStructRet)
2387 return false;
2388
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002389 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2390 // Therefore if it's not used by the call it is not safe to optimize this into
2391 // a sibcall.
2392 bool Unused = false;
2393 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2394 if (!Ins[i].Used) {
2395 Unused = true;
2396 break;
2397 }
2398 }
2399 if (Unused) {
2400 SmallVector<CCValAssign, 16> RVLocs;
2401 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2402 RVLocs, *DAG.getContext());
2403 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002404 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002405 CCValAssign &VA = RVLocs[i];
2406 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2407 return false;
2408 }
2409 }
2410
Evan Cheng13617962010-04-30 01:12:32 +00002411 // If the calling conventions do not match, then we'd better make sure the
2412 // results are returned in the same way as what the caller expects.
2413 if (!CCMatch) {
2414 SmallVector<CCValAssign, 16> RVLocs1;
2415 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2416 RVLocs1, *DAG.getContext());
2417 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2418
2419 SmallVector<CCValAssign, 16> RVLocs2;
2420 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2421 RVLocs2, *DAG.getContext());
2422 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2423
2424 if (RVLocs1.size() != RVLocs2.size())
2425 return false;
2426 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2427 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2428 return false;
2429 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2430 return false;
2431 if (RVLocs1[i].isRegLoc()) {
2432 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2433 return false;
2434 } else {
2435 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2436 return false;
2437 }
2438 }
2439 }
2440
Evan Chenga6bff982010-01-30 01:22:00 +00002441 // If the callee takes no arguments then go on to check the results of the
2442 // call.
2443 if (!Outs.empty()) {
2444 // Check if stack adjustment is needed. For now, do not do this if any
2445 // argument is passed on the stack.
2446 SmallVector<CCValAssign, 16> ArgLocs;
2447 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2448 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00002449 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Evan Chengb2c92902010-02-02 02:22:50 +00002450 if (CCInfo.getNextStackOffset()) {
2451 MachineFunction &MF = DAG.getMachineFunction();
2452 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2453 return false;
2454 if (Subtarget->isTargetWin64())
2455 // Win64 ABI has additional complications.
2456 return false;
2457
2458 // Check if the arguments are already laid out in the right way as
2459 // the caller's fixed stack objects.
2460 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002461 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2462 const X86InstrInfo *TII =
2463 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002464 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2465 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002466 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002467 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002468 if (VA.getLocInfo() == CCValAssign::Indirect)
2469 return false;
2470 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002471 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2472 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002473 return false;
2474 }
2475 }
2476 }
Evan Cheng9c044672010-05-29 01:35:22 +00002477
2478 // If the tailcall address may be in a register, then make sure it's
2479 // possible to register allocate for it. In 32-bit, the call address can
2480 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002481 // callee-saved registers are restored. These happen to be the same
2482 // registers used to pass 'inreg' arguments so watch out for those.
2483 if (!Subtarget->is64Bit() &&
2484 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002485 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002486 unsigned NumInRegs = 0;
2487 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2488 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002489 if (!VA.isRegLoc())
2490 continue;
2491 unsigned Reg = VA.getLocReg();
2492 switch (Reg) {
2493 default: break;
2494 case X86::EAX: case X86::EDX: case X86::ECX:
2495 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002496 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002497 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002498 }
2499 }
2500 }
Evan Chenga6bff982010-01-30 01:22:00 +00002501 }
Evan Chengb1712452010-01-27 06:25:16 +00002502
Dale Johannesend155d7e2010-10-25 22:17:05 +00002503 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002504 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002505 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2506 return false;
2507
Evan Cheng86809cc2010-02-03 03:28:02 +00002508 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002509}
2510
Dan Gohman3df24e62008-09-03 23:12:08 +00002511FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002512X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2513 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002514}
2515
2516
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002517//===----------------------------------------------------------------------===//
2518// Other Lowering Hooks
2519//===----------------------------------------------------------------------===//
2520
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002521static bool MayFoldLoad(SDValue Op) {
2522 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2523}
2524
2525static bool MayFoldIntoStore(SDValue Op) {
2526 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2527}
2528
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002529static bool isTargetShuffle(unsigned Opcode) {
2530 switch(Opcode) {
2531 default: return false;
2532 case X86ISD::PSHUFD:
2533 case X86ISD::PSHUFHW:
2534 case X86ISD::PSHUFLW:
2535 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002536 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002537 case X86ISD::SHUFPS:
2538 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002539 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002540 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002541 case X86ISD::MOVLPS:
2542 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002543 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002544 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002545 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002546 case X86ISD::MOVSS:
2547 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002548 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002549 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002550 case X86ISD::PUNPCKLWD:
2551 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002552 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002553 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002554 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002555 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002556 case X86ISD::PUNPCKHWD:
2557 case X86ISD::PUNPCKHBW:
2558 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002559 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002560 return true;
2561 }
2562 return false;
2563}
2564
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002565static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002566 SDValue V1, SelectionDAG &DAG) {
2567 switch(Opc) {
2568 default: llvm_unreachable("Unknown x86 shuffle node");
2569 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002570 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002571 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002572 return DAG.getNode(Opc, dl, VT, V1);
2573 }
2574
2575 return SDValue();
2576}
2577
2578static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002579 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002580 switch(Opc) {
2581 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002582 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002583 case X86ISD::PSHUFHW:
2584 case X86ISD::PSHUFLW:
2585 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2586 }
2587
2588 return SDValue();
2589}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002590
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002591static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2592 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2593 switch(Opc) {
2594 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002595 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002596 case X86ISD::SHUFPD:
2597 case X86ISD::SHUFPS:
2598 return DAG.getNode(Opc, dl, VT, V1, V2,
2599 DAG.getConstant(TargetMask, MVT::i8));
2600 }
2601 return SDValue();
2602}
2603
2604static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2605 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2606 switch(Opc) {
2607 default: llvm_unreachable("Unknown x86 shuffle node");
2608 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002609 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002610 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002611 case X86ISD::MOVLPS:
2612 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002613 case X86ISD::MOVSS:
2614 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002615 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002616 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002617 case X86ISD::PUNPCKLWD:
2618 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002619 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002620 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002621 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002622 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002623 case X86ISD::PUNPCKHWD:
2624 case X86ISD::PUNPCKHBW:
2625 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002626 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002627 return DAG.getNode(Opc, dl, VT, V1, V2);
2628 }
2629 return SDValue();
2630}
2631
Dan Gohmand858e902010-04-17 15:26:15 +00002632SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002633 MachineFunction &MF = DAG.getMachineFunction();
2634 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2635 int ReturnAddrIndex = FuncInfo->getRAIndex();
2636
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002637 if (ReturnAddrIndex == 0) {
2638 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002639 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002640 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002641 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002642 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002643 }
2644
Evan Cheng25ab6902006-09-08 06:48:29 +00002645 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002646}
2647
2648
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002649bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2650 bool hasSymbolicDisplacement) {
2651 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002652 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002653 return false;
2654
2655 // If we don't have a symbolic displacement - we don't have any extra
2656 // restrictions.
2657 if (!hasSymbolicDisplacement)
2658 return true;
2659
2660 // FIXME: Some tweaks might be needed for medium code model.
2661 if (M != CodeModel::Small && M != CodeModel::Kernel)
2662 return false;
2663
2664 // For small code model we assume that latest object is 16MB before end of 31
2665 // bits boundary. We may also accept pretty large negative constants knowing
2666 // that all objects are in the positive half of address space.
2667 if (M == CodeModel::Small && Offset < 16*1024*1024)
2668 return true;
2669
2670 // For kernel code model we know that all object resist in the negative half
2671 // of 32bits address space. We may not accept negative offsets, since they may
2672 // be just off and we may accept pretty large positive ones.
2673 if (M == CodeModel::Kernel && Offset > 0)
2674 return true;
2675
2676 return false;
2677}
2678
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002679/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2680/// specific condition code, returning the condition code and the LHS/RHS of the
2681/// comparison to make.
2682static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2683 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002684 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002685 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2686 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2687 // X > -1 -> X == 0, jump !sign.
2688 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002689 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002690 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2691 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002692 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002693 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002694 // X < 1 -> X <= 0
2695 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002696 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002697 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002698 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002699
Evan Chengd9558e02006-01-06 00:43:03 +00002700 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002701 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002702 case ISD::SETEQ: return X86::COND_E;
2703 case ISD::SETGT: return X86::COND_G;
2704 case ISD::SETGE: return X86::COND_GE;
2705 case ISD::SETLT: return X86::COND_L;
2706 case ISD::SETLE: return X86::COND_LE;
2707 case ISD::SETNE: return X86::COND_NE;
2708 case ISD::SETULT: return X86::COND_B;
2709 case ISD::SETUGT: return X86::COND_A;
2710 case ISD::SETULE: return X86::COND_BE;
2711 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002712 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002713 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002714
Chris Lattner4c78e022008-12-23 23:42:27 +00002715 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002716
Chris Lattner4c78e022008-12-23 23:42:27 +00002717 // If LHS is a foldable load, but RHS is not, flip the condition.
2718 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2719 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2720 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2721 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002722 }
2723
Chris Lattner4c78e022008-12-23 23:42:27 +00002724 switch (SetCCOpcode) {
2725 default: break;
2726 case ISD::SETOLT:
2727 case ISD::SETOLE:
2728 case ISD::SETUGT:
2729 case ISD::SETUGE:
2730 std::swap(LHS, RHS);
2731 break;
2732 }
2733
2734 // On a floating point condition, the flags are set as follows:
2735 // ZF PF CF op
2736 // 0 | 0 | 0 | X > Y
2737 // 0 | 0 | 1 | X < Y
2738 // 1 | 0 | 0 | X == Y
2739 // 1 | 1 | 1 | unordered
2740 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002741 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002742 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002743 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002744 case ISD::SETOLT: // flipped
2745 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002746 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002747 case ISD::SETOLE: // flipped
2748 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002749 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002750 case ISD::SETUGT: // flipped
2751 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002752 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002753 case ISD::SETUGE: // flipped
2754 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002755 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002756 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002757 case ISD::SETNE: return X86::COND_NE;
2758 case ISD::SETUO: return X86::COND_P;
2759 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002760 case ISD::SETOEQ:
2761 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002762 }
Evan Chengd9558e02006-01-06 00:43:03 +00002763}
2764
Evan Cheng4a460802006-01-11 00:33:36 +00002765/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2766/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002767/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002768static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002769 switch (X86CC) {
2770 default:
2771 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002772 case X86::COND_B:
2773 case X86::COND_BE:
2774 case X86::COND_E:
2775 case X86::COND_P:
2776 case X86::COND_A:
2777 case X86::COND_AE:
2778 case X86::COND_NE:
2779 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002780 return true;
2781 }
2782}
2783
Evan Chengeb2f9692009-10-27 19:56:55 +00002784/// isFPImmLegal - Returns true if the target can instruction select the
2785/// specified FP immediate natively. If false, the legalizer will
2786/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002787bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002788 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2789 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2790 return true;
2791 }
2792 return false;
2793}
2794
Nate Begeman9008ca62009-04-27 18:41:29 +00002795/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2796/// the specified range (L, H].
2797static bool isUndefOrInRange(int Val, int Low, int Hi) {
2798 return (Val < 0) || (Val >= Low && Val < Hi);
2799}
2800
2801/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2802/// specified value.
2803static bool isUndefOrEqual(int Val, int CmpVal) {
2804 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002805 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002807}
2808
Nate Begeman9008ca62009-04-27 18:41:29 +00002809/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2810/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2811/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002812static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002813 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002815 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 return (Mask[0] < 2 && Mask[1] < 2);
2817 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002818}
2819
Nate Begeman9008ca62009-04-27 18:41:29 +00002820bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002821 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 N->getMask(M);
2823 return ::isPSHUFDMask(M, N->getValueType(0));
2824}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002825
Nate Begeman9008ca62009-04-27 18:41:29 +00002826/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2827/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002828static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002829 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002830 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002831
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 // Lower quadword copied in order or undef.
2833 for (int i = 0; i != 4; ++i)
2834 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002835 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002836
Evan Cheng506d3df2006-03-29 23:07:14 +00002837 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002838 for (int i = 4; i != 8; ++i)
2839 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002840 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002841
Evan Cheng506d3df2006-03-29 23:07:14 +00002842 return true;
2843}
2844
Nate Begeman9008ca62009-04-27 18:41:29 +00002845bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002846 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002847 N->getMask(M);
2848 return ::isPSHUFHWMask(M, N->getValueType(0));
2849}
Evan Cheng506d3df2006-03-29 23:07:14 +00002850
Nate Begeman9008ca62009-04-27 18:41:29 +00002851/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2852/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002853static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002854 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002855 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002856
Rafael Espindola15684b22009-04-24 12:40:33 +00002857 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002858 for (int i = 4; i != 8; ++i)
2859 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002860 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002861
Rafael Espindola15684b22009-04-24 12:40:33 +00002862 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 for (int i = 0; i != 4; ++i)
2864 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002865 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002866
Rafael Espindola15684b22009-04-24 12:40:33 +00002867 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002868}
2869
Nate Begeman9008ca62009-04-27 18:41:29 +00002870bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002871 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 N->getMask(M);
2873 return ::isPSHUFLWMask(M, N->getValueType(0));
2874}
2875
Nate Begemana09008b2009-10-19 02:17:23 +00002876/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2877/// is suitable for input to PALIGNR.
2878static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2879 bool hasSSSE3) {
2880 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002881
Nate Begemana09008b2009-10-19 02:17:23 +00002882 // Do not handle v2i64 / v2f64 shuffles with palignr.
2883 if (e < 4 || !hasSSSE3)
2884 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002885
Nate Begemana09008b2009-10-19 02:17:23 +00002886 for (i = 0; i != e; ++i)
2887 if (Mask[i] >= 0)
2888 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002889
Nate Begemana09008b2009-10-19 02:17:23 +00002890 // All undef, not a palignr.
2891 if (i == e)
2892 return false;
2893
2894 // Determine if it's ok to perform a palignr with only the LHS, since we
2895 // don't have access to the actual shuffle elements to see if RHS is undef.
2896 bool Unary = Mask[i] < (int)e;
2897 bool NeedsUnary = false;
2898
2899 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002900
Nate Begemana09008b2009-10-19 02:17:23 +00002901 // Check the rest of the elements to see if they are consecutive.
2902 for (++i; i != e; ++i) {
2903 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00002904 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00002905 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002906
Nate Begemana09008b2009-10-19 02:17:23 +00002907 Unary = Unary && (m < (int)e);
2908 NeedsUnary = NeedsUnary || (m < s);
2909
2910 if (NeedsUnary && !Unary)
2911 return false;
2912 if (Unary && m != ((s+i) & (e-1)))
2913 return false;
2914 if (!Unary && m != (s+i))
2915 return false;
2916 }
2917 return true;
2918}
2919
2920bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2921 SmallVector<int, 8> M;
2922 N->getMask(M);
2923 return ::isPALIGNRMask(M, N->getValueType(0), true);
2924}
2925
Evan Cheng14aed5e2006-03-24 01:18:28 +00002926/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2927/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002928static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 int NumElems = VT.getVectorNumElements();
2930 if (NumElems != 2 && NumElems != 4)
2931 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002932
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 int Half = NumElems / 2;
2934 for (int i = 0; i < Half; ++i)
2935 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002936 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 for (int i = Half; i < NumElems; ++i)
2938 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002939 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002940
Evan Cheng14aed5e2006-03-24 01:18:28 +00002941 return true;
2942}
2943
Nate Begeman9008ca62009-04-27 18:41:29 +00002944bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2945 SmallVector<int, 8> M;
2946 N->getMask(M);
2947 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002948}
2949
Evan Cheng213d2cf2007-05-17 18:45:50 +00002950/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002951/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2952/// half elements to come from vector 1 (which would equal the dest.) and
2953/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002954static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002956
2957 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002959
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 int Half = NumElems / 2;
2961 for (int i = 0; i < Half; ++i)
2962 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002963 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 for (int i = Half; i < NumElems; ++i)
2965 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002966 return false;
2967 return true;
2968}
2969
Nate Begeman9008ca62009-04-27 18:41:29 +00002970static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2971 SmallVector<int, 8> M;
2972 N->getMask(M);
2973 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002974}
2975
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002976/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2977/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002978bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2979 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002980 return false;
2981
Evan Cheng2064a2b2006-03-28 06:50:32 +00002982 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2984 isUndefOrEqual(N->getMaskElt(1), 7) &&
2985 isUndefOrEqual(N->getMaskElt(2), 2) &&
2986 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002987}
2988
Nate Begeman0b10b912009-11-07 23:17:15 +00002989/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2990/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2991/// <2, 3, 2, 3>
2992bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2993 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002994
Nate Begeman0b10b912009-11-07 23:17:15 +00002995 if (NumElems != 4)
2996 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002997
Nate Begeman0b10b912009-11-07 23:17:15 +00002998 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2999 isUndefOrEqual(N->getMaskElt(1), 3) &&
3000 isUndefOrEqual(N->getMaskElt(2), 2) &&
3001 isUndefOrEqual(N->getMaskElt(3), 3);
3002}
3003
Evan Cheng5ced1d82006-04-06 23:23:56 +00003004/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3005/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003006bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3007 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003008
Evan Cheng5ced1d82006-04-06 23:23:56 +00003009 if (NumElems != 2 && NumElems != 4)
3010 return false;
3011
Evan Chengc5cdff22006-04-07 21:53:05 +00003012 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003014 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003015
Evan Chengc5cdff22006-04-07 21:53:05 +00003016 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003018 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003019
3020 return true;
3021}
3022
Nate Begeman0b10b912009-11-07 23:17:15 +00003023/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3024/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3025bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003027
Evan Cheng5ced1d82006-04-06 23:23:56 +00003028 if (NumElems != 2 && NumElems != 4)
3029 return false;
3030
Evan Chengc5cdff22006-04-07 21:53:05 +00003031 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003033 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003034
Nate Begeman9008ca62009-04-27 18:41:29 +00003035 for (unsigned i = 0; i < NumElems/2; ++i)
3036 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003037 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003038
3039 return true;
3040}
3041
Evan Cheng0038e592006-03-28 00:39:58 +00003042/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3043/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003044static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003045 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003047 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003048 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003049
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3051 int BitI = Mask[i];
3052 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003053 if (!isUndefOrEqual(BitI, j))
3054 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003055 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003056 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003057 return false;
3058 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003059 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003060 return false;
3061 }
Evan Cheng0038e592006-03-28 00:39:58 +00003062 }
Evan Cheng0038e592006-03-28 00:39:58 +00003063 return true;
3064}
3065
Nate Begeman9008ca62009-04-27 18:41:29 +00003066bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3067 SmallVector<int, 8> M;
3068 N->getMask(M);
3069 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003070}
3071
Evan Cheng4fcb9222006-03-28 02:43:26 +00003072/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3073/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003074static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003075 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003076 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003077 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003078 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003079
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3081 int BitI = Mask[i];
3082 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003083 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003084 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003085 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003086 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003087 return false;
3088 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003089 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003090 return false;
3091 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003092 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003093 return true;
3094}
3095
Nate Begeman9008ca62009-04-27 18:41:29 +00003096bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3097 SmallVector<int, 8> M;
3098 N->getMask(M);
3099 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003100}
3101
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003102/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3103/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3104/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003105static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003107 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003108 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003109
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3111 int BitI = Mask[i];
3112 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003113 if (!isUndefOrEqual(BitI, j))
3114 return false;
3115 if (!isUndefOrEqual(BitI1, j))
3116 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003117 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003118 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003119}
3120
Nate Begeman9008ca62009-04-27 18:41:29 +00003121bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3122 SmallVector<int, 8> M;
3123 N->getMask(M);
3124 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3125}
3126
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003127/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3128/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3129/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003130static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003132 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3133 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003134
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3136 int BitI = Mask[i];
3137 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003138 if (!isUndefOrEqual(BitI, j))
3139 return false;
3140 if (!isUndefOrEqual(BitI1, j))
3141 return false;
3142 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003143 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003144}
3145
Nate Begeman9008ca62009-04-27 18:41:29 +00003146bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3147 SmallVector<int, 8> M;
3148 N->getMask(M);
3149 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3150}
3151
Evan Cheng017dcc62006-04-21 01:05:10 +00003152/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3153/// specifies a shuffle of elements that is suitable for input to MOVSS,
3154/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003155static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003156 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003157 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003158
3159 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003160
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003162 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003163
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 for (int i = 1; i < NumElts; ++i)
3165 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003166 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003167
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003168 return true;
3169}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003170
Nate Begeman9008ca62009-04-27 18:41:29 +00003171bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3172 SmallVector<int, 8> M;
3173 N->getMask(M);
3174 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003175}
3176
Evan Cheng017dcc62006-04-21 01:05:10 +00003177/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3178/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003179/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003180static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 bool V2IsSplat = false, bool V2IsUndef = false) {
3182 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003183 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003184 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003187 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003188
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 for (int i = 1; i < NumOps; ++i)
3190 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3191 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3192 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003193 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003194
Evan Cheng39623da2006-04-20 08:58:49 +00003195 return true;
3196}
3197
Nate Begeman9008ca62009-04-27 18:41:29 +00003198static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003199 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 SmallVector<int, 8> M;
3201 N->getMask(M);
3202 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003203}
3204
Evan Chengd9539472006-04-14 21:59:03 +00003205/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3206/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003207bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3208 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003209 return false;
3210
3211 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003212 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 int Elt = N->getMaskElt(i);
3214 if (Elt >= 0 && Elt != 1)
3215 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003216 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003217
3218 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003219 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 int Elt = N->getMaskElt(i);
3221 if (Elt >= 0 && Elt != 3)
3222 return false;
3223 if (Elt == 3)
3224 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003225 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003226 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003228 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003229}
3230
3231/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3232/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003233bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3234 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003235 return false;
3236
3237 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 for (unsigned i = 0; i < 2; ++i)
3239 if (N->getMaskElt(i) > 0)
3240 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003241
3242 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003243 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003244 int Elt = N->getMaskElt(i);
3245 if (Elt >= 0 && Elt != 2)
3246 return false;
3247 if (Elt == 2)
3248 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003249 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003251 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003252}
3253
Evan Cheng0b457f02008-09-25 20:50:48 +00003254/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3255/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003256bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3257 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003258
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 for (int i = 0; i < e; ++i)
3260 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003261 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003262 for (int i = 0; i < e; ++i)
3263 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003264 return false;
3265 return true;
3266}
3267
Evan Cheng63d33002006-03-22 08:01:21 +00003268/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003269/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003270unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3272 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3273
Evan Chengb9df0ca2006-03-22 02:53:00 +00003274 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3275 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003276 for (int i = 0; i < NumOperands; ++i) {
3277 int Val = SVOp->getMaskElt(NumOperands-i-1);
3278 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003279 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003280 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003281 if (i != NumOperands - 1)
3282 Mask <<= Shift;
3283 }
Evan Cheng63d33002006-03-22 08:01:21 +00003284 return Mask;
3285}
3286
Evan Cheng506d3df2006-03-29 23:07:14 +00003287/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003288/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003289unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003291 unsigned Mask = 0;
3292 // 8 nodes, but we only care about the last 4.
3293 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 int Val = SVOp->getMaskElt(i);
3295 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003296 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003297 if (i != 4)
3298 Mask <<= 2;
3299 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003300 return Mask;
3301}
3302
3303/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003304/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003305unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003306 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003307 unsigned Mask = 0;
3308 // 8 nodes, but we only care about the first 4.
3309 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 int Val = SVOp->getMaskElt(i);
3311 if (Val >= 0)
3312 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003313 if (i != 0)
3314 Mask <<= 2;
3315 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003316 return Mask;
3317}
3318
Nate Begemana09008b2009-10-19 02:17:23 +00003319/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3320/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3321unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3322 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3323 EVT VVT = N->getValueType(0);
3324 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3325 int Val = 0;
3326
3327 unsigned i, e;
3328 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3329 Val = SVOp->getMaskElt(i);
3330 if (Val >= 0)
3331 break;
3332 }
3333 return (Val - i) * EltSize;
3334}
3335
Evan Cheng37b73872009-07-30 08:33:02 +00003336/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3337/// constant +0.0.
3338bool X86::isZeroNode(SDValue Elt) {
3339 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003340 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003341 (isa<ConstantFPSDNode>(Elt) &&
3342 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3343}
3344
Nate Begeman9008ca62009-04-27 18:41:29 +00003345/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3346/// their permute mask.
3347static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3348 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003349 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003350 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003351 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003352
Nate Begeman5a5ca152009-04-29 05:20:52 +00003353 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 int idx = SVOp->getMaskElt(i);
3355 if (idx < 0)
3356 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003357 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003359 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003361 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003362 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3363 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003364}
3365
Evan Cheng779ccea2007-12-07 21:30:01 +00003366/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3367/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003368static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003369 unsigned NumElems = VT.getVectorNumElements();
3370 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 int idx = Mask[i];
3372 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003373 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003374 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003376 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003378 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003379}
3380
Evan Cheng533a0aa2006-04-19 20:35:22 +00003381/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3382/// match movhlps. The lower half elements should come from upper half of
3383/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003384/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003385static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3386 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003387 return false;
3388 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003390 return false;
3391 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003393 return false;
3394 return true;
3395}
3396
Evan Cheng5ced1d82006-04-06 23:23:56 +00003397/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003398/// is promoted to a vector. It also returns the LoadSDNode by reference if
3399/// required.
3400static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003401 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3402 return false;
3403 N = N->getOperand(0).getNode();
3404 if (!ISD::isNON_EXTLoad(N))
3405 return false;
3406 if (LD)
3407 *LD = cast<LoadSDNode>(N);
3408 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003409}
3410
Evan Cheng533a0aa2006-04-19 20:35:22 +00003411/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3412/// match movlp{s|d}. The lower half elements should come from lower half of
3413/// V1 (and in order), and the upper half elements should come from the upper
3414/// half of V2 (and in order). And since V1 will become the source of the
3415/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003416static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3417 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003418 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003419 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003420 // Is V2 is a vector load, don't do this transformation. We will try to use
3421 // load folding shufps op.
3422 if (ISD::isNON_EXTLoad(V2))
3423 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003424
Nate Begeman5a5ca152009-04-29 05:20:52 +00003425 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003426
Evan Cheng533a0aa2006-04-19 20:35:22 +00003427 if (NumElems != 2 && NumElems != 4)
3428 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003429 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003431 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003432 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003434 return false;
3435 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003436}
3437
Evan Cheng39623da2006-04-20 08:58:49 +00003438/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3439/// all the same.
3440static bool isSplatVector(SDNode *N) {
3441 if (N->getOpcode() != ISD::BUILD_VECTOR)
3442 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443
Dan Gohman475871a2008-07-27 21:46:04 +00003444 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003445 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3446 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003447 return false;
3448 return true;
3449}
3450
Evan Cheng213d2cf2007-05-17 18:45:50 +00003451/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003452/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003453/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003454static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003455 SDValue V1 = N->getOperand(0);
3456 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003457 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3458 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003459 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003460 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003462 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3463 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003464 if (Opc != ISD::BUILD_VECTOR ||
3465 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003466 return false;
3467 } else if (Idx >= 0) {
3468 unsigned Opc = V1.getOpcode();
3469 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3470 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003471 if (Opc != ISD::BUILD_VECTOR ||
3472 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003473 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003474 }
3475 }
3476 return true;
3477}
3478
3479/// getZeroVector - Returns a vector of specified type with all zero elements.
3480///
Owen Andersone50ed302009-08-10 22:56:29 +00003481static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003482 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003483 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003484
Dale Johannesen0488fb62010-09-30 23:57:10 +00003485 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003486 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003487 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003488 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003489 if (HasSSE2) { // SSE2
3490 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3491 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3492 } else { // SSE1
3493 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3494 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3495 }
3496 } else if (VT.getSizeInBits() == 256) { // AVX
3497 // 256-bit logic and arithmetic instructions in AVX are
3498 // all floating-point, no support for integer ops. Default
3499 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003501 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3502 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003503 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003504 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003505}
3506
Chris Lattner8a594482007-11-25 00:24:49 +00003507/// getOnesVector - Returns a vector of specified type with all bits set.
3508///
Owen Andersone50ed302009-08-10 22:56:29 +00003509static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003510 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003511
Chris Lattner8a594482007-11-25 00:24:49 +00003512 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3513 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003515 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003516 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003517 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003518}
3519
3520
Evan Cheng39623da2006-04-20 08:58:49 +00003521/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3522/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003523static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003524 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003525 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003526
Evan Cheng39623da2006-04-20 08:58:49 +00003527 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003528 SmallVector<int, 8> MaskVec;
3529 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003530
Nate Begeman5a5ca152009-04-29 05:20:52 +00003531 for (unsigned i = 0; i != NumElems; ++i) {
3532 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003533 MaskVec[i] = NumElems;
3534 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003535 }
Evan Cheng39623da2006-04-20 08:58:49 +00003536 }
Evan Cheng39623da2006-04-20 08:58:49 +00003537 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003538 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3539 SVOp->getOperand(1), &MaskVec[0]);
3540 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003541}
3542
Evan Cheng017dcc62006-04-21 01:05:10 +00003543/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3544/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003545static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003546 SDValue V2) {
3547 unsigned NumElems = VT.getVectorNumElements();
3548 SmallVector<int, 8> Mask;
3549 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003550 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003551 Mask.push_back(i);
3552 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003553}
3554
Nate Begeman9008ca62009-04-27 18:41:29 +00003555/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003556static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 SDValue V2) {
3558 unsigned NumElems = VT.getVectorNumElements();
3559 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003560 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003561 Mask.push_back(i);
3562 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003563 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003564 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003565}
3566
Nate Begeman9008ca62009-04-27 18:41:29 +00003567/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003568static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 SDValue V2) {
3570 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003571 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003572 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003573 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003574 Mask.push_back(i + Half);
3575 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003576 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003577 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003578}
3579
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003580/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3581static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003583 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003584 DebugLoc dl = SV->getDebugLoc();
3585 SDValue V1 = SV->getOperand(0);
3586 int NumElems = VT.getVectorNumElements();
3587 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003588
Nate Begeman9008ca62009-04-27 18:41:29 +00003589 // unpack elements to the correct location
3590 while (NumElems > 4) {
3591 if (EltNo < NumElems/2) {
3592 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3593 } else {
3594 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3595 EltNo -= NumElems/2;
3596 }
3597 NumElems >>= 1;
3598 }
Eric Christopherfd179292009-08-27 18:07:15 +00003599
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 // Perform the splat.
3601 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003602 V1 = DAG.getNode(ISD::BITCAST, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003604 return DAG.getNode(ISD::BITCAST, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003605}
3606
Evan Chengba05f722006-04-21 23:03:30 +00003607/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003608/// vector of zero or undef vector. This produces a shuffle where the low
3609/// element of V2 is swizzled into the zero/undef vector, landing at element
3610/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003611static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003612 bool isZero, bool HasSSE2,
3613 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003614 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003615 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3617 unsigned NumElems = VT.getVectorNumElements();
3618 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003619 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003620 // If this is the insertion idx, put the low elt of V2 here.
3621 MaskVec.push_back(i == Idx ? NumElems : i);
3622 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003623}
3624
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003625/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3626/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003627SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3628 unsigned Depth) {
3629 if (Depth == 6)
3630 return SDValue(); // Limit search depth.
3631
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003632 SDValue V = SDValue(N, 0);
3633 EVT VT = V.getValueType();
3634 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003635
3636 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3637 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3638 Index = SV->getMaskElt(Index);
3639
3640 if (Index < 0)
3641 return DAG.getUNDEF(VT.getVectorElementType());
3642
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003643 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003644 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003645 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003646 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003647
3648 // Recurse into target specific vector shuffles to find scalars.
3649 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003650 int NumElems = VT.getVectorNumElements();
3651 SmallVector<unsigned, 16> ShuffleMask;
3652 SDValue ImmN;
3653
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003654 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003655 case X86ISD::SHUFPS:
3656 case X86ISD::SHUFPD:
3657 ImmN = N->getOperand(N->getNumOperands()-1);
3658 DecodeSHUFPSMask(NumElems,
3659 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3660 ShuffleMask);
3661 break;
3662 case X86ISD::PUNPCKHBW:
3663 case X86ISD::PUNPCKHWD:
3664 case X86ISD::PUNPCKHDQ:
3665 case X86ISD::PUNPCKHQDQ:
3666 DecodePUNPCKHMask(NumElems, ShuffleMask);
3667 break;
3668 case X86ISD::UNPCKHPS:
3669 case X86ISD::UNPCKHPD:
3670 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3671 break;
3672 case X86ISD::PUNPCKLBW:
3673 case X86ISD::PUNPCKLWD:
3674 case X86ISD::PUNPCKLDQ:
3675 case X86ISD::PUNPCKLQDQ:
3676 DecodePUNPCKLMask(NumElems, ShuffleMask);
3677 break;
3678 case X86ISD::UNPCKLPS:
3679 case X86ISD::UNPCKLPD:
3680 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3681 break;
3682 case X86ISD::MOVHLPS:
3683 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3684 break;
3685 case X86ISD::MOVLHPS:
3686 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3687 break;
3688 case X86ISD::PSHUFD:
3689 ImmN = N->getOperand(N->getNumOperands()-1);
3690 DecodePSHUFMask(NumElems,
3691 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3692 ShuffleMask);
3693 break;
3694 case X86ISD::PSHUFHW:
3695 ImmN = N->getOperand(N->getNumOperands()-1);
3696 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3697 ShuffleMask);
3698 break;
3699 case X86ISD::PSHUFLW:
3700 ImmN = N->getOperand(N->getNumOperands()-1);
3701 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3702 ShuffleMask);
3703 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003704 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003705 case X86ISD::MOVSD: {
3706 // The index 0 always comes from the first element of the second source,
3707 // this is why MOVSS and MOVSD are used in the first place. The other
3708 // elements come from the other positions of the first source vector.
3709 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003710 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3711 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003712 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003713 default:
3714 assert("not implemented for target shuffle node");
3715 return SDValue();
3716 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003717
3718 Index = ShuffleMask[Index];
3719 if (Index < 0)
3720 return DAG.getUNDEF(VT.getVectorElementType());
3721
3722 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3723 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3724 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003725 }
3726
3727 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003728 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003729 V = V.getOperand(0);
3730 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003731 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003732
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003733 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003734 return SDValue();
3735 }
3736
3737 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3738 return (Index == 0) ? V.getOperand(0)
3739 : DAG.getUNDEF(VT.getVectorElementType());
3740
3741 if (V.getOpcode() == ISD::BUILD_VECTOR)
3742 return V.getOperand(Index);
3743
3744 return SDValue();
3745}
3746
3747/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3748/// shuffle operation which come from a consecutively from a zero. The
3749/// search can start in two diferent directions, from left or right.
3750static
3751unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3752 bool ZerosFromLeft, SelectionDAG &DAG) {
3753 int i = 0;
3754
3755 while (i < NumElems) {
3756 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003757 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003758 if (!(Elt.getNode() &&
3759 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3760 break;
3761 ++i;
3762 }
3763
3764 return i;
3765}
3766
3767/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3768/// MaskE correspond consecutively to elements from one of the vector operands,
3769/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3770static
3771bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3772 int OpIdx, int NumElems, unsigned &OpNum) {
3773 bool SeenV1 = false;
3774 bool SeenV2 = false;
3775
3776 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3777 int Idx = SVOp->getMaskElt(i);
3778 // Ignore undef indicies
3779 if (Idx < 0)
3780 continue;
3781
3782 if (Idx < NumElems)
3783 SeenV1 = true;
3784 else
3785 SeenV2 = true;
3786
3787 // Only accept consecutive elements from the same vector
3788 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3789 return false;
3790 }
3791
3792 OpNum = SeenV1 ? 0 : 1;
3793 return true;
3794}
3795
3796/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3797/// logical left shift of a vector.
3798static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3799 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3800 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3801 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3802 false /* check zeros from right */, DAG);
3803 unsigned OpSrc;
3804
3805 if (!NumZeros)
3806 return false;
3807
3808 // Considering the elements in the mask that are not consecutive zeros,
3809 // check if they consecutively come from only one of the source vectors.
3810 //
3811 // V1 = {X, A, B, C} 0
3812 // \ \ \ /
3813 // vector_shuffle V1, V2 <1, 2, 3, X>
3814 //
3815 if (!isShuffleMaskConsecutive(SVOp,
3816 0, // Mask Start Index
3817 NumElems-NumZeros-1, // Mask End Index
3818 NumZeros, // Where to start looking in the src vector
3819 NumElems, // Number of elements in vector
3820 OpSrc)) // Which source operand ?
3821 return false;
3822
3823 isLeft = false;
3824 ShAmt = NumZeros;
3825 ShVal = SVOp->getOperand(OpSrc);
3826 return true;
3827}
3828
3829/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3830/// logical left shift of a vector.
3831static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3832 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3833 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3834 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3835 true /* check zeros from left */, DAG);
3836 unsigned OpSrc;
3837
3838 if (!NumZeros)
3839 return false;
3840
3841 // Considering the elements in the mask that are not consecutive zeros,
3842 // check if they consecutively come from only one of the source vectors.
3843 //
3844 // 0 { A, B, X, X } = V2
3845 // / \ / /
3846 // vector_shuffle V1, V2 <X, X, 4, 5>
3847 //
3848 if (!isShuffleMaskConsecutive(SVOp,
3849 NumZeros, // Mask Start Index
3850 NumElems-1, // Mask End Index
3851 0, // Where to start looking in the src vector
3852 NumElems, // Number of elements in vector
3853 OpSrc)) // Which source operand ?
3854 return false;
3855
3856 isLeft = true;
3857 ShAmt = NumZeros;
3858 ShVal = SVOp->getOperand(OpSrc);
3859 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003860}
3861
3862/// isVectorShift - Returns true if the shuffle can be implemented as a
3863/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003864static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003865 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003866 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3867 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3868 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003869
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003870 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003871}
3872
Evan Chengc78d3b42006-04-24 18:01:45 +00003873/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3874///
Dan Gohman475871a2008-07-27 21:46:04 +00003875static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003876 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003877 SelectionDAG &DAG,
3878 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003879 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003880 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003881
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003882 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003883 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003884 bool First = true;
3885 for (unsigned i = 0; i < 16; ++i) {
3886 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3887 if (ThisIsNonZero && First) {
3888 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003890 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003891 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003892 First = false;
3893 }
3894
3895 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003896 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003897 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3898 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003899 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003901 }
3902 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3904 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3905 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003906 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003908 } else
3909 ThisElt = LastElt;
3910
Gabor Greifba36cb52008-08-28 21:40:38 +00003911 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003913 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003914 }
3915 }
3916
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003917 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003918}
3919
Bill Wendlinga348c562007-03-22 18:42:45 +00003920/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003921///
Dan Gohman475871a2008-07-27 21:46:04 +00003922static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003923 unsigned NumNonZero, unsigned NumZero,
3924 SelectionDAG &DAG,
3925 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003926 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003927 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003928
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003929 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003930 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003931 bool First = true;
3932 for (unsigned i = 0; i < 8; ++i) {
3933 bool isNonZero = (NonZeros & (1 << i)) != 0;
3934 if (isNonZero) {
3935 if (First) {
3936 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003938 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003940 First = false;
3941 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003942 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003944 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003945 }
3946 }
3947
3948 return V;
3949}
3950
Evan Chengf26ffe92008-05-29 08:22:04 +00003951/// getVShift - Return a vector logical shift node.
3952///
Owen Andersone50ed302009-08-10 22:56:29 +00003953static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003954 unsigned NumBits, SelectionDAG &DAG,
3955 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003956 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003957 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003958 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
3959 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00003960 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003961 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003962}
3963
Dan Gohman475871a2008-07-27 21:46:04 +00003964SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003965X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003966 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00003967
Evan Chengc3630942009-12-09 21:00:30 +00003968 // Check if the scalar load can be widened into a vector load. And if
3969 // the address is "base + cst" see if the cst can be "absorbed" into
3970 // the shuffle mask.
3971 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3972 SDValue Ptr = LD->getBasePtr();
3973 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3974 return SDValue();
3975 EVT PVT = LD->getValueType(0);
3976 if (PVT != MVT::i32 && PVT != MVT::f32)
3977 return SDValue();
3978
3979 int FI = -1;
3980 int64_t Offset = 0;
3981 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3982 FI = FINode->getIndex();
3983 Offset = 0;
3984 } else if (Ptr.getOpcode() == ISD::ADD &&
3985 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3986 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3987 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3988 Offset = Ptr.getConstantOperandVal(1);
3989 Ptr = Ptr.getOperand(0);
3990 } else {
3991 return SDValue();
3992 }
3993
3994 SDValue Chain = LD->getChain();
3995 // Make sure the stack object alignment is at least 16.
3996 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3997 if (DAG.InferPtrAlignment(Ptr) < 16) {
3998 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003999 // Can't change the alignment. FIXME: It's possible to compute
4000 // the exact stack offset and reference FI + adjust offset instead.
4001 // If someone *really* cares about this. That's the way to implement it.
4002 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004003 } else {
4004 MFI->setObjectAlignment(FI, 16);
4005 }
4006 }
4007
4008 // (Offset % 16) must be multiple of 4. Then address is then
4009 // Ptr + (Offset & ~15).
4010 if (Offset < 0)
4011 return SDValue();
4012 if ((Offset % 16) & 3)
4013 return SDValue();
4014 int64_t StartOffset = Offset & ~15;
4015 if (StartOffset)
4016 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4017 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4018
4019 int EltNo = (Offset - StartOffset) >> 2;
4020 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4021 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004022 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4023 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004024 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004025 // Canonicalize it to a v4i32 shuffle.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004026 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, V1);
4027 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Chengc3630942009-12-09 21:00:30 +00004028 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004029 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004030 }
4031
4032 return SDValue();
4033}
4034
Michael J. Spencerec38de22010-10-10 22:04:20 +00004035/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4036/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004037/// load which has the same value as a build_vector whose operands are 'elts'.
4038///
4039/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004040///
Nate Begeman1449f292010-03-24 22:19:06 +00004041/// FIXME: we'd also like to handle the case where the last elements are zero
4042/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4043/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004044static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004045 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004046 EVT EltVT = VT.getVectorElementType();
4047 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004048
Nate Begemanfdea31a2010-03-24 20:49:50 +00004049 LoadSDNode *LDBase = NULL;
4050 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004051
Nate Begeman1449f292010-03-24 22:19:06 +00004052 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004053 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004054 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004055 for (unsigned i = 0; i < NumElems; ++i) {
4056 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004057
Nate Begemanfdea31a2010-03-24 20:49:50 +00004058 if (!Elt.getNode() ||
4059 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4060 return SDValue();
4061 if (!LDBase) {
4062 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4063 return SDValue();
4064 LDBase = cast<LoadSDNode>(Elt.getNode());
4065 LastLoadedElt = i;
4066 continue;
4067 }
4068 if (Elt.getOpcode() == ISD::UNDEF)
4069 continue;
4070
4071 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4072 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4073 return SDValue();
4074 LastLoadedElt = i;
4075 }
Nate Begeman1449f292010-03-24 22:19:06 +00004076
4077 // If we have found an entire vector of loads and undefs, then return a large
4078 // load of the entire vector width starting at the base pointer. If we found
4079 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004080 if (LastLoadedElt == NumElems - 1) {
4081 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004082 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004083 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004084 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004085 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004086 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004087 LDBase->isVolatile(), LDBase->isNonTemporal(),
4088 LDBase->getAlignment());
4089 } else if (NumElems == 4 && LastLoadedElt == 1) {
4090 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4091 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004092 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4093 Ops, 2, MVT::i32,
4094 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004095 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004096 }
4097 return SDValue();
4098}
4099
Evan Chengc3630942009-12-09 21:00:30 +00004100SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004101X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004102 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004103 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4104 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004105 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4106 // is present, so AllOnes is ignored.
4107 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4108 (Op.getValueType().getSizeInBits() != 256 &&
4109 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004110 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004111 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4112 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004113 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004114 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004115
Gabor Greifba36cb52008-08-28 21:40:38 +00004116 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004117 return getOnesVector(Op.getValueType(), DAG, dl);
4118 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004119 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004120
Owen Andersone50ed302009-08-10 22:56:29 +00004121 EVT VT = Op.getValueType();
4122 EVT ExtVT = VT.getVectorElementType();
4123 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004124
4125 unsigned NumElems = Op.getNumOperands();
4126 unsigned NumZero = 0;
4127 unsigned NumNonZero = 0;
4128 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004129 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004130 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004131 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004132 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004133 if (Elt.getOpcode() == ISD::UNDEF)
4134 continue;
4135 Values.insert(Elt);
4136 if (Elt.getOpcode() != ISD::Constant &&
4137 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004138 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004139 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004140 NumZero++;
4141 else {
4142 NonZeros |= (1 << i);
4143 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004144 }
4145 }
4146
Chris Lattner97a2a562010-08-26 05:24:29 +00004147 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4148 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004149 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004150
Chris Lattner67f453a2008-03-09 05:42:06 +00004151 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004152 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004153 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004154 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004155
Chris Lattner62098042008-03-09 01:05:04 +00004156 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4157 // the value are obviously zero, truncate the value to i32 and do the
4158 // insertion that way. Only do this if the value is non-constant or if the
4159 // value is a constant being inserted into element 0. It is cheaper to do
4160 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004162 (!IsAllConstants || Idx == 0)) {
4163 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004164 // Handle SSE only.
4165 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4166 EVT VecVT = MVT::v4i32;
4167 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004168
Chris Lattner62098042008-03-09 01:05:04 +00004169 // Truncate the value (which may itself be a constant) to i32, and
4170 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004172 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004173 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4174 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004175
Chris Lattner62098042008-03-09 01:05:04 +00004176 // Now we have our 32-bit value zero extended in the low element of
4177 // a vector. If Idx != 0, swizzle it into place.
4178 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 SmallVector<int, 4> Mask;
4180 Mask.push_back(Idx);
4181 for (unsigned i = 1; i != VecElts; ++i)
4182 Mask.push_back(i);
4183 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004184 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004185 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004186 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004187 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004188 }
4189 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004190
Chris Lattner19f79692008-03-08 22:59:52 +00004191 // If we have a constant or non-constant insertion into the low element of
4192 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4193 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004194 // depending on what the source datatype is.
4195 if (Idx == 0) {
4196 if (NumZero == 0) {
4197 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4199 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004200 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4201 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4202 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4203 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4205 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004206 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4207 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004208 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4209 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4210 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004211 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004212 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004213 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004214
4215 // Is it a vector logical left shift?
4216 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004217 X86::isZeroNode(Op.getOperand(0)) &&
4218 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004219 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004220 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004221 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004222 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004223 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004224 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004225
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004226 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004227 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004228
Chris Lattner19f79692008-03-08 22:59:52 +00004229 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4230 // is a non-constant being inserted into an element other than the low one,
4231 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4232 // movd/movss) to move this into the low element, then shuffle it into
4233 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004234 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004235 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004236
Evan Cheng0db9fe62006-04-25 20:13:52 +00004237 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004238 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4239 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004241 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 MaskVec.push_back(i == Idx ? 0 : 1);
4243 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004244 }
4245 }
4246
Chris Lattner67f453a2008-03-09 05:42:06 +00004247 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004248 if (Values.size() == 1) {
4249 if (EVTBits == 32) {
4250 // Instead of a shuffle like this:
4251 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4252 // Check if it's possible to issue this instead.
4253 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4254 unsigned Idx = CountTrailingZeros_32(NonZeros);
4255 SDValue Item = Op.getOperand(Idx);
4256 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4257 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4258 }
Dan Gohman475871a2008-07-27 21:46:04 +00004259 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004260 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004261
Dan Gohmana3941172007-07-24 22:55:08 +00004262 // A vector full of immediates; various special cases are already
4263 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004264 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004265 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004266
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004267 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004268 if (EVTBits == 64) {
4269 if (NumNonZero == 1) {
4270 // One half is zero or undef.
4271 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004272 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004273 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004274 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4275 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004276 }
Dan Gohman475871a2008-07-27 21:46:04 +00004277 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004278 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004279
4280 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004281 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004282 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004283 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004284 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004285 }
4286
Bill Wendling826f36f2007-03-28 00:57:11 +00004287 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004288 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004289 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004290 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004291 }
4292
4293 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004294 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004295 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004296 if (NumElems == 4 && NumZero > 0) {
4297 for (unsigned i = 0; i < 4; ++i) {
4298 bool isZero = !(NonZeros & (1 << i));
4299 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004300 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004301 else
Dale Johannesenace16102009-02-03 19:33:06 +00004302 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004303 }
4304
4305 for (unsigned i = 0; i < 2; ++i) {
4306 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4307 default: break;
4308 case 0:
4309 V[i] = V[i*2]; // Must be a zero vector.
4310 break;
4311 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004313 break;
4314 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004316 break;
4317 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004319 break;
4320 }
4321 }
4322
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324 bool Reverse = (NonZeros & 0x3) == 2;
4325 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004327 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4328 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4330 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004331 }
4332
Nate Begemanfdea31a2010-03-24 20:49:50 +00004333 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4334 // Check for a build vector of consecutive loads.
4335 for (unsigned i = 0; i < NumElems; ++i)
4336 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004337
Nate Begemanfdea31a2010-03-24 20:49:50 +00004338 // Check for elements which are consecutive loads.
4339 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4340 if (LD.getNode())
4341 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004342
4343 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004344 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004345 SDValue Result;
4346 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4347 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4348 else
4349 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004350
Chris Lattner24faf612010-08-28 17:59:08 +00004351 for (unsigned i = 1; i < NumElems; ++i) {
4352 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4353 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004354 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004355 }
4356 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004358
Chris Lattner6e80e442010-08-28 17:15:43 +00004359 // Otherwise, expand into a number of unpckl*, start by extending each of
4360 // our (non-undef) elements to the full vector width with the element in the
4361 // bottom slot of the vector (which generates no code for SSE).
4362 for (unsigned i = 0; i < NumElems; ++i) {
4363 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4364 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4365 else
4366 V[i] = DAG.getUNDEF(VT);
4367 }
4368
4369 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004370 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4371 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4372 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004373 unsigned EltStride = NumElems >> 1;
4374 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004375 for (unsigned i = 0; i < EltStride; ++i) {
4376 // If V[i+EltStride] is undef and this is the first round of mixing,
4377 // then it is safe to just drop this shuffle: V[i] is already in the
4378 // right place, the one element (since it's the first round) being
4379 // inserted as undef can be dropped. This isn't safe for successive
4380 // rounds because they will permute elements within both vectors.
4381 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4382 EltStride == NumElems/2)
4383 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004384
Chris Lattner6e80e442010-08-28 17:15:43 +00004385 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004386 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004387 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004388 }
4389 return V[0];
4390 }
Dan Gohman475871a2008-07-27 21:46:04 +00004391 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004392}
4393
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004394SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004395X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004396 // We support concatenate two MMX registers and place them in a MMX
4397 // register. This is better than doing a stack convert.
4398 DebugLoc dl = Op.getDebugLoc();
4399 EVT ResVT = Op.getValueType();
4400 assert(Op.getNumOperands() == 2);
4401 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4402 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4403 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004404 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004405 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4406 InVec = Op.getOperand(1);
4407 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4408 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004409 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004410 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4411 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4412 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004413 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004414 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4415 Mask[0] = 0; Mask[1] = 2;
4416 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4417 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004418 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004419}
4420
Nate Begemanb9a47b82009-02-23 08:49:38 +00004421// v8i16 shuffles - Prefer shuffles in the following order:
4422// 1. [all] pshuflw, pshufhw, optional move
4423// 2. [ssse3] 1 x pshufb
4424// 3. [ssse3] 2 x pshufb + 1 x por
4425// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004426SDValue
4427X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4428 SelectionDAG &DAG) const {
4429 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004430 SDValue V1 = SVOp->getOperand(0);
4431 SDValue V2 = SVOp->getOperand(1);
4432 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004433 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004434
Nate Begemanb9a47b82009-02-23 08:49:38 +00004435 // Determine if more than 1 of the words in each of the low and high quadwords
4436 // of the result come from the same quadword of one of the two inputs. Undef
4437 // mask values count as coming from any quadword, for better codegen.
4438 SmallVector<unsigned, 4> LoQuad(4);
4439 SmallVector<unsigned, 4> HiQuad(4);
4440 BitVector InputQuads(4);
4441 for (unsigned i = 0; i < 8; ++i) {
4442 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004443 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004444 MaskVals.push_back(EltIdx);
4445 if (EltIdx < 0) {
4446 ++Quad[0];
4447 ++Quad[1];
4448 ++Quad[2];
4449 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004450 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004451 }
4452 ++Quad[EltIdx / 4];
4453 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004454 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004455
Nate Begemanb9a47b82009-02-23 08:49:38 +00004456 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004457 unsigned MaxQuad = 1;
4458 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004459 if (LoQuad[i] > MaxQuad) {
4460 BestLoQuad = i;
4461 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004462 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004463 }
4464
Nate Begemanb9a47b82009-02-23 08:49:38 +00004465 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004466 MaxQuad = 1;
4467 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004468 if (HiQuad[i] > MaxQuad) {
4469 BestHiQuad = i;
4470 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004471 }
4472 }
4473
Nate Begemanb9a47b82009-02-23 08:49:38 +00004474 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004475 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004476 // single pshufb instruction is necessary. If There are more than 2 input
4477 // quads, disable the next transformation since it does not help SSSE3.
4478 bool V1Used = InputQuads[0] || InputQuads[1];
4479 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004480 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004481 if (InputQuads.count() == 2 && V1Used && V2Used) {
4482 BestLoQuad = InputQuads.find_first();
4483 BestHiQuad = InputQuads.find_next(BestLoQuad);
4484 }
4485 if (InputQuads.count() > 2) {
4486 BestLoQuad = -1;
4487 BestHiQuad = -1;
4488 }
4489 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004490
Nate Begemanb9a47b82009-02-23 08:49:38 +00004491 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4492 // the shuffle mask. If a quad is scored as -1, that means that it contains
4493 // words from all 4 input quadwords.
4494 SDValue NewV;
4495 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 SmallVector<int, 8> MaskV;
4497 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4498 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004499 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004500 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
4501 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
4502 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004503
Nate Begemanb9a47b82009-02-23 08:49:38 +00004504 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4505 // source words for the shuffle, to aid later transformations.
4506 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004507 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004508 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004509 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004510 if (idx != (int)i)
4511 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004512 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004513 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004514 AllWordsInNewV = false;
4515 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004516 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004517
Nate Begemanb9a47b82009-02-23 08:49:38 +00004518 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4519 if (AllWordsInNewV) {
4520 for (int i = 0; i != 8; ++i) {
4521 int idx = MaskVals[i];
4522 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004523 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004524 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004525 if ((idx != i) && idx < 4)
4526 pshufhw = false;
4527 if ((idx != i) && idx > 3)
4528 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004529 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004530 V1 = NewV;
4531 V2Used = false;
4532 BestLoQuad = 0;
4533 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004534 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004535
Nate Begemanb9a47b82009-02-23 08:49:38 +00004536 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4537 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004538 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004539 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4540 unsigned TargetMask = 0;
4541 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004542 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004543 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4544 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4545 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004546 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004547 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004548 }
Eric Christopherfd179292009-08-27 18:07:15 +00004549
Nate Begemanb9a47b82009-02-23 08:49:38 +00004550 // If we have SSSE3, and all words of the result are from 1 input vector,
4551 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4552 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004553 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004554 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004555
Nate Begemanb9a47b82009-02-23 08:49:38 +00004556 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004557 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004558 // mask, and elements that come from V1 in the V2 mask, so that the two
4559 // results can be OR'd together.
4560 bool TwoInputs = V1Used && V2Used;
4561 for (unsigned i = 0; i != 8; ++i) {
4562 int EltIdx = MaskVals[i] * 2;
4563 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004564 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4565 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004566 continue;
4567 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004568 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4569 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004570 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004571 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004572 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004573 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004575 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004576 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004577
Nate Begemanb9a47b82009-02-23 08:49:38 +00004578 // Calculate the shuffle mask for the second input, shuffle it, and
4579 // OR it with the first shuffled input.
4580 pshufbMask.clear();
4581 for (unsigned i = 0; i != 8; ++i) {
4582 int EltIdx = MaskVals[i] * 2;
4583 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004584 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4585 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004586 continue;
4587 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004588 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4589 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004590 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004591 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004592 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004593 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004594 MVT::v16i8, &pshufbMask[0], 16));
4595 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004596 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004597 }
4598
4599 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4600 // and update MaskVals with new element order.
4601 BitVector InOrder(8);
4602 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004604 for (int i = 0; i != 4; ++i) {
4605 int idx = MaskVals[i];
4606 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004608 InOrder.set(i);
4609 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004610 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004611 InOrder.set(i);
4612 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004614 }
4615 }
4616 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004618 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004619 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004620
4621 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4622 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4623 NewV.getOperand(0),
4624 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4625 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004626 }
Eric Christopherfd179292009-08-27 18:07:15 +00004627
Nate Begemanb9a47b82009-02-23 08:49:38 +00004628 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4629 // and update MaskVals with the new element order.
4630 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004632 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004633 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004634 for (unsigned i = 4; i != 8; ++i) {
4635 int idx = MaskVals[i];
4636 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004637 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004638 InOrder.set(i);
4639 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004641 InOrder.set(i);
4642 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004643 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004644 }
4645 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004647 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004648
4649 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4650 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4651 NewV.getOperand(0),
4652 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4653 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004654 }
Eric Christopherfd179292009-08-27 18:07:15 +00004655
Nate Begemanb9a47b82009-02-23 08:49:38 +00004656 // In case BestHi & BestLo were both -1, which means each quadword has a word
4657 // from each of the four input quadwords, calculate the InOrder bitvector now
4658 // before falling through to the insert/extract cleanup.
4659 if (BestLoQuad == -1 && BestHiQuad == -1) {
4660 NewV = V1;
4661 for (int i = 0; i != 8; ++i)
4662 if (MaskVals[i] < 0 || MaskVals[i] == i)
4663 InOrder.set(i);
4664 }
Eric Christopherfd179292009-08-27 18:07:15 +00004665
Nate Begemanb9a47b82009-02-23 08:49:38 +00004666 // The other elements are put in the right place using pextrw and pinsrw.
4667 for (unsigned i = 0; i != 8; ++i) {
4668 if (InOrder[i])
4669 continue;
4670 int EltIdx = MaskVals[i];
4671 if (EltIdx < 0)
4672 continue;
4673 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004675 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004677 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004679 DAG.getIntPtrConstant(i));
4680 }
4681 return NewV;
4682}
4683
4684// v16i8 shuffles - Prefer shuffles in the following order:
4685// 1. [ssse3] 1 x pshufb
4686// 2. [ssse3] 2 x pshufb + 1 x por
4687// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4688static
Nate Begeman9008ca62009-04-27 18:41:29 +00004689SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004690 SelectionDAG &DAG,
4691 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004692 SDValue V1 = SVOp->getOperand(0);
4693 SDValue V2 = SVOp->getOperand(1);
4694 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004695 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004697
Nate Begemanb9a47b82009-02-23 08:49:38 +00004698 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004699 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004700 // present, fall back to case 3.
4701 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4702 bool V1Only = true;
4703 bool V2Only = true;
4704 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004705 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004706 if (EltIdx < 0)
4707 continue;
4708 if (EltIdx < 16)
4709 V2Only = false;
4710 else
4711 V1Only = false;
4712 }
Eric Christopherfd179292009-08-27 18:07:15 +00004713
Nate Begemanb9a47b82009-02-23 08:49:38 +00004714 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4715 if (TLI.getSubtarget()->hasSSSE3()) {
4716 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004717
Nate Begemanb9a47b82009-02-23 08:49:38 +00004718 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004719 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004720 //
4721 // Otherwise, we have elements from both input vectors, and must zero out
4722 // elements that come from V2 in the first mask, and V1 in the second mask
4723 // so that we can OR them together.
4724 bool TwoInputs = !(V1Only || V2Only);
4725 for (unsigned i = 0; i != 16; ++i) {
4726 int EltIdx = MaskVals[i];
4727 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004729 continue;
4730 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004732 }
4733 // If all the elements are from V2, assign it to V1 and return after
4734 // building the first pshufb.
4735 if (V2Only)
4736 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004737 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004738 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004739 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004740 if (!TwoInputs)
4741 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004742
Nate Begemanb9a47b82009-02-23 08:49:38 +00004743 // Calculate the shuffle mask for the second input, shuffle it, and
4744 // OR it with the first shuffled input.
4745 pshufbMask.clear();
4746 for (unsigned i = 0; i != 16; ++i) {
4747 int EltIdx = MaskVals[i];
4748 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004750 continue;
4751 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004752 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004753 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004754 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004755 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 MVT::v16i8, &pshufbMask[0], 16));
4757 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004758 }
Eric Christopherfd179292009-08-27 18:07:15 +00004759
Nate Begemanb9a47b82009-02-23 08:49:38 +00004760 // No SSSE3 - Calculate in place words and then fix all out of place words
4761 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4762 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004763 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
4764 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004765 SDValue NewV = V2Only ? V2 : V1;
4766 for (int i = 0; i != 8; ++i) {
4767 int Elt0 = MaskVals[i*2];
4768 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004769
Nate Begemanb9a47b82009-02-23 08:49:38 +00004770 // This word of the result is all undef, skip it.
4771 if (Elt0 < 0 && Elt1 < 0)
4772 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004773
Nate Begemanb9a47b82009-02-23 08:49:38 +00004774 // This word of the result is already in the correct place, skip it.
4775 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4776 continue;
4777 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4778 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004779
Nate Begemanb9a47b82009-02-23 08:49:38 +00004780 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4781 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4782 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004783
4784 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4785 // using a single extract together, load it and store it.
4786 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004788 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004790 DAG.getIntPtrConstant(i));
4791 continue;
4792 }
4793
Nate Begemanb9a47b82009-02-23 08:49:38 +00004794 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004795 // source byte is not also odd, shift the extracted word left 8 bits
4796 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004797 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004798 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004799 DAG.getIntPtrConstant(Elt1 / 2));
4800 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004801 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004802 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004803 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4805 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004806 }
4807 // If Elt0 is defined, extract it from the appropriate source. If the
4808 // source byte is not also even, shift the extracted word right 8 bits. If
4809 // Elt1 was also defined, OR the extracted values together before
4810 // inserting them in the result.
4811 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004813 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4814 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004816 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004817 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4819 DAG.getConstant(0x00FF, MVT::i16));
4820 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004821 : InsElt0;
4822 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004824 DAG.getIntPtrConstant(i));
4825 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004826 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004827}
4828
Evan Cheng7a831ce2007-12-15 03:00:47 +00004829/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004830/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004831/// done when every pair / quad of shuffle mask elements point to elements in
4832/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004833/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004834static
Nate Begeman9008ca62009-04-27 18:41:29 +00004835SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004836 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004837 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004838 SDValue V1 = SVOp->getOperand(0);
4839 SDValue V2 = SVOp->getOperand(1);
4840 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004841 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004842 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004843 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004844 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 case MVT::v4f32: NewVT = MVT::v2f64; break;
4846 case MVT::v4i32: NewVT = MVT::v2i64; break;
4847 case MVT::v8i16: NewVT = MVT::v4i32; break;
4848 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004849 }
4850
Nate Begeman9008ca62009-04-27 18:41:29 +00004851 int Scale = NumElems / NewWidth;
4852 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004853 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004854 int StartIdx = -1;
4855 for (int j = 0; j < Scale; ++j) {
4856 int EltIdx = SVOp->getMaskElt(i+j);
4857 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004858 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004859 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004860 StartIdx = EltIdx - (EltIdx % Scale);
4861 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004862 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004863 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004864 if (StartIdx == -1)
4865 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004866 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004867 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004868 }
4869
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004870 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
4871 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004872 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004873}
4874
Evan Chengd880b972008-05-09 21:53:03 +00004875/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004876///
Owen Andersone50ed302009-08-10 22:56:29 +00004877static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004878 SDValue SrcOp, SelectionDAG &DAG,
4879 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004881 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004882 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004883 LD = dyn_cast<LoadSDNode>(SrcOp);
4884 if (!LD) {
4885 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4886 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004887 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00004888 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004889 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004890 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004891 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004892 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004894 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004895 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4896 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4897 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004898 SrcOp.getOperand(0)
4899 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004900 }
4901 }
4902 }
4903
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004904 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004905 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004906 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004907 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004908}
4909
Evan Chengace3c172008-07-22 21:13:36 +00004910/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4911/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004912static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004913LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4914 SDValue V1 = SVOp->getOperand(0);
4915 SDValue V2 = SVOp->getOperand(1);
4916 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004917 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004918
Evan Chengace3c172008-07-22 21:13:36 +00004919 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004920 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004921 SmallVector<int, 8> Mask1(4U, -1);
4922 SmallVector<int, 8> PermMask;
4923 SVOp->getMask(PermMask);
4924
Evan Chengace3c172008-07-22 21:13:36 +00004925 unsigned NumHi = 0;
4926 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004927 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004928 int Idx = PermMask[i];
4929 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004930 Locs[i] = std::make_pair(-1, -1);
4931 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004932 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4933 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004934 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004935 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004936 NumLo++;
4937 } else {
4938 Locs[i] = std::make_pair(1, NumHi);
4939 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004940 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004941 NumHi++;
4942 }
4943 }
4944 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004945
Evan Chengace3c172008-07-22 21:13:36 +00004946 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004947 // If no more than two elements come from either vector. This can be
4948 // implemented with two shuffles. First shuffle gather the elements.
4949 // The second shuffle, which takes the first shuffle as both of its
4950 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004951 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004952
Nate Begeman9008ca62009-04-27 18:41:29 +00004953 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004954
Evan Chengace3c172008-07-22 21:13:36 +00004955 for (unsigned i = 0; i != 4; ++i) {
4956 if (Locs[i].first == -1)
4957 continue;
4958 else {
4959 unsigned Idx = (i < 2) ? 0 : 4;
4960 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004961 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004962 }
4963 }
4964
Nate Begeman9008ca62009-04-27 18:41:29 +00004965 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004966 } else if (NumLo == 3 || NumHi == 3) {
4967 // Otherwise, we must have three elements from one vector, call it X, and
4968 // one element from the other, call it Y. First, use a shufps to build an
4969 // intermediate vector with the one element from Y and the element from X
4970 // that will be in the same half in the final destination (the indexes don't
4971 // matter). Then, use a shufps to build the final vector, taking the half
4972 // containing the element from Y from the intermediate, and the other half
4973 // from X.
4974 if (NumHi == 3) {
4975 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004976 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004977 std::swap(V1, V2);
4978 }
4979
4980 // Find the element from V2.
4981 unsigned HiIndex;
4982 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004983 int Val = PermMask[HiIndex];
4984 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004985 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004986 if (Val >= 4)
4987 break;
4988 }
4989
Nate Begeman9008ca62009-04-27 18:41:29 +00004990 Mask1[0] = PermMask[HiIndex];
4991 Mask1[1] = -1;
4992 Mask1[2] = PermMask[HiIndex^1];
4993 Mask1[3] = -1;
4994 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004995
4996 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004997 Mask1[0] = PermMask[0];
4998 Mask1[1] = PermMask[1];
4999 Mask1[2] = HiIndex & 1 ? 6 : 4;
5000 Mask1[3] = HiIndex & 1 ? 4 : 6;
5001 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005002 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005003 Mask1[0] = HiIndex & 1 ? 2 : 0;
5004 Mask1[1] = HiIndex & 1 ? 0 : 2;
5005 Mask1[2] = PermMask[2];
5006 Mask1[3] = PermMask[3];
5007 if (Mask1[2] >= 0)
5008 Mask1[2] += 4;
5009 if (Mask1[3] >= 0)
5010 Mask1[3] += 4;
5011 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005012 }
Evan Chengace3c172008-07-22 21:13:36 +00005013 }
5014
5015 // Break it into (shuffle shuffle_hi, shuffle_lo).
5016 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005017 SmallVector<int,8> LoMask(4U, -1);
5018 SmallVector<int,8> HiMask(4U, -1);
5019
5020 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005021 unsigned MaskIdx = 0;
5022 unsigned LoIdx = 0;
5023 unsigned HiIdx = 2;
5024 for (unsigned i = 0; i != 4; ++i) {
5025 if (i == 2) {
5026 MaskPtr = &HiMask;
5027 MaskIdx = 1;
5028 LoIdx = 0;
5029 HiIdx = 2;
5030 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005031 int Idx = PermMask[i];
5032 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005033 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005034 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005035 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005036 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005037 LoIdx++;
5038 } else {
5039 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005040 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005041 HiIdx++;
5042 }
5043 }
5044
Nate Begeman9008ca62009-04-27 18:41:29 +00005045 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5046 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5047 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005048 for (unsigned i = 0; i != 4; ++i) {
5049 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005050 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005051 } else {
5052 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005053 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005054 }
5055 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005056 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005057}
5058
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005059static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005060 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005061 V = V.getOperand(0);
5062 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5063 V = V.getOperand(0);
5064 if (MayFoldLoad(V))
5065 return true;
5066 return false;
5067}
5068
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005069// FIXME: the version above should always be used. Since there's
5070// a bug where several vector shuffles can't be folded because the
5071// DAG is not updated during lowering and a node claims to have two
5072// uses while it only has one, use this version, and let isel match
5073// another instruction if the load really happens to have more than
5074// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005075// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005076static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005077 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005078 V = V.getOperand(0);
5079 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5080 V = V.getOperand(0);
5081 if (ISD::isNormalLoad(V.getNode()))
5082 return true;
5083 return false;
5084}
5085
5086/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5087/// a vector extract, and if both can be later optimized into a single load.
5088/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5089/// here because otherwise a target specific shuffle node is going to be
5090/// emitted for this shuffle, and the optimization not done.
5091/// FIXME: This is probably not the best approach, but fix the problem
5092/// until the right path is decided.
5093static
5094bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5095 const TargetLowering &TLI) {
5096 EVT VT = V.getValueType();
5097 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5098
5099 // Be sure that the vector shuffle is present in a pattern like this:
5100 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5101 if (!V.hasOneUse())
5102 return false;
5103
5104 SDNode *N = *V.getNode()->use_begin();
5105 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5106 return false;
5107
5108 SDValue EltNo = N->getOperand(1);
5109 if (!isa<ConstantSDNode>(EltNo))
5110 return false;
5111
5112 // If the bit convert changed the number of elements, it is unsafe
5113 // to examine the mask.
5114 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005115 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005116 EVT SrcVT = V.getOperand(0).getValueType();
5117 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5118 return false;
5119 V = V.getOperand(0);
5120 HasShuffleIntoBitcast = true;
5121 }
5122
5123 // Select the input vector, guarding against out of range extract vector.
5124 unsigned NumElems = VT.getVectorNumElements();
5125 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5126 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5127 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5128
5129 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005130 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005131 V = V.getOperand(0);
5132
5133 if (ISD::isNormalLoad(V.getNode())) {
5134 // Is the original load suitable?
5135 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5136
5137 // FIXME: avoid the multi-use bug that is preventing lots of
5138 // of foldings to be detected, this is still wrong of course, but
5139 // give the temporary desired behavior, and if it happens that
5140 // the load has real more uses, during isel it will not fold, and
5141 // will generate poor code.
5142 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5143 return false;
5144
5145 if (!HasShuffleIntoBitcast)
5146 return true;
5147
5148 // If there's a bitcast before the shuffle, check if the load type and
5149 // alignment is valid.
5150 unsigned Align = LN0->getAlignment();
5151 unsigned NewAlign =
5152 TLI.getTargetData()->getABITypeAlignment(
5153 VT.getTypeForEVT(*DAG.getContext()));
5154
5155 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5156 return false;
5157 }
5158
5159 return true;
5160}
5161
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005162static
Evan Cheng835580f2010-10-07 20:50:20 +00005163SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5164 EVT VT = Op.getValueType();
5165
5166 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005167 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
5168 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00005169 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5170 V1, DAG));
5171}
5172
5173static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005174SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5175 bool HasSSE2) {
5176 SDValue V1 = Op.getOperand(0);
5177 SDValue V2 = Op.getOperand(1);
5178 EVT VT = Op.getValueType();
5179
5180 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5181
5182 if (HasSSE2 && VT == MVT::v2f64)
5183 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5184
5185 // v4f32 or v4i32
5186 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5187}
5188
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005189static
5190SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5191 SDValue V1 = Op.getOperand(0);
5192 SDValue V2 = Op.getOperand(1);
5193 EVT VT = Op.getValueType();
5194
5195 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5196 "unsupported shuffle type");
5197
5198 if (V2.getOpcode() == ISD::UNDEF)
5199 V2 = V1;
5200
5201 // v4i32 or v4f32
5202 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5203}
5204
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005205static
5206SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5207 SDValue V1 = Op.getOperand(0);
5208 SDValue V2 = Op.getOperand(1);
5209 EVT VT = Op.getValueType();
5210 unsigned NumElems = VT.getVectorNumElements();
5211
5212 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5213 // operand of these instructions is only memory, so check if there's a
5214 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5215 // same masks.
5216 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005217
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005218 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005219 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005220 CanFoldLoad = true;
5221
5222 // When V1 is a load, it can be folded later into a store in isel, example:
5223 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5224 // turns into:
5225 // (MOVLPSmr addr:$src1, VR128:$src2)
5226 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005227 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005228 CanFoldLoad = true;
5229
5230 if (CanFoldLoad) {
5231 if (HasSSE2 && NumElems == 2)
5232 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5233
5234 if (NumElems == 4)
5235 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5236 }
5237
5238 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5239 // movl and movlp will both match v2i64, but v2i64 is never matched by
5240 // movl earlier because we make it strict to avoid messing with the movlp load
5241 // folding logic (see the code above getMOVLP call). Match it here then,
5242 // this is horrible, but will stay like this until we move all shuffle
5243 // matching to x86 specific nodes. Note that for the 1st condition all
5244 // types are matched with movsd.
5245 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5246 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5247 else if (HasSSE2)
5248 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5249
5250
5251 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5252
5253 // Invert the operand order and use SHUFPS to match it.
5254 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5255 X86::getShuffleSHUFImmediate(SVOp), DAG);
5256}
5257
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005258static inline unsigned getUNPCKLOpcode(EVT VT) {
5259 switch(VT.getSimpleVT().SimpleTy) {
5260 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5261 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5262 case MVT::v4f32: return X86ISD::UNPCKLPS;
5263 case MVT::v2f64: return X86ISD::UNPCKLPD;
5264 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5265 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5266 default:
5267 llvm_unreachable("Unknow type for unpckl");
5268 }
5269 return 0;
5270}
5271
5272static inline unsigned getUNPCKHOpcode(EVT VT) {
5273 switch(VT.getSimpleVT().SimpleTy) {
5274 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5275 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5276 case MVT::v4f32: return X86ISD::UNPCKHPS;
5277 case MVT::v2f64: return X86ISD::UNPCKHPD;
5278 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5279 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5280 default:
5281 llvm_unreachable("Unknow type for unpckh");
5282 }
5283 return 0;
5284}
5285
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005286static
5287SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005288 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005289 const X86Subtarget *Subtarget) {
5290 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5291 EVT VT = Op.getValueType();
5292 DebugLoc dl = Op.getDebugLoc();
5293 SDValue V1 = Op.getOperand(0);
5294 SDValue V2 = Op.getOperand(1);
5295
5296 if (isZeroShuffle(SVOp))
5297 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5298
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005299 // Handle splat operations
5300 if (SVOp->isSplat()) {
5301 // Special case, this is the only place now where it's
5302 // allowed to return a vector_shuffle operation without
5303 // using a target specific node, because *hopefully* it
5304 // will be optimized away by the dag combiner.
5305 if (VT.getVectorNumElements() <= 4 &&
5306 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5307 return Op;
5308
5309 // Handle splats by matching through known masks
5310 if (VT.getVectorNumElements() <= 4)
5311 return SDValue();
5312
Evan Cheng835580f2010-10-07 20:50:20 +00005313 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005314 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005315 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005316
5317 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5318 // do it!
5319 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5320 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5321 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005322 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005323 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5324 // FIXME: Figure out a cleaner way to do this.
5325 // Try to make use of movq to zero out the top part.
5326 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5327 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5328 if (NewOp.getNode()) {
5329 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5330 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5331 DAG, Subtarget, dl);
5332 }
5333 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5334 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5335 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5336 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5337 DAG, Subtarget, dl);
5338 }
5339 }
5340 return SDValue();
5341}
5342
Dan Gohman475871a2008-07-27 21:46:04 +00005343SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005344X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005345 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005346 SDValue V1 = Op.getOperand(0);
5347 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005348 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005349 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005350 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005351 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005352 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5353 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005354 bool V1IsSplat = false;
5355 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005356 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005357 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005358 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005359 MachineFunction &MF = DAG.getMachineFunction();
5360 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005361
Dale Johannesen0488fb62010-09-30 23:57:10 +00005362 // Shuffle operations on MMX not supported.
5363 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005364 return Op;
5365
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005366 // Vector shuffle lowering takes 3 steps:
5367 //
5368 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5369 // narrowing and commutation of operands should be handled.
5370 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5371 // shuffle nodes.
5372 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5373 // so the shuffle can be broken into other shuffles and the legalizer can
5374 // try the lowering again.
5375 //
5376 // The general ideia is that no vector_shuffle operation should be left to
5377 // be matched during isel, all of them must be converted to a target specific
5378 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005379
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005380 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5381 // narrowing and commutation of operands should be handled. The actual code
5382 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005383 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005384 if (NewOp.getNode())
5385 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005386
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005387 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5388 // unpckh_undef). Only use pshufd if speed is more important than size.
5389 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5390 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5391 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5392 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5393 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5394 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005395
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005396 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005397 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005398 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005399
Dale Johannesen0488fb62010-09-30 23:57:10 +00005400 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005401 return getMOVHighToLow(Op, dl, DAG);
5402
5403 // Use to match splats
5404 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5405 (VT == MVT::v2f64 || VT == MVT::v2i64))
5406 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5407
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005408 if (X86::isPSHUFDMask(SVOp)) {
5409 // The actual implementation will match the mask in the if above and then
5410 // during isel it can match several different instructions, not only pshufd
5411 // as its name says, sad but true, emulate the behavior for now...
5412 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5413 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5414
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005415 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5416
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005417 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005418 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5419
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005420 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005421 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5422 TargetMask, DAG);
5423
5424 if (VT == MVT::v4f32)
5425 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5426 TargetMask, DAG);
5427 }
Eric Christopherfd179292009-08-27 18:07:15 +00005428
Evan Chengf26ffe92008-05-29 08:22:04 +00005429 // Check if this can be converted into a logical shift.
5430 bool isLeft = false;
5431 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005432 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005433 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005434 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005435 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005436 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005437 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005438 EVT EltVT = VT.getVectorElementType();
5439 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005440 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005441 }
Eric Christopherfd179292009-08-27 18:07:15 +00005442
Nate Begeman9008ca62009-04-27 18:41:29 +00005443 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005444 if (V1IsUndef)
5445 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005446 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005447 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005448 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005449 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005450 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5451
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005452 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005453 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5454 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005455 }
Eric Christopherfd179292009-08-27 18:07:15 +00005456
Nate Begeman9008ca62009-04-27 18:41:29 +00005457 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005458 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5459 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005460
Dale Johannesen0488fb62010-09-30 23:57:10 +00005461 if (X86::isMOVHLPSMask(SVOp))
5462 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005463
Dale Johannesen0488fb62010-09-30 23:57:10 +00005464 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5465 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005466
Dale Johannesen0488fb62010-09-30 23:57:10 +00005467 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5468 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005469
Dale Johannesen0488fb62010-09-30 23:57:10 +00005470 if (X86::isMOVLPMask(SVOp))
5471 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005472
Nate Begeman9008ca62009-04-27 18:41:29 +00005473 if (ShouldXformToMOVHLPS(SVOp) ||
5474 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5475 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005476
Evan Chengf26ffe92008-05-29 08:22:04 +00005477 if (isShift) {
5478 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005479 EVT EltVT = VT.getVectorElementType();
5480 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005481 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005482 }
Eric Christopherfd179292009-08-27 18:07:15 +00005483
Evan Cheng9eca5e82006-10-25 21:49:50 +00005484 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005485 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5486 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005487 V1IsSplat = isSplatVector(V1.getNode());
5488 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005489
Chris Lattner8a594482007-11-25 00:24:49 +00005490 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005491 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005492 Op = CommuteVectorShuffle(SVOp, DAG);
5493 SVOp = cast<ShuffleVectorSDNode>(Op);
5494 V1 = SVOp->getOperand(0);
5495 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005496 std::swap(V1IsSplat, V2IsSplat);
5497 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005498 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005499 }
5500
Nate Begeman9008ca62009-04-27 18:41:29 +00005501 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5502 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005503 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005504 return V1;
5505 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5506 // the instruction selector will not match, so get a canonical MOVL with
5507 // swapped operands to undo the commute.
5508 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005509 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005510
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005511 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005512 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005513
5514 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005515 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005516
Evan Cheng9bbbb982006-10-25 20:48:19 +00005517 if (V2IsSplat) {
5518 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005519 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005520 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005521 SDValue NewMask = NormalizeMask(SVOp, DAG);
5522 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5523 if (NSVOp != SVOp) {
5524 if (X86::isUNPCKLMask(NSVOp, true)) {
5525 return NewMask;
5526 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5527 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005528 }
5529 }
5530 }
5531
Evan Cheng9eca5e82006-10-25 21:49:50 +00005532 if (Commuted) {
5533 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005534 // FIXME: this seems wrong.
5535 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5536 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005537
5538 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005539 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005540
5541 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005542 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005543 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005544
Nate Begeman9008ca62009-04-27 18:41:29 +00005545 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005546 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005547 return CommuteVectorShuffle(SVOp, DAG);
5548
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005549 // The checks below are all present in isShuffleMaskLegal, but they are
5550 // inlined here right now to enable us to directly emit target specific
5551 // nodes, and remove one by one until they don't return Op anymore.
5552 SmallVector<int, 16> M;
5553 SVOp->getMask(M);
5554
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005555 if (isPALIGNRMask(M, VT, HasSSSE3))
5556 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5557 X86::getShufflePALIGNRImmediate(SVOp),
5558 DAG);
5559
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005560 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5561 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5562 if (VT == MVT::v2f64)
5563 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5564 if (VT == MVT::v2i64)
5565 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5566 }
5567
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005568 if (isPSHUFHWMask(M, VT))
5569 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5570 X86::getShufflePSHUFHWImmediate(SVOp),
5571 DAG);
5572
5573 if (isPSHUFLWMask(M, VT))
5574 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5575 X86::getShufflePSHUFLWImmediate(SVOp),
5576 DAG);
5577
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005578 if (isSHUFPMask(M, VT)) {
5579 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5580 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5581 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5582 TargetMask, DAG);
5583 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5584 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5585 TargetMask, DAG);
5586 }
5587
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005588 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5589 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5590 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5591 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5592 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5593 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5594
Evan Cheng14b32e12007-12-11 01:46:18 +00005595 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005597 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005598 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005599 return NewOp;
5600 }
5601
Owen Anderson825b72b2009-08-11 20:47:22 +00005602 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005603 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 if (NewOp.getNode())
5605 return NewOp;
5606 }
Eric Christopherfd179292009-08-27 18:07:15 +00005607
Dale Johannesen0488fb62010-09-30 23:57:10 +00005608 // Handle all 4 wide cases with a number of shuffles.
5609 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005610 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005611
Dan Gohman475871a2008-07-27 21:46:04 +00005612 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005613}
5614
Dan Gohman475871a2008-07-27 21:46:04 +00005615SDValue
5616X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005617 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005618 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005619 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005620 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005622 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005623 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005624 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005625 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005626 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005627 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5628 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5629 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5631 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005632 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005634 Op.getOperand(0)),
5635 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005637 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005639 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005640 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005642 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5643 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005644 // result has a single use which is a store or a bitcast to i32. And in
5645 // the case of a store, it's not worth it if the index is a constant 0,
5646 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005647 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005648 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005649 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005650 if ((User->getOpcode() != ISD::STORE ||
5651 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5652 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005653 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005655 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005657 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005658 Op.getOperand(0)),
5659 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005660 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005662 // ExtractPS works with constant index.
5663 if (isa<ConstantSDNode>(Op.getOperand(1)))
5664 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005665 }
Dan Gohman475871a2008-07-27 21:46:04 +00005666 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005667}
5668
5669
Dan Gohman475871a2008-07-27 21:46:04 +00005670SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005671X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5672 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005673 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005674 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005675
Evan Cheng62a3f152008-03-24 21:52:23 +00005676 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005677 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005678 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005679 return Res;
5680 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005681
Owen Andersone50ed302009-08-10 22:56:29 +00005682 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005683 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005684 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005685 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005686 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005687 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005688 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5690 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005691 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005693 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005694 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005695 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005696 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005697 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005698 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005699 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005700 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005701 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005702 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005703 if (Idx == 0)
5704 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005705
Evan Cheng0db9fe62006-04-25 20:13:52 +00005706 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005707 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005708 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005709 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005710 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005711 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005712 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005713 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005714 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5715 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5716 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005717 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005718 if (Idx == 0)
5719 return Op;
5720
5721 // UNPCKHPD the element to the lowest double word, then movsd.
5722 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5723 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005724 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005725 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005726 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005727 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005728 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005729 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005730 }
5731
Dan Gohman475871a2008-07-27 21:46:04 +00005732 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005733}
5734
Dan Gohman475871a2008-07-27 21:46:04 +00005735SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005736X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5737 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005738 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005739 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005740 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005741
Dan Gohman475871a2008-07-27 21:46:04 +00005742 SDValue N0 = Op.getOperand(0);
5743 SDValue N1 = Op.getOperand(1);
5744 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005745
Dan Gohman8a55ce42009-09-23 21:02:20 +00005746 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005747 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005748 unsigned Opc;
5749 if (VT == MVT::v8i16)
5750 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005751 else if (VT == MVT::v16i8)
5752 Opc = X86ISD::PINSRB;
5753 else
5754 Opc = X86ISD::PINSRB;
5755
Nate Begeman14d12ca2008-02-11 04:19:36 +00005756 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5757 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005758 if (N1.getValueType() != MVT::i32)
5759 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5760 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005761 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005762 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005763 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005764 // Bits [7:6] of the constant are the source select. This will always be
5765 // zero here. The DAG Combiner may combine an extract_elt index into these
5766 // bits. For example (insert (extract, 3), 2) could be matched by putting
5767 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005768 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005769 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005770 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005771 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005772 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005773 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005775 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005776 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005777 // PINSR* works with constant index.
5778 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005779 }
Dan Gohman475871a2008-07-27 21:46:04 +00005780 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005781}
5782
Dan Gohman475871a2008-07-27 21:46:04 +00005783SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005784X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005785 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005786 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005787
5788 if (Subtarget->hasSSE41())
5789 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5790
Dan Gohman8a55ce42009-09-23 21:02:20 +00005791 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005792 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005793
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005794 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005795 SDValue N0 = Op.getOperand(0);
5796 SDValue N1 = Op.getOperand(1);
5797 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005798
Dan Gohman8a55ce42009-09-23 21:02:20 +00005799 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005800 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5801 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 if (N1.getValueType() != MVT::i32)
5803 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5804 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005805 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00005806 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005807 }
Dan Gohman475871a2008-07-27 21:46:04 +00005808 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005809}
5810
Dan Gohman475871a2008-07-27 21:46:04 +00005811SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005812X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005813 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005814
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005815 if (Op.getValueType() == MVT::v1i64 &&
5816 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005818
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00005820 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
5821 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005822 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00005823 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005824}
5825
Bill Wendling056292f2008-09-16 21:48:12 +00005826// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5827// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5828// one of the above mentioned nodes. It has to be wrapped because otherwise
5829// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5830// be used to form addressing mode. These wrapped nodes will be selected
5831// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005832SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005833X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005834 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005835
Chris Lattner41621a22009-06-26 19:22:52 +00005836 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5837 // global base reg.
5838 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005839 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005840 CodeModel::Model M = getTargetMachine().getCodeModel();
5841
Chris Lattner4f066492009-07-11 20:29:19 +00005842 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005843 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005844 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005845 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005846 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005847 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005848 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005849
Evan Cheng1606e8e2009-03-13 07:51:59 +00005850 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005851 CP->getAlignment(),
5852 CP->getOffset(), OpFlag);
5853 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005854 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005855 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005856 if (OpFlag) {
5857 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005858 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005859 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005860 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005861 }
5862
5863 return Result;
5864}
5865
Dan Gohmand858e902010-04-17 15:26:15 +00005866SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005867 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005868
Chris Lattner18c59872009-06-27 04:16:01 +00005869 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5870 // global base reg.
5871 unsigned char OpFlag = 0;
5872 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005873 CodeModel::Model M = getTargetMachine().getCodeModel();
5874
Chris Lattner4f066492009-07-11 20:29:19 +00005875 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005876 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005877 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005878 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005879 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005880 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005881 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005882
Chris Lattner18c59872009-06-27 04:16:01 +00005883 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5884 OpFlag);
5885 DebugLoc DL = JT->getDebugLoc();
5886 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005887
Chris Lattner18c59872009-06-27 04:16:01 +00005888 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00005889 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00005890 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5891 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005892 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005893 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005894
Chris Lattner18c59872009-06-27 04:16:01 +00005895 return Result;
5896}
5897
5898SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005899X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005900 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005901
Chris Lattner18c59872009-06-27 04:16:01 +00005902 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5903 // global base reg.
5904 unsigned char OpFlag = 0;
5905 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005906 CodeModel::Model M = getTargetMachine().getCodeModel();
5907
Chris Lattner4f066492009-07-11 20:29:19 +00005908 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005909 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005910 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005911 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005912 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005913 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005914 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005915
Chris Lattner18c59872009-06-27 04:16:01 +00005916 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005917
Chris Lattner18c59872009-06-27 04:16:01 +00005918 DebugLoc DL = Op.getDebugLoc();
5919 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005920
5921
Chris Lattner18c59872009-06-27 04:16:01 +00005922 // With PIC, the address is actually $g + Offset.
5923 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005924 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005925 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5926 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005927 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005928 Result);
5929 }
Eric Christopherfd179292009-08-27 18:07:15 +00005930
Chris Lattner18c59872009-06-27 04:16:01 +00005931 return Result;
5932}
5933
Dan Gohman475871a2008-07-27 21:46:04 +00005934SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005935X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005936 // Create the TargetBlockAddressAddress node.
5937 unsigned char OpFlags =
5938 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005939 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005940 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005941 DebugLoc dl = Op.getDebugLoc();
5942 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5943 /*isTarget=*/true, OpFlags);
5944
Dan Gohmanf705adb2009-10-30 01:28:02 +00005945 if (Subtarget->isPICStyleRIPRel() &&
5946 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005947 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5948 else
5949 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005950
Dan Gohman29cbade2009-11-20 23:18:13 +00005951 // With PIC, the address is actually $g + Offset.
5952 if (isGlobalRelativeToPICBase(OpFlags)) {
5953 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5954 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5955 Result);
5956 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005957
5958 return Result;
5959}
5960
5961SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005962X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005963 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005964 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005965 // Create the TargetGlobalAddress node, folding in the constant
5966 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005967 unsigned char OpFlags =
5968 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005969 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005970 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005971 if (OpFlags == X86II::MO_NO_FLAG &&
5972 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005973 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005974 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005975 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005976 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005977 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005978 }
Eric Christopherfd179292009-08-27 18:07:15 +00005979
Chris Lattner4f066492009-07-11 20:29:19 +00005980 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005981 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005982 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5983 else
5984 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005985
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005986 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005987 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005988 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5989 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005990 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005991 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005992
Chris Lattner36c25012009-07-10 07:34:39 +00005993 // For globals that require a load from a stub to get the address, emit the
5994 // load.
5995 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005996 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005997 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005998
Dan Gohman6520e202008-10-18 02:06:02 +00005999 // If there was a non-zero offset that we didn't fold, create an explicit
6000 // addition for it.
6001 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006002 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006003 DAG.getConstant(Offset, getPointerTy()));
6004
Evan Cheng0db9fe62006-04-25 20:13:52 +00006005 return Result;
6006}
6007
Evan Chengda43bcf2008-09-24 00:05:32 +00006008SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006009X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006010 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006011 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006012 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006013}
6014
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006015static SDValue
6016GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006017 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006018 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006019 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00006020 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006021 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006022 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006023 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006024 GA->getOffset(),
6025 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006026 if (InFlag) {
6027 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006028 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006029 } else {
6030 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006031 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006032 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006033
6034 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006035 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006036
Rafael Espindola15f1b662009-04-24 12:59:40 +00006037 SDValue Flag = Chain.getValue(1);
6038 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006039}
6040
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006041// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006042static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006043LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006044 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006045 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006046 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6047 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006048 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006049 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006050 InFlag = Chain.getValue(1);
6051
Chris Lattnerb903bed2009-06-26 21:20:29 +00006052 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006053}
6054
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006055// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006056static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006057LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006058 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006059 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6060 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006061}
6062
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006063// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6064// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006065static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006066 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006067 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006068 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006069
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006070 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6071 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6072 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006073
Michael J. Spencerec38de22010-10-10 22:04:20 +00006074 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006075 DAG.getIntPtrConstant(0),
6076 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006077
Chris Lattnerb903bed2009-06-26 21:20:29 +00006078 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006079 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6080 // initialexec.
6081 unsigned WrapperKind = X86ISD::Wrapper;
6082 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006083 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006084 } else if (is64Bit) {
6085 assert(model == TLSModel::InitialExec);
6086 OperandFlags = X86II::MO_GOTTPOFF;
6087 WrapperKind = X86ISD::WrapperRIP;
6088 } else {
6089 assert(model == TLSModel::InitialExec);
6090 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006091 }
Eric Christopherfd179292009-08-27 18:07:15 +00006092
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006093 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6094 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006095 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006096 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006097 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006098 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006099
Rafael Espindola9a580232009-02-27 13:37:18 +00006100 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006101 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006102 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006103
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006104 // The address of the thread local variable is the add of the thread
6105 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006106 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006107}
6108
Dan Gohman475871a2008-07-27 21:46:04 +00006109SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006110X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006111
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006112 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006113 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006114
Eric Christopher30ef0e52010-06-03 04:07:48 +00006115 if (Subtarget->isTargetELF()) {
6116 // TODO: implement the "local dynamic" model
6117 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006118
Eric Christopher30ef0e52010-06-03 04:07:48 +00006119 // If GV is an alias then use the aliasee for determining
6120 // thread-localness.
6121 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6122 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006123
6124 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006125 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006126
Eric Christopher30ef0e52010-06-03 04:07:48 +00006127 switch (model) {
6128 case TLSModel::GeneralDynamic:
6129 case TLSModel::LocalDynamic: // not implemented
6130 if (Subtarget->is64Bit())
6131 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6132 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006133
Eric Christopher30ef0e52010-06-03 04:07:48 +00006134 case TLSModel::InitialExec:
6135 case TLSModel::LocalExec:
6136 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6137 Subtarget->is64Bit());
6138 }
6139 } else if (Subtarget->isTargetDarwin()) {
6140 // Darwin only has one model of TLS. Lower to that.
6141 unsigned char OpFlag = 0;
6142 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6143 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006144
Eric Christopher30ef0e52010-06-03 04:07:48 +00006145 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6146 // global base reg.
6147 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6148 !Subtarget->is64Bit();
6149 if (PIC32)
6150 OpFlag = X86II::MO_TLVP_PIC_BASE;
6151 else
6152 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006153 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006154 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00006155 getPointerTy(),
6156 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006157 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006158
Eric Christopher30ef0e52010-06-03 04:07:48 +00006159 // With PIC32, the address is actually $g + Offset.
6160 if (PIC32)
6161 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6162 DAG.getNode(X86ISD::GlobalBaseReg,
6163 DebugLoc(), getPointerTy()),
6164 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006165
Eric Christopher30ef0e52010-06-03 04:07:48 +00006166 // Lowering the machine isd will make sure everything is in the right
6167 // location.
6168 SDValue Args[] = { Offset };
6169 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006170
Eric Christopher30ef0e52010-06-03 04:07:48 +00006171 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6172 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6173 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00006174
Eric Christopher30ef0e52010-06-03 04:07:48 +00006175 // And our return value (tls address) is in the standard call return value
6176 // location.
6177 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6178 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006179 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006180
Eric Christopher30ef0e52010-06-03 04:07:48 +00006181 assert(false &&
6182 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006183
Torok Edwinc23197a2009-07-14 16:55:14 +00006184 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006185 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006186}
6187
Evan Cheng0db9fe62006-04-25 20:13:52 +00006188
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006189/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006190/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006191SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006192 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006193 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006194 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006195 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006196 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006197 SDValue ShOpLo = Op.getOperand(0);
6198 SDValue ShOpHi = Op.getOperand(1);
6199 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006200 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006201 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006202 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006203
Dan Gohman475871a2008-07-27 21:46:04 +00006204 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006205 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006206 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6207 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006208 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006209 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6210 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006211 }
Evan Chenge3413162006-01-09 18:33:28 +00006212
Owen Anderson825b72b2009-08-11 20:47:22 +00006213 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6214 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006215 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006216 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006217
Dan Gohman475871a2008-07-27 21:46:04 +00006218 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006219 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006220 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6221 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006222
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006223 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006224 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6225 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006226 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006227 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6228 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006229 }
6230
Dan Gohman475871a2008-07-27 21:46:04 +00006231 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006232 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006233}
Evan Chenga3195e82006-01-12 22:54:21 +00006234
Dan Gohmand858e902010-04-17 15:26:15 +00006235SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6236 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006237 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006238
Dale Johannesen0488fb62010-09-30 23:57:10 +00006239 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006240 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006241
Owen Anderson825b72b2009-08-11 20:47:22 +00006242 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006243 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006244
Eli Friedman36df4992009-05-27 00:47:34 +00006245 // These are really Legal; return the operand so the caller accepts it as
6246 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006247 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006248 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006249 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006250 Subtarget->is64Bit()) {
6251 return Op;
6252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006253
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006254 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006255 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006256 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006257 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006258 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006259 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006260 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006261 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006262 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006263 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6264}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006265
Owen Andersone50ed302009-08-10 22:56:29 +00006266SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006267 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006268 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006269 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006270 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006271 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006272 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006273 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006274 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006275 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006276 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006277
Chris Lattner492a43e2010-09-22 01:28:21 +00006278 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006279
Chris Lattner492a43e2010-09-22 01:28:21 +00006280 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6281 MachineMemOperand *MMO =
6282 DAG.getMachineFunction()
6283 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6284 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006285
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006286 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006287 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6288 X86ISD::FILD, DL,
6289 Tys, Ops, array_lengthof(Ops),
6290 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006291
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006292 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006293 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006294 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006295
6296 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6297 // shouldn't be necessary except that RFP cannot be live across
6298 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006299 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006300 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6301 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006302 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006303 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006304 SDValue Ops[] = {
6305 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6306 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006307 MachineMemOperand *MMO =
6308 DAG.getMachineFunction()
6309 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006310 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006311
Chris Lattner492a43e2010-09-22 01:28:21 +00006312 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6313 Ops, array_lengthof(Ops),
6314 Op.getValueType(), MMO);
6315 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006316 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006317 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006318 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006319
Evan Cheng0db9fe62006-04-25 20:13:52 +00006320 return Result;
6321}
6322
Bill Wendling8b8a6362009-01-17 03:56:04 +00006323// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006324SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6325 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006326 // This algorithm is not obvious. Here it is in C code, more or less:
6327 /*
6328 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6329 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6330 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006331
Bill Wendling8b8a6362009-01-17 03:56:04 +00006332 // Copy ints to xmm registers.
6333 __m128i xh = _mm_cvtsi32_si128( hi );
6334 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006335
Bill Wendling8b8a6362009-01-17 03:56:04 +00006336 // Combine into low half of a single xmm register.
6337 __m128i x = _mm_unpacklo_epi32( xh, xl );
6338 __m128d d;
6339 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006340
Bill Wendling8b8a6362009-01-17 03:56:04 +00006341 // Merge in appropriate exponents to give the integer bits the right
6342 // magnitude.
6343 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006344
Bill Wendling8b8a6362009-01-17 03:56:04 +00006345 // Subtract away the biases to deal with the IEEE-754 double precision
6346 // implicit 1.
6347 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006348
Bill Wendling8b8a6362009-01-17 03:56:04 +00006349 // All conversions up to here are exact. The correctly rounded result is
6350 // calculated using the current rounding mode using the following
6351 // horizontal add.
6352 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6353 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6354 // store doesn't really need to be here (except
6355 // maybe to zero the other double)
6356 return sd;
6357 }
6358 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006359
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006360 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006361 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006362
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006363 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006364 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006365 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6366 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6367 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6368 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006369 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006370 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006371
Bill Wendling8b8a6362009-01-17 03:56:04 +00006372 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006373 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006374 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006375 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006376 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006377 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006378 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006379
Owen Anderson825b72b2009-08-11 20:47:22 +00006380 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6381 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006382 Op.getOperand(0),
6383 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006384 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6385 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006386 Op.getOperand(0),
6387 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006388 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6389 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006390 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006391 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006392 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006393 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006394 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006395 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006396 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006397 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006398
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006399 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006400 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006401 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6402 DAG.getUNDEF(MVT::v2f64), ShufMask);
6403 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6404 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006405 DAG.getIntPtrConstant(0));
6406}
6407
Bill Wendling8b8a6362009-01-17 03:56:04 +00006408// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006409SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6410 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006411 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006412 // FP constant to bias correct the final result.
6413 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006414 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006415
6416 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006417 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6418 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006419 Op.getOperand(0),
6420 DAG.getIntPtrConstant(0)));
6421
Owen Anderson825b72b2009-08-11 20:47:22 +00006422 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006423 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006424 DAG.getIntPtrConstant(0));
6425
6426 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006428 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006429 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006430 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006431 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006432 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006433 MVT::v2f64, Bias)));
6434 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006435 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006436 DAG.getIntPtrConstant(0));
6437
6438 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006439 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006440
6441 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006442 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006443
Owen Anderson825b72b2009-08-11 20:47:22 +00006444 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006445 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006446 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006447 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006448 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006449 }
6450
6451 // Handle final rounding.
6452 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006453}
6454
Dan Gohmand858e902010-04-17 15:26:15 +00006455SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6456 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006457 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006458 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006459
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006460 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006461 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6462 // the optimization here.
6463 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006464 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006465
Owen Andersone50ed302009-08-10 22:56:29 +00006466 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006467 EVT DstVT = Op.getValueType();
6468 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006469 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006470 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006471 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006472
6473 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006474 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006475 if (SrcVT == MVT::i32) {
6476 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6477 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6478 getPointerTy(), StackSlot, WordOff);
6479 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006480 StackSlot, MachinePointerInfo(),
6481 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006482 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006483 OffsetSlot, MachinePointerInfo(),
6484 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006485 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6486 return Fild;
6487 }
6488
6489 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6490 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006491 StackSlot, MachinePointerInfo(),
6492 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006493 // For i64 source, we need to add the appropriate power of 2 if the input
6494 // was negative. This is the same as the optimization in
6495 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6496 // we must be careful to do the computation in x87 extended precision, not
6497 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006498 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6499 MachineMemOperand *MMO =
6500 DAG.getMachineFunction()
6501 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6502 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006503
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006504 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6505 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006506 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6507 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006508
6509 APInt FF(32, 0x5F800000ULL);
6510
6511 // Check whether the sign bit is set.
6512 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6513 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6514 ISD::SETLT);
6515
6516 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6517 SDValue FudgePtr = DAG.getConstantPool(
6518 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6519 getPointerTy());
6520
6521 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6522 SDValue Zero = DAG.getIntPtrConstant(0);
6523 SDValue Four = DAG.getIntPtrConstant(4);
6524 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6525 Zero, Four);
6526 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6527
6528 // Load the value out, extending it from f32 to f80.
6529 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006530 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006531 FudgePtr, MachinePointerInfo::getConstantPool(),
6532 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006533 // Extend everything to 80 bits to force it to be done on x87.
6534 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6535 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006536}
6537
Dan Gohman475871a2008-07-27 21:46:04 +00006538std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006539FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006540 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006541
Owen Andersone50ed302009-08-10 22:56:29 +00006542 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006543
6544 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006545 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6546 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006547 }
6548
Owen Anderson825b72b2009-08-11 20:47:22 +00006549 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6550 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006551 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006552
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006553 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006554 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006555 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006556 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006557 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006558 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006559 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006560 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006561
Evan Cheng87c89352007-10-15 20:11:21 +00006562 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6563 // stack slot.
6564 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006565 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006566 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006567 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006568
Michael J. Spencerec38de22010-10-10 22:04:20 +00006569
6570
Evan Cheng0db9fe62006-04-25 20:13:52 +00006571 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006572 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006573 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006574 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6575 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6576 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006577 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006578
Dan Gohman475871a2008-07-27 21:46:04 +00006579 SDValue Chain = DAG.getEntryNode();
6580 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006581 EVT TheVT = Op.getOperand(0).getValueType();
6582 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006583 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006584 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006585 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006586 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006587 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006588 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006589 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006590 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006591
Chris Lattner492a43e2010-09-22 01:28:21 +00006592 MachineMemOperand *MMO =
6593 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6594 MachineMemOperand::MOLoad, MemSize, MemSize);
6595 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6596 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006597 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006598 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006599 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6600 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006601
Chris Lattner07290932010-09-22 01:05:16 +00006602 MachineMemOperand *MMO =
6603 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6604 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006605
Evan Cheng0db9fe62006-04-25 20:13:52 +00006606 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006607 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006608 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6609 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006610
Chris Lattner27a6c732007-11-24 07:07:01 +00006611 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006612}
6613
Dan Gohmand858e902010-04-17 15:26:15 +00006614SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6615 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006616 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006617 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006618
Eli Friedman948e95a2009-05-23 09:59:16 +00006619 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006620 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006621 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6622 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006623
Chris Lattner27a6c732007-11-24 07:07:01 +00006624 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006625 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006626 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006627}
6628
Dan Gohmand858e902010-04-17 15:26:15 +00006629SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6630 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006631 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6632 SDValue FIST = Vals.first, StackSlot = Vals.second;
6633 assert(FIST.getNode() && "Unexpected failure");
6634
6635 // Load the result.
6636 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006637 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006638}
6639
Dan Gohmand858e902010-04-17 15:26:15 +00006640SDValue X86TargetLowering::LowerFABS(SDValue Op,
6641 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006642 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006643 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006644 EVT VT = Op.getValueType();
6645 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006646 if (VT.isVector())
6647 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006648 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006649 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006650 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006651 CV.push_back(C);
6652 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006653 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006654 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006655 CV.push_back(C);
6656 CV.push_back(C);
6657 CV.push_back(C);
6658 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006659 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006660 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006661 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006662 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006663 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006664 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006665 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006666}
6667
Dan Gohmand858e902010-04-17 15:26:15 +00006668SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006669 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006670 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006671 EVT VT = Op.getValueType();
6672 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006673 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006674 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006676 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006677 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006678 CV.push_back(C);
6679 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006680 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006681 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006682 CV.push_back(C);
6683 CV.push_back(C);
6684 CV.push_back(C);
6685 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006687 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006688 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006689 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006690 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006691 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006692 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006693 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006694 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006695 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006696 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006697 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006698 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006699 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006700 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006701}
6702
Dan Gohmand858e902010-04-17 15:26:15 +00006703SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006704 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006705 SDValue Op0 = Op.getOperand(0);
6706 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006707 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006708 EVT VT = Op.getValueType();
6709 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006710
6711 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006712 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006713 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006714 SrcVT = VT;
6715 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006716 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006717 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006718 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006719 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006720 }
6721
6722 // At this point the operands and the result should have the same
6723 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006724
Evan Cheng68c47cb2007-01-05 07:55:56 +00006725 // First get the sign bit of second operand.
6726 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006728 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6729 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006730 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006731 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6732 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6733 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6734 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006735 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006736 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006737 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006738 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006739 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006740 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006741 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006742
6743 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006744 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006745 // Op0 is MVT::f32, Op1 is MVT::f64.
6746 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6747 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6748 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006749 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00006750 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006751 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006752 }
6753
Evan Cheng73d6cf12007-01-05 21:37:56 +00006754 // Clear first operand sign bit.
6755 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006756 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006757 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6758 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006759 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006760 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6761 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6762 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6763 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006764 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006765 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006766 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006767 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006768 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006769 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006770 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006771
6772 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006773 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006774}
6775
Dan Gohman076aee32009-03-04 19:44:21 +00006776/// Emit nodes that will be selected as "test Op0,Op0", or something
6777/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006778SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006779 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006780 DebugLoc dl = Op.getDebugLoc();
6781
Dan Gohman31125812009-03-07 01:58:32 +00006782 // CF and OF aren't always set the way we want. Determine which
6783 // of these we need.
6784 bool NeedCF = false;
6785 bool NeedOF = false;
6786 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006787 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006788 case X86::COND_A: case X86::COND_AE:
6789 case X86::COND_B: case X86::COND_BE:
6790 NeedCF = true;
6791 break;
6792 case X86::COND_G: case X86::COND_GE:
6793 case X86::COND_L: case X86::COND_LE:
6794 case X86::COND_O: case X86::COND_NO:
6795 NeedOF = true;
6796 break;
Dan Gohman31125812009-03-07 01:58:32 +00006797 }
6798
Dan Gohman076aee32009-03-04 19:44:21 +00006799 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006800 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6801 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006802 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6803 // Emit a CMP with 0, which is the TEST pattern.
6804 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6805 DAG.getConstant(0, Op.getValueType()));
6806
6807 unsigned Opcode = 0;
6808 unsigned NumOperands = 0;
6809 switch (Op.getNode()->getOpcode()) {
6810 case ISD::ADD:
6811 // Due to an isel shortcoming, be conservative if this add is likely to be
6812 // selected as part of a load-modify-store instruction. When the root node
6813 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6814 // uses of other nodes in the match, such as the ADD in this case. This
6815 // leads to the ADD being left around and reselected, with the result being
6816 // two adds in the output. Alas, even if none our users are stores, that
6817 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6818 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6819 // climbing the DAG back to the root, and it doesn't seem to be worth the
6820 // effort.
6821 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006822 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006823 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6824 goto default_case;
6825
6826 if (ConstantSDNode *C =
6827 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6828 // An add of one will be selected as an INC.
6829 if (C->getAPIntValue() == 1) {
6830 Opcode = X86ISD::INC;
6831 NumOperands = 1;
6832 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006833 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006834
6835 // An add of negative one (subtract of one) will be selected as a DEC.
6836 if (C->getAPIntValue().isAllOnesValue()) {
6837 Opcode = X86ISD::DEC;
6838 NumOperands = 1;
6839 break;
6840 }
Dan Gohman076aee32009-03-04 19:44:21 +00006841 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006842
6843 // Otherwise use a regular EFLAGS-setting add.
6844 Opcode = X86ISD::ADD;
6845 NumOperands = 2;
6846 break;
6847 case ISD::AND: {
6848 // If the primary and result isn't used, don't bother using X86ISD::AND,
6849 // because a TEST instruction will be better.
6850 bool NonFlagUse = false;
6851 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6852 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6853 SDNode *User = *UI;
6854 unsigned UOpNo = UI.getOperandNo();
6855 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6856 // Look pass truncate.
6857 UOpNo = User->use_begin().getOperandNo();
6858 User = *User->use_begin();
6859 }
6860
6861 if (User->getOpcode() != ISD::BRCOND &&
6862 User->getOpcode() != ISD::SETCC &&
6863 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6864 NonFlagUse = true;
6865 break;
6866 }
Dan Gohman076aee32009-03-04 19:44:21 +00006867 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006868
6869 if (!NonFlagUse)
6870 break;
6871 }
6872 // FALL THROUGH
6873 case ISD::SUB:
6874 case ISD::OR:
6875 case ISD::XOR:
6876 // Due to the ISEL shortcoming noted above, be conservative if this op is
6877 // likely to be selected as part of a load-modify-store instruction.
6878 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6879 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6880 if (UI->getOpcode() == ISD::STORE)
6881 goto default_case;
6882
6883 // Otherwise use a regular EFLAGS-setting instruction.
6884 switch (Op.getNode()->getOpcode()) {
6885 default: llvm_unreachable("unexpected operator!");
6886 case ISD::SUB: Opcode = X86ISD::SUB; break;
6887 case ISD::OR: Opcode = X86ISD::OR; break;
6888 case ISD::XOR: Opcode = X86ISD::XOR; break;
6889 case ISD::AND: Opcode = X86ISD::AND; break;
6890 }
6891
6892 NumOperands = 2;
6893 break;
6894 case X86ISD::ADD:
6895 case X86ISD::SUB:
6896 case X86ISD::INC:
6897 case X86ISD::DEC:
6898 case X86ISD::OR:
6899 case X86ISD::XOR:
6900 case X86ISD::AND:
6901 return SDValue(Op.getNode(), 1);
6902 default:
6903 default_case:
6904 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006905 }
6906
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006907 if (Opcode == 0)
6908 // Emit a CMP with 0, which is the TEST pattern.
6909 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6910 DAG.getConstant(0, Op.getValueType()));
6911
6912 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6913 SmallVector<SDValue, 4> Ops;
6914 for (unsigned i = 0; i != NumOperands; ++i)
6915 Ops.push_back(Op.getOperand(i));
6916
6917 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6918 DAG.ReplaceAllUsesWith(Op, New);
6919 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006920}
6921
6922/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6923/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006924SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006925 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006926 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6927 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006928 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006929
6930 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006931 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006932}
6933
Evan Chengd40d03e2010-01-06 19:38:29 +00006934/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6935/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006936SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6937 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006938 SDValue Op0 = And.getOperand(0);
6939 SDValue Op1 = And.getOperand(1);
6940 if (Op0.getOpcode() == ISD::TRUNCATE)
6941 Op0 = Op0.getOperand(0);
6942 if (Op1.getOpcode() == ISD::TRUNCATE)
6943 Op1 = Op1.getOperand(0);
6944
Evan Chengd40d03e2010-01-06 19:38:29 +00006945 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006946 if (Op1.getOpcode() == ISD::SHL)
6947 std::swap(Op0, Op1);
6948 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006949 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6950 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006951 // If we looked past a truncate, check that it's only truncating away
6952 // known zeros.
6953 unsigned BitWidth = Op0.getValueSizeInBits();
6954 unsigned AndBitWidth = And.getValueSizeInBits();
6955 if (BitWidth > AndBitWidth) {
6956 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6957 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6958 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6959 return SDValue();
6960 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006961 LHS = Op1;
6962 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006963 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006964 } else if (Op1.getOpcode() == ISD::Constant) {
6965 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6966 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006967 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6968 LHS = AndLHS.getOperand(0);
6969 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006970 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006971 }
Evan Cheng0488db92007-09-25 01:57:46 +00006972
Evan Chengd40d03e2010-01-06 19:38:29 +00006973 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006974 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006975 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006976 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006977 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006978 // Also promote i16 to i32 for performance / code size reason.
6979 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006980 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006981 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006982
Evan Chengd40d03e2010-01-06 19:38:29 +00006983 // If the operand types disagree, extend the shift amount to match. Since
6984 // BT ignores high bits (like shifts) we can use anyextend.
6985 if (LHS.getValueType() != RHS.getValueType())
6986 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006987
Evan Chengd40d03e2010-01-06 19:38:29 +00006988 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6989 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6990 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6991 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006992 }
6993
Evan Cheng54de3ea2010-01-05 06:52:31 +00006994 return SDValue();
6995}
6996
Dan Gohmand858e902010-04-17 15:26:15 +00006997SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006998 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6999 SDValue Op0 = Op.getOperand(0);
7000 SDValue Op1 = Op.getOperand(1);
7001 DebugLoc dl = Op.getDebugLoc();
7002 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7003
7004 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007005 // Lower (X & (1 << N)) == 0 to BT(X, N).
7006 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7007 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
7008 if (Op0.getOpcode() == ISD::AND &&
7009 Op0.hasOneUse() &&
7010 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007011 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007012 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7013 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7014 if (NewSetCC.getNode())
7015 return NewSetCC;
7016 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007017
Evan Cheng2c755ba2010-02-27 07:36:59 +00007018 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
7019 if (Op0.getOpcode() == X86ISD::SETCC &&
7020 Op1.getOpcode() == ISD::Constant &&
7021 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7022 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7023 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7024 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7025 bool Invert = (CC == ISD::SETNE) ^
7026 cast<ConstantSDNode>(Op1)->isNullValue();
7027 if (Invert)
7028 CCode = X86::GetOppositeBranchCondition(CCode);
7029 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7030 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7031 }
7032
Evan Chenge5b51ac2010-04-17 06:13:15 +00007033 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007034 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007035 if (X86CC == X86::COND_INVALID)
7036 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007037
Evan Cheng552f09a2010-04-26 19:06:11 +00007038 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00007039
7040 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00007041 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00007042 return DAG.getNode(ISD::AND, dl, MVT::i8,
7043 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
7044 DAG.getConstant(X86CC, MVT::i8), Cond),
7045 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00007046
Owen Anderson825b72b2009-08-11 20:47:22 +00007047 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7048 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007049}
7050
Dan Gohmand858e902010-04-17 15:26:15 +00007051SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007052 SDValue Cond;
7053 SDValue Op0 = Op.getOperand(0);
7054 SDValue Op1 = Op.getOperand(1);
7055 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007056 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007057 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7058 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007059 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007060
7061 if (isFP) {
7062 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007063 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007064 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7065 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007066 bool Swap = false;
7067
7068 switch (SetCCOpcode) {
7069 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007070 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007071 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007072 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007073 case ISD::SETGT: Swap = true; // Fallthrough
7074 case ISD::SETLT:
7075 case ISD::SETOLT: SSECC = 1; break;
7076 case ISD::SETOGE:
7077 case ISD::SETGE: Swap = true; // Fallthrough
7078 case ISD::SETLE:
7079 case ISD::SETOLE: SSECC = 2; break;
7080 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007081 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007082 case ISD::SETNE: SSECC = 4; break;
7083 case ISD::SETULE: Swap = true;
7084 case ISD::SETUGE: SSECC = 5; break;
7085 case ISD::SETULT: Swap = true;
7086 case ISD::SETUGT: SSECC = 6; break;
7087 case ISD::SETO: SSECC = 7; break;
7088 }
7089 if (Swap)
7090 std::swap(Op0, Op1);
7091
Nate Begemanfb8ead02008-07-25 19:05:58 +00007092 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007093 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007094 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007095 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007096 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7097 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007098 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007099 }
7100 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007101 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007102 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7103 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007104 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007105 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007106 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007107 }
7108 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007109 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007110 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007111
Nate Begeman30a0de92008-07-17 16:51:19 +00007112 // We are handling one of the integer comparisons here. Since SSE only has
7113 // GT and EQ comparisons for integer, swapping operands and multiple
7114 // operations may be required for some comparisons.
7115 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7116 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007117
Owen Anderson825b72b2009-08-11 20:47:22 +00007118 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007119 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007122 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7123 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007124 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007125
Nate Begeman30a0de92008-07-17 16:51:19 +00007126 switch (SetCCOpcode) {
7127 default: break;
7128 case ISD::SETNE: Invert = true;
7129 case ISD::SETEQ: Opc = EQOpc; break;
7130 case ISD::SETLT: Swap = true;
7131 case ISD::SETGT: Opc = GTOpc; break;
7132 case ISD::SETGE: Swap = true;
7133 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7134 case ISD::SETULT: Swap = true;
7135 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7136 case ISD::SETUGE: Swap = true;
7137 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7138 }
7139 if (Swap)
7140 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007141
Nate Begeman30a0de92008-07-17 16:51:19 +00007142 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7143 // bits of the inputs before performing those operations.
7144 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007145 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007146 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7147 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007148 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007149 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7150 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007151 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7152 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007154
Dale Johannesenace16102009-02-03 19:33:06 +00007155 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007156
7157 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007158 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007159 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007160
Nate Begeman30a0de92008-07-17 16:51:19 +00007161 return Result;
7162}
Evan Cheng0488db92007-09-25 01:57:46 +00007163
Evan Cheng370e5342008-12-03 08:38:43 +00007164// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007165static bool isX86LogicalCmp(SDValue Op) {
7166 unsigned Opc = Op.getNode()->getOpcode();
7167 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7168 return true;
7169 if (Op.getResNo() == 1 &&
7170 (Opc == X86ISD::ADD ||
7171 Opc == X86ISD::SUB ||
7172 Opc == X86ISD::SMUL ||
7173 Opc == X86ISD::UMUL ||
7174 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007175 Opc == X86ISD::DEC ||
7176 Opc == X86ISD::OR ||
7177 Opc == X86ISD::XOR ||
7178 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007179 return true;
7180
7181 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007182}
7183
Dan Gohmand858e902010-04-17 15:26:15 +00007184SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007185 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007186 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007187 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007188 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007189
Dan Gohman1a492952009-10-20 16:22:37 +00007190 if (Cond.getOpcode() == ISD::SETCC) {
7191 SDValue NewCond = LowerSETCC(Cond, DAG);
7192 if (NewCond.getNode())
7193 Cond = NewCond;
7194 }
Evan Cheng734503b2006-09-11 02:19:56 +00007195
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007196 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
7197 SDValue Op1 = Op.getOperand(1);
7198 SDValue Op2 = Op.getOperand(2);
7199 if (Cond.getOpcode() == X86ISD::SETCC &&
7200 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
7201 SDValue Cmp = Cond.getOperand(1);
7202 if (Cmp.getOpcode() == X86ISD::CMP) {
7203 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
7204 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
7205 ConstantSDNode *RHSC =
7206 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7207 if (N1C && N1C->isAllOnesValue() &&
7208 N2C && N2C->isNullValue() &&
7209 RHSC && RHSC->isNullValue()) {
7210 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007211 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007212 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7213 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7214 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7215 }
7216 }
7217 }
7218
Evan Chengad9c0a32009-12-15 00:53:42 +00007219 // Look pass (and (setcc_carry (cmp ...)), 1).
7220 if (Cond.getOpcode() == ISD::AND &&
7221 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7222 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007223 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007224 Cond = Cond.getOperand(0);
7225 }
7226
Evan Cheng3f41d662007-10-08 22:16:29 +00007227 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7228 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007229 if (Cond.getOpcode() == X86ISD::SETCC ||
7230 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007231 CC = Cond.getOperand(0);
7232
Dan Gohman475871a2008-07-27 21:46:04 +00007233 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007234 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007235 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007236
Evan Cheng3f41d662007-10-08 22:16:29 +00007237 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007238 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007239 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007240 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007241
Chris Lattnerd1980a52009-03-12 06:52:53 +00007242 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7243 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007244 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007245 addTest = false;
7246 }
7247 }
7248
7249 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007250 // Look pass the truncate.
7251 if (Cond.getOpcode() == ISD::TRUNCATE)
7252 Cond = Cond.getOperand(0);
7253
7254 // We know the result of AND is compared against zero. Try to match
7255 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007256 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007257 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7258 if (NewSetCC.getNode()) {
7259 CC = NewSetCC.getOperand(0);
7260 Cond = NewSetCC.getOperand(1);
7261 addTest = false;
7262 }
7263 }
7264 }
7265
7266 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007267 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007268 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007269 }
7270
Evan Cheng0488db92007-09-25 01:57:46 +00007271 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7272 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007273 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7274 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007275 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007276}
7277
Evan Cheng370e5342008-12-03 08:38:43 +00007278// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7279// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7280// from the AND / OR.
7281static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7282 Opc = Op.getOpcode();
7283 if (Opc != ISD::OR && Opc != ISD::AND)
7284 return false;
7285 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7286 Op.getOperand(0).hasOneUse() &&
7287 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7288 Op.getOperand(1).hasOneUse());
7289}
7290
Evan Cheng961d6d42009-02-02 08:19:07 +00007291// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7292// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007293static bool isXor1OfSetCC(SDValue Op) {
7294 if (Op.getOpcode() != ISD::XOR)
7295 return false;
7296 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7297 if (N1C && N1C->getAPIntValue() == 1) {
7298 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7299 Op.getOperand(0).hasOneUse();
7300 }
7301 return false;
7302}
7303
Dan Gohmand858e902010-04-17 15:26:15 +00007304SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007305 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007306 SDValue Chain = Op.getOperand(0);
7307 SDValue Cond = Op.getOperand(1);
7308 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007309 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007310 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007311
Dan Gohman1a492952009-10-20 16:22:37 +00007312 if (Cond.getOpcode() == ISD::SETCC) {
7313 SDValue NewCond = LowerSETCC(Cond, DAG);
7314 if (NewCond.getNode())
7315 Cond = NewCond;
7316 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007317#if 0
7318 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007319 else if (Cond.getOpcode() == X86ISD::ADD ||
7320 Cond.getOpcode() == X86ISD::SUB ||
7321 Cond.getOpcode() == X86ISD::SMUL ||
7322 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007323 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007324#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007325
Evan Chengad9c0a32009-12-15 00:53:42 +00007326 // Look pass (and (setcc_carry (cmp ...)), 1).
7327 if (Cond.getOpcode() == ISD::AND &&
7328 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7329 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007330 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007331 Cond = Cond.getOperand(0);
7332 }
7333
Evan Cheng3f41d662007-10-08 22:16:29 +00007334 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7335 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007336 if (Cond.getOpcode() == X86ISD::SETCC ||
7337 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007338 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007339
Dan Gohman475871a2008-07-27 21:46:04 +00007340 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007341 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007342 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007343 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007344 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007345 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007346 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007347 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007348 default: break;
7349 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007350 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007351 // These can only come from an arithmetic instruction with overflow,
7352 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007353 Cond = Cond.getNode()->getOperand(1);
7354 addTest = false;
7355 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007356 }
Evan Cheng0488db92007-09-25 01:57:46 +00007357 }
Evan Cheng370e5342008-12-03 08:38:43 +00007358 } else {
7359 unsigned CondOpc;
7360 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7361 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007362 if (CondOpc == ISD::OR) {
7363 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7364 // two branches instead of an explicit OR instruction with a
7365 // separate test.
7366 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007367 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007368 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007369 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007370 Chain, Dest, CC, Cmp);
7371 CC = Cond.getOperand(1).getOperand(0);
7372 Cond = Cmp;
7373 addTest = false;
7374 }
7375 } else { // ISD::AND
7376 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7377 // two branches instead of an explicit AND instruction with a
7378 // separate test. However, we only do this if this block doesn't
7379 // have a fall-through edge, because this requires an explicit
7380 // jmp when the condition is false.
7381 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007382 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007383 Op.getNode()->hasOneUse()) {
7384 X86::CondCode CCode =
7385 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7386 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007387 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007388 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007389 // Look for an unconditional branch following this conditional branch.
7390 // We need this because we need to reverse the successors in order
7391 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007392 if (User->getOpcode() == ISD::BR) {
7393 SDValue FalseBB = User->getOperand(1);
7394 SDNode *NewBR =
7395 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007396 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007397 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007398 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007399
Dale Johannesene4d209d2009-02-03 20:21:25 +00007400 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007401 Chain, Dest, CC, Cmp);
7402 X86::CondCode CCode =
7403 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7404 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007406 Cond = Cmp;
7407 addTest = false;
7408 }
7409 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007410 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007411 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7412 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7413 // It should be transformed during dag combiner except when the condition
7414 // is set by a arithmetics with overflow node.
7415 X86::CondCode CCode =
7416 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7417 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007418 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007419 Cond = Cond.getOperand(0).getOperand(1);
7420 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007421 }
Evan Cheng0488db92007-09-25 01:57:46 +00007422 }
7423
7424 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007425 // Look pass the truncate.
7426 if (Cond.getOpcode() == ISD::TRUNCATE)
7427 Cond = Cond.getOperand(0);
7428
7429 // We know the result of AND is compared against zero. Try to match
7430 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007431 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007432 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7433 if (NewSetCC.getNode()) {
7434 CC = NewSetCC.getOperand(0);
7435 Cond = NewSetCC.getOperand(1);
7436 addTest = false;
7437 }
7438 }
7439 }
7440
7441 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007442 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007443 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007444 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007445 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007446 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007447}
7448
Anton Korobeynikove060b532007-04-17 19:34:00 +00007449
7450// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7451// Calls to _alloca is needed to probe the stack when allocating more than 4k
7452// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7453// that the guard pages used by the OS virtual memory manager are allocated in
7454// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007455SDValue
7456X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007457 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007458 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007459 "This should be used only on Windows targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007460 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007461
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007462 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007463 SDValue Chain = Op.getOperand(0);
7464 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007465 // FIXME: Ensure alignment here
7466
Dan Gohman475871a2008-07-27 21:46:04 +00007467 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007468
Owen Anderson825b72b2009-08-11 20:47:22 +00007469 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007470
Dale Johannesendd64c412009-02-04 00:33:20 +00007471 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007472 Flag = Chain.getValue(1);
7473
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007474 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007475
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007476 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007477 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007478
Dale Johannesendd64c412009-02-04 00:33:20 +00007479 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007480
Dan Gohman475871a2008-07-27 21:46:04 +00007481 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007482 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007483}
7484
Dan Gohmand858e902010-04-17 15:26:15 +00007485SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007486 MachineFunction &MF = DAG.getMachineFunction();
7487 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7488
Dan Gohman69de1932008-02-06 22:27:42 +00007489 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007490 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007491
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007492 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007493 // vastart just stores the address of the VarArgsFrameIndex slot into the
7494 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007495 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7496 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007497 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7498 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007499 }
7500
7501 // __va_list_tag:
7502 // gp_offset (0 - 6 * 8)
7503 // fp_offset (48 - 48 + 8 * 16)
7504 // overflow_arg_area (point to parameters coming in memory).
7505 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007506 SmallVector<SDValue, 8> MemOps;
7507 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007508 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007509 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007510 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7511 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007512 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007513 MemOps.push_back(Store);
7514
7515 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007516 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007517 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007518 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007519 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7520 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007521 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007522 MemOps.push_back(Store);
7523
7524 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007525 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007526 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007527 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7528 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007529 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7530 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007531 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007532 MemOps.push_back(Store);
7533
7534 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007535 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007537 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7538 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007539 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7540 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007541 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007542 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007543 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007544}
7545
Dan Gohmand858e902010-04-17 15:26:15 +00007546SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00007547 assert(Subtarget->is64Bit() &&
7548 "LowerVAARG only handles 64-bit va_arg!");
7549 assert((Subtarget->isTargetLinux() ||
7550 Subtarget->isTargetDarwin()) &&
7551 "Unhandled target in LowerVAARG");
7552 assert(Op.getNode()->getNumOperands() == 4);
7553 SDValue Chain = Op.getOperand(0);
7554 SDValue SrcPtr = Op.getOperand(1);
7555 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7556 unsigned Align = Op.getConstantOperandVal(3);
7557 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00007558
Dan Gohman320afb82010-10-12 18:00:49 +00007559 EVT ArgVT = Op.getNode()->getValueType(0);
7560 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
7561 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
7562 uint8_t ArgMode;
7563
7564 // Decide which area this value should be read from.
7565 // TODO: Implement the AMD64 ABI in its entirety. This simple
7566 // selection mechanism works only for the basic types.
7567 if (ArgVT == MVT::f80) {
7568 llvm_unreachable("va_arg for f80 not yet implemented");
7569 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
7570 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
7571 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
7572 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
7573 } else {
7574 llvm_unreachable("Unhandled argument type in LowerVAARG");
7575 }
7576
7577 if (ArgMode == 2) {
7578 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00007579 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00007580 !(DAG.getMachineFunction()
7581 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
7582 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00007583 }
7584
7585 // Insert VAARG_64 node into the DAG
7586 // VAARG_64 returns two values: Variable Argument Address, Chain
7587 SmallVector<SDValue, 11> InstOps;
7588 InstOps.push_back(Chain);
7589 InstOps.push_back(SrcPtr);
7590 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
7591 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
7592 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
7593 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
7594 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
7595 VTs, &InstOps[0], InstOps.size(),
7596 MVT::i64,
7597 MachinePointerInfo(SV),
7598 /*Align=*/0,
7599 /*Volatile=*/false,
7600 /*ReadMem=*/true,
7601 /*WriteMem=*/true);
7602 Chain = VAARG.getValue(1);
7603
7604 // Load the next argument and return it
7605 return DAG.getLoad(ArgVT, dl,
7606 Chain,
7607 VAARG,
7608 MachinePointerInfo(),
7609 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00007610}
7611
Dan Gohmand858e902010-04-17 15:26:15 +00007612SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007613 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007614 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007615 SDValue Chain = Op.getOperand(0);
7616 SDValue DstPtr = Op.getOperand(1);
7617 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007618 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7619 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007620 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007621
Chris Lattnere72f2022010-09-21 05:40:29 +00007622 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007623 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007624 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007625 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007626}
7627
Dan Gohman475871a2008-07-27 21:46:04 +00007628SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007629X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007630 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007631 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007632 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007633 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007634 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007635 case Intrinsic::x86_sse_comieq_ss:
7636 case Intrinsic::x86_sse_comilt_ss:
7637 case Intrinsic::x86_sse_comile_ss:
7638 case Intrinsic::x86_sse_comigt_ss:
7639 case Intrinsic::x86_sse_comige_ss:
7640 case Intrinsic::x86_sse_comineq_ss:
7641 case Intrinsic::x86_sse_ucomieq_ss:
7642 case Intrinsic::x86_sse_ucomilt_ss:
7643 case Intrinsic::x86_sse_ucomile_ss:
7644 case Intrinsic::x86_sse_ucomigt_ss:
7645 case Intrinsic::x86_sse_ucomige_ss:
7646 case Intrinsic::x86_sse_ucomineq_ss:
7647 case Intrinsic::x86_sse2_comieq_sd:
7648 case Intrinsic::x86_sse2_comilt_sd:
7649 case Intrinsic::x86_sse2_comile_sd:
7650 case Intrinsic::x86_sse2_comigt_sd:
7651 case Intrinsic::x86_sse2_comige_sd:
7652 case Intrinsic::x86_sse2_comineq_sd:
7653 case Intrinsic::x86_sse2_ucomieq_sd:
7654 case Intrinsic::x86_sse2_ucomilt_sd:
7655 case Intrinsic::x86_sse2_ucomile_sd:
7656 case Intrinsic::x86_sse2_ucomigt_sd:
7657 case Intrinsic::x86_sse2_ucomige_sd:
7658 case Intrinsic::x86_sse2_ucomineq_sd: {
7659 unsigned Opc = 0;
7660 ISD::CondCode CC = ISD::SETCC_INVALID;
7661 switch (IntNo) {
7662 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007663 case Intrinsic::x86_sse_comieq_ss:
7664 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007665 Opc = X86ISD::COMI;
7666 CC = ISD::SETEQ;
7667 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007668 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007669 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007670 Opc = X86ISD::COMI;
7671 CC = ISD::SETLT;
7672 break;
7673 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007674 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007675 Opc = X86ISD::COMI;
7676 CC = ISD::SETLE;
7677 break;
7678 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007679 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007680 Opc = X86ISD::COMI;
7681 CC = ISD::SETGT;
7682 break;
7683 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007684 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007685 Opc = X86ISD::COMI;
7686 CC = ISD::SETGE;
7687 break;
7688 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007689 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007690 Opc = X86ISD::COMI;
7691 CC = ISD::SETNE;
7692 break;
7693 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007694 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007695 Opc = X86ISD::UCOMI;
7696 CC = ISD::SETEQ;
7697 break;
7698 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007699 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007700 Opc = X86ISD::UCOMI;
7701 CC = ISD::SETLT;
7702 break;
7703 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007704 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007705 Opc = X86ISD::UCOMI;
7706 CC = ISD::SETLE;
7707 break;
7708 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007709 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007710 Opc = X86ISD::UCOMI;
7711 CC = ISD::SETGT;
7712 break;
7713 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007714 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007715 Opc = X86ISD::UCOMI;
7716 CC = ISD::SETGE;
7717 break;
7718 case Intrinsic::x86_sse_ucomineq_ss:
7719 case Intrinsic::x86_sse2_ucomineq_sd:
7720 Opc = X86ISD::UCOMI;
7721 CC = ISD::SETNE;
7722 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007723 }
Evan Cheng734503b2006-09-11 02:19:56 +00007724
Dan Gohman475871a2008-07-27 21:46:04 +00007725 SDValue LHS = Op.getOperand(1);
7726 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007727 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007728 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7730 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7731 DAG.getConstant(X86CC, MVT::i8), Cond);
7732 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007733 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007734 // ptest and testp intrinsics. The intrinsic these come from are designed to
7735 // return an integer value, not just an instruction so lower it to the ptest
7736 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007737 case Intrinsic::x86_sse41_ptestz:
7738 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007739 case Intrinsic::x86_sse41_ptestnzc:
7740 case Intrinsic::x86_avx_ptestz_256:
7741 case Intrinsic::x86_avx_ptestc_256:
7742 case Intrinsic::x86_avx_ptestnzc_256:
7743 case Intrinsic::x86_avx_vtestz_ps:
7744 case Intrinsic::x86_avx_vtestc_ps:
7745 case Intrinsic::x86_avx_vtestnzc_ps:
7746 case Intrinsic::x86_avx_vtestz_pd:
7747 case Intrinsic::x86_avx_vtestc_pd:
7748 case Intrinsic::x86_avx_vtestnzc_pd:
7749 case Intrinsic::x86_avx_vtestz_ps_256:
7750 case Intrinsic::x86_avx_vtestc_ps_256:
7751 case Intrinsic::x86_avx_vtestnzc_ps_256:
7752 case Intrinsic::x86_avx_vtestz_pd_256:
7753 case Intrinsic::x86_avx_vtestc_pd_256:
7754 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7755 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007756 unsigned X86CC = 0;
7757 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007758 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007759 case Intrinsic::x86_avx_vtestz_ps:
7760 case Intrinsic::x86_avx_vtestz_pd:
7761 case Intrinsic::x86_avx_vtestz_ps_256:
7762 case Intrinsic::x86_avx_vtestz_pd_256:
7763 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007764 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007765 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007766 // ZF = 1
7767 X86CC = X86::COND_E;
7768 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007769 case Intrinsic::x86_avx_vtestc_ps:
7770 case Intrinsic::x86_avx_vtestc_pd:
7771 case Intrinsic::x86_avx_vtestc_ps_256:
7772 case Intrinsic::x86_avx_vtestc_pd_256:
7773 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007774 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007775 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007776 // CF = 1
7777 X86CC = X86::COND_B;
7778 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007779 case Intrinsic::x86_avx_vtestnzc_ps:
7780 case Intrinsic::x86_avx_vtestnzc_pd:
7781 case Intrinsic::x86_avx_vtestnzc_ps_256:
7782 case Intrinsic::x86_avx_vtestnzc_pd_256:
7783 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007784 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007785 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007786 // ZF and CF = 0
7787 X86CC = X86::COND_A;
7788 break;
7789 }
Eric Christopherfd179292009-08-27 18:07:15 +00007790
Eric Christopher71c67532009-07-29 00:28:05 +00007791 SDValue LHS = Op.getOperand(1);
7792 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007793 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7794 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007795 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7796 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7797 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007798 }
Evan Cheng5759f972008-05-04 09:15:50 +00007799
7800 // Fix vector shift instructions where the last operand is a non-immediate
7801 // i32 value.
7802 case Intrinsic::x86_sse2_pslli_w:
7803 case Intrinsic::x86_sse2_pslli_d:
7804 case Intrinsic::x86_sse2_pslli_q:
7805 case Intrinsic::x86_sse2_psrli_w:
7806 case Intrinsic::x86_sse2_psrli_d:
7807 case Intrinsic::x86_sse2_psrli_q:
7808 case Intrinsic::x86_sse2_psrai_w:
7809 case Intrinsic::x86_sse2_psrai_d:
7810 case Intrinsic::x86_mmx_pslli_w:
7811 case Intrinsic::x86_mmx_pslli_d:
7812 case Intrinsic::x86_mmx_pslli_q:
7813 case Intrinsic::x86_mmx_psrli_w:
7814 case Intrinsic::x86_mmx_psrli_d:
7815 case Intrinsic::x86_mmx_psrli_q:
7816 case Intrinsic::x86_mmx_psrai_w:
7817 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007818 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007819 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007820 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007821
7822 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007823 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007824 switch (IntNo) {
7825 case Intrinsic::x86_sse2_pslli_w:
7826 NewIntNo = Intrinsic::x86_sse2_psll_w;
7827 break;
7828 case Intrinsic::x86_sse2_pslli_d:
7829 NewIntNo = Intrinsic::x86_sse2_psll_d;
7830 break;
7831 case Intrinsic::x86_sse2_pslli_q:
7832 NewIntNo = Intrinsic::x86_sse2_psll_q;
7833 break;
7834 case Intrinsic::x86_sse2_psrli_w:
7835 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7836 break;
7837 case Intrinsic::x86_sse2_psrli_d:
7838 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7839 break;
7840 case Intrinsic::x86_sse2_psrli_q:
7841 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7842 break;
7843 case Intrinsic::x86_sse2_psrai_w:
7844 NewIntNo = Intrinsic::x86_sse2_psra_w;
7845 break;
7846 case Intrinsic::x86_sse2_psrai_d:
7847 NewIntNo = Intrinsic::x86_sse2_psra_d;
7848 break;
7849 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007850 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007851 switch (IntNo) {
7852 case Intrinsic::x86_mmx_pslli_w:
7853 NewIntNo = Intrinsic::x86_mmx_psll_w;
7854 break;
7855 case Intrinsic::x86_mmx_pslli_d:
7856 NewIntNo = Intrinsic::x86_mmx_psll_d;
7857 break;
7858 case Intrinsic::x86_mmx_pslli_q:
7859 NewIntNo = Intrinsic::x86_mmx_psll_q;
7860 break;
7861 case Intrinsic::x86_mmx_psrli_w:
7862 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7863 break;
7864 case Intrinsic::x86_mmx_psrli_d:
7865 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7866 break;
7867 case Intrinsic::x86_mmx_psrli_q:
7868 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7869 break;
7870 case Intrinsic::x86_mmx_psrai_w:
7871 NewIntNo = Intrinsic::x86_mmx_psra_w;
7872 break;
7873 case Intrinsic::x86_mmx_psrai_d:
7874 NewIntNo = Intrinsic::x86_mmx_psra_d;
7875 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007876 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007877 }
7878 break;
7879 }
7880 }
Mon P Wangefa42202009-09-03 19:56:25 +00007881
7882 // The vector shift intrinsics with scalars uses 32b shift amounts but
7883 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7884 // to be zero.
7885 SDValue ShOps[4];
7886 ShOps[0] = ShAmt;
7887 ShOps[1] = DAG.getConstant(0, MVT::i32);
7888 if (ShAmtVT == MVT::v4i32) {
7889 ShOps[2] = DAG.getUNDEF(MVT::i32);
7890 ShOps[3] = DAG.getUNDEF(MVT::i32);
7891 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7892 } else {
7893 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00007894// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00007895 }
7896
Owen Andersone50ed302009-08-10 22:56:29 +00007897 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007898 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007899 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007900 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007901 Op.getOperand(1), ShAmt);
7902 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007903 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007904}
Evan Cheng72261582005-12-20 06:22:03 +00007905
Dan Gohmand858e902010-04-17 15:26:15 +00007906SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7907 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007908 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7909 MFI->setReturnAddressIsTaken(true);
7910
Bill Wendling64e87322009-01-16 19:25:27 +00007911 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007912 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007913
7914 if (Depth > 0) {
7915 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7916 SDValue Offset =
7917 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007918 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007919 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007920 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007921 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007922 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007923 }
7924
7925 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007926 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007927 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007928 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007929}
7930
Dan Gohmand858e902010-04-17 15:26:15 +00007931SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007932 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7933 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007934
Owen Andersone50ed302009-08-10 22:56:29 +00007935 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007936 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007937 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7938 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007939 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007940 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00007941 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
7942 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00007943 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007944 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007945}
7946
Dan Gohman475871a2008-07-27 21:46:04 +00007947SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007948 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007949 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007950}
7951
Dan Gohmand858e902010-04-17 15:26:15 +00007952SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007953 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007954 SDValue Chain = Op.getOperand(0);
7955 SDValue Offset = Op.getOperand(1);
7956 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007957 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007958
Dan Gohmand8816272010-08-11 18:14:00 +00007959 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7960 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7961 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007962 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007963
Dan Gohmand8816272010-08-11 18:14:00 +00007964 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7965 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007966 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007967 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
7968 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007969 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007970 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007971
Dale Johannesene4d209d2009-02-03 20:21:25 +00007972 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007973 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007974 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007975}
7976
Dan Gohman475871a2008-07-27 21:46:04 +00007977SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007978 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007979 SDValue Root = Op.getOperand(0);
7980 SDValue Trmp = Op.getOperand(1); // trampoline
7981 SDValue FPtr = Op.getOperand(2); // nested function
7982 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007983 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007984
Dan Gohman69de1932008-02-06 22:27:42 +00007985 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007986
7987 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007988 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007989
7990 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007991 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7992 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007993
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007994 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7995 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007996
7997 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7998
7999 // Load the pointer to the nested function into R11.
8000 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008001 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008002 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008003 Addr, MachinePointerInfo(TrmpAddr),
8004 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008005
Owen Anderson825b72b2009-08-11 20:47:22 +00008006 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8007 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008008 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8009 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008010 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008011
8012 // Load the 'nest' parameter value into R10.
8013 // R10 is specified in X86CallingConv.td
8014 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008015 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8016 DAG.getConstant(10, MVT::i64));
8017 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008018 Addr, MachinePointerInfo(TrmpAddr, 10),
8019 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008020
Owen Anderson825b72b2009-08-11 20:47:22 +00008021 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8022 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008023 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8024 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008025 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008026
8027 // Jump to the nested function.
8028 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008029 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8030 DAG.getConstant(20, MVT::i64));
8031 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008032 Addr, MachinePointerInfo(TrmpAddr, 20),
8033 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008034
8035 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008036 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8037 DAG.getConstant(22, MVT::i64));
8038 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008039 MachinePointerInfo(TrmpAddr, 22),
8040 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008041
Dan Gohman475871a2008-07-27 21:46:04 +00008042 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008043 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008044 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008045 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008046 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008047 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008048 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008049 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008050
8051 switch (CC) {
8052 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008053 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008054 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008055 case CallingConv::X86_StdCall: {
8056 // Pass 'nest' parameter in ECX.
8057 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008058 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008059
8060 // Check that ECX wasn't needed by an 'inreg' parameter.
8061 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008062 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008063
Chris Lattner58d74912008-03-12 17:45:29 +00008064 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008065 unsigned InRegCount = 0;
8066 unsigned Idx = 1;
8067
8068 for (FunctionType::param_iterator I = FTy->param_begin(),
8069 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008070 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008071 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008072 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008073
8074 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008075 report_fatal_error("Nest register in use - reduce number of inreg"
8076 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008077 }
8078 }
8079 break;
8080 }
8081 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008082 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008083 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008084 // Pass 'nest' parameter in EAX.
8085 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008086 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008087 break;
8088 }
8089
Dan Gohman475871a2008-07-27 21:46:04 +00008090 SDValue OutChains[4];
8091 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008092
Owen Anderson825b72b2009-08-11 20:47:22 +00008093 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8094 DAG.getConstant(10, MVT::i32));
8095 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008096
Chris Lattnera62fe662010-02-05 19:20:30 +00008097 // This is storing the opcode for MOV32ri.
8098 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008099 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008100 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008101 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008102 Trmp, MachinePointerInfo(TrmpAddr),
8103 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008104
Owen Anderson825b72b2009-08-11 20:47:22 +00008105 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8106 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008107 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8108 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008109 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008110
Chris Lattnera62fe662010-02-05 19:20:30 +00008111 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008112 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8113 DAG.getConstant(5, MVT::i32));
8114 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008115 MachinePointerInfo(TrmpAddr, 5),
8116 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008117
Owen Anderson825b72b2009-08-11 20:47:22 +00008118 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8119 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008120 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8121 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008122 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008123
Dan Gohman475871a2008-07-27 21:46:04 +00008124 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008125 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008126 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008127 }
8128}
8129
Dan Gohmand858e902010-04-17 15:26:15 +00008130SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8131 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008132 /*
8133 The rounding mode is in bits 11:10 of FPSR, and has the following
8134 settings:
8135 00 Round to nearest
8136 01 Round to -inf
8137 10 Round to +inf
8138 11 Round to 0
8139
8140 FLT_ROUNDS, on the other hand, expects the following:
8141 -1 Undefined
8142 0 Round to 0
8143 1 Round to nearest
8144 2 Round to +inf
8145 3 Round to -inf
8146
8147 To perform the conversion, we do:
8148 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8149 */
8150
8151 MachineFunction &MF = DAG.getMachineFunction();
8152 const TargetMachine &TM = MF.getTarget();
8153 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8154 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008155 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008156 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008157
8158 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008159 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008160 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008161
Michael J. Spencerec38de22010-10-10 22:04:20 +00008162
Chris Lattner2156b792010-09-22 01:11:26 +00008163 MachineMemOperand *MMO =
8164 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8165 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008166
Chris Lattner2156b792010-09-22 01:11:26 +00008167 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8168 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8169 DAG.getVTList(MVT::Other),
8170 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008171
8172 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008173 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008174 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008175
8176 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008177 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008178 DAG.getNode(ISD::SRL, DL, MVT::i16,
8179 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008180 CWD, DAG.getConstant(0x800, MVT::i16)),
8181 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008182 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008183 DAG.getNode(ISD::SRL, DL, MVT::i16,
8184 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008185 CWD, DAG.getConstant(0x400, MVT::i16)),
8186 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008187
Dan Gohman475871a2008-07-27 21:46:04 +00008188 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008189 DAG.getNode(ISD::AND, DL, MVT::i16,
8190 DAG.getNode(ISD::ADD, DL, MVT::i16,
8191 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008192 DAG.getConstant(1, MVT::i16)),
8193 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008194
8195
Duncan Sands83ec4b62008-06-06 12:08:01 +00008196 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008197 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008198}
8199
Dan Gohmand858e902010-04-17 15:26:15 +00008200SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008201 EVT VT = Op.getValueType();
8202 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008203 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008204 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008205
8206 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008207 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008208 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008209 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008210 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008211 }
Evan Cheng18efe262007-12-14 02:13:44 +00008212
Evan Cheng152804e2007-12-14 08:30:15 +00008213 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008214 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008215 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008216
8217 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008218 SDValue Ops[] = {
8219 Op,
8220 DAG.getConstant(NumBits+NumBits-1, OpVT),
8221 DAG.getConstant(X86::COND_E, MVT::i8),
8222 Op.getValue(1)
8223 };
8224 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008225
8226 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008227 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008228
Owen Anderson825b72b2009-08-11 20:47:22 +00008229 if (VT == MVT::i8)
8230 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008231 return Op;
8232}
8233
Dan Gohmand858e902010-04-17 15:26:15 +00008234SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008235 EVT VT = Op.getValueType();
8236 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008237 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008238 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008239
8240 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008241 if (VT == MVT::i8) {
8242 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008243 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008244 }
Evan Cheng152804e2007-12-14 08:30:15 +00008245
8246 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008247 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008248 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008249
8250 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008251 SDValue Ops[] = {
8252 Op,
8253 DAG.getConstant(NumBits, OpVT),
8254 DAG.getConstant(X86::COND_E, MVT::i8),
8255 Op.getValue(1)
8256 };
8257 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008258
Owen Anderson825b72b2009-08-11 20:47:22 +00008259 if (VT == MVT::i8)
8260 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008261 return Op;
8262}
8263
Dan Gohmand858e902010-04-17 15:26:15 +00008264SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008265 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008266 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008267 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008268
Mon P Wangaf9b9522008-12-18 21:42:19 +00008269 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8270 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8271 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8272 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8273 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8274 //
8275 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8276 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8277 // return AloBlo + AloBhi + AhiBlo;
8278
8279 SDValue A = Op.getOperand(0);
8280 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008281
Dale Johannesene4d209d2009-02-03 20:21:25 +00008282 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008283 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8284 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008285 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008286 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8287 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008288 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008289 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008290 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008291 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008292 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008293 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008294 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008295 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008296 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008297 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008298 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8299 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008300 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008301 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8302 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008303 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8304 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008305 return Res;
8306}
8307
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008308SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8309 EVT VT = Op.getValueType();
8310 DebugLoc dl = Op.getDebugLoc();
8311 SDValue R = Op.getOperand(0);
8312
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008313 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008314
Nate Begeman51409212010-07-28 00:21:48 +00008315 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8316
8317 if (VT == MVT::v4i32) {
8318 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8319 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8320 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8321
8322 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008323
Nate Begeman51409212010-07-28 00:21:48 +00008324 std::vector<Constant*> CV(4, CI);
8325 Constant *C = ConstantVector::get(CV);
8326 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8327 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008328 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008329 false, false, 16);
8330
8331 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008332 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00008333 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8334 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8335 }
8336 if (VT == MVT::v16i8) {
8337 // a = a << 5;
8338 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8339 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8340 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8341
8342 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8343 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8344
8345 std::vector<Constant*> CVM1(16, CM1);
8346 std::vector<Constant*> CVM2(16, CM2);
8347 Constant *C = ConstantVector::get(CVM1);
8348 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8349 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008350 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008351 false, false, 16);
8352
8353 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8354 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8355 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8356 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8357 DAG.getConstant(4, MVT::i32));
8358 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8359 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8360 R, M, Op);
8361 // a += a
8362 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008363
Nate Begeman51409212010-07-28 00:21:48 +00008364 C = ConstantVector::get(CVM2);
8365 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8366 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008367 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008368 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008369
Nate Begeman51409212010-07-28 00:21:48 +00008370 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8371 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8372 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8373 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8374 DAG.getConstant(2, MVT::i32));
8375 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8376 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8377 R, M, Op);
8378 // a += a
8379 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008380
Nate Begeman51409212010-07-28 00:21:48 +00008381 // return pblendv(r, r+r, a);
8382 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8383 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8384 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8385 return R;
8386 }
8387 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008388}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008389
Dan Gohmand858e902010-04-17 15:26:15 +00008390SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008391 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8392 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008393 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8394 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008395 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008396 SDValue LHS = N->getOperand(0);
8397 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008398 unsigned BaseOp = 0;
8399 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008400 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008401
8402 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008403 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008404 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008405 // A subtract of one will be selected as a INC. Note that INC doesn't
8406 // set CF, so we can't do this for UADDO.
8407 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8408 if (C->getAPIntValue() == 1) {
8409 BaseOp = X86ISD::INC;
8410 Cond = X86::COND_O;
8411 break;
8412 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008413 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008414 Cond = X86::COND_O;
8415 break;
8416 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008417 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008418 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008419 break;
8420 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008421 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8422 // set CF, so we can't do this for USUBO.
8423 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8424 if (C->getAPIntValue() == 1) {
8425 BaseOp = X86ISD::DEC;
8426 Cond = X86::COND_O;
8427 break;
8428 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008429 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008430 Cond = X86::COND_O;
8431 break;
8432 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008433 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008434 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008435 break;
8436 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008437 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008438 Cond = X86::COND_O;
8439 break;
8440 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008441 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008442 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008443 break;
8444 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008445
Bill Wendling61edeb52008-12-02 01:06:39 +00008446 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008447 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008448 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008449
Bill Wendling61edeb52008-12-02 01:06:39 +00008450 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008451 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008452 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008453
Bill Wendling61edeb52008-12-02 01:06:39 +00008454 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8455 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008456}
8457
Eric Christopher9a9d2752010-07-22 02:48:34 +00008458SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8459 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008460
Eric Christopherb6729dc2010-08-04 23:03:04 +00008461 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008462 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008463 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008464 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008465 SDValue Ops[] = {
8466 DAG.getRegister(X86::ESP, MVT::i32), // Base
8467 DAG.getTargetConstant(1, MVT::i8), // Scale
8468 DAG.getRegister(0, MVT::i32), // Index
8469 DAG.getTargetConstant(0, MVT::i32), // Disp
8470 DAG.getRegister(0, MVT::i32), // Segment.
8471 Zero,
8472 Chain
8473 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008474 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008475 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8476 array_lengthof(Ops));
8477 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008478 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008479
Eric Christopher9a9d2752010-07-22 02:48:34 +00008480 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008481 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008482 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008483
Chris Lattner132929a2010-08-14 17:26:09 +00008484 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8485 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8486 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8487 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008488
Chris Lattner132929a2010-08-14 17:26:09 +00008489 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8490 if (!Op1 && !Op2 && !Op3 && Op4)
8491 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008492
Chris Lattner132929a2010-08-14 17:26:09 +00008493 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8494 if (Op1 && !Op2 && !Op3 && !Op4)
8495 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008496
8497 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008498 // (MFENCE)>;
8499 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008500}
8501
Dan Gohmand858e902010-04-17 15:26:15 +00008502SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008503 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008504 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008505 unsigned Reg = 0;
8506 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008507 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008508 default:
8509 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008510 case MVT::i8: Reg = X86::AL; size = 1; break;
8511 case MVT::i16: Reg = X86::AX; size = 2; break;
8512 case MVT::i32: Reg = X86::EAX; size = 4; break;
8513 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008514 assert(Subtarget->is64Bit() && "Node not type legal!");
8515 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008516 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008517 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008518 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008519 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008520 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008521 Op.getOperand(1),
8522 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008523 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008524 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008525 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008526 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8527 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8528 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008529 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008530 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008531 return cpOut;
8532}
8533
Duncan Sands1607f052008-12-01 11:39:25 +00008534SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008535 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008536 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008537 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008538 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008539 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008540 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008541 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8542 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008543 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008544 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8545 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008546 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008547 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008548 rdx.getValue(1)
8549 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008550 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008551}
8552
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008553SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00008554 SelectionDAG &DAG) const {
8555 EVT SrcVT = Op.getOperand(0).getValueType();
8556 EVT DstVT = Op.getValueType();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008557 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Dale Johannesen7d07b482010-05-21 00:52:33 +00008558 Subtarget->hasMMX() && !DisableMMX) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008559 "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008560 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008561 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008562 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00008563 // i64 <=> MMX conversions are Legal.
8564 if (SrcVT==MVT::i64 && DstVT.isVector())
8565 return Op;
8566 if (DstVT==MVT::i64 && SrcVT.isVector())
8567 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008568 // MMX <=> MMX conversions are Legal.
8569 if (SrcVT.isVector() && DstVT.isVector())
8570 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008571 // All other conversions need to be expanded.
8572 return SDValue();
8573}
Dan Gohmand858e902010-04-17 15:26:15 +00008574SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008575 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008576 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008577 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008578 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008579 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008580 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008581 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008582 Node->getOperand(0),
8583 Node->getOperand(1), negOp,
8584 cast<AtomicSDNode>(Node)->getSrcValue(),
8585 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008586}
8587
Evan Cheng0db9fe62006-04-25 20:13:52 +00008588/// LowerOperation - Provide custom lowering hooks for some operations.
8589///
Dan Gohmand858e902010-04-17 15:26:15 +00008590SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008591 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008592 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008593 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008594 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8595 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008596 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008597 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008598 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8599 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8600 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8601 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8602 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8603 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008604 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008605 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008606 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008607 case ISD::SHL_PARTS:
8608 case ISD::SRA_PARTS:
8609 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8610 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008611 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008612 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008613 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008614 case ISD::FABS: return LowerFABS(Op, DAG);
8615 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008616 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008617 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008618 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008619 case ISD::SELECT: return LowerSELECT(Op, DAG);
8620 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008621 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008622 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008623 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008624 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008625 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008626 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8627 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008628 case ISD::FRAME_TO_ARGS_OFFSET:
8629 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008630 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008631 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008632 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008633 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008634 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8635 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008636 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008637 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008638 case ISD::SADDO:
8639 case ISD::UADDO:
8640 case ISD::SSUBO:
8641 case ISD::USUBO:
8642 case ISD::SMULO:
8643 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008644 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008645 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008646 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008647}
8648
Duncan Sands1607f052008-12-01 11:39:25 +00008649void X86TargetLowering::
8650ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008651 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008652 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008653 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008654 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008655
8656 SDValue Chain = Node->getOperand(0);
8657 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008658 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008659 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008660 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008661 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008662 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008663 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008664 SDValue Result =
8665 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8666 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008667 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008668 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008669 Results.push_back(Result.getValue(2));
8670}
8671
Duncan Sands126d9072008-07-04 11:47:58 +00008672/// ReplaceNodeResults - Replace a node with an illegal result type
8673/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008674void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8675 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008676 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008677 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008678 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008679 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008680 assert(false && "Do not know how to custom type legalize this operation!");
8681 return;
8682 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008683 std::pair<SDValue,SDValue> Vals =
8684 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008685 SDValue FIST = Vals.first, StackSlot = Vals.second;
8686 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008687 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008688 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008689 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8690 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008691 }
8692 return;
8693 }
8694 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008695 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008696 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008697 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008698 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008699 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008700 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008701 eax.getValue(2));
8702 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8703 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008704 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008705 Results.push_back(edx.getValue(1));
8706 return;
8707 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008708 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008709 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008710 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008711 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008712 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8713 DAG.getConstant(0, MVT::i32));
8714 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8715 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008716 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8717 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008718 cpInL.getValue(1));
8719 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008720 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8721 DAG.getConstant(0, MVT::i32));
8722 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8723 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008724 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008725 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008726 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008727 swapInL.getValue(1));
8728 SDValue Ops[] = { swapInH.getValue(0),
8729 N->getOperand(1),
8730 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008731 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00008732 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
8733 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
8734 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00008735 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008736 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008737 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008738 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008739 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008740 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008741 Results.push_back(cpOutH.getValue(1));
8742 return;
8743 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008744 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008745 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8746 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008747 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008748 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8749 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008750 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008751 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8752 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008753 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008754 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8755 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008756 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008757 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8758 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008759 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008760 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8761 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008762 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008763 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8764 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008765 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008766}
8767
Evan Cheng72261582005-12-20 06:22:03 +00008768const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8769 switch (Opcode) {
8770 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008771 case X86ISD::BSF: return "X86ISD::BSF";
8772 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008773 case X86ISD::SHLD: return "X86ISD::SHLD";
8774 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008775 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008776 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008777 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008778 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008779 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008780 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008781 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8782 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8783 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008784 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008785 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008786 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008787 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008788 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008789 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008790 case X86ISD::COMI: return "X86ISD::COMI";
8791 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008792 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008793 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008794 case X86ISD::CMOV: return "X86ISD::CMOV";
8795 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008796 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008797 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8798 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008799 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008800 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008801 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008802 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008803 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008804 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8805 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008806 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008807 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008808 case X86ISD::FMAX: return "X86ISD::FMAX";
8809 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008810 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8811 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008812 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008813 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008814 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008815 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008816 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008817 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8818 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008819 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8820 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8821 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8822 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8823 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8824 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008825 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8826 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008827 case X86ISD::VSHL: return "X86ISD::VSHL";
8828 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008829 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8830 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8831 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8832 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8833 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8834 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8835 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8836 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8837 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8838 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008839 case X86ISD::ADD: return "X86ISD::ADD";
8840 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008841 case X86ISD::SMUL: return "X86ISD::SMUL";
8842 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008843 case X86ISD::INC: return "X86ISD::INC";
8844 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008845 case X86ISD::OR: return "X86ISD::OR";
8846 case X86ISD::XOR: return "X86ISD::XOR";
8847 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008848 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008849 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008850 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008851 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8852 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8853 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8854 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8855 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8856 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8857 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8858 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8859 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008860 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008861 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008862 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008863 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8864 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008865 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8866 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8867 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8868 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8869 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8870 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8871 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8872 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8873 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8874 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8875 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8876 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8877 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8878 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8879 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8880 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8881 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8882 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8883 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008884 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00008885 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008886 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008887 }
8888}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008889
Chris Lattnerc9addb72007-03-30 23:15:24 +00008890// isLegalAddressingMode - Return true if the addressing mode represented
8891// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008892bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008893 const Type *Ty) const {
8894 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008895 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008896 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008897
Chris Lattnerc9addb72007-03-30 23:15:24 +00008898 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008899 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008900 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008901
Chris Lattnerc9addb72007-03-30 23:15:24 +00008902 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008903 unsigned GVFlags =
8904 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008905
Chris Lattnerdfed4132009-07-10 07:38:24 +00008906 // If a reference to this global requires an extra load, we can't fold it.
8907 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008908 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008909
Chris Lattnerdfed4132009-07-10 07:38:24 +00008910 // If BaseGV requires a register for the PIC base, we cannot also have a
8911 // BaseReg specified.
8912 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008913 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008914
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008915 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008916 if ((M != CodeModel::Small || R != Reloc::Static) &&
8917 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008918 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008919 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008920
Chris Lattnerc9addb72007-03-30 23:15:24 +00008921 switch (AM.Scale) {
8922 case 0:
8923 case 1:
8924 case 2:
8925 case 4:
8926 case 8:
8927 // These scales always work.
8928 break;
8929 case 3:
8930 case 5:
8931 case 9:
8932 // These scales are formed with basereg+scalereg. Only accept if there is
8933 // no basereg yet.
8934 if (AM.HasBaseReg)
8935 return false;
8936 break;
8937 default: // Other stuff never works.
8938 return false;
8939 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008940
Chris Lattnerc9addb72007-03-30 23:15:24 +00008941 return true;
8942}
8943
8944
Evan Cheng2bd122c2007-10-26 01:56:11 +00008945bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008946 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008947 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008948 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8949 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008950 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008951 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008952 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008953}
8954
Owen Andersone50ed302009-08-10 22:56:29 +00008955bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008956 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008957 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008958 unsigned NumBits1 = VT1.getSizeInBits();
8959 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008960 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008961 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008962 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008963}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008964
Dan Gohman97121ba2009-04-08 00:15:30 +00008965bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008966 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008967 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008968}
8969
Owen Andersone50ed302009-08-10 22:56:29 +00008970bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008971 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008972 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008973}
8974
Owen Andersone50ed302009-08-10 22:56:29 +00008975bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008976 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008977 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008978}
8979
Evan Cheng60c07e12006-07-05 22:17:51 +00008980/// isShuffleMaskLegal - Targets can use this to indicate that they only
8981/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8982/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8983/// are assumed to be legal.
8984bool
Eric Christopherfd179292009-08-27 18:07:15 +00008985X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008986 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008987 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008988 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008989 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008990
Nate Begemana09008b2009-10-19 02:17:23 +00008991 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008992 return (VT.getVectorNumElements() == 2 ||
8993 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8994 isMOVLMask(M, VT) ||
8995 isSHUFPMask(M, VT) ||
8996 isPSHUFDMask(M, VT) ||
8997 isPSHUFHWMask(M, VT) ||
8998 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008999 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00009000 isUNPCKLMask(M, VT) ||
9001 isUNPCKHMask(M, VT) ||
9002 isUNPCKL_v_undef_Mask(M, VT) ||
9003 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009004}
9005
Dan Gohman7d8143f2008-04-09 20:09:42 +00009006bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009007X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009008 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009009 unsigned NumElts = VT.getVectorNumElements();
9010 // FIXME: This collection of masks seems suspect.
9011 if (NumElts == 2)
9012 return true;
9013 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9014 return (isMOVLMask(Mask, VT) ||
9015 isCommutedMOVLMask(Mask, VT, true) ||
9016 isSHUFPMask(Mask, VT) ||
9017 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009018 }
9019 return false;
9020}
9021
9022//===----------------------------------------------------------------------===//
9023// X86 Scheduler Hooks
9024//===----------------------------------------------------------------------===//
9025
Mon P Wang63307c32008-05-05 19:05:59 +00009026// private utility function
9027MachineBasicBlock *
9028X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9029 MachineBasicBlock *MBB,
9030 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009031 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009032 unsigned LoadOpc,
9033 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009034 unsigned notOpc,
9035 unsigned EAXreg,
9036 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009037 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009038 // For the atomic bitwise operator, we generate
9039 // thisMBB:
9040 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009041 // ld t1 = [bitinstr.addr]
9042 // op t2 = t1, [bitinstr.val]
9043 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009044 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9045 // bz newMBB
9046 // fallthrough -->nextMBB
9047 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9048 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009049 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009050 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009051
Mon P Wang63307c32008-05-05 19:05:59 +00009052 /// First build the CFG
9053 MachineFunction *F = MBB->getParent();
9054 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009055 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9056 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9057 F->insert(MBBIter, newMBB);
9058 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009059
Dan Gohman14152b42010-07-06 20:24:04 +00009060 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9061 nextMBB->splice(nextMBB->begin(), thisMBB,
9062 llvm::next(MachineBasicBlock::iterator(bInstr)),
9063 thisMBB->end());
9064 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009065
Mon P Wang63307c32008-05-05 19:05:59 +00009066 // Update thisMBB to fall through to newMBB
9067 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009068
Mon P Wang63307c32008-05-05 19:05:59 +00009069 // newMBB jumps to itself and fall through to nextMBB
9070 newMBB->addSuccessor(nextMBB);
9071 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009072
Mon P Wang63307c32008-05-05 19:05:59 +00009073 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009074 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009075 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009076 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009077 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009078 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009079 int numArgs = bInstr->getNumOperands() - 1;
9080 for (int i=0; i < numArgs; ++i)
9081 argOpers[i] = &bInstr->getOperand(i+1);
9082
9083 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009084 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009085 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009086
Dale Johannesen140be2d2008-08-19 18:47:28 +00009087 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009088 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009089 for (int i=0; i <= lastAddrIndx; ++i)
9090 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009091
Dale Johannesen140be2d2008-08-19 18:47:28 +00009092 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009093 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009094 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009095 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009096 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009097 tt = t1;
9098
Dale Johannesen140be2d2008-08-19 18:47:28 +00009099 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009100 assert((argOpers[valArgIndx]->isReg() ||
9101 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009102 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009103 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009104 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009105 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009106 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009107 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009108 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009109
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009110 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009111 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009112
Dale Johannesene4d209d2009-02-03 20:21:25 +00009113 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009114 for (int i=0; i <= lastAddrIndx; ++i)
9115 (*MIB).addOperand(*argOpers[i]);
9116 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009117 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009118 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9119 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009120
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009121 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009122 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009123
Mon P Wang63307c32008-05-05 19:05:59 +00009124 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009125 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009126
Dan Gohman14152b42010-07-06 20:24:04 +00009127 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009128 return nextMBB;
9129}
9130
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009131// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009132MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009133X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9134 MachineBasicBlock *MBB,
9135 unsigned regOpcL,
9136 unsigned regOpcH,
9137 unsigned immOpcL,
9138 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009139 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009140 // For the atomic bitwise operator, we generate
9141 // thisMBB (instructions are in pairs, except cmpxchg8b)
9142 // ld t1,t2 = [bitinstr.addr]
9143 // newMBB:
9144 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9145 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009146 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009147 // mov ECX, EBX <- t5, t6
9148 // mov EAX, EDX <- t1, t2
9149 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9150 // mov t3, t4 <- EAX, EDX
9151 // bz newMBB
9152 // result in out1, out2
9153 // fallthrough -->nextMBB
9154
9155 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9156 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009157 const unsigned NotOpc = X86::NOT32r;
9158 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9159 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9160 MachineFunction::iterator MBBIter = MBB;
9161 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009162
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009163 /// First build the CFG
9164 MachineFunction *F = MBB->getParent();
9165 MachineBasicBlock *thisMBB = MBB;
9166 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9167 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9168 F->insert(MBBIter, newMBB);
9169 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009170
Dan Gohman14152b42010-07-06 20:24:04 +00009171 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9172 nextMBB->splice(nextMBB->begin(), thisMBB,
9173 llvm::next(MachineBasicBlock::iterator(bInstr)),
9174 thisMBB->end());
9175 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009176
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009177 // Update thisMBB to fall through to newMBB
9178 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009179
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009180 // newMBB jumps to itself and fall through to nextMBB
9181 newMBB->addSuccessor(nextMBB);
9182 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009183
Dale Johannesene4d209d2009-02-03 20:21:25 +00009184 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009185 // Insert instructions into newMBB based on incoming instruction
9186 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009187 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009188 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009189 MachineOperand& dest1Oper = bInstr->getOperand(0);
9190 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009191 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9192 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009193 argOpers[i] = &bInstr->getOperand(i+2);
9194
Dan Gohman71ea4e52010-05-14 21:01:44 +00009195 // We use some of the operands multiple times, so conservatively just
9196 // clear any kill flags that might be present.
9197 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9198 argOpers[i]->setIsKill(false);
9199 }
9200
Evan Chengad5b52f2010-01-08 19:14:57 +00009201 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009202 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009203
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009204 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009205 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009206 for (int i=0; i <= lastAddrIndx; ++i)
9207 (*MIB).addOperand(*argOpers[i]);
9208 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009209 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009210 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009211 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009212 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009213 MachineOperand newOp3 = *(argOpers[3]);
9214 if (newOp3.isImm())
9215 newOp3.setImm(newOp3.getImm()+4);
9216 else
9217 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009218 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009219 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009220
9221 // t3/4 are defined later, at the bottom of the loop
9222 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9223 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009224 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009225 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009226 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009227 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9228
Evan Cheng306b4ca2010-01-08 23:41:50 +00009229 // The subsequent operations should be using the destination registers of
9230 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009231 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009232 t1 = F->getRegInfo().createVirtualRegister(RC);
9233 t2 = F->getRegInfo().createVirtualRegister(RC);
9234 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9235 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009236 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009237 t1 = dest1Oper.getReg();
9238 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009239 }
9240
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009241 int valArgIndx = lastAddrIndx + 1;
9242 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009243 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009244 "invalid operand");
9245 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9246 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009247 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009248 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009249 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009250 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009251 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009252 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009253 (*MIB).addOperand(*argOpers[valArgIndx]);
9254 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009255 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009256 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009257 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009258 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009259 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009260 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009261 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009262 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009263 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009264 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009265
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009266 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009267 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009268 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009269 MIB.addReg(t2);
9270
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009271 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009272 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009273 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009274 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009275
Dale Johannesene4d209d2009-02-03 20:21:25 +00009276 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009277 for (int i=0; i <= lastAddrIndx; ++i)
9278 (*MIB).addOperand(*argOpers[i]);
9279
9280 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009281 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9282 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009283
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009284 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009285 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009286 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009287 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009288
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009289 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009290 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009291
Dan Gohman14152b42010-07-06 20:24:04 +00009292 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009293 return nextMBB;
9294}
9295
9296// private utility function
9297MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009298X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9299 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009300 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009301 // For the atomic min/max operator, we generate
9302 // thisMBB:
9303 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009304 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009305 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009306 // cmp t1, t2
9307 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009308 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009309 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9310 // bz newMBB
9311 // fallthrough -->nextMBB
9312 //
9313 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9314 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009315 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009316 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009317
Mon P Wang63307c32008-05-05 19:05:59 +00009318 /// First build the CFG
9319 MachineFunction *F = MBB->getParent();
9320 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009321 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9322 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9323 F->insert(MBBIter, newMBB);
9324 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009325
Dan Gohman14152b42010-07-06 20:24:04 +00009326 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9327 nextMBB->splice(nextMBB->begin(), thisMBB,
9328 llvm::next(MachineBasicBlock::iterator(mInstr)),
9329 thisMBB->end());
9330 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009331
Mon P Wang63307c32008-05-05 19:05:59 +00009332 // Update thisMBB to fall through to newMBB
9333 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009334
Mon P Wang63307c32008-05-05 19:05:59 +00009335 // newMBB jumps to newMBB and fall through to nextMBB
9336 newMBB->addSuccessor(nextMBB);
9337 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009338
Dale Johannesene4d209d2009-02-03 20:21:25 +00009339 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009340 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009341 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009342 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009343 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009344 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009345 int numArgs = mInstr->getNumOperands() - 1;
9346 for (int i=0; i < numArgs; ++i)
9347 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009348
Mon P Wang63307c32008-05-05 19:05:59 +00009349 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009350 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009351 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009352
Mon P Wangab3e7472008-05-05 22:56:23 +00009353 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009354 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009355 for (int i=0; i <= lastAddrIndx; ++i)
9356 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009357
Mon P Wang63307c32008-05-05 19:05:59 +00009358 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009359 assert((argOpers[valArgIndx]->isReg() ||
9360 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009361 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009362
9363 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009364 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009365 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009366 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009367 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009368 (*MIB).addOperand(*argOpers[valArgIndx]);
9369
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009370 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009371 MIB.addReg(t1);
9372
Dale Johannesene4d209d2009-02-03 20:21:25 +00009373 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009374 MIB.addReg(t1);
9375 MIB.addReg(t2);
9376
9377 // Generate movc
9378 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009379 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009380 MIB.addReg(t2);
9381 MIB.addReg(t1);
9382
9383 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009384 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009385 for (int i=0; i <= lastAddrIndx; ++i)
9386 (*MIB).addOperand(*argOpers[i]);
9387 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009388 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009389 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9390 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009391
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009392 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009393 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009394
Mon P Wang63307c32008-05-05 19:05:59 +00009395 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009396 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009397
Dan Gohman14152b42010-07-06 20:24:04 +00009398 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009399 return nextMBB;
9400}
9401
Eric Christopherf83a5de2009-08-27 18:08:16 +00009402// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009403// or XMM0_V32I8 in AVX all of this code can be replaced with that
9404// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009405MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009406X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009407 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009408
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009409 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9410 "Target must have SSE4.2 or AVX features enabled");
9411
Eric Christopherb120ab42009-08-18 22:50:32 +00009412 DebugLoc dl = MI->getDebugLoc();
9413 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9414
9415 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009416
9417 if (!Subtarget->hasAVX()) {
9418 if (memArg)
9419 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9420 else
9421 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9422 } else {
9423 if (memArg)
9424 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9425 else
9426 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9427 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009428
9429 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9430
9431 for (unsigned i = 0; i < numArgs; ++i) {
9432 MachineOperand &Op = MI->getOperand(i+1);
9433
9434 if (!(Op.isReg() && Op.isImplicit()))
9435 MIB.addOperand(Op);
9436 }
9437
9438 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9439 .addReg(X86::XMM0);
9440
Dan Gohman14152b42010-07-06 20:24:04 +00009441 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009442
9443 return BB;
9444}
9445
9446MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +00009447X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
9448 assert((Subtarget->hasSSE3()) && "Target must have SSE3 features enabled");
9449
9450 DebugLoc dl = MI->getDebugLoc();
9451 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9452
9453 // Address into RAX/EAX, other two args into ECX, EDX.
9454 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
9455 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
9456 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
9457 for (int i = 0; i < X86::AddrNumOperands; ++i)
9458 (*MIB).addOperand(MI->getOperand(i));
9459
9460 unsigned ValOps = X86::AddrNumOperands;
9461 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9462 .addReg(MI->getOperand(ValOps).getReg());
9463 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
9464 .addReg(MI->getOperand(ValOps+1).getReg());
9465
9466 // The instruction doesn't actually take any operands though.
9467 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
9468
9469 MI->eraseFromParent(); // The pseudo is gone now.
9470 return BB;
9471}
9472
9473MachineBasicBlock *
9474X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
9475 assert((Subtarget->hasSSE3()) && "Target must have SSE3 features enabled");
9476
9477 DebugLoc dl = MI->getDebugLoc();
9478 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9479
9480 // First arg in ECX, the second in EAX.
9481 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
9482 .addReg(MI->getOperand(0).getReg());
9483 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
9484 .addReg(MI->getOperand(1).getReg());
9485
9486 // The instruction doesn't actually take any operands though.
9487 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
9488
9489 MI->eraseFromParent(); // The pseudo is gone now.
9490 return BB;
9491}
9492
9493MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +00009494X86TargetLowering::EmitVAARG64WithCustomInserter(
9495 MachineInstr *MI,
9496 MachineBasicBlock *MBB) const {
9497 // Emit va_arg instruction on X86-64.
9498
9499 // Operands to this pseudo-instruction:
9500 // 0 ) Output : destination address (reg)
9501 // 1-5) Input : va_list address (addr, i64mem)
9502 // 6 ) ArgSize : Size (in bytes) of vararg type
9503 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
9504 // 8 ) Align : Alignment of type
9505 // 9 ) EFLAGS (implicit-def)
9506
9507 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
9508 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
9509
9510 unsigned DestReg = MI->getOperand(0).getReg();
9511 MachineOperand &Base = MI->getOperand(1);
9512 MachineOperand &Scale = MI->getOperand(2);
9513 MachineOperand &Index = MI->getOperand(3);
9514 MachineOperand &Disp = MI->getOperand(4);
9515 MachineOperand &Segment = MI->getOperand(5);
9516 unsigned ArgSize = MI->getOperand(6).getImm();
9517 unsigned ArgMode = MI->getOperand(7).getImm();
9518 unsigned Align = MI->getOperand(8).getImm();
9519
9520 // Memory Reference
9521 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
9522 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
9523 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
9524
9525 // Machine Information
9526 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9527 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
9528 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
9529 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
9530 DebugLoc DL = MI->getDebugLoc();
9531
9532 // struct va_list {
9533 // i32 gp_offset
9534 // i32 fp_offset
9535 // i64 overflow_area (address)
9536 // i64 reg_save_area (address)
9537 // }
9538 // sizeof(va_list) = 24
9539 // alignment(va_list) = 8
9540
9541 unsigned TotalNumIntRegs = 6;
9542 unsigned TotalNumXMMRegs = 8;
9543 bool UseGPOffset = (ArgMode == 1);
9544 bool UseFPOffset = (ArgMode == 2);
9545 unsigned MaxOffset = TotalNumIntRegs * 8 +
9546 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
9547
9548 /* Align ArgSize to a multiple of 8 */
9549 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
9550 bool NeedsAlign = (Align > 8);
9551
9552 MachineBasicBlock *thisMBB = MBB;
9553 MachineBasicBlock *overflowMBB;
9554 MachineBasicBlock *offsetMBB;
9555 MachineBasicBlock *endMBB;
9556
9557 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
9558 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
9559 unsigned OffsetReg = 0;
9560
9561 if (!UseGPOffset && !UseFPOffset) {
9562 // If we only pull from the overflow region, we don't create a branch.
9563 // We don't need to alter control flow.
9564 OffsetDestReg = 0; // unused
9565 OverflowDestReg = DestReg;
9566
9567 offsetMBB = NULL;
9568 overflowMBB = thisMBB;
9569 endMBB = thisMBB;
9570 } else {
9571 // First emit code to check if gp_offset (or fp_offset) is below the bound.
9572 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
9573 // If not, pull from overflow_area. (branch to overflowMBB)
9574 //
9575 // thisMBB
9576 // | .
9577 // | .
9578 // offsetMBB overflowMBB
9579 // | .
9580 // | .
9581 // endMBB
9582
9583 // Registers for the PHI in endMBB
9584 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
9585 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
9586
9587 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9588 MachineFunction *MF = MBB->getParent();
9589 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9590 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9591 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9592
9593 MachineFunction::iterator MBBIter = MBB;
9594 ++MBBIter;
9595
9596 // Insert the new basic blocks
9597 MF->insert(MBBIter, offsetMBB);
9598 MF->insert(MBBIter, overflowMBB);
9599 MF->insert(MBBIter, endMBB);
9600
9601 // Transfer the remainder of MBB and its successor edges to endMBB.
9602 endMBB->splice(endMBB->begin(), thisMBB,
9603 llvm::next(MachineBasicBlock::iterator(MI)),
9604 thisMBB->end());
9605 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
9606
9607 // Make offsetMBB and overflowMBB successors of thisMBB
9608 thisMBB->addSuccessor(offsetMBB);
9609 thisMBB->addSuccessor(overflowMBB);
9610
9611 // endMBB is a successor of both offsetMBB and overflowMBB
9612 offsetMBB->addSuccessor(endMBB);
9613 overflowMBB->addSuccessor(endMBB);
9614
9615 // Load the offset value into a register
9616 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9617 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
9618 .addOperand(Base)
9619 .addOperand(Scale)
9620 .addOperand(Index)
9621 .addDisp(Disp, UseFPOffset ? 4 : 0)
9622 .addOperand(Segment)
9623 .setMemRefs(MMOBegin, MMOEnd);
9624
9625 // Check if there is enough room left to pull this argument.
9626 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
9627 .addReg(OffsetReg)
9628 .addImm(MaxOffset + 8 - ArgSizeA8);
9629
9630 // Branch to "overflowMBB" if offset >= max
9631 // Fall through to "offsetMBB" otherwise
9632 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
9633 .addMBB(overflowMBB);
9634 }
9635
9636 // In offsetMBB, emit code to use the reg_save_area.
9637 if (offsetMBB) {
9638 assert(OffsetReg != 0);
9639
9640 // Read the reg_save_area address.
9641 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
9642 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
9643 .addOperand(Base)
9644 .addOperand(Scale)
9645 .addOperand(Index)
9646 .addDisp(Disp, 16)
9647 .addOperand(Segment)
9648 .setMemRefs(MMOBegin, MMOEnd);
9649
9650 // Zero-extend the offset
9651 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
9652 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
9653 .addImm(0)
9654 .addReg(OffsetReg)
9655 .addImm(X86::sub_32bit);
9656
9657 // Add the offset to the reg_save_area to get the final address.
9658 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
9659 .addReg(OffsetReg64)
9660 .addReg(RegSaveReg);
9661
9662 // Compute the offset for the next argument
9663 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9664 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
9665 .addReg(OffsetReg)
9666 .addImm(UseFPOffset ? 16 : 8);
9667
9668 // Store it back into the va_list.
9669 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
9670 .addOperand(Base)
9671 .addOperand(Scale)
9672 .addOperand(Index)
9673 .addDisp(Disp, UseFPOffset ? 4 : 0)
9674 .addOperand(Segment)
9675 .addReg(NextOffsetReg)
9676 .setMemRefs(MMOBegin, MMOEnd);
9677
9678 // Jump to endMBB
9679 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
9680 .addMBB(endMBB);
9681 }
9682
9683 //
9684 // Emit code to use overflow area
9685 //
9686
9687 // Load the overflow_area address into a register.
9688 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
9689 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
9690 .addOperand(Base)
9691 .addOperand(Scale)
9692 .addOperand(Index)
9693 .addDisp(Disp, 8)
9694 .addOperand(Segment)
9695 .setMemRefs(MMOBegin, MMOEnd);
9696
9697 // If we need to align it, do so. Otherwise, just copy the address
9698 // to OverflowDestReg.
9699 if (NeedsAlign) {
9700 // Align the overflow address
9701 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
9702 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
9703
9704 // aligned_addr = (addr + (align-1)) & ~(align-1)
9705 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
9706 .addReg(OverflowAddrReg)
9707 .addImm(Align-1);
9708
9709 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
9710 .addReg(TmpReg)
9711 .addImm(~(uint64_t)(Align-1));
9712 } else {
9713 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
9714 .addReg(OverflowAddrReg);
9715 }
9716
9717 // Compute the next overflow address after this argument.
9718 // (the overflow address should be kept 8-byte aligned)
9719 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
9720 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
9721 .addReg(OverflowDestReg)
9722 .addImm(ArgSizeA8);
9723
9724 // Store the new overflow address.
9725 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
9726 .addOperand(Base)
9727 .addOperand(Scale)
9728 .addOperand(Index)
9729 .addDisp(Disp, 8)
9730 .addOperand(Segment)
9731 .addReg(NextAddrReg)
9732 .setMemRefs(MMOBegin, MMOEnd);
9733
9734 // If we branched, emit the PHI to the front of endMBB.
9735 if (offsetMBB) {
9736 BuildMI(*endMBB, endMBB->begin(), DL,
9737 TII->get(X86::PHI), DestReg)
9738 .addReg(OffsetDestReg).addMBB(offsetMBB)
9739 .addReg(OverflowDestReg).addMBB(overflowMBB);
9740 }
9741
9742 // Erase the pseudo instruction
9743 MI->eraseFromParent();
9744
9745 return endMBB;
9746}
9747
9748MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009749X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9750 MachineInstr *MI,
9751 MachineBasicBlock *MBB) const {
9752 // Emit code to save XMM registers to the stack. The ABI says that the
9753 // number of registers to save is given in %al, so it's theoretically
9754 // possible to do an indirect jump trick to avoid saving all of them,
9755 // however this code takes a simpler approach and just executes all
9756 // of the stores if %al is non-zero. It's less code, and it's probably
9757 // easier on the hardware branch predictor, and stores aren't all that
9758 // expensive anyway.
9759
9760 // Create the new basic blocks. One block contains all the XMM stores,
9761 // and one block is the final destination regardless of whether any
9762 // stores were performed.
9763 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9764 MachineFunction *F = MBB->getParent();
9765 MachineFunction::iterator MBBIter = MBB;
9766 ++MBBIter;
9767 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9768 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9769 F->insert(MBBIter, XMMSaveMBB);
9770 F->insert(MBBIter, EndMBB);
9771
Dan Gohman14152b42010-07-06 20:24:04 +00009772 // Transfer the remainder of MBB and its successor edges to EndMBB.
9773 EndMBB->splice(EndMBB->begin(), MBB,
9774 llvm::next(MachineBasicBlock::iterator(MI)),
9775 MBB->end());
9776 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9777
Dan Gohmand6708ea2009-08-15 01:38:56 +00009778 // The original block will now fall through to the XMM save block.
9779 MBB->addSuccessor(XMMSaveMBB);
9780 // The XMMSaveMBB will fall through to the end block.
9781 XMMSaveMBB->addSuccessor(EndMBB);
9782
9783 // Now add the instructions.
9784 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9785 DebugLoc DL = MI->getDebugLoc();
9786
9787 unsigned CountReg = MI->getOperand(0).getReg();
9788 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9789 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9790
9791 if (!Subtarget->isTargetWin64()) {
9792 // If %al is 0, branch around the XMM save block.
9793 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009794 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009795 MBB->addSuccessor(EndMBB);
9796 }
9797
9798 // In the XMM save block, save all the XMM argument registers.
9799 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9800 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009801 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009802 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009803 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009804 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009805 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009806 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9807 .addFrameIndex(RegSaveFrameIndex)
9808 .addImm(/*Scale=*/1)
9809 .addReg(/*IndexReg=*/0)
9810 .addImm(/*Disp=*/Offset)
9811 .addReg(/*Segment=*/0)
9812 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009813 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009814 }
9815
Dan Gohman14152b42010-07-06 20:24:04 +00009816 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009817
9818 return EndMBB;
9819}
Mon P Wang63307c32008-05-05 19:05:59 +00009820
Evan Cheng60c07e12006-07-05 22:17:51 +00009821MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009822X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009823 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009824 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9825 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009826
Chris Lattner52600972009-09-02 05:57:00 +00009827 // To "insert" a SELECT_CC instruction, we actually have to insert the
9828 // diamond control-flow pattern. The incoming instruction knows the
9829 // destination vreg to set, the condition code register to branch on, the
9830 // true/false values to select between, and a branch opcode to use.
9831 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9832 MachineFunction::iterator It = BB;
9833 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009834
Chris Lattner52600972009-09-02 05:57:00 +00009835 // thisMBB:
9836 // ...
9837 // TrueVal = ...
9838 // cmpTY ccX, r1, r2
9839 // bCC copy1MBB
9840 // fallthrough --> copy0MBB
9841 MachineBasicBlock *thisMBB = BB;
9842 MachineFunction *F = BB->getParent();
9843 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9844 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009845 F->insert(It, copy0MBB);
9846 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009847
Bill Wendling730c07e2010-06-25 20:48:10 +00009848 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9849 // live into the sink and copy blocks.
9850 const MachineFunction *MF = BB->getParent();
9851 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9852 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009853
Dan Gohman14152b42010-07-06 20:24:04 +00009854 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9855 const MachineOperand &MO = MI->getOperand(I);
9856 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009857 unsigned Reg = MO.getReg();
9858 if (Reg != X86::EFLAGS) continue;
9859 copy0MBB->addLiveIn(Reg);
9860 sinkMBB->addLiveIn(Reg);
9861 }
9862
Dan Gohman14152b42010-07-06 20:24:04 +00009863 // Transfer the remainder of BB and its successor edges to sinkMBB.
9864 sinkMBB->splice(sinkMBB->begin(), BB,
9865 llvm::next(MachineBasicBlock::iterator(MI)),
9866 BB->end());
9867 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9868
9869 // Add the true and fallthrough blocks as its successors.
9870 BB->addSuccessor(copy0MBB);
9871 BB->addSuccessor(sinkMBB);
9872
9873 // Create the conditional branch instruction.
9874 unsigned Opc =
9875 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9876 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9877
Chris Lattner52600972009-09-02 05:57:00 +00009878 // copy0MBB:
9879 // %FalseValue = ...
9880 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009881 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009882
Chris Lattner52600972009-09-02 05:57:00 +00009883 // sinkMBB:
9884 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9885 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009886 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9887 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009888 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9889 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9890
Dan Gohman14152b42010-07-06 20:24:04 +00009891 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009892 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009893}
9894
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009895MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009896X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009897 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009898 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9899 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009900
9901 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9902 // non-trivial part is impdef of ESP.
9903 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9904 // mingw-w64.
9905
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009906 const char *StackProbeSymbol =
9907 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
9908
Dan Gohman14152b42010-07-06 20:24:04 +00009909 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009910 .addExternalSymbol(StackProbeSymbol)
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009911 .addReg(X86::EAX, RegState::Implicit)
9912 .addReg(X86::ESP, RegState::Implicit)
9913 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009914 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9915 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009916
Dan Gohman14152b42010-07-06 20:24:04 +00009917 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009918 return BB;
9919}
Chris Lattner52600972009-09-02 05:57:00 +00009920
9921MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009922X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9923 MachineBasicBlock *BB) const {
9924 // This is pretty easy. We're taking the value that we received from
9925 // our load from the relocation, sticking it in either RDI (x86-64)
9926 // or EAX and doing an indirect call. The return value will then
9927 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009928 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +00009929 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009930 DebugLoc DL = MI->getDebugLoc();
9931 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +00009932
9933 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +00009934 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009935
Eric Christopher30ef0e52010-06-03 04:07:48 +00009936 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009937 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9938 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009939 .addReg(X86::RIP)
9940 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009941 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +00009942 MI->getOperand(3).getTargetFlags())
9943 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +00009944 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009945 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009946 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009947 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9948 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009949 .addReg(0)
9950 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009951 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +00009952 MI->getOperand(3).getTargetFlags())
9953 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009954 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009955 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009956 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009957 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9958 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009959 .addReg(TII->getGlobalBaseReg(F))
9960 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009961 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +00009962 MI->getOperand(3).getTargetFlags())
9963 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009964 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009965 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009966 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009967
Dan Gohman14152b42010-07-06 20:24:04 +00009968 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009969 return BB;
9970}
9971
9972MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009973X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009974 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009975 switch (MI->getOpcode()) {
9976 default: assert(false && "Unexpected instr type to insert");
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009977 case X86::WIN_ALLOCA:
9978 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009979 case X86::TLSCall_32:
9980 case X86::TLSCall_64:
9981 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009982 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +00009983 case X86::CMOV_FR32:
9984 case X86::CMOV_FR64:
9985 case X86::CMOV_V4F32:
9986 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009987 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009988 case X86::CMOV_GR16:
9989 case X86::CMOV_GR32:
9990 case X86::CMOV_RFP32:
9991 case X86::CMOV_RFP64:
9992 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009993 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009994
Dale Johannesen849f2142007-07-03 00:53:03 +00009995 case X86::FP32_TO_INT16_IN_MEM:
9996 case X86::FP32_TO_INT32_IN_MEM:
9997 case X86::FP32_TO_INT64_IN_MEM:
9998 case X86::FP64_TO_INT16_IN_MEM:
9999 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000010000 case X86::FP64_TO_INT64_IN_MEM:
10001 case X86::FP80_TO_INT16_IN_MEM:
10002 case X86::FP80_TO_INT32_IN_MEM:
10003 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000010004 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10005 DebugLoc DL = MI->getDebugLoc();
10006
Evan Cheng60c07e12006-07-05 22:17:51 +000010007 // Change the floating point control register to use "round towards zero"
10008 // mode when truncating to an integer value.
10009 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000010010 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000010011 addFrameReference(BuildMI(*BB, MI, DL,
10012 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010013
10014 // Load the old value of the high byte of the control word...
10015 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000010016 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000010017 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010018 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010019
10020 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000010021 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010022 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000010023
10024 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000010025 addFrameReference(BuildMI(*BB, MI, DL,
10026 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010027
10028 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000010029 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000010030 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000010031
10032 // Get the X86 opcode to use.
10033 unsigned Opc;
10034 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010035 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000010036 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
10037 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
10038 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
10039 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
10040 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
10041 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000010042 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
10043 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
10044 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000010045 }
10046
10047 X86AddressMode AM;
10048 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010049 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010050 AM.BaseType = X86AddressMode::RegBase;
10051 AM.Base.Reg = Op.getReg();
10052 } else {
10053 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010054 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010055 }
10056 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010057 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010058 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010059 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010060 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010061 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010062 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010063 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010064 AM.GV = Op.getGlobal();
10065 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010066 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010067 }
Dan Gohman14152b42010-07-06 20:24:04 +000010068 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010069 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010070
10071 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010072 addFrameReference(BuildMI(*BB, MI, DL,
10073 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010074
Dan Gohman14152b42010-07-06 20:24:04 +000010075 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010076 return BB;
10077 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010078 // String/text processing lowering.
10079 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010080 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010081 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10082 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010083 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010084 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10085 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010086 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010087 return EmitPCMP(MI, BB, 5, false /* in mem */);
10088 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010089 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010090 return EmitPCMP(MI, BB, 5, true /* in mem */);
10091
Eric Christopher228232b2010-11-30 07:20:12 +000010092 // Thread synchronization.
10093 case X86::MONITOR:
10094 return EmitMonitor(MI, BB);
10095 case X86::MWAIT:
10096 return EmitMwait(MI, BB);
10097
Eric Christopherb120ab42009-08-18 22:50:32 +000010098 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010099 case X86::ATOMAND32:
10100 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010101 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010102 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010103 X86::NOT32r, X86::EAX,
10104 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010105 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010106 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10107 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010108 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010109 X86::NOT32r, X86::EAX,
10110 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010111 case X86::ATOMXOR32:
10112 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010113 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010114 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010115 X86::NOT32r, X86::EAX,
10116 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010117 case X86::ATOMNAND32:
10118 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010119 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010120 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010121 X86::NOT32r, X86::EAX,
10122 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010123 case X86::ATOMMIN32:
10124 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10125 case X86::ATOMMAX32:
10126 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10127 case X86::ATOMUMIN32:
10128 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10129 case X86::ATOMUMAX32:
10130 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010131
10132 case X86::ATOMAND16:
10133 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10134 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010135 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010136 X86::NOT16r, X86::AX,
10137 X86::GR16RegisterClass);
10138 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010139 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010140 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010141 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010142 X86::NOT16r, X86::AX,
10143 X86::GR16RegisterClass);
10144 case X86::ATOMXOR16:
10145 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10146 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010147 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010148 X86::NOT16r, X86::AX,
10149 X86::GR16RegisterClass);
10150 case X86::ATOMNAND16:
10151 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10152 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010153 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010154 X86::NOT16r, X86::AX,
10155 X86::GR16RegisterClass, true);
10156 case X86::ATOMMIN16:
10157 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10158 case X86::ATOMMAX16:
10159 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10160 case X86::ATOMUMIN16:
10161 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10162 case X86::ATOMUMAX16:
10163 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10164
10165 case X86::ATOMAND8:
10166 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10167 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010168 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010169 X86::NOT8r, X86::AL,
10170 X86::GR8RegisterClass);
10171 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010172 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010173 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010174 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010175 X86::NOT8r, X86::AL,
10176 X86::GR8RegisterClass);
10177 case X86::ATOMXOR8:
10178 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10179 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010180 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010181 X86::NOT8r, X86::AL,
10182 X86::GR8RegisterClass);
10183 case X86::ATOMNAND8:
10184 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10185 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010186 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010187 X86::NOT8r, X86::AL,
10188 X86::GR8RegisterClass, true);
10189 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010190 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010191 case X86::ATOMAND64:
10192 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010193 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010194 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010195 X86::NOT64r, X86::RAX,
10196 X86::GR64RegisterClass);
10197 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010198 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10199 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010200 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010201 X86::NOT64r, X86::RAX,
10202 X86::GR64RegisterClass);
10203 case X86::ATOMXOR64:
10204 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010205 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010206 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010207 X86::NOT64r, X86::RAX,
10208 X86::GR64RegisterClass);
10209 case X86::ATOMNAND64:
10210 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10211 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010212 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010213 X86::NOT64r, X86::RAX,
10214 X86::GR64RegisterClass, true);
10215 case X86::ATOMMIN64:
10216 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10217 case X86::ATOMMAX64:
10218 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10219 case X86::ATOMUMIN64:
10220 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10221 case X86::ATOMUMAX64:
10222 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010223
10224 // This group does 64-bit operations on a 32-bit host.
10225 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010226 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010227 X86::AND32rr, X86::AND32rr,
10228 X86::AND32ri, X86::AND32ri,
10229 false);
10230 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010231 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010232 X86::OR32rr, X86::OR32rr,
10233 X86::OR32ri, X86::OR32ri,
10234 false);
10235 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010236 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010237 X86::XOR32rr, X86::XOR32rr,
10238 X86::XOR32ri, X86::XOR32ri,
10239 false);
10240 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010241 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010242 X86::AND32rr, X86::AND32rr,
10243 X86::AND32ri, X86::AND32ri,
10244 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010245 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010246 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010247 X86::ADD32rr, X86::ADC32rr,
10248 X86::ADD32ri, X86::ADC32ri,
10249 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010250 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010251 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010252 X86::SUB32rr, X86::SBB32rr,
10253 X86::SUB32ri, X86::SBB32ri,
10254 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010255 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010256 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010257 X86::MOV32rr, X86::MOV32rr,
10258 X86::MOV32ri, X86::MOV32ri,
10259 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010260 case X86::VASTART_SAVE_XMM_REGS:
10261 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010262
10263 case X86::VAARG_64:
10264 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010265 }
10266}
10267
10268//===----------------------------------------------------------------------===//
10269// X86 Optimization Hooks
10270//===----------------------------------------------------------------------===//
10271
Dan Gohman475871a2008-07-27 21:46:04 +000010272void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010273 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010274 APInt &KnownZero,
10275 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010276 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010277 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010278 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010279 assert((Opc >= ISD::BUILTIN_OP_END ||
10280 Opc == ISD::INTRINSIC_WO_CHAIN ||
10281 Opc == ISD::INTRINSIC_W_CHAIN ||
10282 Opc == ISD::INTRINSIC_VOID) &&
10283 "Should use MaskedValueIsZero if you don't know whether Op"
10284 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010285
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010286 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010287 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010288 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010289 case X86ISD::ADD:
10290 case X86ISD::SUB:
10291 case X86ISD::SMUL:
10292 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010293 case X86ISD::INC:
10294 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010295 case X86ISD::OR:
10296 case X86ISD::XOR:
10297 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010298 // These nodes' second result is a boolean.
10299 if (Op.getResNo() == 0)
10300 break;
10301 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010302 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010303 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10304 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010305 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010306 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010307}
Chris Lattner259e97c2006-01-31 19:43:35 +000010308
Owen Andersonbc146b02010-09-21 20:42:50 +000010309unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10310 unsigned Depth) const {
10311 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10312 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10313 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010314
Owen Andersonbc146b02010-09-21 20:42:50 +000010315 // Fallback case.
10316 return 1;
10317}
10318
Evan Cheng206ee9d2006-07-07 08:33:52 +000010319/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010320/// node is a GlobalAddress + offset.
10321bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010322 const GlobalValue* &GA,
10323 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010324 if (N->getOpcode() == X86ISD::Wrapper) {
10325 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010326 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010327 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010328 return true;
10329 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010330 }
Evan Chengad4196b2008-05-12 19:56:52 +000010331 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010332}
10333
Evan Cheng206ee9d2006-07-07 08:33:52 +000010334/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10335/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10336/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010337/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010338static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +000010339 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010340 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010341 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010342
Eli Friedman7a5e5552009-06-07 06:52:44 +000010343 if (VT.getSizeInBits() != 128)
10344 return SDValue();
10345
Nate Begemanfdea31a2010-03-24 20:49:50 +000010346 SmallVector<SDValue, 16> Elts;
10347 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010348 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010349
Nate Begemanfdea31a2010-03-24 20:49:50 +000010350 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010351}
Evan Chengd880b972008-05-09 21:53:03 +000010352
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010353/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10354/// generation and convert it from being a bunch of shuffles and extracts
10355/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010356static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10357 const TargetLowering &TLI) {
10358 SDValue InputVector = N->getOperand(0);
10359
10360 // Only operate on vectors of 4 elements, where the alternative shuffling
10361 // gets to be more expensive.
10362 if (InputVector.getValueType() != MVT::v4i32)
10363 return SDValue();
10364
10365 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10366 // single use which is a sign-extend or zero-extend, and all elements are
10367 // used.
10368 SmallVector<SDNode *, 4> Uses;
10369 unsigned ExtractedElements = 0;
10370 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10371 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10372 if (UI.getUse().getResNo() != InputVector.getResNo())
10373 return SDValue();
10374
10375 SDNode *Extract = *UI;
10376 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10377 return SDValue();
10378
10379 if (Extract->getValueType(0) != MVT::i32)
10380 return SDValue();
10381 if (!Extract->hasOneUse())
10382 return SDValue();
10383 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10384 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10385 return SDValue();
10386 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10387 return SDValue();
10388
10389 // Record which element was extracted.
10390 ExtractedElements |=
10391 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10392
10393 Uses.push_back(Extract);
10394 }
10395
10396 // If not all the elements were used, this may not be worthwhile.
10397 if (ExtractedElements != 15)
10398 return SDValue();
10399
10400 // Ok, we've now decided to do the transformation.
10401 DebugLoc dl = InputVector.getDebugLoc();
10402
10403 // Store the value to a temporary stack slot.
10404 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010405 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10406 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010407
10408 // Replace each use (extract) with a load of the appropriate element.
10409 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10410 UE = Uses.end(); UI != UE; ++UI) {
10411 SDNode *Extract = *UI;
10412
10413 // Compute the element's address.
10414 SDValue Idx = Extract->getOperand(1);
10415 unsigned EltSize =
10416 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10417 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10418 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10419
Eric Christopher90eb4022010-07-22 00:26:08 +000010420 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010421 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010422
10423 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010424 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010425 ScalarAddr, MachinePointerInfo(),
10426 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010427
10428 // Replace the exact with the load.
10429 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10430 }
10431
10432 // The replacement was made in place; don't return anything.
10433 return SDValue();
10434}
10435
Chris Lattner83e6c992006-10-04 06:57:07 +000010436/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010437static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010438 const X86Subtarget *Subtarget) {
10439 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010440 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010441 // Get the LHS/RHS of the select.
10442 SDValue LHS = N->getOperand(1);
10443 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010444
Dan Gohman670e5392009-09-21 18:03:22 +000010445 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010446 // instructions match the semantics of the common C idiom x<y?x:y but not
10447 // x<=y?x:y, because of how they handle negative zero (which can be
10448 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010449 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010450 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010451 Cond.getOpcode() == ISD::SETCC) {
10452 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010453
Chris Lattner47b4ce82009-03-11 05:48:52 +000010454 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010455 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010456 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10457 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010458 switch (CC) {
10459 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010460 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010461 // Converting this to a min would handle NaNs incorrectly, and swapping
10462 // the operands would cause it to handle comparisons between positive
10463 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010464 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010465 if (!UnsafeFPMath &&
10466 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10467 break;
10468 std::swap(LHS, RHS);
10469 }
Dan Gohman670e5392009-09-21 18:03:22 +000010470 Opcode = X86ISD::FMIN;
10471 break;
10472 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010473 // Converting this to a min would handle comparisons between positive
10474 // and negative zero incorrectly.
10475 if (!UnsafeFPMath &&
10476 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10477 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010478 Opcode = X86ISD::FMIN;
10479 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010480 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010481 // Converting this to a min would handle both negative zeros and NaNs
10482 // incorrectly, but we can swap the operands to fix both.
10483 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010484 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010485 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010486 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010487 Opcode = X86ISD::FMIN;
10488 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010489
Dan Gohman670e5392009-09-21 18:03:22 +000010490 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010491 // Converting this to a max would handle comparisons between positive
10492 // and negative zero incorrectly.
10493 if (!UnsafeFPMath &&
10494 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10495 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010496 Opcode = X86ISD::FMAX;
10497 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010498 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010499 // Converting this to a max would handle NaNs incorrectly, and swapping
10500 // the operands would cause it to handle comparisons between positive
10501 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010502 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010503 if (!UnsafeFPMath &&
10504 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10505 break;
10506 std::swap(LHS, RHS);
10507 }
Dan Gohman670e5392009-09-21 18:03:22 +000010508 Opcode = X86ISD::FMAX;
10509 break;
10510 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010511 // Converting this to a max would handle both negative zeros and NaNs
10512 // incorrectly, but we can swap the operands to fix both.
10513 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010514 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010515 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010516 case ISD::SETGE:
10517 Opcode = X86ISD::FMAX;
10518 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010519 }
Dan Gohman670e5392009-09-21 18:03:22 +000010520 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010521 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10522 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010523 switch (CC) {
10524 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010525 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010526 // Converting this to a min would handle comparisons between positive
10527 // and negative zero incorrectly, and swapping the operands would
10528 // cause it to handle NaNs incorrectly.
10529 if (!UnsafeFPMath &&
10530 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010531 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010532 break;
10533 std::swap(LHS, RHS);
10534 }
Dan Gohman670e5392009-09-21 18:03:22 +000010535 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010536 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010537 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010538 // Converting this to a min would handle NaNs incorrectly.
10539 if (!UnsafeFPMath &&
10540 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10541 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010542 Opcode = X86ISD::FMIN;
10543 break;
10544 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010545 // Converting this to a min would handle both negative zeros and NaNs
10546 // incorrectly, but we can swap the operands to fix both.
10547 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010548 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010549 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010550 case ISD::SETGE:
10551 Opcode = X86ISD::FMIN;
10552 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010553
Dan Gohman670e5392009-09-21 18:03:22 +000010554 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010555 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010556 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010557 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010558 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010559 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010560 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010561 // Converting this to a max would handle comparisons between positive
10562 // and negative zero incorrectly, and swapping the operands would
10563 // cause it to handle NaNs incorrectly.
10564 if (!UnsafeFPMath &&
10565 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010566 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010567 break;
10568 std::swap(LHS, RHS);
10569 }
Dan Gohman670e5392009-09-21 18:03:22 +000010570 Opcode = X86ISD::FMAX;
10571 break;
10572 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010573 // Converting this to a max would handle both negative zeros and NaNs
10574 // incorrectly, but we can swap the operands to fix both.
10575 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010576 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010577 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010578 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010579 Opcode = X86ISD::FMAX;
10580 break;
10581 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010582 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010583
Chris Lattner47b4ce82009-03-11 05:48:52 +000010584 if (Opcode)
10585 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010586 }
Eric Christopherfd179292009-08-27 18:07:15 +000010587
Chris Lattnerd1980a52009-03-12 06:52:53 +000010588 // If this is a select between two integer constants, try to do some
10589 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010590 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10591 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010592 // Don't do this for crazy integer types.
10593 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10594 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010595 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010596 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010597
Chris Lattnercee56e72009-03-13 05:53:31 +000010598 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010599 // Efficiently invertible.
10600 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10601 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10602 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10603 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010604 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010605 }
Eric Christopherfd179292009-08-27 18:07:15 +000010606
Chris Lattnerd1980a52009-03-12 06:52:53 +000010607 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010608 if (FalseC->getAPIntValue() == 0 &&
10609 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010610 if (NeedsCondInvert) // Invert the condition if needed.
10611 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10612 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010613
Chris Lattnerd1980a52009-03-12 06:52:53 +000010614 // Zero extend the condition if needed.
10615 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010616
Chris Lattnercee56e72009-03-13 05:53:31 +000010617 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010618 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010619 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010620 }
Eric Christopherfd179292009-08-27 18:07:15 +000010621
Chris Lattner97a29a52009-03-13 05:22:11 +000010622 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010623 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010624 if (NeedsCondInvert) // Invert the condition if needed.
10625 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10626 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010627
Chris Lattner97a29a52009-03-13 05:22:11 +000010628 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010629 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10630 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010631 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010632 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010633 }
Eric Christopherfd179292009-08-27 18:07:15 +000010634
Chris Lattnercee56e72009-03-13 05:53:31 +000010635 // Optimize cases that will turn into an LEA instruction. This requires
10636 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010637 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010638 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010639 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010640
Chris Lattnercee56e72009-03-13 05:53:31 +000010641 bool isFastMultiplier = false;
10642 if (Diff < 10) {
10643 switch ((unsigned char)Diff) {
10644 default: break;
10645 case 1: // result = add base, cond
10646 case 2: // result = lea base( , cond*2)
10647 case 3: // result = lea base(cond, cond*2)
10648 case 4: // result = lea base( , cond*4)
10649 case 5: // result = lea base(cond, cond*4)
10650 case 8: // result = lea base( , cond*8)
10651 case 9: // result = lea base(cond, cond*8)
10652 isFastMultiplier = true;
10653 break;
10654 }
10655 }
Eric Christopherfd179292009-08-27 18:07:15 +000010656
Chris Lattnercee56e72009-03-13 05:53:31 +000010657 if (isFastMultiplier) {
10658 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10659 if (NeedsCondInvert) // Invert the condition if needed.
10660 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10661 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010662
Chris Lattnercee56e72009-03-13 05:53:31 +000010663 // Zero extend the condition if needed.
10664 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10665 Cond);
10666 // Scale the condition by the difference.
10667 if (Diff != 1)
10668 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10669 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010670
Chris Lattnercee56e72009-03-13 05:53:31 +000010671 // Add the base if non-zero.
10672 if (FalseC->getAPIntValue() != 0)
10673 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10674 SDValue(FalseC, 0));
10675 return Cond;
10676 }
Eric Christopherfd179292009-08-27 18:07:15 +000010677 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010678 }
10679 }
Eric Christopherfd179292009-08-27 18:07:15 +000010680
Dan Gohman475871a2008-07-27 21:46:04 +000010681 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010682}
10683
Chris Lattnerd1980a52009-03-12 06:52:53 +000010684/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10685static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10686 TargetLowering::DAGCombinerInfo &DCI) {
10687 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010688
Chris Lattnerd1980a52009-03-12 06:52:53 +000010689 // If the flag operand isn't dead, don't touch this CMOV.
10690 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10691 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010692
Chris Lattnerd1980a52009-03-12 06:52:53 +000010693 // If this is a select between two integer constants, try to do some
10694 // optimizations. Note that the operands are ordered the opposite of SELECT
10695 // operands.
10696 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10697 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10698 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10699 // larger than FalseC (the false value).
10700 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010701
Chris Lattnerd1980a52009-03-12 06:52:53 +000010702 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10703 CC = X86::GetOppositeBranchCondition(CC);
10704 std::swap(TrueC, FalseC);
10705 }
Eric Christopherfd179292009-08-27 18:07:15 +000010706
Chris Lattnerd1980a52009-03-12 06:52:53 +000010707 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010708 // This is efficient for any integer data type (including i8/i16) and
10709 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010710 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10711 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010712 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10713 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010714
Chris Lattnerd1980a52009-03-12 06:52:53 +000010715 // Zero extend the condition if needed.
10716 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010717
Chris Lattnerd1980a52009-03-12 06:52:53 +000010718 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10719 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010720 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010721 if (N->getNumValues() == 2) // Dead flag value?
10722 return DCI.CombineTo(N, Cond, SDValue());
10723 return Cond;
10724 }
Eric Christopherfd179292009-08-27 18:07:15 +000010725
Chris Lattnercee56e72009-03-13 05:53:31 +000010726 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10727 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010728 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10729 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010730 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10731 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010732
Chris Lattner97a29a52009-03-13 05:22:11 +000010733 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010734 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10735 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010736 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10737 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010738
Chris Lattner97a29a52009-03-13 05:22:11 +000010739 if (N->getNumValues() == 2) // Dead flag value?
10740 return DCI.CombineTo(N, Cond, SDValue());
10741 return Cond;
10742 }
Eric Christopherfd179292009-08-27 18:07:15 +000010743
Chris Lattnercee56e72009-03-13 05:53:31 +000010744 // Optimize cases that will turn into an LEA instruction. This requires
10745 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010746 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010747 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010748 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010749
Chris Lattnercee56e72009-03-13 05:53:31 +000010750 bool isFastMultiplier = false;
10751 if (Diff < 10) {
10752 switch ((unsigned char)Diff) {
10753 default: break;
10754 case 1: // result = add base, cond
10755 case 2: // result = lea base( , cond*2)
10756 case 3: // result = lea base(cond, cond*2)
10757 case 4: // result = lea base( , cond*4)
10758 case 5: // result = lea base(cond, cond*4)
10759 case 8: // result = lea base( , cond*8)
10760 case 9: // result = lea base(cond, cond*8)
10761 isFastMultiplier = true;
10762 break;
10763 }
10764 }
Eric Christopherfd179292009-08-27 18:07:15 +000010765
Chris Lattnercee56e72009-03-13 05:53:31 +000010766 if (isFastMultiplier) {
10767 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10768 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010769 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10770 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010771 // Zero extend the condition if needed.
10772 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10773 Cond);
10774 // Scale the condition by the difference.
10775 if (Diff != 1)
10776 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10777 DAG.getConstant(Diff, Cond.getValueType()));
10778
10779 // Add the base if non-zero.
10780 if (FalseC->getAPIntValue() != 0)
10781 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10782 SDValue(FalseC, 0));
10783 if (N->getNumValues() == 2) // Dead flag value?
10784 return DCI.CombineTo(N, Cond, SDValue());
10785 return Cond;
10786 }
Eric Christopherfd179292009-08-27 18:07:15 +000010787 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010788 }
10789 }
10790 return SDValue();
10791}
10792
10793
Evan Cheng0b0cd912009-03-28 05:57:29 +000010794/// PerformMulCombine - Optimize a single multiply with constant into two
10795/// in order to implement it with two cheaper instructions, e.g.
10796/// LEA + SHL, LEA + LEA.
10797static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10798 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010799 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10800 return SDValue();
10801
Owen Andersone50ed302009-08-10 22:56:29 +000010802 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010803 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010804 return SDValue();
10805
10806 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10807 if (!C)
10808 return SDValue();
10809 uint64_t MulAmt = C->getZExtValue();
10810 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10811 return SDValue();
10812
10813 uint64_t MulAmt1 = 0;
10814 uint64_t MulAmt2 = 0;
10815 if ((MulAmt % 9) == 0) {
10816 MulAmt1 = 9;
10817 MulAmt2 = MulAmt / 9;
10818 } else if ((MulAmt % 5) == 0) {
10819 MulAmt1 = 5;
10820 MulAmt2 = MulAmt / 5;
10821 } else if ((MulAmt % 3) == 0) {
10822 MulAmt1 = 3;
10823 MulAmt2 = MulAmt / 3;
10824 }
10825 if (MulAmt2 &&
10826 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10827 DebugLoc DL = N->getDebugLoc();
10828
10829 if (isPowerOf2_64(MulAmt2) &&
10830 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10831 // If second multiplifer is pow2, issue it first. We want the multiply by
10832 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10833 // is an add.
10834 std::swap(MulAmt1, MulAmt2);
10835
10836 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010837 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010838 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010839 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010840 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010841 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010842 DAG.getConstant(MulAmt1, VT));
10843
Eric Christopherfd179292009-08-27 18:07:15 +000010844 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010845 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010846 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010847 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010848 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010849 DAG.getConstant(MulAmt2, VT));
10850
10851 // Do not add new nodes to DAG combiner worklist.
10852 DCI.CombineTo(N, NewMul, false);
10853 }
10854 return SDValue();
10855}
10856
Evan Chengad9c0a32009-12-15 00:53:42 +000010857static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10858 SDValue N0 = N->getOperand(0);
10859 SDValue N1 = N->getOperand(1);
10860 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10861 EVT VT = N0.getValueType();
10862
10863 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10864 // since the result of setcc_c is all zero's or all ones.
10865 if (N1C && N0.getOpcode() == ISD::AND &&
10866 N0.getOperand(1).getOpcode() == ISD::Constant) {
10867 SDValue N00 = N0.getOperand(0);
10868 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10869 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10870 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10871 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10872 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10873 APInt ShAmt = N1C->getAPIntValue();
10874 Mask = Mask.shl(ShAmt);
10875 if (Mask != 0)
10876 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10877 N00, DAG.getConstant(Mask, VT));
10878 }
10879 }
10880
10881 return SDValue();
10882}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010883
Nate Begeman740ab032009-01-26 00:52:55 +000010884/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10885/// when possible.
10886static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10887 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010888 EVT VT = N->getValueType(0);
10889 if (!VT.isVector() && VT.isInteger() &&
10890 N->getOpcode() == ISD::SHL)
10891 return PerformSHLCombine(N, DAG);
10892
Nate Begeman740ab032009-01-26 00:52:55 +000010893 // On X86 with SSE2 support, we can transform this to a vector shift if
10894 // all elements are shifted by the same amount. We can't do this in legalize
10895 // because the a constant vector is typically transformed to a constant pool
10896 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010897 if (!Subtarget->hasSSE2())
10898 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010899
Owen Anderson825b72b2009-08-11 20:47:22 +000010900 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010901 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010902
Mon P Wang3becd092009-01-28 08:12:05 +000010903 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010904 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010905 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010906 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010907 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10908 unsigned NumElts = VT.getVectorNumElements();
10909 unsigned i = 0;
10910 for (; i != NumElts; ++i) {
10911 SDValue Arg = ShAmtOp.getOperand(i);
10912 if (Arg.getOpcode() == ISD::UNDEF) continue;
10913 BaseShAmt = Arg;
10914 break;
10915 }
10916 for (; i != NumElts; ++i) {
10917 SDValue Arg = ShAmtOp.getOperand(i);
10918 if (Arg.getOpcode() == ISD::UNDEF) continue;
10919 if (Arg != BaseShAmt) {
10920 return SDValue();
10921 }
10922 }
10923 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010924 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010925 SDValue InVec = ShAmtOp.getOperand(0);
10926 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10927 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10928 unsigned i = 0;
10929 for (; i != NumElts; ++i) {
10930 SDValue Arg = InVec.getOperand(i);
10931 if (Arg.getOpcode() == ISD::UNDEF) continue;
10932 BaseShAmt = Arg;
10933 break;
10934 }
10935 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10936 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010937 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010938 if (C->getZExtValue() == SplatIdx)
10939 BaseShAmt = InVec.getOperand(1);
10940 }
10941 }
10942 if (BaseShAmt.getNode() == 0)
10943 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10944 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010945 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010946 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010947
Mon P Wangefa42202009-09-03 19:56:25 +000010948 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010949 if (EltVT.bitsGT(MVT::i32))
10950 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10951 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010952 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010953
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010954 // The shift amount is identical so we can do a vector shift.
10955 SDValue ValOp = N->getOperand(0);
10956 switch (N->getOpcode()) {
10957 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010958 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010959 break;
10960 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010961 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010962 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010963 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010964 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010965 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010966 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010967 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010968 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010969 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010970 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010971 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010972 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010973 break;
10974 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010975 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010976 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010977 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010978 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010979 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010980 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010981 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010982 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010983 break;
10984 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010985 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010986 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010987 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010988 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010989 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010990 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010991 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010992 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010993 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010994 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010995 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010996 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010997 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010998 }
10999 return SDValue();
11000}
11001
Evan Cheng760d1942010-01-04 21:22:48 +000011002static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000011003 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000011004 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000011005 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000011006 return SDValue();
11007
Evan Cheng760d1942010-01-04 21:22:48 +000011008 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011009 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000011010 return SDValue();
11011
11012 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
11013 SDValue N0 = N->getOperand(0);
11014 SDValue N1 = N->getOperand(1);
11015 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
11016 std::swap(N0, N1);
11017 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
11018 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000011019 if (!N0.hasOneUse() || !N1.hasOneUse())
11020 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000011021
11022 SDValue ShAmt0 = N0.getOperand(1);
11023 if (ShAmt0.getValueType() != MVT::i8)
11024 return SDValue();
11025 SDValue ShAmt1 = N1.getOperand(1);
11026 if (ShAmt1.getValueType() != MVT::i8)
11027 return SDValue();
11028 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
11029 ShAmt0 = ShAmt0.getOperand(0);
11030 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
11031 ShAmt1 = ShAmt1.getOperand(0);
11032
11033 DebugLoc DL = N->getDebugLoc();
11034 unsigned Opc = X86ISD::SHLD;
11035 SDValue Op0 = N0.getOperand(0);
11036 SDValue Op1 = N1.getOperand(0);
11037 if (ShAmt0.getOpcode() == ISD::SUB) {
11038 Opc = X86ISD::SHRD;
11039 std::swap(Op0, Op1);
11040 std::swap(ShAmt0, ShAmt1);
11041 }
11042
Evan Cheng8b1190a2010-04-28 01:18:01 +000011043 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000011044 if (ShAmt1.getOpcode() == ISD::SUB) {
11045 SDValue Sum = ShAmt1.getOperand(0);
11046 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000011047 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
11048 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
11049 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
11050 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000011051 return DAG.getNode(Opc, DL, VT,
11052 Op0, Op1,
11053 DAG.getNode(ISD::TRUNCATE, DL,
11054 MVT::i8, ShAmt0));
11055 }
11056 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11057 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11058 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011059 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011060 return DAG.getNode(Opc, DL, VT,
11061 N0.getOperand(0), N1.getOperand(0),
11062 DAG.getNode(ISD::TRUNCATE, DL,
11063 MVT::i8, ShAmt0));
11064 }
11065
11066 return SDValue();
11067}
11068
Chris Lattner149a4e52008-02-22 02:09:43 +000011069/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011070static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011071 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011072 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11073 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011074 // A preferable solution to the general problem is to figure out the right
11075 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011076
11077 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011078 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011079 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011080 if (VT.getSizeInBits() != 64)
11081 return SDValue();
11082
Devang Patel578efa92009-06-05 21:57:13 +000011083 const Function *F = DAG.getMachineFunction().getFunction();
11084 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011085 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011086 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011087 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011088 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011089 isa<LoadSDNode>(St->getValue()) &&
11090 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11091 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011092 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011093 LoadSDNode *Ld = 0;
11094 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011095 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011096 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011097 // Must be a store of a load. We currently handle two cases: the load
11098 // is a direct child, and it's under an intervening TokenFactor. It is
11099 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011100 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011101 Ld = cast<LoadSDNode>(St->getChain());
11102 else if (St->getValue().hasOneUse() &&
11103 ChainVal->getOpcode() == ISD::TokenFactor) {
11104 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011105 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011106 TokenFactorIndex = i;
11107 Ld = cast<LoadSDNode>(St->getValue());
11108 } else
11109 Ops.push_back(ChainVal->getOperand(i));
11110 }
11111 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011112
Evan Cheng536e6672009-03-12 05:59:15 +000011113 if (!Ld || !ISD::isNormalLoad(Ld))
11114 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011115
Evan Cheng536e6672009-03-12 05:59:15 +000011116 // If this is not the MMX case, i.e. we are just turning i64 load/store
11117 // into f64 load/store, avoid the transformation if there are multiple
11118 // uses of the loaded value.
11119 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11120 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011121
Evan Cheng536e6672009-03-12 05:59:15 +000011122 DebugLoc LdDL = Ld->getDebugLoc();
11123 DebugLoc StDL = N->getDebugLoc();
11124 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11125 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11126 // pair instead.
11127 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011128 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011129 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11130 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011131 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011132 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011133 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011134 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011135 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011136 Ops.size());
11137 }
Evan Cheng536e6672009-03-12 05:59:15 +000011138 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011139 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011140 St->isVolatile(), St->isNonTemporal(),
11141 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011142 }
Evan Cheng536e6672009-03-12 05:59:15 +000011143
11144 // Otherwise, lower to two pairs of 32-bit loads / stores.
11145 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011146 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11147 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011148
Owen Anderson825b72b2009-08-11 20:47:22 +000011149 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011150 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011151 Ld->isVolatile(), Ld->isNonTemporal(),
11152 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011153 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011154 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011155 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011156 MinAlign(Ld->getAlignment(), 4));
11157
11158 SDValue NewChain = LoLd.getValue(1);
11159 if (TokenFactorIndex != -1) {
11160 Ops.push_back(LoLd);
11161 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011162 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011163 Ops.size());
11164 }
11165
11166 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011167 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11168 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011169
11170 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011171 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011172 St->isVolatile(), St->isNonTemporal(),
11173 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011174 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011175 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011176 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011177 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011178 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011179 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011180 }
Dan Gohman475871a2008-07-27 21:46:04 +000011181 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011182}
11183
Chris Lattner6cf73262008-01-25 06:14:17 +000011184/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11185/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011186static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011187 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11188 // F[X]OR(0.0, x) -> x
11189 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011190 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11191 if (C->getValueAPF().isPosZero())
11192 return N->getOperand(1);
11193 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11194 if (C->getValueAPF().isPosZero())
11195 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011196 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011197}
11198
11199/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011200static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011201 // FAND(0.0, x) -> 0.0
11202 // FAND(x, 0.0) -> 0.0
11203 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11204 if (C->getValueAPF().isPosZero())
11205 return N->getOperand(0);
11206 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11207 if (C->getValueAPF().isPosZero())
11208 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011209 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011210}
11211
Dan Gohmane5af2d32009-01-29 01:59:02 +000011212static SDValue PerformBTCombine(SDNode *N,
11213 SelectionDAG &DAG,
11214 TargetLowering::DAGCombinerInfo &DCI) {
11215 // BT ignores high bits in the bit index operand.
11216 SDValue Op1 = N->getOperand(1);
11217 if (Op1.hasOneUse()) {
11218 unsigned BitWidth = Op1.getValueSizeInBits();
11219 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11220 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011221 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11222 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011223 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011224 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11225 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11226 DCI.CommitTargetLoweringOpt(TLO);
11227 }
11228 return SDValue();
11229}
Chris Lattner83e6c992006-10-04 06:57:07 +000011230
Eli Friedman7a5e5552009-06-07 06:52:44 +000011231static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11232 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011233 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000011234 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011235 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011236 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011237 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011238 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011239 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011240 }
11241 return SDValue();
11242}
11243
Evan Cheng2e489c42009-12-16 00:53:11 +000011244static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11245 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11246 // (and (i32 x86isd::setcc_carry), 1)
11247 // This eliminates the zext. This transformation is necessary because
11248 // ISD::SETCC is always legalized to i8.
11249 DebugLoc dl = N->getDebugLoc();
11250 SDValue N0 = N->getOperand(0);
11251 EVT VT = N->getValueType(0);
11252 if (N0.getOpcode() == ISD::AND &&
11253 N0.hasOneUse() &&
11254 N0.getOperand(0).hasOneUse()) {
11255 SDValue N00 = N0.getOperand(0);
11256 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
11257 return SDValue();
11258 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11259 if (!C || C->getZExtValue() != 1)
11260 return SDValue();
11261 return DAG.getNode(ISD::AND, dl, VT,
11262 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
11263 N00.getOperand(0), N00.getOperand(1)),
11264 DAG.getConstant(1, VT));
11265 }
11266
11267 return SDValue();
11268}
11269
Dan Gohman475871a2008-07-27 21:46:04 +000011270SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000011271 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011272 SelectionDAG &DAG = DCI.DAG;
11273 switch (N->getOpcode()) {
11274 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011275 case ISD::EXTRACT_VECTOR_ELT:
11276 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000011277 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011278 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000011279 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000011280 case ISD::SHL:
11281 case ISD::SRA:
11282 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011283 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000011284 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000011285 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000011286 case X86ISD::FOR: return PerformFORCombine(N, DAG);
11287 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000011288 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011289 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000011290 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011291 case X86ISD::SHUFPS: // Handle all target specific shuffles
11292 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000011293 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011294 case X86ISD::PUNPCKHBW:
11295 case X86ISD::PUNPCKHWD:
11296 case X86ISD::PUNPCKHDQ:
11297 case X86ISD::PUNPCKHQDQ:
11298 case X86ISD::UNPCKHPS:
11299 case X86ISD::UNPCKHPD:
11300 case X86ISD::PUNPCKLBW:
11301 case X86ISD::PUNPCKLWD:
11302 case X86ISD::PUNPCKLDQ:
11303 case X86ISD::PUNPCKLQDQ:
11304 case X86ISD::UNPCKLPS:
11305 case X86ISD::UNPCKLPD:
11306 case X86ISD::MOVHLPS:
11307 case X86ISD::MOVLHPS:
11308 case X86ISD::PSHUFD:
11309 case X86ISD::PSHUFHW:
11310 case X86ISD::PSHUFLW:
11311 case X86ISD::MOVSS:
11312 case X86ISD::MOVSD:
11313 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011314 }
11315
Dan Gohman475871a2008-07-27 21:46:04 +000011316 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011317}
11318
Evan Chenge5b51ac2010-04-17 06:13:15 +000011319/// isTypeDesirableForOp - Return true if the target has native support for
11320/// the specified value type and it is 'desirable' to use the type for the
11321/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
11322/// instruction encodings are longer and some i16 instructions are slow.
11323bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
11324 if (!isTypeLegal(VT))
11325 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011326 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000011327 return true;
11328
11329 switch (Opc) {
11330 default:
11331 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000011332 case ISD::LOAD:
11333 case ISD::SIGN_EXTEND:
11334 case ISD::ZERO_EXTEND:
11335 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011336 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011337 case ISD::SRL:
11338 case ISD::SUB:
11339 case ISD::ADD:
11340 case ISD::MUL:
11341 case ISD::AND:
11342 case ISD::OR:
11343 case ISD::XOR:
11344 return false;
11345 }
11346}
11347
11348/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000011349/// beneficial for dag combiner to promote the specified node. If true, it
11350/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011351bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011352 EVT VT = Op.getValueType();
11353 if (VT != MVT::i16)
11354 return false;
11355
Evan Cheng4c26e932010-04-19 19:29:22 +000011356 bool Promote = false;
11357 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011358 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011359 default: break;
11360 case ISD::LOAD: {
11361 LoadSDNode *LD = cast<LoadSDNode>(Op);
11362 // If the non-extending load has a single use and it's not live out, then it
11363 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011364 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11365 Op.hasOneUse()*/) {
11366 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11367 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11368 // The only case where we'd want to promote LOAD (rather then it being
11369 // promoted as an operand is when it's only use is liveout.
11370 if (UI->getOpcode() != ISD::CopyToReg)
11371 return false;
11372 }
11373 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011374 Promote = true;
11375 break;
11376 }
11377 case ISD::SIGN_EXTEND:
11378 case ISD::ZERO_EXTEND:
11379 case ISD::ANY_EXTEND:
11380 Promote = true;
11381 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011382 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011383 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011384 SDValue N0 = Op.getOperand(0);
11385 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011386 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011387 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011388 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011389 break;
11390 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011391 case ISD::ADD:
11392 case ISD::MUL:
11393 case ISD::AND:
11394 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011395 case ISD::XOR:
11396 Commute = true;
11397 // fallthrough
11398 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011399 SDValue N0 = Op.getOperand(0);
11400 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011401 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011402 return false;
11403 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011404 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011405 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011406 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011407 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011408 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011409 }
11410 }
11411
11412 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011413 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011414}
11415
Evan Cheng60c07e12006-07-05 22:17:51 +000011416//===----------------------------------------------------------------------===//
11417// X86 Inline Assembly Support
11418//===----------------------------------------------------------------------===//
11419
Chris Lattnerb8105652009-07-20 17:51:36 +000011420static bool LowerToBSwap(CallInst *CI) {
11421 // FIXME: this should verify that we are targetting a 486 or better. If not,
11422 // we will turn this bswap into something that will be lowered to logical ops
11423 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11424 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000011425
Chris Lattnerb8105652009-07-20 17:51:36 +000011426 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000011427 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011428 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011429 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000011430 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011431
Chris Lattnerb8105652009-07-20 17:51:36 +000011432 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11433 if (!Ty || Ty->getBitWidth() % 16 != 0)
11434 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011435
Chris Lattnerb8105652009-07-20 17:51:36 +000011436 // Okay, we can do this xform, do so now.
11437 const Type *Tys[] = { Ty };
11438 Module *M = CI->getParent()->getParent()->getParent();
11439 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000011440
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011441 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000011442 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000011443
Chris Lattnerb8105652009-07-20 17:51:36 +000011444 CI->replaceAllUsesWith(Op);
11445 CI->eraseFromParent();
11446 return true;
11447}
11448
11449bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11450 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
John Thompson44ab89e2010-10-29 17:29:13 +000011451 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
Chris Lattnerb8105652009-07-20 17:51:36 +000011452
11453 std::string AsmStr = IA->getAsmString();
11454
11455 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011456 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000011457 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000011458
11459 switch (AsmPieces.size()) {
11460 default: return false;
11461 case 1:
11462 AsmStr = AsmPieces[0];
11463 AsmPieces.clear();
11464 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11465
11466 // bswap $0
11467 if (AsmPieces.size() == 2 &&
11468 (AsmPieces[0] == "bswap" ||
11469 AsmPieces[0] == "bswapq" ||
11470 AsmPieces[0] == "bswapl") &&
11471 (AsmPieces[1] == "$0" ||
11472 AsmPieces[1] == "${0:q}")) {
11473 // No need to check constraints, nothing other than the equivalent of
11474 // "=r,0" would be valid here.
11475 return LowerToBSwap(CI);
11476 }
11477 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011478 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011479 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011480 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011481 AsmPieces[1] == "$$8," &&
11482 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011483 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11484 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011485 const std::string &Constraints = IA->getConstraintString();
11486 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011487 std::sort(AsmPieces.begin(), AsmPieces.end());
11488 if (AsmPieces.size() == 4 &&
11489 AsmPieces[0] == "~{cc}" &&
11490 AsmPieces[1] == "~{dirflag}" &&
11491 AsmPieces[2] == "~{flags}" &&
11492 AsmPieces[3] == "~{fpsr}") {
11493 return LowerToBSwap(CI);
11494 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011495 }
11496 break;
11497 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000011498 if (CI->getType()->isIntegerTy(32) &&
11499 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11500 SmallVector<StringRef, 4> Words;
11501 SplitString(AsmPieces[0], Words, " \t,");
11502 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11503 Words[2] == "${0:w}") {
11504 Words.clear();
11505 SplitString(AsmPieces[1], Words, " \t,");
11506 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
11507 Words[2] == "$0") {
11508 Words.clear();
11509 SplitString(AsmPieces[2], Words, " \t,");
11510 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11511 Words[2] == "${0:w}") {
11512 AsmPieces.clear();
11513 const std::string &Constraints = IA->getConstraintString();
11514 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
11515 std::sort(AsmPieces.begin(), AsmPieces.end());
11516 if (AsmPieces.size() == 4 &&
11517 AsmPieces[0] == "~{cc}" &&
11518 AsmPieces[1] == "~{dirflag}" &&
11519 AsmPieces[2] == "~{flags}" &&
11520 AsmPieces[3] == "~{fpsr}") {
11521 return LowerToBSwap(CI);
11522 }
11523 }
11524 }
11525 }
11526 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011527 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011528 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011529 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11530 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11531 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011532 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011533 SplitString(AsmPieces[0], Words, " \t");
11534 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11535 Words.clear();
11536 SplitString(AsmPieces[1], Words, " \t");
11537 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11538 Words.clear();
11539 SplitString(AsmPieces[2], Words, " \t,");
11540 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11541 Words[2] == "%edx") {
11542 return LowerToBSwap(CI);
11543 }
11544 }
11545 }
11546 }
11547 break;
11548 }
11549 return false;
11550}
11551
11552
11553
Chris Lattnerf4dff842006-07-11 02:54:03 +000011554/// getConstraintType - Given a constraint letter, return the type of
11555/// constraint it is for this target.
11556X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011557X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11558 if (Constraint.size() == 1) {
11559 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000011560 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000011561 case 'q':
11562 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000011563 case 'f':
11564 case 't':
11565 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011566 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000011567 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000011568 case 'Y':
11569 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000011570 case 'a':
11571 case 'b':
11572 case 'c':
11573 case 'd':
11574 case 'S':
11575 case 'D':
11576 case 'A':
11577 return C_Register;
11578 case 'I':
11579 case 'J':
11580 case 'K':
11581 case 'L':
11582 case 'M':
11583 case 'N':
11584 case 'G':
11585 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000011586 case 'e':
11587 case 'Z':
11588 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011589 default:
11590 break;
11591 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011592 }
Chris Lattner4234f572007-03-25 02:14:49 +000011593 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011594}
11595
John Thompson44ab89e2010-10-29 17:29:13 +000011596/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000011597/// This object must already have been set up with the operand type
11598/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000011599TargetLowering::ConstraintWeight
11600 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000011601 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000011602 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011603 Value *CallOperandVal = info.CallOperandVal;
11604 // If we don't have a value, we can't do a match,
11605 // but allow it at the lowest weight.
11606 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000011607 return CW_Default;
11608 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000011609 // Look at the constraint type.
11610 switch (*constraint) {
11611 default:
John Thompson44ab89e2010-10-29 17:29:13 +000011612 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11613 case 'R':
11614 case 'q':
11615 case 'Q':
11616 case 'a':
11617 case 'b':
11618 case 'c':
11619 case 'd':
11620 case 'S':
11621 case 'D':
11622 case 'A':
11623 if (CallOperandVal->getType()->isIntegerTy())
11624 weight = CW_SpecificReg;
11625 break;
11626 case 'f':
11627 case 't':
11628 case 'u':
11629 if (type->isFloatingPointTy())
11630 weight = CW_SpecificReg;
11631 break;
11632 case 'y':
11633 if (type->isX86_MMXTy() && !DisableMMX && Subtarget->hasMMX())
11634 weight = CW_SpecificReg;
11635 break;
11636 case 'x':
11637 case 'Y':
11638 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1())
11639 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011640 break;
11641 case 'I':
11642 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11643 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000011644 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011645 }
11646 break;
John Thompson44ab89e2010-10-29 17:29:13 +000011647 case 'J':
11648 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11649 if (C->getZExtValue() <= 63)
11650 weight = CW_Constant;
11651 }
11652 break;
11653 case 'K':
11654 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11655 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
11656 weight = CW_Constant;
11657 }
11658 break;
11659 case 'L':
11660 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11661 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
11662 weight = CW_Constant;
11663 }
11664 break;
11665 case 'M':
11666 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11667 if (C->getZExtValue() <= 3)
11668 weight = CW_Constant;
11669 }
11670 break;
11671 case 'N':
11672 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11673 if (C->getZExtValue() <= 0xff)
11674 weight = CW_Constant;
11675 }
11676 break;
11677 case 'G':
11678 case 'C':
11679 if (dyn_cast<ConstantFP>(CallOperandVal)) {
11680 weight = CW_Constant;
11681 }
11682 break;
11683 case 'e':
11684 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11685 if ((C->getSExtValue() >= -0x80000000LL) &&
11686 (C->getSExtValue() <= 0x7fffffffLL))
11687 weight = CW_Constant;
11688 }
11689 break;
11690 case 'Z':
11691 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11692 if (C->getZExtValue() <= 0xffffffff)
11693 weight = CW_Constant;
11694 }
11695 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011696 }
11697 return weight;
11698}
11699
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011700/// LowerXConstraint - try to replace an X constraint, which matches anything,
11701/// with another that has more specific requirements based on the type of the
11702/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000011703const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000011704LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000011705 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
11706 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000011707 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011708 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000011709 return "Y";
11710 if (Subtarget->hasSSE1())
11711 return "x";
11712 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011713
Chris Lattner5e764232008-04-26 23:02:14 +000011714 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011715}
11716
Chris Lattner48884cd2007-08-25 00:47:38 +000011717/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11718/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000011719void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000011720 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000011721 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000011722 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011723 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000011724
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011725 switch (Constraint) {
11726 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000011727 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000011728 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011729 if (C->getZExtValue() <= 31) {
11730 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011731 break;
11732 }
Devang Patel84f7fd22007-03-17 00:13:28 +000011733 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011734 return;
Evan Cheng364091e2008-09-22 23:57:37 +000011735 case 'J':
11736 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011737 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000011738 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11739 break;
11740 }
11741 }
11742 return;
11743 case 'K':
11744 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011745 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000011746 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11747 break;
11748 }
11749 }
11750 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000011751 case 'N':
11752 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011753 if (C->getZExtValue() <= 255) {
11754 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011755 break;
11756 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000011757 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011758 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011759 case 'e': {
11760 // 32-bit signed value
11761 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011762 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11763 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011764 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011765 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000011766 break;
11767 }
11768 // FIXME gcc accepts some relocatable values here too, but only in certain
11769 // memory models; it's complicated.
11770 }
11771 return;
11772 }
11773 case 'Z': {
11774 // 32-bit unsigned value
11775 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011776 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11777 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011778 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11779 break;
11780 }
11781 }
11782 // FIXME gcc accepts some relocatable values here too, but only in certain
11783 // memory models; it's complicated.
11784 return;
11785 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011786 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011787 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011788 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011789 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011790 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011791 break;
11792 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011793
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011794 // In any sort of PIC mode addresses need to be computed at runtime by
11795 // adding in a register or some sort of table lookup. These can't
11796 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011797 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011798 return;
11799
Chris Lattnerdc43a882007-05-03 16:52:29 +000011800 // If we are in non-pic codegen mode, we allow the address of a global (with
11801 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011802 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011803 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011804
Chris Lattner49921962009-05-08 18:23:14 +000011805 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11806 while (1) {
11807 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11808 Offset += GA->getOffset();
11809 break;
11810 } else if (Op.getOpcode() == ISD::ADD) {
11811 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11812 Offset += C->getZExtValue();
11813 Op = Op.getOperand(0);
11814 continue;
11815 }
11816 } else if (Op.getOpcode() == ISD::SUB) {
11817 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11818 Offset += -C->getZExtValue();
11819 Op = Op.getOperand(0);
11820 continue;
11821 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011822 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011823
Chris Lattner49921962009-05-08 18:23:14 +000011824 // Otherwise, this isn't something we can handle, reject it.
11825 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011826 }
Eric Christopherfd179292009-08-27 18:07:15 +000011827
Dan Gohman46510a72010-04-15 01:51:59 +000011828 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011829 // If we require an extra load to get this address, as in PIC mode, we
11830 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011831 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11832 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011833 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011834
Devang Patel0d881da2010-07-06 22:08:15 +000011835 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11836 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011837 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011838 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011839 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011840
Gabor Greifba36cb52008-08-28 21:40:38 +000011841 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011842 Ops.push_back(Result);
11843 return;
11844 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011845 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011846}
11847
Chris Lattner259e97c2006-01-31 19:43:35 +000011848std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011849getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011850 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011851 if (Constraint.size() == 1) {
11852 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011853 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011854 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011855 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11856 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011857 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011858 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11859 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11860 X86::R10D,X86::R11D,X86::R12D,
11861 X86::R13D,X86::R14D,X86::R15D,
11862 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011863 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011864 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11865 X86::SI, X86::DI, X86::R8W,X86::R9W,
11866 X86::R10W,X86::R11W,X86::R12W,
11867 X86::R13W,X86::R14W,X86::R15W,
11868 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011869 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011870 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11871 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11872 X86::R10B,X86::R11B,X86::R12B,
11873 X86::R13B,X86::R14B,X86::R15B,
11874 X86::BPL, X86::SPL, 0);
11875
Owen Anderson825b72b2009-08-11 20:47:22 +000011876 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011877 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11878 X86::RSI, X86::RDI, X86::R8, X86::R9,
11879 X86::R10, X86::R11, X86::R12,
11880 X86::R13, X86::R14, X86::R15,
11881 X86::RBP, X86::RSP, 0);
11882
11883 break;
11884 }
Eric Christopherfd179292009-08-27 18:07:15 +000011885 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011886 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011887 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011888 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011889 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011890 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011891 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011892 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011893 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011894 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11895 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011896 }
11897 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011898
Chris Lattner1efa40f2006-02-22 00:56:39 +000011899 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011900}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011901
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011902std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011903X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011904 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011905 // First, see if this is a constraint that directly corresponds to an LLVM
11906 // register class.
11907 if (Constraint.size() == 1) {
11908 // GCC Constraint Letters
11909 switch (Constraint[0]) {
11910 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011911 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011912 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011913 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011914 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011915 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011916 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011917 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011918 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011919 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011920 case 'R': // LEGACY_REGS
11921 if (VT == MVT::i8)
11922 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11923 if (VT == MVT::i16)
11924 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11925 if (VT == MVT::i32 || !Subtarget->is64Bit())
11926 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11927 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011928 case 'f': // FP Stack registers.
11929 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11930 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011931 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011932 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011933 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011934 return std::make_pair(0U, X86::RFP64RegisterClass);
11935 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011936 case 'y': // MMX_REGS if MMX allowed.
11937 if (!Subtarget->hasMMX()) break;
11938 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011939 case 'Y': // SSE_REGS if SSE2 allowed
11940 if (!Subtarget->hasSSE2()) break;
11941 // FALL THROUGH.
11942 case 'x': // SSE_REGS if SSE1 allowed
11943 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011944
Owen Anderson825b72b2009-08-11 20:47:22 +000011945 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011946 default: break;
11947 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011948 case MVT::f32:
11949 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011950 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011951 case MVT::f64:
11952 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011953 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011954 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011955 case MVT::v16i8:
11956 case MVT::v8i16:
11957 case MVT::v4i32:
11958 case MVT::v2i64:
11959 case MVT::v4f32:
11960 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011961 return std::make_pair(0U, X86::VR128RegisterClass);
11962 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011963 break;
11964 }
11965 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011966
Chris Lattnerf76d1802006-07-31 23:26:50 +000011967 // Use the default implementation in TargetLowering to convert the register
11968 // constraint into a member of a register class.
11969 std::pair<unsigned, const TargetRegisterClass*> Res;
11970 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011971
11972 // Not found as a standard register?
11973 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011974 // Map st(0) -> st(7) -> ST0
11975 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11976 tolower(Constraint[1]) == 's' &&
11977 tolower(Constraint[2]) == 't' &&
11978 Constraint[3] == '(' &&
11979 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11980 Constraint[5] == ')' &&
11981 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011982
Chris Lattner56d77c72009-09-13 22:41:48 +000011983 Res.first = X86::ST0+Constraint[4]-'0';
11984 Res.second = X86::RFP80RegisterClass;
11985 return Res;
11986 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011987
Chris Lattner56d77c72009-09-13 22:41:48 +000011988 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011989 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011990 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011991 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011992 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011993 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011994
11995 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011996 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011997 Res.first = X86::EFLAGS;
11998 Res.second = X86::CCRRegisterClass;
11999 return Res;
12000 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000012001
Dale Johannesen330169f2008-11-13 21:52:36 +000012002 // 'A' means EAX + EDX.
12003 if (Constraint == "A") {
12004 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000012005 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000012006 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000012007 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000012008 return Res;
12009 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012010
Chris Lattnerf76d1802006-07-31 23:26:50 +000012011 // Otherwise, check to see if this is a register class of the wrong value
12012 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
12013 // turn into {ax},{dx}.
12014 if (Res.second->hasType(VT))
12015 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012016
Chris Lattnerf76d1802006-07-31 23:26:50 +000012017 // All of the single-register GCC register classes map their values onto
12018 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
12019 // really want an 8-bit or 32-bit register, map to the appropriate register
12020 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000012021 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012022 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012023 unsigned DestReg = 0;
12024 switch (Res.first) {
12025 default: break;
12026 case X86::AX: DestReg = X86::AL; break;
12027 case X86::DX: DestReg = X86::DL; break;
12028 case X86::CX: DestReg = X86::CL; break;
12029 case X86::BX: DestReg = X86::BL; break;
12030 }
12031 if (DestReg) {
12032 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012033 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012034 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012035 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012036 unsigned DestReg = 0;
12037 switch (Res.first) {
12038 default: break;
12039 case X86::AX: DestReg = X86::EAX; break;
12040 case X86::DX: DestReg = X86::EDX; break;
12041 case X86::CX: DestReg = X86::ECX; break;
12042 case X86::BX: DestReg = X86::EBX; break;
12043 case X86::SI: DestReg = X86::ESI; break;
12044 case X86::DI: DestReg = X86::EDI; break;
12045 case X86::BP: DestReg = X86::EBP; break;
12046 case X86::SP: DestReg = X86::ESP; break;
12047 }
12048 if (DestReg) {
12049 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012050 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012051 }
Owen Anderson825b72b2009-08-11 20:47:22 +000012052 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000012053 unsigned DestReg = 0;
12054 switch (Res.first) {
12055 default: break;
12056 case X86::AX: DestReg = X86::RAX; break;
12057 case X86::DX: DestReg = X86::RDX; break;
12058 case X86::CX: DestReg = X86::RCX; break;
12059 case X86::BX: DestReg = X86::RBX; break;
12060 case X86::SI: DestReg = X86::RSI; break;
12061 case X86::DI: DestReg = X86::RDI; break;
12062 case X86::BP: DestReg = X86::RBP; break;
12063 case X86::SP: DestReg = X86::RSP; break;
12064 }
12065 if (DestReg) {
12066 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012067 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012068 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012069 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012070 } else if (Res.second == X86::FR32RegisterClass ||
12071 Res.second == X86::FR64RegisterClass ||
12072 Res.second == X86::VR128RegisterClass) {
12073 // Handle references to XMM physical registers that got mapped into the
12074 // wrong class. This can happen with constraints like {xmm0} where the
12075 // target independent register mapper will just pick the first match it can
12076 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012077 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012078 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012079 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012080 Res.second = X86::FR64RegisterClass;
12081 else if (X86::VR128RegisterClass->hasType(VT))
12082 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012083 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012084
Chris Lattnerf76d1802006-07-31 23:26:50 +000012085 return Res;
12086}