blob: a3cd0359a5ee9957170745956734da8a47e8275d [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019#include "X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000047#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000054using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055
Evan Chengb1712452010-01-27 06:25:16 +000056STATISTIC(NumTailCalls, "Number of tail calls");
57
Mon P Wang3c81d352008-11-23 04:37:22 +000058static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000059DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000060
Evan Cheng10e86422008-04-25 19:11:04 +000061// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000062static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000063 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000064
Chris Lattnerf0144122009-07-28 03:13:23 +000065static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Michael J. Spencerec38de22010-10-10 22:04:20 +000066
Eric Christopher62f35a22010-07-05 19:26:33 +000067 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Michael J. Spencerec38de22010-10-10 22:04:20 +000068
Eric Christopher62f35a22010-07-05 19:26:33 +000069 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
70 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000071 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000072 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
73 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000074 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000075 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000076 return new TargetLoweringObjectFileCOFF();
Michael J. Spencerec38de22010-10-10 22:04:20 +000077 }
Eric Christopher62f35a22010-07-05 19:26:33 +000078 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000079}
80
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000081X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000082 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000083 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000084 X86ScalarSSEf64 = Subtarget->hasSSE2();
85 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000086 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000089 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000090
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 // Set up the TargetLowering object.
92
93 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000096 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000097 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000098
Michael J. Spencer92bf38c2010-10-10 23:11:06 +000099 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000100 // Setup Windows compiler runtime calls.
101 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000102 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
103 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000104 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000105 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000106 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000107 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
108 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000109 }
110
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000112 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 setUseUnderscoreSetJmp(false);
114 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000115 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000116 // MS runtime is weird: it exports _setjmp, but longjmp!
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(false);
119 } else {
120 setUseUnderscoreSetJmp(true);
121 setUseUnderscoreLongJmp(true);
122 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000123
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000124 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000126 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000128 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000130
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000132
Scott Michelfdc40a02009-02-17 22:15:04 +0000133 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000135 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000159 // We have an algorithm for SSE2->double, and we turn this into a
160 // 64-bit FILD followed by conditional FADD for other targets.
161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000162 // We have an algorithm for SSE2, and we turn this into a 64-bit
163 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000164 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000165 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
168 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171
Devang Patel6a784892009-06-05 18:48:29 +0000172 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000173 // SSE has no i16 to fp conversion, only i32
174 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000178 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000181 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000182 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
184 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000185 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000186
Dale Johannesen73328d12007-09-19 23:55:34 +0000187 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
188 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
190 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000191
Evan Cheng02568ff2006-01-30 22:13:22 +0000192 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
193 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
195 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000196
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000197 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000199 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000201 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
203 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000204 }
205
206 // Handle FP_TO_UINT by promoting the destination to a larger signed
207 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
209 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000211
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000215 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000216 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 // Expand FP_TO_UINT into a select.
218 // FIXME: We would like to use a Custom expander here eventually to do
219 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000222 // With SSE3 we can use fisttpll to convert to a signed i64; without
223 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000225 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226
Chris Lattner399610a2006-12-05 18:22:22 +0000227 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000228 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
230 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000231 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000232 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000233 // Without SSE, i64->f64 goes through memory.
234 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000235 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000236 }
Chris Lattner21f66852005-12-23 05:15:23 +0000237
Dan Gohmanb00ee212008-02-18 19:34:53 +0000238 // Scalar integer divide and remainder are lowered to use operations that
239 // produce two results, to match the available instructions. This exposes
240 // the two-result form to trivial CSE, which is able to combine x/y and x%y
241 // into a single instruction.
242 //
243 // Scalar integer multiply-high is also lowered to use two-result
244 // operations, to match the available instructions. However, plain multiply
245 // (low) operations are left as Legal, as there are single-result
246 // instructions for this in x86. Using the two-result multiply instructions
247 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
252 setOperationAction(ISD::SREM , MVT::i8 , Expand);
253 setOperationAction(ISD::UREM , MVT::i8 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
258 setOperationAction(ISD::SREM , MVT::i16 , Expand);
259 setOperationAction(ISD::UREM , MVT::i16 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
264 setOperationAction(ISD::SREM , MVT::i32 , Expand);
265 setOperationAction(ISD::UREM , MVT::i32 , Expand);
266 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
267 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
268 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
269 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
270 setOperationAction(ISD::SREM , MVT::i64 , Expand);
271 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
274 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
275 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
276 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000277 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
279 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
280 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
281 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
282 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
283 setOperationAction(ISD::FREM , MVT::f32 , Expand);
284 setOperationAction(ISD::FREM , MVT::f64 , Expand);
285 setOperationAction(ISD::FREM , MVT::f80 , Expand);
286 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
291 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
295 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
296 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000297 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
299 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
300 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 }
302
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
304 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000305
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000308 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000309 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000310 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
312 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
315 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000316 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
318 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
319 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
320 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
323 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000326
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000327 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
329 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
330 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
331 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000332 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
334 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000335 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
338 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
339 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
340 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000341 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000342 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000343 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000352
Evan Chengd2cde682008-03-10 19:38:10 +0000353 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000355
Eric Christopher9a9d2752010-07-22 02:48:34 +0000356 // We may not have a libcall for MEMBARRIER so we should lower this.
357 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000358
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000359 // On X86 and X86-64, atomic operations are lowered to locked instructions.
360 // Locked instructions, in turn, have implicit fence semantics (all memory
361 // operations are flushed before issuing the locked instruction, and they
362 // are not buffered), so we can fold away the common pattern of
363 // fence-atomic-fence.
364 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000427 if (Subtarget->isTargetCygMing() || Subtarget->isTargetWindows())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000626 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000627 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628 }
629
Dale Johannesen0488fb62010-09-30 23:57:10 +0000630 // MMX-sized vectors (other than x86mmx) are expected to be expanded
631 // into smaller operations.
632 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
633 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
634 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
635 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
636 setOperationAction(ISD::AND, MVT::v8i8, Expand);
637 setOperationAction(ISD::AND, MVT::v4i16, Expand);
638 setOperationAction(ISD::AND, MVT::v2i32, Expand);
639 setOperationAction(ISD::AND, MVT::v1i64, Expand);
640 setOperationAction(ISD::OR, MVT::v8i8, Expand);
641 setOperationAction(ISD::OR, MVT::v4i16, Expand);
642 setOperationAction(ISD::OR, MVT::v2i32, Expand);
643 setOperationAction(ISD::OR, MVT::v1i64, Expand);
644 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
645 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
646 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
647 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
650 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
651 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
652 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
653 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
654 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
655 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
656 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
657 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Expand);
658 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Expand);
659 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Expand);
660 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Expand);
661
Evan Cheng92722532009-03-26 23:06:32 +0000662 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
668 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
669 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
670 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
671 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
675 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
676 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677 }
678
Evan Cheng92722532009-03-26 23:06:32 +0000679 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000681
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000682 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
683 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
685 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
686 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
690 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
691 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
692 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
693 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
694 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
695 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
696 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
697 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
698 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
699 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
700 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
701 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
702 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
703 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
704 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
707 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
708 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000710
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
712 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
714 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000716
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000717 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
718 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
719 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
720 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
721 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
722
Evan Cheng2c3ae372006-04-12 21:21:57 +0000723 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
725 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000726 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000727 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000728 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000729 // Do not attempt to custom lower non-128-bit vectors
730 if (!VT.is128BitVector())
731 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 setOperationAction(ISD::BUILD_VECTOR,
733 VT.getSimpleVT().SimpleTy, Custom);
734 setOperationAction(ISD::VECTOR_SHUFFLE,
735 VT.getSimpleVT().SimpleTy, Custom);
736 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
737 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000739
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
741 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
742 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
743 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
744 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
745 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000746
Nate Begemancdd1eec2008-02-12 22:51:28 +0000747 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
749 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000750 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000752 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
754 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000755 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000756
757 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000758 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000759 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000760
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000765 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000767 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000769 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000771 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000772
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000774
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
777 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
778 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
779 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
782 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000783 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000784
Nate Begeman14d12ca2008-02-11 04:19:36 +0000785 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000786 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
787 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
788 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
789 setOperationAction(ISD::FRINT, MVT::f32, Legal);
790 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
791 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
792 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
793 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
794 setOperationAction(ISD::FRINT, MVT::f64, Legal);
795 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
796
Nate Begeman14d12ca2008-02-11 04:19:36 +0000797 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000799
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000800 // Can turn SHL into an integer multiply.
801 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000802 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000803
Nate Begeman14d12ca2008-02-11 04:19:36 +0000804 // i8 and i16 vectors are custom , because the source register and source
805 // source memory operand types are not the same width. f32 vectors are
806 // custom since the immediate controlling the insert encodes additional
807 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
809 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
810 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
811 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000812
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
814 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000817
818 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000821 }
822 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823
Nate Begeman30a0de92008-07-17 16:51:19 +0000824 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000826 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000827
David Greene9b9838d2009-06-29 16:47:10 +0000828 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
830 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
831 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
832 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000833 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000834
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
836 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
837 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
838 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
839 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
840 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
841 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
842 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
843 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
844 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000845 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
847 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
848 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
849 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000850
851 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
853 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
854 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
855 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
856 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
857 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
858 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
859 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
860 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
861 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
862 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
863 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
864 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
865 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
868 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
869 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
870 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
873 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
874 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
875 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
876 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
879 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
880 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
881 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
882 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
883 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000884
885#if 0
886 // Not sure we want to do this since there are no 256-bit integer
887 // operations in AVX
888
889 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
890 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
892 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000893
894 // Do not attempt to custom lower non-power-of-2 vectors
895 if (!isPowerOf2_32(VT.getVectorNumElements()))
896 continue;
897
898 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
899 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
900 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
901 }
902
903 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000906 }
David Greene9b9838d2009-06-29 16:47:10 +0000907#endif
908
909#if 0
910 // Not sure we want to do this since there are no 256-bit integer
911 // operations in AVX
912
913 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
914 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
916 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000917
918 if (!VT.is256BitVector()) {
919 continue;
920 }
921 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000923 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000925 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000927 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000929 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 }
932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000934#endif
935 }
936
Evan Cheng6be2c582006-04-05 23:38:46 +0000937 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000939
Bill Wendling74c37652008-12-09 22:08:41 +0000940 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000946
Eli Friedman962f5492010-06-02 19:35:46 +0000947 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
948 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000949 //
Eli Friedman962f5492010-06-02 19:35:46 +0000950 // FIXME: We really should do custom legalization for addition and
951 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
952 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000953 if (Subtarget->is64Bit()) {
954 setOperationAction(ISD::SADDO, MVT::i64, Custom);
955 setOperationAction(ISD::UADDO, MVT::i64, Custom);
956 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
957 setOperationAction(ISD::USUBO, MVT::i64, Custom);
958 setOperationAction(ISD::SMULO, MVT::i64, Custom);
959 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000960
Evan Chengd54f2d52009-03-31 19:38:51 +0000961 if (!Subtarget->is64Bit()) {
962 // These libcalls are not available in 32-bit.
963 setLibcallName(RTLIB::SHL_I128, 0);
964 setLibcallName(RTLIB::SRL_I128, 0);
965 setLibcallName(RTLIB::SRA_I128, 0);
966 }
967
Evan Cheng206ee9d2006-07-07 08:33:52 +0000968 // We have target-specific dag combine patterns for the following nodes:
969 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000970 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000971 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000972 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000973 setTargetDAGCombine(ISD::SHL);
974 setTargetDAGCombine(ISD::SRA);
975 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000976 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000977 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +0000978 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000979 if (Subtarget->is64Bit())
980 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000981
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000982 computeRegisterProperties();
983
Evan Cheng87ed7162006-02-14 08:25:08 +0000984 // FIXME: These should be based on subtarget info. Plus, the values should
985 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000986 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +0000987 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +0000988 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000989 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000990 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000991}
992
Scott Michel5b8f82e2008-03-10 15:42:14 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
995 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000996}
997
998
Evan Cheng29286502008-01-23 23:17:41 +0000999/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1000/// the desired ByVal argument alignment.
1001static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1002 if (MaxAlign == 16)
1003 return;
1004 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1005 if (VTy->getBitWidth() == 128)
1006 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001007 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1008 unsigned EltAlign = 0;
1009 getMaxByValAlign(ATy->getElementType(), EltAlign);
1010 if (EltAlign > MaxAlign)
1011 MaxAlign = EltAlign;
1012 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1013 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1014 unsigned EltAlign = 0;
1015 getMaxByValAlign(STy->getElementType(i), EltAlign);
1016 if (EltAlign > MaxAlign)
1017 MaxAlign = EltAlign;
1018 if (MaxAlign == 16)
1019 break;
1020 }
1021 }
1022 return;
1023}
1024
1025/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1026/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001027/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1028/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001029unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001030 if (Subtarget->is64Bit()) {
1031 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001032 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001033 if (TyAlign > 8)
1034 return TyAlign;
1035 return 8;
1036 }
1037
Evan Cheng29286502008-01-23 23:17:41 +00001038 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001039 if (Subtarget->hasSSE1())
1040 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001041 return Align;
1042}
Chris Lattner2b02a442007-02-25 08:29:00 +00001043
Evan Chengf0df0312008-05-15 08:39:06 +00001044/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001045/// and store operations as a result of memset, memcpy, and memmove
1046/// lowering. If DstAlign is zero that means it's safe to destination
1047/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1048/// means there isn't a need to check it against alignment requirement,
1049/// probably because the source does not need to be loaded. If
1050/// 'NonScalarIntSafe' is true, that means it's safe to return a
1051/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1052/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1053/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001054/// It returns EVT::Other if the type should be determined using generic
1055/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001056EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001057X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1058 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001059 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001060 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001061 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001062 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1063 // linux. This is because the stack realignment code can't handle certain
1064 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001065 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001066 if (NonScalarIntSafe &&
1067 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001068 if (Size >= 16 &&
1069 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001070 ((DstAlign == 0 || DstAlign >= 16) &&
1071 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001072 Subtarget->getStackAlignment() >= 16) {
1073 if (Subtarget->hasSSE2())
1074 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001075 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001076 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001077 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001078 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001079 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001080 Subtarget->hasSSE2()) {
1081 // Do not use f64 to lower memcpy if source is string constant. It's
1082 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001083 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001084 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 }
Evan Chengf0df0312008-05-15 08:39:06 +00001086 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 return MVT::i64;
1088 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001089}
1090
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001091/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1092/// current function. The returned value is a member of the
1093/// MachineJumpTableInfo::JTEntryKind enum.
1094unsigned X86TargetLowering::getJumpTableEncoding() const {
1095 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1096 // symbol.
1097 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1098 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001099 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101 // Otherwise, use the normal jump table encoding heuristics.
1102 return TargetLowering::getJumpTableEncoding();
1103}
1104
Chris Lattnerc64daab2010-01-26 05:02:42 +00001105const MCExpr *
1106X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1107 const MachineBasicBlock *MBB,
1108 unsigned uid,MCContext &Ctx) const{
1109 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1110 Subtarget->isPICStyleGOT());
1111 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1112 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001113 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1114 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001115}
1116
Evan Chengcc415862007-11-09 01:32:10 +00001117/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1118/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001119SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001120 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001121 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001122 // This doesn't have DebugLoc associated with it, but is not really the
1123 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001124 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001125 return Table;
1126}
1127
Chris Lattner589c6f62010-01-26 06:28:43 +00001128/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1129/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1130/// MCExpr.
1131const MCExpr *X86TargetLowering::
1132getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1133 MCContext &Ctx) const {
1134 // X86-64 uses RIP relative addressing based on the jump table label.
1135 if (Subtarget->isPICStyleRIPRel())
1136 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1137
1138 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001139 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001140}
1141
Bill Wendlingb4202b82009-07-01 18:50:55 +00001142/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001143unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001144 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001145}
1146
Evan Chengdee81012010-07-26 21:50:05 +00001147std::pair<const TargetRegisterClass*, uint8_t>
1148X86TargetLowering::findRepresentativeClass(EVT VT) const{
1149 const TargetRegisterClass *RRC = 0;
1150 uint8_t Cost = 1;
1151 switch (VT.getSimpleVT().SimpleTy) {
1152 default:
1153 return TargetLowering::findRepresentativeClass(VT);
1154 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1155 RRC = (Subtarget->is64Bit()
1156 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1157 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001158 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001159 RRC = X86::VR64RegisterClass;
1160 break;
1161 case MVT::f32: case MVT::f64:
1162 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1163 case MVT::v4f32: case MVT::v2f64:
1164 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1165 case MVT::v4f64:
1166 RRC = X86::VR128RegisterClass;
1167 break;
1168 }
1169 return std::make_pair(RRC, Cost);
1170}
1171
Evan Cheng70017e42010-07-24 00:39:05 +00001172unsigned
1173X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1174 MachineFunction &MF) const {
1175 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1176 switch (RC->getID()) {
1177 default:
1178 return 0;
1179 case X86::GR32RegClassID:
1180 return 4 - FPDiff;
1181 case X86::GR64RegClassID:
1182 return 8 - FPDiff;
1183 case X86::VR128RegClassID:
1184 return Subtarget->is64Bit() ? 10 : 4;
1185 case X86::VR64RegClassID:
1186 return 4;
1187 }
1188}
1189
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001190bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1191 unsigned &Offset) const {
1192 if (!Subtarget->isTargetLinux())
1193 return false;
1194
1195 if (Subtarget->is64Bit()) {
1196 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1197 Offset = 0x28;
1198 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1199 AddressSpace = 256;
1200 else
1201 AddressSpace = 257;
1202 } else {
1203 // %gs:0x14 on i386
1204 Offset = 0x14;
1205 AddressSpace = 256;
1206 }
1207 return true;
1208}
1209
1210
Chris Lattner2b02a442007-02-25 08:29:00 +00001211//===----------------------------------------------------------------------===//
1212// Return Value Calling Convention Implementation
1213//===----------------------------------------------------------------------===//
1214
Chris Lattner59ed56b2007-02-28 04:55:35 +00001215#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001216
Michael J. Spencerec38de22010-10-10 22:04:20 +00001217bool
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001218X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001219 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001220 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001221 SmallVector<CCValAssign, 16> RVLocs;
1222 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001223 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001224 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001225}
1226
Dan Gohman98ca4f22009-08-05 01:29:28 +00001227SDValue
1228X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001229 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001231 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001232 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001233 MachineFunction &MF = DAG.getMachineFunction();
1234 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001235
Chris Lattner9774c912007-02-27 05:28:59 +00001236 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001237 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1238 RVLocs, *DAG.getContext());
1239 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001240
Evan Chengdcea1632010-02-04 02:40:39 +00001241 // Add the regs to the liveout set for the function.
1242 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1243 for (unsigned i = 0; i != RVLocs.size(); ++i)
1244 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1245 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001246
Dan Gohman475871a2008-07-27 21:46:04 +00001247 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001248
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001250 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1251 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001252 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1253 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001254
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001255 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001256 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1257 CCValAssign &VA = RVLocs[i];
1258 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001259 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001260 EVT ValVT = ValToCopy.getValueType();
1261
Dale Johannesenc4510512010-09-24 19:05:48 +00001262 // If this is x86-64, and we disabled SSE, we can't return FP values,
1263 // or SSE or MMX vectors.
1264 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1265 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
1266 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001267 report_fatal_error("SSE register return with SSE disabled");
1268 }
1269 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1270 // llvm-gcc has never done it right and no one has noticed, so this
1271 // should be OK for now.
1272 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001273 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001274 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001275
Chris Lattner447ff682008-03-11 03:23:40 +00001276 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1277 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001278 if (VA.getLocReg() == X86::ST0 ||
1279 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001280 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1281 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001282 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001284 RetOps.push_back(ValToCopy);
1285 // Don't emit a copytoreg.
1286 continue;
1287 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001288
Evan Cheng242b38b2009-02-23 09:03:22 +00001289 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1290 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001291 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001292 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001293 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001294 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001295 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1296 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001297 // If we don't have SSE2 available, convert to v4f32 so the generated
1298 // register is legal.
1299 if (!Subtarget->hasSSE2())
1300 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1301 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001302 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001303 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001304
Dale Johannesendd64c412009-02-04 00:33:20 +00001305 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001306 Flag = Chain.getValue(1);
1307 }
Dan Gohman61a92132008-04-21 23:59:07 +00001308
1309 // The x86-64 ABI for returning structs by value requires that we copy
1310 // the sret argument into %rax for the return. We saved the argument into
1311 // a virtual register in the entry block, so now we copy the value out
1312 // and into %rax.
1313 if (Subtarget->is64Bit() &&
1314 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1315 MachineFunction &MF = DAG.getMachineFunction();
1316 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1317 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001318 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001319 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001320 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001321
Dale Johannesendd64c412009-02-04 00:33:20 +00001322 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001323 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001324
1325 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001326 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001327 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Chris Lattner447ff682008-03-11 03:23:40 +00001329 RetOps[0] = Chain; // Update chain.
1330
1331 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001332 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001333 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001334
1335 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001337}
1338
Dan Gohman98ca4f22009-08-05 01:29:28 +00001339/// LowerCallResult - Lower the result values of a call into the
1340/// appropriate copies out of appropriate physical registers.
1341///
1342SDValue
1343X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001344 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 const SmallVectorImpl<ISD::InputArg> &Ins,
1346 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001347 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001348
Chris Lattnere32bbf62007-02-28 07:09:55 +00001349 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001350 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001351 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001353 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001355
Chris Lattner3085e152007-02-25 08:59:22 +00001356 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001357 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001358 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001359 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001360
Torok Edwin3f142c32009-02-01 18:15:56 +00001361 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001362 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001364 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001365 }
1366
Evan Cheng79fb3b42009-02-20 20:43:02 +00001367 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001368
1369 // If this is a call to a function that returns an fp value on the floating
1370 // point stack, we must guarantee the the value is popped from the stack, so
1371 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1372 // if the return value is not used. We use the FpGET_ST0 instructions
1373 // instead.
1374 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1375 // If we prefer to use the value in xmm registers, copy it out as f80 and
1376 // use a truncate to move it from fp stack reg to xmm reg.
1377 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1378 bool isST0 = VA.getLocReg() == X86::ST0;
1379 unsigned Opc = 0;
1380 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1381 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1382 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1383 SDValue Ops[] = { Chain, InFlag };
1384 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1385 Ops, 2), 1);
1386 Val = Chain.getValue(0);
1387
1388 // Round the f80 to the right size, which also moves it to the appropriate
1389 // xmm register.
1390 if (CopyVT != VA.getValVT())
1391 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1392 // This truncation won't change the value.
1393 DAG.getIntPtrConstant(1));
1394 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001395 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1396 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1397 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001398 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001399 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001400 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1401 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001402 } else {
1403 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001404 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001405 Val = Chain.getValue(0);
1406 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001407 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1408 } else {
1409 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1410 CopyVT, InFlag).getValue(1);
1411 Val = Chain.getValue(0);
1412 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001413 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001415 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001416
Dan Gohman98ca4f22009-08-05 01:29:28 +00001417 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001418}
1419
1420
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001421//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001422// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001423//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001424// StdCall calling convention seems to be standard for many Windows' API
1425// routines and around. It differs from C calling convention just a little:
1426// callee should clean up the stack, not caller. Symbols should be also
1427// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001428// For info on fast calling convention see Fast Calling Convention (tail call)
1429// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001430
Dan Gohman98ca4f22009-08-05 01:29:28 +00001431/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001432/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001433static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1434 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001435 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001438}
1439
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001440/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001441/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001442static bool
1443ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1444 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001445 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001446
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001448}
1449
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001450/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1451/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001452/// the specific parameter attribute. The copy will be passed as a byval
1453/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001454static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001455CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001456 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1457 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001458 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001459
Dale Johannesendd64c412009-02-04 00:33:20 +00001460 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001461 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001462 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001463}
1464
Chris Lattner29689432010-03-11 00:22:57 +00001465/// IsTailCallConvention - Return true if the calling convention is one that
1466/// supports tail call optimization.
1467static bool IsTailCallConvention(CallingConv::ID CC) {
1468 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1469}
1470
Evan Cheng0c439eb2010-01-27 00:07:07 +00001471/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1472/// a tailcall target by changing its ABI.
1473static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001474 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001475}
1476
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477SDValue
1478X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001479 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 const SmallVectorImpl<ISD::InputArg> &Ins,
1481 DebugLoc dl, SelectionDAG &DAG,
1482 const CCValAssign &VA,
1483 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001484 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001485 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001487 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001488 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001489 EVT ValVT;
1490
1491 // If value is passed by pointer we have address passed instead of the value
1492 // itself.
1493 if (VA.getLocInfo() == CCValAssign::Indirect)
1494 ValVT = VA.getLocVT();
1495 else
1496 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001497
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001498 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001499 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001500 // In case of tail call optimization mark all arguments mutable. Since they
1501 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001502 if (Flags.isByVal()) {
1503 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001504 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001505 return DAG.getFrameIndex(FI, getPointerTy());
1506 } else {
1507 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001508 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001509 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1510 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001511 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001512 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001513 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001514}
1515
Dan Gohman475871a2008-07-27 21:46:04 +00001516SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001517X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001518 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001519 bool isVarArg,
1520 const SmallVectorImpl<ISD::InputArg> &Ins,
1521 DebugLoc dl,
1522 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001523 SmallVectorImpl<SDValue> &InVals)
1524 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001525 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001527
Gordon Henriksen86737662008-01-05 16:56:59 +00001528 const Function* Fn = MF.getFunction();
1529 if (Fn->hasExternalLinkage() &&
1530 Subtarget->isTargetCygMing() &&
1531 Fn->getName() == "main")
1532 FuncInfo->setForceFramePointer(true);
1533
Evan Cheng1bc78042006-04-26 01:20:17 +00001534 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001536 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001537
Chris Lattner29689432010-03-11 00:22:57 +00001538 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1539 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001540
Chris Lattner638402b2007-02-28 07:00:42 +00001541 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001542 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001543 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1544 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001545 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001546
Chris Lattnerf39f7712007-02-28 05:46:49 +00001547 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001548 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001549 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1550 CCValAssign &VA = ArgLocs[i];
1551 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1552 // places.
1553 assert(VA.getValNo() != LastVal &&
1554 "Don't support value assigned to multiple locs yet");
1555 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001556
Chris Lattnerf39f7712007-02-28 05:46:49 +00001557 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001559 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001560 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001561 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001563 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001565 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001568 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1569 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001570 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001571 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001572 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001573 RC = X86::VR64RegisterClass;
1574 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001575 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001576
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001577 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001579
Chris Lattnerf39f7712007-02-28 05:46:49 +00001580 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1581 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1582 // right size.
1583 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001584 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001585 DAG.getValueType(VA.getValVT()));
1586 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001587 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001588 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001589 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001590 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001591
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001592 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001593 // Handle MMX values passed in XMM regs.
1594 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001595 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1596 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001597 } else
1598 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001599 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001600 } else {
1601 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001603 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001604
1605 // If value is passed via pointer - do a load.
1606 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001607 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1608 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001609
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001611 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001612
Dan Gohman61a92132008-04-21 23:59:07 +00001613 // The x86-64 ABI for returning structs by value requires that we copy
1614 // the sret argument into %rax for the return. Save the argument into
1615 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001616 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001617 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1618 unsigned Reg = FuncInfo->getSRetReturnReg();
1619 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001620 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001621 FuncInfo->setSRetReturnReg(Reg);
1622 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001625 }
1626
Chris Lattnerf39f7712007-02-28 05:46:49 +00001627 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001628 // Align stack specially for tail calls.
1629 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001630 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001631
Evan Cheng1bc78042006-04-26 01:20:17 +00001632 // If the function takes variable number of arguments, make a frame index for
1633 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001634 if (isVarArg) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001635 if (!IsWin64 && (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1636 CallConv != CallingConv::X86_ThisCall))) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001637 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001638 }
1639 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001640 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1641
1642 // FIXME: We should really autogenerate these arrays
1643 static const unsigned GPR64ArgRegsWin64[] = {
1644 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001645 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001646 static const unsigned GPR64ArgRegs64Bit[] = {
1647 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1648 };
1649 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001650 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1651 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1652 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001653 const unsigned *GPR64ArgRegs;
1654 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001655
1656 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001657 // The XMM registers which might contain var arg parameters are shadowed
1658 // in their paired GPR. So we only need to save the GPR to their home
1659 // slots.
1660 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001661 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662 } else {
1663 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1664 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001665
1666 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001667 }
1668 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1669 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001670
Devang Patel578efa92009-06-05 21:57:13 +00001671 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001672 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001673 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001674 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001675 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001676 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001677 // Kernel mode asks for SSE to be disabled, so don't push them
1678 // on the stack.
1679 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001680
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001681 if (IsWin64) {
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001682 const TargetFrameInfo &TFI = *getTargetMachine().getFrameInfo();
1683 // Get to the caller-allocated home save location. Add 8 to account
1684 // for the return address.
1685 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001686 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001687 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001688 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
1689 } else {
1690 // For X86-64, if there are vararg parameters that are passed via
1691 // registers, then we must store them to their spots on the stack so they
1692 // may be loaded by deferencing the result of va_next.
1693 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1694 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1695 FuncInfo->setRegSaveFrameIndex(
1696 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001697 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001698 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001699
Gordon Henriksen86737662008-01-05 16:56:59 +00001700 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001701 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001702 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1703 getPointerTy());
1704 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001705 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001706 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1707 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001708 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1709 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001711 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001712 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001713 MachinePointerInfo::getFixedStack(
1714 FuncInfo->getRegSaveFrameIndex(), Offset),
1715 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001716 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001717 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001719
Dan Gohmanface41a2009-08-16 21:24:25 +00001720 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1721 // Now store the XMM (fp + vector) parameter registers.
1722 SmallVector<SDValue, 11> SaveXMMOps;
1723 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001724
Dan Gohmanface41a2009-08-16 21:24:25 +00001725 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1726 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1727 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001728
Dan Gohman1e93df62010-04-17 14:41:14 +00001729 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1730 FuncInfo->getRegSaveFrameIndex()));
1731 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1732 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001733
Dan Gohmanface41a2009-08-16 21:24:25 +00001734 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001735 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Dan Gohmanface41a2009-08-16 21:24:25 +00001736 X86::VR128RegisterClass);
1737 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1738 SaveXMMOps.push_back(Val);
1739 }
1740 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1741 MVT::Other,
1742 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001743 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001744
1745 if (!MemOps.empty())
1746 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1747 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001748 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001749 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001750
Gordon Henriksen86737662008-01-05 16:56:59 +00001751 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001752 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001753 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001754 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001755 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001756 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001757 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001758 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001759 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001760
Gordon Henriksen86737662008-01-05 16:56:59 +00001761 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001762 // RegSaveFrameIndex is X86-64 only.
1763 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001764 if (CallConv == CallingConv::X86_FastCall ||
1765 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001766 // fastcc functions can't have varargs.
1767 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 }
Evan Cheng25caf632006-05-23 21:06:34 +00001769
Dan Gohman98ca4f22009-08-05 01:29:28 +00001770 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001771}
1772
Dan Gohman475871a2008-07-27 21:46:04 +00001773SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001774X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1775 SDValue StackPtr, SDValue Arg,
1776 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001777 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001778 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovc7c62bb2010-09-02 22:31:32 +00001779 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
1780 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001781 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001782 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001783 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001784 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001785
1786 return DAG.getStore(Chain, dl, Arg, PtrOff,
1787 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001788 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001789}
1790
Bill Wendling64e87322009-01-16 19:25:27 +00001791/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001792/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001793SDValue
1794X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001795 SDValue &OutRetAddr, SDValue Chain,
1796 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001797 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001798 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001799 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001800 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001801
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001802 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001803 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1804 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001805 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001806}
1807
1808/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1809/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001810static SDValue
1811EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001812 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001813 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001814 // Store the return address to the appropriate stack slot.
1815 if (!FPDiff) return Chain;
1816 // Calculate the new stack slot for the return address.
1817 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001818 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001819 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001820 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001822 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001823 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001824 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001825 return Chain;
1826}
1827
Dan Gohman98ca4f22009-08-05 01:29:28 +00001828SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001829X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001830 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001831 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001833 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001834 const SmallVectorImpl<ISD::InputArg> &Ins,
1835 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001836 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 MachineFunction &MF = DAG.getMachineFunction();
1838 bool Is64Bit = Subtarget->is64Bit();
1839 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001840 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841
Evan Cheng5f941932010-02-05 02:21:12 +00001842 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001843 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001844 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1845 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001846 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001847
1848 // Sibcalls are automatically detected tailcalls which do not require
1849 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001850 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001851 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001852
1853 if (isTailCall)
1854 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001855 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001856
Chris Lattner29689432010-03-11 00:22:57 +00001857 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1858 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Chris Lattner638402b2007-02-28 07:00:42 +00001860 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001861 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1863 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00001864 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattner423c5f42007-02-28 05:31:48 +00001866 // Get a count of how many bytes are to be pushed on the stack.
1867 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001868 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001869 // This is a sibcall. The memory operands are available in caller's
1870 // own caller's stack.
1871 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001872 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001873 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001874
Gordon Henriksen86737662008-01-05 16:56:59 +00001875 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001876 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001877 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001878 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001879 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1880 FPDiff = NumBytesCallerPushed - NumBytes;
1881
1882 // Set the delta of movement of the returnaddr stackslot.
1883 // But only set if delta is greater than previous delta.
1884 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1885 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1886 }
1887
Evan Chengf22f9b32010-02-06 03:28:46 +00001888 if (!IsSibcall)
1889 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001890
Dan Gohman475871a2008-07-27 21:46:04 +00001891 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001892 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001893 if (isTailCall && FPDiff)
1894 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1895 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001896
Dan Gohman475871a2008-07-27 21:46:04 +00001897 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1898 SmallVector<SDValue, 8> MemOpChains;
1899 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001900
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001901 // Walk the register/memloc assignments, inserting copies/loads. In the case
1902 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001903 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1904 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001905 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001906 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001907 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001908 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001909
Chris Lattner423c5f42007-02-28 05:31:48 +00001910 // Promote the value if needed.
1911 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001912 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001913 case CCValAssign::Full: break;
1914 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001915 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001916 break;
1917 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001918 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001919 break;
1920 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001921 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1922 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1924 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1925 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001926 } else
1927 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1928 break;
1929 case CCValAssign::BCvt:
1930 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001931 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001932 case CCValAssign::Indirect: {
1933 // Store the argument.
1934 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001935 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001936 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00001937 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001938 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001939 Arg = SpillSlot;
1940 break;
1941 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001942 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001943
Chris Lattner423c5f42007-02-28 05:31:48 +00001944 if (VA.isRegLoc()) {
1945 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001946 if (isVarArg && Subtarget->isTargetWin64()) {
1947 // Win64 ABI requires argument XMM reg to be copied to the corresponding
1948 // shadow reg if callee is a varargs function.
1949 unsigned ShadowReg = 0;
1950 switch (VA.getLocReg()) {
1951 case X86::XMM0: ShadowReg = X86::RCX; break;
1952 case X86::XMM1: ShadowReg = X86::RDX; break;
1953 case X86::XMM2: ShadowReg = X86::R8; break;
1954 case X86::XMM3: ShadowReg = X86::R9; break;
1955 }
1956 if (ShadowReg)
1957 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
1958 }
Evan Chengf22f9b32010-02-06 03:28:46 +00001959 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001960 assert(VA.isMemLoc());
1961 if (StackPtr.getNode() == 0)
1962 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1963 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1964 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001965 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001966 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001967
Evan Cheng32fe1032006-05-25 00:59:30 +00001968 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001970 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001971
Evan Cheng347d5f72006-04-28 21:29:37 +00001972 // Build a sequence of copy-to-reg nodes chained together with token chain
1973 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001974 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001975 // Tail call byval lowering might overwrite argument registers so in case of
1976 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001977 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001978 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001979 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001980 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001981 InFlag = Chain.getValue(1);
1982 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001983
Chris Lattner88e1fd52009-07-09 04:24:46 +00001984 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001985 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1986 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001988 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1989 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001990 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001991 InFlag);
1992 InFlag = Chain.getValue(1);
1993 } else {
1994 // If we are tail calling and generating PIC/GOT style code load the
1995 // address of the callee into ECX. The value in ecx is used as target of
1996 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1997 // for tail calls on PIC/GOT architectures. Normally we would just put the
1998 // address of GOT into ebx and then call target@PLT. But for tail calls
1999 // ebx would be restored (since ebx is callee saved) before jumping to the
2000 // target@PLT.
2001
2002 // Note: The actual moving to ECX is done further down.
2003 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2004 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2005 !G->getGlobal()->hasProtectedVisibility())
2006 Callee = LowerGlobalAddress(Callee, DAG);
2007 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002008 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002009 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002010 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002011
Nate Begemanc8ea6732010-07-21 20:49:52 +00002012 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 // From AMD64 ABI document:
2014 // For calls that may call functions that use varargs or stdargs
2015 // (prototype-less calls or calls to functions containing ellipsis (...) in
2016 // the declaration) %al is used as hidden argument to specify the number
2017 // of SSE registers used. The contents of %al do not need to match exactly
2018 // the number of registers, but must be an ubound on the number of SSE
2019 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002020
Gordon Henriksen86737662008-01-05 16:56:59 +00002021 // Count the number of XMM registers allocated.
2022 static const unsigned XMMArgRegs[] = {
2023 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2024 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2025 };
2026 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002027 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002028 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002029
Dale Johannesendd64c412009-02-04 00:33:20 +00002030 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 InFlag = Chain.getValue(1);
2033 }
2034
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002035
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002036 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002037 if (isTailCall) {
2038 // Force all the incoming stack arguments to be loaded from the stack
2039 // before any new outgoing arguments are stored to the stack, because the
2040 // outgoing stack slots may alias the incoming argument stack slots, and
2041 // the alias isn't otherwise explicit. This is slightly more conservative
2042 // than necessary, because it means that each store effectively depends
2043 // on every argument instead of just those arguments it would clobber.
2044 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2045
Dan Gohman475871a2008-07-27 21:46:04 +00002046 SmallVector<SDValue, 8> MemOpChains2;
2047 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002049 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002050 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002051 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002052 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2053 CCValAssign &VA = ArgLocs[i];
2054 if (VA.isRegLoc())
2055 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002056 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002057 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002058 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 // Create frame index.
2060 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002061 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002062 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002063 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002064
Duncan Sands276dcbd2008-03-21 09:14:45 +00002065 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002066 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002067 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002068 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002069 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002070 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002071 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002072
Dan Gohman98ca4f22009-08-05 01:29:28 +00002073 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2074 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002075 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002076 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002077 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002078 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002079 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002080 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002081 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002082 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002083 }
2084 }
2085
2086 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002088 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002089
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002090 // Copy arguments to their registers.
2091 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002093 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002094 InFlag = Chain.getValue(1);
2095 }
Dan Gohman475871a2008-07-27 21:46:04 +00002096 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097
Gordon Henriksen86737662008-01-05 16:56:59 +00002098 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002100 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002101 }
2102
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002103 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2104 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2105 // In the 64-bit large code model, we have to make all calls
2106 // through a register, since the call instruction's 32-bit
2107 // pc-relative offset may not be large enough to hold the whole
2108 // address.
2109 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002110 // If the callee is a GlobalAddress node (quite common, every direct call
2111 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2112 // it.
2113
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002114 // We should use extra load for direct calls to dllimported functions in
2115 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002116 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002117 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002118 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002119
Chris Lattner48a7d022009-07-09 05:02:21 +00002120 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2121 // external symbols most go through the PLT in PIC mode. If the symbol
2122 // has hidden or protected visibility, or if it is static or local, then
2123 // we don't need to use the PLT - we can directly call it.
2124 if (Subtarget->isTargetELF() &&
2125 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002126 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002127 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002128 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002129 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2130 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002131 // PC-relative references to external symbols should go through $stub,
2132 // unless we're building with the leopard linker or later, which
2133 // automatically synthesizes these stubs.
2134 OpFlags = X86II::MO_DARWIN_STUB;
2135 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002136
Devang Patel0d881da2010-07-06 22:08:15 +00002137 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002138 G->getOffset(), OpFlags);
2139 }
Bill Wendling056292f2008-09-16 21:48:12 +00002140 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002141 unsigned char OpFlags = 0;
2142
2143 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2144 // symbols should go through the PLT.
2145 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002146 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002147 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002148 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002149 Subtarget->getDarwinVers() < 9) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002150 // PC-relative references to external symbols should go through $stub,
2151 // unless we're building with the leopard linker or later, which
2152 // automatically synthesizes these stubs.
2153 OpFlags = X86II::MO_DARWIN_STUB;
2154 }
Eric Christopherfd179292009-08-27 18:07:15 +00002155
Chris Lattner48a7d022009-07-09 05:02:21 +00002156 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2157 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002158 }
2159
Chris Lattnerd96d0722007-02-25 06:40:16 +00002160 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002162 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002163
Evan Chengf22f9b32010-02-06 03:28:46 +00002164 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002165 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2166 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002167 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002169
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002170 Ops.push_back(Chain);
2171 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002172
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002174 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002175
Gordon Henriksen86737662008-01-05 16:56:59 +00002176 // Add argument registers to the end of the list so that they are known live
2177 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002178 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2179 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2180 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002181
Evan Cheng586ccac2008-03-18 23:36:35 +00002182 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002184 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2185
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002186 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2187 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002189
Gabor Greifba36cb52008-08-28 21:40:38 +00002190 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002191 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002192
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002194 // We used to do:
2195 //// If this is the first return lowered for this function, add the regs
2196 //// to the liveout set for the function.
2197 // This isn't right, although it's probably harmless on x86; liveouts
2198 // should be computed from returns not tail calls. Consider a void
2199 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200 return DAG.getNode(X86ISD::TC_RETURN, dl,
2201 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002202 }
2203
Dale Johannesenace16102009-02-03 19:33:06 +00002204 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002205 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002206
Chris Lattner2d297092006-05-23 18:50:38 +00002207 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002208 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002209 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002210 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002211 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002212 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002213 // pops the hidden struct pointer, so we have to push it back.
2214 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002215 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002216 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002217 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002218
Gordon Henriksenae636f82008-01-03 16:47:34 +00002219 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002220 if (!IsSibcall) {
2221 Chain = DAG.getCALLSEQ_END(Chain,
2222 DAG.getIntPtrConstant(NumBytes, true),
2223 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2224 true),
2225 InFlag);
2226 InFlag = Chain.getValue(1);
2227 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002228
Chris Lattner3085e152007-02-25 08:59:22 +00002229 // Handle result values, copying them out of physregs into vregs that we
2230 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2232 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002233}
2234
Evan Cheng25ab6902006-09-08 06:48:29 +00002235
2236//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002237// Fast Calling Convention (tail call) implementation
2238//===----------------------------------------------------------------------===//
2239
2240// Like std call, callee cleans arguments, convention except that ECX is
2241// reserved for storing the tail called function address. Only 2 registers are
2242// free for argument passing (inreg). Tail call optimization is performed
2243// provided:
2244// * tailcallopt is enabled
2245// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002246// On X86_64 architecture with GOT-style position independent code only local
2247// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002248// To keep the stack aligned according to platform abi the function
2249// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2250// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002251// If a tail called function callee has more arguments than the caller the
2252// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002253// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002254// original REtADDR, but before the saved framepointer or the spilled registers
2255// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2256// stack layout:
2257// arg1
2258// arg2
2259// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002260// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002261// move area ]
2262// (possible EBP)
2263// ESI
2264// EDI
2265// local1 ..
2266
2267/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2268/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002269unsigned
2270X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2271 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002272 MachineFunction &MF = DAG.getMachineFunction();
2273 const TargetMachine &TM = MF.getTarget();
2274 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2275 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002276 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002277 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002278 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002279 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2280 // Number smaller than 12 so just add the difference.
2281 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2282 } else {
2283 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002284 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002285 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002286 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002287 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002288}
2289
Evan Cheng5f941932010-02-05 02:21:12 +00002290/// MatchingStackOffset - Return true if the given stack call argument is
2291/// already available in the same position (relatively) of the caller's
2292/// incoming argument stack.
2293static
2294bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2295 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2296 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002297 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2298 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002299 if (Arg.getOpcode() == ISD::CopyFromReg) {
2300 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2301 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2302 return false;
2303 MachineInstr *Def = MRI->getVRegDef(VR);
2304 if (!Def)
2305 return false;
2306 if (!Flags.isByVal()) {
2307 if (!TII->isLoadFromStackSlot(Def, FI))
2308 return false;
2309 } else {
2310 unsigned Opcode = Def->getOpcode();
2311 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2312 Def->getOperand(1).isFI()) {
2313 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002314 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002315 } else
2316 return false;
2317 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002318 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2319 if (Flags.isByVal())
2320 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002321 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002322 // define @foo(%struct.X* %A) {
2323 // tail call @bar(%struct.X* byval %A)
2324 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002325 return false;
2326 SDValue Ptr = Ld->getBasePtr();
2327 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2328 if (!FINode)
2329 return false;
2330 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002331 } else
2332 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002333
Evan Cheng4cae1332010-03-05 08:38:04 +00002334 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002335 if (!MFI->isFixedObjectIndex(FI))
2336 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002337 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002338}
2339
Dan Gohman98ca4f22009-08-05 01:29:28 +00002340/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2341/// for tail call optimization. Targets which want to do tail call
2342/// optimization should implement this function.
2343bool
2344X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002345 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002346 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002347 bool isCalleeStructRet,
2348 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002349 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002350 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002351 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002352 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002353 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002354 CalleeCC != CallingConv::C)
2355 return false;
2356
Evan Cheng7096ae42010-01-29 06:45:59 +00002357 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002358 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002359 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002360 CallingConv::ID CallerCC = CallerF->getCallingConv();
2361 bool CCMatch = CallerCC == CalleeCC;
2362
Dan Gohman1797ed52010-02-08 20:27:50 +00002363 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002364 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002365 return true;
2366 return false;
2367 }
2368
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002369 // Look for obvious safe cases to perform tail call optimization that do not
2370 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002371
Evan Cheng2c12cb42010-03-26 16:26:03 +00002372 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2373 // emit a special epilogue.
2374 if (RegInfo->needsStackRealignment(MF))
2375 return false;
2376
Eric Christopher90eb4022010-07-22 00:26:08 +00002377 // Do not sibcall optimize vararg calls unless the call site is not passing
2378 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002379 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002380 return false;
2381
Evan Chenga375d472010-03-15 18:54:48 +00002382 // Also avoid sibcall optimization if either caller or callee uses struct
2383 // return semantics.
2384 if (isCalleeStructRet || isCallerStructRet)
2385 return false;
2386
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002387 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2388 // Therefore if it's not used by the call it is not safe to optimize this into
2389 // a sibcall.
2390 bool Unused = false;
2391 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2392 if (!Ins[i].Used) {
2393 Unused = true;
2394 break;
2395 }
2396 }
2397 if (Unused) {
2398 SmallVector<CCValAssign, 16> RVLocs;
2399 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2400 RVLocs, *DAG.getContext());
2401 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002402 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002403 CCValAssign &VA = RVLocs[i];
2404 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2405 return false;
2406 }
2407 }
2408
Evan Cheng13617962010-04-30 01:12:32 +00002409 // If the calling conventions do not match, then we'd better make sure the
2410 // results are returned in the same way as what the caller expects.
2411 if (!CCMatch) {
2412 SmallVector<CCValAssign, 16> RVLocs1;
2413 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2414 RVLocs1, *DAG.getContext());
2415 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2416
2417 SmallVector<CCValAssign, 16> RVLocs2;
2418 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2419 RVLocs2, *DAG.getContext());
2420 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2421
2422 if (RVLocs1.size() != RVLocs2.size())
2423 return false;
2424 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2425 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2426 return false;
2427 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2428 return false;
2429 if (RVLocs1[i].isRegLoc()) {
2430 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2431 return false;
2432 } else {
2433 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2434 return false;
2435 }
2436 }
2437 }
2438
Evan Chenga6bff982010-01-30 01:22:00 +00002439 // If the callee takes no arguments then go on to check the results of the
2440 // call.
2441 if (!Outs.empty()) {
2442 // Check if stack adjustment is needed. For now, do not do this if any
2443 // argument is passed on the stack.
2444 SmallVector<CCValAssign, 16> ArgLocs;
2445 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2446 ArgLocs, *DAG.getContext());
Duncan Sands45907662010-10-31 13:21:44 +00002447 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Evan Chengb2c92902010-02-02 02:22:50 +00002448 if (CCInfo.getNextStackOffset()) {
2449 MachineFunction &MF = DAG.getMachineFunction();
2450 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2451 return false;
2452 if (Subtarget->isTargetWin64())
2453 // Win64 ABI has additional complications.
2454 return false;
2455
2456 // Check if the arguments are already laid out in the right way as
2457 // the caller's fixed stack objects.
2458 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002459 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2460 const X86InstrInfo *TII =
2461 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002462 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2463 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002464 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002465 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002466 if (VA.getLocInfo() == CCValAssign::Indirect)
2467 return false;
2468 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002469 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2470 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002471 return false;
2472 }
2473 }
2474 }
Evan Cheng9c044672010-05-29 01:35:22 +00002475
2476 // If the tailcall address may be in a register, then make sure it's
2477 // possible to register allocate for it. In 32-bit, the call address can
2478 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002479 // callee-saved registers are restored. These happen to be the same
2480 // registers used to pass 'inreg' arguments so watch out for those.
2481 if (!Subtarget->is64Bit() &&
2482 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002483 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002484 unsigned NumInRegs = 0;
2485 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2486 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002487 if (!VA.isRegLoc())
2488 continue;
2489 unsigned Reg = VA.getLocReg();
2490 switch (Reg) {
2491 default: break;
2492 case X86::EAX: case X86::EDX: case X86::ECX:
2493 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002494 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002495 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002496 }
2497 }
2498 }
Evan Chenga6bff982010-01-30 01:22:00 +00002499 }
Evan Chengb1712452010-01-27 06:25:16 +00002500
Dale Johannesend155d7e2010-10-25 22:17:05 +00002501 // An stdcall caller is expected to clean up its arguments; the callee
Dale Johannesen0e034562010-11-12 00:43:18 +00002502 // isn't going to do that.
Dale Johannesend155d7e2010-10-25 22:17:05 +00002503 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2504 return false;
2505
Evan Cheng86809cc2010-02-03 03:28:02 +00002506 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002507}
2508
Dan Gohman3df24e62008-09-03 23:12:08 +00002509FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002510X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2511 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002512}
2513
2514
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002515//===----------------------------------------------------------------------===//
2516// Other Lowering Hooks
2517//===----------------------------------------------------------------------===//
2518
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002519static bool MayFoldLoad(SDValue Op) {
2520 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2521}
2522
2523static bool MayFoldIntoStore(SDValue Op) {
2524 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2525}
2526
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002527static bool isTargetShuffle(unsigned Opcode) {
2528 switch(Opcode) {
2529 default: return false;
2530 case X86ISD::PSHUFD:
2531 case X86ISD::PSHUFHW:
2532 case X86ISD::PSHUFLW:
2533 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002534 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002535 case X86ISD::SHUFPS:
2536 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002537 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002538 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002539 case X86ISD::MOVLPS:
2540 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002541 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002542 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002543 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002544 case X86ISD::MOVSS:
2545 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002546 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002547 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002548 case X86ISD::PUNPCKLWD:
2549 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002550 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002551 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002552 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002553 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002554 case X86ISD::PUNPCKHWD:
2555 case X86ISD::PUNPCKHBW:
2556 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002557 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002558 return true;
2559 }
2560 return false;
2561}
2562
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002563static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002564 SDValue V1, SelectionDAG &DAG) {
2565 switch(Opc) {
2566 default: llvm_unreachable("Unknown x86 shuffle node");
2567 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002568 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002569 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002570 return DAG.getNode(Opc, dl, VT, V1);
2571 }
2572
2573 return SDValue();
2574}
2575
2576static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002577 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002578 switch(Opc) {
2579 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002580 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002581 case X86ISD::PSHUFHW:
2582 case X86ISD::PSHUFLW:
2583 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2584 }
2585
2586 return SDValue();
2587}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002588
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002589static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2590 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2591 switch(Opc) {
2592 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002593 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002594 case X86ISD::SHUFPD:
2595 case X86ISD::SHUFPS:
2596 return DAG.getNode(Opc, dl, VT, V1, V2,
2597 DAG.getConstant(TargetMask, MVT::i8));
2598 }
2599 return SDValue();
2600}
2601
2602static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2603 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2604 switch(Opc) {
2605 default: llvm_unreachable("Unknown x86 shuffle node");
2606 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002607 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002608 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002609 case X86ISD::MOVLPS:
2610 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002611 case X86ISD::MOVSS:
2612 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002613 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002614 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002615 case X86ISD::PUNPCKLWD:
2616 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002617 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002618 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002619 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002620 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002621 case X86ISD::PUNPCKHWD:
2622 case X86ISD::PUNPCKHBW:
2623 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002624 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002625 return DAG.getNode(Opc, dl, VT, V1, V2);
2626 }
2627 return SDValue();
2628}
2629
Dan Gohmand858e902010-04-17 15:26:15 +00002630SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002631 MachineFunction &MF = DAG.getMachineFunction();
2632 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2633 int ReturnAddrIndex = FuncInfo->getRAIndex();
2634
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002635 if (ReturnAddrIndex == 0) {
2636 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002637 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002638 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002639 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002640 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002641 }
2642
Evan Cheng25ab6902006-09-08 06:48:29 +00002643 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002644}
2645
2646
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002647bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2648 bool hasSymbolicDisplacement) {
2649 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002650 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002651 return false;
2652
2653 // If we don't have a symbolic displacement - we don't have any extra
2654 // restrictions.
2655 if (!hasSymbolicDisplacement)
2656 return true;
2657
2658 // FIXME: Some tweaks might be needed for medium code model.
2659 if (M != CodeModel::Small && M != CodeModel::Kernel)
2660 return false;
2661
2662 // For small code model we assume that latest object is 16MB before end of 31
2663 // bits boundary. We may also accept pretty large negative constants knowing
2664 // that all objects are in the positive half of address space.
2665 if (M == CodeModel::Small && Offset < 16*1024*1024)
2666 return true;
2667
2668 // For kernel code model we know that all object resist in the negative half
2669 // of 32bits address space. We may not accept negative offsets, since they may
2670 // be just off and we may accept pretty large positive ones.
2671 if (M == CodeModel::Kernel && Offset > 0)
2672 return true;
2673
2674 return false;
2675}
2676
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002677/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2678/// specific condition code, returning the condition code and the LHS/RHS of the
2679/// comparison to make.
2680static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2681 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002682 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002683 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2684 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2685 // X > -1 -> X == 0, jump !sign.
2686 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002687 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002688 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2689 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002690 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002691 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002692 // X < 1 -> X <= 0
2693 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002694 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002695 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002696 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002697
Evan Chengd9558e02006-01-06 00:43:03 +00002698 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002699 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002700 case ISD::SETEQ: return X86::COND_E;
2701 case ISD::SETGT: return X86::COND_G;
2702 case ISD::SETGE: return X86::COND_GE;
2703 case ISD::SETLT: return X86::COND_L;
2704 case ISD::SETLE: return X86::COND_LE;
2705 case ISD::SETNE: return X86::COND_NE;
2706 case ISD::SETULT: return X86::COND_B;
2707 case ISD::SETUGT: return X86::COND_A;
2708 case ISD::SETULE: return X86::COND_BE;
2709 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002710 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002711 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002712
Chris Lattner4c78e022008-12-23 23:42:27 +00002713 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002714
Chris Lattner4c78e022008-12-23 23:42:27 +00002715 // If LHS is a foldable load, but RHS is not, flip the condition.
2716 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2717 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2718 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2719 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002720 }
2721
Chris Lattner4c78e022008-12-23 23:42:27 +00002722 switch (SetCCOpcode) {
2723 default: break;
2724 case ISD::SETOLT:
2725 case ISD::SETOLE:
2726 case ISD::SETUGT:
2727 case ISD::SETUGE:
2728 std::swap(LHS, RHS);
2729 break;
2730 }
2731
2732 // On a floating point condition, the flags are set as follows:
2733 // ZF PF CF op
2734 // 0 | 0 | 0 | X > Y
2735 // 0 | 0 | 1 | X < Y
2736 // 1 | 0 | 0 | X == Y
2737 // 1 | 1 | 1 | unordered
2738 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002739 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002740 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002741 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002742 case ISD::SETOLT: // flipped
2743 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002744 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002745 case ISD::SETOLE: // flipped
2746 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002747 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002748 case ISD::SETUGT: // flipped
2749 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002750 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002751 case ISD::SETUGE: // flipped
2752 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002753 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002754 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002755 case ISD::SETNE: return X86::COND_NE;
2756 case ISD::SETUO: return X86::COND_P;
2757 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002758 case ISD::SETOEQ:
2759 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002760 }
Evan Chengd9558e02006-01-06 00:43:03 +00002761}
2762
Evan Cheng4a460802006-01-11 00:33:36 +00002763/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2764/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002765/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002766static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002767 switch (X86CC) {
2768 default:
2769 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002770 case X86::COND_B:
2771 case X86::COND_BE:
2772 case X86::COND_E:
2773 case X86::COND_P:
2774 case X86::COND_A:
2775 case X86::COND_AE:
2776 case X86::COND_NE:
2777 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002778 return true;
2779 }
2780}
2781
Evan Chengeb2f9692009-10-27 19:56:55 +00002782/// isFPImmLegal - Returns true if the target can instruction select the
2783/// specified FP immediate natively. If false, the legalizer will
2784/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002785bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002786 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2787 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2788 return true;
2789 }
2790 return false;
2791}
2792
Nate Begeman9008ca62009-04-27 18:41:29 +00002793/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2794/// the specified range (L, H].
2795static bool isUndefOrInRange(int Val, int Low, int Hi) {
2796 return (Val < 0) || (Val >= Low && Val < Hi);
2797}
2798
2799/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2800/// specified value.
2801static bool isUndefOrEqual(int Val, int CmpVal) {
2802 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002803 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002805}
2806
Nate Begeman9008ca62009-04-27 18:41:29 +00002807/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2808/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2809/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002810static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00002811 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00002812 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002813 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 return (Mask[0] < 2 && Mask[1] < 2);
2815 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002816}
2817
Nate Begeman9008ca62009-04-27 18:41:29 +00002818bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002819 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002820 N->getMask(M);
2821 return ::isPSHUFDMask(M, N->getValueType(0));
2822}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002823
Nate Begeman9008ca62009-04-27 18:41:29 +00002824/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2825/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002826static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002827 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002828 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002829
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 // Lower quadword copied in order or undef.
2831 for (int i = 0; i != 4; ++i)
2832 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002833 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002834
Evan Cheng506d3df2006-03-29 23:07:14 +00002835 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 for (int i = 4; i != 8; ++i)
2837 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002838 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002839
Evan Cheng506d3df2006-03-29 23:07:14 +00002840 return true;
2841}
2842
Nate Begeman9008ca62009-04-27 18:41:29 +00002843bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002844 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002845 N->getMask(M);
2846 return ::isPSHUFHWMask(M, N->getValueType(0));
2847}
Evan Cheng506d3df2006-03-29 23:07:14 +00002848
Nate Begeman9008ca62009-04-27 18:41:29 +00002849/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2850/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002851static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002852 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002853 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002854
Rafael Espindola15684b22009-04-24 12:40:33 +00002855 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 for (int i = 4; i != 8; ++i)
2857 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002858 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002859
Rafael Espindola15684b22009-04-24 12:40:33 +00002860 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 for (int i = 0; i != 4; ++i)
2862 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002863 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002864
Rafael Espindola15684b22009-04-24 12:40:33 +00002865 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002866}
2867
Nate Begeman9008ca62009-04-27 18:41:29 +00002868bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002869 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 N->getMask(M);
2871 return ::isPSHUFLWMask(M, N->getValueType(0));
2872}
2873
Nate Begemana09008b2009-10-19 02:17:23 +00002874/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2875/// is suitable for input to PALIGNR.
2876static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2877 bool hasSSSE3) {
2878 int i, e = VT.getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002879
Nate Begemana09008b2009-10-19 02:17:23 +00002880 // Do not handle v2i64 / v2f64 shuffles with palignr.
2881 if (e < 4 || !hasSSSE3)
2882 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002883
Nate Begemana09008b2009-10-19 02:17:23 +00002884 for (i = 0; i != e; ++i)
2885 if (Mask[i] >= 0)
2886 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002887
Nate Begemana09008b2009-10-19 02:17:23 +00002888 // All undef, not a palignr.
2889 if (i == e)
2890 return false;
2891
2892 // Determine if it's ok to perform a palignr with only the LHS, since we
2893 // don't have access to the actual shuffle elements to see if RHS is undef.
2894 bool Unary = Mask[i] < (int)e;
2895 bool NeedsUnary = false;
2896
2897 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002898
Nate Begemana09008b2009-10-19 02:17:23 +00002899 // Check the rest of the elements to see if they are consecutive.
2900 for (++i; i != e; ++i) {
2901 int m = Mask[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00002902 if (m < 0)
Nate Begemana09008b2009-10-19 02:17:23 +00002903 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002904
Nate Begemana09008b2009-10-19 02:17:23 +00002905 Unary = Unary && (m < (int)e);
2906 NeedsUnary = NeedsUnary || (m < s);
2907
2908 if (NeedsUnary && !Unary)
2909 return false;
2910 if (Unary && m != ((s+i) & (e-1)))
2911 return false;
2912 if (!Unary && m != (s+i))
2913 return false;
2914 }
2915 return true;
2916}
2917
2918bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2919 SmallVector<int, 8> M;
2920 N->getMask(M);
2921 return ::isPALIGNRMask(M, N->getValueType(0), true);
2922}
2923
Evan Cheng14aed5e2006-03-24 01:18:28 +00002924/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2925/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002926static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 int NumElems = VT.getVectorNumElements();
2928 if (NumElems != 2 && NumElems != 4)
2929 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002930
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 int Half = NumElems / 2;
2932 for (int i = 0; i < Half; ++i)
2933 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002934 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 for (int i = Half; i < NumElems; ++i)
2936 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002937 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002938
Evan Cheng14aed5e2006-03-24 01:18:28 +00002939 return true;
2940}
2941
Nate Begeman9008ca62009-04-27 18:41:29 +00002942bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2943 SmallVector<int, 8> M;
2944 N->getMask(M);
2945 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002946}
2947
Evan Cheng213d2cf2007-05-17 18:45:50 +00002948/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002949/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2950/// half elements to come from vector 1 (which would equal the dest.) and
2951/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002952static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002953 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002954
2955 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002957
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 int Half = NumElems / 2;
2959 for (int i = 0; i < Half; ++i)
2960 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002961 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 for (int i = Half; i < NumElems; ++i)
2963 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002964 return false;
2965 return true;
2966}
2967
Nate Begeman9008ca62009-04-27 18:41:29 +00002968static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2969 SmallVector<int, 8> M;
2970 N->getMask(M);
2971 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002972}
2973
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002974/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2975/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002976bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2977 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002978 return false;
2979
Evan Cheng2064a2b2006-03-28 06:50:32 +00002980 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2982 isUndefOrEqual(N->getMaskElt(1), 7) &&
2983 isUndefOrEqual(N->getMaskElt(2), 2) &&
2984 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002985}
2986
Nate Begeman0b10b912009-11-07 23:17:15 +00002987/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2988/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2989/// <2, 3, 2, 3>
2990bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2991 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Michael J. Spencerec38de22010-10-10 22:04:20 +00002992
Nate Begeman0b10b912009-11-07 23:17:15 +00002993 if (NumElems != 4)
2994 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00002995
Nate Begeman0b10b912009-11-07 23:17:15 +00002996 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2997 isUndefOrEqual(N->getMaskElt(1), 3) &&
2998 isUndefOrEqual(N->getMaskElt(2), 2) &&
2999 isUndefOrEqual(N->getMaskElt(3), 3);
3000}
3001
Evan Cheng5ced1d82006-04-06 23:23:56 +00003002/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3003/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003004bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3005 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003006
Evan Cheng5ced1d82006-04-06 23:23:56 +00003007 if (NumElems != 2 && NumElems != 4)
3008 return false;
3009
Evan Chengc5cdff22006-04-07 21:53:05 +00003010 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003012 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003013
Evan Chengc5cdff22006-04-07 21:53:05 +00003014 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003016 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003017
3018 return true;
3019}
3020
Nate Begeman0b10b912009-11-07 23:17:15 +00003021/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3022/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3023bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003025
Evan Cheng5ced1d82006-04-06 23:23:56 +00003026 if (NumElems != 2 && NumElems != 4)
3027 return false;
3028
Evan Chengc5cdff22006-04-07 21:53:05 +00003029 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003031 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003032
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 for (unsigned i = 0; i < NumElems/2; ++i)
3034 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003035 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003036
3037 return true;
3038}
3039
Evan Cheng0038e592006-03-28 00:39:58 +00003040/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3041/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003042static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003043 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003045 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003046 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003047
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3049 int BitI = Mask[i];
3050 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003051 if (!isUndefOrEqual(BitI, j))
3052 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003053 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003054 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003055 return false;
3056 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003057 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003058 return false;
3059 }
Evan Cheng0038e592006-03-28 00:39:58 +00003060 }
Evan Cheng0038e592006-03-28 00:39:58 +00003061 return true;
3062}
3063
Nate Begeman9008ca62009-04-27 18:41:29 +00003064bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3065 SmallVector<int, 8> M;
3066 N->getMask(M);
3067 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003068}
3069
Evan Cheng4fcb9222006-03-28 02:43:26 +00003070/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3071/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003072static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003073 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003075 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003076 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003077
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3079 int BitI = Mask[i];
3080 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003081 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003082 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003083 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003084 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003085 return false;
3086 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003087 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003088 return false;
3089 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003090 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003091 return true;
3092}
3093
Nate Begeman9008ca62009-04-27 18:41:29 +00003094bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3095 SmallVector<int, 8> M;
3096 N->getMask(M);
3097 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003098}
3099
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003100/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3101/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3102/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003103static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003105 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003106 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003107
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3109 int BitI = Mask[i];
3110 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003111 if (!isUndefOrEqual(BitI, j))
3112 return false;
3113 if (!isUndefOrEqual(BitI1, j))
3114 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003115 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003116 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003117}
3118
Nate Begeman9008ca62009-04-27 18:41:29 +00003119bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3120 SmallVector<int, 8> M;
3121 N->getMask(M);
3122 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3123}
3124
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003125/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3126/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3127/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003128static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003130 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3131 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003132
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3134 int BitI = Mask[i];
3135 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003136 if (!isUndefOrEqual(BitI, j))
3137 return false;
3138 if (!isUndefOrEqual(BitI1, j))
3139 return false;
3140 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003141 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003142}
3143
Nate Begeman9008ca62009-04-27 18:41:29 +00003144bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3145 SmallVector<int, 8> M;
3146 N->getMask(M);
3147 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3148}
3149
Evan Cheng017dcc62006-04-21 01:05:10 +00003150/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3151/// specifies a shuffle of elements that is suitable for input to MOVSS,
3152/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003153static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003154 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003155 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003156
3157 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003158
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003160 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003161
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 for (int i = 1; i < NumElts; ++i)
3163 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003164 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003165
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003166 return true;
3167}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003168
Nate Begeman9008ca62009-04-27 18:41:29 +00003169bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3170 SmallVector<int, 8> M;
3171 N->getMask(M);
3172 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003173}
3174
Evan Cheng017dcc62006-04-21 01:05:10 +00003175/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3176/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003177/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003178static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 bool V2IsSplat = false, bool V2IsUndef = false) {
3180 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003181 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003182 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003185 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003186
Nate Begeman9008ca62009-04-27 18:41:29 +00003187 for (int i = 1; i < NumOps; ++i)
3188 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3189 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3190 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003191 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Evan Cheng39623da2006-04-20 08:58:49 +00003193 return true;
3194}
3195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003197 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 SmallVector<int, 8> M;
3199 N->getMask(M);
3200 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003201}
3202
Evan Chengd9539472006-04-14 21:59:03 +00003203/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3204/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003205bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3206 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003207 return false;
3208
3209 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003210 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 int Elt = N->getMaskElt(i);
3212 if (Elt >= 0 && Elt != 1)
3213 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003214 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003215
3216 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003217 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 int Elt = N->getMaskElt(i);
3219 if (Elt >= 0 && Elt != 3)
3220 return false;
3221 if (Elt == 3)
3222 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003223 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003224 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003225 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003226 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003227}
3228
3229/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3230/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003231bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3232 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003233 return false;
3234
3235 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 for (unsigned i = 0; i < 2; ++i)
3237 if (N->getMaskElt(i) > 0)
3238 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003239
3240 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003241 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003242 int Elt = N->getMaskElt(i);
3243 if (Elt >= 0 && Elt != 2)
3244 return false;
3245 if (Elt == 2)
3246 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003247 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003249 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003250}
3251
Evan Cheng0b457f02008-09-25 20:50:48 +00003252/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3253/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003254bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3255 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003256
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 for (int i = 0; i < e; ++i)
3258 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003259 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003260 for (int i = 0; i < e; ++i)
3261 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003262 return false;
3263 return true;
3264}
3265
Evan Cheng63d33002006-03-22 08:01:21 +00003266/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003267/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003268unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003269 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3270 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3271
Evan Chengb9df0ca2006-03-22 02:53:00 +00003272 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3273 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 for (int i = 0; i < NumOperands; ++i) {
3275 int Val = SVOp->getMaskElt(NumOperands-i-1);
3276 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003277 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003278 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003279 if (i != NumOperands - 1)
3280 Mask <<= Shift;
3281 }
Evan Cheng63d33002006-03-22 08:01:21 +00003282 return Mask;
3283}
3284
Evan Cheng506d3df2006-03-29 23:07:14 +00003285/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003286/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003287unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003288 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003289 unsigned Mask = 0;
3290 // 8 nodes, but we only care about the last 4.
3291 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 int Val = SVOp->getMaskElt(i);
3293 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003294 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003295 if (i != 4)
3296 Mask <<= 2;
3297 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003298 return Mask;
3299}
3300
3301/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003302/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003303unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003305 unsigned Mask = 0;
3306 // 8 nodes, but we only care about the first 4.
3307 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 int Val = SVOp->getMaskElt(i);
3309 if (Val >= 0)
3310 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003311 if (i != 0)
3312 Mask <<= 2;
3313 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003314 return Mask;
3315}
3316
Nate Begemana09008b2009-10-19 02:17:23 +00003317/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3318/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3319unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3320 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3321 EVT VVT = N->getValueType(0);
3322 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3323 int Val = 0;
3324
3325 unsigned i, e;
3326 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3327 Val = SVOp->getMaskElt(i);
3328 if (Val >= 0)
3329 break;
3330 }
3331 return (Val - i) * EltSize;
3332}
3333
Evan Cheng37b73872009-07-30 08:33:02 +00003334/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3335/// constant +0.0.
3336bool X86::isZeroNode(SDValue Elt) {
3337 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003338 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003339 (isa<ConstantFPSDNode>(Elt) &&
3340 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3341}
3342
Nate Begeman9008ca62009-04-27 18:41:29 +00003343/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3344/// their permute mask.
3345static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3346 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003347 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003348 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003349 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003350
Nate Begeman5a5ca152009-04-29 05:20:52 +00003351 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 int idx = SVOp->getMaskElt(i);
3353 if (idx < 0)
3354 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003355 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003357 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003359 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3361 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003362}
3363
Evan Cheng779ccea2007-12-07 21:30:01 +00003364/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3365/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003366static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003367 unsigned NumElems = VT.getVectorNumElements();
3368 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 int idx = Mask[i];
3370 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003371 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003372 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003374 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003376 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003377}
3378
Evan Cheng533a0aa2006-04-19 20:35:22 +00003379/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3380/// match movhlps. The lower half elements should come from upper half of
3381/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003382/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003383static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3384 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003385 return false;
3386 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003388 return false;
3389 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003391 return false;
3392 return true;
3393}
3394
Evan Cheng5ced1d82006-04-06 23:23:56 +00003395/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003396/// is promoted to a vector. It also returns the LoadSDNode by reference if
3397/// required.
3398static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003399 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3400 return false;
3401 N = N->getOperand(0).getNode();
3402 if (!ISD::isNON_EXTLoad(N))
3403 return false;
3404 if (LD)
3405 *LD = cast<LoadSDNode>(N);
3406 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003407}
3408
Evan Cheng533a0aa2006-04-19 20:35:22 +00003409/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3410/// match movlp{s|d}. The lower half elements should come from lower half of
3411/// V1 (and in order), and the upper half elements should come from the upper
3412/// half of V2 (and in order). And since V1 will become the source of the
3413/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003414static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3415 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003416 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003417 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003418 // Is V2 is a vector load, don't do this transformation. We will try to use
3419 // load folding shufps op.
3420 if (ISD::isNON_EXTLoad(V2))
3421 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003422
Nate Begeman5a5ca152009-04-29 05:20:52 +00003423 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003424
Evan Cheng533a0aa2006-04-19 20:35:22 +00003425 if (NumElems != 2 && NumElems != 4)
3426 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003427 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003429 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003430 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003432 return false;
3433 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003434}
3435
Evan Cheng39623da2006-04-20 08:58:49 +00003436/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3437/// all the same.
3438static bool isSplatVector(SDNode *N) {
3439 if (N->getOpcode() != ISD::BUILD_VECTOR)
3440 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003441
Dan Gohman475871a2008-07-27 21:46:04 +00003442 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003443 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3444 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445 return false;
3446 return true;
3447}
3448
Evan Cheng213d2cf2007-05-17 18:45:50 +00003449/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003450/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003451/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003452static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003453 SDValue V1 = N->getOperand(0);
3454 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003455 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3456 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003458 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003459 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003460 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3461 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003462 if (Opc != ISD::BUILD_VECTOR ||
3463 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003464 return false;
3465 } else if (Idx >= 0) {
3466 unsigned Opc = V1.getOpcode();
3467 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3468 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003469 if (Opc != ISD::BUILD_VECTOR ||
3470 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003471 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003472 }
3473 }
3474 return true;
3475}
3476
3477/// getZeroVector - Returns a vector of specified type with all zero elements.
3478///
Owen Andersone50ed302009-08-10 22:56:29 +00003479static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003480 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003481 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003482
Dale Johannesen0488fb62010-09-30 23:57:10 +00003483 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003484 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003485 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003486 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003487 if (HasSSE2) { // SSE2
3488 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3489 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3490 } else { // SSE1
3491 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3492 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3493 }
3494 } else if (VT.getSizeInBits() == 256) { // AVX
3495 // 256-bit logic and arithmetic instructions in AVX are
3496 // all floating-point, no support for integer ops. Default
3497 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003499 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3500 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003501 }
Dale Johannesenace16102009-02-03 19:33:06 +00003502 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003503}
3504
Chris Lattner8a594482007-11-25 00:24:49 +00003505/// getOnesVector - Returns a vector of specified type with all bits set.
3506///
Owen Andersone50ed302009-08-10 22:56:29 +00003507static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003508 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003509
Chris Lattner8a594482007-11-25 00:24:49 +00003510 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3511 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003513 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00003514 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003515 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003516}
3517
3518
Evan Cheng39623da2006-04-20 08:58:49 +00003519/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3520/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003521static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003522 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003523 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003524
Evan Cheng39623da2006-04-20 08:58:49 +00003525 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003526 SmallVector<int, 8> MaskVec;
3527 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003528
Nate Begeman5a5ca152009-04-29 05:20:52 +00003529 for (unsigned i = 0; i != NumElems; ++i) {
3530 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003531 MaskVec[i] = NumElems;
3532 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003533 }
Evan Cheng39623da2006-04-20 08:58:49 +00003534 }
Evan Cheng39623da2006-04-20 08:58:49 +00003535 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003536 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3537 SVOp->getOperand(1), &MaskVec[0]);
3538 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003539}
3540
Evan Cheng017dcc62006-04-21 01:05:10 +00003541/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3542/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003543static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003544 SDValue V2) {
3545 unsigned NumElems = VT.getVectorNumElements();
3546 SmallVector<int, 8> Mask;
3547 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003548 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003549 Mask.push_back(i);
3550 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003551}
3552
Nate Begeman9008ca62009-04-27 18:41:29 +00003553/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003554static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003555 SDValue V2) {
3556 unsigned NumElems = VT.getVectorNumElements();
3557 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003558 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 Mask.push_back(i);
3560 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003561 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003562 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003563}
3564
Nate Begeman9008ca62009-04-27 18:41:29 +00003565/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003566static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003567 SDValue V2) {
3568 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003569 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003570 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003571 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003572 Mask.push_back(i + Half);
3573 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003574 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003575 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003576}
3577
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003578/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3579static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003581 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 DebugLoc dl = SV->getDebugLoc();
3583 SDValue V1 = SV->getOperand(0);
3584 int NumElems = VT.getVectorNumElements();
3585 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003586
Nate Begeman9008ca62009-04-27 18:41:29 +00003587 // unpack elements to the correct location
3588 while (NumElems > 4) {
3589 if (EltNo < NumElems/2) {
3590 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3591 } else {
3592 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3593 EltNo -= NumElems/2;
3594 }
3595 NumElems >>= 1;
3596 }
Eric Christopherfd179292009-08-27 18:07:15 +00003597
Nate Begeman9008ca62009-04-27 18:41:29 +00003598 // Perform the splat.
3599 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003600 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003601 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3602 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003603}
3604
Evan Chengba05f722006-04-21 23:03:30 +00003605/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003606/// vector of zero or undef vector. This produces a shuffle where the low
3607/// element of V2 is swizzled into the zero/undef vector, landing at element
3608/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003609static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003610 bool isZero, bool HasSSE2,
3611 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003612 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003613 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003614 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3615 unsigned NumElems = VT.getVectorNumElements();
3616 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003617 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 // If this is the insertion idx, put the low elt of V2 here.
3619 MaskVec.push_back(i == Idx ? NumElems : i);
3620 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003621}
3622
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003623/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3624/// element of the result of the vector shuffle.
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003625SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
3626 unsigned Depth) {
3627 if (Depth == 6)
3628 return SDValue(); // Limit search depth.
3629
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003630 SDValue V = SDValue(N, 0);
3631 EVT VT = V.getValueType();
3632 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003633
3634 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3635 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3636 Index = SV->getMaskElt(Index);
3637
3638 if (Index < 0)
3639 return DAG.getUNDEF(VT.getVectorElementType());
3640
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003641 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003642 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003643 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003644 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003645
3646 // Recurse into target specific vector shuffles to find scalars.
3647 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003648 int NumElems = VT.getVectorNumElements();
3649 SmallVector<unsigned, 16> ShuffleMask;
3650 SDValue ImmN;
3651
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003652 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003653 case X86ISD::SHUFPS:
3654 case X86ISD::SHUFPD:
3655 ImmN = N->getOperand(N->getNumOperands()-1);
3656 DecodeSHUFPSMask(NumElems,
3657 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3658 ShuffleMask);
3659 break;
3660 case X86ISD::PUNPCKHBW:
3661 case X86ISD::PUNPCKHWD:
3662 case X86ISD::PUNPCKHDQ:
3663 case X86ISD::PUNPCKHQDQ:
3664 DecodePUNPCKHMask(NumElems, ShuffleMask);
3665 break;
3666 case X86ISD::UNPCKHPS:
3667 case X86ISD::UNPCKHPD:
3668 DecodeUNPCKHPMask(NumElems, ShuffleMask);
3669 break;
3670 case X86ISD::PUNPCKLBW:
3671 case X86ISD::PUNPCKLWD:
3672 case X86ISD::PUNPCKLDQ:
3673 case X86ISD::PUNPCKLQDQ:
3674 DecodePUNPCKLMask(NumElems, ShuffleMask);
3675 break;
3676 case X86ISD::UNPCKLPS:
3677 case X86ISD::UNPCKLPD:
3678 DecodeUNPCKLPMask(NumElems, ShuffleMask);
3679 break;
3680 case X86ISD::MOVHLPS:
3681 DecodeMOVHLPSMask(NumElems, ShuffleMask);
3682 break;
3683 case X86ISD::MOVLHPS:
3684 DecodeMOVLHPSMask(NumElems, ShuffleMask);
3685 break;
3686 case X86ISD::PSHUFD:
3687 ImmN = N->getOperand(N->getNumOperands()-1);
3688 DecodePSHUFMask(NumElems,
3689 cast<ConstantSDNode>(ImmN)->getZExtValue(),
3690 ShuffleMask);
3691 break;
3692 case X86ISD::PSHUFHW:
3693 ImmN = N->getOperand(N->getNumOperands()-1);
3694 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3695 ShuffleMask);
3696 break;
3697 case X86ISD::PSHUFLW:
3698 ImmN = N->getOperand(N->getNumOperands()-1);
3699 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
3700 ShuffleMask);
3701 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003702 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003703 case X86ISD::MOVSD: {
3704 // The index 0 always comes from the first element of the second source,
3705 // this is why MOVSS and MOVSD are used in the first place. The other
3706 // elements come from the other positions of the first source vector.
3707 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003708 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
3709 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00003710 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003711 default:
3712 assert("not implemented for target shuffle node");
3713 return SDValue();
3714 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003715
3716 Index = ShuffleMask[Index];
3717 if (Index < 0)
3718 return DAG.getUNDEF(VT.getVectorElementType());
3719
3720 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
3721 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
3722 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003723 }
3724
3725 // Actual nodes that may contain scalar elements
3726 if (Opcode == ISD::BIT_CONVERT) {
3727 V = V.getOperand(0);
3728 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003729 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003730
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003731 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003732 return SDValue();
3733 }
3734
3735 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3736 return (Index == 0) ? V.getOperand(0)
3737 : DAG.getUNDEF(VT.getVectorElementType());
3738
3739 if (V.getOpcode() == ISD::BUILD_VECTOR)
3740 return V.getOperand(Index);
3741
3742 return SDValue();
3743}
3744
3745/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3746/// shuffle operation which come from a consecutively from a zero. The
3747/// search can start in two diferent directions, from left or right.
3748static
3749unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3750 bool ZerosFromLeft, SelectionDAG &DAG) {
3751 int i = 0;
3752
3753 while (i < NumElems) {
3754 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00003755 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003756 if (!(Elt.getNode() &&
3757 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3758 break;
3759 ++i;
3760 }
3761
3762 return i;
3763}
3764
3765/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3766/// MaskE correspond consecutively to elements from one of the vector operands,
3767/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3768static
3769bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3770 int OpIdx, int NumElems, unsigned &OpNum) {
3771 bool SeenV1 = false;
3772 bool SeenV2 = false;
3773
3774 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3775 int Idx = SVOp->getMaskElt(i);
3776 // Ignore undef indicies
3777 if (Idx < 0)
3778 continue;
3779
3780 if (Idx < NumElems)
3781 SeenV1 = true;
3782 else
3783 SeenV2 = true;
3784
3785 // Only accept consecutive elements from the same vector
3786 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3787 return false;
3788 }
3789
3790 OpNum = SeenV1 ? 0 : 1;
3791 return true;
3792}
3793
3794/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3795/// logical left shift of a vector.
3796static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3797 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3798 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3799 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3800 false /* check zeros from right */, DAG);
3801 unsigned OpSrc;
3802
3803 if (!NumZeros)
3804 return false;
3805
3806 // Considering the elements in the mask that are not consecutive zeros,
3807 // check if they consecutively come from only one of the source vectors.
3808 //
3809 // V1 = {X, A, B, C} 0
3810 // \ \ \ /
3811 // vector_shuffle V1, V2 <1, 2, 3, X>
3812 //
3813 if (!isShuffleMaskConsecutive(SVOp,
3814 0, // Mask Start Index
3815 NumElems-NumZeros-1, // Mask End Index
3816 NumZeros, // Where to start looking in the src vector
3817 NumElems, // Number of elements in vector
3818 OpSrc)) // Which source operand ?
3819 return false;
3820
3821 isLeft = false;
3822 ShAmt = NumZeros;
3823 ShVal = SVOp->getOperand(OpSrc);
3824 return true;
3825}
3826
3827/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3828/// logical left shift of a vector.
3829static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3830 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3831 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3832 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3833 true /* check zeros from left */, DAG);
3834 unsigned OpSrc;
3835
3836 if (!NumZeros)
3837 return false;
3838
3839 // Considering the elements in the mask that are not consecutive zeros,
3840 // check if they consecutively come from only one of the source vectors.
3841 //
3842 // 0 { A, B, X, X } = V2
3843 // / \ / /
3844 // vector_shuffle V1, V2 <X, X, 4, 5>
3845 //
3846 if (!isShuffleMaskConsecutive(SVOp,
3847 NumZeros, // Mask Start Index
3848 NumElems-1, // Mask End Index
3849 0, // Where to start looking in the src vector
3850 NumElems, // Number of elements in vector
3851 OpSrc)) // Which source operand ?
3852 return false;
3853
3854 isLeft = true;
3855 ShAmt = NumZeros;
3856 ShVal = SVOp->getOperand(OpSrc);
3857 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003858}
3859
3860/// isVectorShift - Returns true if the shuffle can be implemented as a
3861/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003862static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003863 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003864 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3865 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3866 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003867
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003868 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003869}
3870
Evan Chengc78d3b42006-04-24 18:01:45 +00003871/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3872///
Dan Gohman475871a2008-07-27 21:46:04 +00003873static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003874 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003875 SelectionDAG &DAG,
3876 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003877 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003878 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003879
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003880 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003881 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003882 bool First = true;
3883 for (unsigned i = 0; i < 16; ++i) {
3884 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3885 if (ThisIsNonZero && First) {
3886 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003888 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003890 First = false;
3891 }
3892
3893 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003894 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003895 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3896 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003897 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003899 }
3900 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3902 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3903 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003904 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003906 } else
3907 ThisElt = LastElt;
3908
Gabor Greifba36cb52008-08-28 21:40:38 +00003909 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003911 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003912 }
3913 }
3914
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003916}
3917
Bill Wendlinga348c562007-03-22 18:42:45 +00003918/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003919///
Dan Gohman475871a2008-07-27 21:46:04 +00003920static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003921 unsigned NumNonZero, unsigned NumZero,
3922 SelectionDAG &DAG,
3923 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003924 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003925 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003926
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003927 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003928 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003929 bool First = true;
3930 for (unsigned i = 0; i < 8; ++i) {
3931 bool isNonZero = (NonZeros & (1 << i)) != 0;
3932 if (isNonZero) {
3933 if (First) {
3934 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003936 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003938 First = false;
3939 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003940 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003942 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003943 }
3944 }
3945
3946 return V;
3947}
3948
Evan Chengf26ffe92008-05-29 08:22:04 +00003949/// getVShift - Return a vector logical shift node.
3950///
Owen Andersone50ed302009-08-10 22:56:29 +00003951static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003952 unsigned NumBits, SelectionDAG &DAG,
3953 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003954 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003955 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003956 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3957 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3958 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003959 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003960}
3961
Dan Gohman475871a2008-07-27 21:46:04 +00003962SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003963X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003964 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00003965
Evan Chengc3630942009-12-09 21:00:30 +00003966 // Check if the scalar load can be widened into a vector load. And if
3967 // the address is "base + cst" see if the cst can be "absorbed" into
3968 // the shuffle mask.
3969 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3970 SDValue Ptr = LD->getBasePtr();
3971 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3972 return SDValue();
3973 EVT PVT = LD->getValueType(0);
3974 if (PVT != MVT::i32 && PVT != MVT::f32)
3975 return SDValue();
3976
3977 int FI = -1;
3978 int64_t Offset = 0;
3979 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3980 FI = FINode->getIndex();
3981 Offset = 0;
3982 } else if (Ptr.getOpcode() == ISD::ADD &&
3983 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3984 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3985 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3986 Offset = Ptr.getConstantOperandVal(1);
3987 Ptr = Ptr.getOperand(0);
3988 } else {
3989 return SDValue();
3990 }
3991
3992 SDValue Chain = LD->getChain();
3993 // Make sure the stack object alignment is at least 16.
3994 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3995 if (DAG.InferPtrAlignment(Ptr) < 16) {
3996 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003997 // Can't change the alignment. FIXME: It's possible to compute
3998 // the exact stack offset and reference FI + adjust offset instead.
3999 // If someone *really* cares about this. That's the way to implement it.
4000 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004001 } else {
4002 MFI->setObjectAlignment(FI, 16);
4003 }
4004 }
4005
4006 // (Offset % 16) must be multiple of 4. Then address is then
4007 // Ptr + (Offset & ~15).
4008 if (Offset < 0)
4009 return SDValue();
4010 if ((Offset % 16) & 3)
4011 return SDValue();
4012 int64_t StartOffset = Offset & ~15;
4013 if (StartOffset)
4014 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4015 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4016
4017 int EltNo = (Offset - StartOffset) >> 2;
4018 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
4019 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
Chris Lattner51abfe42010-09-21 06:02:19 +00004020 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,
4021 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004022 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00004023 // Canonicalize it to a v4i32 shuffle.
4024 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
4025 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4026 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
Chris Lattner51abfe42010-09-21 06:02:19 +00004027 DAG.getUNDEF(MVT::v4i32),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004028 }
4029
4030 return SDValue();
4031}
4032
Michael J. Spencerec38de22010-10-10 22:04:20 +00004033/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4034/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004035/// load which has the same value as a build_vector whose operands are 'elts'.
4036///
4037/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004038///
Nate Begeman1449f292010-03-24 22:19:06 +00004039/// FIXME: we'd also like to handle the case where the last elements are zero
4040/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4041/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004042static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004043 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004044 EVT EltVT = VT.getVectorElementType();
4045 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004046
Nate Begemanfdea31a2010-03-24 20:49:50 +00004047 LoadSDNode *LDBase = NULL;
4048 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004049
Nate Begeman1449f292010-03-24 22:19:06 +00004050 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004051 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004052 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004053 for (unsigned i = 0; i < NumElems; ++i) {
4054 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004055
Nate Begemanfdea31a2010-03-24 20:49:50 +00004056 if (!Elt.getNode() ||
4057 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4058 return SDValue();
4059 if (!LDBase) {
4060 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4061 return SDValue();
4062 LDBase = cast<LoadSDNode>(Elt.getNode());
4063 LastLoadedElt = i;
4064 continue;
4065 }
4066 if (Elt.getOpcode() == ISD::UNDEF)
4067 continue;
4068
4069 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4070 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4071 return SDValue();
4072 LastLoadedElt = i;
4073 }
Nate Begeman1449f292010-03-24 22:19:06 +00004074
4075 // If we have found an entire vector of loads and undefs, then return a large
4076 // load of the entire vector width starting at the base pointer. If we found
4077 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004078 if (LastLoadedElt == NumElems - 1) {
4079 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004080 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004081 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004082 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004083 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004084 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004085 LDBase->isVolatile(), LDBase->isNonTemporal(),
4086 LDBase->getAlignment());
4087 } else if (NumElems == 4 && LastLoadedElt == 1) {
4088 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4089 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004090 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4091 Ops, 2, MVT::i32,
4092 LDBase->getMemOperand());
4093 return DAG.getNode(ISD::BIT_CONVERT, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004094 }
4095 return SDValue();
4096}
4097
Evan Chengc3630942009-12-09 21:00:30 +00004098SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004099X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004100 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004101 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4102 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004103 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4104 // is present, so AllOnes is ignored.
4105 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4106 (Op.getValueType().getSizeInBits() != 256 &&
4107 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004108 // Canonicalize this to <4 x i32> (SSE) to
Chris Lattner8a594482007-11-25 00:24:49 +00004109 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4110 // eliminated on x86-32 hosts.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004111 if (Op.getValueType() == MVT::v4i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004112 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004113
Gabor Greifba36cb52008-08-28 21:40:38 +00004114 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004115 return getOnesVector(Op.getValueType(), DAG, dl);
4116 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004117 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004118
Owen Andersone50ed302009-08-10 22:56:29 +00004119 EVT VT = Op.getValueType();
4120 EVT ExtVT = VT.getVectorElementType();
4121 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004122
4123 unsigned NumElems = Op.getNumOperands();
4124 unsigned NumZero = 0;
4125 unsigned NumNonZero = 0;
4126 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004127 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004128 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004129 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004130 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004131 if (Elt.getOpcode() == ISD::UNDEF)
4132 continue;
4133 Values.insert(Elt);
4134 if (Elt.getOpcode() != ISD::Constant &&
4135 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004136 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004137 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004138 NumZero++;
4139 else {
4140 NonZeros |= (1 << i);
4141 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004142 }
4143 }
4144
Chris Lattner97a2a562010-08-26 05:24:29 +00004145 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4146 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004147 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004148
Chris Lattner67f453a2008-03-09 05:42:06 +00004149 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004150 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004151 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004152 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004153
Chris Lattner62098042008-03-09 01:05:04 +00004154 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4155 // the value are obviously zero, truncate the value to i32 and do the
4156 // insertion that way. Only do this if the value is non-constant or if the
4157 // value is a constant being inserted into element 0. It is cheaper to do
4158 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004160 (!IsAllConstants || Idx == 0)) {
4161 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004162 // Handle SSE only.
4163 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4164 EVT VecVT = MVT::v4i32;
4165 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004166
Chris Lattner62098042008-03-09 01:05:04 +00004167 // Truncate the value (which may itself be a constant) to i32, and
4168 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004170 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004171 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4172 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004173
Chris Lattner62098042008-03-09 01:05:04 +00004174 // Now we have our 32-bit value zero extended in the low element of
4175 // a vector. If Idx != 0, swizzle it into place.
4176 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 SmallVector<int, 4> Mask;
4178 Mask.push_back(Idx);
4179 for (unsigned i = 1; i != VecElts; ++i)
4180 Mask.push_back(i);
4181 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004182 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004184 }
Dale Johannesenace16102009-02-03 19:33:06 +00004185 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004186 }
4187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004188
Chris Lattner19f79692008-03-08 22:59:52 +00004189 // If we have a constant or non-constant insertion into the low element of
4190 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4191 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004192 // depending on what the source datatype is.
4193 if (Idx == 0) {
4194 if (NumZero == 0) {
4195 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4197 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004198 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4199 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4200 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4201 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4203 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004204 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4205 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004206 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4207 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4208 Subtarget->hasSSE2(), DAG);
4209 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4210 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004211 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004212
4213 // Is it a vector logical left shift?
4214 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004215 X86::isZeroNode(Op.getOperand(0)) &&
4216 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004217 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004218 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004219 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004220 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004221 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004222 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004223
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004224 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004225 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004226
Chris Lattner19f79692008-03-08 22:59:52 +00004227 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4228 // is a non-constant being inserted into an element other than the low one,
4229 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4230 // movd/movss) to move this into the low element, then shuffle it into
4231 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004232 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004233 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004234
Evan Cheng0db9fe62006-04-25 20:13:52 +00004235 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004236 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4237 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004238 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004239 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 MaskVec.push_back(i == Idx ? 0 : 1);
4241 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004242 }
4243 }
4244
Chris Lattner67f453a2008-03-09 05:42:06 +00004245 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004246 if (Values.size() == 1) {
4247 if (EVTBits == 32) {
4248 // Instead of a shuffle like this:
4249 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4250 // Check if it's possible to issue this instead.
4251 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4252 unsigned Idx = CountTrailingZeros_32(NonZeros);
4253 SDValue Item = Op.getOperand(Idx);
4254 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4255 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4256 }
Dan Gohman475871a2008-07-27 21:46:04 +00004257 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004259
Dan Gohmana3941172007-07-24 22:55:08 +00004260 // A vector full of immediates; various special cases are already
4261 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004262 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004263 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004264
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004265 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004266 if (EVTBits == 64) {
4267 if (NumNonZero == 1) {
4268 // One half is zero or undef.
4269 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004270 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004271 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004272 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4273 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004274 }
Dan Gohman475871a2008-07-27 21:46:04 +00004275 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004276 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004277
4278 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004279 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004280 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004281 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004282 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004283 }
4284
Bill Wendling826f36f2007-03-28 00:57:11 +00004285 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004286 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004287 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004288 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004289 }
4290
4291 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004292 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004293 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004294 if (NumElems == 4 && NumZero > 0) {
4295 for (unsigned i = 0; i < 4; ++i) {
4296 bool isZero = !(NonZeros & (1 << i));
4297 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004298 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004299 else
Dale Johannesenace16102009-02-03 19:33:06 +00004300 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004301 }
4302
4303 for (unsigned i = 0; i < 2; ++i) {
4304 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4305 default: break;
4306 case 0:
4307 V[i] = V[i*2]; // Must be a zero vector.
4308 break;
4309 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004311 break;
4312 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004314 break;
4315 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004317 break;
4318 }
4319 }
4320
Nate Begeman9008ca62009-04-27 18:41:29 +00004321 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004322 bool Reverse = (NonZeros & 0x3) == 2;
4323 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004325 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4326 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004327 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4328 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004329 }
4330
Nate Begemanfdea31a2010-03-24 20:49:50 +00004331 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4332 // Check for a build vector of consecutive loads.
4333 for (unsigned i = 0; i < NumElems; ++i)
4334 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004335
Nate Begemanfdea31a2010-03-24 20:49:50 +00004336 // Check for elements which are consecutive loads.
4337 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4338 if (LD.getNode())
4339 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004340
4341 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004342 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00004343 SDValue Result;
4344 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
4345 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
4346 else
4347 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00004348
Chris Lattner24faf612010-08-28 17:59:08 +00004349 for (unsigned i = 1; i < NumElems; ++i) {
4350 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
4351 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00004352 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00004353 }
4354 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00004356
Chris Lattner6e80e442010-08-28 17:15:43 +00004357 // Otherwise, expand into a number of unpckl*, start by extending each of
4358 // our (non-undef) elements to the full vector width with the element in the
4359 // bottom slot of the vector (which generates no code for SSE).
4360 for (unsigned i = 0; i < NumElems; ++i) {
4361 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4362 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4363 else
4364 V[i] = DAG.getUNDEF(VT);
4365 }
4366
4367 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004368 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4369 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4370 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004371 unsigned EltStride = NumElems >> 1;
4372 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00004373 for (unsigned i = 0; i < EltStride; ++i) {
4374 // If V[i+EltStride] is undef and this is the first round of mixing,
4375 // then it is safe to just drop this shuffle: V[i] is already in the
4376 // right place, the one element (since it's the first round) being
4377 // inserted as undef can be dropped. This isn't safe for successive
4378 // rounds because they will permute elements within both vectors.
4379 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
4380 EltStride == NumElems/2)
4381 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004382
Chris Lattner6e80e442010-08-28 17:15:43 +00004383 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00004384 }
Chris Lattner6e80e442010-08-28 17:15:43 +00004385 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004386 }
4387 return V[0];
4388 }
Dan Gohman475871a2008-07-27 21:46:04 +00004389 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004390}
4391
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004392SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004393X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004394 // We support concatenate two MMX registers and place them in a MMX
4395 // register. This is better than doing a stack convert.
4396 DebugLoc dl = Op.getDebugLoc();
4397 EVT ResVT = Op.getValueType();
4398 assert(Op.getNumOperands() == 2);
4399 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4400 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4401 int Mask[2];
4402 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4403 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4404 InVec = Op.getOperand(1);
4405 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4406 unsigned NumElts = ResVT.getVectorNumElements();
4407 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4408 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4409 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4410 } else {
4411 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4412 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4413 Mask[0] = 0; Mask[1] = 2;
4414 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4415 }
4416 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4417}
4418
Nate Begemanb9a47b82009-02-23 08:49:38 +00004419// v8i16 shuffles - Prefer shuffles in the following order:
4420// 1. [all] pshuflw, pshufhw, optional move
4421// 2. [ssse3] 1 x pshufb
4422// 3. [ssse3] 2 x pshufb + 1 x por
4423// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004424SDValue
4425X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4426 SelectionDAG &DAG) const {
4427 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004428 SDValue V1 = SVOp->getOperand(0);
4429 SDValue V2 = SVOp->getOperand(1);
4430 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004431 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004432
Nate Begemanb9a47b82009-02-23 08:49:38 +00004433 // Determine if more than 1 of the words in each of the low and high quadwords
4434 // of the result come from the same quadword of one of the two inputs. Undef
4435 // mask values count as coming from any quadword, for better codegen.
4436 SmallVector<unsigned, 4> LoQuad(4);
4437 SmallVector<unsigned, 4> HiQuad(4);
4438 BitVector InputQuads(4);
4439 for (unsigned i = 0; i < 8; ++i) {
4440 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004441 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004442 MaskVals.push_back(EltIdx);
4443 if (EltIdx < 0) {
4444 ++Quad[0];
4445 ++Quad[1];
4446 ++Quad[2];
4447 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004448 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004449 }
4450 ++Quad[EltIdx / 4];
4451 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004452 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004453
Nate Begemanb9a47b82009-02-23 08:49:38 +00004454 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004455 unsigned MaxQuad = 1;
4456 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004457 if (LoQuad[i] > MaxQuad) {
4458 BestLoQuad = i;
4459 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004460 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004461 }
4462
Nate Begemanb9a47b82009-02-23 08:49:38 +00004463 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004464 MaxQuad = 1;
4465 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004466 if (HiQuad[i] > MaxQuad) {
4467 BestHiQuad = i;
4468 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004469 }
4470 }
4471
Nate Begemanb9a47b82009-02-23 08:49:38 +00004472 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004473 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004474 // single pshufb instruction is necessary. If There are more than 2 input
4475 // quads, disable the next transformation since it does not help SSSE3.
4476 bool V1Used = InputQuads[0] || InputQuads[1];
4477 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004478 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004479 if (InputQuads.count() == 2 && V1Used && V2Used) {
4480 BestLoQuad = InputQuads.find_first();
4481 BestHiQuad = InputQuads.find_next(BestLoQuad);
4482 }
4483 if (InputQuads.count() > 2) {
4484 BestLoQuad = -1;
4485 BestHiQuad = -1;
4486 }
4487 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004488
Nate Begemanb9a47b82009-02-23 08:49:38 +00004489 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4490 // the shuffle mask. If a quad is scored as -1, that means that it contains
4491 // words from all 4 input quadwords.
4492 SDValue NewV;
4493 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 SmallVector<int, 8> MaskV;
4495 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4496 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004497 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004498 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4499 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4500 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004501
Nate Begemanb9a47b82009-02-23 08:49:38 +00004502 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4503 // source words for the shuffle, to aid later transformations.
4504 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004505 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004506 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004507 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004508 if (idx != (int)i)
4509 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004510 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004511 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004512 AllWordsInNewV = false;
4513 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004514 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004515
Nate Begemanb9a47b82009-02-23 08:49:38 +00004516 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4517 if (AllWordsInNewV) {
4518 for (int i = 0; i != 8; ++i) {
4519 int idx = MaskVals[i];
4520 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004521 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004522 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004523 if ((idx != i) && idx < 4)
4524 pshufhw = false;
4525 if ((idx != i) && idx > 3)
4526 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004527 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004528 V1 = NewV;
4529 V2Used = false;
4530 BestLoQuad = 0;
4531 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004532 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004533
Nate Begemanb9a47b82009-02-23 08:49:38 +00004534 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4535 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004536 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004537 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4538 unsigned TargetMask = 0;
4539 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004540 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004541 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4542 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4543 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004544 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004545 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004546 }
Eric Christopherfd179292009-08-27 18:07:15 +00004547
Nate Begemanb9a47b82009-02-23 08:49:38 +00004548 // If we have SSSE3, and all words of the result are from 1 input vector,
4549 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4550 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004551 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004552 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004553
Nate Begemanb9a47b82009-02-23 08:49:38 +00004554 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004555 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004556 // mask, and elements that come from V1 in the V2 mask, so that the two
4557 // results can be OR'd together.
4558 bool TwoInputs = V1Used && V2Used;
4559 for (unsigned i = 0; i != 8; ++i) {
4560 int EltIdx = MaskVals[i] * 2;
4561 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004562 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4563 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004564 continue;
4565 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004566 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4567 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004568 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004569 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004570 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004571 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004572 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004573 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004575
Nate Begemanb9a47b82009-02-23 08:49:38 +00004576 // Calculate the shuffle mask for the second input, shuffle it, and
4577 // OR it with the first shuffled input.
4578 pshufbMask.clear();
4579 for (unsigned i = 0; i != 8; ++i) {
4580 int EltIdx = MaskVals[i] * 2;
4581 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004582 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4583 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004584 continue;
4585 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4587 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004588 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004590 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004591 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004592 MVT::v16i8, &pshufbMask[0], 16));
4593 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4594 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004595 }
4596
4597 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4598 // and update MaskVals with new element order.
4599 BitVector InOrder(8);
4600 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004602 for (int i = 0; i != 4; ++i) {
4603 int idx = MaskVals[i];
4604 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004605 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004606 InOrder.set(i);
4607 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004608 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004609 InOrder.set(i);
4610 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004611 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004612 }
4613 }
4614 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004615 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004618
4619 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4620 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4621 NewV.getOperand(0),
4622 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4623 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004624 }
Eric Christopherfd179292009-08-27 18:07:15 +00004625
Nate Begemanb9a47b82009-02-23 08:49:38 +00004626 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4627 // and update MaskVals with the new element order.
4628 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004629 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004630 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004632 for (unsigned i = 4; i != 8; ++i) {
4633 int idx = MaskVals[i];
4634 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004635 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004636 InOrder.set(i);
4637 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004639 InOrder.set(i);
4640 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004641 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004642 }
4643 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004645 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004646
4647 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4648 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4649 NewV.getOperand(0),
4650 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4651 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004652 }
Eric Christopherfd179292009-08-27 18:07:15 +00004653
Nate Begemanb9a47b82009-02-23 08:49:38 +00004654 // In case BestHi & BestLo were both -1, which means each quadword has a word
4655 // from each of the four input quadwords, calculate the InOrder bitvector now
4656 // before falling through to the insert/extract cleanup.
4657 if (BestLoQuad == -1 && BestHiQuad == -1) {
4658 NewV = V1;
4659 for (int i = 0; i != 8; ++i)
4660 if (MaskVals[i] < 0 || MaskVals[i] == i)
4661 InOrder.set(i);
4662 }
Eric Christopherfd179292009-08-27 18:07:15 +00004663
Nate Begemanb9a47b82009-02-23 08:49:38 +00004664 // The other elements are put in the right place using pextrw and pinsrw.
4665 for (unsigned i = 0; i != 8; ++i) {
4666 if (InOrder[i])
4667 continue;
4668 int EltIdx = MaskVals[i];
4669 if (EltIdx < 0)
4670 continue;
4671 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004673 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004675 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004677 DAG.getIntPtrConstant(i));
4678 }
4679 return NewV;
4680}
4681
4682// v16i8 shuffles - Prefer shuffles in the following order:
4683// 1. [ssse3] 1 x pshufb
4684// 2. [ssse3] 2 x pshufb + 1 x por
4685// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4686static
Nate Begeman9008ca62009-04-27 18:41:29 +00004687SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004688 SelectionDAG &DAG,
4689 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004690 SDValue V1 = SVOp->getOperand(0);
4691 SDValue V2 = SVOp->getOperand(1);
4692 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004693 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004694 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004695
Nate Begemanb9a47b82009-02-23 08:49:38 +00004696 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004697 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004698 // present, fall back to case 3.
4699 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4700 bool V1Only = true;
4701 bool V2Only = true;
4702 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004703 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004704 if (EltIdx < 0)
4705 continue;
4706 if (EltIdx < 16)
4707 V2Only = false;
4708 else
4709 V1Only = false;
4710 }
Eric Christopherfd179292009-08-27 18:07:15 +00004711
Nate Begemanb9a47b82009-02-23 08:49:38 +00004712 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4713 if (TLI.getSubtarget()->hasSSSE3()) {
4714 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004715
Nate Begemanb9a47b82009-02-23 08:49:38 +00004716 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004717 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004718 //
4719 // Otherwise, we have elements from both input vectors, and must zero out
4720 // elements that come from V2 in the first mask, and V1 in the second mask
4721 // so that we can OR them together.
4722 bool TwoInputs = !(V1Only || V2Only);
4723 for (unsigned i = 0; i != 16; ++i) {
4724 int EltIdx = MaskVals[i];
4725 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004727 continue;
4728 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004730 }
4731 // If all the elements are from V2, assign it to V1 and return after
4732 // building the first pshufb.
4733 if (V2Only)
4734 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004736 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004737 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004738 if (!TwoInputs)
4739 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004740
Nate Begemanb9a47b82009-02-23 08:49:38 +00004741 // Calculate the shuffle mask for the second input, shuffle it, and
4742 // OR it with the first shuffled input.
4743 pshufbMask.clear();
4744 for (unsigned i = 0; i != 16; ++i) {
4745 int EltIdx = MaskVals[i];
4746 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004748 continue;
4749 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004751 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004752 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004753 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004754 MVT::v16i8, &pshufbMask[0], 16));
4755 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004756 }
Eric Christopherfd179292009-08-27 18:07:15 +00004757
Nate Begemanb9a47b82009-02-23 08:49:38 +00004758 // No SSSE3 - Calculate in place words and then fix all out of place words
4759 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4760 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4762 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004763 SDValue NewV = V2Only ? V2 : V1;
4764 for (int i = 0; i != 8; ++i) {
4765 int Elt0 = MaskVals[i*2];
4766 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004767
Nate Begemanb9a47b82009-02-23 08:49:38 +00004768 // This word of the result is all undef, skip it.
4769 if (Elt0 < 0 && Elt1 < 0)
4770 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004771
Nate Begemanb9a47b82009-02-23 08:49:38 +00004772 // This word of the result is already in the correct place, skip it.
4773 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4774 continue;
4775 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4776 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004777
Nate Begemanb9a47b82009-02-23 08:49:38 +00004778 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4779 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4780 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004781
4782 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4783 // using a single extract together, load it and store it.
4784 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004785 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004786 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004788 DAG.getIntPtrConstant(i));
4789 continue;
4790 }
4791
Nate Begemanb9a47b82009-02-23 08:49:38 +00004792 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004793 // source byte is not also odd, shift the extracted word left 8 bits
4794 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004795 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004797 DAG.getIntPtrConstant(Elt1 / 2));
4798 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004799 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004800 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004801 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004802 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4803 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004804 }
4805 // If Elt0 is defined, extract it from the appropriate source. If the
4806 // source byte is not also even, shift the extracted word right 8 bits. If
4807 // Elt1 was also defined, OR the extracted values together before
4808 // inserting them in the result.
4809 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004811 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4812 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004813 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004814 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004815 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4817 DAG.getConstant(0x00FF, MVT::i16));
4818 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004819 : InsElt0;
4820 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004822 DAG.getIntPtrConstant(i));
4823 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004824 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004825}
4826
Evan Cheng7a831ce2007-12-15 03:00:47 +00004827/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004828/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004829/// done when every pair / quad of shuffle mask elements point to elements in
4830/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004831/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00004832static
Nate Begeman9008ca62009-04-27 18:41:29 +00004833SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00004834 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004835 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004836 SDValue V1 = SVOp->getOperand(0);
4837 SDValue V2 = SVOp->getOperand(1);
4838 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004839 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00004840 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004842 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004843 case MVT::v4f32: NewVT = MVT::v2f64; break;
4844 case MVT::v4i32: NewVT = MVT::v2i64; break;
4845 case MVT::v8i16: NewVT = MVT::v4i32; break;
4846 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004847 }
4848
Nate Begeman9008ca62009-04-27 18:41:29 +00004849 int Scale = NumElems / NewWidth;
4850 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004851 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004852 int StartIdx = -1;
4853 for (int j = 0; j < Scale; ++j) {
4854 int EltIdx = SVOp->getMaskElt(i+j);
4855 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004856 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004857 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004858 StartIdx = EltIdx - (EltIdx % Scale);
4859 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004860 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004861 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004862 if (StartIdx == -1)
4863 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004864 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004865 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004866 }
4867
Dale Johannesenace16102009-02-03 19:33:06 +00004868 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4869 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004870 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004871}
4872
Evan Chengd880b972008-05-09 21:53:03 +00004873/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004874///
Owen Andersone50ed302009-08-10 22:56:29 +00004875static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 SDValue SrcOp, SelectionDAG &DAG,
4877 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004879 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004880 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004881 LD = dyn_cast<LoadSDNode>(SrcOp);
4882 if (!LD) {
4883 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4884 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004885 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00004886 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004887 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4888 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004889 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004890 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004892 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4893 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4894 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4895 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004896 SrcOp.getOperand(0)
4897 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004898 }
4899 }
4900 }
4901
Dale Johannesenace16102009-02-03 19:33:06 +00004902 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4903 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004904 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004905 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004906}
4907
Evan Chengace3c172008-07-22 21:13:36 +00004908/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4909/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004910static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004911LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4912 SDValue V1 = SVOp->getOperand(0);
4913 SDValue V2 = SVOp->getOperand(1);
4914 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004915 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004916
Evan Chengace3c172008-07-22 21:13:36 +00004917 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004918 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004919 SmallVector<int, 8> Mask1(4U, -1);
4920 SmallVector<int, 8> PermMask;
4921 SVOp->getMask(PermMask);
4922
Evan Chengace3c172008-07-22 21:13:36 +00004923 unsigned NumHi = 0;
4924 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004925 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 int Idx = PermMask[i];
4927 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004928 Locs[i] = std::make_pair(-1, -1);
4929 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004930 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4931 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004932 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004933 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004934 NumLo++;
4935 } else {
4936 Locs[i] = std::make_pair(1, NumHi);
4937 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004938 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004939 NumHi++;
4940 }
4941 }
4942 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004943
Evan Chengace3c172008-07-22 21:13:36 +00004944 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004945 // If no more than two elements come from either vector. This can be
4946 // implemented with two shuffles. First shuffle gather the elements.
4947 // The second shuffle, which takes the first shuffle as both of its
4948 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004949 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004950
Nate Begeman9008ca62009-04-27 18:41:29 +00004951 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004952
Evan Chengace3c172008-07-22 21:13:36 +00004953 for (unsigned i = 0; i != 4; ++i) {
4954 if (Locs[i].first == -1)
4955 continue;
4956 else {
4957 unsigned Idx = (i < 2) ? 0 : 4;
4958 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004959 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004960 }
4961 }
4962
Nate Begeman9008ca62009-04-27 18:41:29 +00004963 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004964 } else if (NumLo == 3 || NumHi == 3) {
4965 // Otherwise, we must have three elements from one vector, call it X, and
4966 // one element from the other, call it Y. First, use a shufps to build an
4967 // intermediate vector with the one element from Y and the element from X
4968 // that will be in the same half in the final destination (the indexes don't
4969 // matter). Then, use a shufps to build the final vector, taking the half
4970 // containing the element from Y from the intermediate, and the other half
4971 // from X.
4972 if (NumHi == 3) {
4973 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004974 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004975 std::swap(V1, V2);
4976 }
4977
4978 // Find the element from V2.
4979 unsigned HiIndex;
4980 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004981 int Val = PermMask[HiIndex];
4982 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004983 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004984 if (Val >= 4)
4985 break;
4986 }
4987
Nate Begeman9008ca62009-04-27 18:41:29 +00004988 Mask1[0] = PermMask[HiIndex];
4989 Mask1[1] = -1;
4990 Mask1[2] = PermMask[HiIndex^1];
4991 Mask1[3] = -1;
4992 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004993
4994 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004995 Mask1[0] = PermMask[0];
4996 Mask1[1] = PermMask[1];
4997 Mask1[2] = HiIndex & 1 ? 6 : 4;
4998 Mask1[3] = HiIndex & 1 ? 4 : 6;
4999 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005000 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005001 Mask1[0] = HiIndex & 1 ? 2 : 0;
5002 Mask1[1] = HiIndex & 1 ? 0 : 2;
5003 Mask1[2] = PermMask[2];
5004 Mask1[3] = PermMask[3];
5005 if (Mask1[2] >= 0)
5006 Mask1[2] += 4;
5007 if (Mask1[3] >= 0)
5008 Mask1[3] += 4;
5009 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005010 }
Evan Chengace3c172008-07-22 21:13:36 +00005011 }
5012
5013 // Break it into (shuffle shuffle_hi, shuffle_lo).
5014 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00005015 SmallVector<int,8> LoMask(4U, -1);
5016 SmallVector<int,8> HiMask(4U, -1);
5017
5018 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005019 unsigned MaskIdx = 0;
5020 unsigned LoIdx = 0;
5021 unsigned HiIdx = 2;
5022 for (unsigned i = 0; i != 4; ++i) {
5023 if (i == 2) {
5024 MaskPtr = &HiMask;
5025 MaskIdx = 1;
5026 LoIdx = 0;
5027 HiIdx = 2;
5028 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005029 int Idx = PermMask[i];
5030 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005031 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005032 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005033 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005034 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005035 LoIdx++;
5036 } else {
5037 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005038 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005039 HiIdx++;
5040 }
5041 }
5042
Nate Begeman9008ca62009-04-27 18:41:29 +00005043 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5044 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5045 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005046 for (unsigned i = 0; i != 4; ++i) {
5047 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005048 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005049 } else {
5050 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005051 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005052 }
5053 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005054 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005055}
5056
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005057static bool MayFoldVectorLoad(SDValue V) {
5058 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5059 V = V.getOperand(0);
5060 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5061 V = V.getOperand(0);
5062 if (MayFoldLoad(V))
5063 return true;
5064 return false;
5065}
5066
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005067// FIXME: the version above should always be used. Since there's
5068// a bug where several vector shuffles can't be folded because the
5069// DAG is not updated during lowering and a node claims to have two
5070// uses while it only has one, use this version, and let isel match
5071// another instruction if the load really happens to have more than
5072// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005073// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005074static bool RelaxedMayFoldVectorLoad(SDValue V) {
5075 if (V.hasOneUse() && V.getOpcode() == ISD::BIT_CONVERT)
5076 V = V.getOperand(0);
5077 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5078 V = V.getOperand(0);
5079 if (ISD::isNormalLoad(V.getNode()))
5080 return true;
5081 return false;
5082}
5083
5084/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5085/// a vector extract, and if both can be later optimized into a single load.
5086/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5087/// here because otherwise a target specific shuffle node is going to be
5088/// emitted for this shuffle, and the optimization not done.
5089/// FIXME: This is probably not the best approach, but fix the problem
5090/// until the right path is decided.
5091static
5092bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5093 const TargetLowering &TLI) {
5094 EVT VT = V.getValueType();
5095 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5096
5097 // Be sure that the vector shuffle is present in a pattern like this:
5098 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5099 if (!V.hasOneUse())
5100 return false;
5101
5102 SDNode *N = *V.getNode()->use_begin();
5103 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5104 return false;
5105
5106 SDValue EltNo = N->getOperand(1);
5107 if (!isa<ConstantSDNode>(EltNo))
5108 return false;
5109
5110 // If the bit convert changed the number of elements, it is unsafe
5111 // to examine the mask.
5112 bool HasShuffleIntoBitcast = false;
5113 if (V.getOpcode() == ISD::BIT_CONVERT) {
5114 EVT SrcVT = V.getOperand(0).getValueType();
5115 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5116 return false;
5117 V = V.getOperand(0);
5118 HasShuffleIntoBitcast = true;
5119 }
5120
5121 // Select the input vector, guarding against out of range extract vector.
5122 unsigned NumElems = VT.getVectorNumElements();
5123 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5124 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5125 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5126
5127 // Skip one more bit_convert if necessary
5128 if (V.getOpcode() == ISD::BIT_CONVERT)
5129 V = V.getOperand(0);
5130
5131 if (ISD::isNormalLoad(V.getNode())) {
5132 // Is the original load suitable?
5133 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5134
5135 // FIXME: avoid the multi-use bug that is preventing lots of
5136 // of foldings to be detected, this is still wrong of course, but
5137 // give the temporary desired behavior, and if it happens that
5138 // the load has real more uses, during isel it will not fold, and
5139 // will generate poor code.
5140 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5141 return false;
5142
5143 if (!HasShuffleIntoBitcast)
5144 return true;
5145
5146 // If there's a bitcast before the shuffle, check if the load type and
5147 // alignment is valid.
5148 unsigned Align = LN0->getAlignment();
5149 unsigned NewAlign =
5150 TLI.getTargetData()->getABITypeAlignment(
5151 VT.getTypeForEVT(*DAG.getContext()));
5152
5153 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5154 return false;
5155 }
5156
5157 return true;
5158}
5159
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005160static
Evan Cheng835580f2010-10-07 20:50:20 +00005161SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
5162 EVT VT = Op.getValueType();
5163
5164 // Canonizalize to v2f64.
5165 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, V1);
5166 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5167 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
5168 V1, DAG));
5169}
5170
5171static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005172SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
5173 bool HasSSE2) {
5174 SDValue V1 = Op.getOperand(0);
5175 SDValue V2 = Op.getOperand(1);
5176 EVT VT = Op.getValueType();
5177
5178 assert(VT != MVT::v2i64 && "unsupported shuffle type");
5179
5180 if (HasSSE2 && VT == MVT::v2f64)
5181 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
5182
5183 // v4f32 or v4i32
5184 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
5185}
5186
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005187static
5188SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
5189 SDValue V1 = Op.getOperand(0);
5190 SDValue V2 = Op.getOperand(1);
5191 EVT VT = Op.getValueType();
5192
5193 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
5194 "unsupported shuffle type");
5195
5196 if (V2.getOpcode() == ISD::UNDEF)
5197 V2 = V1;
5198
5199 // v4i32 or v4f32
5200 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
5201}
5202
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005203static
5204SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
5205 SDValue V1 = Op.getOperand(0);
5206 SDValue V2 = Op.getOperand(1);
5207 EVT VT = Op.getValueType();
5208 unsigned NumElems = VT.getVectorNumElements();
5209
5210 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
5211 // operand of these instructions is only memory, so check if there's a
5212 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
5213 // same masks.
5214 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005215
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005216 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005217 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005218 CanFoldLoad = true;
5219
5220 // When V1 is a load, it can be folded later into a store in isel, example:
5221 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
5222 // turns into:
5223 // (MOVLPSmr addr:$src1, VR128:$src2)
5224 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005225 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005226 CanFoldLoad = true;
5227
5228 if (CanFoldLoad) {
5229 if (HasSSE2 && NumElems == 2)
5230 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
5231
5232 if (NumElems == 4)
5233 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
5234 }
5235
5236 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5237 // movl and movlp will both match v2i64, but v2i64 is never matched by
5238 // movl earlier because we make it strict to avoid messing with the movlp load
5239 // folding logic (see the code above getMOVLP call). Match it here then,
5240 // this is horrible, but will stay like this until we move all shuffle
5241 // matching to x86 specific nodes. Note that for the 1st condition all
5242 // types are matched with movsd.
5243 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
5244 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5245 else if (HasSSE2)
5246 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5247
5248
5249 assert(VT != MVT::v4i32 && "unsupported shuffle type");
5250
5251 // Invert the operand order and use SHUFPS to match it.
5252 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
5253 X86::getShuffleSHUFImmediate(SVOp), DAG);
5254}
5255
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00005256static inline unsigned getUNPCKLOpcode(EVT VT) {
5257 switch(VT.getSimpleVT().SimpleTy) {
5258 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
5259 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
5260 case MVT::v4f32: return X86ISD::UNPCKLPS;
5261 case MVT::v2f64: return X86ISD::UNPCKLPD;
5262 case MVT::v16i8: return X86ISD::PUNPCKLBW;
5263 case MVT::v8i16: return X86ISD::PUNPCKLWD;
5264 default:
5265 llvm_unreachable("Unknow type for unpckl");
5266 }
5267 return 0;
5268}
5269
5270static inline unsigned getUNPCKHOpcode(EVT VT) {
5271 switch(VT.getSimpleVT().SimpleTy) {
5272 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
5273 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
5274 case MVT::v4f32: return X86ISD::UNPCKHPS;
5275 case MVT::v2f64: return X86ISD::UNPCKHPD;
5276 case MVT::v16i8: return X86ISD::PUNPCKHBW;
5277 case MVT::v8i16: return X86ISD::PUNPCKHWD;
5278 default:
5279 llvm_unreachable("Unknow type for unpckh");
5280 }
5281 return 0;
5282}
5283
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005284static
5285SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005286 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005287 const X86Subtarget *Subtarget) {
5288 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5289 EVT VT = Op.getValueType();
5290 DebugLoc dl = Op.getDebugLoc();
5291 SDValue V1 = Op.getOperand(0);
5292 SDValue V2 = Op.getOperand(1);
5293
5294 if (isZeroShuffle(SVOp))
5295 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
5296
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005297 // Handle splat operations
5298 if (SVOp->isSplat()) {
5299 // Special case, this is the only place now where it's
5300 // allowed to return a vector_shuffle operation without
5301 // using a target specific node, because *hopefully* it
5302 // will be optimized away by the dag combiner.
5303 if (VT.getVectorNumElements() <= 4 &&
5304 CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
5305 return Op;
5306
5307 // Handle splats by matching through known masks
5308 if (VT.getVectorNumElements() <= 4)
5309 return SDValue();
5310
Evan Cheng835580f2010-10-07 20:50:20 +00005311 // Canonicalize all of the remaining to v4f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005312 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005313 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005314
5315 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5316 // do it!
5317 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
5318 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5319 if (NewOp.getNode())
5320 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, NewOp);
5321 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
5322 // FIXME: Figure out a cleaner way to do this.
5323 // Try to make use of movq to zero out the top part.
5324 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
5325 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5326 if (NewOp.getNode()) {
5327 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5328 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5329 DAG, Subtarget, dl);
5330 }
5331 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
5332 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
5333 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
5334 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
5335 DAG, Subtarget, dl);
5336 }
5337 }
5338 return SDValue();
5339}
5340
Dan Gohman475871a2008-07-27 21:46:04 +00005341SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005342X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00005343 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005344 SDValue V1 = Op.getOperand(0);
5345 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005346 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005347 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00005348 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005349 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005350 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
5351 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005352 bool V1IsSplat = false;
5353 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005354 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005355 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005356 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005357 MachineFunction &MF = DAG.getMachineFunction();
5358 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005359
Dale Johannesen0488fb62010-09-30 23:57:10 +00005360 // Shuffle operations on MMX not supported.
5361 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00005362 return Op;
5363
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005364 // Vector shuffle lowering takes 3 steps:
5365 //
5366 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
5367 // narrowing and commutation of operands should be handled.
5368 // 2) Matching of shuffles with known shuffle masks to x86 target specific
5369 // shuffle nodes.
5370 // 3) Rewriting of unmatched masks into new generic shuffle operations,
5371 // so the shuffle can be broken into other shuffles and the legalizer can
5372 // try the lowering again.
5373 //
5374 // The general ideia is that no vector_shuffle operation should be left to
5375 // be matched during isel, all of them must be converted to a target specific
5376 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00005377
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005378 // Normalize the input vectors. Here splats, zeroed vectors, profitable
5379 // narrowing and commutation of operands should be handled. The actual code
5380 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005381 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005382 if (NewOp.getNode())
5383 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00005384
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005385 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
5386 // unpckh_undef). Only use pshufd if speed is more important than size.
5387 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
5388 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5389 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5390 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
5391 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5392 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00005393
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005394 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00005395 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00005396 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005397
Dale Johannesen0488fb62010-09-30 23:57:10 +00005398 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005399 return getMOVHighToLow(Op, dl, DAG);
5400
5401 // Use to match splats
5402 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
5403 (VT == MVT::v2f64 || VT == MVT::v2i64))
5404 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5405
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005406 if (X86::isPSHUFDMask(SVOp)) {
5407 // The actual implementation will match the mask in the if above and then
5408 // during isel it can match several different instructions, not only pshufd
5409 // as its name says, sad but true, emulate the behavior for now...
5410 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5411 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5412
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005413 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5414
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005415 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005416 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5417
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005418 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005419 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5420 TargetMask, DAG);
5421
5422 if (VT == MVT::v4f32)
5423 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5424 TargetMask, DAG);
5425 }
Eric Christopherfd179292009-08-27 18:07:15 +00005426
Evan Chengf26ffe92008-05-29 08:22:04 +00005427 // Check if this can be converted into a logical shift.
5428 bool isLeft = false;
5429 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005430 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005431 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005432 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005433 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005434 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005435 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005436 EVT EltVT = VT.getVectorElementType();
5437 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005438 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005439 }
Eric Christopherfd179292009-08-27 18:07:15 +00005440
Nate Begeman9008ca62009-04-27 18:41:29 +00005441 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005442 if (V1IsUndef)
5443 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005444 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005445 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005446 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005447 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005448 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
5449
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00005450 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00005451 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
5452 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00005453 }
Eric Christopherfd179292009-08-27 18:07:15 +00005454
Nate Begeman9008ca62009-04-27 18:41:29 +00005455 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00005456 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
5457 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005458
Dale Johannesen0488fb62010-09-30 23:57:10 +00005459 if (X86::isMOVHLPSMask(SVOp))
5460 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00005461
Dale Johannesen0488fb62010-09-30 23:57:10 +00005462 if (X86::isMOVSHDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5463 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005464
Dale Johannesen0488fb62010-09-30 23:57:10 +00005465 if (X86::isMOVSLDUPMask(SVOp) && HasSSE3 && V2IsUndef && NumElems == 4)
5466 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005467
Dale Johannesen0488fb62010-09-30 23:57:10 +00005468 if (X86::isMOVLPMask(SVOp))
5469 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005470
Nate Begeman9008ca62009-04-27 18:41:29 +00005471 if (ShouldXformToMOVHLPS(SVOp) ||
5472 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5473 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005474
Evan Chengf26ffe92008-05-29 08:22:04 +00005475 if (isShift) {
5476 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005477 EVT EltVT = VT.getVectorElementType();
5478 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005479 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005480 }
Eric Christopherfd179292009-08-27 18:07:15 +00005481
Evan Cheng9eca5e82006-10-25 21:49:50 +00005482 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005483 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5484 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005485 V1IsSplat = isSplatVector(V1.getNode());
5486 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005487
Chris Lattner8a594482007-11-25 00:24:49 +00005488 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005489 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005490 Op = CommuteVectorShuffle(SVOp, DAG);
5491 SVOp = cast<ShuffleVectorSDNode>(Op);
5492 V1 = SVOp->getOperand(0);
5493 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005494 std::swap(V1IsSplat, V2IsSplat);
5495 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005496 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005497 }
5498
Nate Begeman9008ca62009-04-27 18:41:29 +00005499 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5500 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005501 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005502 return V1;
5503 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5504 // the instruction selector will not match, so get a canonical MOVL with
5505 // swapped operands to undo the commute.
5506 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005507 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005508
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005509 if (X86::isUNPCKLMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005510 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005511
5512 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005513 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00005514
Evan Cheng9bbbb982006-10-25 20:48:19 +00005515 if (V2IsSplat) {
5516 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005517 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005518 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005519 SDValue NewMask = NormalizeMask(SVOp, DAG);
5520 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5521 if (NSVOp != SVOp) {
5522 if (X86::isUNPCKLMask(NSVOp, true)) {
5523 return NewMask;
5524 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5525 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005526 }
5527 }
5528 }
5529
Evan Cheng9eca5e82006-10-25 21:49:50 +00005530 if (Commuted) {
5531 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005532 // FIXME: this seems wrong.
5533 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5534 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005535
5536 if (X86::isUNPCKLMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005537 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005538
5539 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00005540 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005541 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005542
Nate Begeman9008ca62009-04-27 18:41:29 +00005543 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00005544 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00005545 return CommuteVectorShuffle(SVOp, DAG);
5546
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00005547 // The checks below are all present in isShuffleMaskLegal, but they are
5548 // inlined here right now to enable us to directly emit target specific
5549 // nodes, and remove one by one until they don't return Op anymore.
5550 SmallVector<int, 16> M;
5551 SVOp->getMask(M);
5552
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00005553 if (isPALIGNRMask(M, VT, HasSSSE3))
5554 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
5555 X86::getShufflePALIGNRImmediate(SVOp),
5556 DAG);
5557
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00005558 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
5559 SVOp->getSplatIndex() == 0 && V2IsUndef) {
5560 if (VT == MVT::v2f64)
5561 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
5562 if (VT == MVT::v2i64)
5563 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
5564 }
5565
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00005566 if (isPSHUFHWMask(M, VT))
5567 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
5568 X86::getShufflePSHUFHWImmediate(SVOp),
5569 DAG);
5570
5571 if (isPSHUFLWMask(M, VT))
5572 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
5573 X86::getShufflePSHUFLWImmediate(SVOp),
5574 DAG);
5575
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00005576 if (isSHUFPMask(M, VT)) {
5577 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5578 if (VT == MVT::v4f32 || VT == MVT::v4i32)
5579 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
5580 TargetMask, DAG);
5581 if (VT == MVT::v2f64 || VT == MVT::v2i64)
5582 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
5583 TargetMask, DAG);
5584 }
5585
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00005586 if (X86::isUNPCKL_v_undef_Mask(SVOp))
5587 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5588 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
5589 if (X86::isUNPCKH_v_undef_Mask(SVOp))
5590 if (VT != MVT::v2i64 && VT != MVT::v2f64)
5591 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
5592
Evan Cheng14b32e12007-12-11 01:46:18 +00005593 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005595 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005596 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005597 return NewOp;
5598 }
5599
Owen Anderson825b72b2009-08-11 20:47:22 +00005600 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005601 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005602 if (NewOp.getNode())
5603 return NewOp;
5604 }
Eric Christopherfd179292009-08-27 18:07:15 +00005605
Dale Johannesen0488fb62010-09-30 23:57:10 +00005606 // Handle all 4 wide cases with a number of shuffles.
5607 if (NumElems == 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005608 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005609
Dan Gohman475871a2008-07-27 21:46:04 +00005610 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005611}
5612
Dan Gohman475871a2008-07-27 21:46:04 +00005613SDValue
5614X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005615 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005616 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005617 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005618 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005620 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005622 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005623 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005624 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005625 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5626 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5627 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5629 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005630 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005632 Op.getOperand(0)),
5633 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005635 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005637 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005638 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005640 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5641 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005642 // result has a single use which is a store or a bitcast to i32. And in
5643 // the case of a store, it's not worth it if the index is a constant 0,
5644 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005645 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005646 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005647 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005648 if ((User->getOpcode() != ISD::STORE ||
5649 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5650 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005651 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005653 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5655 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005656 Op.getOperand(0)),
5657 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5659 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005660 // ExtractPS works with constant index.
5661 if (isa<ConstantSDNode>(Op.getOperand(1)))
5662 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005663 }
Dan Gohman475871a2008-07-27 21:46:04 +00005664 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005665}
5666
5667
Dan Gohman475871a2008-07-27 21:46:04 +00005668SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005669X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5670 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005671 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005672 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005673
Evan Cheng62a3f152008-03-24 21:52:23 +00005674 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005675 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005676 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005677 return Res;
5678 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005679
Owen Andersone50ed302009-08-10 22:56:29 +00005680 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005681 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005682 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005683 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005684 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005685 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005686 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5688 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005689 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005691 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005692 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005693 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005694 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005695 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005696 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005697 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005698 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005699 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005700 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005701 if (Idx == 0)
5702 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005703
Evan Cheng0db9fe62006-04-25 20:13:52 +00005704 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005705 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005706 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005707 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005708 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005709 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005710 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005711 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005712 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5713 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5714 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005715 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005716 if (Idx == 0)
5717 return Op;
5718
5719 // UNPCKHPD the element to the lowest double word, then movsd.
5720 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5721 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005722 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005723 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005724 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005725 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005726 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005727 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005728 }
5729
Dan Gohman475871a2008-07-27 21:46:04 +00005730 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005731}
5732
Dan Gohman475871a2008-07-27 21:46:04 +00005733SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005734X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5735 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005736 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005737 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005738 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005739
Dan Gohman475871a2008-07-27 21:46:04 +00005740 SDValue N0 = Op.getOperand(0);
5741 SDValue N1 = Op.getOperand(1);
5742 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005743
Dan Gohman8a55ce42009-09-23 21:02:20 +00005744 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005745 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005746 unsigned Opc;
5747 if (VT == MVT::v8i16)
5748 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005749 else if (VT == MVT::v16i8)
5750 Opc = X86ISD::PINSRB;
5751 else
5752 Opc = X86ISD::PINSRB;
5753
Nate Begeman14d12ca2008-02-11 04:19:36 +00005754 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5755 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 if (N1.getValueType() != MVT::i32)
5757 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5758 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005759 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005760 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005761 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005762 // Bits [7:6] of the constant are the source select. This will always be
5763 // zero here. The DAG Combiner may combine an extract_elt index into these
5764 // bits. For example (insert (extract, 3), 2) could be matched by putting
5765 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005766 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005767 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005768 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005769 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005770 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005771 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005773 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005774 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005775 // PINSR* works with constant index.
5776 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005777 }
Dan Gohman475871a2008-07-27 21:46:04 +00005778 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005779}
5780
Dan Gohman475871a2008-07-27 21:46:04 +00005781SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005782X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005783 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005784 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005785
5786 if (Subtarget->hasSSE41())
5787 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5788
Dan Gohman8a55ce42009-09-23 21:02:20 +00005789 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005790 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005791
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005792 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005793 SDValue N0 = Op.getOperand(0);
5794 SDValue N1 = Op.getOperand(1);
5795 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005796
Dan Gohman8a55ce42009-09-23 21:02:20 +00005797 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005798 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5799 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 if (N1.getValueType() != MVT::i32)
5801 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5802 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005803 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00005804 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005805 }
Dan Gohman475871a2008-07-27 21:46:04 +00005806 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005807}
5808
Dan Gohman475871a2008-07-27 21:46:04 +00005809SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005810X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005811 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005812
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005813 if (Op.getValueType() == MVT::v1i64 &&
5814 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005816
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00005818 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
5819 "Expected an SSE type!");
Dale Johannesenace16102009-02-03 19:33:06 +00005820 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00005821 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005822}
5823
Bill Wendling056292f2008-09-16 21:48:12 +00005824// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5825// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5826// one of the above mentioned nodes. It has to be wrapped because otherwise
5827// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5828// be used to form addressing mode. These wrapped nodes will be selected
5829// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005830SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005831X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005832 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005833
Chris Lattner41621a22009-06-26 19:22:52 +00005834 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5835 // global base reg.
5836 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005837 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005838 CodeModel::Model M = getTargetMachine().getCodeModel();
5839
Chris Lattner4f066492009-07-11 20:29:19 +00005840 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005841 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005842 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005843 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005844 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005845 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005846 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005847
Evan Cheng1606e8e2009-03-13 07:51:59 +00005848 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005849 CP->getAlignment(),
5850 CP->getOffset(), OpFlag);
5851 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005852 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005853 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005854 if (OpFlag) {
5855 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005856 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005857 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005858 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005859 }
5860
5861 return Result;
5862}
5863
Dan Gohmand858e902010-04-17 15:26:15 +00005864SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005865 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005866
Chris Lattner18c59872009-06-27 04:16:01 +00005867 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5868 // global base reg.
5869 unsigned char OpFlag = 0;
5870 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005871 CodeModel::Model M = getTargetMachine().getCodeModel();
5872
Chris Lattner4f066492009-07-11 20:29:19 +00005873 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005874 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005875 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005876 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005877 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005878 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005879 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005880
Chris Lattner18c59872009-06-27 04:16:01 +00005881 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5882 OpFlag);
5883 DebugLoc DL = JT->getDebugLoc();
5884 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005885
Chris Lattner18c59872009-06-27 04:16:01 +00005886 // With PIC, the address is actually $g + Offset.
5887 if (OpFlag) {
5888 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5889 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005890 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005891 Result);
5892 }
Eric Christopherfd179292009-08-27 18:07:15 +00005893
Chris Lattner18c59872009-06-27 04:16:01 +00005894 return Result;
5895}
5896
5897SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005898X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005899 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005900
Chris Lattner18c59872009-06-27 04:16:01 +00005901 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5902 // global base reg.
5903 unsigned char OpFlag = 0;
5904 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005905 CodeModel::Model M = getTargetMachine().getCodeModel();
5906
Chris Lattner4f066492009-07-11 20:29:19 +00005907 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005908 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005909 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005910 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005911 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005912 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005913 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005914
Chris Lattner18c59872009-06-27 04:16:01 +00005915 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005916
Chris Lattner18c59872009-06-27 04:16:01 +00005917 DebugLoc DL = Op.getDebugLoc();
5918 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005919
5920
Chris Lattner18c59872009-06-27 04:16:01 +00005921 // With PIC, the address is actually $g + Offset.
5922 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005923 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005924 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5925 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005926 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005927 Result);
5928 }
Eric Christopherfd179292009-08-27 18:07:15 +00005929
Chris Lattner18c59872009-06-27 04:16:01 +00005930 return Result;
5931}
5932
Dan Gohman475871a2008-07-27 21:46:04 +00005933SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005934X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005935 // Create the TargetBlockAddressAddress node.
5936 unsigned char OpFlags =
5937 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005938 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005939 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005940 DebugLoc dl = Op.getDebugLoc();
5941 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5942 /*isTarget=*/true, OpFlags);
5943
Dan Gohmanf705adb2009-10-30 01:28:02 +00005944 if (Subtarget->isPICStyleRIPRel() &&
5945 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005946 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5947 else
5948 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005949
Dan Gohman29cbade2009-11-20 23:18:13 +00005950 // With PIC, the address is actually $g + Offset.
5951 if (isGlobalRelativeToPICBase(OpFlags)) {
5952 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5953 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5954 Result);
5955 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005956
5957 return Result;
5958}
5959
5960SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005961X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005962 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005963 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005964 // Create the TargetGlobalAddress node, folding in the constant
5965 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005966 unsigned char OpFlags =
5967 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005968 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005969 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005970 if (OpFlags == X86II::MO_NO_FLAG &&
5971 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005972 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005973 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005974 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005975 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005976 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005977 }
Eric Christopherfd179292009-08-27 18:07:15 +00005978
Chris Lattner4f066492009-07-11 20:29:19 +00005979 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005980 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005981 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5982 else
5983 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005984
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005985 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005986 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005987 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5988 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005989 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005990 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005991
Chris Lattner36c25012009-07-10 07:34:39 +00005992 // For globals that require a load from a stub to get the address, emit the
5993 // load.
5994 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005995 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005996 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005997
Dan Gohman6520e202008-10-18 02:06:02 +00005998 // If there was a non-zero offset that we didn't fold, create an explicit
5999 // addition for it.
6000 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006001 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00006002 DAG.getConstant(Offset, getPointerTy()));
6003
Evan Cheng0db9fe62006-04-25 20:13:52 +00006004 return Result;
6005}
6006
Evan Chengda43bcf2008-09-24 00:05:32 +00006007SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006008X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00006009 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00006010 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006011 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00006012}
6013
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006014static SDValue
6015GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00006016 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00006017 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006018 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00006019 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006020 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006021 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006022 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006023 GA->getOffset(),
6024 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006025 if (InFlag) {
6026 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006027 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006028 } else {
6029 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00006030 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006031 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006032
6033 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00006034 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00006035
Rafael Espindola15f1b662009-04-24 12:59:40 +00006036 SDValue Flag = Chain.getValue(1);
6037 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00006038}
6039
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006040// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006041static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006042LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006043 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00006044 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00006045 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
6046 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006047 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006048 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006049 InFlag = Chain.getValue(1);
6050
Chris Lattnerb903bed2009-06-26 21:20:29 +00006051 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006052}
6053
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006054// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00006055static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006056LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006057 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006058 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
6059 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006060}
6061
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006062// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
6063// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00006064static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00006065 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00006066 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00006067 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00006068
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006069 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
6070 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
6071 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00006072
Michael J. Spencerec38de22010-10-10 22:04:20 +00006073 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00006074 DAG.getIntPtrConstant(0),
6075 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00006076
Chris Lattnerb903bed2009-06-26 21:20:29 +00006077 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006078 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
6079 // initialexec.
6080 unsigned WrapperKind = X86ISD::Wrapper;
6081 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00006082 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00006083 } else if (is64Bit) {
6084 assert(model == TLSModel::InitialExec);
6085 OperandFlags = X86II::MO_GOTTPOFF;
6086 WrapperKind = X86ISD::WrapperRIP;
6087 } else {
6088 assert(model == TLSModel::InitialExec);
6089 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00006090 }
Eric Christopherfd179292009-08-27 18:07:15 +00006091
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006092 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
6093 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00006094 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00006095 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00006096 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006097 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006098
Rafael Espindola9a580232009-02-27 13:37:18 +00006099 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00006100 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00006101 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00006102
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006103 // The address of the thread local variable is the add of the thread
6104 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00006105 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006106}
6107
Dan Gohman475871a2008-07-27 21:46:04 +00006108SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006109X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00006110
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006111 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00006112 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00006113
Eric Christopher30ef0e52010-06-03 04:07:48 +00006114 if (Subtarget->isTargetELF()) {
6115 // TODO: implement the "local dynamic" model
6116 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00006117
Eric Christopher30ef0e52010-06-03 04:07:48 +00006118 // If GV is an alias then use the aliasee for determining
6119 // thread-localness.
6120 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
6121 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006122
6123 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00006124 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006125
Eric Christopher30ef0e52010-06-03 04:07:48 +00006126 switch (model) {
6127 case TLSModel::GeneralDynamic:
6128 case TLSModel::LocalDynamic: // not implemented
6129 if (Subtarget->is64Bit())
6130 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
6131 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00006132
Eric Christopher30ef0e52010-06-03 04:07:48 +00006133 case TLSModel::InitialExec:
6134 case TLSModel::LocalExec:
6135 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
6136 Subtarget->is64Bit());
6137 }
6138 } else if (Subtarget->isTargetDarwin()) {
6139 // Darwin only has one model of TLS. Lower to that.
6140 unsigned char OpFlag = 0;
6141 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
6142 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006143
Eric Christopher30ef0e52010-06-03 04:07:48 +00006144 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6145 // global base reg.
6146 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
6147 !Subtarget->is64Bit();
6148 if (PIC32)
6149 OpFlag = X86II::MO_TLVP_PIC_BASE;
6150 else
6151 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006152 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00006153 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00006154 getPointerTy(),
6155 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00006156 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006157
Eric Christopher30ef0e52010-06-03 04:07:48 +00006158 // With PIC32, the address is actually $g + Offset.
6159 if (PIC32)
6160 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6161 DAG.getNode(X86ISD::GlobalBaseReg,
6162 DebugLoc(), getPointerTy()),
6163 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006164
Eric Christopher30ef0e52010-06-03 04:07:48 +00006165 // Lowering the machine isd will make sure everything is in the right
6166 // location.
6167 SDValue Args[] = { Offset };
6168 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006169
Eric Christopher30ef0e52010-06-03 04:07:48 +00006170 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
6171 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6172 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00006173
Eric Christopher30ef0e52010-06-03 04:07:48 +00006174 // And our return value (tls address) is in the standard call return value
6175 // location.
6176 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
6177 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00006178 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006179
Eric Christopher30ef0e52010-06-03 04:07:48 +00006180 assert(false &&
6181 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00006182
Torok Edwinc23197a2009-07-14 16:55:14 +00006183 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00006184 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006185}
6186
Evan Cheng0db9fe62006-04-25 20:13:52 +00006187
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006188/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00006189/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00006190SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00006191 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00006192 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006193 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006194 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006195 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00006196 SDValue ShOpLo = Op.getOperand(0);
6197 SDValue ShOpHi = Op.getOperand(1);
6198 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00006199 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00006200 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00006201 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00006202
Dan Gohman475871a2008-07-27 21:46:04 +00006203 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006204 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006205 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
6206 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006207 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006208 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
6209 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006210 }
Evan Chenge3413162006-01-09 18:33:28 +00006211
Owen Anderson825b72b2009-08-11 20:47:22 +00006212 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
6213 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00006214 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00006215 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00006216
Dan Gohman475871a2008-07-27 21:46:04 +00006217 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00006218 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00006219 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
6220 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00006221
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006222 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00006223 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6224 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006225 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006226 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
6227 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00006228 }
6229
Dan Gohman475871a2008-07-27 21:46:04 +00006230 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00006231 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006232}
Evan Chenga3195e82006-01-12 22:54:21 +00006233
Dan Gohmand858e902010-04-17 15:26:15 +00006234SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
6235 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006236 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00006237
Dale Johannesen0488fb62010-09-30 23:57:10 +00006238 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006239 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006240
Owen Anderson825b72b2009-08-11 20:47:22 +00006241 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00006242 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006243
Eli Friedman36df4992009-05-27 00:47:34 +00006244 // These are really Legal; return the operand so the caller accepts it as
6245 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006246 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00006247 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00006248 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00006249 Subtarget->is64Bit()) {
6250 return Op;
6251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006252
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006253 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006254 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006255 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006256 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006257 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00006258 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00006259 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006260 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006261 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006262 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
6263}
Evan Cheng0db9fe62006-04-25 20:13:52 +00006264
Owen Andersone50ed302009-08-10 22:56:29 +00006265SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00006266 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00006267 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006268 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00006269 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00006270 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00006271 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006272 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00006273 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00006274 else
Owen Anderson825b72b2009-08-11 20:47:22 +00006275 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006276
Chris Lattner492a43e2010-09-22 01:28:21 +00006277 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006278
Chris Lattner492a43e2010-09-22 01:28:21 +00006279 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6280 MachineMemOperand *MMO =
6281 DAG.getMachineFunction()
6282 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6283 MachineMemOperand::MOLoad, ByteSize, ByteSize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006284
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006285 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006286 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
6287 X86ISD::FILD, DL,
6288 Tys, Ops, array_lengthof(Ops),
6289 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006290
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006291 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006292 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00006293 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006294
6295 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
6296 // shouldn't be necessary except that RFP cannot be live across
6297 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006298 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006299 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
6300 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006301 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00006302 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006303 SDValue Ops[] = {
6304 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
6305 };
Chris Lattner492a43e2010-09-22 01:28:21 +00006306 MachineMemOperand *MMO =
6307 DAG.getMachineFunction()
6308 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00006309 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006310
Chris Lattner492a43e2010-09-22 01:28:21 +00006311 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
6312 Ops, array_lengthof(Ops),
6313 Op.getValueType(), MMO);
6314 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006315 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006316 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006317 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006318
Evan Cheng0db9fe62006-04-25 20:13:52 +00006319 return Result;
6320}
6321
Bill Wendling8b8a6362009-01-17 03:56:04 +00006322// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006323SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
6324 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00006325 // This algorithm is not obvious. Here it is in C code, more or less:
6326 /*
6327 double uint64_to_double( uint32_t hi, uint32_t lo ) {
6328 static const __m128i exp = { 0x4330000045300000ULL, 0 };
6329 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00006330
Bill Wendling8b8a6362009-01-17 03:56:04 +00006331 // Copy ints to xmm registers.
6332 __m128i xh = _mm_cvtsi32_si128( hi );
6333 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00006334
Bill Wendling8b8a6362009-01-17 03:56:04 +00006335 // Combine into low half of a single xmm register.
6336 __m128i x = _mm_unpacklo_epi32( xh, xl );
6337 __m128d d;
6338 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00006339
Bill Wendling8b8a6362009-01-17 03:56:04 +00006340 // Merge in appropriate exponents to give the integer bits the right
6341 // magnitude.
6342 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00006343
Bill Wendling8b8a6362009-01-17 03:56:04 +00006344 // Subtract away the biases to deal with the IEEE-754 double precision
6345 // implicit 1.
6346 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00006347
Bill Wendling8b8a6362009-01-17 03:56:04 +00006348 // All conversions up to here are exact. The correctly rounded result is
6349 // calculated using the current rounding mode using the following
6350 // horizontal add.
6351 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
6352 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
6353 // store doesn't really need to be here (except
6354 // maybe to zero the other double)
6355 return sd;
6356 }
6357 */
Dale Johannesen040225f2008-10-21 23:07:49 +00006358
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006359 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00006360 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00006361
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006362 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00006363 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00006364 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
6365 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
6366 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
6367 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006368 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006369 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006370
Bill Wendling8b8a6362009-01-17 03:56:04 +00006371 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00006372 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006373 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00006374 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006375 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00006376 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006377 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006378
Owen Anderson825b72b2009-08-11 20:47:22 +00006379 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6380 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006381 Op.getOperand(0),
6382 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006383 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6384 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00006385 Op.getOperand(0),
6386 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006387 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
6388 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00006389 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006390 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006391 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
6392 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
6393 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00006394 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006395 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00006396 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006397
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006398 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00006399 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00006400 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
6401 DAG.getUNDEF(MVT::v2f64), ShufMask);
6402 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
6403 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006404 DAG.getIntPtrConstant(0));
6405}
6406
Bill Wendling8b8a6362009-01-17 03:56:04 +00006407// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00006408SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
6409 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006410 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006411 // FP constant to bias correct the final result.
6412 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00006413 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006414
6415 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00006416 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
6417 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00006418 Op.getOperand(0),
6419 DAG.getIntPtrConstant(0)));
6420
Owen Anderson825b72b2009-08-11 20:47:22 +00006421 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6422 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006423 DAG.getIntPtrConstant(0));
6424
6425 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006426 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6427 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006428 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006429 MVT::v2f64, Load)),
6430 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006431 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006432 MVT::v2f64, Bias)));
6433 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6434 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006435 DAG.getIntPtrConstant(0));
6436
6437 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006438 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006439
6440 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006441 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006442
Owen Anderson825b72b2009-08-11 20:47:22 +00006443 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006444 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006445 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006446 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006447 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006448 }
6449
6450 // Handle final rounding.
6451 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006452}
6453
Dan Gohmand858e902010-04-17 15:26:15 +00006454SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6455 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006456 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006457 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006458
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006459 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006460 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6461 // the optimization here.
6462 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006463 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006464
Owen Andersone50ed302009-08-10 22:56:29 +00006465 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006466 EVT DstVT = Op.getValueType();
6467 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006468 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006469 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006470 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006471
6472 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006473 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006474 if (SrcVT == MVT::i32) {
6475 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6476 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6477 getPointerTy(), StackSlot, WordOff);
6478 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006479 StackSlot, MachinePointerInfo(),
6480 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006481 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006482 OffsetSlot, MachinePointerInfo(),
6483 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006484 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6485 return Fild;
6486 }
6487
6488 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6489 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00006490 StackSlot, MachinePointerInfo(),
6491 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006492 // For i64 source, we need to add the appropriate power of 2 if the input
6493 // was negative. This is the same as the optimization in
6494 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6495 // we must be careful to do the computation in x87 extended precision, not
6496 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00006497 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
6498 MachineMemOperand *MMO =
6499 DAG.getMachineFunction()
6500 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6501 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006502
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006503 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6504 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00006505 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
6506 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006507
6508 APInt FF(32, 0x5F800000ULL);
6509
6510 // Check whether the sign bit is set.
6511 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6512 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6513 ISD::SETLT);
6514
6515 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6516 SDValue FudgePtr = DAG.getConstantPool(
6517 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6518 getPointerTy());
6519
6520 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6521 SDValue Zero = DAG.getIntPtrConstant(0);
6522 SDValue Four = DAG.getIntPtrConstant(4);
6523 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6524 Zero, Four);
6525 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6526
6527 // Load the value out, extending it from f32 to f80.
6528 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006529 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00006530 FudgePtr, MachinePointerInfo::getConstantPool(),
6531 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006532 // Extend everything to 80 bits to force it to be done on x87.
6533 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6534 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006535}
6536
Dan Gohman475871a2008-07-27 21:46:04 +00006537std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006538FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00006539 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006540
Owen Andersone50ed302009-08-10 22:56:29 +00006541 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006542
6543 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006544 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6545 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006546 }
6547
Owen Anderson825b72b2009-08-11 20:47:22 +00006548 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6549 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006550 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006551
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006552 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006553 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006554 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006555 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006556 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006557 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006558 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006559 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006560
Evan Cheng87c89352007-10-15 20:11:21 +00006561 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6562 // stack slot.
6563 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006564 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006565 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006566 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006567
Michael J. Spencerec38de22010-10-10 22:04:20 +00006568
6569
Evan Cheng0db9fe62006-04-25 20:13:52 +00006570 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006571 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006572 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006573 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6574 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6575 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006576 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006577
Dan Gohman475871a2008-07-27 21:46:04 +00006578 SDValue Chain = DAG.getEntryNode();
6579 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00006580 EVT TheVT = Op.getOperand(0).getValueType();
6581 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006582 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00006583 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00006584 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00006585 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006586 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006587 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00006588 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00006589 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00006590
Chris Lattner492a43e2010-09-22 01:28:21 +00006591 MachineMemOperand *MMO =
6592 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6593 MachineMemOperand::MOLoad, MemSize, MemSize);
6594 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
6595 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006596 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006597 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006598 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6599 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006600
Chris Lattner07290932010-09-22 01:05:16 +00006601 MachineMemOperand *MMO =
6602 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
6603 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006604
Evan Cheng0db9fe62006-04-25 20:13:52 +00006605 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006606 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00006607 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
6608 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00006609
Chris Lattner27a6c732007-11-24 07:07:01 +00006610 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006611}
6612
Dan Gohmand858e902010-04-17 15:26:15 +00006613SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6614 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00006615 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00006616 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00006617
Eli Friedman948e95a2009-05-23 09:59:16 +00006618 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006619 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006620 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6621 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006622
Chris Lattner27a6c732007-11-24 07:07:01 +00006623 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006624 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006625 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006626}
6627
Dan Gohmand858e902010-04-17 15:26:15 +00006628SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6629 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006630 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6631 SDValue FIST = Vals.first, StackSlot = Vals.second;
6632 assert(FIST.getNode() && "Unexpected failure");
6633
6634 // Load the result.
6635 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00006636 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006637}
6638
Dan Gohmand858e902010-04-17 15:26:15 +00006639SDValue X86TargetLowering::LowerFABS(SDValue Op,
6640 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006641 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006642 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006643 EVT VT = Op.getValueType();
6644 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006645 if (VT.isVector())
6646 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006647 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006648 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006649 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006650 CV.push_back(C);
6651 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006652 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006653 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006654 CV.push_back(C);
6655 CV.push_back(C);
6656 CV.push_back(C);
6657 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006658 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006659 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006660 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006661 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006662 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006663 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006664 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006665}
6666
Dan Gohmand858e902010-04-17 15:26:15 +00006667SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006668 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006669 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006670 EVT VT = Op.getValueType();
6671 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006672 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006673 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006674 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006675 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006676 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006677 CV.push_back(C);
6678 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006679 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006680 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006681 CV.push_back(C);
6682 CV.push_back(C);
6683 CV.push_back(C);
6684 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006685 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006686 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006687 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006688 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006689 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006690 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006691 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006692 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006693 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6694 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006695 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006696 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006697 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006698 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006699 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006700}
6701
Dan Gohmand858e902010-04-17 15:26:15 +00006702SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006703 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006704 SDValue Op0 = Op.getOperand(0);
6705 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006706 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006707 EVT VT = Op.getValueType();
6708 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006709
6710 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006711 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006712 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006713 SrcVT = VT;
6714 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006715 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006716 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006717 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006718 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006719 }
6720
6721 // At this point the operands and the result should have the same
6722 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006723
Evan Cheng68c47cb2007-01-05 07:55:56 +00006724 // First get the sign bit of second operand.
6725 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006726 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006727 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6728 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006729 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006730 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6731 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6732 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6733 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006734 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006735 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006736 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006737 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006738 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006739 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006740 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006741
6742 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006743 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006744 // Op0 is MVT::f32, Op1 is MVT::f64.
6745 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6746 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6747 DAG.getConstant(32, MVT::i32));
6748 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6749 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006750 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006751 }
6752
Evan Cheng73d6cf12007-01-05 21:37:56 +00006753 // Clear first operand sign bit.
6754 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006755 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006756 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6757 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006758 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006759 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6760 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6761 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6762 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006763 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006764 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006765 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006766 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00006767 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00006768 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006769 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006770
6771 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006772 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006773}
6774
Dan Gohman076aee32009-03-04 19:44:21 +00006775/// Emit nodes that will be selected as "test Op0,Op0", or something
6776/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006777SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006778 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006779 DebugLoc dl = Op.getDebugLoc();
6780
Dan Gohman31125812009-03-07 01:58:32 +00006781 // CF and OF aren't always set the way we want. Determine which
6782 // of these we need.
6783 bool NeedCF = false;
6784 bool NeedOF = false;
6785 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006786 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006787 case X86::COND_A: case X86::COND_AE:
6788 case X86::COND_B: case X86::COND_BE:
6789 NeedCF = true;
6790 break;
6791 case X86::COND_G: case X86::COND_GE:
6792 case X86::COND_L: case X86::COND_LE:
6793 case X86::COND_O: case X86::COND_NO:
6794 NeedOF = true;
6795 break;
Dan Gohman31125812009-03-07 01:58:32 +00006796 }
6797
Dan Gohman076aee32009-03-04 19:44:21 +00006798 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006799 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6800 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006801 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6802 // Emit a CMP with 0, which is the TEST pattern.
6803 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6804 DAG.getConstant(0, Op.getValueType()));
6805
6806 unsigned Opcode = 0;
6807 unsigned NumOperands = 0;
6808 switch (Op.getNode()->getOpcode()) {
6809 case ISD::ADD:
6810 // Due to an isel shortcoming, be conservative if this add is likely to be
6811 // selected as part of a load-modify-store instruction. When the root node
6812 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6813 // uses of other nodes in the match, such as the ADD in this case. This
6814 // leads to the ADD being left around and reselected, with the result being
6815 // two adds in the output. Alas, even if none our users are stores, that
6816 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6817 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6818 // climbing the DAG back to the root, and it doesn't seem to be worth the
6819 // effort.
6820 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006821 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006822 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6823 goto default_case;
6824
6825 if (ConstantSDNode *C =
6826 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6827 // An add of one will be selected as an INC.
6828 if (C->getAPIntValue() == 1) {
6829 Opcode = X86ISD::INC;
6830 NumOperands = 1;
6831 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006832 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006833
6834 // An add of negative one (subtract of one) will be selected as a DEC.
6835 if (C->getAPIntValue().isAllOnesValue()) {
6836 Opcode = X86ISD::DEC;
6837 NumOperands = 1;
6838 break;
6839 }
Dan Gohman076aee32009-03-04 19:44:21 +00006840 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006841
6842 // Otherwise use a regular EFLAGS-setting add.
6843 Opcode = X86ISD::ADD;
6844 NumOperands = 2;
6845 break;
6846 case ISD::AND: {
6847 // If the primary and result isn't used, don't bother using X86ISD::AND,
6848 // because a TEST instruction will be better.
6849 bool NonFlagUse = false;
6850 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6851 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6852 SDNode *User = *UI;
6853 unsigned UOpNo = UI.getOperandNo();
6854 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6855 // Look pass truncate.
6856 UOpNo = User->use_begin().getOperandNo();
6857 User = *User->use_begin();
6858 }
6859
6860 if (User->getOpcode() != ISD::BRCOND &&
6861 User->getOpcode() != ISD::SETCC &&
6862 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6863 NonFlagUse = true;
6864 break;
6865 }
Dan Gohman076aee32009-03-04 19:44:21 +00006866 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006867
6868 if (!NonFlagUse)
6869 break;
6870 }
6871 // FALL THROUGH
6872 case ISD::SUB:
6873 case ISD::OR:
6874 case ISD::XOR:
6875 // Due to the ISEL shortcoming noted above, be conservative if this op is
6876 // likely to be selected as part of a load-modify-store instruction.
6877 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6878 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6879 if (UI->getOpcode() == ISD::STORE)
6880 goto default_case;
6881
6882 // Otherwise use a regular EFLAGS-setting instruction.
6883 switch (Op.getNode()->getOpcode()) {
6884 default: llvm_unreachable("unexpected operator!");
6885 case ISD::SUB: Opcode = X86ISD::SUB; break;
6886 case ISD::OR: Opcode = X86ISD::OR; break;
6887 case ISD::XOR: Opcode = X86ISD::XOR; break;
6888 case ISD::AND: Opcode = X86ISD::AND; break;
6889 }
6890
6891 NumOperands = 2;
6892 break;
6893 case X86ISD::ADD:
6894 case X86ISD::SUB:
6895 case X86ISD::INC:
6896 case X86ISD::DEC:
6897 case X86ISD::OR:
6898 case X86ISD::XOR:
6899 case X86ISD::AND:
6900 return SDValue(Op.getNode(), 1);
6901 default:
6902 default_case:
6903 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006904 }
6905
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006906 if (Opcode == 0)
6907 // Emit a CMP with 0, which is the TEST pattern.
6908 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6909 DAG.getConstant(0, Op.getValueType()));
6910
6911 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6912 SmallVector<SDValue, 4> Ops;
6913 for (unsigned i = 0; i != NumOperands; ++i)
6914 Ops.push_back(Op.getOperand(i));
6915
6916 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6917 DAG.ReplaceAllUsesWith(Op, New);
6918 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006919}
6920
6921/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6922/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006923SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006924 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006925 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6926 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006927 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006928
6929 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006930 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006931}
6932
Evan Chengd40d03e2010-01-06 19:38:29 +00006933/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6934/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006935SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6936 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006937 SDValue Op0 = And.getOperand(0);
6938 SDValue Op1 = And.getOperand(1);
6939 if (Op0.getOpcode() == ISD::TRUNCATE)
6940 Op0 = Op0.getOperand(0);
6941 if (Op1.getOpcode() == ISD::TRUNCATE)
6942 Op1 = Op1.getOperand(0);
6943
Evan Chengd40d03e2010-01-06 19:38:29 +00006944 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006945 if (Op1.getOpcode() == ISD::SHL)
6946 std::swap(Op0, Op1);
6947 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006948 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6949 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006950 // If we looked past a truncate, check that it's only truncating away
6951 // known zeros.
6952 unsigned BitWidth = Op0.getValueSizeInBits();
6953 unsigned AndBitWidth = And.getValueSizeInBits();
6954 if (BitWidth > AndBitWidth) {
6955 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6956 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6957 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6958 return SDValue();
6959 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006960 LHS = Op1;
6961 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006962 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006963 } else if (Op1.getOpcode() == ISD::Constant) {
6964 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6965 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006966 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6967 LHS = AndLHS.getOperand(0);
6968 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006969 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006970 }
Evan Cheng0488db92007-09-25 01:57:46 +00006971
Evan Chengd40d03e2010-01-06 19:38:29 +00006972 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006973 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006974 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006975 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006976 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006977 // Also promote i16 to i32 for performance / code size reason.
6978 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006979 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006980 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006981
Evan Chengd40d03e2010-01-06 19:38:29 +00006982 // If the operand types disagree, extend the shift amount to match. Since
6983 // BT ignores high bits (like shifts) we can use anyextend.
6984 if (LHS.getValueType() != RHS.getValueType())
6985 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006986
Evan Chengd40d03e2010-01-06 19:38:29 +00006987 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6988 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6989 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6990 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006991 }
6992
Evan Cheng54de3ea2010-01-05 06:52:31 +00006993 return SDValue();
6994}
6995
Dan Gohmand858e902010-04-17 15:26:15 +00006996SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006997 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6998 SDValue Op0 = Op.getOperand(0);
6999 SDValue Op1 = Op.getOperand(1);
7000 DebugLoc dl = Op.getDebugLoc();
7001 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
7002
7003 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00007004 // Lower (X & (1 << N)) == 0 to BT(X, N).
7005 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
7006 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
7007 if (Op0.getOpcode() == ISD::AND &&
7008 Op0.hasOneUse() &&
7009 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00007010 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00007011 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7012 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
7013 if (NewSetCC.getNode())
7014 return NewSetCC;
7015 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00007016
Evan Cheng2c755ba2010-02-27 07:36:59 +00007017 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
7018 if (Op0.getOpcode() == X86ISD::SETCC &&
7019 Op1.getOpcode() == ISD::Constant &&
7020 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
7021 cast<ConstantSDNode>(Op1)->isNullValue()) &&
7022 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
7023 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
7024 bool Invert = (CC == ISD::SETNE) ^
7025 cast<ConstantSDNode>(Op1)->isNullValue();
7026 if (Invert)
7027 CCode = X86::GetOppositeBranchCondition(CCode);
7028 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7029 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
7030 }
7031
Evan Chenge5b51ac2010-04-17 06:13:15 +00007032 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00007033 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007034 if (X86CC == X86::COND_INVALID)
7035 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007036
Evan Cheng552f09a2010-04-26 19:06:11 +00007037 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00007038
7039 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00007040 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00007041 return DAG.getNode(ISD::AND, dl, MVT::i8,
7042 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
7043 DAG.getConstant(X86CC, MVT::i8), Cond),
7044 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00007045
Owen Anderson825b72b2009-08-11 20:47:22 +00007046 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7047 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007048}
7049
Dan Gohmand858e902010-04-17 15:26:15 +00007050SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007051 SDValue Cond;
7052 SDValue Op0 = Op.getOperand(0);
7053 SDValue Op1 = Op.getOperand(1);
7054 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00007055 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00007056 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
7057 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007058 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00007059
7060 if (isFP) {
7061 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00007062 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007063 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
7064 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00007065 bool Swap = false;
7066
7067 switch (SetCCOpcode) {
7068 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007069 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00007070 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007071 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00007072 case ISD::SETGT: Swap = true; // Fallthrough
7073 case ISD::SETLT:
7074 case ISD::SETOLT: SSECC = 1; break;
7075 case ISD::SETOGE:
7076 case ISD::SETGE: Swap = true; // Fallthrough
7077 case ISD::SETLE:
7078 case ISD::SETOLE: SSECC = 2; break;
7079 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00007080 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00007081 case ISD::SETNE: SSECC = 4; break;
7082 case ISD::SETULE: Swap = true;
7083 case ISD::SETUGE: SSECC = 5; break;
7084 case ISD::SETULT: Swap = true;
7085 case ISD::SETUGT: SSECC = 6; break;
7086 case ISD::SETO: SSECC = 7; break;
7087 }
7088 if (Swap)
7089 std::swap(Op0, Op1);
7090
Nate Begemanfb8ead02008-07-25 19:05:58 +00007091 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00007092 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00007093 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00007094 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007095 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
7096 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007097 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007098 }
7099 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00007100 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00007101 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
7102 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00007103 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00007104 }
Torok Edwinc23197a2009-07-14 16:55:14 +00007105 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00007106 }
7107 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00007108 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00007109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007110
Nate Begeman30a0de92008-07-17 16:51:19 +00007111 // We are handling one of the integer comparisons here. Since SSE only has
7112 // GT and EQ comparisons for integer, swapping operands and multiple
7113 // operations may be required for some comparisons.
7114 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
7115 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007116
Owen Anderson825b72b2009-08-11 20:47:22 +00007117 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00007118 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007119 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
7122 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00007123 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007124
Nate Begeman30a0de92008-07-17 16:51:19 +00007125 switch (SetCCOpcode) {
7126 default: break;
7127 case ISD::SETNE: Invert = true;
7128 case ISD::SETEQ: Opc = EQOpc; break;
7129 case ISD::SETLT: Swap = true;
7130 case ISD::SETGT: Opc = GTOpc; break;
7131 case ISD::SETGE: Swap = true;
7132 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
7133 case ISD::SETULT: Swap = true;
7134 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
7135 case ISD::SETUGE: Swap = true;
7136 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
7137 }
7138 if (Swap)
7139 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007140
Nate Begeman30a0de92008-07-17 16:51:19 +00007141 // Since SSE has no unsigned integer comparisons, we need to flip the sign
7142 // bits of the inputs before performing those operations.
7143 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00007144 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00007145 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
7146 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00007147 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00007148 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
7149 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00007150 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
7151 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00007152 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007153
Dale Johannesenace16102009-02-03 19:33:06 +00007154 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00007155
7156 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00007157 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00007158 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00007159
Nate Begeman30a0de92008-07-17 16:51:19 +00007160 return Result;
7161}
Evan Cheng0488db92007-09-25 01:57:46 +00007162
Evan Cheng370e5342008-12-03 08:38:43 +00007163// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00007164static bool isX86LogicalCmp(SDValue Op) {
7165 unsigned Opc = Op.getNode()->getOpcode();
7166 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
7167 return true;
7168 if (Op.getResNo() == 1 &&
7169 (Opc == X86ISD::ADD ||
7170 Opc == X86ISD::SUB ||
7171 Opc == X86ISD::SMUL ||
7172 Opc == X86ISD::UMUL ||
7173 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00007174 Opc == X86ISD::DEC ||
7175 Opc == X86ISD::OR ||
7176 Opc == X86ISD::XOR ||
7177 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00007178 return true;
7179
7180 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00007181}
7182
Dan Gohmand858e902010-04-17 15:26:15 +00007183SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007184 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007185 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007186 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007187 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00007188
Dan Gohman1a492952009-10-20 16:22:37 +00007189 if (Cond.getOpcode() == ISD::SETCC) {
7190 SDValue NewCond = LowerSETCC(Cond, DAG);
7191 if (NewCond.getNode())
7192 Cond = NewCond;
7193 }
Evan Cheng734503b2006-09-11 02:19:56 +00007194
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007195 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
7196 SDValue Op1 = Op.getOperand(1);
7197 SDValue Op2 = Op.getOperand(2);
7198 if (Cond.getOpcode() == X86ISD::SETCC &&
7199 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
7200 SDValue Cmp = Cond.getOperand(1);
7201 if (Cmp.getOpcode() == X86ISD::CMP) {
7202 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
7203 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
7204 ConstantSDNode *RHSC =
7205 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
7206 if (N1C && N1C->isAllOnesValue() &&
7207 N2C && N2C->isNullValue() &&
7208 RHSC && RHSC->isNullValue()) {
7209 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00007210 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007211 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
7212 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
7213 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
7214 }
7215 }
7216 }
7217
Evan Chengad9c0a32009-12-15 00:53:42 +00007218 // Look pass (and (setcc_carry (cmp ...)), 1).
7219 if (Cond.getOpcode() == ISD::AND &&
7220 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7221 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007222 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007223 Cond = Cond.getOperand(0);
7224 }
7225
Evan Cheng3f41d662007-10-08 22:16:29 +00007226 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7227 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007228 if (Cond.getOpcode() == X86ISD::SETCC ||
7229 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007230 CC = Cond.getOperand(0);
7231
Dan Gohman475871a2008-07-27 21:46:04 +00007232 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007233 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00007234 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00007235
Evan Cheng3f41d662007-10-08 22:16:29 +00007236 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007237 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00007238 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00007239 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00007240
Chris Lattnerd1980a52009-03-12 06:52:53 +00007241 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
7242 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00007243 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007244 addTest = false;
7245 }
7246 }
7247
7248 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007249 // Look pass the truncate.
7250 if (Cond.getOpcode() == ISD::TRUNCATE)
7251 Cond = Cond.getOperand(0);
7252
7253 // We know the result of AND is compared against zero. Try to match
7254 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007255 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007256 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7257 if (NewSetCC.getNode()) {
7258 CC = NewSetCC.getOperand(0);
7259 Cond = NewSetCC.getOperand(1);
7260 addTest = false;
7261 }
7262 }
7263 }
7264
7265 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007266 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007267 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007268 }
7269
Evan Cheng0488db92007-09-25 01:57:46 +00007270 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
7271 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00007272 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
7273 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007274 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00007275}
7276
Evan Cheng370e5342008-12-03 08:38:43 +00007277// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
7278// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
7279// from the AND / OR.
7280static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
7281 Opc = Op.getOpcode();
7282 if (Opc != ISD::OR && Opc != ISD::AND)
7283 return false;
7284 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7285 Op.getOperand(0).hasOneUse() &&
7286 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
7287 Op.getOperand(1).hasOneUse());
7288}
7289
Evan Cheng961d6d42009-02-02 08:19:07 +00007290// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
7291// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00007292static bool isXor1OfSetCC(SDValue Op) {
7293 if (Op.getOpcode() != ISD::XOR)
7294 return false;
7295 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7296 if (N1C && N1C->getAPIntValue() == 1) {
7297 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
7298 Op.getOperand(0).hasOneUse();
7299 }
7300 return false;
7301}
7302
Dan Gohmand858e902010-04-17 15:26:15 +00007303SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00007304 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00007305 SDValue Chain = Op.getOperand(0);
7306 SDValue Cond = Op.getOperand(1);
7307 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007308 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007309 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00007310
Dan Gohman1a492952009-10-20 16:22:37 +00007311 if (Cond.getOpcode() == ISD::SETCC) {
7312 SDValue NewCond = LowerSETCC(Cond, DAG);
7313 if (NewCond.getNode())
7314 Cond = NewCond;
7315 }
Chris Lattnere55484e2008-12-25 05:34:37 +00007316#if 0
7317 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00007318 else if (Cond.getOpcode() == X86ISD::ADD ||
7319 Cond.getOpcode() == X86ISD::SUB ||
7320 Cond.getOpcode() == X86ISD::SMUL ||
7321 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00007322 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00007323#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00007324
Evan Chengad9c0a32009-12-15 00:53:42 +00007325 // Look pass (and (setcc_carry (cmp ...)), 1).
7326 if (Cond.getOpcode() == ISD::AND &&
7327 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
7328 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00007329 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00007330 Cond = Cond.getOperand(0);
7331 }
7332
Evan Cheng3f41d662007-10-08 22:16:29 +00007333 // If condition flag is set by a X86ISD::CMP, then use it as the condition
7334 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00007335 if (Cond.getOpcode() == X86ISD::SETCC ||
7336 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00007337 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007338
Dan Gohman475871a2008-07-27 21:46:04 +00007339 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00007340 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00007341 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00007342 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00007343 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00007344 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00007345 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00007346 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007347 default: break;
7348 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00007349 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00007350 // These can only come from an arithmetic instruction with overflow,
7351 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00007352 Cond = Cond.getNode()->getOperand(1);
7353 addTest = false;
7354 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007355 }
Evan Cheng0488db92007-09-25 01:57:46 +00007356 }
Evan Cheng370e5342008-12-03 08:38:43 +00007357 } else {
7358 unsigned CondOpc;
7359 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
7360 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00007361 if (CondOpc == ISD::OR) {
7362 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
7363 // two branches instead of an explicit OR instruction with a
7364 // separate test.
7365 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007366 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00007367 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007368 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007369 Chain, Dest, CC, Cmp);
7370 CC = Cond.getOperand(1).getOperand(0);
7371 Cond = Cmp;
7372 addTest = false;
7373 }
7374 } else { // ISD::AND
7375 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
7376 // two branches instead of an explicit AND instruction with a
7377 // separate test. However, we only do this if this block doesn't
7378 // have a fall-through edge, because this requires an explicit
7379 // jmp when the condition is false.
7380 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00007381 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00007382 Op.getNode()->hasOneUse()) {
7383 X86::CondCode CCode =
7384 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7385 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007386 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00007387 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00007388 // Look for an unconditional branch following this conditional branch.
7389 // We need this because we need to reverse the successors in order
7390 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00007391 if (User->getOpcode() == ISD::BR) {
7392 SDValue FalseBB = User->getOperand(1);
7393 SDNode *NewBR =
7394 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00007395 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00007396 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00007397 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00007398
Dale Johannesene4d209d2009-02-03 20:21:25 +00007399 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00007400 Chain, Dest, CC, Cmp);
7401 X86::CondCode CCode =
7402 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
7403 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007404 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00007405 Cond = Cmp;
7406 addTest = false;
7407 }
7408 }
Dan Gohman279c22e2008-10-21 03:29:32 +00007409 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00007410 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
7411 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
7412 // It should be transformed during dag combiner except when the condition
7413 // is set by a arithmetics with overflow node.
7414 X86::CondCode CCode =
7415 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
7416 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00007417 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00007418 Cond = Cond.getOperand(0).getOperand(1);
7419 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00007420 }
Evan Cheng0488db92007-09-25 01:57:46 +00007421 }
7422
7423 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007424 // Look pass the truncate.
7425 if (Cond.getOpcode() == ISD::TRUNCATE)
7426 Cond = Cond.getOperand(0);
7427
7428 // We know the result of AND is compared against zero. Try to match
7429 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00007430 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00007431 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
7432 if (NewSetCC.getNode()) {
7433 CC = NewSetCC.getOperand(0);
7434 Cond = NewSetCC.getOperand(1);
7435 addTest = false;
7436 }
7437 }
7438 }
7439
7440 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007442 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007443 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007444 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007445 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007446}
7447
Anton Korobeynikove060b532007-04-17 19:34:00 +00007448
7449// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7450// Calls to _alloca is needed to probe the stack when allocating more than 4k
7451// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7452// that the guard pages used by the OS virtual memory manager are allocated in
7453// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007454SDValue
7455X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007456 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00007457 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007458 "This should be used only on Windows targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007459 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007460
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007461 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007462 SDValue Chain = Op.getOperand(0);
7463 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007464 // FIXME: Ensure alignment here
7465
Dan Gohman475871a2008-07-27 21:46:04 +00007466 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007467
Owen Anderson825b72b2009-08-11 20:47:22 +00007468 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007469
Dale Johannesendd64c412009-02-04 00:33:20 +00007470 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007471 Flag = Chain.getValue(1);
7472
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007473 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007474
Michael J. Spencere9c253e2010-10-21 01:41:01 +00007475 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007476 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007477
Dale Johannesendd64c412009-02-04 00:33:20 +00007478 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007479
Dan Gohman475871a2008-07-27 21:46:04 +00007480 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007481 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007482}
7483
Dan Gohmand858e902010-04-17 15:26:15 +00007484SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007485 MachineFunction &MF = DAG.getMachineFunction();
7486 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7487
Dan Gohman69de1932008-02-06 22:27:42 +00007488 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00007489 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007490
Anton Korobeynikove7beda12010-10-03 22:52:07 +00007491 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00007492 // vastart just stores the address of the VarArgsFrameIndex slot into the
7493 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007494 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7495 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007496 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
7497 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007498 }
7499
7500 // __va_list_tag:
7501 // gp_offset (0 - 6 * 8)
7502 // fp_offset (48 - 48 + 8 * 16)
7503 // overflow_arg_area (point to parameters coming in memory).
7504 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007505 SmallVector<SDValue, 8> MemOps;
7506 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007507 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007508 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007509 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7510 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007511 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007512 MemOps.push_back(Store);
7513
7514 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00007515 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007516 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00007517 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00007518 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7519 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007520 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007521 MemOps.push_back(Store);
7522
7523 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00007524 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007525 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007526 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7527 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007528 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
7529 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00007530 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007531 MemOps.push_back(Store);
7532
7533 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00007534 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007535 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007536 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7537 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00007538 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
7539 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007540 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007541 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007542 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007543}
7544
Dan Gohmand858e902010-04-17 15:26:15 +00007545SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00007546 assert(Subtarget->is64Bit() &&
7547 "LowerVAARG only handles 64-bit va_arg!");
7548 assert((Subtarget->isTargetLinux() ||
7549 Subtarget->isTargetDarwin()) &&
7550 "Unhandled target in LowerVAARG");
7551 assert(Op.getNode()->getNumOperands() == 4);
7552 SDValue Chain = Op.getOperand(0);
7553 SDValue SrcPtr = Op.getOperand(1);
7554 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
7555 unsigned Align = Op.getConstantOperandVal(3);
7556 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00007557
Dan Gohman320afb82010-10-12 18:00:49 +00007558 EVT ArgVT = Op.getNode()->getValueType(0);
7559 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
7560 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
7561 uint8_t ArgMode;
7562
7563 // Decide which area this value should be read from.
7564 // TODO: Implement the AMD64 ABI in its entirety. This simple
7565 // selection mechanism works only for the basic types.
7566 if (ArgVT == MVT::f80) {
7567 llvm_unreachable("va_arg for f80 not yet implemented");
7568 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
7569 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
7570 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
7571 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
7572 } else {
7573 llvm_unreachable("Unhandled argument type in LowerVAARG");
7574 }
7575
7576 if (ArgMode == 2) {
7577 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00007578 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00007579 !(DAG.getMachineFunction()
7580 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
7581 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00007582 }
7583
7584 // Insert VAARG_64 node into the DAG
7585 // VAARG_64 returns two values: Variable Argument Address, Chain
7586 SmallVector<SDValue, 11> InstOps;
7587 InstOps.push_back(Chain);
7588 InstOps.push_back(SrcPtr);
7589 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
7590 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
7591 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
7592 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
7593 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
7594 VTs, &InstOps[0], InstOps.size(),
7595 MVT::i64,
7596 MachinePointerInfo(SV),
7597 /*Align=*/0,
7598 /*Volatile=*/false,
7599 /*ReadMem=*/true,
7600 /*WriteMem=*/true);
7601 Chain = VAARG.getValue(1);
7602
7603 // Load the next argument and return it
7604 return DAG.getLoad(ArgVT, dl,
7605 Chain,
7606 VAARG,
7607 MachinePointerInfo(),
7608 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00007609}
7610
Dan Gohmand858e902010-04-17 15:26:15 +00007611SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007612 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007613 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007614 SDValue Chain = Op.getOperand(0);
7615 SDValue DstPtr = Op.getOperand(1);
7616 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007617 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7618 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00007619 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007620
Chris Lattnere72f2022010-09-21 05:40:29 +00007621 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007622 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007623 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00007624 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00007625}
7626
Dan Gohman475871a2008-07-27 21:46:04 +00007627SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007628X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007629 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007630 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007631 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007632 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007633 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007634 case Intrinsic::x86_sse_comieq_ss:
7635 case Intrinsic::x86_sse_comilt_ss:
7636 case Intrinsic::x86_sse_comile_ss:
7637 case Intrinsic::x86_sse_comigt_ss:
7638 case Intrinsic::x86_sse_comige_ss:
7639 case Intrinsic::x86_sse_comineq_ss:
7640 case Intrinsic::x86_sse_ucomieq_ss:
7641 case Intrinsic::x86_sse_ucomilt_ss:
7642 case Intrinsic::x86_sse_ucomile_ss:
7643 case Intrinsic::x86_sse_ucomigt_ss:
7644 case Intrinsic::x86_sse_ucomige_ss:
7645 case Intrinsic::x86_sse_ucomineq_ss:
7646 case Intrinsic::x86_sse2_comieq_sd:
7647 case Intrinsic::x86_sse2_comilt_sd:
7648 case Intrinsic::x86_sse2_comile_sd:
7649 case Intrinsic::x86_sse2_comigt_sd:
7650 case Intrinsic::x86_sse2_comige_sd:
7651 case Intrinsic::x86_sse2_comineq_sd:
7652 case Intrinsic::x86_sse2_ucomieq_sd:
7653 case Intrinsic::x86_sse2_ucomilt_sd:
7654 case Intrinsic::x86_sse2_ucomile_sd:
7655 case Intrinsic::x86_sse2_ucomigt_sd:
7656 case Intrinsic::x86_sse2_ucomige_sd:
7657 case Intrinsic::x86_sse2_ucomineq_sd: {
7658 unsigned Opc = 0;
7659 ISD::CondCode CC = ISD::SETCC_INVALID;
7660 switch (IntNo) {
7661 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007662 case Intrinsic::x86_sse_comieq_ss:
7663 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007664 Opc = X86ISD::COMI;
7665 CC = ISD::SETEQ;
7666 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007667 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007668 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007669 Opc = X86ISD::COMI;
7670 CC = ISD::SETLT;
7671 break;
7672 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007673 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007674 Opc = X86ISD::COMI;
7675 CC = ISD::SETLE;
7676 break;
7677 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007678 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007679 Opc = X86ISD::COMI;
7680 CC = ISD::SETGT;
7681 break;
7682 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007683 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007684 Opc = X86ISD::COMI;
7685 CC = ISD::SETGE;
7686 break;
7687 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007688 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007689 Opc = X86ISD::COMI;
7690 CC = ISD::SETNE;
7691 break;
7692 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007693 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007694 Opc = X86ISD::UCOMI;
7695 CC = ISD::SETEQ;
7696 break;
7697 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007698 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007699 Opc = X86ISD::UCOMI;
7700 CC = ISD::SETLT;
7701 break;
7702 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007703 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007704 Opc = X86ISD::UCOMI;
7705 CC = ISD::SETLE;
7706 break;
7707 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007708 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007709 Opc = X86ISD::UCOMI;
7710 CC = ISD::SETGT;
7711 break;
7712 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007713 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007714 Opc = X86ISD::UCOMI;
7715 CC = ISD::SETGE;
7716 break;
7717 case Intrinsic::x86_sse_ucomineq_ss:
7718 case Intrinsic::x86_sse2_ucomineq_sd:
7719 Opc = X86ISD::UCOMI;
7720 CC = ISD::SETNE;
7721 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007722 }
Evan Cheng734503b2006-09-11 02:19:56 +00007723
Dan Gohman475871a2008-07-27 21:46:04 +00007724 SDValue LHS = Op.getOperand(1);
7725 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007726 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007727 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007728 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7729 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7730 DAG.getConstant(X86CC, MVT::i8), Cond);
7731 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007732 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007733 // ptest and testp intrinsics. The intrinsic these come from are designed to
7734 // return an integer value, not just an instruction so lower it to the ptest
7735 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007736 case Intrinsic::x86_sse41_ptestz:
7737 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007738 case Intrinsic::x86_sse41_ptestnzc:
7739 case Intrinsic::x86_avx_ptestz_256:
7740 case Intrinsic::x86_avx_ptestc_256:
7741 case Intrinsic::x86_avx_ptestnzc_256:
7742 case Intrinsic::x86_avx_vtestz_ps:
7743 case Intrinsic::x86_avx_vtestc_ps:
7744 case Intrinsic::x86_avx_vtestnzc_ps:
7745 case Intrinsic::x86_avx_vtestz_pd:
7746 case Intrinsic::x86_avx_vtestc_pd:
7747 case Intrinsic::x86_avx_vtestnzc_pd:
7748 case Intrinsic::x86_avx_vtestz_ps_256:
7749 case Intrinsic::x86_avx_vtestc_ps_256:
7750 case Intrinsic::x86_avx_vtestnzc_ps_256:
7751 case Intrinsic::x86_avx_vtestz_pd_256:
7752 case Intrinsic::x86_avx_vtestc_pd_256:
7753 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7754 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007755 unsigned X86CC = 0;
7756 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007757 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007758 case Intrinsic::x86_avx_vtestz_ps:
7759 case Intrinsic::x86_avx_vtestz_pd:
7760 case Intrinsic::x86_avx_vtestz_ps_256:
7761 case Intrinsic::x86_avx_vtestz_pd_256:
7762 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007763 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007764 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007765 // ZF = 1
7766 X86CC = X86::COND_E;
7767 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007768 case Intrinsic::x86_avx_vtestc_ps:
7769 case Intrinsic::x86_avx_vtestc_pd:
7770 case Intrinsic::x86_avx_vtestc_ps_256:
7771 case Intrinsic::x86_avx_vtestc_pd_256:
7772 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007773 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007774 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007775 // CF = 1
7776 X86CC = X86::COND_B;
7777 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007778 case Intrinsic::x86_avx_vtestnzc_ps:
7779 case Intrinsic::x86_avx_vtestnzc_pd:
7780 case Intrinsic::x86_avx_vtestnzc_ps_256:
7781 case Intrinsic::x86_avx_vtestnzc_pd_256:
7782 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007783 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007784 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007785 // ZF and CF = 0
7786 X86CC = X86::COND_A;
7787 break;
7788 }
Eric Christopherfd179292009-08-27 18:07:15 +00007789
Eric Christopher71c67532009-07-29 00:28:05 +00007790 SDValue LHS = Op.getOperand(1);
7791 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007792 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7793 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007794 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7795 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7796 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007797 }
Evan Cheng5759f972008-05-04 09:15:50 +00007798
7799 // Fix vector shift instructions where the last operand is a non-immediate
7800 // i32 value.
7801 case Intrinsic::x86_sse2_pslli_w:
7802 case Intrinsic::x86_sse2_pslli_d:
7803 case Intrinsic::x86_sse2_pslli_q:
7804 case Intrinsic::x86_sse2_psrli_w:
7805 case Intrinsic::x86_sse2_psrli_d:
7806 case Intrinsic::x86_sse2_psrli_q:
7807 case Intrinsic::x86_sse2_psrai_w:
7808 case Intrinsic::x86_sse2_psrai_d:
7809 case Intrinsic::x86_mmx_pslli_w:
7810 case Intrinsic::x86_mmx_pslli_d:
7811 case Intrinsic::x86_mmx_pslli_q:
7812 case Intrinsic::x86_mmx_psrli_w:
7813 case Intrinsic::x86_mmx_psrli_d:
7814 case Intrinsic::x86_mmx_psrli_q:
7815 case Intrinsic::x86_mmx_psrai_w:
7816 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007817 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007818 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007819 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007820
7821 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007822 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007823 switch (IntNo) {
7824 case Intrinsic::x86_sse2_pslli_w:
7825 NewIntNo = Intrinsic::x86_sse2_psll_w;
7826 break;
7827 case Intrinsic::x86_sse2_pslli_d:
7828 NewIntNo = Intrinsic::x86_sse2_psll_d;
7829 break;
7830 case Intrinsic::x86_sse2_pslli_q:
7831 NewIntNo = Intrinsic::x86_sse2_psll_q;
7832 break;
7833 case Intrinsic::x86_sse2_psrli_w:
7834 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7835 break;
7836 case Intrinsic::x86_sse2_psrli_d:
7837 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7838 break;
7839 case Intrinsic::x86_sse2_psrli_q:
7840 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7841 break;
7842 case Intrinsic::x86_sse2_psrai_w:
7843 NewIntNo = Intrinsic::x86_sse2_psra_w;
7844 break;
7845 case Intrinsic::x86_sse2_psrai_d:
7846 NewIntNo = Intrinsic::x86_sse2_psra_d;
7847 break;
7848 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007849 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007850 switch (IntNo) {
7851 case Intrinsic::x86_mmx_pslli_w:
7852 NewIntNo = Intrinsic::x86_mmx_psll_w;
7853 break;
7854 case Intrinsic::x86_mmx_pslli_d:
7855 NewIntNo = Intrinsic::x86_mmx_psll_d;
7856 break;
7857 case Intrinsic::x86_mmx_pslli_q:
7858 NewIntNo = Intrinsic::x86_mmx_psll_q;
7859 break;
7860 case Intrinsic::x86_mmx_psrli_w:
7861 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7862 break;
7863 case Intrinsic::x86_mmx_psrli_d:
7864 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7865 break;
7866 case Intrinsic::x86_mmx_psrli_q:
7867 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7868 break;
7869 case Intrinsic::x86_mmx_psrai_w:
7870 NewIntNo = Intrinsic::x86_mmx_psra_w;
7871 break;
7872 case Intrinsic::x86_mmx_psrai_d:
7873 NewIntNo = Intrinsic::x86_mmx_psra_d;
7874 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007875 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007876 }
7877 break;
7878 }
7879 }
Mon P Wangefa42202009-09-03 19:56:25 +00007880
7881 // The vector shift intrinsics with scalars uses 32b shift amounts but
7882 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7883 // to be zero.
7884 SDValue ShOps[4];
7885 ShOps[0] = ShAmt;
7886 ShOps[1] = DAG.getConstant(0, MVT::i32);
7887 if (ShAmtVT == MVT::v4i32) {
7888 ShOps[2] = DAG.getUNDEF(MVT::i32);
7889 ShOps[3] = DAG.getUNDEF(MVT::i32);
7890 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7891 } else {
7892 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00007893// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00007894 }
7895
Owen Andersone50ed302009-08-10 22:56:29 +00007896 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007897 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007898 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007899 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007900 Op.getOperand(1), ShAmt);
7901 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007902 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007903}
Evan Cheng72261582005-12-20 06:22:03 +00007904
Dan Gohmand858e902010-04-17 15:26:15 +00007905SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7906 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007907 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7908 MFI->setReturnAddressIsTaken(true);
7909
Bill Wendling64e87322009-01-16 19:25:27 +00007910 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007911 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007912
7913 if (Depth > 0) {
7914 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7915 SDValue Offset =
7916 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007917 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007918 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007919 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007920 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00007921 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007922 }
7923
7924 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007925 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007926 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007927 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007928}
7929
Dan Gohmand858e902010-04-17 15:26:15 +00007930SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007931 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7932 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007933
Owen Andersone50ed302009-08-10 22:56:29 +00007934 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007935 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007936 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7937 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007938 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007939 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00007940 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
7941 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00007942 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007943 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007944}
7945
Dan Gohman475871a2008-07-27 21:46:04 +00007946SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007947 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007948 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007949}
7950
Dan Gohmand858e902010-04-17 15:26:15 +00007951SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007952 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007953 SDValue Chain = Op.getOperand(0);
7954 SDValue Offset = Op.getOperand(1);
7955 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007956 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007957
Dan Gohmand8816272010-08-11 18:14:00 +00007958 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7959 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7960 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007961 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007962
Dan Gohmand8816272010-08-11 18:14:00 +00007963 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7964 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007965 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00007966 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
7967 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007968 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007969 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007970
Dale Johannesene4d209d2009-02-03 20:21:25 +00007971 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007972 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007973 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007974}
7975
Dan Gohman475871a2008-07-27 21:46:04 +00007976SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007977 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007978 SDValue Root = Op.getOperand(0);
7979 SDValue Trmp = Op.getOperand(1); // trampoline
7980 SDValue FPtr = Op.getOperand(2); // nested function
7981 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007982 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007983
Dan Gohman69de1932008-02-06 22:27:42 +00007984 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007985
7986 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007987 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007988
7989 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007990 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7991 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007992
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007993 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7994 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007995
7996 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7997
7998 // Load the pointer to the nested function into R11.
7999 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00008000 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00008001 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008002 Addr, MachinePointerInfo(TrmpAddr),
8003 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008004
Owen Anderson825b72b2009-08-11 20:47:22 +00008005 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8006 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008007 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
8008 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00008009 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008010
8011 // Load the 'nest' parameter value into R10.
8012 // R10 is specified in X86CallingConv.td
8013 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00008014 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8015 DAG.getConstant(10, MVT::i64));
8016 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008017 Addr, MachinePointerInfo(TrmpAddr, 10),
8018 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008019
Owen Anderson825b72b2009-08-11 20:47:22 +00008020 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8021 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008022 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
8023 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00008024 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00008025
8026 // Jump to the nested function.
8027 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00008028 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8029 DAG.getConstant(20, MVT::i64));
8030 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008031 Addr, MachinePointerInfo(TrmpAddr, 20),
8032 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008033
8034 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00008035 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
8036 DAG.getConstant(22, MVT::i64));
8037 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008038 MachinePointerInfo(TrmpAddr, 22),
8039 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00008040
Dan Gohman475871a2008-07-27 21:46:04 +00008041 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008042 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008043 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008044 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00008045 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00008046 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00008047 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00008048 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008049
8050 switch (CC) {
8051 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008052 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008053 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008054 case CallingConv::X86_StdCall: {
8055 // Pass 'nest' parameter in ECX.
8056 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008057 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008058
8059 // Check that ECX wasn't needed by an 'inreg' parameter.
8060 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00008061 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00008062
Chris Lattner58d74912008-03-12 17:45:29 +00008063 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00008064 unsigned InRegCount = 0;
8065 unsigned Idx = 1;
8066
8067 for (FunctionType::param_iterator I = FTy->param_begin(),
8068 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00008069 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00008070 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00008071 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008072
8073 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00008074 report_fatal_error("Nest register in use - reduce number of inreg"
8075 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00008076 }
8077 }
8078 break;
8079 }
8080 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00008081 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00008082 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00008083 // Pass 'nest' parameter in EAX.
8084 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00008085 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008086 break;
8087 }
8088
Dan Gohman475871a2008-07-27 21:46:04 +00008089 SDValue OutChains[4];
8090 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00008091
Owen Anderson825b72b2009-08-11 20:47:22 +00008092 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8093 DAG.getConstant(10, MVT::i32));
8094 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008095
Chris Lattnera62fe662010-02-05 19:20:30 +00008096 // This is storing the opcode for MOV32ri.
8097 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00008098 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008099 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008100 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008101 Trmp, MachinePointerInfo(TrmpAddr),
8102 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008103
Owen Anderson825b72b2009-08-11 20:47:22 +00008104 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8105 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008106 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
8107 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00008108 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008109
Chris Lattnera62fe662010-02-05 19:20:30 +00008110 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00008111 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8112 DAG.getConstant(5, MVT::i32));
8113 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00008114 MachinePointerInfo(TrmpAddr, 5),
8115 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008116
Owen Anderson825b72b2009-08-11 20:47:22 +00008117 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
8118 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008119 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
8120 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00008121 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008122
Dan Gohman475871a2008-07-27 21:46:04 +00008123 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00008124 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008125 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008126 }
8127}
8128
Dan Gohmand858e902010-04-17 15:26:15 +00008129SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
8130 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008131 /*
8132 The rounding mode is in bits 11:10 of FPSR, and has the following
8133 settings:
8134 00 Round to nearest
8135 01 Round to -inf
8136 10 Round to +inf
8137 11 Round to 0
8138
8139 FLT_ROUNDS, on the other hand, expects the following:
8140 -1 Undefined
8141 0 Round to 0
8142 1 Round to nearest
8143 2 Round to +inf
8144 3 Round to -inf
8145
8146 To perform the conversion, we do:
8147 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
8148 */
8149
8150 MachineFunction &MF = DAG.getMachineFunction();
8151 const TargetMachine &TM = MF.getTarget();
8152 const TargetFrameInfo &TFI = *TM.getFrameInfo();
8153 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00008154 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00008155 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008156
8157 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00008158 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008159 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008160
Michael J. Spencerec38de22010-10-10 22:04:20 +00008161
Chris Lattner2156b792010-09-22 01:11:26 +00008162 MachineMemOperand *MMO =
8163 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8164 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008165
Chris Lattner2156b792010-09-22 01:11:26 +00008166 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
8167 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
8168 DAG.getVTList(MVT::Other),
8169 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008170
8171 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00008172 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00008173 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008174
8175 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00008176 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00008177 DAG.getNode(ISD::SRL, DL, MVT::i16,
8178 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008179 CWD, DAG.getConstant(0x800, MVT::i16)),
8180 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00008181 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00008182 DAG.getNode(ISD::SRL, DL, MVT::i16,
8183 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00008184 CWD, DAG.getConstant(0x400, MVT::i16)),
8185 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008186
Dan Gohman475871a2008-07-27 21:46:04 +00008187 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00008188 DAG.getNode(ISD::AND, DL, MVT::i16,
8189 DAG.getNode(ISD::ADD, DL, MVT::i16,
8190 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008191 DAG.getConstant(1, MVT::i16)),
8192 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008193
8194
Duncan Sands83ec4b62008-06-06 12:08:01 +00008195 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00008196 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008197}
8198
Dan Gohmand858e902010-04-17 15:26:15 +00008199SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008200 EVT VT = Op.getValueType();
8201 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008202 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008203 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008204
8205 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008206 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00008207 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00008208 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008209 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008210 }
Evan Cheng18efe262007-12-14 02:13:44 +00008211
Evan Cheng152804e2007-12-14 08:30:15 +00008212 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008213 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008214 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008215
8216 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008217 SDValue Ops[] = {
8218 Op,
8219 DAG.getConstant(NumBits+NumBits-1, OpVT),
8220 DAG.getConstant(X86::COND_E, MVT::i8),
8221 Op.getValue(1)
8222 };
8223 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008224
8225 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00008227
Owen Anderson825b72b2009-08-11 20:47:22 +00008228 if (VT == MVT::i8)
8229 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008230 return Op;
8231}
8232
Dan Gohmand858e902010-04-17 15:26:15 +00008233SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008234 EVT VT = Op.getValueType();
8235 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008236 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008237 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00008238
8239 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008240 if (VT == MVT::i8) {
8241 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00008242 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008243 }
Evan Cheng152804e2007-12-14 08:30:15 +00008244
8245 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008246 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008247 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00008248
8249 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008250 SDValue Ops[] = {
8251 Op,
8252 DAG.getConstant(NumBits, OpVT),
8253 DAG.getConstant(X86::COND_E, MVT::i8),
8254 Op.getValue(1)
8255 };
8256 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00008257
Owen Anderson825b72b2009-08-11 20:47:22 +00008258 if (VT == MVT::i8)
8259 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00008260 return Op;
8261}
8262
Dan Gohmand858e902010-04-17 15:26:15 +00008263SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008264 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00008265 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008266 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00008267
Mon P Wangaf9b9522008-12-18 21:42:19 +00008268 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
8269 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
8270 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
8271 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
8272 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
8273 //
8274 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
8275 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
8276 // return AloBlo + AloBhi + AhiBlo;
8277
8278 SDValue A = Op.getOperand(0);
8279 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008280
Dale Johannesene4d209d2009-02-03 20:21:25 +00008281 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008282 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8283 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008284 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008285 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8286 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008287 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008288 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008289 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008290 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008291 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008292 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008293 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008294 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00008295 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008296 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008297 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8298 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008299 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008300 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8301 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008302 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
8303 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008304 return Res;
8305}
8306
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008307SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
8308 EVT VT = Op.getValueType();
8309 DebugLoc dl = Op.getDebugLoc();
8310 SDValue R = Op.getOperand(0);
8311
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008312 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008313
Nate Begeman51409212010-07-28 00:21:48 +00008314 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
8315
8316 if (VT == MVT::v4i32) {
8317 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8318 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8319 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
8320
8321 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008322
Nate Begeman51409212010-07-28 00:21:48 +00008323 std::vector<Constant*> CV(4, CI);
8324 Constant *C = ConstantVector::get(CV);
8325 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8326 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008327 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008328 false, false, 16);
8329
8330 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
8331 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
8332 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
8333 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
8334 }
8335 if (VT == MVT::v16i8) {
8336 // a = a << 5;
8337 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8338 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8339 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
8340
8341 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
8342 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
8343
8344 std::vector<Constant*> CVM1(16, CM1);
8345 std::vector<Constant*> CVM2(16, CM2);
8346 Constant *C = ConstantVector::get(CVM1);
8347 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8348 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008349 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00008350 false, false, 16);
8351
8352 // r = pblendv(r, psllw(r & (char16)15, 4), a);
8353 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8354 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8355 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8356 DAG.getConstant(4, MVT::i32));
8357 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8358 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8359 R, M, Op);
8360 // a += a
8361 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008362
Nate Begeman51409212010-07-28 00:21:48 +00008363 C = ConstantVector::get(CVM2);
8364 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
8365 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008366 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00008367 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008368
Nate Begeman51409212010-07-28 00:21:48 +00008369 // r = pblendv(r, psllw(r & (char16)63, 2), a);
8370 M = DAG.getNode(ISD::AND, dl, VT, R, M);
8371 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8372 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
8373 DAG.getConstant(2, MVT::i32));
8374 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8375 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8376 R, M, Op);
8377 // a += a
8378 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008379
Nate Begeman51409212010-07-28 00:21:48 +00008380 // return pblendv(r, r+r, a);
8381 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
8382 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
8383 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
8384 return R;
8385 }
8386 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008387}
Mon P Wangaf9b9522008-12-18 21:42:19 +00008388
Dan Gohmand858e902010-04-17 15:26:15 +00008389SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00008390 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
8391 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00008392 // looks for this combo and may remove the "setcc" instruction if the "setcc"
8393 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00008394 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00008395 SDValue LHS = N->getOperand(0);
8396 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00008397 unsigned BaseOp = 0;
8398 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008399 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00008400
8401 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008402 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00008403 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00008404 // A subtract of one will be selected as a INC. Note that INC doesn't
8405 // set CF, so we can't do this for UADDO.
8406 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8407 if (C->getAPIntValue() == 1) {
8408 BaseOp = X86ISD::INC;
8409 Cond = X86::COND_O;
8410 break;
8411 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008412 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00008413 Cond = X86::COND_O;
8414 break;
8415 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008416 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00008417 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008418 break;
8419 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00008420 // A subtract of one will be selected as a DEC. Note that DEC doesn't
8421 // set CF, so we can't do this for USUBO.
8422 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
8423 if (C->getAPIntValue() == 1) {
8424 BaseOp = X86ISD::DEC;
8425 Cond = X86::COND_O;
8426 break;
8427 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008428 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00008429 Cond = X86::COND_O;
8430 break;
8431 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008432 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00008433 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008434 break;
8435 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008436 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00008437 Cond = X86::COND_O;
8438 break;
8439 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00008440 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00008441 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00008442 break;
8443 }
Bill Wendling3fafd932008-11-26 22:37:40 +00008444
Bill Wendling61edeb52008-12-02 01:06:39 +00008445 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00008446 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008447 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00008448
Bill Wendling61edeb52008-12-02 01:06:39 +00008449 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00008450 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00008451 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00008452
Bill Wendling61edeb52008-12-02 01:06:39 +00008453 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
8454 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00008455}
8456
Eric Christopher9a9d2752010-07-22 02:48:34 +00008457SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
8458 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008459
Eric Christopherb6729dc2010-08-04 23:03:04 +00008460 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00008461 SDValue Chain = Op.getOperand(0);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008462 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00008463 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00008464 SDValue Ops[] = {
8465 DAG.getRegister(X86::ESP, MVT::i32), // Base
8466 DAG.getTargetConstant(1, MVT::i8), // Scale
8467 DAG.getRegister(0, MVT::i32), // Index
8468 DAG.getTargetConstant(0, MVT::i32), // Disp
8469 DAG.getRegister(0, MVT::i32), // Segment.
8470 Zero,
8471 Chain
8472 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008473 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00008474 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
8475 array_lengthof(Ops));
8476 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00008477 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008478
Eric Christopher9a9d2752010-07-22 02:48:34 +00008479 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00008480 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00008481 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008482
Chris Lattner132929a2010-08-14 17:26:09 +00008483 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
8484 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
8485 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
8486 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008487
Chris Lattner132929a2010-08-14 17:26:09 +00008488 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
8489 if (!Op1 && !Op2 && !Op3 && Op4)
8490 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008491
Chris Lattner132929a2010-08-14 17:26:09 +00008492 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
8493 if (Op1 && !Op2 && !Op3 && !Op4)
8494 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008495
8496 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00008497 // (MFENCE)>;
8498 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00008499}
8500
Dan Gohmand858e902010-04-17 15:26:15 +00008501SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008502 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008503 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00008504 unsigned Reg = 0;
8505 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008506 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008507 default:
8508 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008509 case MVT::i8: Reg = X86::AL; size = 1; break;
8510 case MVT::i16: Reg = X86::AX; size = 2; break;
8511 case MVT::i32: Reg = X86::EAX; size = 4; break;
8512 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00008513 assert(Subtarget->is64Bit() && "Node not type legal!");
8514 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008515 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008516 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008517 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008518 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008519 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008520 Op.getOperand(1),
8521 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008522 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008523 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008524 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008525 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
8526 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
8527 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00008528 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00008529 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008530 return cpOut;
8531}
8532
Duncan Sands1607f052008-12-01 11:39:25 +00008533SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008534 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008535 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008536 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008537 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008538 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008539 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008540 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8541 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008542 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008543 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8544 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008545 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008546 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008547 rdx.getValue(1)
8548 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008549 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008550}
8551
Dale Johannesen7d07b482010-05-21 00:52:33 +00008552SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8553 SelectionDAG &DAG) const {
8554 EVT SrcVT = Op.getOperand(0).getValueType();
8555 EVT DstVT = Op.getValueType();
Michael J. Spencerec38de22010-10-10 22:04:20 +00008556 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Dale Johannesen7d07b482010-05-21 00:52:33 +00008557 Subtarget->hasMMX() && !DisableMMX) &&
8558 "Unexpected custom BIT_CONVERT");
Michael J. Spencerec38de22010-10-10 22:04:20 +00008559 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00008560 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8561 "Unexpected custom BIT_CONVERT");
8562 // i64 <=> MMX conversions are Legal.
8563 if (SrcVT==MVT::i64 && DstVT.isVector())
8564 return Op;
8565 if (DstVT==MVT::i64 && SrcVT.isVector())
8566 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008567 // MMX <=> MMX conversions are Legal.
8568 if (SrcVT.isVector() && DstVT.isVector())
8569 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008570 // All other conversions need to be expanded.
8571 return SDValue();
8572}
Dan Gohmand858e902010-04-17 15:26:15 +00008573SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008574 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008575 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008576 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008577 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008578 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008579 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008580 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008581 Node->getOperand(0),
8582 Node->getOperand(1), negOp,
8583 cast<AtomicSDNode>(Node)->getSrcValue(),
8584 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008585}
8586
Evan Cheng0db9fe62006-04-25 20:13:52 +00008587/// LowerOperation - Provide custom lowering hooks for some operations.
8588///
Dan Gohmand858e902010-04-17 15:26:15 +00008589SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008590 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008591 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008592 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008593 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8594 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008595 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008596 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008597 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8598 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8599 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8600 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8601 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8602 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008603 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008604 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008605 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008606 case ISD::SHL_PARTS:
8607 case ISD::SRA_PARTS:
8608 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8609 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008610 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008611 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008612 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008613 case ISD::FABS: return LowerFABS(Op, DAG);
8614 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008615 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008616 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008617 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008618 case ISD::SELECT: return LowerSELECT(Op, DAG);
8619 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008620 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008621 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008622 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008623 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008624 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008625 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8626 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008627 case ISD::FRAME_TO_ARGS_OFFSET:
8628 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008629 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008630 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008631 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008632 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008633 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8634 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008635 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008636 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008637 case ISD::SADDO:
8638 case ISD::UADDO:
8639 case ISD::SSUBO:
8640 case ISD::USUBO:
8641 case ISD::SMULO:
8642 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008643 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008644 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008645 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008646}
8647
Duncan Sands1607f052008-12-01 11:39:25 +00008648void X86TargetLowering::
8649ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008650 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008651 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008652 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008653 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008654
8655 SDValue Chain = Node->getOperand(0);
8656 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008657 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008658 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008659 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008660 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008661 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008662 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008663 SDValue Result =
8664 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8665 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008666 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008667 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008668 Results.push_back(Result.getValue(2));
8669}
8670
Duncan Sands126d9072008-07-04 11:47:58 +00008671/// ReplaceNodeResults - Replace a node with an illegal result type
8672/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008673void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8674 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008675 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008676 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008677 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008678 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008679 assert(false && "Do not know how to custom type legalize this operation!");
8680 return;
8681 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008682 std::pair<SDValue,SDValue> Vals =
8683 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008684 SDValue FIST = Vals.first, StackSlot = Vals.second;
8685 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008686 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008687 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00008688 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
8689 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008690 }
8691 return;
8692 }
8693 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008694 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008695 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008696 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008697 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008698 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008699 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008700 eax.getValue(2));
8701 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8702 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008703 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008704 Results.push_back(edx.getValue(1));
8705 return;
8706 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008707 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008708 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008709 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008710 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008711 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8712 DAG.getConstant(0, MVT::i32));
8713 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8714 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008715 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8716 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008717 cpInL.getValue(1));
8718 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008719 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8720 DAG.getConstant(0, MVT::i32));
8721 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8722 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008723 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008724 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008725 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008726 swapInL.getValue(1));
8727 SDValue Ops[] = { swapInH.getValue(0),
8728 N->getOperand(1),
8729 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008730 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +00008731 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
8732 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
8733 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +00008734 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008735 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008736 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008737 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008738 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008739 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008740 Results.push_back(cpOutH.getValue(1));
8741 return;
8742 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008743 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008744 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8745 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008746 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008747 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8748 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008749 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008750 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8751 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008752 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008753 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8754 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008755 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008756 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8757 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008758 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008759 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8760 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008761 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008762 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8763 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008764 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008765}
8766
Evan Cheng72261582005-12-20 06:22:03 +00008767const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8768 switch (Opcode) {
8769 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008770 case X86ISD::BSF: return "X86ISD::BSF";
8771 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008772 case X86ISD::SHLD: return "X86ISD::SHLD";
8773 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008774 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008775 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008776 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008777 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008778 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008779 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008780 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8781 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8782 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008783 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008784 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008785 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008786 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008787 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008788 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008789 case X86ISD::COMI: return "X86ISD::COMI";
8790 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008791 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008792 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008793 case X86ISD::CMOV: return "X86ISD::CMOV";
8794 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008795 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008796 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8797 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008798 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008799 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008800 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008801 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008802 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008803 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8804 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008805 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008806 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008807 case X86ISD::FMAX: return "X86ISD::FMAX";
8808 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008809 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8810 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008811 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008812 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008813 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008814 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008815 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008816 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8817 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008818 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8819 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8820 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8821 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8822 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8823 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008824 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8825 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008826 case X86ISD::VSHL: return "X86ISD::VSHL";
8827 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008828 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8829 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8830 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8831 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8832 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8833 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8834 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8835 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8836 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8837 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008838 case X86ISD::ADD: return "X86ISD::ADD";
8839 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008840 case X86ISD::SMUL: return "X86ISD::SMUL";
8841 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008842 case X86ISD::INC: return "X86ISD::INC";
8843 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008844 case X86ISD::OR: return "X86ISD::OR";
8845 case X86ISD::XOR: return "X86ISD::XOR";
8846 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008847 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008848 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008849 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008850 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8851 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8852 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8853 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8854 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8855 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8856 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8857 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8858 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008859 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00008860 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008861 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00008862 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8863 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008864 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8865 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8866 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8867 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8868 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8869 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8870 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8871 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8872 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8873 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8874 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8875 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8876 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8877 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8878 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8879 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8880 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8881 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8882 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008883 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +00008884 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008885 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008886 }
8887}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008888
Chris Lattnerc9addb72007-03-30 23:15:24 +00008889// isLegalAddressingMode - Return true if the addressing mode represented
8890// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008891bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008892 const Type *Ty) const {
8893 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008894 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008895 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008896
Chris Lattnerc9addb72007-03-30 23:15:24 +00008897 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008898 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008899 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008900
Chris Lattnerc9addb72007-03-30 23:15:24 +00008901 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008902 unsigned GVFlags =
8903 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008904
Chris Lattnerdfed4132009-07-10 07:38:24 +00008905 // If a reference to this global requires an extra load, we can't fold it.
8906 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008907 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008908
Chris Lattnerdfed4132009-07-10 07:38:24 +00008909 // If BaseGV requires a register for the PIC base, we cannot also have a
8910 // BaseReg specified.
8911 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008912 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008913
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008914 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008915 if ((M != CodeModel::Small || R != Reloc::Static) &&
8916 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008917 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008918 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008919
Chris Lattnerc9addb72007-03-30 23:15:24 +00008920 switch (AM.Scale) {
8921 case 0:
8922 case 1:
8923 case 2:
8924 case 4:
8925 case 8:
8926 // These scales always work.
8927 break;
8928 case 3:
8929 case 5:
8930 case 9:
8931 // These scales are formed with basereg+scalereg. Only accept if there is
8932 // no basereg yet.
8933 if (AM.HasBaseReg)
8934 return false;
8935 break;
8936 default: // Other stuff never works.
8937 return false;
8938 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008939
Chris Lattnerc9addb72007-03-30 23:15:24 +00008940 return true;
8941}
8942
8943
Evan Cheng2bd122c2007-10-26 01:56:11 +00008944bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008945 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008946 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008947 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8948 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008949 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008950 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008951 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008952}
8953
Owen Andersone50ed302009-08-10 22:56:29 +00008954bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008955 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008956 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008957 unsigned NumBits1 = VT1.getSizeInBits();
8958 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008959 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008960 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008961 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008962}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008963
Dan Gohman97121ba2009-04-08 00:15:30 +00008964bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008965 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008966 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008967}
8968
Owen Andersone50ed302009-08-10 22:56:29 +00008969bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008970 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008971 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008972}
8973
Owen Andersone50ed302009-08-10 22:56:29 +00008974bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008975 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008976 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008977}
8978
Evan Cheng60c07e12006-07-05 22:17:51 +00008979/// isShuffleMaskLegal - Targets can use this to indicate that they only
8980/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8981/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8982/// are assumed to be legal.
8983bool
Eric Christopherfd179292009-08-27 18:07:15 +00008984X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008985 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008986 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008987 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008988 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008989
Nate Begemana09008b2009-10-19 02:17:23 +00008990 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008991 return (VT.getVectorNumElements() == 2 ||
8992 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8993 isMOVLMask(M, VT) ||
8994 isSHUFPMask(M, VT) ||
8995 isPSHUFDMask(M, VT) ||
8996 isPSHUFHWMask(M, VT) ||
8997 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008998 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008999 isUNPCKLMask(M, VT) ||
9000 isUNPCKHMask(M, VT) ||
9001 isUNPCKL_v_undef_Mask(M, VT) ||
9002 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009003}
9004
Dan Gohman7d8143f2008-04-09 20:09:42 +00009005bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00009006X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00009007 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00009008 unsigned NumElts = VT.getVectorNumElements();
9009 // FIXME: This collection of masks seems suspect.
9010 if (NumElts == 2)
9011 return true;
9012 if (NumElts == 4 && VT.getSizeInBits() == 128) {
9013 return (isMOVLMask(Mask, VT) ||
9014 isCommutedMOVLMask(Mask, VT, true) ||
9015 isSHUFPMask(Mask, VT) ||
9016 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00009017 }
9018 return false;
9019}
9020
9021//===----------------------------------------------------------------------===//
9022// X86 Scheduler Hooks
9023//===----------------------------------------------------------------------===//
9024
Mon P Wang63307c32008-05-05 19:05:59 +00009025// private utility function
9026MachineBasicBlock *
9027X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
9028 MachineBasicBlock *MBB,
9029 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009030 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009031 unsigned LoadOpc,
9032 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009033 unsigned notOpc,
9034 unsigned EAXreg,
9035 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009036 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009037 // For the atomic bitwise operator, we generate
9038 // thisMBB:
9039 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009040 // ld t1 = [bitinstr.addr]
9041 // op t2 = t1, [bitinstr.val]
9042 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009043 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9044 // bz newMBB
9045 // fallthrough -->nextMBB
9046 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9047 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009048 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009049 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009050
Mon P Wang63307c32008-05-05 19:05:59 +00009051 /// First build the CFG
9052 MachineFunction *F = MBB->getParent();
9053 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009054 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9055 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9056 F->insert(MBBIter, newMBB);
9057 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009058
Dan Gohman14152b42010-07-06 20:24:04 +00009059 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9060 nextMBB->splice(nextMBB->begin(), thisMBB,
9061 llvm::next(MachineBasicBlock::iterator(bInstr)),
9062 thisMBB->end());
9063 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009064
Mon P Wang63307c32008-05-05 19:05:59 +00009065 // Update thisMBB to fall through to newMBB
9066 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009067
Mon P Wang63307c32008-05-05 19:05:59 +00009068 // newMBB jumps to itself and fall through to nextMBB
9069 newMBB->addSuccessor(nextMBB);
9070 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009071
Mon P Wang63307c32008-05-05 19:05:59 +00009072 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009073 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009074 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009076 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009077 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009078 int numArgs = bInstr->getNumOperands() - 1;
9079 for (int i=0; i < numArgs; ++i)
9080 argOpers[i] = &bInstr->getOperand(i+1);
9081
9082 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009083 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009084 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009085
Dale Johannesen140be2d2008-08-19 18:47:28 +00009086 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009087 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009088 for (int i=0; i <= lastAddrIndx; ++i)
9089 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009090
Dale Johannesen140be2d2008-08-19 18:47:28 +00009091 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009092 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009093 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009094 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009095 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009096 tt = t1;
9097
Dale Johannesen140be2d2008-08-19 18:47:28 +00009098 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00009099 assert((argOpers[valArgIndx]->isReg() ||
9100 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009101 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00009102 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009103 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009104 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009105 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009106 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00009107 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009108
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009109 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00009110 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009111
Dale Johannesene4d209d2009-02-03 20:21:25 +00009112 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00009113 for (int i=0; i <= lastAddrIndx; ++i)
9114 (*MIB).addOperand(*argOpers[i]);
9115 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00009116 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009117 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9118 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00009119
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009120 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00009121 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009122
Mon P Wang63307c32008-05-05 19:05:59 +00009123 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009124 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009125
Dan Gohman14152b42010-07-06 20:24:04 +00009126 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009127 return nextMBB;
9128}
9129
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00009130// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00009131MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009132X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
9133 MachineBasicBlock *MBB,
9134 unsigned regOpcL,
9135 unsigned regOpcH,
9136 unsigned immOpcL,
9137 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009138 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009139 // For the atomic bitwise operator, we generate
9140 // thisMBB (instructions are in pairs, except cmpxchg8b)
9141 // ld t1,t2 = [bitinstr.addr]
9142 // newMBB:
9143 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
9144 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00009145 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009146 // mov ECX, EBX <- t5, t6
9147 // mov EAX, EDX <- t1, t2
9148 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
9149 // mov t3, t4 <- EAX, EDX
9150 // bz newMBB
9151 // result in out1, out2
9152 // fallthrough -->nextMBB
9153
9154 const TargetRegisterClass *RC = X86::GR32RegisterClass;
9155 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009156 const unsigned NotOpc = X86::NOT32r;
9157 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9158 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9159 MachineFunction::iterator MBBIter = MBB;
9160 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009161
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009162 /// First build the CFG
9163 MachineFunction *F = MBB->getParent();
9164 MachineBasicBlock *thisMBB = MBB;
9165 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9166 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9167 F->insert(MBBIter, newMBB);
9168 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009169
Dan Gohman14152b42010-07-06 20:24:04 +00009170 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9171 nextMBB->splice(nextMBB->begin(), thisMBB,
9172 llvm::next(MachineBasicBlock::iterator(bInstr)),
9173 thisMBB->end());
9174 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009175
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009176 // Update thisMBB to fall through to newMBB
9177 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009178
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009179 // newMBB jumps to itself and fall through to nextMBB
9180 newMBB->addSuccessor(nextMBB);
9181 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009182
Dale Johannesene4d209d2009-02-03 20:21:25 +00009183 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009184 // Insert instructions into newMBB based on incoming instruction
9185 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009186 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009187 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009188 MachineOperand& dest1Oper = bInstr->getOperand(0);
9189 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009190 MachineOperand* argOpers[2 + X86::AddrNumOperands];
9191 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009192 argOpers[i] = &bInstr->getOperand(i+2);
9193
Dan Gohman71ea4e52010-05-14 21:01:44 +00009194 // We use some of the operands multiple times, so conservatively just
9195 // clear any kill flags that might be present.
9196 if (argOpers[i]->isReg() && argOpers[i]->isUse())
9197 argOpers[i]->setIsKill(false);
9198 }
9199
Evan Chengad5b52f2010-01-08 19:14:57 +00009200 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009201 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00009202
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009203 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009204 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009205 for (int i=0; i <= lastAddrIndx; ++i)
9206 (*MIB).addOperand(*argOpers[i]);
9207 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009208 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00009209 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00009210 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009211 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00009212 MachineOperand newOp3 = *(argOpers[3]);
9213 if (newOp3.isImm())
9214 newOp3.setImm(newOp3.getImm()+4);
9215 else
9216 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009217 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00009218 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009219
9220 // t3/4 are defined later, at the bottom of the loop
9221 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
9222 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009223 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009224 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009225 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009226 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
9227
Evan Cheng306b4ca2010-01-08 23:41:50 +00009228 // The subsequent operations should be using the destination registers of
9229 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00009230 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009231 t1 = F->getRegInfo().createVirtualRegister(RC);
9232 t2 = F->getRegInfo().createVirtualRegister(RC);
9233 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
9234 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009235 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00009236 t1 = dest1Oper.getReg();
9237 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009238 }
9239
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009240 int valArgIndx = lastAddrIndx + 1;
9241 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00009242 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009243 "invalid operand");
9244 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
9245 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009246 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009247 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009248 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009249 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00009250 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009251 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009252 (*MIB).addOperand(*argOpers[valArgIndx]);
9253 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009254 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009255 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00009256 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009257 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00009258 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009259 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009260 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00009261 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00009262 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009263 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009264
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009265 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009266 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009267 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009268 MIB.addReg(t2);
9269
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009270 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009271 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009272 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009273 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00009274
Dale Johannesene4d209d2009-02-03 20:21:25 +00009275 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009276 for (int i=0; i <= lastAddrIndx; ++i)
9277 (*MIB).addOperand(*argOpers[i]);
9278
9279 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009280 (*MIB).setMemRefs(bInstr->memoperands_begin(),
9281 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009282
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009283 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009284 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009285 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009286 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009287
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009288 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009289 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009290
Dan Gohman14152b42010-07-06 20:24:04 +00009291 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009292 return nextMBB;
9293}
9294
9295// private utility function
9296MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00009297X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
9298 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00009299 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00009300 // For the atomic min/max operator, we generate
9301 // thisMBB:
9302 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00009303 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00009304 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00009305 // cmp t1, t2
9306 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00009307 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00009308 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
9309 // bz newMBB
9310 // fallthrough -->nextMBB
9311 //
9312 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9313 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009314 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00009315 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00009316
Mon P Wang63307c32008-05-05 19:05:59 +00009317 /// First build the CFG
9318 MachineFunction *F = MBB->getParent();
9319 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00009320 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
9321 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
9322 F->insert(MBBIter, newMBB);
9323 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009324
Dan Gohman14152b42010-07-06 20:24:04 +00009325 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
9326 nextMBB->splice(nextMBB->begin(), thisMBB,
9327 llvm::next(MachineBasicBlock::iterator(mInstr)),
9328 thisMBB->end());
9329 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009330
Mon P Wang63307c32008-05-05 19:05:59 +00009331 // Update thisMBB to fall through to newMBB
9332 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009333
Mon P Wang63307c32008-05-05 19:05:59 +00009334 // newMBB jumps to newMBB and fall through to nextMBB
9335 newMBB->addSuccessor(nextMBB);
9336 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00009337
Dale Johannesene4d209d2009-02-03 20:21:25 +00009338 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00009339 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009340 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00009341 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00009342 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009343 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00009344 int numArgs = mInstr->getNumOperands() - 1;
9345 for (int i=0; i < numArgs; ++i)
9346 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009347
Mon P Wang63307c32008-05-05 19:05:59 +00009348 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009349 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00009350 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00009351
Mon P Wangab3e7472008-05-05 22:56:23 +00009352 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009353 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00009354 for (int i=0; i <= lastAddrIndx; ++i)
9355 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00009356
Mon P Wang63307c32008-05-05 19:05:59 +00009357 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00009358 assert((argOpers[valArgIndx]->isReg() ||
9359 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00009360 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00009361
9362 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00009363 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009364 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00009365 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00009366 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00009367 (*MIB).addOperand(*argOpers[valArgIndx]);
9368
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009369 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00009370 MIB.addReg(t1);
9371
Dale Johannesene4d209d2009-02-03 20:21:25 +00009372 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00009373 MIB.addReg(t1);
9374 MIB.addReg(t2);
9375
9376 // Generate movc
9377 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009378 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00009379 MIB.addReg(t2);
9380 MIB.addReg(t1);
9381
9382 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00009383 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00009384 for (int i=0; i <= lastAddrIndx; ++i)
9385 (*MIB).addOperand(*argOpers[i]);
9386 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00009387 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00009388 (*MIB).setMemRefs(mInstr->memoperands_begin(),
9389 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00009390
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009391 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00009392 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00009393
Mon P Wang63307c32008-05-05 19:05:59 +00009394 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009395 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00009396
Dan Gohman14152b42010-07-06 20:24:04 +00009397 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00009398 return nextMBB;
9399}
9400
Eric Christopherf83a5de2009-08-27 18:08:16 +00009401// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009402// or XMM0_V32I8 in AVX all of this code can be replaced with that
9403// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009404MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00009405X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00009406 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00009407
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009408 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
9409 "Target must have SSE4.2 or AVX features enabled");
9410
Eric Christopherb120ab42009-08-18 22:50:32 +00009411 DebugLoc dl = MI->getDebugLoc();
9412 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9413
9414 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009415
9416 if (!Subtarget->hasAVX()) {
9417 if (memArg)
9418 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
9419 else
9420 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
9421 } else {
9422 if (memArg)
9423 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
9424 else
9425 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
9426 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009427
9428 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
9429
9430 for (unsigned i = 0; i < numArgs; ++i) {
9431 MachineOperand &Op = MI->getOperand(i+1);
9432
9433 if (!(Op.isReg() && Op.isImplicit()))
9434 MIB.addOperand(Op);
9435 }
9436
9437 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
9438 .addReg(X86::XMM0);
9439
Dan Gohman14152b42010-07-06 20:24:04 +00009440 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00009441
9442 return BB;
9443}
9444
9445MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +00009446X86TargetLowering::EmitVAARG64WithCustomInserter(
9447 MachineInstr *MI,
9448 MachineBasicBlock *MBB) const {
9449 // Emit va_arg instruction on X86-64.
9450
9451 // Operands to this pseudo-instruction:
9452 // 0 ) Output : destination address (reg)
9453 // 1-5) Input : va_list address (addr, i64mem)
9454 // 6 ) ArgSize : Size (in bytes) of vararg type
9455 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
9456 // 8 ) Align : Alignment of type
9457 // 9 ) EFLAGS (implicit-def)
9458
9459 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
9460 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
9461
9462 unsigned DestReg = MI->getOperand(0).getReg();
9463 MachineOperand &Base = MI->getOperand(1);
9464 MachineOperand &Scale = MI->getOperand(2);
9465 MachineOperand &Index = MI->getOperand(3);
9466 MachineOperand &Disp = MI->getOperand(4);
9467 MachineOperand &Segment = MI->getOperand(5);
9468 unsigned ArgSize = MI->getOperand(6).getImm();
9469 unsigned ArgMode = MI->getOperand(7).getImm();
9470 unsigned Align = MI->getOperand(8).getImm();
9471
9472 // Memory Reference
9473 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
9474 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
9475 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
9476
9477 // Machine Information
9478 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9479 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
9480 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
9481 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
9482 DebugLoc DL = MI->getDebugLoc();
9483
9484 // struct va_list {
9485 // i32 gp_offset
9486 // i32 fp_offset
9487 // i64 overflow_area (address)
9488 // i64 reg_save_area (address)
9489 // }
9490 // sizeof(va_list) = 24
9491 // alignment(va_list) = 8
9492
9493 unsigned TotalNumIntRegs = 6;
9494 unsigned TotalNumXMMRegs = 8;
9495 bool UseGPOffset = (ArgMode == 1);
9496 bool UseFPOffset = (ArgMode == 2);
9497 unsigned MaxOffset = TotalNumIntRegs * 8 +
9498 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
9499
9500 /* Align ArgSize to a multiple of 8 */
9501 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
9502 bool NeedsAlign = (Align > 8);
9503
9504 MachineBasicBlock *thisMBB = MBB;
9505 MachineBasicBlock *overflowMBB;
9506 MachineBasicBlock *offsetMBB;
9507 MachineBasicBlock *endMBB;
9508
9509 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
9510 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
9511 unsigned OffsetReg = 0;
9512
9513 if (!UseGPOffset && !UseFPOffset) {
9514 // If we only pull from the overflow region, we don't create a branch.
9515 // We don't need to alter control flow.
9516 OffsetDestReg = 0; // unused
9517 OverflowDestReg = DestReg;
9518
9519 offsetMBB = NULL;
9520 overflowMBB = thisMBB;
9521 endMBB = thisMBB;
9522 } else {
9523 // First emit code to check if gp_offset (or fp_offset) is below the bound.
9524 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
9525 // If not, pull from overflow_area. (branch to overflowMBB)
9526 //
9527 // thisMBB
9528 // | .
9529 // | .
9530 // offsetMBB overflowMBB
9531 // | .
9532 // | .
9533 // endMBB
9534
9535 // Registers for the PHI in endMBB
9536 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
9537 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
9538
9539 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9540 MachineFunction *MF = MBB->getParent();
9541 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9542 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9543 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
9544
9545 MachineFunction::iterator MBBIter = MBB;
9546 ++MBBIter;
9547
9548 // Insert the new basic blocks
9549 MF->insert(MBBIter, offsetMBB);
9550 MF->insert(MBBIter, overflowMBB);
9551 MF->insert(MBBIter, endMBB);
9552
9553 // Transfer the remainder of MBB and its successor edges to endMBB.
9554 endMBB->splice(endMBB->begin(), thisMBB,
9555 llvm::next(MachineBasicBlock::iterator(MI)),
9556 thisMBB->end());
9557 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
9558
9559 // Make offsetMBB and overflowMBB successors of thisMBB
9560 thisMBB->addSuccessor(offsetMBB);
9561 thisMBB->addSuccessor(overflowMBB);
9562
9563 // endMBB is a successor of both offsetMBB and overflowMBB
9564 offsetMBB->addSuccessor(endMBB);
9565 overflowMBB->addSuccessor(endMBB);
9566
9567 // Load the offset value into a register
9568 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9569 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
9570 .addOperand(Base)
9571 .addOperand(Scale)
9572 .addOperand(Index)
9573 .addDisp(Disp, UseFPOffset ? 4 : 0)
9574 .addOperand(Segment)
9575 .setMemRefs(MMOBegin, MMOEnd);
9576
9577 // Check if there is enough room left to pull this argument.
9578 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
9579 .addReg(OffsetReg)
9580 .addImm(MaxOffset + 8 - ArgSizeA8);
9581
9582 // Branch to "overflowMBB" if offset >= max
9583 // Fall through to "offsetMBB" otherwise
9584 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
9585 .addMBB(overflowMBB);
9586 }
9587
9588 // In offsetMBB, emit code to use the reg_save_area.
9589 if (offsetMBB) {
9590 assert(OffsetReg != 0);
9591
9592 // Read the reg_save_area address.
9593 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
9594 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
9595 .addOperand(Base)
9596 .addOperand(Scale)
9597 .addOperand(Index)
9598 .addDisp(Disp, 16)
9599 .addOperand(Segment)
9600 .setMemRefs(MMOBegin, MMOEnd);
9601
9602 // Zero-extend the offset
9603 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
9604 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
9605 .addImm(0)
9606 .addReg(OffsetReg)
9607 .addImm(X86::sub_32bit);
9608
9609 // Add the offset to the reg_save_area to get the final address.
9610 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
9611 .addReg(OffsetReg64)
9612 .addReg(RegSaveReg);
9613
9614 // Compute the offset for the next argument
9615 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
9616 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
9617 .addReg(OffsetReg)
9618 .addImm(UseFPOffset ? 16 : 8);
9619
9620 // Store it back into the va_list.
9621 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
9622 .addOperand(Base)
9623 .addOperand(Scale)
9624 .addOperand(Index)
9625 .addDisp(Disp, UseFPOffset ? 4 : 0)
9626 .addOperand(Segment)
9627 .addReg(NextOffsetReg)
9628 .setMemRefs(MMOBegin, MMOEnd);
9629
9630 // Jump to endMBB
9631 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
9632 .addMBB(endMBB);
9633 }
9634
9635 //
9636 // Emit code to use overflow area
9637 //
9638
9639 // Load the overflow_area address into a register.
9640 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
9641 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
9642 .addOperand(Base)
9643 .addOperand(Scale)
9644 .addOperand(Index)
9645 .addDisp(Disp, 8)
9646 .addOperand(Segment)
9647 .setMemRefs(MMOBegin, MMOEnd);
9648
9649 // If we need to align it, do so. Otherwise, just copy the address
9650 // to OverflowDestReg.
9651 if (NeedsAlign) {
9652 // Align the overflow address
9653 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
9654 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
9655
9656 // aligned_addr = (addr + (align-1)) & ~(align-1)
9657 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
9658 .addReg(OverflowAddrReg)
9659 .addImm(Align-1);
9660
9661 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
9662 .addReg(TmpReg)
9663 .addImm(~(uint64_t)(Align-1));
9664 } else {
9665 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
9666 .addReg(OverflowAddrReg);
9667 }
9668
9669 // Compute the next overflow address after this argument.
9670 // (the overflow address should be kept 8-byte aligned)
9671 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
9672 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
9673 .addReg(OverflowDestReg)
9674 .addImm(ArgSizeA8);
9675
9676 // Store the new overflow address.
9677 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
9678 .addOperand(Base)
9679 .addOperand(Scale)
9680 .addOperand(Index)
9681 .addDisp(Disp, 8)
9682 .addOperand(Segment)
9683 .addReg(NextAddrReg)
9684 .setMemRefs(MMOBegin, MMOEnd);
9685
9686 // If we branched, emit the PHI to the front of endMBB.
9687 if (offsetMBB) {
9688 BuildMI(*endMBB, endMBB->begin(), DL,
9689 TII->get(X86::PHI), DestReg)
9690 .addReg(OffsetDestReg).addMBB(offsetMBB)
9691 .addReg(OverflowDestReg).addMBB(overflowMBB);
9692 }
9693
9694 // Erase the pseudo instruction
9695 MI->eraseFromParent();
9696
9697 return endMBB;
9698}
9699
9700MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00009701X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
9702 MachineInstr *MI,
9703 MachineBasicBlock *MBB) const {
9704 // Emit code to save XMM registers to the stack. The ABI says that the
9705 // number of registers to save is given in %al, so it's theoretically
9706 // possible to do an indirect jump trick to avoid saving all of them,
9707 // however this code takes a simpler approach and just executes all
9708 // of the stores if %al is non-zero. It's less code, and it's probably
9709 // easier on the hardware branch predictor, and stores aren't all that
9710 // expensive anyway.
9711
9712 // Create the new basic blocks. One block contains all the XMM stores,
9713 // and one block is the final destination regardless of whether any
9714 // stores were performed.
9715 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
9716 MachineFunction *F = MBB->getParent();
9717 MachineFunction::iterator MBBIter = MBB;
9718 ++MBBIter;
9719 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
9720 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
9721 F->insert(MBBIter, XMMSaveMBB);
9722 F->insert(MBBIter, EndMBB);
9723
Dan Gohman14152b42010-07-06 20:24:04 +00009724 // Transfer the remainder of MBB and its successor edges to EndMBB.
9725 EndMBB->splice(EndMBB->begin(), MBB,
9726 llvm::next(MachineBasicBlock::iterator(MI)),
9727 MBB->end());
9728 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
9729
Dan Gohmand6708ea2009-08-15 01:38:56 +00009730 // The original block will now fall through to the XMM save block.
9731 MBB->addSuccessor(XMMSaveMBB);
9732 // The XMMSaveMBB will fall through to the end block.
9733 XMMSaveMBB->addSuccessor(EndMBB);
9734
9735 // Now add the instructions.
9736 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9737 DebugLoc DL = MI->getDebugLoc();
9738
9739 unsigned CountReg = MI->getOperand(0).getReg();
9740 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
9741 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
9742
9743 if (!Subtarget->isTargetWin64()) {
9744 // If %al is 0, branch around the XMM save block.
9745 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00009746 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009747 MBB->addSuccessor(EndMBB);
9748 }
9749
9750 // In the XMM save block, save all the XMM argument registers.
9751 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
9752 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00009753 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00009754 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +00009755 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +00009756 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +00009757 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009758 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
9759 .addFrameIndex(RegSaveFrameIndex)
9760 .addImm(/*Scale=*/1)
9761 .addReg(/*IndexReg=*/0)
9762 .addImm(/*Disp=*/Offset)
9763 .addReg(/*Segment=*/0)
9764 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00009765 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009766 }
9767
Dan Gohman14152b42010-07-06 20:24:04 +00009768 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00009769
9770 return EndMBB;
9771}
Mon P Wang63307c32008-05-05 19:05:59 +00009772
Evan Cheng60c07e12006-07-05 22:17:51 +00009773MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009774X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009775 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009776 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9777 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009778
Chris Lattner52600972009-09-02 05:57:00 +00009779 // To "insert" a SELECT_CC instruction, we actually have to insert the
9780 // diamond control-flow pattern. The incoming instruction knows the
9781 // destination vreg to set, the condition code register to branch on, the
9782 // true/false values to select between, and a branch opcode to use.
9783 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9784 MachineFunction::iterator It = BB;
9785 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009786
Chris Lattner52600972009-09-02 05:57:00 +00009787 // thisMBB:
9788 // ...
9789 // TrueVal = ...
9790 // cmpTY ccX, r1, r2
9791 // bCC copy1MBB
9792 // fallthrough --> copy0MBB
9793 MachineBasicBlock *thisMBB = BB;
9794 MachineFunction *F = BB->getParent();
9795 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9796 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009797 F->insert(It, copy0MBB);
9798 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009799
Bill Wendling730c07e2010-06-25 20:48:10 +00009800 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9801 // live into the sink and copy blocks.
9802 const MachineFunction *MF = BB->getParent();
9803 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9804 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009805
Dan Gohman14152b42010-07-06 20:24:04 +00009806 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9807 const MachineOperand &MO = MI->getOperand(I);
9808 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009809 unsigned Reg = MO.getReg();
9810 if (Reg != X86::EFLAGS) continue;
9811 copy0MBB->addLiveIn(Reg);
9812 sinkMBB->addLiveIn(Reg);
9813 }
9814
Dan Gohman14152b42010-07-06 20:24:04 +00009815 // Transfer the remainder of BB and its successor edges to sinkMBB.
9816 sinkMBB->splice(sinkMBB->begin(), BB,
9817 llvm::next(MachineBasicBlock::iterator(MI)),
9818 BB->end());
9819 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9820
9821 // Add the true and fallthrough blocks as its successors.
9822 BB->addSuccessor(copy0MBB);
9823 BB->addSuccessor(sinkMBB);
9824
9825 // Create the conditional branch instruction.
9826 unsigned Opc =
9827 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9828 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9829
Chris Lattner52600972009-09-02 05:57:00 +00009830 // copy0MBB:
9831 // %FalseValue = ...
9832 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009833 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009834
Chris Lattner52600972009-09-02 05:57:00 +00009835 // sinkMBB:
9836 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9837 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009838 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9839 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009840 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9841 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9842
Dan Gohman14152b42010-07-06 20:24:04 +00009843 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009844 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009845}
9846
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009847MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009848X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009849 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009850 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9851 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009852
9853 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9854 // non-trivial part is impdef of ESP.
9855 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9856 // mingw-w64.
9857
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009858 const char *StackProbeSymbol =
9859 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
9860
Dan Gohman14152b42010-07-06 20:24:04 +00009861 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009862 .addExternalSymbol(StackProbeSymbol)
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009863 .addReg(X86::EAX, RegState::Implicit)
9864 .addReg(X86::ESP, RegState::Implicit)
9865 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009866 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9867 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009868
Dan Gohman14152b42010-07-06 20:24:04 +00009869 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009870 return BB;
9871}
Chris Lattner52600972009-09-02 05:57:00 +00009872
9873MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009874X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9875 MachineBasicBlock *BB) const {
9876 // This is pretty easy. We're taking the value that we received from
9877 // our load from the relocation, sticking it in either RDI (x86-64)
9878 // or EAX and doing an indirect call. The return value will then
9879 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009880 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +00009881 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009882 DebugLoc DL = MI->getDebugLoc();
9883 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +00009884
9885 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +00009886 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009887
Eric Christopher30ef0e52010-06-03 04:07:48 +00009888 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009889 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9890 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009891 .addReg(X86::RIP)
9892 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009893 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +00009894 MI->getOperand(3).getTargetFlags())
9895 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +00009896 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009897 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009898 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009899 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9900 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009901 .addReg(0)
9902 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009903 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +00009904 MI->getOperand(3).getTargetFlags())
9905 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009906 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009907 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009908 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009909 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9910 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009911 .addReg(TII->getGlobalBaseReg(F))
9912 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +00009913 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +00009914 MI->getOperand(3).getTargetFlags())
9915 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009916 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009917 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009918 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009919
Dan Gohman14152b42010-07-06 20:24:04 +00009920 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009921 return BB;
9922}
9923
9924MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009925X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009926 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009927 switch (MI->getOpcode()) {
9928 default: assert(false && "Unexpected instr type to insert");
Michael J. Spencere9c253e2010-10-21 01:41:01 +00009929 case X86::WIN_ALLOCA:
9930 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009931 case X86::TLSCall_32:
9932 case X86::TLSCall_64:
9933 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009934 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +00009935 case X86::CMOV_FR32:
9936 case X86::CMOV_FR64:
9937 case X86::CMOV_V4F32:
9938 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009939 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009940 case X86::CMOV_GR16:
9941 case X86::CMOV_GR32:
9942 case X86::CMOV_RFP32:
9943 case X86::CMOV_RFP64:
9944 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009945 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009946
Dale Johannesen849f2142007-07-03 00:53:03 +00009947 case X86::FP32_TO_INT16_IN_MEM:
9948 case X86::FP32_TO_INT32_IN_MEM:
9949 case X86::FP32_TO_INT64_IN_MEM:
9950 case X86::FP64_TO_INT16_IN_MEM:
9951 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009952 case X86::FP64_TO_INT64_IN_MEM:
9953 case X86::FP80_TO_INT16_IN_MEM:
9954 case X86::FP80_TO_INT32_IN_MEM:
9955 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009956 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9957 DebugLoc DL = MI->getDebugLoc();
9958
Evan Cheng60c07e12006-07-05 22:17:51 +00009959 // Change the floating point control register to use "round towards zero"
9960 // mode when truncating to an integer value.
9961 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009962 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009963 addFrameReference(BuildMI(*BB, MI, DL,
9964 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009965
9966 // Load the old value of the high byte of the control word...
9967 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009968 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009969 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009970 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009971
9972 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009973 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009974 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009975
9976 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009977 addFrameReference(BuildMI(*BB, MI, DL,
9978 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009979
9980 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009981 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009982 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009983
9984 // Get the X86 opcode to use.
9985 unsigned Opc;
9986 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009987 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009988 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9989 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9990 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9991 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9992 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9993 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009994 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9995 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9996 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009997 }
9998
9999 X86AddressMode AM;
10000 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000010001 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010002 AM.BaseType = X86AddressMode::RegBase;
10003 AM.Base.Reg = Op.getReg();
10004 } else {
10005 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000010006 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000010007 }
10008 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000010009 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010010 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010011 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000010012 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000010013 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010014 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000010015 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000010016 AM.GV = Op.getGlobal();
10017 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000010018 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000010019 }
Dan Gohman14152b42010-07-06 20:24:04 +000010020 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010021 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000010022
10023 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000010024 addFrameReference(BuildMI(*BB, MI, DL,
10025 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000010026
Dan Gohman14152b42010-07-06 20:24:04 +000010027 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000010028 return BB;
10029 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010030 // String/text processing lowering.
10031 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010032 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010033 return EmitPCMP(MI, BB, 3, false /* in-mem */);
10034 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010035 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010036 return EmitPCMP(MI, BB, 3, true /* in-mem */);
10037 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010038 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000010039 return EmitPCMP(MI, BB, 5, false /* in mem */);
10040 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010041 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000010042 return EmitPCMP(MI, BB, 5, true /* in mem */);
10043
10044 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000010045 case X86::ATOMAND32:
10046 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010047 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010048 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010049 X86::NOT32r, X86::EAX,
10050 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010051 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000010052 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
10053 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010054 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010055 X86::NOT32r, X86::EAX,
10056 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000010057 case X86::ATOMXOR32:
10058 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010059 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010060 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010061 X86::NOT32r, X86::EAX,
10062 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010063 case X86::ATOMNAND32:
10064 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010065 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010066 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010067 X86::NOT32r, X86::EAX,
10068 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000010069 case X86::ATOMMIN32:
10070 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
10071 case X86::ATOMMAX32:
10072 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
10073 case X86::ATOMUMIN32:
10074 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
10075 case X86::ATOMUMAX32:
10076 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000010077
10078 case X86::ATOMAND16:
10079 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10080 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010081 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010082 X86::NOT16r, X86::AX,
10083 X86::GR16RegisterClass);
10084 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000010085 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010086 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010087 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010088 X86::NOT16r, X86::AX,
10089 X86::GR16RegisterClass);
10090 case X86::ATOMXOR16:
10091 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
10092 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010093 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010094 X86::NOT16r, X86::AX,
10095 X86::GR16RegisterClass);
10096 case X86::ATOMNAND16:
10097 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
10098 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010099 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010100 X86::NOT16r, X86::AX,
10101 X86::GR16RegisterClass, true);
10102 case X86::ATOMMIN16:
10103 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
10104 case X86::ATOMMAX16:
10105 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
10106 case X86::ATOMUMIN16:
10107 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
10108 case X86::ATOMUMAX16:
10109 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
10110
10111 case X86::ATOMAND8:
10112 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10113 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010114 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010115 X86::NOT8r, X86::AL,
10116 X86::GR8RegisterClass);
10117 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000010118 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010119 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010120 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010121 X86::NOT8r, X86::AL,
10122 X86::GR8RegisterClass);
10123 case X86::ATOMXOR8:
10124 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
10125 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010126 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010127 X86::NOT8r, X86::AL,
10128 X86::GR8RegisterClass);
10129 case X86::ATOMNAND8:
10130 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
10131 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010132 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010133 X86::NOT8r, X86::AL,
10134 X86::GR8RegisterClass, true);
10135 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010136 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000010137 case X86::ATOMAND64:
10138 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010139 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010140 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010141 X86::NOT64r, X86::RAX,
10142 X86::GR64RegisterClass);
10143 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000010144 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
10145 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010146 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010147 X86::NOT64r, X86::RAX,
10148 X86::GR64RegisterClass);
10149 case X86::ATOMXOR64:
10150 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000010151 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010152 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010153 X86::NOT64r, X86::RAX,
10154 X86::GR64RegisterClass);
10155 case X86::ATOMNAND64:
10156 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
10157 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010158 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000010159 X86::NOT64r, X86::RAX,
10160 X86::GR64RegisterClass, true);
10161 case X86::ATOMMIN64:
10162 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
10163 case X86::ATOMMAX64:
10164 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
10165 case X86::ATOMUMIN64:
10166 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
10167 case X86::ATOMUMAX64:
10168 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010169
10170 // This group does 64-bit operations on a 32-bit host.
10171 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010172 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010173 X86::AND32rr, X86::AND32rr,
10174 X86::AND32ri, X86::AND32ri,
10175 false);
10176 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010177 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010178 X86::OR32rr, X86::OR32rr,
10179 X86::OR32ri, X86::OR32ri,
10180 false);
10181 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010182 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010183 X86::XOR32rr, X86::XOR32rr,
10184 X86::XOR32ri, X86::XOR32ri,
10185 false);
10186 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010187 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010188 X86::AND32rr, X86::AND32rr,
10189 X86::AND32ri, X86::AND32ri,
10190 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010191 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010192 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010193 X86::ADD32rr, X86::ADC32rr,
10194 X86::ADD32ri, X86::ADC32ri,
10195 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010196 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010197 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010198 X86::SUB32rr, X86::SBB32rr,
10199 X86::SUB32ri, X86::SBB32ri,
10200 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000010201 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000010202 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000010203 X86::MOV32rr, X86::MOV32rr,
10204 X86::MOV32ri, X86::MOV32ri,
10205 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000010206 case X86::VASTART_SAVE_XMM_REGS:
10207 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000010208
10209 case X86::VAARG_64:
10210 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000010211 }
10212}
10213
10214//===----------------------------------------------------------------------===//
10215// X86 Optimization Hooks
10216//===----------------------------------------------------------------------===//
10217
Dan Gohman475871a2008-07-27 21:46:04 +000010218void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000010219 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010220 APInt &KnownZero,
10221 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010222 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000010223 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010224 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000010225 assert((Opc >= ISD::BUILTIN_OP_END ||
10226 Opc == ISD::INTRINSIC_WO_CHAIN ||
10227 Opc == ISD::INTRINSIC_W_CHAIN ||
10228 Opc == ISD::INTRINSIC_VOID) &&
10229 "Should use MaskedValueIsZero if you don't know whether Op"
10230 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010231
Dan Gohmanf4f92f52008-02-13 23:07:24 +000010232 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010233 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000010234 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010235 case X86ISD::ADD:
10236 case X86ISD::SUB:
10237 case X86ISD::SMUL:
10238 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000010239 case X86ISD::INC:
10240 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000010241 case X86ISD::OR:
10242 case X86ISD::XOR:
10243 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000010244 // These nodes' second result is a boolean.
10245 if (Op.getResNo() == 0)
10246 break;
10247 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010248 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010249 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
10250 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000010251 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010252 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010253}
Chris Lattner259e97c2006-01-31 19:43:35 +000010254
Owen Andersonbc146b02010-09-21 20:42:50 +000010255unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
10256 unsigned Depth) const {
10257 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
10258 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
10259 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010260
Owen Andersonbc146b02010-09-21 20:42:50 +000010261 // Fallback case.
10262 return 1;
10263}
10264
Evan Cheng206ee9d2006-07-07 08:33:52 +000010265/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000010266/// node is a GlobalAddress + offset.
10267bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000010268 const GlobalValue* &GA,
10269 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000010270 if (N->getOpcode() == X86ISD::Wrapper) {
10271 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010272 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000010273 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010274 return true;
10275 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000010276 }
Evan Chengad4196b2008-05-12 19:56:52 +000010277 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010278}
10279
Evan Cheng206ee9d2006-07-07 08:33:52 +000010280/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
10281/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
10282/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +000010283/// order.
Dan Gohman475871a2008-07-27 21:46:04 +000010284static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +000010285 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010286 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010287 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000010288
Eli Friedman7a5e5552009-06-07 06:52:44 +000010289 if (VT.getSizeInBits() != 128)
10290 return SDValue();
10291
Nate Begemanfdea31a2010-03-24 20:49:50 +000010292 SmallVector<SDValue, 16> Elts;
10293 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000010294 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000010295
Nate Begemanfdea31a2010-03-24 20:49:50 +000010296 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000010297}
Evan Chengd880b972008-05-09 21:53:03 +000010298
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000010299/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
10300/// generation and convert it from being a bunch of shuffles and extracts
10301/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010302static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
10303 const TargetLowering &TLI) {
10304 SDValue InputVector = N->getOperand(0);
10305
10306 // Only operate on vectors of 4 elements, where the alternative shuffling
10307 // gets to be more expensive.
10308 if (InputVector.getValueType() != MVT::v4i32)
10309 return SDValue();
10310
10311 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
10312 // single use which is a sign-extend or zero-extend, and all elements are
10313 // used.
10314 SmallVector<SDNode *, 4> Uses;
10315 unsigned ExtractedElements = 0;
10316 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
10317 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
10318 if (UI.getUse().getResNo() != InputVector.getResNo())
10319 return SDValue();
10320
10321 SDNode *Extract = *UI;
10322 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
10323 return SDValue();
10324
10325 if (Extract->getValueType(0) != MVT::i32)
10326 return SDValue();
10327 if (!Extract->hasOneUse())
10328 return SDValue();
10329 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
10330 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
10331 return SDValue();
10332 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
10333 return SDValue();
10334
10335 // Record which element was extracted.
10336 ExtractedElements |=
10337 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
10338
10339 Uses.push_back(Extract);
10340 }
10341
10342 // If not all the elements were used, this may not be worthwhile.
10343 if (ExtractedElements != 15)
10344 return SDValue();
10345
10346 // Ok, we've now decided to do the transformation.
10347 DebugLoc dl = InputVector.getDebugLoc();
10348
10349 // Store the value to a temporary stack slot.
10350 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010351 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
10352 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010353
10354 // Replace each use (extract) with a load of the appropriate element.
10355 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
10356 UE = Uses.end(); UI != UE; ++UI) {
10357 SDNode *Extract = *UI;
10358
10359 // Compute the element's address.
10360 SDValue Idx = Extract->getOperand(1);
10361 unsigned EltSize =
10362 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
10363 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
10364 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
10365
Eric Christopher90eb4022010-07-22 00:26:08 +000010366 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
Chris Lattner51abfe42010-09-21 06:02:19 +000010367 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010368
10369 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000010370 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000010371 ScalarAddr, MachinePointerInfo(),
10372 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010373
10374 // Replace the exact with the load.
10375 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
10376 }
10377
10378 // The replacement was made in place; don't return anything.
10379 return SDValue();
10380}
10381
Chris Lattner83e6c992006-10-04 06:57:07 +000010382/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010383static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000010384 const X86Subtarget *Subtarget) {
10385 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000010386 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000010387 // Get the LHS/RHS of the select.
10388 SDValue LHS = N->getOperand(1);
10389 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010390
Dan Gohman670e5392009-09-21 18:03:22 +000010391 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000010392 // instructions match the semantics of the common C idiom x<y?x:y but not
10393 // x<=y?x:y, because of how they handle negative zero (which can be
10394 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000010395 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000010396 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000010397 Cond.getOpcode() == ISD::SETCC) {
10398 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010399
Chris Lattner47b4ce82009-03-11 05:48:52 +000010400 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000010401 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000010402 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
10403 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010404 switch (CC) {
10405 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010406 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010407 // Converting this to a min would handle NaNs incorrectly, and swapping
10408 // the operands would cause it to handle comparisons between positive
10409 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010410 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010411 if (!UnsafeFPMath &&
10412 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10413 break;
10414 std::swap(LHS, RHS);
10415 }
Dan Gohman670e5392009-09-21 18:03:22 +000010416 Opcode = X86ISD::FMIN;
10417 break;
10418 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010419 // Converting this to a min would handle comparisons between positive
10420 // and negative zero incorrectly.
10421 if (!UnsafeFPMath &&
10422 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
10423 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010424 Opcode = X86ISD::FMIN;
10425 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010426 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010427 // Converting this to a min would handle both negative zeros and NaNs
10428 // incorrectly, but we can swap the operands to fix both.
10429 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010430 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010431 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010432 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010433 Opcode = X86ISD::FMIN;
10434 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010435
Dan Gohman670e5392009-09-21 18:03:22 +000010436 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010437 // Converting this to a max would handle comparisons between positive
10438 // and negative zero incorrectly.
10439 if (!UnsafeFPMath &&
10440 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
10441 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010442 Opcode = X86ISD::FMAX;
10443 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000010444 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010445 // Converting this to a max would handle NaNs incorrectly, and swapping
10446 // the operands would cause it to handle comparisons between positive
10447 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010448 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000010449 if (!UnsafeFPMath &&
10450 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
10451 break;
10452 std::swap(LHS, RHS);
10453 }
Dan Gohman670e5392009-09-21 18:03:22 +000010454 Opcode = X86ISD::FMAX;
10455 break;
10456 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010457 // Converting this to a max would handle both negative zeros and NaNs
10458 // incorrectly, but we can swap the operands to fix both.
10459 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010460 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010461 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010462 case ISD::SETGE:
10463 Opcode = X86ISD::FMAX;
10464 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000010465 }
Dan Gohman670e5392009-09-21 18:03:22 +000010466 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000010467 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
10468 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000010469 switch (CC) {
10470 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000010471 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010472 // Converting this to a min would handle comparisons between positive
10473 // and negative zero incorrectly, and swapping the operands would
10474 // cause it to handle NaNs incorrectly.
10475 if (!UnsafeFPMath &&
10476 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000010477 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010478 break;
10479 std::swap(LHS, RHS);
10480 }
Dan Gohman670e5392009-09-21 18:03:22 +000010481 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000010482 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010483 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000010484 // Converting this to a min would handle NaNs incorrectly.
10485 if (!UnsafeFPMath &&
10486 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
10487 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010488 Opcode = X86ISD::FMIN;
10489 break;
10490 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000010491 // Converting this to a min would handle both negative zeros and NaNs
10492 // incorrectly, but we can swap the operands to fix both.
10493 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010494 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010495 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010496 case ISD::SETGE:
10497 Opcode = X86ISD::FMIN;
10498 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010499
Dan Gohman670e5392009-09-21 18:03:22 +000010500 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000010501 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000010502 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010503 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010504 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000010505 break;
Dan Gohman670e5392009-09-21 18:03:22 +000010506 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000010507 // Converting this to a max would handle comparisons between positive
10508 // and negative zero incorrectly, and swapping the operands would
10509 // cause it to handle NaNs incorrectly.
10510 if (!UnsafeFPMath &&
10511 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000010512 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000010513 break;
10514 std::swap(LHS, RHS);
10515 }
Dan Gohman670e5392009-09-21 18:03:22 +000010516 Opcode = X86ISD::FMAX;
10517 break;
10518 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000010519 // Converting this to a max would handle both negative zeros and NaNs
10520 // incorrectly, but we can swap the operands to fix both.
10521 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000010522 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010523 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000010524 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000010525 Opcode = X86ISD::FMAX;
10526 break;
10527 }
Chris Lattner83e6c992006-10-04 06:57:07 +000010528 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010529
Chris Lattner47b4ce82009-03-11 05:48:52 +000010530 if (Opcode)
10531 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000010532 }
Eric Christopherfd179292009-08-27 18:07:15 +000010533
Chris Lattnerd1980a52009-03-12 06:52:53 +000010534 // If this is a select between two integer constants, try to do some
10535 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000010536 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
10537 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000010538 // Don't do this for crazy integer types.
10539 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
10540 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000010541 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010542 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000010543
Chris Lattnercee56e72009-03-13 05:53:31 +000010544 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000010545 // Efficiently invertible.
10546 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
10547 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
10548 isa<ConstantSDNode>(Cond.getOperand(1))))) {
10549 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000010550 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010551 }
Eric Christopherfd179292009-08-27 18:07:15 +000010552
Chris Lattnerd1980a52009-03-12 06:52:53 +000010553 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010554 if (FalseC->getAPIntValue() == 0 &&
10555 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000010556 if (NeedsCondInvert) // Invert the condition if needed.
10557 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10558 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010559
Chris Lattnerd1980a52009-03-12 06:52:53 +000010560 // Zero extend the condition if needed.
10561 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010562
Chris Lattnercee56e72009-03-13 05:53:31 +000010563 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000010564 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010565 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010566 }
Eric Christopherfd179292009-08-27 18:07:15 +000010567
Chris Lattner97a29a52009-03-13 05:22:11 +000010568 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000010569 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000010570 if (NeedsCondInvert) // Invert the condition if needed.
10571 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10572 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010573
Chris Lattner97a29a52009-03-13 05:22:11 +000010574 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010575 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10576 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010577 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000010578 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000010579 }
Eric Christopherfd179292009-08-27 18:07:15 +000010580
Chris Lattnercee56e72009-03-13 05:53:31 +000010581 // Optimize cases that will turn into an LEA instruction. This requires
10582 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010583 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010584 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010585 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010586
Chris Lattnercee56e72009-03-13 05:53:31 +000010587 bool isFastMultiplier = false;
10588 if (Diff < 10) {
10589 switch ((unsigned char)Diff) {
10590 default: break;
10591 case 1: // result = add base, cond
10592 case 2: // result = lea base( , cond*2)
10593 case 3: // result = lea base(cond, cond*2)
10594 case 4: // result = lea base( , cond*4)
10595 case 5: // result = lea base(cond, cond*4)
10596 case 8: // result = lea base( , cond*8)
10597 case 9: // result = lea base(cond, cond*8)
10598 isFastMultiplier = true;
10599 break;
10600 }
10601 }
Eric Christopherfd179292009-08-27 18:07:15 +000010602
Chris Lattnercee56e72009-03-13 05:53:31 +000010603 if (isFastMultiplier) {
10604 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10605 if (NeedsCondInvert) // Invert the condition if needed.
10606 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
10607 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010608
Chris Lattnercee56e72009-03-13 05:53:31 +000010609 // Zero extend the condition if needed.
10610 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10611 Cond);
10612 // Scale the condition by the difference.
10613 if (Diff != 1)
10614 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10615 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000010616
Chris Lattnercee56e72009-03-13 05:53:31 +000010617 // Add the base if non-zero.
10618 if (FalseC->getAPIntValue() != 0)
10619 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10620 SDValue(FalseC, 0));
10621 return Cond;
10622 }
Eric Christopherfd179292009-08-27 18:07:15 +000010623 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010624 }
10625 }
Eric Christopherfd179292009-08-27 18:07:15 +000010626
Dan Gohman475871a2008-07-27 21:46:04 +000010627 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000010628}
10629
Chris Lattnerd1980a52009-03-12 06:52:53 +000010630/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
10631static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
10632 TargetLowering::DAGCombinerInfo &DCI) {
10633 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000010634
Chris Lattnerd1980a52009-03-12 06:52:53 +000010635 // If the flag operand isn't dead, don't touch this CMOV.
10636 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
10637 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000010638
Chris Lattnerd1980a52009-03-12 06:52:53 +000010639 // If this is a select between two integer constants, try to do some
10640 // optimizations. Note that the operands are ordered the opposite of SELECT
10641 // operands.
10642 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
10643 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
10644 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
10645 // larger than FalseC (the false value).
10646 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +000010647
Chris Lattnerd1980a52009-03-12 06:52:53 +000010648 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
10649 CC = X86::GetOppositeBranchCondition(CC);
10650 std::swap(TrueC, FalseC);
10651 }
Eric Christopherfd179292009-08-27 18:07:15 +000010652
Chris Lattnerd1980a52009-03-12 06:52:53 +000010653 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000010654 // This is efficient for any integer data type (including i8/i16) and
10655 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000010656 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
10657 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010658 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10659 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010660
Chris Lattnerd1980a52009-03-12 06:52:53 +000010661 // Zero extend the condition if needed.
10662 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010663
Chris Lattnerd1980a52009-03-12 06:52:53 +000010664 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
10665 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000010666 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000010667 if (N->getNumValues() == 2) // Dead flag value?
10668 return DCI.CombineTo(N, Cond, SDValue());
10669 return Cond;
10670 }
Eric Christopherfd179292009-08-27 18:07:15 +000010671
Chris Lattnercee56e72009-03-13 05:53:31 +000010672 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
10673 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000010674 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
10675 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010676 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10677 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000010678
Chris Lattner97a29a52009-03-13 05:22:11 +000010679 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000010680 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
10681 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000010682 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10683 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000010684
Chris Lattner97a29a52009-03-13 05:22:11 +000010685 if (N->getNumValues() == 2) // Dead flag value?
10686 return DCI.CombineTo(N, Cond, SDValue());
10687 return Cond;
10688 }
Eric Christopherfd179292009-08-27 18:07:15 +000010689
Chris Lattnercee56e72009-03-13 05:53:31 +000010690 // Optimize cases that will turn into an LEA instruction. This requires
10691 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000010692 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000010693 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000010694 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000010695
Chris Lattnercee56e72009-03-13 05:53:31 +000010696 bool isFastMultiplier = false;
10697 if (Diff < 10) {
10698 switch ((unsigned char)Diff) {
10699 default: break;
10700 case 1: // result = add base, cond
10701 case 2: // result = lea base( , cond*2)
10702 case 3: // result = lea base(cond, cond*2)
10703 case 4: // result = lea base( , cond*4)
10704 case 5: // result = lea base(cond, cond*4)
10705 case 8: // result = lea base( , cond*8)
10706 case 9: // result = lea base(cond, cond*8)
10707 isFastMultiplier = true;
10708 break;
10709 }
10710 }
Eric Christopherfd179292009-08-27 18:07:15 +000010711
Chris Lattnercee56e72009-03-13 05:53:31 +000010712 if (isFastMultiplier) {
10713 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
10714 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +000010715 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10716 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000010717 // Zero extend the condition if needed.
10718 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
10719 Cond);
10720 // Scale the condition by the difference.
10721 if (Diff != 1)
10722 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
10723 DAG.getConstant(Diff, Cond.getValueType()));
10724
10725 // Add the base if non-zero.
10726 if (FalseC->getAPIntValue() != 0)
10727 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
10728 SDValue(FalseC, 0));
10729 if (N->getNumValues() == 2) // Dead flag value?
10730 return DCI.CombineTo(N, Cond, SDValue());
10731 return Cond;
10732 }
Eric Christopherfd179292009-08-27 18:07:15 +000010733 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000010734 }
10735 }
10736 return SDValue();
10737}
10738
10739
Evan Cheng0b0cd912009-03-28 05:57:29 +000010740/// PerformMulCombine - Optimize a single multiply with constant into two
10741/// in order to implement it with two cheaper instructions, e.g.
10742/// LEA + SHL, LEA + LEA.
10743static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
10744 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000010745 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
10746 return SDValue();
10747
Owen Andersone50ed302009-08-10 22:56:29 +000010748 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010749 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000010750 return SDValue();
10751
10752 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
10753 if (!C)
10754 return SDValue();
10755 uint64_t MulAmt = C->getZExtValue();
10756 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
10757 return SDValue();
10758
10759 uint64_t MulAmt1 = 0;
10760 uint64_t MulAmt2 = 0;
10761 if ((MulAmt % 9) == 0) {
10762 MulAmt1 = 9;
10763 MulAmt2 = MulAmt / 9;
10764 } else if ((MulAmt % 5) == 0) {
10765 MulAmt1 = 5;
10766 MulAmt2 = MulAmt / 5;
10767 } else if ((MulAmt % 3) == 0) {
10768 MulAmt1 = 3;
10769 MulAmt2 = MulAmt / 3;
10770 }
10771 if (MulAmt2 &&
10772 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
10773 DebugLoc DL = N->getDebugLoc();
10774
10775 if (isPowerOf2_64(MulAmt2) &&
10776 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
10777 // If second multiplifer is pow2, issue it first. We want the multiply by
10778 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
10779 // is an add.
10780 std::swap(MulAmt1, MulAmt2);
10781
10782 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000010783 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010784 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000010785 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000010786 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010787 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010788 DAG.getConstant(MulAmt1, VT));
10789
Eric Christopherfd179292009-08-27 18:07:15 +000010790 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010791 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010792 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010793 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010794 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010795 DAG.getConstant(MulAmt2, VT));
10796
10797 // Do not add new nodes to DAG combiner worklist.
10798 DCI.CombineTo(N, NewMul, false);
10799 }
10800 return SDValue();
10801}
10802
Evan Chengad9c0a32009-12-15 00:53:42 +000010803static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10804 SDValue N0 = N->getOperand(0);
10805 SDValue N1 = N->getOperand(1);
10806 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10807 EVT VT = N0.getValueType();
10808
10809 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10810 // since the result of setcc_c is all zero's or all ones.
10811 if (N1C && N0.getOpcode() == ISD::AND &&
10812 N0.getOperand(1).getOpcode() == ISD::Constant) {
10813 SDValue N00 = N0.getOperand(0);
10814 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10815 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10816 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10817 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10818 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10819 APInt ShAmt = N1C->getAPIntValue();
10820 Mask = Mask.shl(ShAmt);
10821 if (Mask != 0)
10822 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10823 N00, DAG.getConstant(Mask, VT));
10824 }
10825 }
10826
10827 return SDValue();
10828}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010829
Nate Begeman740ab032009-01-26 00:52:55 +000010830/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10831/// when possible.
10832static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10833 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010834 EVT VT = N->getValueType(0);
10835 if (!VT.isVector() && VT.isInteger() &&
10836 N->getOpcode() == ISD::SHL)
10837 return PerformSHLCombine(N, DAG);
10838
Nate Begeman740ab032009-01-26 00:52:55 +000010839 // On X86 with SSE2 support, we can transform this to a vector shift if
10840 // all elements are shifted by the same amount. We can't do this in legalize
10841 // because the a constant vector is typically transformed to a constant pool
10842 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010843 if (!Subtarget->hasSSE2())
10844 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010845
Owen Anderson825b72b2009-08-11 20:47:22 +000010846 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010847 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010848
Mon P Wang3becd092009-01-28 08:12:05 +000010849 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010850 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010851 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010852 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010853 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10854 unsigned NumElts = VT.getVectorNumElements();
10855 unsigned i = 0;
10856 for (; i != NumElts; ++i) {
10857 SDValue Arg = ShAmtOp.getOperand(i);
10858 if (Arg.getOpcode() == ISD::UNDEF) continue;
10859 BaseShAmt = Arg;
10860 break;
10861 }
10862 for (; i != NumElts; ++i) {
10863 SDValue Arg = ShAmtOp.getOperand(i);
10864 if (Arg.getOpcode() == ISD::UNDEF) continue;
10865 if (Arg != BaseShAmt) {
10866 return SDValue();
10867 }
10868 }
10869 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010870 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010871 SDValue InVec = ShAmtOp.getOperand(0);
10872 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10873 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10874 unsigned i = 0;
10875 for (; i != NumElts; ++i) {
10876 SDValue Arg = InVec.getOperand(i);
10877 if (Arg.getOpcode() == ISD::UNDEF) continue;
10878 BaseShAmt = Arg;
10879 break;
10880 }
10881 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10882 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010883 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010884 if (C->getZExtValue() == SplatIdx)
10885 BaseShAmt = InVec.getOperand(1);
10886 }
10887 }
10888 if (BaseShAmt.getNode() == 0)
10889 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10890 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010891 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010892 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010893
Mon P Wangefa42202009-09-03 19:56:25 +000010894 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010895 if (EltVT.bitsGT(MVT::i32))
10896 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10897 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010898 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010899
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010900 // The shift amount is identical so we can do a vector shift.
10901 SDValue ValOp = N->getOperand(0);
10902 switch (N->getOpcode()) {
10903 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010904 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010905 break;
10906 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010907 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010908 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010909 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010910 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010911 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010912 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010913 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010914 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010915 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010916 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010917 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010918 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010919 break;
10920 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010921 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010922 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010923 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010924 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010925 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010926 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010927 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010928 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010929 break;
10930 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010931 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010932 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010933 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010934 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010935 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010936 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010937 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010938 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010939 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010940 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010941 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010942 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010943 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010944 }
10945 return SDValue();
10946}
10947
Evan Cheng760d1942010-01-04 21:22:48 +000010948static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010949 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010950 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010951 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010952 return SDValue();
10953
Evan Cheng760d1942010-01-04 21:22:48 +000010954 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010955 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010956 return SDValue();
10957
10958 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10959 SDValue N0 = N->getOperand(0);
10960 SDValue N1 = N->getOperand(1);
10961 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10962 std::swap(N0, N1);
10963 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10964 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010965 if (!N0.hasOneUse() || !N1.hasOneUse())
10966 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010967
10968 SDValue ShAmt0 = N0.getOperand(1);
10969 if (ShAmt0.getValueType() != MVT::i8)
10970 return SDValue();
10971 SDValue ShAmt1 = N1.getOperand(1);
10972 if (ShAmt1.getValueType() != MVT::i8)
10973 return SDValue();
10974 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10975 ShAmt0 = ShAmt0.getOperand(0);
10976 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10977 ShAmt1 = ShAmt1.getOperand(0);
10978
10979 DebugLoc DL = N->getDebugLoc();
10980 unsigned Opc = X86ISD::SHLD;
10981 SDValue Op0 = N0.getOperand(0);
10982 SDValue Op1 = N1.getOperand(0);
10983 if (ShAmt0.getOpcode() == ISD::SUB) {
10984 Opc = X86ISD::SHRD;
10985 std::swap(Op0, Op1);
10986 std::swap(ShAmt0, ShAmt1);
10987 }
10988
Evan Cheng8b1190a2010-04-28 01:18:01 +000010989 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010990 if (ShAmt1.getOpcode() == ISD::SUB) {
10991 SDValue Sum = ShAmt1.getOperand(0);
10992 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010993 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10994 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10995 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10996 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010997 return DAG.getNode(Opc, DL, VT,
10998 Op0, Op1,
10999 DAG.getNode(ISD::TRUNCATE, DL,
11000 MVT::i8, ShAmt0));
11001 }
11002 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
11003 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
11004 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000011005 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000011006 return DAG.getNode(Opc, DL, VT,
11007 N0.getOperand(0), N1.getOperand(0),
11008 DAG.getNode(ISD::TRUNCATE, DL,
11009 MVT::i8, ShAmt0));
11010 }
11011
11012 return SDValue();
11013}
11014
Chris Lattner149a4e52008-02-22 02:09:43 +000011015/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011016static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000011017 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000011018 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
11019 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000011020 // A preferable solution to the general problem is to figure out the right
11021 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000011022
11023 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000011024 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000011025 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000011026 if (VT.getSizeInBits() != 64)
11027 return SDValue();
11028
Devang Patel578efa92009-06-05 21:57:13 +000011029 const Function *F = DAG.getMachineFunction().getFunction();
11030 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000011031 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000011032 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000011033 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000011034 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000011035 isa<LoadSDNode>(St->getValue()) &&
11036 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
11037 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011038 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011039 LoadSDNode *Ld = 0;
11040 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000011041 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000011042 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011043 // Must be a store of a load. We currently handle two cases: the load
11044 // is a direct child, and it's under an intervening TokenFactor. It is
11045 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000011046 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000011047 Ld = cast<LoadSDNode>(St->getChain());
11048 else if (St->getValue().hasOneUse() &&
11049 ChainVal->getOpcode() == ISD::TokenFactor) {
11050 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000011051 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000011052 TokenFactorIndex = i;
11053 Ld = cast<LoadSDNode>(St->getValue());
11054 } else
11055 Ops.push_back(ChainVal->getOperand(i));
11056 }
11057 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000011058
Evan Cheng536e6672009-03-12 05:59:15 +000011059 if (!Ld || !ISD::isNormalLoad(Ld))
11060 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011061
Evan Cheng536e6672009-03-12 05:59:15 +000011062 // If this is not the MMX case, i.e. we are just turning i64 load/store
11063 // into f64 load/store, avoid the transformation if there are multiple
11064 // uses of the loaded value.
11065 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
11066 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000011067
Evan Cheng536e6672009-03-12 05:59:15 +000011068 DebugLoc LdDL = Ld->getDebugLoc();
11069 DebugLoc StDL = N->getDebugLoc();
11070 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
11071 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
11072 // pair instead.
11073 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011074 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000011075 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
11076 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011077 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011078 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000011079 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000011080 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000011081 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000011082 Ops.size());
11083 }
Evan Cheng536e6672009-03-12 05:59:15 +000011084 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011085 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011086 St->isVolatile(), St->isNonTemporal(),
11087 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000011088 }
Evan Cheng536e6672009-03-12 05:59:15 +000011089
11090 // Otherwise, lower to two pairs of 32-bit loads / stores.
11091 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011092 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
11093 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011094
Owen Anderson825b72b2009-08-11 20:47:22 +000011095 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011096 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011097 Ld->isVolatile(), Ld->isNonTemporal(),
11098 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000011099 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000011100 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000011101 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011102 MinAlign(Ld->getAlignment(), 4));
11103
11104 SDValue NewChain = LoLd.getValue(1);
11105 if (TokenFactorIndex != -1) {
11106 Ops.push_back(LoLd);
11107 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000011108 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000011109 Ops.size());
11110 }
11111
11112 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000011113 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
11114 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000011115
11116 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011117 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000011118 St->isVolatile(), St->isNonTemporal(),
11119 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000011120 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000011121 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000011122 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000011123 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000011124 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000011125 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000011126 }
Dan Gohman475871a2008-07-27 21:46:04 +000011127 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000011128}
11129
Chris Lattner6cf73262008-01-25 06:14:17 +000011130/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
11131/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011132static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000011133 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
11134 // F[X]OR(0.0, x) -> x
11135 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000011136 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11137 if (C->getValueAPF().isPosZero())
11138 return N->getOperand(1);
11139 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11140 if (C->getValueAPF().isPosZero())
11141 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000011142 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011143}
11144
11145/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011146static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000011147 // FAND(0.0, x) -> 0.0
11148 // FAND(x, 0.0) -> 0.0
11149 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
11150 if (C->getValueAPF().isPosZero())
11151 return N->getOperand(0);
11152 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
11153 if (C->getValueAPF().isPosZero())
11154 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000011155 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000011156}
11157
Dan Gohmane5af2d32009-01-29 01:59:02 +000011158static SDValue PerformBTCombine(SDNode *N,
11159 SelectionDAG &DAG,
11160 TargetLowering::DAGCombinerInfo &DCI) {
11161 // BT ignores high bits in the bit index operand.
11162 SDValue Op1 = N->getOperand(1);
11163 if (Op1.hasOneUse()) {
11164 unsigned BitWidth = Op1.getValueSizeInBits();
11165 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
11166 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011167 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
11168 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000011169 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000011170 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
11171 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
11172 DCI.CommitTargetLoweringOpt(TLO);
11173 }
11174 return SDValue();
11175}
Chris Lattner83e6c992006-10-04 06:57:07 +000011176
Eli Friedman7a5e5552009-06-07 06:52:44 +000011177static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
11178 SDValue Op = N->getOperand(0);
11179 if (Op.getOpcode() == ISD::BIT_CONVERT)
11180 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000011181 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000011182 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000011183 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000011184 OpVT.getVectorElementType().getSizeInBits()) {
11185 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
11186 }
11187 return SDValue();
11188}
11189
Evan Cheng2e489c42009-12-16 00:53:11 +000011190static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
11191 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
11192 // (and (i32 x86isd::setcc_carry), 1)
11193 // This eliminates the zext. This transformation is necessary because
11194 // ISD::SETCC is always legalized to i8.
11195 DebugLoc dl = N->getDebugLoc();
11196 SDValue N0 = N->getOperand(0);
11197 EVT VT = N->getValueType(0);
11198 if (N0.getOpcode() == ISD::AND &&
11199 N0.hasOneUse() &&
11200 N0.getOperand(0).hasOneUse()) {
11201 SDValue N00 = N0.getOperand(0);
11202 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
11203 return SDValue();
11204 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
11205 if (!C || C->getZExtValue() != 1)
11206 return SDValue();
11207 return DAG.getNode(ISD::AND, dl, VT,
11208 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
11209 N00.getOperand(0), N00.getOperand(1)),
11210 DAG.getConstant(1, VT));
11211 }
11212
11213 return SDValue();
11214}
11215
Dan Gohman475871a2008-07-27 21:46:04 +000011216SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000011217 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011218 SelectionDAG &DAG = DCI.DAG;
11219 switch (N->getOpcode()) {
11220 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011221 case ISD::EXTRACT_VECTOR_ELT:
11222 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000011223 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000011224 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000011225 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000011226 case ISD::SHL:
11227 case ISD::SRA:
11228 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000011229 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000011230 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000011231 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000011232 case X86ISD::FOR: return PerformFORCombine(N, DAG);
11233 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000011234 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000011235 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000011236 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011237 case X86ISD::SHUFPS: // Handle all target specific shuffles
11238 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000011239 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011240 case X86ISD::PUNPCKHBW:
11241 case X86ISD::PUNPCKHWD:
11242 case X86ISD::PUNPCKHDQ:
11243 case X86ISD::PUNPCKHQDQ:
11244 case X86ISD::UNPCKHPS:
11245 case X86ISD::UNPCKHPD:
11246 case X86ISD::PUNPCKLBW:
11247 case X86ISD::PUNPCKLWD:
11248 case X86ISD::PUNPCKLDQ:
11249 case X86ISD::PUNPCKLQDQ:
11250 case X86ISD::UNPCKLPS:
11251 case X86ISD::UNPCKLPD:
11252 case X86ISD::MOVHLPS:
11253 case X86ISD::MOVLHPS:
11254 case X86ISD::PSHUFD:
11255 case X86ISD::PSHUFHW:
11256 case X86ISD::PSHUFLW:
11257 case X86ISD::MOVSS:
11258 case X86ISD::MOVSD:
11259 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011260 }
11261
Dan Gohman475871a2008-07-27 21:46:04 +000011262 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011263}
11264
Evan Chenge5b51ac2010-04-17 06:13:15 +000011265/// isTypeDesirableForOp - Return true if the target has native support for
11266/// the specified value type and it is 'desirable' to use the type for the
11267/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
11268/// instruction encodings are longer and some i16 instructions are slow.
11269bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
11270 if (!isTypeLegal(VT))
11271 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011272 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000011273 return true;
11274
11275 switch (Opc) {
11276 default:
11277 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000011278 case ISD::LOAD:
11279 case ISD::SIGN_EXTEND:
11280 case ISD::ZERO_EXTEND:
11281 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011282 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000011283 case ISD::SRL:
11284 case ISD::SUB:
11285 case ISD::ADD:
11286 case ISD::MUL:
11287 case ISD::AND:
11288 case ISD::OR:
11289 case ISD::XOR:
11290 return false;
11291 }
11292}
11293
11294/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000011295/// beneficial for dag combiner to promote the specified node. If true, it
11296/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000011297bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011298 EVT VT = Op.getValueType();
11299 if (VT != MVT::i16)
11300 return false;
11301
Evan Cheng4c26e932010-04-19 19:29:22 +000011302 bool Promote = false;
11303 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011304 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000011305 default: break;
11306 case ISD::LOAD: {
11307 LoadSDNode *LD = cast<LoadSDNode>(Op);
11308 // If the non-extending load has a single use and it's not live out, then it
11309 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011310 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
11311 Op.hasOneUse()*/) {
11312 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
11313 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
11314 // The only case where we'd want to promote LOAD (rather then it being
11315 // promoted as an operand is when it's only use is liveout.
11316 if (UI->getOpcode() != ISD::CopyToReg)
11317 return false;
11318 }
11319 }
Evan Cheng4c26e932010-04-19 19:29:22 +000011320 Promote = true;
11321 break;
11322 }
11323 case ISD::SIGN_EXTEND:
11324 case ISD::ZERO_EXTEND:
11325 case ISD::ANY_EXTEND:
11326 Promote = true;
11327 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011328 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000011329 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000011330 SDValue N0 = Op.getOperand(0);
11331 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000011332 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000011333 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011334 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000011335 break;
11336 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000011337 case ISD::ADD:
11338 case ISD::MUL:
11339 case ISD::AND:
11340 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000011341 case ISD::XOR:
11342 Commute = true;
11343 // fallthrough
11344 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000011345 SDValue N0 = Op.getOperand(0);
11346 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000011347 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011348 return false;
11349 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000011350 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011351 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000011352 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000011353 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000011354 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011355 }
11356 }
11357
11358 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000011359 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000011360}
11361
Evan Cheng60c07e12006-07-05 22:17:51 +000011362//===----------------------------------------------------------------------===//
11363// X86 Inline Assembly Support
11364//===----------------------------------------------------------------------===//
11365
Chris Lattnerb8105652009-07-20 17:51:36 +000011366static bool LowerToBSwap(CallInst *CI) {
11367 // FIXME: this should verify that we are targetting a 486 or better. If not,
11368 // we will turn this bswap into something that will be lowered to logical ops
11369 // instead of emitting the bswap asm. For now, we don't support 486 or lower
11370 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000011371
Chris Lattnerb8105652009-07-20 17:51:36 +000011372 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000011373 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011374 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011375 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000011376 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011377
Chris Lattnerb8105652009-07-20 17:51:36 +000011378 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
11379 if (!Ty || Ty->getBitWidth() % 16 != 0)
11380 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000011381
Chris Lattnerb8105652009-07-20 17:51:36 +000011382 // Okay, we can do this xform, do so now.
11383 const Type *Tys[] = { Ty };
11384 Module *M = CI->getParent()->getParent()->getParent();
11385 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000011386
Gabor Greif1cfe44a2010-06-26 11:51:52 +000011387 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000011388 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000011389
Chris Lattnerb8105652009-07-20 17:51:36 +000011390 CI->replaceAllUsesWith(Op);
11391 CI->eraseFromParent();
11392 return true;
11393}
11394
11395bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
11396 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
John Thompson44ab89e2010-10-29 17:29:13 +000011397 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
Chris Lattnerb8105652009-07-20 17:51:36 +000011398
11399 std::string AsmStr = IA->getAsmString();
11400
11401 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011402 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000011403 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000011404
11405 switch (AsmPieces.size()) {
11406 default: return false;
11407 case 1:
11408 AsmStr = AsmPieces[0];
11409 AsmPieces.clear();
11410 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
11411
11412 // bswap $0
11413 if (AsmPieces.size() == 2 &&
11414 (AsmPieces[0] == "bswap" ||
11415 AsmPieces[0] == "bswapq" ||
11416 AsmPieces[0] == "bswapl") &&
11417 (AsmPieces[1] == "$0" ||
11418 AsmPieces[1] == "${0:q}")) {
11419 // No need to check constraints, nothing other than the equivalent of
11420 // "=r,0" would be valid here.
11421 return LowerToBSwap(CI);
11422 }
11423 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011424 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011425 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011426 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011427 AsmPieces[1] == "$$8," &&
11428 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000011429 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11430 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000011431 const std::string &Constraints = IA->getConstraintString();
11432 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000011433 std::sort(AsmPieces.begin(), AsmPieces.end());
11434 if (AsmPieces.size() == 4 &&
11435 AsmPieces[0] == "~{cc}" &&
11436 AsmPieces[1] == "~{dirflag}" &&
11437 AsmPieces[2] == "~{flags}" &&
11438 AsmPieces[3] == "~{fpsr}") {
11439 return LowerToBSwap(CI);
11440 }
Chris Lattnerb8105652009-07-20 17:51:36 +000011441 }
11442 break;
11443 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000011444 if (CI->getType()->isIntegerTy(32) &&
11445 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
11446 SmallVector<StringRef, 4> Words;
11447 SplitString(AsmPieces[0], Words, " \t,");
11448 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11449 Words[2] == "${0:w}") {
11450 Words.clear();
11451 SplitString(AsmPieces[1], Words, " \t,");
11452 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
11453 Words[2] == "$0") {
11454 Words.clear();
11455 SplitString(AsmPieces[2], Words, " \t,");
11456 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
11457 Words[2] == "${0:w}") {
11458 AsmPieces.clear();
11459 const std::string &Constraints = IA->getConstraintString();
11460 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
11461 std::sort(AsmPieces.begin(), AsmPieces.end());
11462 if (AsmPieces.size() == 4 &&
11463 AsmPieces[0] == "~{cc}" &&
11464 AsmPieces[1] == "~{dirflag}" &&
11465 AsmPieces[2] == "~{flags}" &&
11466 AsmPieces[3] == "~{fpsr}") {
11467 return LowerToBSwap(CI);
11468 }
11469 }
11470 }
11471 }
11472 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011473 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000011474 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000011475 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
11476 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
11477 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000011478 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000011479 SplitString(AsmPieces[0], Words, " \t");
11480 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
11481 Words.clear();
11482 SplitString(AsmPieces[1], Words, " \t");
11483 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
11484 Words.clear();
11485 SplitString(AsmPieces[2], Words, " \t,");
11486 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
11487 Words[2] == "%edx") {
11488 return LowerToBSwap(CI);
11489 }
11490 }
11491 }
11492 }
11493 break;
11494 }
11495 return false;
11496}
11497
11498
11499
Chris Lattnerf4dff842006-07-11 02:54:03 +000011500/// getConstraintType - Given a constraint letter, return the type of
11501/// constraint it is for this target.
11502X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000011503X86TargetLowering::getConstraintType(const std::string &Constraint) const {
11504 if (Constraint.size() == 1) {
11505 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000011506 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000011507 case 'q':
11508 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000011509 case 'f':
11510 case 't':
11511 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000011512 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000011513 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000011514 case 'Y':
11515 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000011516 case 'a':
11517 case 'b':
11518 case 'c':
11519 case 'd':
11520 case 'S':
11521 case 'D':
11522 case 'A':
11523 return C_Register;
11524 case 'I':
11525 case 'J':
11526 case 'K':
11527 case 'L':
11528 case 'M':
11529 case 'N':
11530 case 'G':
11531 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000011532 case 'e':
11533 case 'Z':
11534 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000011535 default:
11536 break;
11537 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000011538 }
Chris Lattner4234f572007-03-25 02:14:49 +000011539 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000011540}
11541
John Thompson44ab89e2010-10-29 17:29:13 +000011542/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000011543/// This object must already have been set up with the operand type
11544/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000011545TargetLowering::ConstraintWeight
11546 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000011547 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000011548 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011549 Value *CallOperandVal = info.CallOperandVal;
11550 // If we don't have a value, we can't do a match,
11551 // but allow it at the lowest weight.
11552 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000011553 return CW_Default;
11554 const Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000011555 // Look at the constraint type.
11556 switch (*constraint) {
11557 default:
John Thompson44ab89e2010-10-29 17:29:13 +000011558 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
11559 case 'R':
11560 case 'q':
11561 case 'Q':
11562 case 'a':
11563 case 'b':
11564 case 'c':
11565 case 'd':
11566 case 'S':
11567 case 'D':
11568 case 'A':
11569 if (CallOperandVal->getType()->isIntegerTy())
11570 weight = CW_SpecificReg;
11571 break;
11572 case 'f':
11573 case 't':
11574 case 'u':
11575 if (type->isFloatingPointTy())
11576 weight = CW_SpecificReg;
11577 break;
11578 case 'y':
11579 if (type->isX86_MMXTy() && !DisableMMX && Subtarget->hasMMX())
11580 weight = CW_SpecificReg;
11581 break;
11582 case 'x':
11583 case 'Y':
11584 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1())
11585 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011586 break;
11587 case 'I':
11588 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
11589 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000011590 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011591 }
11592 break;
John Thompson44ab89e2010-10-29 17:29:13 +000011593 case 'J':
11594 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11595 if (C->getZExtValue() <= 63)
11596 weight = CW_Constant;
11597 }
11598 break;
11599 case 'K':
11600 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11601 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
11602 weight = CW_Constant;
11603 }
11604 break;
11605 case 'L':
11606 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11607 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
11608 weight = CW_Constant;
11609 }
11610 break;
11611 case 'M':
11612 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11613 if (C->getZExtValue() <= 3)
11614 weight = CW_Constant;
11615 }
11616 break;
11617 case 'N':
11618 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11619 if (C->getZExtValue() <= 0xff)
11620 weight = CW_Constant;
11621 }
11622 break;
11623 case 'G':
11624 case 'C':
11625 if (dyn_cast<ConstantFP>(CallOperandVal)) {
11626 weight = CW_Constant;
11627 }
11628 break;
11629 case 'e':
11630 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11631 if ((C->getSExtValue() >= -0x80000000LL) &&
11632 (C->getSExtValue() <= 0x7fffffffLL))
11633 weight = CW_Constant;
11634 }
11635 break;
11636 case 'Z':
11637 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
11638 if (C->getZExtValue() <= 0xffffffff)
11639 weight = CW_Constant;
11640 }
11641 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000011642 }
11643 return weight;
11644}
11645
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011646/// LowerXConstraint - try to replace an X constraint, which matches anything,
11647/// with another that has more specific requirements based on the type of the
11648/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000011649const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000011650LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000011651 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
11652 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000011653 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011654 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000011655 return "Y";
11656 if (Subtarget->hasSSE1())
11657 return "x";
11658 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011659
Chris Lattner5e764232008-04-26 23:02:14 +000011660 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000011661}
11662
Chris Lattner48884cd2007-08-25 00:47:38 +000011663/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
11664/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000011665void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000011666 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000011667 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000011668 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011669 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000011670
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011671 switch (Constraint) {
11672 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000011673 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000011674 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011675 if (C->getZExtValue() <= 31) {
11676 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011677 break;
11678 }
Devang Patel84f7fd22007-03-17 00:13:28 +000011679 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011680 return;
Evan Cheng364091e2008-09-22 23:57:37 +000011681 case 'J':
11682 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011683 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000011684 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11685 break;
11686 }
11687 }
11688 return;
11689 case 'K':
11690 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000011691 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000011692 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11693 break;
11694 }
11695 }
11696 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000011697 case 'N':
11698 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000011699 if (C->getZExtValue() <= 255) {
11700 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000011701 break;
11702 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000011703 }
Chris Lattner48884cd2007-08-25 00:47:38 +000011704 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000011705 case 'e': {
11706 // 32-bit signed value
11707 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011708 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11709 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011710 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011711 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000011712 break;
11713 }
11714 // FIXME gcc accepts some relocatable values here too, but only in certain
11715 // memory models; it's complicated.
11716 }
11717 return;
11718 }
11719 case 'Z': {
11720 // 32-bit unsigned value
11721 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000011722 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
11723 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011724 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
11725 break;
11726 }
11727 }
11728 // FIXME gcc accepts some relocatable values here too, but only in certain
11729 // memory models; it's complicated.
11730 return;
11731 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011732 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011733 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000011734 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000011735 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000011736 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000011737 break;
11738 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011739
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011740 // In any sort of PIC mode addresses need to be computed at runtime by
11741 // adding in a register or some sort of table lookup. These can't
11742 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000011743 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000011744 return;
11745
Chris Lattnerdc43a882007-05-03 16:52:29 +000011746 // If we are in non-pic codegen mode, we allow the address of a global (with
11747 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000011748 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011749 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000011750
Chris Lattner49921962009-05-08 18:23:14 +000011751 // Match either (GA), (GA+C), (GA+C1+C2), etc.
11752 while (1) {
11753 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
11754 Offset += GA->getOffset();
11755 break;
11756 } else if (Op.getOpcode() == ISD::ADD) {
11757 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11758 Offset += C->getZExtValue();
11759 Op = Op.getOperand(0);
11760 continue;
11761 }
11762 } else if (Op.getOpcode() == ISD::SUB) {
11763 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
11764 Offset += -C->getZExtValue();
11765 Op = Op.getOperand(0);
11766 continue;
11767 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011768 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011769
Chris Lattner49921962009-05-08 18:23:14 +000011770 // Otherwise, this isn't something we can handle, reject it.
11771 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000011772 }
Eric Christopherfd179292009-08-27 18:07:15 +000011773
Dan Gohman46510a72010-04-15 01:51:59 +000011774 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011775 // If we require an extra load to get this address, as in PIC mode, we
11776 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000011777 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
11778 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000011779 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000011780
Devang Patel0d881da2010-07-06 22:08:15 +000011781 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
11782 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000011783 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011784 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000011785 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011786
Gabor Greifba36cb52008-08-28 21:40:38 +000011787 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000011788 Ops.push_back(Result);
11789 return;
11790 }
Dale Johannesen1784d162010-06-25 21:55:36 +000011791 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000011792}
11793
Chris Lattner259e97c2006-01-31 19:43:35 +000011794std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000011795getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011796 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000011797 if (Constraint.size() == 1) {
11798 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000011799 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000011800 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000011801 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
11802 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011803 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011804 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
11805 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
11806 X86::R10D,X86::R11D,X86::R12D,
11807 X86::R13D,X86::R14D,X86::R15D,
11808 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011809 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011810 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
11811 X86::SI, X86::DI, X86::R8W,X86::R9W,
11812 X86::R10W,X86::R11W,X86::R12W,
11813 X86::R13W,X86::R14W,X86::R15W,
11814 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011815 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011816 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
11817 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
11818 X86::R10B,X86::R11B,X86::R12B,
11819 X86::R13B,X86::R14B,X86::R15B,
11820 X86::BPL, X86::SPL, 0);
11821
Owen Anderson825b72b2009-08-11 20:47:22 +000011822 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000011823 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
11824 X86::RSI, X86::RDI, X86::R8, X86::R9,
11825 X86::R10, X86::R11, X86::R12,
11826 X86::R13, X86::R14, X86::R15,
11827 X86::RBP, X86::RSP, 0);
11828
11829 break;
11830 }
Eric Christopherfd179292009-08-27 18:07:15 +000011831 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000011832 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011833 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011834 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011835 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000011836 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011837 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000011838 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000011839 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000011840 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
11841 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000011842 }
11843 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011844
Chris Lattner1efa40f2006-02-22 00:56:39 +000011845 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000011846}
Chris Lattnerf76d1802006-07-31 23:26:50 +000011847
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011848std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000011849X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000011850 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000011851 // First, see if this is a constraint that directly corresponds to an LLVM
11852 // register class.
11853 if (Constraint.size() == 1) {
11854 // GCC Constraint Letters
11855 switch (Constraint[0]) {
11856 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000011857 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000011858 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000011859 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000011860 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011861 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000011862 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011863 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000011864 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000011865 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000011866 case 'R': // LEGACY_REGS
11867 if (VT == MVT::i8)
11868 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
11869 if (VT == MVT::i16)
11870 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
11871 if (VT == MVT::i32 || !Subtarget->is64Bit())
11872 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
11873 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011874 case 'f': // FP Stack registers.
11875 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
11876 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000011877 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011878 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011879 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000011880 return std::make_pair(0U, X86::RFP64RegisterClass);
11881 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000011882 case 'y': // MMX_REGS if MMX allowed.
11883 if (!Subtarget->hasMMX()) break;
11884 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011885 case 'Y': // SSE_REGS if SSE2 allowed
11886 if (!Subtarget->hasSSE2()) break;
11887 // FALL THROUGH.
11888 case 'x': // SSE_REGS if SSE1 allowed
11889 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011890
Owen Anderson825b72b2009-08-11 20:47:22 +000011891 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000011892 default: break;
11893 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011894 case MVT::f32:
11895 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000011896 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000011897 case MVT::f64:
11898 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000011899 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000011900 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000011901 case MVT::v16i8:
11902 case MVT::v8i16:
11903 case MVT::v4i32:
11904 case MVT::v2i64:
11905 case MVT::v4f32:
11906 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000011907 return std::make_pair(0U, X86::VR128RegisterClass);
11908 }
Chris Lattnerad043e82007-04-09 05:11:28 +000011909 break;
11910 }
11911 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011912
Chris Lattnerf76d1802006-07-31 23:26:50 +000011913 // Use the default implementation in TargetLowering to convert the register
11914 // constraint into a member of a register class.
11915 std::pair<unsigned, const TargetRegisterClass*> Res;
11916 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000011917
11918 // Not found as a standard register?
11919 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011920 // Map st(0) -> st(7) -> ST0
11921 if (Constraint.size() == 7 && Constraint[0] == '{' &&
11922 tolower(Constraint[1]) == 's' &&
11923 tolower(Constraint[2]) == 't' &&
11924 Constraint[3] == '(' &&
11925 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
11926 Constraint[5] == ')' &&
11927 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000011928
Chris Lattner56d77c72009-09-13 22:41:48 +000011929 Res.first = X86::ST0+Constraint[4]-'0';
11930 Res.second = X86::RFP80RegisterClass;
11931 return Res;
11932 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011933
Chris Lattner56d77c72009-09-13 22:41:48 +000011934 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011935 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000011936 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000011937 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011938 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000011939 }
Chris Lattner56d77c72009-09-13 22:41:48 +000011940
11941 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000011942 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000011943 Res.first = X86::EFLAGS;
11944 Res.second = X86::CCRRegisterClass;
11945 return Res;
11946 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011947
Dale Johannesen330169f2008-11-13 21:52:36 +000011948 // 'A' means EAX + EDX.
11949 if (Constraint == "A") {
11950 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011951 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011952 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011953 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011954 return Res;
11955 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011956
Chris Lattnerf76d1802006-07-31 23:26:50 +000011957 // Otherwise, check to see if this is a register class of the wrong value
11958 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11959 // turn into {ax},{dx}.
11960 if (Res.second->hasType(VT))
11961 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011962
Chris Lattnerf76d1802006-07-31 23:26:50 +000011963 // All of the single-register GCC register classes map their values onto
11964 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11965 // really want an 8-bit or 32-bit register, map to the appropriate register
11966 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011967 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011968 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011969 unsigned DestReg = 0;
11970 switch (Res.first) {
11971 default: break;
11972 case X86::AX: DestReg = X86::AL; break;
11973 case X86::DX: DestReg = X86::DL; break;
11974 case X86::CX: DestReg = X86::CL; break;
11975 case X86::BX: DestReg = X86::BL; break;
11976 }
11977 if (DestReg) {
11978 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011979 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011980 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011981 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011982 unsigned DestReg = 0;
11983 switch (Res.first) {
11984 default: break;
11985 case X86::AX: DestReg = X86::EAX; break;
11986 case X86::DX: DestReg = X86::EDX; break;
11987 case X86::CX: DestReg = X86::ECX; break;
11988 case X86::BX: DestReg = X86::EBX; break;
11989 case X86::SI: DestReg = X86::ESI; break;
11990 case X86::DI: DestReg = X86::EDI; break;
11991 case X86::BP: DestReg = X86::EBP; break;
11992 case X86::SP: DestReg = X86::ESP; break;
11993 }
11994 if (DestReg) {
11995 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011996 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011997 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011998 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011999 unsigned DestReg = 0;
12000 switch (Res.first) {
12001 default: break;
12002 case X86::AX: DestReg = X86::RAX; break;
12003 case X86::DX: DestReg = X86::RDX; break;
12004 case X86::CX: DestReg = X86::RCX; break;
12005 case X86::BX: DestReg = X86::RBX; break;
12006 case X86::SI: DestReg = X86::RSI; break;
12007 case X86::DI: DestReg = X86::RDI; break;
12008 case X86::BP: DestReg = X86::RBP; break;
12009 case X86::SP: DestReg = X86::RSP; break;
12010 }
12011 if (DestReg) {
12012 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000012013 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000012014 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000012015 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000012016 } else if (Res.second == X86::FR32RegisterClass ||
12017 Res.second == X86::FR64RegisterClass ||
12018 Res.second == X86::VR128RegisterClass) {
12019 // Handle references to XMM physical registers that got mapped into the
12020 // wrong class. This can happen with constraints like {xmm0} where the
12021 // target independent register mapper will just pick the first match it can
12022 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000012023 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012024 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000012025 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000012026 Res.second = X86::FR64RegisterClass;
12027 else if (X86::VR128RegisterClass->hasType(VT))
12028 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000012029 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012030
Chris Lattnerf76d1802006-07-31 23:26:50 +000012031 return Res;
12032}