blob: df698f9e21f633fb4b781f0ae9022db135830b91 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Evan Cheng11db0682010-08-11 06:22:01 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
64def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
65def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
66def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000067
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
76
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000081
82def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000085def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
90 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Chris Lattner48be23c2008-01-15 22:02:54 +000092def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000093 [SDNPHasChain, SDNPOptInFlag]>;
94
95def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
96 [SDNPInFlag]>;
97def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
98 [SDNPInFlag]>;
99
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
101 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
112 [SDNPOutFlag]>;
113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000115 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
135 [SDNPHasChain]>;
136def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
138def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
139 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000140
Evan Chengf609bb82010-01-19 00:44:15 +0000141def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
142
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
144 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
145
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000146
147def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
148
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000149//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000150// ARM Instruction Predicate Definitions.
151//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
153def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
154def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
155def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
157def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
158def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
159def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
160def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
161def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
162def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
163def HasNEON : Predicate<"Subtarget->hasNEON()">;
164def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
167def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000168def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb : Predicate<"Subtarget->isThumb()">;
170def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
171def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
172def IsARM : Predicate<"!Subtarget->isThumb()">;
173def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
174def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def UseMovt : Predicate<"Subtarget->useMovt()">;
178def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
179def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000180
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000182// ARM Flag Definitions.
183
184class RegConstraint<string C> {
185 string Constraints = C;
186}
187
188//===----------------------------------------------------------------------===//
189// ARM specific transformation functions and pattern fragments.
190//
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
193// so_imm_neg def below.
194def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}]>;
197
198// so_imm_not_XFORM - Return a so_imm value packed into the format described for
199// so_imm_not def below.
200def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
205def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
209/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
210def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000212}]>;
213
Jim Grosbach64171712010-02-16 21:07:46 +0000214def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
217 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga2515702007-03-19 07:09:02 +0000219def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 PatLeaf<(imm), [{
221 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
222 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
225def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000226 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}]>;
228
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
230/// e.g., 0xf000ffff
231def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000232 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000233 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000234}] > {
235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
277def brtarget : Operand<OtherVT>;
278
Evan Chenga8e29892007-01-19 07:51:42 +0000279// A list of registers separated by comma. Used by load/store multiple.
280def reglist : Operand<i32> {
281 let PrintMethod = "printRegisterList";
282}
283
284// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
285def cpinst_operand : Operand<i32> {
286 let PrintMethod = "printCPInstOperand";
287}
288
289def jtblock_operand : Operand<i32> {
290 let PrintMethod = "printJTBlockOperand";
291}
Evan Cheng66ac5312009-07-25 00:33:29 +0000292def jt2block_operand : Operand<i32> {
293 let PrintMethod = "printJT2BlockOperand";
294}
Evan Chenga8e29892007-01-19 07:51:42 +0000295
296// Local PC labels.
297def pclabel : Operand<i32> {
298 let PrintMethod = "printPCLabel";
299}
300
Jim Grosbachb35ad412010-10-13 19:56:10 +0000301// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
302def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
303 int32_t v = (int32_t)N->getZExtValue();
304 return v == 8 || v == 16 || v == 24; }]> {
305 string EncoderMethod = "getRotImmOpValue";
306}
307
Bob Wilson22f5dc72010-08-16 18:27:34 +0000308// shift_imm: An integer that encodes a shift amount and the type of shift
309// (currently either asr or lsl) using the same encoding used for the
310// immediates in so_reg operands.
311def shift_imm : Operand<i32> {
312 let PrintMethod = "printShiftImmOperand";
313}
314
Evan Chenga8e29892007-01-19 07:51:42 +0000315// shifter_operand operands: so_reg and so_imm.
316def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000317 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000318 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000319 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000320 let PrintMethod = "printSORegOperand";
321 let MIOperandInfo = (ops GPR, GPR, i32imm);
322}
323
324// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
325// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
326// represented in the imm field in the same 12-bit form that they are encoded
327// into so_imm instructions: the 8-bit immediate is the least significant bits
328// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000329def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000330 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000331 let PrintMethod = "printSOImmOperand";
332}
333
Evan Chengc70d1842007-03-20 08:11:30 +0000334// Break so_imm's up into two pieces. This handles immediates with up to 16
335// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
336// get the first/second pieces.
337def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000338 PatLeaf<(imm), [{
339 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
340 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000341 let PrintMethod = "printSOImm2PartOperand";
342}
343
344def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
349def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000350 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000352}]>;
353
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000354def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
355 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
356 }]> {
357 let PrintMethod = "printSOImm2PartOperand";
358}
359
360def so_neg_imm2part_1 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
365def so_neg_imm2part_2 : SDNodeXForm<imm, [{
366 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
367 return CurDAG->getTargetConstant(V, MVT::i32);
368}]>;
369
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000370/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
371def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
372 return (int32_t)N->getZExtValue() < 32;
373}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000374
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000375/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
376def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
377 return (int32_t)N->getZExtValue() < 32;
378}]> {
379 string EncoderMethod = "getImmMinusOneOpValue";
380}
381
Evan Chenga8e29892007-01-19 07:51:42 +0000382// Define ARM specific addressing modes.
383
Jim Grosbach82891622010-09-29 19:03:54 +0000384// addrmode2base := reg +/- imm12
385//
386def addrmode2base : Operand<i32>,
387 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
388 let PrintMethod = "printAddrMode2Operand";
389 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
390}
391// addrmode2shop := reg +/- reg shop imm
392//
393def addrmode2shop : Operand<i32>,
394 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
395 let PrintMethod = "printAddrMode2Operand";
396 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
397}
398
399// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000400//
401def addrmode2 : Operand<i32>,
402 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
403 let PrintMethod = "printAddrMode2Operand";
404 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
405}
406
407def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000408 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
409 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000410 let PrintMethod = "printAddrMode2OffsetOperand";
411 let MIOperandInfo = (ops GPR, i32imm);
412}
413
414// addrmode3 := reg +/- reg
415// addrmode3 := reg +/- imm8
416//
417def addrmode3 : Operand<i32>,
418 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
419 let PrintMethod = "printAddrMode3Operand";
420 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
421}
422
423def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000424 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
425 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000426 let PrintMethod = "printAddrMode3OffsetOperand";
427 let MIOperandInfo = (ops GPR, i32imm);
428}
429
430// addrmode4 := reg, <mode|W>
431//
432def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000433 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000434 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000435 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
437
438// addrmode5 := reg +/- imm8*4
439//
440def addrmode5 : Operand<i32>,
441 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
442 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000443 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000444}
445
Bob Wilson8b024a52009-07-01 23:16:05 +0000446// addrmode6 := reg with optional writeback
447//
448def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000449 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000450 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000451 let MIOperandInfo = (ops GPR:$addr, i32imm);
452}
453
454def am6offset : Operand<i32> {
455 let PrintMethod = "printAddrMode6OffsetOperand";
456 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000457}
458
Evan Chenga8e29892007-01-19 07:51:42 +0000459// addrmodepc := pc + reg
460//
461def addrmodepc : Operand<i32>,
462 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
463 let PrintMethod = "printAddrModePCOperand";
464 let MIOperandInfo = (ops GPR, i32imm);
465}
466
Bob Wilson4f38b382009-08-21 21:58:55 +0000467def nohash_imm : Operand<i32> {
468 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000469}
470
Evan Chenga8e29892007-01-19 07:51:42 +0000471//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000472
Evan Cheng37f25d92008-08-28 23:39:26 +0000473include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000474
475//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000476// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000477//
478
Evan Cheng3924f782008-08-29 07:36:24 +0000479/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000480/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000481multiclass AsI1_bin_irs<bits<4> opcod, string opc,
482 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
483 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000484 // The register-immediate version is re-materializable. This is useful
485 // in particular for taking the address of a local.
486 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000487 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
488 iii, opc, "\t$Rd, $Rn, $imm",
489 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
490 bits<4> Rd;
491 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000492 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000494 let Inst{15-12} = Rd;
495 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000496 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000497 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000498 }
Jim Grosbach62547262010-10-11 18:51:51 +0000499 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
500 iir, opc, "\t$Rd, $Rn, $Rm",
501 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000502 bits<4> Rd;
503 bits<4> Rn;
504 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000505 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000506 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000507 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000508 let Inst{3-0} = Rm;
509 let Inst{15-12} = Rd;
510 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000511 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000512 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
513 iis, opc, "\t$Rd, $Rn, $shift",
514 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000515 bits<4> Rd;
516 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000517 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000518 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000519 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000520 let Inst{15-12} = Rd;
521 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000522 }
Evan Chenga8e29892007-01-19 07:51:42 +0000523}
524
Evan Cheng1e249e32009-06-25 20:59:23 +0000525/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000526/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000527let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000528multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
529 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
530 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000531 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
532 iii, opc, "\t$Rd, $Rn, $imm",
533 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
534 bits<4> Rd;
535 bits<4> Rn;
536 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000537 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000538 let Inst{15-12} = Rd;
539 let Inst{19-16} = Rn;
540 let Inst{11-0} = imm;
541 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000542 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000543 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
544 iir, opc, "\t$Rd, $Rn, $Rm",
545 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
546 bits<4> Rd;
547 bits<4> Rn;
548 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000549 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000550 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000551 let isCommutable = Commutable;
552 let Inst{3-0} = Rm;
553 let Inst{15-12} = Rd;
554 let Inst{19-16} = Rn;
555 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000556 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000557 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
558 iis, opc, "\t$Rd, $Rn, $shift",
559 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
560 bits<4> Rd;
561 bits<4> Rn;
562 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000563 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000564 let Inst{11-0} = shift;
565 let Inst{15-12} = Rd;
566 let Inst{19-16} = Rn;
567 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000568 }
Evan Cheng071a2792007-09-11 19:55:27 +0000569}
Evan Chengc85e8322007-07-05 07:13:32 +0000570}
571
572/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000573/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000574/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000575let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000576multiclass AI1_cmp_irs<bits<4> opcod, string opc,
577 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
578 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000579 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
580 opc, "\t$Rn, $imm",
581 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000582 bits<4> Rn;
583 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000584 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000585 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000586 let Inst{19-16} = Rn;
587 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000588 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000589 let Inst{20} = 1;
590 }
591 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
592 opc, "\t$Rn, $Rm",
593 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000594 bits<4> Rn;
595 bits<4> Rm;
596 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000597 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000598 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000599 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000600 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000601 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000602 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000603 }
604 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
605 opc, "\t$Rn, $shift",
606 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000607 bits<4> Rn;
608 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000609 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000610 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000611 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000612 let Inst{19-16} = Rn;
613 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 }
Evan Cheng071a2792007-09-11 19:55:27 +0000615}
Evan Chenga8e29892007-01-19 07:51:42 +0000616}
617
Evan Cheng576a3962010-09-25 00:49:35 +0000618/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000619/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000620/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000621multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000622 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
623 IIC_iEXTr, opc, "\t$Rd, $Rm",
624 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000625 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000626 bits<4> Rd;
627 bits<4> Rm;
628 let Inst{15-12} = Rd;
629 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000630 let Inst{11-10} = 0b00;
631 let Inst{19-16} = 0b1111;
632 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000633 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
634 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
635 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000636 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000637 bits<4> Rd;
638 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000639 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000640 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000641 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000642 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000643 let Inst{19-16} = 0b1111;
644 }
Evan Chenga8e29892007-01-19 07:51:42 +0000645}
646
Evan Cheng576a3962010-09-25 00:49:35 +0000647multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000648 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
649 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000650 [/* For disassembly only; pattern left blank */]>,
651 Requires<[IsARM, HasV6]> {
652 let Inst{11-10} = 0b00;
653 let Inst{19-16} = 0b1111;
654 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000655 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
656 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000657 [/* For disassembly only; pattern left blank */]>,
658 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000659 bits<2> rot;
660 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000661 let Inst{19-16} = 0b1111;
662 }
663}
664
Evan Cheng576a3962010-09-25 00:49:35 +0000665/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000666/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000667multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000668 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
669 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
670 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000671 Requires<[IsARM, HasV6]> {
672 let Inst{11-10} = 0b00;
673 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000674 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
675 rot_imm:$rot),
676 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
677 [(set GPR:$Rd, (opnode GPR:$Rn,
678 (rotr GPR:$Rm, rot_imm:$rot)))]>,
679 Requires<[IsARM, HasV6]> {
680 bits<4> Rn;
681 bits<2> rot;
682 let Inst{19-16} = Rn;
683 let Inst{11-10} = rot;
684 }
Evan Chenga8e29892007-01-19 07:51:42 +0000685}
686
Johnny Chen2ec5e492010-02-22 21:50:40 +0000687// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000688multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000689 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
690 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000691 [/* For disassembly only; pattern left blank */]>,
692 Requires<[IsARM, HasV6]> {
693 let Inst{11-10} = 0b00;
694 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000695 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
696 rot_imm:$rot),
697 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000698 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000699 Requires<[IsARM, HasV6]> {
700 bits<4> Rn;
701 bits<2> rot;
702 let Inst{19-16} = Rn;
703 let Inst{11-10} = rot;
704 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000705}
706
Evan Cheng62674222009-06-25 23:34:10 +0000707/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
708let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000709multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
710 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000711 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
712 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
713 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000714 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000715 bits<4> Rd;
716 bits<4> Rn;
717 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000718 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000719 let Inst{15-12} = Rd;
720 let Inst{19-16} = Rn;
721 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000722 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000723 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
724 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
725 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000726 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000727 bits<4> Rd;
728 bits<4> Rn;
729 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000730 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000731 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000732 let isCommutable = Commutable;
733 let Inst{3-0} = Rm;
734 let Inst{15-12} = Rd;
735 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000736 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000737 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
738 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
739 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000740 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000741 bits<4> Rd;
742 bits<4> Rn;
743 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000744 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000745 let Inst{11-0} = shift;
746 let Inst{15-12} = Rd;
747 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000748 }
Jim Grosbache5165492009-11-09 00:11:35 +0000749}
750// Carry setting variants
751let Defs = [CPSR] in {
752multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
753 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000754 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
755 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
756 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000757 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000758 bits<4> Rd;
759 bits<4> Rn;
760 bits<12> imm;
761 let Inst{15-12} = Rd;
762 let Inst{19-16} = Rn;
763 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000764 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000765 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000766 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000767 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
768 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
769 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000770 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000771 bits<4> Rd;
772 bits<4> Rn;
773 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000774 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000775 let isCommutable = Commutable;
776 let Inst{3-0} = Rm;
777 let Inst{15-12} = Rd;
778 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000779 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000781 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000782 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
783 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
784 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000785 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000786 bits<4> Rd;
787 bits<4> Rn;
788 bits<12> shift;
789 let Inst{11-0} = shift;
790 let Inst{15-12} = Rd;
791 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000792 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000793 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000794 }
Evan Cheng071a2792007-09-11 19:55:27 +0000795}
Evan Chengc85e8322007-07-05 07:13:32 +0000796}
Jim Grosbache5165492009-11-09 00:11:35 +0000797}
Evan Chengc85e8322007-07-05 07:13:32 +0000798
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000799//===----------------------------------------------------------------------===//
800// Instructions
801//===----------------------------------------------------------------------===//
802
Evan Chenga8e29892007-01-19 07:51:42 +0000803//===----------------------------------------------------------------------===//
804// Miscellaneous Instructions.
805//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000806
Evan Chenga8e29892007-01-19 07:51:42 +0000807/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
808/// the function. The first operand is the ID# for this instruction, the second
809/// is the index into the MachineConstantPool that this is, the third is the
810/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000811let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000812def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000813PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000814 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000815
Jim Grosbach4642ad32010-02-22 23:10:38 +0000816// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
817// from removing one half of the matched pairs. That breaks PEI, which assumes
818// these will always be in pairs, and asserts if it finds otherwise. Better way?
819let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000820def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000821PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000822 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000823
Jim Grosbach64171712010-02-16 21:07:46 +0000824def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000825PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000826 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000827}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000828
Johnny Chenf4d81052010-02-12 22:53:19 +0000829def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000830 [/* For disassembly only; pattern left blank */]>,
831 Requires<[IsARM, HasV6T2]> {
832 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000833 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000834 let Inst{7-0} = 0b00000000;
835}
836
Johnny Chenf4d81052010-02-12 22:53:19 +0000837def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
838 [/* For disassembly only; pattern left blank */]>,
839 Requires<[IsARM, HasV6T2]> {
840 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000841 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000842 let Inst{7-0} = 0b00000001;
843}
844
845def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
846 [/* For disassembly only; pattern left blank */]>,
847 Requires<[IsARM, HasV6T2]> {
848 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000849 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000850 let Inst{7-0} = 0b00000010;
851}
852
853def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
854 [/* For disassembly only; pattern left blank */]>,
855 Requires<[IsARM, HasV6T2]> {
856 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000857 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000858 let Inst{7-0} = 0b00000011;
859}
860
Johnny Chen2ec5e492010-02-22 21:50:40 +0000861def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
862 "\t$dst, $a, $b",
863 [/* For disassembly only; pattern left blank */]>,
864 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000865 bits<4> Rd;
866 bits<4> Rn;
867 bits<4> Rm;
868 let Inst{3-0} = Rm;
869 let Inst{15-12} = Rd;
870 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000871 let Inst{27-20} = 0b01101000;
872 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000873 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000874}
875
Johnny Chenf4d81052010-02-12 22:53:19 +0000876def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
877 [/* For disassembly only; pattern left blank */]>,
878 Requires<[IsARM, HasV6T2]> {
879 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000880 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000881 let Inst{7-0} = 0b00000100;
882}
883
Johnny Chenc6f7b272010-02-11 18:12:29 +0000884// The i32imm operand $val can be used by a debugger to store more information
885// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000886def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000887 [/* For disassembly only; pattern left blank */]>,
888 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000889 bits<16> val;
890 let Inst{3-0} = val{3-0};
891 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000892 let Inst{27-20} = 0b00010010;
893 let Inst{7-4} = 0b0111;
894}
895
Johnny Chenb98e1602010-02-12 18:55:33 +0000896// Change Processor State is a system instruction -- for disassembly only.
897// The singleton $opt operand contains the following information:
898// opt{4-0} = mode from Inst{4-0}
899// opt{5} = changemode from Inst{17}
900// opt{8-6} = AIF from Inst{8-6}
901// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000902// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000903def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000904 [/* For disassembly only; pattern left blank */]>,
905 Requires<[IsARM]> {
906 let Inst{31-28} = 0b1111;
907 let Inst{27-20} = 0b00010000;
908 let Inst{16} = 0;
909 let Inst{5} = 0;
910}
911
Johnny Chenb92a23f2010-02-21 04:42:01 +0000912// Preload signals the memory system of possible future data/instruction access.
913// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000914//
915// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
916// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000917multiclass APreLoad<bit data, bit read, string opc> {
918
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000919 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000920 !strconcat(opc, "\t[$base, $imm]"), []> {
921 let Inst{31-26} = 0b111101;
922 let Inst{25} = 0; // 0 for immediate form
923 let Inst{24} = data;
924 let Inst{22} = read;
925 let Inst{21-20} = 0b01;
926 }
927
928 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
929 !strconcat(opc, "\t$addr"), []> {
930 let Inst{31-26} = 0b111101;
931 let Inst{25} = 1; // 1 for register form
932 let Inst{24} = data;
933 let Inst{22} = read;
934 let Inst{21-20} = 0b01;
935 let Inst{4} = 0;
936 }
937}
938
939defm PLD : APreLoad<1, 1, "pld">;
940defm PLDW : APreLoad<1, 0, "pldw">;
941defm PLI : APreLoad<0, 1, "pli">;
942
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000943def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
944 "setend\t$end",
945 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +0000946 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000947 bits<1> end;
948 let Inst{31-10} = 0b1111000100000001000000;
949 let Inst{9} = end;
950 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +0000951}
952
Johnny Chenf4d81052010-02-12 22:53:19 +0000953def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000954 [/* For disassembly only; pattern left blank */]>,
955 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +0000956 bits<4> opt;
957 let Inst{27-4} = 0b001100100000111100001111;
958 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +0000959}
960
Johnny Chenba6e0332010-02-11 17:14:31 +0000961// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000962let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000963def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000964 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000965 Requires<[IsARM]> {
966 let Inst{27-25} = 0b011;
967 let Inst{24-20} = 0b11111;
968 let Inst{7-5} = 0b111;
969 let Inst{4} = 0b1;
970}
971
Evan Cheng12c3a532008-11-06 17:48:05 +0000972// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +0000973// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
974// classes (AXI1, et.al.) and so have encoding information and such,
975// which is suboptimal. Once the rest of the code emitter (including
976// JIT) is MC-ized we should look at refactoring these into true
977// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +0000978let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000979def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000980 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000981 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000982
Evan Cheng325474e2008-01-07 23:56:57 +0000983let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000984def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000985 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000986 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000987
Evan Chengd87293c2008-11-06 08:47:38 +0000988def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000989 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000990 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
991
Evan Chengd87293c2008-11-06 08:47:38 +0000992def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000993 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000994 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
995
Evan Chengd87293c2008-11-06 08:47:38 +0000996def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000997 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000998 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
999
Evan Chengd87293c2008-11-06 08:47:38 +00001000def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001001 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001002 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1003}
Chris Lattner13c63102008-01-06 05:55:01 +00001004let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001005def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001006 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001007 [(store GPR:$src, addrmodepc:$addr)]>;
1008
Evan Chengd87293c2008-11-06 08:47:38 +00001009def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001010 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001011 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1012
Evan Chengd87293c2008-11-06 08:47:38 +00001013def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001014 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001015 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1016}
Evan Cheng12c3a532008-11-06 17:48:05 +00001017} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001018
Evan Chenge07715c2009-06-23 05:25:29 +00001019
1020// LEApcrel - Load a pc-relative address into a register without offending the
1021// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001022// FIXME: These are marked as pseudos, but they're really not(?). They're just
1023// the ADR instruction. Is this the right way to handle that? They need
1024// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001025let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001026let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001027def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001028 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001029 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001030
Jim Grosbacha967d112010-06-21 21:27:27 +00001031} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001032def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001033 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001034 Pseudo, IIC_iALUi,
1035 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001036 let Inst{25} = 1;
1037}
Evan Chenge07715c2009-06-23 05:25:29 +00001038
Evan Chenga8e29892007-01-19 07:51:42 +00001039//===----------------------------------------------------------------------===//
1040// Control Flow Instructions.
1041//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001042
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001043let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1044 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001045 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001046 "bx", "\tlr", [(ARMretflag)]>,
1047 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001048 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001049 }
1050
1051 // ARMV4 only
1052 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
1053 "mov", "\tpc, lr", [(ARMretflag)]>,
1054 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001055 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001056 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001057}
Rafael Espindola27185192006-09-29 21:20:16 +00001058
Bob Wilson04ea6e52009-10-28 00:37:03 +00001059// Indirect branches
1060let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001061 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001062 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001063 [(brind GPR:$dst)]>,
1064 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001065 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001066 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach62547262010-10-11 18:51:51 +00001067 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001068 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001069
1070 // ARMV4 only
1071 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1072 [(brind GPR:$dst)]>,
1073 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001074 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001075 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001076 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001077 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001078}
1079
Evan Chenga8e29892007-01-19 07:51:42 +00001080// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001081// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001082let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1083 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001084 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1085 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001086 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001087 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001088 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001089
Bob Wilson54fc1242009-06-22 21:01:46 +00001090// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001091let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001092 Defs = [R0, R1, R2, R3, R12, LR,
1093 D0, D1, D2, D3, D4, D5, D6, D7,
1094 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001095 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001096 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001097 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001098 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001099 Requires<[IsARM, IsNotDarwin]> {
1100 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001101 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001102 }
Evan Cheng277f0742007-06-19 21:05:09 +00001103
Evan Cheng12c3a532008-11-06 17:48:05 +00001104 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001105 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001106 [(ARMcall_pred tglobaladdr:$func)]>,
1107 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001108
Evan Chenga8e29892007-01-19 07:51:42 +00001109 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001110 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001111 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001112 [(ARMcall GPR:$func)]>,
1113 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001114 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001115 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001116 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001117 }
1118
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001119 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001120 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1121 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001122 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001123 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001124 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001125 bits<4> func;
1126 let Inst{27-4} = 0b000100101111111111110001;
1127 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001128 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001129
1130 // ARMv4
1131 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1132 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1133 [(ARMcall_nolink tGPR:$func)]>,
1134 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001135 bits<4> func;
1136 let Inst{27-4} = 0b000110100000111100000000;
1137 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001138 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001139}
1140
1141// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001142let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001143 Defs = [R0, R1, R2, R3, R9, R12, LR,
1144 D0, D1, D2, D3, D4, D5, D6, D7,
1145 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001146 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001147 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001148 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001149 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1150 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001151 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001152 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001153
1154 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001155 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001156 [(ARMcall_pred tglobaladdr:$func)]>,
1157 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001158
1159 // ARMv5T and above
1160 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001161 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001162 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001163 bits<4> func;
1164 let Inst{27-4} = 0b000100101111111111110011;
1165 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001166 }
1167
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001168 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001169 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1170 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001171 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001172 [(ARMcall_nolink tGPR:$func)]>,
1173 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001174 bits<4> func;
1175 let Inst{27-4} = 0b000100101111111111110001;
1176 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001177 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001178
1179 // ARMv4
1180 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1181 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1182 [(ARMcall_nolink tGPR:$func)]>,
1183 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001184 bits<4> func;
1185 let Inst{27-4} = 0b000110100000111100000000;
1186 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001187 }
Rafael Espindola35574632006-07-18 17:00:30 +00001188}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001189
Dale Johannesen51e28e62010-06-03 21:09:53 +00001190// Tail calls.
1191
Jim Grosbach832859d2010-10-13 22:09:34 +00001192// FIXME: These should probably be xformed into the non-TC versions of the
1193// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001194let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1195 // Darwin versions.
1196 let Defs = [R0, R1, R2, R3, R9, R12,
1197 D0, D1, D2, D3, D4, D5, D6, D7,
1198 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1199 D27, D28, D29, D30, D31, PC],
1200 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001201 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1202 Pseudo, IIC_Br,
1203 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001204
Evan Cheng6523d2f2010-06-19 00:11:54 +00001205 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1206 Pseudo, IIC_Br,
1207 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001208
Evan Cheng6523d2f2010-06-19 00:11:54 +00001209 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001210 IIC_Br, "b\t$dst @ TAILCALL",
1211 []>, Requires<[IsDarwin]>;
1212
1213 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001214 IIC_Br, "b.w\t$dst @ TAILCALL",
1215 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001216
Evan Cheng6523d2f2010-06-19 00:11:54 +00001217 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1218 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1219 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001220 bits<4> dst;
1221 let Inst{31-4} = 0b1110000100101111111111110001;
1222 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001223 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001224 }
1225
1226 // Non-Darwin versions (the difference is R9).
1227 let Defs = [R0, R1, R2, R3, R12,
1228 D0, D1, D2, D3, D4, D5, D6, D7,
1229 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1230 D27, D28, D29, D30, D31, PC],
1231 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001232 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1233 Pseudo, IIC_Br,
1234 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001235
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001236 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001237 Pseudo, IIC_Br,
1238 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001239
Evan Cheng6523d2f2010-06-19 00:11:54 +00001240 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1241 IIC_Br, "b\t$dst @ TAILCALL",
1242 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001243
Evan Cheng6523d2f2010-06-19 00:11:54 +00001244 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1245 IIC_Br, "b.w\t$dst @ TAILCALL",
1246 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001247
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001248 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001249 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1250 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001251 bits<4> dst;
1252 let Inst{31-4} = 0b1110000100101111111111110001;
1253 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001254 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001255 }
1256}
1257
David Goodwin1a8f36e2009-08-12 18:31:53 +00001258let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001259 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001260 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001261 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001262 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001263 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001264
Owen Anderson20ab2902007-11-12 07:39:39 +00001265 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001266 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001267 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001268 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001269 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001270 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001271 let Inst{20} = 0; // S Bit
1272 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001273 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001274 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001275 def BR_JTm : JTI<(outs),
1276 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001277 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001278 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1279 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001280 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001281 let Inst{20} = 1; // L bit
1282 let Inst{21} = 0; // W bit
1283 let Inst{22} = 0; // B bit
1284 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001285 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001286 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001287 def BR_JTadd : JTI<(outs),
1288 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001289 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001290 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1291 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001292 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001293 let Inst{20} = 0; // S bit
1294 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001295 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001296 }
1297 } // isNotDuplicable = 1, isIndirectBranch = 1
1298 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001299
Evan Chengc85e8322007-07-05 07:13:32 +00001300 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001301 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001302 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001303 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001304 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001305}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001306
Johnny Chena1e76212010-02-13 02:51:09 +00001307// Branch and Exchange Jazelle -- for disassembly only
1308def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1309 [/* For disassembly only; pattern left blank */]> {
1310 let Inst{23-20} = 0b0010;
1311 //let Inst{19-8} = 0xfff;
1312 let Inst{7-4} = 0b0010;
1313}
1314
Johnny Chen0296f3e2010-02-16 21:59:54 +00001315// Secure Monitor Call is a system instruction -- for disassembly only
1316def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1317 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001318 bits<4> opt;
1319 let Inst{23-4} = 0b01100000000000000111;
1320 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001321}
1322
Johnny Chen64dfb782010-02-16 20:04:27 +00001323// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001324let isCall = 1 in {
1325def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001326 [/* For disassembly only; pattern left blank */]> {
1327 bits<24> svc;
1328 let Inst{23-0} = svc;
1329}
Johnny Chen85d5a892010-02-10 18:02:25 +00001330}
1331
Johnny Chenfb566792010-02-17 21:39:10 +00001332// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001333def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1334 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001335 [/* For disassembly only; pattern left blank */]> {
1336 let Inst{31-28} = 0b1111;
1337 let Inst{22-20} = 0b110; // W = 1
1338}
1339
1340def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1341 NoItinerary, "srs${addr:submode}\tsp, $mode",
1342 [/* For disassembly only; pattern left blank */]> {
1343 let Inst{31-28} = 0b1111;
1344 let Inst{22-20} = 0b100; // W = 0
1345}
1346
Johnny Chenfb566792010-02-17 21:39:10 +00001347// Return From Exception is a system instruction -- for disassembly only
1348def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1349 NoItinerary, "rfe${addr:submode}\t$base!",
1350 [/* For disassembly only; pattern left blank */]> {
1351 let Inst{31-28} = 0b1111;
1352 let Inst{22-20} = 0b011; // W = 1
1353}
1354
1355def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1356 NoItinerary, "rfe${addr:submode}\t$base",
1357 [/* For disassembly only; pattern left blank */]> {
1358 let Inst{31-28} = 0b1111;
1359 let Inst{22-20} = 0b001; // W = 0
1360}
1361
Evan Chenga8e29892007-01-19 07:51:42 +00001362//===----------------------------------------------------------------------===//
1363// Load / store Instructions.
1364//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001365
Evan Chenga8e29892007-01-19 07:51:42 +00001366// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001367let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001368def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001369 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001370 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001371
Evan Chengfa775d02007-03-19 07:20:03 +00001372// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001373let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1374 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001376 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001377
Evan Chenga8e29892007-01-19 07:51:42 +00001378// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001379def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001380 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001381 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001382
Jim Grosbach64171712010-02-16 21:07:46 +00001383def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001384 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001385 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001386
Evan Chenga8e29892007-01-19 07:51:42 +00001387// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001388def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001389 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001390 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001391
David Goodwin5d598aa2009-08-19 18:00:44 +00001392def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001393 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001394 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001395
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001396let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001397// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001398def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001399 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001400 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001401
Evan Chenga8e29892007-01-19 07:51:42 +00001402// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001403def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001404 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001405 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001406
Evan Chengd87293c2008-11-06 08:47:38 +00001407def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001408 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001409 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001410
Evan Chengd87293c2008-11-06 08:47:38 +00001411def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001412 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001413 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001414
Evan Chengd87293c2008-11-06 08:47:38 +00001415def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001416 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001417 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001418
Evan Chengd87293c2008-11-06 08:47:38 +00001419def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001420 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001421 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001422
Evan Chengd87293c2008-11-06 08:47:38 +00001423def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001424 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001425 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001426
Evan Chengd87293c2008-11-06 08:47:38 +00001427def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001428 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001429 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001430
Evan Chengd87293c2008-11-06 08:47:38 +00001431def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001432 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001433 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001434
Evan Chengd87293c2008-11-06 08:47:38 +00001435def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001436 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001437 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001438
Evan Chengd87293c2008-11-06 08:47:38 +00001439def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001440 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001441 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001442
1443// For disassembly only
1444def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001445 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001446 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1447 Requires<[IsARM, HasV5TE]>;
1448
1449// For disassembly only
1450def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001451 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001452 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1453 Requires<[IsARM, HasV5TE]>;
1454
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001455} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001456
Johnny Chenadb561d2010-02-18 03:27:42 +00001457// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001458
1459def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001460 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001461 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1462 let Inst{21} = 1; // overwrite
1463}
1464
1465def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001466 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001467 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1468 let Inst{21} = 1; // overwrite
1469}
1470
1471def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001472 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001473 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1474 let Inst{21} = 1; // overwrite
1475}
1476
1477def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001478 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001479 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1480 let Inst{21} = 1; // overwrite
1481}
1482
1483def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001484 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001485 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001486 let Inst{21} = 1; // overwrite
1487}
1488
Evan Chenga8e29892007-01-19 07:51:42 +00001489// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001490def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001491 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001492 [(store GPR:$src, addrmode2:$addr)]>;
1493
1494// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001495def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001496 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001497 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1498
Evan Cheng0e55fd62010-09-30 01:08:25 +00001499def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1500 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001501 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1502
1503// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001504let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001505def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001506 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001507 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001508
1509// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001510def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001511 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001512 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001513 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001514 [(set GPR:$base_wb,
1515 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1516
Evan Chengd87293c2008-11-06 08:47:38 +00001517def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001518 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001519 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001520 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001521 [(set GPR:$base_wb,
1522 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1523
Evan Chengd87293c2008-11-06 08:47:38 +00001524def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001525 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001526 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001527 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001528 [(set GPR:$base_wb,
1529 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1530
Evan Chengd87293c2008-11-06 08:47:38 +00001531def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001532 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001533 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001534 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001535 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1536 GPR:$base, am3offset:$offset))]>;
1537
Evan Chengd87293c2008-11-06 08:47:38 +00001538def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001539 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001540 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001541 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001542 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1543 GPR:$base, am2offset:$offset))]>;
1544
Evan Chengd87293c2008-11-06 08:47:38 +00001545def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001546 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001547 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001548 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001549 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1550 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001551
Johnny Chen39a4bb32010-02-18 22:31:18 +00001552// For disassembly only
1553def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1554 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001555 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001556 "strd", "\t$src1, $src2, [$base, $offset]!",
1557 "$base = $base_wb", []>;
1558
1559// For disassembly only
1560def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1561 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001562 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001563 "strd", "\t$src1, $src2, [$base], $offset",
1564 "$base = $base_wb", []>;
1565
Johnny Chenad4df4c2010-03-01 19:22:00 +00001566// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001567
1568def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001569 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001570 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001571 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1572 [/* For disassembly only; pattern left blank */]> {
1573 let Inst{21} = 1; // overwrite
1574}
1575
1576def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001577 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001578 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001579 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1580 [/* For disassembly only; pattern left blank */]> {
1581 let Inst{21} = 1; // overwrite
1582}
1583
Johnny Chenad4df4c2010-03-01 19:22:00 +00001584def STRHT: AI3sthpo<(outs GPR:$base_wb),
1585 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001586 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001587 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1588 [/* For disassembly only; pattern left blank */]> {
1589 let Inst{21} = 1; // overwrite
1590}
1591
Evan Chenga8e29892007-01-19 07:51:42 +00001592//===----------------------------------------------------------------------===//
1593// Load / store multiple Instructions.
1594//
1595
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001596let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001597def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001598 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001599 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001600 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001601
Bob Wilson815baeb2010-03-13 01:08:20 +00001602def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1603 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001604 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001605 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001606 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001607} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001608
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001609let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001610def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001611 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001612 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001613 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1614
1615def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1616 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001617 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001618 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001619 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001620} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001621
1622//===----------------------------------------------------------------------===//
1623// Move Instructions.
1624//
1625
Evan Chengcd799b92009-06-12 20:46:18 +00001626let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001627def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1628 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1629 bits<4> Rd;
1630 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001631
Johnny Chen04301522009-11-07 00:54:36 +00001632 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001633 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001634 let Inst{3-0} = Rm;
1635 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001636}
1637
Dale Johannesen38d5f042010-06-15 22:24:08 +00001638// A version for the smaller set of tail call registers.
1639let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001640def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
1641 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1642 bits<4> Rd;
1643 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001644
Dale Johannesen38d5f042010-06-15 22:24:08 +00001645 let Inst{11-4} = 0b00000000;
1646 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001647 let Inst{3-0} = Rm;
1648 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001649}
1650
Jim Grosbachf59818b2010-10-12 18:09:12 +00001651def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001652 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001653 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001654 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001655 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001656 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001657 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001658 let Inst{25} = 0;
1659}
Evan Chenga2515702007-03-19 07:09:02 +00001660
Evan Chengb3379fb2009-02-05 08:42:55 +00001661let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001662def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1663 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001664 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001665 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001666 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001667 let Inst{15-12} = Rd;
1668 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001669 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001670}
1671
1672let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001673def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001674 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001675 "movw", "\t$Rd, $imm",
1676 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001677 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001678 bits<4> Rd;
1679 bits<16> imm;
1680 let Inst{15-12} = Rd;
1681 let Inst{11-0} = imm{11-0};
1682 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001683 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001684 let Inst{25} = 1;
1685}
1686
Jim Grosbach1de588d2010-10-14 18:54:27 +00001687let Constraints = "$src = $Rd" in
1688def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001689 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001690 "movt", "\t$Rd, $imm",
1691 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001692 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001693 lo16AllZero:$imm))]>, UnaryDP,
1694 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001695 bits<4> Rd;
1696 bits<16> imm;
1697 let Inst{15-12} = Rd;
1698 let Inst{11-0} = imm{11-0};
1699 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001700 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001701 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001702}
Evan Cheng13ab0202007-07-10 18:08:01 +00001703
Evan Cheng20956592009-10-21 08:15:52 +00001704def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1705 Requires<[IsARM, HasV6T2]>;
1706
David Goodwinca01a8d2009-09-01 18:32:09 +00001707let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001708def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1709 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1710 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001711
1712// These aren't really mov instructions, but we have to define them this way
1713// due to flag operands.
1714
Evan Cheng071a2792007-09-11 19:55:27 +00001715let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001716def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1717 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1718 Requires<[IsARM]>;
1719def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1720 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1721 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001722}
Evan Chenga8e29892007-01-19 07:51:42 +00001723
Evan Chenga8e29892007-01-19 07:51:42 +00001724//===----------------------------------------------------------------------===//
1725// Extend Instructions.
1726//
1727
1728// Sign extenders
1729
Evan Cheng576a3962010-09-25 00:49:35 +00001730defm SXTB : AI_ext_rrot<0b01101010,
1731 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1732defm SXTH : AI_ext_rrot<0b01101011,
1733 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001734
Evan Cheng576a3962010-09-25 00:49:35 +00001735defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001736 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001737defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001738 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001739
Johnny Chen2ec5e492010-02-22 21:50:40 +00001740// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001741defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001742
1743// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001744defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001745
1746// Zero extenders
1747
1748let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001749defm UXTB : AI_ext_rrot<0b01101110,
1750 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1751defm UXTH : AI_ext_rrot<0b01101111,
1752 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1753defm UXTB16 : AI_ext_rrot<0b01101100,
1754 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001755
Jim Grosbach542f6422010-07-28 23:25:44 +00001756// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1757// The transformation should probably be done as a combiner action
1758// instead so we can include a check for masking back in the upper
1759// eight bits of the source into the lower eight bits of the result.
1760//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1761// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001762def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001763 (UXTB16r_rot GPR:$Src, 8)>;
1764
Evan Cheng576a3962010-09-25 00:49:35 +00001765defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001766 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001767defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001768 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001769}
1770
Evan Chenga8e29892007-01-19 07:51:42 +00001771// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001772// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001773defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001774
Evan Chenga8e29892007-01-19 07:51:42 +00001775
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001776def SBFX : I<(outs GPR:$Rd),
1777 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001778 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001779 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001780 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001781 bits<4> Rd;
1782 bits<4> Rn;
1783 bits<5> lsb;
1784 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001785 let Inst{27-21} = 0b0111101;
1786 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001787 let Inst{20-16} = width;
1788 let Inst{15-12} = Rd;
1789 let Inst{11-7} = lsb;
1790 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001791}
1792
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001793def UBFX : I<(outs GPR:$Rd),
1794 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001795 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001796 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001797 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001798 bits<4> Rd;
1799 bits<4> Rn;
1800 bits<5> lsb;
1801 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001802 let Inst{27-21} = 0b0111111;
1803 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001804 let Inst{20-16} = width;
1805 let Inst{15-12} = Rd;
1806 let Inst{11-7} = lsb;
1807 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001808}
1809
Evan Chenga8e29892007-01-19 07:51:42 +00001810//===----------------------------------------------------------------------===//
1811// Arithmetic Instructions.
1812//
1813
Jim Grosbach26421962008-10-14 20:36:24 +00001814defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001815 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001816 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001817defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001818 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001819 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001820
Evan Chengc85e8322007-07-05 07:13:32 +00001821// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001822defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001823 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001824 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1825defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001826 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001827 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001828
Evan Cheng62674222009-06-25 23:34:10 +00001829defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001830 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001831defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001832 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001833defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001834 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001835defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001836 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001837
Jim Grosbach84760882010-10-15 18:42:41 +00001838def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1839 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1840 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1841 bits<4> Rd;
1842 bits<4> Rn;
1843 bits<12> imm;
1844 let Inst{25} = 1;
1845 let Inst{15-12} = Rd;
1846 let Inst{19-16} = Rn;
1847 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001848}
Evan Cheng13ab0202007-07-10 18:08:01 +00001849
Bob Wilsoncff71782010-08-05 18:23:43 +00001850// The reg/reg form is only defined for the disassembler; for codegen it is
1851// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001852def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1853 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001854 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001855 bits<4> Rd;
1856 bits<4> Rn;
1857 bits<4> Rm;
1858 let Inst{11-4} = 0b00000000;
1859 let Inst{25} = 0;
1860 let Inst{3-0} = Rm;
1861 let Inst{15-12} = Rd;
1862 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001863}
1864
Jim Grosbach84760882010-10-15 18:42:41 +00001865def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1866 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1867 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1868 bits<4> Rd;
1869 bits<4> Rn;
1870 bits<12> shift;
1871 let Inst{25} = 0;
1872 let Inst{11-0} = shift;
1873 let Inst{15-12} = Rd;
1874 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001875}
Evan Chengc85e8322007-07-05 07:13:32 +00001876
1877// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001878let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001879def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1880 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1881 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1882 bits<4> Rd;
1883 bits<4> Rn;
1884 bits<12> imm;
1885 let Inst{25} = 1;
1886 let Inst{20} = 1;
1887 let Inst{15-12} = Rd;
1888 let Inst{19-16} = Rn;
1889 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001890}
Jim Grosbach84760882010-10-15 18:42:41 +00001891def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1892 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1893 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1894 bits<4> Rd;
1895 bits<4> Rn;
1896 bits<12> shift;
1897 let Inst{25} = 0;
1898 let Inst{20} = 1;
1899 let Inst{11-0} = shift;
1900 let Inst{15-12} = Rd;
1901 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001902}
Evan Cheng071a2792007-09-11 19:55:27 +00001903}
Evan Chengc85e8322007-07-05 07:13:32 +00001904
Evan Cheng62674222009-06-25 23:34:10 +00001905let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001906def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1907 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
1908 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001909 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001910 bits<4> Rd;
1911 bits<4> Rn;
1912 bits<12> imm;
1913 let Inst{25} = 1;
1914 let Inst{15-12} = Rd;
1915 let Inst{19-16} = Rn;
1916 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001917}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001918// The reg/reg form is only defined for the disassembler; for codegen it is
1919// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001920def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1921 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00001922 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001923 bits<4> Rd;
1924 bits<4> Rn;
1925 bits<4> Rm;
1926 let Inst{11-4} = 0b00000000;
1927 let Inst{25} = 0;
1928 let Inst{3-0} = Rm;
1929 let Inst{15-12} = Rd;
1930 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00001931}
Jim Grosbach84760882010-10-15 18:42:41 +00001932def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1933 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
1934 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001935 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001936 bits<4> Rd;
1937 bits<4> Rn;
1938 bits<12> shift;
1939 let Inst{25} = 0;
1940 let Inst{11-0} = shift;
1941 let Inst{15-12} = Rd;
1942 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00001943}
Evan Cheng62674222009-06-25 23:34:10 +00001944}
1945
1946// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001947let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001948def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1949 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
1950 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001951 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001952 bits<4> Rd;
1953 bits<4> Rn;
1954 bits<12> imm;
1955 let Inst{25} = 1;
1956 let Inst{20} = 1;
1957 let Inst{15-12} = Rd;
1958 let Inst{19-16} = Rn;
1959 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001960}
Jim Grosbach84760882010-10-15 18:42:41 +00001961def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1962 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
1963 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001964 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001965 bits<4> Rd;
1966 bits<4> Rn;
1967 bits<12> shift;
1968 let Inst{25} = 0;
1969 let Inst{20} = 1;
1970 let Inst{11-0} = shift;
1971 let Inst{15-12} = Rd;
1972 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00001973}
Evan Cheng071a2792007-09-11 19:55:27 +00001974}
Evan Cheng2c614c52007-06-06 10:17:05 +00001975
Evan Chenga8e29892007-01-19 07:51:42 +00001976// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001977// The assume-no-carry-in form uses the negation of the input since add/sub
1978// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1979// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1980// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001981def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1982 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001983def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1984 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1985// The with-carry-in form matches bitwise not instead of the negation.
1986// Effectively, the inverse interpretation of the carry flag already accounts
1987// for part of the negation.
1988def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1989 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001990
1991// Note: These are implemented in C++ code, because they have to generate
1992// ADD/SUBrs instructions, which use a complex pattern that a xform function
1993// cannot produce.
1994// (mul X, 2^n+1) -> (add (X << n), X)
1995// (mul X, 2^n-1) -> (rsb X, (X << n))
1996
Johnny Chen667d1272010-02-22 18:50:54 +00001997// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001998// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00001999class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002000 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002001 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2002 opc, "\t$Rd, $Rn, $Rm", pattern> {
2003 bits<4> Rd;
2004 bits<4> Rn;
2005 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002006 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002007 let Inst{11-4} = op11_4;
2008 let Inst{19-16} = Rn;
2009 let Inst{15-12} = Rd;
2010 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002011}
2012
Johnny Chen667d1272010-02-22 18:50:54 +00002013// Saturating add/subtract -- for disassembly only
2014
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002015def QADD : AAI<0b00010000, 0b00000101, "qadd",
2016 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2017def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2018 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2019def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2020def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2021
2022def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2023def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2024def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2025def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2026def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2027def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2028def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2029def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2030def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2031def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2032def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2033def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002034
2035// Signed/Unsigned add/subtract -- for disassembly only
2036
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002037def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2038def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2039def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2040def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2041def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2042def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2043def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2044def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2045def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2046def USAX : AAI<0b01100101, 0b11110101, "usax">;
2047def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2048def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002049
2050// Signed/Unsigned halving add/subtract -- for disassembly only
2051
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002052def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2053def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2054def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2055def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2056def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2057def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2058def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2059def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2060def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2061def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2062def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2063def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002064
Johnny Chenadc77332010-02-26 22:04:29 +00002065// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002066
Jim Grosbach70987fb2010-10-18 23:35:38 +00002067def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002068 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002069 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002070 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002071 bits<4> Rd;
2072 bits<4> Rn;
2073 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002074 let Inst{27-20} = 0b01111000;
2075 let Inst{15-12} = 0b1111;
2076 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002077 let Inst{19-16} = Rd;
2078 let Inst{11-8} = Rm;
2079 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002080}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002081def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002082 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002083 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002084 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002085 bits<4> Rd;
2086 bits<4> Rn;
2087 bits<4> Rm;
2088 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002089 let Inst{27-20} = 0b01111000;
2090 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002091 let Inst{19-16} = Rd;
2092 let Inst{15-12} = Ra;
2093 let Inst{11-8} = Rm;
2094 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002095}
2096
2097// Signed/Unsigned saturate -- for disassembly only
2098
Jim Grosbach70987fb2010-10-18 23:35:38 +00002099def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2100 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002101 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002102 bits<4> Rd;
2103 bits<5> sat_imm;
2104 bits<4> Rn;
2105 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002106 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002107 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002108 let Inst{20-16} = sat_imm;
2109 let Inst{15-12} = Rd;
2110 let Inst{11-7} = sh{7-3};
2111 let Inst{6} = sh{0};
2112 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002113}
2114
Jim Grosbach70987fb2010-10-18 23:35:38 +00002115def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2116 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002117 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002118 bits<4> Rd;
2119 bits<4> sat_imm;
2120 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002121 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002122 let Inst{11-4} = 0b11110011;
2123 let Inst{15-12} = Rd;
2124 let Inst{19-16} = sat_imm;
2125 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002126}
2127
Jim Grosbach70987fb2010-10-18 23:35:38 +00002128def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2129 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002130 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002131 bits<4> Rd;
2132 bits<5> sat_imm;
2133 bits<4> Rn;
2134 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002135 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002136 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002137 let Inst{15-12} = Rd;
2138 let Inst{11-7} = sh{7-3};
2139 let Inst{6} = sh{0};
2140 let Inst{20-16} = sat_imm;
2141 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002142}
2143
Jim Grosbach70987fb2010-10-18 23:35:38 +00002144def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2145 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002146 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002147 bits<4> Rd;
2148 bits<4> sat_imm;
2149 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002150 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002151 let Inst{11-4} = 0b11110011;
2152 let Inst{15-12} = Rd;
2153 let Inst{19-16} = sat_imm;
2154 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002155}
Evan Chenga8e29892007-01-19 07:51:42 +00002156
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002157def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2158def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002159
Evan Chenga8e29892007-01-19 07:51:42 +00002160//===----------------------------------------------------------------------===//
2161// Bitwise Instructions.
2162//
2163
Jim Grosbach26421962008-10-14 20:36:24 +00002164defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002165 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002166 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002167defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002168 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002169 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002170defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002171 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002172 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002173defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002174 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002175 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002176
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002177def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002178 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00002179 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002180 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
2181 Requires<[IsARM, HasV6T2]> {
2182 let Inst{27-21} = 0b0111110;
2183 let Inst{6-0} = 0b0011111;
2184}
2185
Johnny Chenb2503c02010-02-17 06:31:48 +00002186// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002187def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002188 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002189 "bfi", "\t$dst, $val, $imm", "$src = $dst",
2190 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
2191 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002192 Requires<[IsARM, HasV6T2]> {
2193 let Inst{27-21} = 0b0111110;
2194 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2195}
2196
Evan Cheng5d42c562010-09-29 00:49:25 +00002197def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00002198 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00002199 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002200 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00002201 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002202}
Evan Chengedda31c2008-11-05 18:35:52 +00002203def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002204 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002205 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
2206 let Inst{25} = 0;
2207}
Evan Chengb3379fb2009-02-05 08:42:55 +00002208let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002209def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002210 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00002211 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
2212 let Inst{25} = 1;
2213}
Evan Chenga8e29892007-01-19 07:51:42 +00002214
2215def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2216 (BICri GPR:$src, so_imm_not:$imm)>;
2217
2218//===----------------------------------------------------------------------===//
2219// Multiply Instructions.
2220//
2221
Evan Cheng8de898a2009-06-26 00:19:44 +00002222let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00002223def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002224 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00002225 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002226
Evan Chengfbc9d412008-11-06 01:21:28 +00002227def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002228 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00002229 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002230
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002231def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002232 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002233 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
2234 Requires<[IsARM, HasV6T2]>;
2235
Evan Chenga8e29892007-01-19 07:51:42 +00002236// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002237let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002238let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00002239def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002240 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002241 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002242
Evan Chengfbc9d412008-11-06 01:21:28 +00002243def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002244 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002245 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002246}
Evan Chenga8e29892007-01-19 07:51:42 +00002247
2248// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00002249def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002250 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002251 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002252
Evan Chengfbc9d412008-11-06 01:21:28 +00002253def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002254 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002255 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002256
Evan Chengfbc9d412008-11-06 01:21:28 +00002257def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002258 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002259 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002260 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002261} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002262
2263// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002264def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002265 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002266 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002267 Requires<[IsARM, HasV6]> {
2268 let Inst{7-4} = 0b0001;
2269 let Inst{15-12} = 0b1111;
2270}
Evan Cheng13ab0202007-07-10 18:08:01 +00002271
Johnny Chen2ec5e492010-02-22 21:50:40 +00002272def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2273 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2274 [/* For disassembly only; pattern left blank */]>,
2275 Requires<[IsARM, HasV6]> {
2276 let Inst{7-4} = 0b0011; // R = 1
2277 let Inst{15-12} = 0b1111;
2278}
2279
Evan Chengfbc9d412008-11-06 01:21:28 +00002280def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002281 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002282 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002283 Requires<[IsARM, HasV6]> {
2284 let Inst{7-4} = 0b0001;
2285}
Evan Chenga8e29892007-01-19 07:51:42 +00002286
Johnny Chen2ec5e492010-02-22 21:50:40 +00002287def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2288 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2289 [/* For disassembly only; pattern left blank */]>,
2290 Requires<[IsARM, HasV6]> {
2291 let Inst{7-4} = 0b0011; // R = 1
2292}
Evan Chenga8e29892007-01-19 07:51:42 +00002293
Evan Chengfbc9d412008-11-06 01:21:28 +00002294def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002295 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002296 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002297 Requires<[IsARM, HasV6]> {
2298 let Inst{7-4} = 0b1101;
2299}
Evan Chenga8e29892007-01-19 07:51:42 +00002300
Johnny Chen2ec5e492010-02-22 21:50:40 +00002301def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2302 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2303 [/* For disassembly only; pattern left blank */]>,
2304 Requires<[IsARM, HasV6]> {
2305 let Inst{7-4} = 0b1111; // R = 1
2306}
2307
Raul Herbster37fb5b12007-08-30 23:25:47 +00002308multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002309 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002310 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002311 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2312 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002313 Requires<[IsARM, HasV5TE]> {
2314 let Inst{5} = 0;
2315 let Inst{6} = 0;
2316 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002317
Evan Chengeb4f52e2008-11-06 03:35:07 +00002318 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002319 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002320 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002321 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002322 Requires<[IsARM, HasV5TE]> {
2323 let Inst{5} = 0;
2324 let Inst{6} = 1;
2325 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002326
Evan Chengeb4f52e2008-11-06 03:35:07 +00002327 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002328 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002329 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002330 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002331 Requires<[IsARM, HasV5TE]> {
2332 let Inst{5} = 1;
2333 let Inst{6} = 0;
2334 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002335
Evan Chengeb4f52e2008-11-06 03:35:07 +00002336 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002337 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002338 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2339 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002340 Requires<[IsARM, HasV5TE]> {
2341 let Inst{5} = 1;
2342 let Inst{6} = 1;
2343 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002344
Evan Chengeb4f52e2008-11-06 03:35:07 +00002345 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002346 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002347 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002348 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002349 Requires<[IsARM, HasV5TE]> {
2350 let Inst{5} = 1;
2351 let Inst{6} = 0;
2352 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002353
Evan Chengeb4f52e2008-11-06 03:35:07 +00002354 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002355 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002356 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002357 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002358 Requires<[IsARM, HasV5TE]> {
2359 let Inst{5} = 1;
2360 let Inst{6} = 1;
2361 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002362}
2363
Raul Herbster37fb5b12007-08-30 23:25:47 +00002364
2365multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002366 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002367 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002368 [(set GPR:$dst, (add GPR:$acc,
2369 (opnode (sext_inreg GPR:$a, i16),
2370 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002371 Requires<[IsARM, HasV5TE]> {
2372 let Inst{5} = 0;
2373 let Inst{6} = 0;
2374 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002375
Evan Chengeb4f52e2008-11-06 03:35:07 +00002376 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002377 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002378 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002379 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002380 Requires<[IsARM, HasV5TE]> {
2381 let Inst{5} = 0;
2382 let Inst{6} = 1;
2383 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002384
Evan Chengeb4f52e2008-11-06 03:35:07 +00002385 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002386 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002387 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002388 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002389 Requires<[IsARM, HasV5TE]> {
2390 let Inst{5} = 1;
2391 let Inst{6} = 0;
2392 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002393
Evan Chengeb4f52e2008-11-06 03:35:07 +00002394 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002395 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2396 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2397 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002398 Requires<[IsARM, HasV5TE]> {
2399 let Inst{5} = 1;
2400 let Inst{6} = 1;
2401 }
Evan Chenga8e29892007-01-19 07:51:42 +00002402
Evan Chengeb4f52e2008-11-06 03:35:07 +00002403 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002404 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002405 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002406 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002407 Requires<[IsARM, HasV5TE]> {
2408 let Inst{5} = 0;
2409 let Inst{6} = 0;
2410 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002411
Evan Chengeb4f52e2008-11-06 03:35:07 +00002412 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002413 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002414 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002415 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002416 Requires<[IsARM, HasV5TE]> {
2417 let Inst{5} = 0;
2418 let Inst{6} = 1;
2419 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002420}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002421
Raul Herbster37fb5b12007-08-30 23:25:47 +00002422defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2423defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002424
Johnny Chen83498e52010-02-12 21:59:23 +00002425// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2426def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2427 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2428 [/* For disassembly only; pattern left blank */]>,
2429 Requires<[IsARM, HasV5TE]> {
2430 let Inst{5} = 0;
2431 let Inst{6} = 0;
2432}
2433
2434def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2435 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2436 [/* For disassembly only; pattern left blank */]>,
2437 Requires<[IsARM, HasV5TE]> {
2438 let Inst{5} = 0;
2439 let Inst{6} = 1;
2440}
2441
2442def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2443 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2444 [/* For disassembly only; pattern left blank */]>,
2445 Requires<[IsARM, HasV5TE]> {
2446 let Inst{5} = 1;
2447 let Inst{6} = 0;
2448}
2449
2450def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2451 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2452 [/* For disassembly only; pattern left blank */]>,
2453 Requires<[IsARM, HasV5TE]> {
2454 let Inst{5} = 1;
2455 let Inst{6} = 1;
2456}
2457
Johnny Chen667d1272010-02-22 18:50:54 +00002458// Helper class for AI_smld -- for disassembly only
2459class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2460 InstrItinClass itin, string opc, string asm>
2461 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2462 let Inst{4} = 1;
2463 let Inst{5} = swap;
2464 let Inst{6} = sub;
2465 let Inst{7} = 0;
2466 let Inst{21-20} = 0b00;
2467 let Inst{22} = long;
2468 let Inst{27-23} = 0b01110;
2469}
2470
2471multiclass AI_smld<bit sub, string opc> {
2472
2473 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2474 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2475
2476 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2477 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2478
2479 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2480 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2481
2482 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2483 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2484
2485}
2486
2487defm SMLA : AI_smld<0, "smla">;
2488defm SMLS : AI_smld<1, "smls">;
2489
Johnny Chen2ec5e492010-02-22 21:50:40 +00002490multiclass AI_sdml<bit sub, string opc> {
2491
2492 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2493 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2494 let Inst{15-12} = 0b1111;
2495 }
2496
2497 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2498 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2499 let Inst{15-12} = 0b1111;
2500 }
2501
2502}
2503
2504defm SMUA : AI_sdml<0, "smua">;
2505defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002506
Evan Chenga8e29892007-01-19 07:51:42 +00002507//===----------------------------------------------------------------------===//
2508// Misc. Arithmetic Instructions.
2509//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002510
David Goodwin5d598aa2009-08-19 18:00:44 +00002511def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002512 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002513 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2514 let Inst{7-4} = 0b0001;
2515 let Inst{11-8} = 0b1111;
2516 let Inst{19-16} = 0b1111;
2517}
Rafael Espindola199dd672006-10-17 13:13:23 +00002518
Jim Grosbach3482c802010-01-18 19:58:49 +00002519def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002520 "rbit", "\t$dst, $src",
2521 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2522 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002523 let Inst{7-4} = 0b0011;
2524 let Inst{11-8} = 0b1111;
2525 let Inst{19-16} = 0b1111;
2526}
2527
David Goodwin5d598aa2009-08-19 18:00:44 +00002528def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002529 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002530 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2531 let Inst{7-4} = 0b0011;
2532 let Inst{11-8} = 0b1111;
2533 let Inst{19-16} = 0b1111;
2534}
Rafael Espindola199dd672006-10-17 13:13:23 +00002535
David Goodwin5d598aa2009-08-19 18:00:44 +00002536def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002537 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002538 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002539 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2540 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2541 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2542 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002543 Requires<[IsARM, HasV6]> {
2544 let Inst{7-4} = 0b1011;
2545 let Inst{11-8} = 0b1111;
2546 let Inst{19-16} = 0b1111;
2547}
Rafael Espindola27185192006-09-29 21:20:16 +00002548
David Goodwin5d598aa2009-08-19 18:00:44 +00002549def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002550 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002551 [(set GPR:$dst,
2552 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002553 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2554 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002555 Requires<[IsARM, HasV6]> {
2556 let Inst{7-4} = 0b1011;
2557 let Inst{11-8} = 0b1111;
2558 let Inst{19-16} = 0b1111;
2559}
Rafael Espindola27185192006-09-29 21:20:16 +00002560
Bob Wilsonf955f292010-08-17 17:23:19 +00002561def lsl_shift_imm : SDNodeXForm<imm, [{
2562 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2563 return CurDAG->getTargetConstant(Sh, MVT::i32);
2564}]>;
2565
2566def lsl_amt : PatLeaf<(i32 imm), [{
2567 return (N->getZExtValue() < 32);
2568}], lsl_shift_imm>;
2569
Evan Cheng8b59db32008-11-07 01:41:35 +00002570def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002571 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2572 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002573 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002574 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002575 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002576 Requires<[IsARM, HasV6]> {
2577 let Inst{6-4} = 0b001;
2578}
Rafael Espindola27185192006-09-29 21:20:16 +00002579
Evan Chenga8e29892007-01-19 07:51:42 +00002580// Alternate cases for PKHBT where identities eliminate some nodes.
2581def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2582 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002583def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2584 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002585
Bob Wilsonf955f292010-08-17 17:23:19 +00002586def asr_shift_imm : SDNodeXForm<imm, [{
2587 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2588 return CurDAG->getTargetConstant(Sh, MVT::i32);
2589}]>;
2590
2591def asr_amt : PatLeaf<(i32 imm), [{
2592 return (N->getZExtValue() <= 32);
2593}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002594
Bob Wilsondc66eda2010-08-16 22:26:55 +00002595// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2596// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002597def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002598 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002599 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002600 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002601 (and (sra GPR:$src2, asr_amt:$sh),
2602 0xFFFF)))]>,
2603 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002604 let Inst{6-4} = 0b101;
2605}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002606
Evan Chenga8e29892007-01-19 07:51:42 +00002607// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2608// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002609def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002610 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002611def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002612 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2613 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002614
Evan Chenga8e29892007-01-19 07:51:42 +00002615//===----------------------------------------------------------------------===//
2616// Comparison Instructions...
2617//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002618
Jim Grosbach26421962008-10-14 20:36:24 +00002619defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002620 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002621 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002622
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002623// FIXME: We have to be careful when using the CMN instruction and comparison
2624// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002625// results:
2626//
2627// rsbs r1, r1, 0
2628// cmp r0, r1
2629// mov r0, #0
2630// it ls
2631// mov r0, #1
2632//
2633// and:
2634//
2635// cmn r0, r1
2636// mov r0, #0
2637// it ls
2638// mov r0, #1
2639//
2640// However, the CMN gives the *opposite* result when r1 is 0. This is because
2641// the carry flag is set in the CMP case but not in the CMN case. In short, the
2642// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2643// value of r0 and the carry bit (because the "carry bit" parameter to
2644// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2645// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2646// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2647// parameter to AddWithCarry is defined as 0).
2648//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002649// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002650//
2651// x = 0
2652// ~x = 0xFFFF FFFF
2653// ~x + 1 = 0x1 0000 0000
2654// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2655//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002656// Therefore, we should disable CMN when comparing against zero, until we can
2657// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2658// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002659//
2660// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2661//
2662// This is related to <rdar://problem/7569620>.
2663//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002664//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2665// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002666
Evan Chenga8e29892007-01-19 07:51:42 +00002667// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002668defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002669 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002670 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002671defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002672 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002673 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002674
David Goodwinc0309b42009-06-29 15:33:01 +00002675defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002676 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002677 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2678defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002679 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002680 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002681
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002682//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2683// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002684
David Goodwinc0309b42009-06-29 15:33:01 +00002685def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002686 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002687
Evan Cheng218977b2010-07-13 19:27:42 +00002688// Pseudo i64 compares for some floating point compares.
2689let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2690 Defs = [CPSR] in {
2691def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002692 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002693 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002694 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2695
2696def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002697 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002698 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2699} // usesCustomInserter
2700
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002701
Evan Chenga8e29892007-01-19 07:51:42 +00002702// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002703// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002704// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002705// FIXME: These should all be pseudo-instructions that get expanded to
2706// the normal MOV instructions. That would fix the dependency on
2707// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002708let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002709def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2710 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2711 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2712 RegConstraint<"$false = $Rd">, UnaryDP {
2713 bits<4> Rd;
2714 bits<4> Rm;
2715
2716 let Inst{11-4} = 0b00000000;
2717 let Inst{25} = 0;
2718 let Inst{3-0} = Rm;
2719 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002720 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002721 let Inst{25} = 0;
2722}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002723
Evan Chengd87293c2008-11-06 08:47:38 +00002724def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002725 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002726 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002727 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002728 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002729 let Inst{25} = 0;
2730}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002731
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002732def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2733 DPFrm, IIC_iMOVi,
2734 "movw", "\t$dst, $src",
2735 []>,
2736 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2737 UnaryDP {
2738 let Inst{20} = 0;
2739 let Inst{25} = 1;
2740}
2741
Evan Chengd87293c2008-11-06 08:47:38 +00002742def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002743 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002744 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002745 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002746 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002747 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002748}
Owen Andersonf523e472010-09-23 23:45:25 +00002749} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002750
Jim Grosbach3728e962009-12-10 00:11:09 +00002751//===----------------------------------------------------------------------===//
2752// Atomic operations intrinsics
2753//
2754
2755// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002756let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002757def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002758 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002759 let Inst{31-4} = 0xf57ff05;
2760 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002761 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002762 let Inst{3-0} = 0b1111;
2763}
Jim Grosbach3728e962009-12-10 00:11:09 +00002764
Johnny Chen7def14f2010-08-11 23:35:12 +00002765def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002766 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002767 let Inst{31-4} = 0xf57ff04;
2768 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002769 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002770 let Inst{3-0} = 0b1111;
2771}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002772
Johnny Chen7def14f2010-08-11 23:35:12 +00002773def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002774 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002775 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002776 Requires<[IsARM, HasV6]> {
2777 // FIXME: add support for options other than a full system DMB
2778 // FIXME: add encoding
2779}
2780
Johnny Chen7def14f2010-08-11 23:35:12 +00002781def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002782 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002783 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002784 Requires<[IsARM, HasV6]> {
2785 // FIXME: add support for options other than a full system DSB
2786 // FIXME: add encoding
2787}
Jim Grosbach3728e962009-12-10 00:11:09 +00002788}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002789
Johnny Chen1adc40c2010-08-12 20:46:17 +00002790// Memory Barrier Operations Variants -- for disassembly only
2791
2792def memb_opt : Operand<i32> {
2793 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002794}
2795
Johnny Chen1adc40c2010-08-12 20:46:17 +00002796class AMBI<bits<4> op7_4, string opc>
2797 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2798 [/* For disassembly only; pattern left blank */]>,
2799 Requires<[IsARM, HasDB]> {
2800 let Inst{31-8} = 0xf57ff0;
2801 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002802}
2803
2804// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002805def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002806
2807// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002808def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002809
2810// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002811def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2812 Requires<[IsARM, HasDB]> {
2813 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002814 let Inst{3-0} = 0b1111;
2815}
2816
Jim Grosbach66869102009-12-11 18:52:41 +00002817let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002818 let Uses = [CPSR] in {
2819 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002820 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002821 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2822 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002823 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002824 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2825 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002826 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002827 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2828 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002829 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002830 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2831 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002832 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002833 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2834 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002835 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002836 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2837 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002838 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002839 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2840 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002841 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002842 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2843 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002844 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002845 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2846 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002847 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002848 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2849 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002850 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002851 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2852 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002853 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002854 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2855 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002856 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002857 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2858 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002859 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002860 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2861 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002862 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002863 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2864 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002865 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002866 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2867 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002868 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002869 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2870 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002871 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002872 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2873
2874 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002875 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002876 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2877 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002878 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002879 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2880 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002881 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002882 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2883
Jim Grosbache801dc42009-12-12 01:40:06 +00002884 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002885 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002886 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2887 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002888 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002889 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2890 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002891 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002892 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2893}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002894}
2895
2896let mayLoad = 1 in {
2897def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2898 "ldrexb", "\t$dest, [$ptr]",
2899 []>;
2900def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2901 "ldrexh", "\t$dest, [$ptr]",
2902 []>;
2903def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2904 "ldrex", "\t$dest, [$ptr]",
2905 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002906def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002907 NoItinerary,
2908 "ldrexd", "\t$dest, $dest2, [$ptr]",
2909 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002910}
2911
Jim Grosbach587b0722009-12-16 19:44:06 +00002912let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002913def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002914 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002915 "strexb", "\t$success, $src, [$ptr]",
2916 []>;
2917def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2918 NoItinerary,
2919 "strexh", "\t$success, $src, [$ptr]",
2920 []>;
2921def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002922 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002923 "strex", "\t$success, $src, [$ptr]",
2924 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002925def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002926 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2927 NoItinerary,
2928 "strexd", "\t$success, $src, $src2, [$ptr]",
2929 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002930}
2931
Johnny Chenb9436272010-02-17 22:37:58 +00002932// Clear-Exclusive is for disassembly only.
2933def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2934 [/* For disassembly only; pattern left blank */]>,
2935 Requires<[IsARM, HasV7]> {
2936 let Inst{31-20} = 0xf57;
2937 let Inst{7-4} = 0b0001;
2938}
2939
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002940// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2941let mayLoad = 1 in {
2942def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2943 "swp", "\t$dst, $src, [$ptr]",
2944 [/* For disassembly only; pattern left blank */]> {
2945 let Inst{27-23} = 0b00010;
2946 let Inst{22} = 0; // B = 0
2947 let Inst{21-20} = 0b00;
2948 let Inst{7-4} = 0b1001;
2949}
2950
2951def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2952 "swpb", "\t$dst, $src, [$ptr]",
2953 [/* For disassembly only; pattern left blank */]> {
2954 let Inst{27-23} = 0b00010;
2955 let Inst{22} = 1; // B = 1
2956 let Inst{21-20} = 0b00;
2957 let Inst{7-4} = 0b1001;
2958}
2959}
2960
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002961//===----------------------------------------------------------------------===//
2962// TLS Instructions
2963//
2964
2965// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002966let isCall = 1,
2967 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002968 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002969 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002970 [(set R0, ARMthread_pointer)]>;
2971}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002972
Evan Chenga8e29892007-01-19 07:51:42 +00002973//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002974// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002975// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002976// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002977// Since by its nature we may be coming from some other function to get
2978// here, and we're using the stack frame for the containing function to
2979// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002980// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002981// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002982// except for our own input by listing the relevant registers in Defs. By
2983// doing so, we also cause the prologue/epilogue code to actively preserve
2984// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002985// A constant value is passed in $val, and we use the location as a scratch.
2986let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002987 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2988 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002989 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002990 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002991 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002992 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002993 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002994 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2995 Requires<[IsARM, HasVFP2]>;
2996}
2997
2998let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002999 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3000 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003001 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3002 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003003 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003004 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3005 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003006}
3007
Jim Grosbach5eb19512010-05-22 01:06:18 +00003008// FIXME: Non-Darwin version(s)
3009let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3010 Defs = [ R7, LR, SP ] in {
3011def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3012 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003013 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003014 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3015 Requires<[IsARM, IsDarwin]>;
3016}
3017
Jim Grosbache4ad3872010-10-19 23:27:08 +00003018// eh.sjlj.dispatchsetup pseudo-instruction.
3019// This pseudo is usef for ARM, Thumb1 and Thumb2. Any differences are
3020// handled when the pseudo is expanded (which happens before any passes
3021// that need the instruction size).
3022let isBarrier = 1, hasSideEffects = 1 in
3023def Int_eh_sjlj_dispatchsetup :
3024 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3025 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3026 Requires<[IsDarwin]>;
3027
Jim Grosbach0e0da732009-05-12 23:59:14 +00003028//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003029// Non-Instruction Patterns
3030//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003031
Evan Chenga8e29892007-01-19 07:51:42 +00003032// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003033
Evan Chenga8e29892007-01-19 07:51:42 +00003034// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003035// FIXME: Expand this in ARMExpandPseudoInsts.
3036// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003037let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00003038def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00003039 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00003040 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00003041 [(set GPR:$dst, so_imm2part:$src)]>,
3042 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003043
Evan Chenga8e29892007-01-19 07:51:42 +00003044def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003045 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3046 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003047def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003048 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3049 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003050def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3051 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3052 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003053def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3054 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3055 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003056
Evan Cheng5adb66a2009-09-28 09:14:39 +00003057// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003058// This is a single pseudo instruction, the benefit is that it can be remat'd
3059// as a single unit instead of having to handle reg inputs.
3060// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003061let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003062def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3063 [(set GPR:$dst, (i32 imm:$src))]>,
3064 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003065
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003066// ConstantPool, GlobalAddress, and JumpTable
3067def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3068 Requires<[IsARM, DontUseMovt]>;
3069def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3070def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3071 Requires<[IsARM, UseMovt]>;
3072def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3073 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3074
Evan Chenga8e29892007-01-19 07:51:42 +00003075// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003076
Dale Johannesen51e28e62010-06-03 21:09:53 +00003077// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003078def : ARMPat<(ARMtcret tcGPR:$dst),
3079 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003080
3081def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3082 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3083
3084def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3085 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3086
Dale Johannesen38d5f042010-06-15 22:24:08 +00003087def : ARMPat<(ARMtcret tcGPR:$dst),
3088 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003089
3090def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3091 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3092
3093def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3094 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003095
Evan Chenga8e29892007-01-19 07:51:42 +00003096// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003097def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003098 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003099def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003100 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003101
Evan Chenga8e29892007-01-19 07:51:42 +00003102// zextload i1 -> zextload i8
3103def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003104
Evan Chenga8e29892007-01-19 07:51:42 +00003105// extload -> zextload
3106def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
3107def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
3108def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003109
Evan Cheng83b5cf02008-11-05 23:22:34 +00003110def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3111def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3112
Evan Cheng34b12d22007-01-19 20:27:35 +00003113// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003114def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3115 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003116 (SMULBB GPR:$a, GPR:$b)>;
3117def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3118 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003119def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3120 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003121 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003122def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003123 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003124def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3125 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003126 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003127def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003128 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003129def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3130 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003131 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003132def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003133 (SMULWB GPR:$a, GPR:$b)>;
3134
3135def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003136 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3137 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003138 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3139def : ARMV5TEPat<(add GPR:$acc,
3140 (mul sext_16_node:$a, sext_16_node:$b)),
3141 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3142def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003143 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3144 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003145 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3146def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003147 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003148 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3149def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003150 (mul (sra GPR:$a, (i32 16)),
3151 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003152 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3153def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003154 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003155 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3156def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003157 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3158 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003159 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3160def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003161 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003162 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3163
Evan Chenga8e29892007-01-19 07:51:42 +00003164//===----------------------------------------------------------------------===//
3165// Thumb Support
3166//
3167
3168include "ARMInstrThumb.td"
3169
3170//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003171// Thumb2 Support
3172//
3173
3174include "ARMInstrThumb2.td"
3175
3176//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003177// Floating Point Support
3178//
3179
3180include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003181
3182//===----------------------------------------------------------------------===//
3183// Advanced SIMD (NEON) Support
3184//
3185
3186include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003187
3188//===----------------------------------------------------------------------===//
3189// Coprocessor Instructions. For disassembly only.
3190//
3191
3192def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3193 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3194 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3195 [/* For disassembly only; pattern left blank */]> {
3196 let Inst{4} = 0;
3197}
3198
3199def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3200 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3201 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3202 [/* For disassembly only; pattern left blank */]> {
3203 let Inst{31-28} = 0b1111;
3204 let Inst{4} = 0;
3205}
3206
Johnny Chen64dfb782010-02-16 20:04:27 +00003207class ACI<dag oops, dag iops, string opc, string asm>
3208 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3209 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3210 let Inst{27-25} = 0b110;
3211}
3212
3213multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3214
3215 def _OFFSET : ACI<(outs),
3216 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3217 opc, "\tp$cop, cr$CRd, $addr"> {
3218 let Inst{31-28} = op31_28;
3219 let Inst{24} = 1; // P = 1
3220 let Inst{21} = 0; // W = 0
3221 let Inst{22} = 0; // D = 0
3222 let Inst{20} = load;
3223 }
3224
3225 def _PRE : ACI<(outs),
3226 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3227 opc, "\tp$cop, cr$CRd, $addr!"> {
3228 let Inst{31-28} = op31_28;
3229 let Inst{24} = 1; // P = 1
3230 let Inst{21} = 1; // W = 1
3231 let Inst{22} = 0; // D = 0
3232 let Inst{20} = load;
3233 }
3234
3235 def _POST : ACI<(outs),
3236 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3237 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3238 let Inst{31-28} = op31_28;
3239 let Inst{24} = 0; // P = 0
3240 let Inst{21} = 1; // W = 1
3241 let Inst{22} = 0; // D = 0
3242 let Inst{20} = load;
3243 }
3244
3245 def _OPTION : ACI<(outs),
3246 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3247 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3248 let Inst{31-28} = op31_28;
3249 let Inst{24} = 0; // P = 0
3250 let Inst{23} = 1; // U = 1
3251 let Inst{21} = 0; // W = 0
3252 let Inst{22} = 0; // D = 0
3253 let Inst{20} = load;
3254 }
3255
3256 def L_OFFSET : ACI<(outs),
3257 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003258 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003259 let Inst{31-28} = op31_28;
3260 let Inst{24} = 1; // P = 1
3261 let Inst{21} = 0; // W = 0
3262 let Inst{22} = 1; // D = 1
3263 let Inst{20} = load;
3264 }
3265
3266 def L_PRE : ACI<(outs),
3267 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003268 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003269 let Inst{31-28} = op31_28;
3270 let Inst{24} = 1; // P = 1
3271 let Inst{21} = 1; // W = 1
3272 let Inst{22} = 1; // D = 1
3273 let Inst{20} = load;
3274 }
3275
3276 def L_POST : ACI<(outs),
3277 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003278 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003279 let Inst{31-28} = op31_28;
3280 let Inst{24} = 0; // P = 0
3281 let Inst{21} = 1; // W = 1
3282 let Inst{22} = 1; // D = 1
3283 let Inst{20} = load;
3284 }
3285
3286 def L_OPTION : ACI<(outs),
3287 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003288 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003289 let Inst{31-28} = op31_28;
3290 let Inst{24} = 0; // P = 0
3291 let Inst{23} = 1; // U = 1
3292 let Inst{21} = 0; // W = 0
3293 let Inst{22} = 1; // D = 1
3294 let Inst{20} = load;
3295 }
3296}
3297
3298defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3299defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3300defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3301defm STC2 : LdStCop<0b1111, 0, "stc2">;
3302
Johnny Chen906d57f2010-02-12 01:44:23 +00003303def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3304 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3305 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3306 [/* For disassembly only; pattern left blank */]> {
3307 let Inst{20} = 0;
3308 let Inst{4} = 1;
3309}
3310
3311def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3312 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3313 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3314 [/* For disassembly only; pattern left blank */]> {
3315 let Inst{31-28} = 0b1111;
3316 let Inst{20} = 0;
3317 let Inst{4} = 1;
3318}
3319
3320def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3321 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3322 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3323 [/* For disassembly only; pattern left blank */]> {
3324 let Inst{20} = 1;
3325 let Inst{4} = 1;
3326}
3327
3328def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3329 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3330 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3331 [/* For disassembly only; pattern left blank */]> {
3332 let Inst{31-28} = 0b1111;
3333 let Inst{20} = 1;
3334 let Inst{4} = 1;
3335}
3336
3337def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3338 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3339 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3340 [/* For disassembly only; pattern left blank */]> {
3341 let Inst{23-20} = 0b0100;
3342}
3343
3344def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3345 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3346 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3347 [/* For disassembly only; pattern left blank */]> {
3348 let Inst{31-28} = 0b1111;
3349 let Inst{23-20} = 0b0100;
3350}
3351
3352def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3353 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3354 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3355 [/* For disassembly only; pattern left blank */]> {
3356 let Inst{23-20} = 0b0101;
3357}
3358
3359def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3360 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3361 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3362 [/* For disassembly only; pattern left blank */]> {
3363 let Inst{31-28} = 0b1111;
3364 let Inst{23-20} = 0b0101;
3365}
3366
Johnny Chenb98e1602010-02-12 18:55:33 +00003367//===----------------------------------------------------------------------===//
3368// Move between special register and ARM core register -- for disassembly only
3369//
3370
3371def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3372 [/* For disassembly only; pattern left blank */]> {
3373 let Inst{23-20} = 0b0000;
3374 let Inst{7-4} = 0b0000;
3375}
3376
3377def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3378 [/* For disassembly only; pattern left blank */]> {
3379 let Inst{23-20} = 0b0100;
3380 let Inst{7-4} = 0b0000;
3381}
3382
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003383def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3384 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003385 [/* For disassembly only; pattern left blank */]> {
3386 let Inst{23-20} = 0b0010;
3387 let Inst{7-4} = 0b0000;
3388}
3389
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003390def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3391 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003392 [/* For disassembly only; pattern left blank */]> {
3393 let Inst{23-20} = 0b0010;
3394 let Inst{7-4} = 0b0000;
3395}
3396
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003397def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3398 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003399 [/* For disassembly only; pattern left blank */]> {
3400 let Inst{23-20} = 0b0110;
3401 let Inst{7-4} = 0b0000;
3402}
3403
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003404def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3405 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003406 [/* For disassembly only; pattern left blank */]> {
3407 let Inst{23-20} = 0b0110;
3408 let Inst{7-4} = 0b0000;
3409}