blob: 71e36d2b993e61ac13e0e026c779d1d33f5d9707 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070040#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070041#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010042#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020043#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020044#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010045#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070046#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020047#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010048#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070049
Linus Torvalds1da177e2005-04-16 15:20:36 -070050/* General customization:
51 */
52
53#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
54
55#define DRIVER_NAME "i915"
56#define DRIVER_DESC "Intel Graphics"
Daniel Vetterc2813542014-08-22 22:39:37 +020057#define DRIVER_DATE "20140822"
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Jesse Barnes317c35d2008-08-25 15:11:06 -070059enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020060 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070061 PIPE_A = 0,
62 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020064 _PIPE_EDP,
65 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070066};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070068
Paulo Zanonia5c961d2012-10-24 15:59:34 -020069enum transcoder {
70 TRANSCODER_A = 0,
71 TRANSCODER_B,
72 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020073 TRANSCODER_EDP,
74 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020075};
76#define transcoder_name(t) ((t) + 'A')
77
Jesse Barnes80824002009-09-10 15:28:06 -070078enum plane {
79 PLANE_A = 0,
80 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080081 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070082};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080083#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080084
Damien Lespiaud615a162014-03-03 17:31:48 +000085#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030086
Eugeni Dodonov2b139522012-03-29 12:32:22 -030087enum port {
88 PORT_A = 0,
89 PORT_B,
90 PORT_C,
91 PORT_D,
92 PORT_E,
93 I915_MAX_PORTS
94};
95#define port_name(p) ((p) + 'A')
96
Chon Ming Leea09cadd2014-04-09 13:28:14 +030097#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +080098
99enum dpio_channel {
100 DPIO_CH0,
101 DPIO_CH1
102};
103
104enum dpio_phy {
105 DPIO_PHY0,
106 DPIO_PHY1
107};
108
Paulo Zanonib97186f2013-05-03 12:15:36 -0300109enum intel_display_power_domain {
110 POWER_DOMAIN_PIPE_A,
111 POWER_DOMAIN_PIPE_B,
112 POWER_DOMAIN_PIPE_C,
113 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
114 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
115 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
116 POWER_DOMAIN_TRANSCODER_A,
117 POWER_DOMAIN_TRANSCODER_B,
118 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300119 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200120 POWER_DOMAIN_PORT_DDI_A_2_LANES,
121 POWER_DOMAIN_PORT_DDI_A_4_LANES,
122 POWER_DOMAIN_PORT_DDI_B_2_LANES,
123 POWER_DOMAIN_PORT_DDI_B_4_LANES,
124 POWER_DOMAIN_PORT_DDI_C_2_LANES,
125 POWER_DOMAIN_PORT_DDI_C_4_LANES,
126 POWER_DOMAIN_PORT_DDI_D_2_LANES,
127 POWER_DOMAIN_PORT_DDI_D_4_LANES,
128 POWER_DOMAIN_PORT_DSI,
129 POWER_DOMAIN_PORT_CRT,
130 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300131 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200132 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300133 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300134 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300135
136 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300137};
138
139#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
140#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
141 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300142#define POWER_DOMAIN_TRANSCODER(tran) \
143 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
144 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300145
Egbert Eich1d843f92013-02-25 12:06:49 -0500146enum hpd_pin {
147 HPD_NONE = 0,
148 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
149 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
150 HPD_CRT,
151 HPD_SDVO_B,
152 HPD_SDVO_C,
153 HPD_PORT_B,
154 HPD_PORT_C,
155 HPD_PORT_D,
156 HPD_NUM_PINS
157};
158
Chris Wilson2a2d5482012-12-03 11:49:06 +0000159#define I915_GEM_GPU_DOMAINS \
160 (I915_GEM_DOMAIN_RENDER | \
161 I915_GEM_DOMAIN_SAMPLER | \
162 I915_GEM_DOMAIN_COMMAND | \
163 I915_GEM_DOMAIN_INSTRUCTION | \
164 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700165
Damien Lespiau055e3932014-08-18 13:49:10 +0100166#define for_each_pipe(__dev_priv, __p) \
167 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000168#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169
Damien Lespiaud79b8142014-05-13 23:32:23 +0100170#define for_each_crtc(dev, crtc) \
171 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
172
Damien Lespiaud063ae42014-05-13 23:32:21 +0100173#define for_each_intel_crtc(dev, intel_crtc) \
174 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
175
Damien Lespiaub2784e12014-08-05 11:29:37 +0100176#define for_each_intel_encoder(dev, intel_encoder) \
177 list_for_each_entry(intel_encoder, \
178 &(dev)->mode_config.encoder_list, \
179 base.head)
180
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200181#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
182 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
183 if ((intel_encoder)->base.crtc == (__crtc))
184
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800185#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
186 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
187 if ((intel_connector)->base.encoder == (__encoder))
188
Borun Fub04c5bd2014-07-12 10:02:27 +0530189#define for_each_power_domain(domain, mask) \
190 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
191 if ((1 << (domain)) & (mask))
192
Daniel Vettere7b903d2013-06-05 13:34:14 +0200193struct drm_i915_private;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100194struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200195
Daniel Vettere2b78262013-06-07 23:10:03 +0200196enum intel_dpll_id {
197 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
198 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300199 DPLL_ID_PCH_PLL_A = 0,
200 DPLL_ID_PCH_PLL_B = 1,
201 DPLL_ID_WRPLL1 = 0,
202 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200203};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100204#define I915_NUM_PLLS 2
205
Daniel Vetter53589012013-06-05 13:34:16 +0200206struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100207 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200208 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200209 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200210 uint32_t fp0;
211 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100212
213 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300214 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200215};
216
Daniel Vetter46edb022013-06-05 13:34:12 +0200217struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 int refcount; /* count of number of CRTCs sharing this PLL */
219 int active; /* count of number of active CRTCs (i.e. DPMS on) */
220 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200221 const char *name;
222 /* should match the index in the dev_priv->shared_dplls array */
223 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200224 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300225 /* The mode_set hook is optional and should be used together with the
226 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200227 void (*mode_set)(struct drm_i915_private *dev_priv,
228 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200229 void (*enable)(struct drm_i915_private *dev_priv,
230 struct intel_shared_dpll *pll);
231 void (*disable)(struct drm_i915_private *dev_priv,
232 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200233 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
234 struct intel_shared_dpll *pll,
235 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100238/* Used by dp and fdi links */
239struct intel_link_m_n {
240 uint32_t tu;
241 uint32_t gmch_m;
242 uint32_t gmch_n;
243 uint32_t link_m;
244 uint32_t link_n;
245};
246
247void intel_link_compute_m_n(int bpp, int nlanes,
248 int pixel_clock, int link_clock,
249 struct intel_link_m_n *m_n);
250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251/* Interface history:
252 *
253 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100254 * 1.2: Add Power Management
255 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100256 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000257 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000258 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
259 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 */
261#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000262#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263#define DRIVER_PATCHLEVEL 0
264
Chris Wilson23bc5982010-09-29 16:10:57 +0100265#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100266#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700267
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700268struct opregion_header;
269struct opregion_acpi;
270struct opregion_swsci;
271struct opregion_asle;
272
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100273struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700274 struct opregion_header __iomem *header;
275 struct opregion_acpi __iomem *acpi;
276 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300277 u32 swsci_gbda_sub_functions;
278 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700279 struct opregion_asle __iomem *asle;
280 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000281 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200282 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100283};
Chris Wilson44834a62010-08-19 16:09:23 +0100284#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100285
Chris Wilson6ef3d422010-08-04 20:26:07 +0100286struct intel_overlay;
287struct intel_overlay_error_state;
288
Dave Airlie7c1c2872008-11-28 14:22:24 +1000289struct drm_i915_master_private {
290 drm_local_map_t *sarea;
291 struct _drm_i915_sarea *sarea_priv;
292};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800293#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300294#define I915_MAX_NUM_FENCES 32
295/* 32 fences + sign bit for FENCE_REG_NONE */
296#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800297
298struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200299 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000300 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100301 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800302};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000303
yakui_zhao9b9d1722009-05-31 17:17:17 +0800304struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100305 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800306 u8 dvo_port;
307 u8 slave_addr;
308 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100309 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400310 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800311};
312
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000313struct intel_display_error_state;
314
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700315struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200316 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800317 struct timeval time;
318
Mika Kuoppalacb383002014-02-25 17:11:25 +0200319 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200320 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200321 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200322
Ben Widawsky585b0282014-01-30 00:19:37 -0800323 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700324 u32 eir;
325 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700326 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700327 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700328 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000329 u32 derrmr;
330 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800331 u32 error; /* gen6+ */
332 u32 err_int; /* gen7 */
333 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800334 u32 gac_eco;
335 u32 gam_ecochk;
336 u32 gab_ctl;
337 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800338 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800339 u64 fence[I915_MAX_NUM_FENCES];
340 struct intel_overlay_error_state *overlay;
341 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700342 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800343
Chris Wilson52d39a22012-02-15 11:25:37 +0000344 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000345 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800346 /* Software tracked state */
347 bool waiting;
348 int hangcheck_score;
349 enum intel_ring_hangcheck_action hangcheck_action;
350 int num_requests;
351
352 /* our own tracking of ring head and tail */
353 u32 cpu_ring_head;
354 u32 cpu_ring_tail;
355
356 u32 semaphore_seqno[I915_NUM_RINGS - 1];
357
358 /* Register state */
359 u32 tail;
360 u32 head;
361 u32 ctl;
362 u32 hws;
363 u32 ipeir;
364 u32 ipehr;
365 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800366 u32 bbstate;
367 u32 instpm;
368 u32 instps;
369 u32 seqno;
370 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000371 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800372 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700373 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800374 u32 rc_psmi; /* sleep state */
375 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
376
Chris Wilson52d39a22012-02-15 11:25:37 +0000377 struct drm_i915_error_object {
378 int page_count;
379 u32 gtt_offset;
380 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200381 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800382
Chris Wilson52d39a22012-02-15 11:25:37 +0000383 struct drm_i915_error_request {
384 long jiffies;
385 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000386 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000387 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800388
389 struct {
390 u32 gfx_mode;
391 union {
392 u64 pdp[4];
393 u32 pp_dir_base;
394 };
395 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200396
397 pid_t pid;
398 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000399 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100400
Chris Wilson9df30792010-02-18 10:24:56 +0000401 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000402 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000403 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100404 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000405 u32 gtt_offset;
406 u32 read_domains;
407 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200408 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000409 s32 pinned:2;
410 u32 tiling:2;
411 u32 dirty:1;
412 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100413 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100414 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100415 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700416 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800417
Ben Widawsky95f53012013-07-31 17:00:15 -0700418 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100419 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700420};
421
Jani Nikula7bd688c2013-11-08 16:48:56 +0200422struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100423struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800424struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100425struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200426struct intel_limit;
427struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100428
Jesse Barnese70236a2009-09-21 10:42:27 -0700429struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400430 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200431 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700432 void (*disable_fbc)(struct drm_device *dev);
433 int (*get_display_clock_speed)(struct drm_device *dev);
434 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200435 /**
436 * find_dpll() - Find the best values for the PLL
437 * @limit: limits for the PLL
438 * @crtc: current CRTC
439 * @target: target frequency in kHz
440 * @refclk: reference clock frequency in kHz
441 * @match_clock: if provided, @best_clock P divider must
442 * match the P divider from @match_clock
443 * used for LVDS downclocking
444 * @best_clock: best PLL values found
445 *
446 * Returns true on success, false on failure.
447 */
448 bool (*find_dpll)(const struct intel_limit *limit,
449 struct drm_crtc *crtc,
450 int target, int refclk,
451 struct dpll *match_clock,
452 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300453 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300454 void (*update_sprite_wm)(struct drm_plane *plane,
455 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200456 uint32_t sprite_width, uint32_t sprite_height,
457 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200458 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100459 /* Returns the active state of the crtc, and if the crtc is active,
460 * fills out the pipe-config with the hw state. */
461 bool (*get_pipe_config)(struct intel_crtc *,
462 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800463 void (*get_plane_config)(struct intel_crtc *,
464 struct intel_plane_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700465 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700466 int x, int y,
467 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200468 void (*crtc_enable)(struct drm_crtc *crtc);
469 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100470 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800471 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300472 struct drm_crtc *crtc,
473 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700474 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700475 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700476 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
477 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700478 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100479 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700480 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200481 void (*update_primary_plane)(struct drm_crtc *crtc,
482 struct drm_framebuffer *fb,
483 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100484 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700485 /* clock updates for mode set */
486 /* cursor updates */
487 /* render clock increase/decrease */
488 /* display clock increase/decrease */
489 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200490
491 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200492 uint32_t (*get_backlight)(struct intel_connector *connector);
493 void (*set_backlight)(struct intel_connector *connector,
494 uint32_t level);
495 void (*disable_backlight)(struct intel_connector *connector);
496 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700497};
498
Chris Wilson907b28c2013-07-19 20:36:52 +0100499struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530500 void (*force_wake_get)(struct drm_i915_private *dev_priv,
501 int fw_engine);
502 void (*force_wake_put)(struct drm_i915_private *dev_priv,
503 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700504
505 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
506 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
507 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
508 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
509
510 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
511 uint8_t val, bool trace);
512 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
513 uint16_t val, bool trace);
514 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
515 uint32_t val, bool trace);
516 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
517 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300518};
519
Chris Wilson907b28c2013-07-19 20:36:52 +0100520struct intel_uncore {
521 spinlock_t lock; /** lock is also taken in irq contexts. */
522
523 struct intel_uncore_funcs funcs;
524
525 unsigned fifo_count;
526 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100527
Deepak S940aece2013-11-23 14:55:43 +0530528 unsigned fw_rendercount;
529 unsigned fw_mediacount;
530
Chris Wilson82326442014-03-05 12:00:39 +0000531 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100532};
533
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100534#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
535 func(is_mobile) sep \
536 func(is_i85x) sep \
537 func(is_i915g) sep \
538 func(is_i945gm) sep \
539 func(is_g33) sep \
540 func(need_gfx_hws) sep \
541 func(is_g4x) sep \
542 func(is_pineview) sep \
543 func(is_broadwater) sep \
544 func(is_crestline) sep \
545 func(is_ivybridge) sep \
546 func(is_valleyview) sep \
547 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700548 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100549 func(has_fbc) sep \
550 func(has_pipe_cxsr) sep \
551 func(has_hotplug) sep \
552 func(cursor_needs_physical) sep \
553 func(has_overlay) sep \
554 func(overlay_needs_physical) sep \
555 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100556 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100557 func(has_ddi) sep \
558 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200559
Damien Lespiaua587f772013-04-22 18:40:38 +0100560#define DEFINE_FLAG(name) u8 name:1
561#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200562
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500563struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200564 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100565 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700566 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000567 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000568 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700569 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100570 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200571 /* Register offsets for the various display pipes and transcoders */
572 int pipe_offsets[I915_MAX_TRANSCODERS];
573 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200574 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300575 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500576};
577
Damien Lespiaua587f772013-04-22 18:40:38 +0100578#undef DEFINE_FLAG
579#undef SEP_SEMICOLON
580
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800581enum i915_cache_level {
582 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100583 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
584 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
585 caches, eg sampler/render caches, and the
586 large Last-Level-Cache. LLC is coherent with
587 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100588 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800589};
590
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300591struct i915_ctx_hang_stats {
592 /* This context had batch pending when hang was declared */
593 unsigned batch_pending;
594
595 /* This context had batch active when hang was declared */
596 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300597
598 /* Time when this context was last blamed for a GPU reset */
599 unsigned long guilty_ts;
600
601 /* This context is banned to submit more work */
602 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300603};
Ben Widawsky40521052012-06-04 14:42:43 -0700604
605/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100606#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100607/**
608 * struct intel_context - as the name implies, represents a context.
609 * @ref: reference count.
610 * @user_handle: userspace tracking identity for this context.
611 * @remap_slice: l3 row remapping information.
612 * @file_priv: filp associated with this context (NULL for global default
613 * context).
614 * @hang_stats: information about the role of this context in possible GPU
615 * hangs.
616 * @vm: virtual memory space used by this context.
617 * @legacy_hw_ctx: render context backing object and whether it is correctly
618 * initialized (legacy ring submission mechanism only).
619 * @link: link in the global list of contexts.
620 *
621 * Contexts are memory images used by the hardware to store copies of their
622 * internal state.
623 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100624struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300625 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100626 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700627 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700628 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300629 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200630 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700631
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100632 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100633 struct {
634 struct drm_i915_gem_object *rcs_state;
635 bool initialized;
636 } legacy_hw_ctx;
637
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100638 /* Execlists */
639 struct {
640 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100641 struct intel_ringbuffer *ringbuf;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100642 } engine[I915_NUM_RINGS];
643
Ben Widawskya33afea2013-09-17 21:12:45 -0700644 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700645};
646
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700647struct i915_fbc {
648 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700649 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700650 unsigned int fb_id;
651 enum plane plane;
652 int y;
653
Ben Widawskyc4213882014-06-19 12:06:10 -0700654 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700655 struct drm_mm_node *compressed_llb;
656
Rodrigo Vivida46f932014-08-01 02:04:45 -0700657 bool false_color;
658
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700659 struct intel_fbc_work {
660 struct delayed_work work;
661 struct drm_crtc *crtc;
662 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700663 } *fbc_work;
664
Chris Wilson29ebf902013-07-27 17:23:55 +0100665 enum no_fbc_reason {
666 FBC_OK, /* FBC is enabled */
667 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700668 FBC_NO_OUTPUT, /* no outputs enabled to compress */
669 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
670 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
671 FBC_MODE_TOO_LARGE, /* mode too large for compression */
672 FBC_BAD_PLANE, /* fbc not supported on plane */
673 FBC_NOT_TILED, /* buffer not tiled */
674 FBC_MULTIPLE_PIPES, /* more than one pipe active */
675 FBC_MODULE_PARAM,
676 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
677 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800678};
679
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530680struct i915_drrs {
681 struct intel_connector *connector;
682};
683
Daniel Vetter2807cf62014-07-11 10:30:11 -0700684struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300685struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700686 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300687 bool sink_support;
688 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700689 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700690 bool active;
691 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700692 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300693};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700694
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800695enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300696 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800697 PCH_IBX, /* Ibexpeak PCH */
698 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300699 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700700 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800701};
702
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200703enum intel_sbi_destination {
704 SBI_ICLK,
705 SBI_MPHY,
706};
707
Jesse Barnesb690e962010-07-19 13:53:12 -0700708#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700709#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100710#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000711#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700712
Dave Airlie8be48d92010-03-30 05:34:14 +0000713struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100714struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000715
Daniel Vetterc2b91522012-02-14 22:37:19 +0100716struct intel_gmbus {
717 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000718 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100719 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100720 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100721 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100722 struct drm_i915_private *dev_priv;
723};
724
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100725struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000726 u8 saveLBB;
727 u32 saveDSPACNTR;
728 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000729 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000730 u32 savePIPEACONF;
731 u32 savePIPEBCONF;
732 u32 savePIPEASRC;
733 u32 savePIPEBSRC;
734 u32 saveFPA0;
735 u32 saveFPA1;
736 u32 saveDPLL_A;
737 u32 saveDPLL_A_MD;
738 u32 saveHTOTAL_A;
739 u32 saveHBLANK_A;
740 u32 saveHSYNC_A;
741 u32 saveVTOTAL_A;
742 u32 saveVBLANK_A;
743 u32 saveVSYNC_A;
744 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000745 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800746 u32 saveTRANS_HTOTAL_A;
747 u32 saveTRANS_HBLANK_A;
748 u32 saveTRANS_HSYNC_A;
749 u32 saveTRANS_VTOTAL_A;
750 u32 saveTRANS_VBLANK_A;
751 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000752 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000753 u32 saveDSPASTRIDE;
754 u32 saveDSPASIZE;
755 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700756 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000757 u32 saveDSPASURF;
758 u32 saveDSPATILEOFF;
759 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700760 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000761 u32 saveBLC_PWM_CTL;
762 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200763 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800764 u32 saveBLC_CPU_PWM_CTL;
765 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000766 u32 saveFPB0;
767 u32 saveFPB1;
768 u32 saveDPLL_B;
769 u32 saveDPLL_B_MD;
770 u32 saveHTOTAL_B;
771 u32 saveHBLANK_B;
772 u32 saveHSYNC_B;
773 u32 saveVTOTAL_B;
774 u32 saveVBLANK_B;
775 u32 saveVSYNC_B;
776 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000777 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800778 u32 saveTRANS_HTOTAL_B;
779 u32 saveTRANS_HBLANK_B;
780 u32 saveTRANS_HSYNC_B;
781 u32 saveTRANS_VTOTAL_B;
782 u32 saveTRANS_VBLANK_B;
783 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000784 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000785 u32 saveDSPBSTRIDE;
786 u32 saveDSPBSIZE;
787 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700788 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000789 u32 saveDSPBSURF;
790 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700791 u32 saveVGA0;
792 u32 saveVGA1;
793 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000794 u32 saveVGACNTRL;
795 u32 saveADPA;
796 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700797 u32 savePP_ON_DELAYS;
798 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000799 u32 saveDVOA;
800 u32 saveDVOB;
801 u32 saveDVOC;
802 u32 savePP_ON;
803 u32 savePP_OFF;
804 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700805 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000806 u32 savePFIT_CONTROL;
807 u32 save_palette_a[256];
808 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000809 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000810 u32 saveIER;
811 u32 saveIIR;
812 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800813 u32 saveDEIER;
814 u32 saveDEIMR;
815 u32 saveGTIER;
816 u32 saveGTIMR;
817 u32 saveFDI_RXA_IMR;
818 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800819 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800820 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000821 u32 saveSWF0[16];
822 u32 saveSWF1[16];
823 u32 saveSWF2[3];
824 u8 saveMSR;
825 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800826 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000827 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000828 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000829 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000830 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200831 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000832 u32 saveCURACNTR;
833 u32 saveCURAPOS;
834 u32 saveCURABASE;
835 u32 saveCURBCNTR;
836 u32 saveCURBPOS;
837 u32 saveCURBBASE;
838 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839 u32 saveDP_B;
840 u32 saveDP_C;
841 u32 saveDP_D;
842 u32 savePIPEA_GMCH_DATA_M;
843 u32 savePIPEB_GMCH_DATA_M;
844 u32 savePIPEA_GMCH_DATA_N;
845 u32 savePIPEB_GMCH_DATA_N;
846 u32 savePIPEA_DP_LINK_M;
847 u32 savePIPEB_DP_LINK_M;
848 u32 savePIPEA_DP_LINK_N;
849 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800850 u32 saveFDI_RXA_CTL;
851 u32 saveFDI_TXA_CTL;
852 u32 saveFDI_RXB_CTL;
853 u32 saveFDI_TXB_CTL;
854 u32 savePFA_CTL_1;
855 u32 savePFB_CTL_1;
856 u32 savePFA_WIN_SZ;
857 u32 savePFB_WIN_SZ;
858 u32 savePFA_WIN_POS;
859 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000860 u32 savePCH_DREF_CONTROL;
861 u32 saveDISP_ARB_CTL;
862 u32 savePIPEA_DATA_M1;
863 u32 savePIPEA_DATA_N1;
864 u32 savePIPEA_LINK_M1;
865 u32 savePIPEA_LINK_N1;
866 u32 savePIPEB_DATA_M1;
867 u32 savePIPEB_DATA_N1;
868 u32 savePIPEB_LINK_M1;
869 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000870 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400871 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100872};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100873
Imre Deakddeea5b2014-05-05 15:19:56 +0300874struct vlv_s0ix_state {
875 /* GAM */
876 u32 wr_watermark;
877 u32 gfx_prio_ctrl;
878 u32 arb_mode;
879 u32 gfx_pend_tlb0;
880 u32 gfx_pend_tlb1;
881 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
882 u32 media_max_req_count;
883 u32 gfx_max_req_count;
884 u32 render_hwsp;
885 u32 ecochk;
886 u32 bsd_hwsp;
887 u32 blt_hwsp;
888 u32 tlb_rd_addr;
889
890 /* MBC */
891 u32 g3dctl;
892 u32 gsckgctl;
893 u32 mbctl;
894
895 /* GCP */
896 u32 ucgctl1;
897 u32 ucgctl3;
898 u32 rcgctl1;
899 u32 rcgctl2;
900 u32 rstctl;
901 u32 misccpctl;
902
903 /* GPM */
904 u32 gfxpause;
905 u32 rpdeuhwtc;
906 u32 rpdeuc;
907 u32 ecobus;
908 u32 pwrdwnupctl;
909 u32 rp_down_timeout;
910 u32 rp_deucsw;
911 u32 rcubmabdtmr;
912 u32 rcedata;
913 u32 spare2gh;
914
915 /* Display 1 CZ domain */
916 u32 gt_imr;
917 u32 gt_ier;
918 u32 pm_imr;
919 u32 pm_ier;
920 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
921
922 /* GT SA CZ domain */
923 u32 tilectl;
924 u32 gt_fifoctl;
925 u32 gtlc_wake_ctrl;
926 u32 gtlc_survive;
927 u32 pmwgicz;
928
929 /* Display 2 CZ domain */
930 u32 gu_ctl0;
931 u32 gu_ctl1;
932 u32 clock_gate_dis2;
933};
934
Chris Wilsonbf225f22014-07-10 20:31:18 +0100935struct intel_rps_ei {
936 u32 cz_clock;
937 u32 render_c0;
938 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400939};
940
Daniel Vetterc85aa882012-11-02 19:55:03 +0100941struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200942 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100943 struct work_struct work;
944 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200945
Ben Widawskyb39fb292014-03-19 18:31:11 -0700946 /* Frequencies are stored in potentially platform dependent multiples.
947 * In other words, *_freq needs to be multiplied by X to be interesting.
948 * Soft limits are those which are used for the dynamic reclocking done
949 * by the driver (raise frequencies under heavy loads, and lower for
950 * lighter loads). Hard limits are those imposed by the hardware.
951 *
952 * A distinction is made for overclocking, which is never enabled by
953 * default, and is considered to be above the hard limit if it's
954 * possible at all.
955 */
956 u8 cur_freq; /* Current frequency (cached, may not == HW) */
957 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
958 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
959 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
960 u8 min_freq; /* AKA RPn. Minimum frequency */
961 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
962 u8 rp1_freq; /* "less than" RP0 power/freqency */
963 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +0530964 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700965
Deepak S31685c22014-07-03 17:33:01 -0400966 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700967
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100968 int last_adj;
969 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
970
Chris Wilsonc0951f02013-10-10 21:58:50 +0100971 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700972 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700973
Chris Wilsonbf225f22014-07-10 20:31:18 +0100974 /* manual wa residency calculations */
975 struct intel_rps_ei up_ei, down_ei;
976
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700977 /*
978 * Protects RPS/RC6 register access and PCU communication.
979 * Must be taken after struct_mutex if nested.
980 */
981 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100982};
983
Daniel Vetter1a240d42012-11-29 22:18:51 +0100984/* defined intel_pm.c */
985extern spinlock_t mchdev_lock;
986
Daniel Vetterc85aa882012-11-02 19:55:03 +0100987struct intel_ilk_power_mgmt {
988 u8 cur_delay;
989 u8 min_delay;
990 u8 max_delay;
991 u8 fmax;
992 u8 fstart;
993
994 u64 last_count1;
995 unsigned long last_time1;
996 unsigned long chipset_power;
997 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000998 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100999 unsigned long gfx_power;
1000 u8 corr;
1001
1002 int c_m;
1003 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001004
1005 struct drm_i915_gem_object *pwrctx;
1006 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001007};
1008
Imre Deakc6cb5822014-03-04 19:22:55 +02001009struct drm_i915_private;
1010struct i915_power_well;
1011
1012struct i915_power_well_ops {
1013 /*
1014 * Synchronize the well's hw state to match the current sw state, for
1015 * example enable/disable it based on the current refcount. Called
1016 * during driver init and resume time, possibly after first calling
1017 * the enable/disable handlers.
1018 */
1019 void (*sync_hw)(struct drm_i915_private *dev_priv,
1020 struct i915_power_well *power_well);
1021 /*
1022 * Enable the well and resources that depend on it (for example
1023 * interrupts located on the well). Called after the 0->1 refcount
1024 * transition.
1025 */
1026 void (*enable)(struct drm_i915_private *dev_priv,
1027 struct i915_power_well *power_well);
1028 /*
1029 * Disable the well and resources that depend on it. Called after
1030 * the 1->0 refcount transition.
1031 */
1032 void (*disable)(struct drm_i915_private *dev_priv,
1033 struct i915_power_well *power_well);
1034 /* Returns the hw enabled state. */
1035 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1036 struct i915_power_well *power_well);
1037};
1038
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001039/* Power well structure for haswell */
1040struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001041 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001042 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001043 /* power well enable/disable usage count */
1044 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001045 /* cached hw enabled state */
1046 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001047 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001048 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001049 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001050};
1051
Imre Deak83c00f552013-10-25 17:36:47 +03001052struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001053 /*
1054 * Power wells needed for initialization at driver init and suspend
1055 * time are on. They are kept on until after the first modeset.
1056 */
1057 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001058 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001059 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001060
Imre Deak83c00f552013-10-25 17:36:47 +03001061 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001062 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001063 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001064};
1065
Daniel Vetter231f42a2012-11-02 19:55:05 +01001066struct i915_dri1_state {
1067 unsigned allow_batchbuffer : 1;
1068 u32 __iomem *gfx_hws_cpu_addr;
1069
1070 unsigned int cpp;
1071 int back_offset;
1072 int front_offset;
1073 int current_page;
1074 int page_flipping;
1075
1076 uint32_t counter;
1077};
1078
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001079struct i915_ums_state {
1080 /**
1081 * Flag if the X Server, and thus DRM, is not currently in
1082 * control of the device.
1083 *
1084 * This is set between LeaveVT and EnterVT. It needs to be
1085 * replaced with a semaphore. It also needs to be
1086 * transitioned away from for kernel modesetting.
1087 */
1088 int mm_suspended;
1089};
1090
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001091#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001092struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001093 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001094 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001095 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001096};
1097
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001098struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001099 /** Memory allocator for GTT stolen memory */
1100 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001101 /** List of all objects in gtt_space. Used to restore gtt
1102 * mappings on resume */
1103 struct list_head bound_list;
1104 /**
1105 * List of objects which are not bound to the GTT (thus
1106 * are idle and not used by the GPU) but still have
1107 * (presumably uncached) pages still attached.
1108 */
1109 struct list_head unbound_list;
1110
1111 /** Usable portion of the GTT for GEM */
1112 unsigned long stolen_base; /* limited to low memory (32-bit) */
1113
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001114 /** PPGTT used for aliasing the PPGTT with the GTT */
1115 struct i915_hw_ppgtt *aliasing_ppgtt;
1116
Chris Wilson2cfcd322014-05-20 08:28:43 +01001117 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001118 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001119 bool shrinker_no_lock_stealing;
1120
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001121 /** LRU list of objects with fence regs on them. */
1122 struct list_head fence_list;
1123
1124 /**
1125 * We leave the user IRQ off as much as possible,
1126 * but this means that requests will finish and never
1127 * be retired once the system goes idle. Set a timer to
1128 * fire periodically while the ring is running. When it
1129 * fires, go retire requests.
1130 */
1131 struct delayed_work retire_work;
1132
1133 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001134 * When we detect an idle GPU, we want to turn on
1135 * powersaving features. So once we see that there
1136 * are no more requests outstanding and no more
1137 * arrive within a small period of time, we fire
1138 * off the idle_work.
1139 */
1140 struct delayed_work idle_work;
1141
1142 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001143 * Are we in a non-interruptible section of code like
1144 * modesetting?
1145 */
1146 bool interruptible;
1147
Chris Wilsonf62a0072014-02-21 17:55:39 +00001148 /**
1149 * Is the GPU currently considered idle, or busy executing userspace
1150 * requests? Whilst idle, we attempt to power down the hardware and
1151 * display clocks. In order to reduce the effect on performance, there
1152 * is a slight delay before we do so.
1153 */
1154 bool busy;
1155
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001156 /* the indicator for dispatch video commands on two BSD rings */
1157 int bsd_ring_dispatch_index;
1158
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001159 /** Bit 6 swizzling required for X tiling */
1160 uint32_t bit_6_swizzle_x;
1161 /** Bit 6 swizzling required for Y tiling */
1162 uint32_t bit_6_swizzle_y;
1163
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001164 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001165 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001166 size_t object_memory;
1167 u32 object_count;
1168};
1169
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001170struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001171 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001172 unsigned bytes;
1173 unsigned size;
1174 int err;
1175 u8 *buf;
1176 loff_t start;
1177 loff_t pos;
1178};
1179
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001180struct i915_error_state_file_priv {
1181 struct drm_device *dev;
1182 struct drm_i915_error_state *error;
1183};
1184
Daniel Vetter99584db2012-11-14 17:14:04 +01001185struct i915_gpu_error {
1186 /* For hangcheck timer */
1187#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1188#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001189 /* Hang gpu twice in this window and your context gets banned */
1190#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1191
Daniel Vetter99584db2012-11-14 17:14:04 +01001192 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001193
1194 /* For reset and error_state handling. */
1195 spinlock_t lock;
1196 /* Protected by the above dev->gpu_error.lock. */
1197 struct drm_i915_error_state *first_error;
1198 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001199
Chris Wilson094f9a52013-09-25 17:34:55 +01001200
1201 unsigned long missed_irq_rings;
1202
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001203 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001204 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001205 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001206 * This is a counter which gets incremented when reset is triggered,
1207 * and again when reset has been handled. So odd values (lowest bit set)
1208 * means that reset is in progress and even values that
1209 * (reset_counter >> 1):th reset was successfully completed.
1210 *
1211 * If reset is not completed succesfully, the I915_WEDGE bit is
1212 * set meaning that hardware is terminally sour and there is no
1213 * recovery. All waiters on the reset_queue will be woken when
1214 * that happens.
1215 *
1216 * This counter is used by the wait_seqno code to notice that reset
1217 * event happened and it needs to restart the entire ioctl (since most
1218 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001219 *
1220 * This is important for lock-free wait paths, where no contended lock
1221 * naturally enforces the correct ordering between the bail-out of the
1222 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001223 */
1224 atomic_t reset_counter;
1225
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001226#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001227#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001228
1229 /**
1230 * Waitqueue to signal when the reset has completed. Used by clients
1231 * that wait for dev_priv->mm.wedged to settle.
1232 */
1233 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001234
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001235 /* Userspace knobs for gpu hang simulation;
1236 * combines both a ring mask, and extra flags
1237 */
1238 u32 stop_rings;
1239#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1240#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001241
1242 /* For missed irq/seqno simulation. */
1243 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001244
1245 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1246 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001247};
1248
Zhang Ruib8efb172013-02-05 15:41:53 +08001249enum modeset_restore {
1250 MODESET_ON_LID_OPEN,
1251 MODESET_DONE,
1252 MODESET_SUSPENDED,
1253};
1254
Paulo Zanoni6acab152013-09-12 17:06:24 -03001255struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001256 /*
1257 * This is an index in the HDMI/DVI DDI buffer translation table.
1258 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1259 * populate this field.
1260 */
1261#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001262 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001263
1264 uint8_t supports_dvi:1;
1265 uint8_t supports_hdmi:1;
1266 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001267};
1268
Pradeep Bhat83a72802014-03-28 10:14:57 +05301269enum drrs_support_type {
1270 DRRS_NOT_SUPPORTED = 0,
1271 STATIC_DRRS_SUPPORT = 1,
1272 SEAMLESS_DRRS_SUPPORT = 2
1273};
1274
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001275struct intel_vbt_data {
1276 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1277 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1278
1279 /* Feature bits */
1280 unsigned int int_tv_support:1;
1281 unsigned int lvds_dither:1;
1282 unsigned int lvds_vbt:1;
1283 unsigned int int_crt_support:1;
1284 unsigned int lvds_use_ssc:1;
1285 unsigned int display_clock_mode:1;
1286 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301287 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001288 int lvds_ssc_freq;
1289 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1290
Pradeep Bhat83a72802014-03-28 10:14:57 +05301291 enum drrs_support_type drrs_type;
1292
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001293 /* eDP */
1294 int edp_rate;
1295 int edp_lanes;
1296 int edp_preemphasis;
1297 int edp_vswing;
1298 bool edp_initialized;
1299 bool edp_support;
1300 int edp_bpp;
1301 struct edp_power_seq edp_pps;
1302
Jani Nikulaf00076d2013-12-14 20:38:29 -02001303 struct {
1304 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001305 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001306 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001307 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001308 } backlight;
1309
Shobhit Kumard17c5442013-08-27 15:12:25 +03001310 /* MIPI DSI */
1311 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301312 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001313 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301314 struct mipi_config *config;
1315 struct mipi_pps_data *pps;
1316 u8 seq_version;
1317 u32 size;
1318 u8 *data;
1319 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001320 } dsi;
1321
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001322 int crt_ddc_pin;
1323
1324 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001325 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001326
1327 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001328};
1329
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001330enum intel_ddb_partitioning {
1331 INTEL_DDB_PART_1_2,
1332 INTEL_DDB_PART_5_6, /* IVB+ */
1333};
1334
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001335struct intel_wm_level {
1336 bool enable;
1337 uint32_t pri_val;
1338 uint32_t spr_val;
1339 uint32_t cur_val;
1340 uint32_t fbc_val;
1341};
1342
Imre Deak820c1982013-12-17 14:46:36 +02001343struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001344 uint32_t wm_pipe[3];
1345 uint32_t wm_lp[3];
1346 uint32_t wm_lp_spr[3];
1347 uint32_t wm_linetime[3];
1348 bool enable_fbc_wm;
1349 enum intel_ddb_partitioning partitioning;
1350};
1351
Paulo Zanonic67a4702013-08-19 13:18:09 -03001352/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001353 * This struct helps tracking the state needed for runtime PM, which puts the
1354 * device in PCI D3 state. Notice that when this happens, nothing on the
1355 * graphics device works, even register access, so we don't get interrupts nor
1356 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001357 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001358 * Every piece of our code that needs to actually touch the hardware needs to
1359 * either call intel_runtime_pm_get or call intel_display_power_get with the
1360 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001361 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001362 * Our driver uses the autosuspend delay feature, which means we'll only really
1363 * suspend if we stay with zero refcount for a certain amount of time. The
1364 * default value is currently very conservative (see intel_init_runtime_pm), but
1365 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001366 *
1367 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1368 * goes back to false exactly before we reenable the IRQs. We use this variable
1369 * to check if someone is trying to enable/disable IRQs while they're supposed
1370 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001371 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001372 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001373 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001374 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001375struct i915_runtime_pm {
1376 bool suspended;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001377 bool _irqs_disabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001378};
1379
Daniel Vetter926321d2013-10-16 13:30:34 +02001380enum intel_pipe_crc_source {
1381 INTEL_PIPE_CRC_SOURCE_NONE,
1382 INTEL_PIPE_CRC_SOURCE_PLANE1,
1383 INTEL_PIPE_CRC_SOURCE_PLANE2,
1384 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001385 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001386 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1387 INTEL_PIPE_CRC_SOURCE_TV,
1388 INTEL_PIPE_CRC_SOURCE_DP_B,
1389 INTEL_PIPE_CRC_SOURCE_DP_C,
1390 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001391 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001392 INTEL_PIPE_CRC_SOURCE_MAX,
1393};
1394
Shuang He8bf1e9f2013-10-15 18:55:27 +01001395struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001396 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001397 uint32_t crc[5];
1398};
1399
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001400#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001401struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001402 spinlock_t lock;
1403 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001404 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001405 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001406 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001407 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001408};
1409
Daniel Vetterf99d7062014-06-19 16:01:59 +02001410struct i915_frontbuffer_tracking {
1411 struct mutex lock;
1412
1413 /*
1414 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1415 * scheduled flips.
1416 */
1417 unsigned busy_bits;
1418 unsigned flip_bits;
1419};
1420
Jani Nikula77fec552014-03-31 14:27:22 +03001421struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001422 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001423 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001424
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001425 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001426
1427 int relative_constants_mode;
1428
1429 void __iomem *regs;
1430
Chris Wilson907b28c2013-07-19 20:36:52 +01001431 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001432
1433 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1434
Daniel Vetter28c70f12012-12-01 13:53:45 +01001435
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001436 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1437 * controller on different i2c buses. */
1438 struct mutex gmbus_mutex;
1439
1440 /**
1441 * Base address of the gmbus and gpio block.
1442 */
1443 uint32_t gpio_mmio_base;
1444
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301445 /* MMIO base address for MIPI regs */
1446 uint32_t mipi_mmio_base;
1447
Daniel Vetter28c70f12012-12-01 13:53:45 +01001448 wait_queue_head_t gmbus_wait_queue;
1449
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001450 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001451 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001452 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001453 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001454
1455 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001456 struct resource mch_res;
1457
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001458 /* protects the irq masks */
1459 spinlock_t irq_lock;
1460
Sourab Gupta84c33a62014-06-02 16:47:17 +05301461 /* protects the mmio flip data */
1462 spinlock_t mmio_flip_lock;
1463
Imre Deakf8b79e52014-03-04 19:23:07 +02001464 bool display_irqs_enabled;
1465
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001466 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1467 struct pm_qos_request pm_qos;
1468
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001469 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001470 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001471
1472 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001473 union {
1474 u32 irq_mask;
1475 u32 de_irq_mask[I915_MAX_PIPES];
1476 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001477 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001478 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301479 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001480 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001481
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001482 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001483 struct {
1484 unsigned long hpd_last_jiffies;
1485 int hpd_cnt;
1486 enum {
1487 HPD_ENABLED = 0,
1488 HPD_DISABLED = 1,
1489 HPD_MARK_DISABLED = 2
1490 } hpd_mark;
1491 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001492 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001493 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001494
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001495 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301496 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001497 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001498 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001499
1500 /* overlay */
1501 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001502
Jani Nikula58c68772013-11-08 16:48:54 +02001503 /* backlight registers and fields in struct intel_panel */
1504 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001505
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001506 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001507 bool no_aux_handshake;
1508
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001509 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1510 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1511 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1512
1513 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001514 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001515
Daniel Vetter645416f2013-09-02 16:22:25 +02001516 /**
1517 * wq - Driver workqueue for GEM.
1518 *
1519 * NOTE: Work items scheduled here are not allowed to grab any modeset
1520 * locks, for otherwise the flushing done in the pageflip code will
1521 * result in deadlocks.
1522 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001523 struct workqueue_struct *wq;
1524
1525 /* Display functions */
1526 struct drm_i915_display_funcs display;
1527
1528 /* PCH chipset type */
1529 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001530 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001531
1532 unsigned long quirks;
1533
Zhang Ruib8efb172013-02-05 15:41:53 +08001534 enum modeset_restore modeset_restore;
1535 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001536
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001537 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001538 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001539
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001540 struct i915_gem_mm mm;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001541#if defined(CONFIG_MMU_NOTIFIER)
1542 DECLARE_HASHTABLE(mmu_notifiers, 7);
1543#endif
Daniel Vetter87813422012-05-02 11:49:32 +02001544
Daniel Vetter87813422012-05-02 11:49:32 +02001545 /* Kernel Modesetting */
1546
yakui_zhao9b9d1722009-05-31 17:17:17 +08001547 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001548
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001549 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1550 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001551 wait_queue_head_t pending_flip_queue;
1552
Daniel Vetterc4597872013-10-21 21:04:07 +02001553#ifdef CONFIG_DEBUG_FS
1554 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1555#endif
1556
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001557 int num_shared_dpll;
1558 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001559 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560
Jesse Barnes652c3932009-08-17 13:31:43 -07001561 /* Reclocking support */
1562 bool render_reclock_avail;
1563 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001564 /* indicates the reduced downclock for LVDS*/
1565 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001566
1567 struct i915_frontbuffer_tracking fb_tracking;
1568
Jesse Barnes652c3932009-08-17 13:31:43 -07001569 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001570
Zhenyu Wangc48044112009-12-17 14:48:43 +08001571 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001572
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001573 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001574
Ben Widawsky59124502013-07-04 11:02:05 -07001575 /* Cannot be determined by PCIID. You must always read a register. */
1576 size_t ellc_size;
1577
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001578 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001579 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001580
Daniel Vetter20e4d402012-08-08 23:35:39 +02001581 /* ilk-only ips/rps state. Everything in here is protected by the global
1582 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001583 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001584
Imre Deak83c00f552013-10-25 17:36:47 +03001585 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001586
Rodrigo Vivia031d702013-10-03 16:15:06 -03001587 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001588
Daniel Vetter99584db2012-11-14 17:14:04 +01001589 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001590
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001591 struct drm_i915_gem_object *vlv_pctx;
1592
Daniel Vetter4520f532013-10-09 09:18:51 +02001593#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001594 /* list of fbdev register on this device */
1595 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001596 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001597#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001598
1599 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001600 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001601
Ben Widawsky254f9652012-06-04 14:42:42 -07001602 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001603 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001604
Damien Lespiau3e683202012-12-11 18:48:29 +00001605 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001606
Daniel Vetter842f1c82014-03-10 10:01:44 +01001607 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001608 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001609 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001610
Ville Syrjälä53615a52013-08-01 16:18:50 +03001611 struct {
1612 /*
1613 * Raw watermark latency values:
1614 * in 0.1us units for WM0,
1615 * in 0.5us units for WM1+.
1616 */
1617 /* primary */
1618 uint16_t pri_latency[5];
1619 /* sprite */
1620 uint16_t spr_latency[5];
1621 /* cursor */
1622 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001623
1624 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001625 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001626 } wm;
1627
Paulo Zanoni8a187452013-12-06 20:32:13 -02001628 struct i915_runtime_pm pm;
1629
Dave Airlie13cf5502014-06-18 11:29:35 +10001630 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1631 u32 long_hpd_port_mask;
1632 u32 short_hpd_port_mask;
1633 struct work_struct dig_port_work;
1634
Dave Airlie0e32b392014-05-02 14:02:48 +10001635 /*
1636 * if we get a HPD irq from DP and a HPD irq from non-DP
1637 * the non-DP HPD could block the workqueue on a mode config
1638 * mutex getting, that userspace may have taken. However
1639 * userspace is waiting on the DP workqueue to run which is
1640 * blocked behind the non-DP one.
1641 */
1642 struct workqueue_struct *dp_wq;
1643
Daniel Vetter231f42a2012-11-02 19:55:05 +01001644 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1645 * here! */
1646 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001647 /* Old ums support infrastructure, same warning applies. */
1648 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001649
Oscar Mateoa83014d2014-07-24 17:04:21 +01001650 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1651 struct {
1652 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1653 struct intel_engine_cs *ring,
1654 struct intel_context *ctx,
1655 struct drm_i915_gem_execbuffer2 *args,
1656 struct list_head *vmas,
1657 struct drm_i915_gem_object *batch_obj,
1658 u64 exec_start, u32 flags);
1659 int (*init_rings)(struct drm_device *dev);
1660 void (*cleanup_ring)(struct intel_engine_cs *ring);
1661 void (*stop_ring)(struct intel_engine_cs *ring);
1662 } gt;
1663
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001664 /*
1665 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1666 * will be rejected. Instead look for a better place.
1667 */
Jani Nikula77fec552014-03-31 14:27:22 +03001668};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Chris Wilson2c1792a2013-08-01 18:39:55 +01001670static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1671{
1672 return dev->dev_private;
1673}
1674
Chris Wilsonb4519512012-05-11 14:29:30 +01001675/* Iterate over initialised rings */
1676#define for_each_ring(ring__, dev_priv__, i__) \
1677 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1678 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1679
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001680enum hdmi_force_audio {
1681 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1682 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1683 HDMI_AUDIO_AUTO, /* trust EDID */
1684 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1685};
1686
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001687#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001688
Chris Wilson37e680a2012-06-07 15:38:42 +01001689struct drm_i915_gem_object_ops {
1690 /* Interface between the GEM object and its backing storage.
1691 * get_pages() is called once prior to the use of the associated set
1692 * of pages before to binding them into the GTT, and put_pages() is
1693 * called after we no longer need them. As we expect there to be
1694 * associated cost with migrating pages between the backing storage
1695 * and making them available for the GPU (e.g. clflush), we may hold
1696 * onto the pages after they are no longer referenced by the GPU
1697 * in case they may be used again shortly (for example migrating the
1698 * pages to a different memory domain within the GTT). put_pages()
1699 * will therefore most likely be called when the object itself is
1700 * being released or under memory pressure (where we attempt to
1701 * reap pages for the shrinker).
1702 */
1703 int (*get_pages)(struct drm_i915_gem_object *);
1704 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001705 int (*dmabuf_export)(struct drm_i915_gem_object *);
1706 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001707};
1708
Daniel Vettera071fa02014-06-18 23:28:09 +02001709/*
1710 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1711 * considered to be the frontbuffer for the given plane interface-vise. This
1712 * doesn't mean that the hw necessarily already scans it out, but that any
1713 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1714 *
1715 * We have one bit per pipe and per scanout plane type.
1716 */
1717#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1718#define INTEL_FRONTBUFFER_BITS \
1719 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1720#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1721 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1722#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1723 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1724#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1725 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1726#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1727 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001728#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1729 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001730
Eric Anholt673a3942008-07-30 12:06:12 -07001731struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001732 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001733
Chris Wilson37e680a2012-06-07 15:38:42 +01001734 const struct drm_i915_gem_object_ops *ops;
1735
Ben Widawsky2f633152013-07-17 12:19:03 -07001736 /** List of VMAs backed by this object */
1737 struct list_head vma_list;
1738
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001739 /** Stolen memory for this object, instead of being backed by shmem. */
1740 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001741 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001742
Chris Wilson69dc4982010-10-19 10:36:51 +01001743 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001744 /** Used in execbuf to temporarily hold a ref */
1745 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001746
1747 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001748 * This is set if the object is on the active lists (has pending
1749 * rendering and so a non-zero seqno), and is not set if it i s on
1750 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001751 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001752 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001753
1754 /**
1755 * This is set if the object has been written to since last bound
1756 * to the GTT
1757 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001758 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001759
1760 /**
1761 * Fence register bits (if any) for this object. Will be set
1762 * as needed when mapped into the GTT.
1763 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001764 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001765 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001766
1767 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001768 * Advice: are the backing pages purgeable?
1769 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001770 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001771
1772 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001773 * Current tiling mode for the object.
1774 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001775 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001776 /**
1777 * Whether the tiling parameters for the currently associated fence
1778 * register have changed. Note that for the purposes of tracking
1779 * tiling changes we also treat the unfenced register, the register
1780 * slot that the object occupies whilst it executes a fenced
1781 * command (such as BLT on gen2/3), as a "fence".
1782 */
1783 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001784
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001785 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001786 * Is the object at the current location in the gtt mappable and
1787 * fenceable? Used to avoid costly recalculations.
1788 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001789 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001790
1791 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001792 * Whether the current gtt mapping needs to be mappable (and isn't just
1793 * mappable by accident). Track pin and fault separate for a more
1794 * accurate mappable working set.
1795 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001796 unsigned int fault_mappable:1;
1797 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001798 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001799
Chris Wilsoncaea7472010-11-12 13:53:37 +00001800 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301801 * Is the object to be mapped as read-only to the GPU
1802 * Only honoured if hardware has relevant pte bit
1803 */
1804 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001805 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001806
Daniel Vetter7bddb012012-02-09 17:15:47 +01001807 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001808 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001809 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001810
Daniel Vettera071fa02014-06-18 23:28:09 +02001811 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1812
Chris Wilson9da3da62012-06-01 15:20:22 +01001813 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001814 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001815
Daniel Vetter1286ff72012-05-10 15:25:09 +02001816 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001817 void *dma_buf_vmapping;
1818 int vmapping_count;
1819
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001820 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001821
Chris Wilson1c293ea2012-04-17 15:31:27 +01001822 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001823 uint32_t last_read_seqno;
1824 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001825 /** Breadcrumb of last fenced GPU access to the buffer. */
1826 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001827
Daniel Vetter778c3542010-05-13 11:49:44 +02001828 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001829 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001830
Daniel Vetter80075d42013-10-09 21:23:52 +02001831 /** References from framebuffers, locks out tiling changes. */
1832 unsigned long framebuffer_references;
1833
Eric Anholt280b7132009-03-12 16:56:27 -07001834 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001835 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001836
Jesse Barnes79e53942008-11-07 14:24:08 -08001837 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001838 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001839 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001840
1841 /** for phy allocated objects */
Chris Wilson00731152014-05-21 12:42:56 +01001842 drm_dma_handle_t *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001843
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001844 union {
1845 struct i915_gem_userptr {
1846 uintptr_t ptr;
1847 unsigned read_only :1;
1848 unsigned workers :4;
1849#define I915_GEM_USERPTR_MAX_WORKERS 15
1850
1851 struct mm_struct *mm;
1852 struct i915_mmu_object *mn;
1853 struct work_struct *work;
1854 } userptr;
1855 };
1856};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001857#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001858
Daniel Vettera071fa02014-06-18 23:28:09 +02001859void i915_gem_track_fb(struct drm_i915_gem_object *old,
1860 struct drm_i915_gem_object *new,
1861 unsigned frontbuffer_bits);
1862
Eric Anholt673a3942008-07-30 12:06:12 -07001863/**
1864 * Request queue structure.
1865 *
1866 * The request queue allows us to note sequence numbers that have been emitted
1867 * and may be associated with active buffers to be retired.
1868 *
1869 * By keeping this list, we can avoid having to do questionable
1870 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1871 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1872 */
1873struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001874 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001875 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001876
Eric Anholt673a3942008-07-30 12:06:12 -07001877 /** GEM sequence number associated with this request. */
1878 uint32_t seqno;
1879
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001880 /** Position in the ringbuffer of the start of the request */
1881 u32 head;
1882
1883 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001884 u32 tail;
1885
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001886 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001887 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001888
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001889 /** Batch buffer related to this request if any */
1890 struct drm_i915_gem_object *batch_obj;
1891
Eric Anholt673a3942008-07-30 12:06:12 -07001892 /** Time at which this request was emitted, in jiffies. */
1893 unsigned long emitted_jiffies;
1894
Eric Anholtb9624422009-06-03 07:27:35 +00001895 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001896 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001897
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001898 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001899 /** file_priv list entry for this request */
1900 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001901};
1902
1903struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001904 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001905 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001906
Eric Anholt673a3942008-07-30 12:06:12 -07001907 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001908 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001909 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001910 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001911 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001912 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001913
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001914 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001915 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001916};
1917
Brad Volkin351e3db2014-02-18 10:15:46 -08001918/*
1919 * A command that requires special handling by the command parser.
1920 */
1921struct drm_i915_cmd_descriptor {
1922 /*
1923 * Flags describing how the command parser processes the command.
1924 *
1925 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1926 * a length mask if not set
1927 * CMD_DESC_SKIP: The command is allowed but does not follow the
1928 * standard length encoding for the opcode range in
1929 * which it falls
1930 * CMD_DESC_REJECT: The command is never allowed
1931 * CMD_DESC_REGISTER: The command should be checked against the
1932 * register whitelist for the appropriate ring
1933 * CMD_DESC_MASTER: The command is allowed if the submitting process
1934 * is the DRM master
1935 */
1936 u32 flags;
1937#define CMD_DESC_FIXED (1<<0)
1938#define CMD_DESC_SKIP (1<<1)
1939#define CMD_DESC_REJECT (1<<2)
1940#define CMD_DESC_REGISTER (1<<3)
1941#define CMD_DESC_BITMASK (1<<4)
1942#define CMD_DESC_MASTER (1<<5)
1943
1944 /*
1945 * The command's unique identification bits and the bitmask to get them.
1946 * This isn't strictly the opcode field as defined in the spec and may
1947 * also include type, subtype, and/or subop fields.
1948 */
1949 struct {
1950 u32 value;
1951 u32 mask;
1952 } cmd;
1953
1954 /*
1955 * The command's length. The command is either fixed length (i.e. does
1956 * not include a length field) or has a length field mask. The flag
1957 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1958 * a length mask. All command entries in a command table must include
1959 * length information.
1960 */
1961 union {
1962 u32 fixed;
1963 u32 mask;
1964 } length;
1965
1966 /*
1967 * Describes where to find a register address in the command to check
1968 * against the ring's register whitelist. Only valid if flags has the
1969 * CMD_DESC_REGISTER bit set.
1970 */
1971 struct {
1972 u32 offset;
1973 u32 mask;
1974 } reg;
1975
1976#define MAX_CMD_DESC_BITMASKS 3
1977 /*
1978 * Describes command checks where a particular dword is masked and
1979 * compared against an expected value. If the command does not match
1980 * the expected value, the parser rejects it. Only valid if flags has
1981 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1982 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08001983 *
1984 * If the check specifies a non-zero condition_mask then the parser
1985 * only performs the check when the bits specified by condition_mask
1986 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08001987 */
1988 struct {
1989 u32 offset;
1990 u32 mask;
1991 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08001992 u32 condition_offset;
1993 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08001994 } bits[MAX_CMD_DESC_BITMASKS];
1995};
1996
1997/*
1998 * A table of commands requiring special handling by the command parser.
1999 *
2000 * Each ring has an array of tables. Each table consists of an array of command
2001 * descriptors, which must be sorted with command opcodes in ascending order.
2002 */
2003struct drm_i915_cmd_table {
2004 const struct drm_i915_cmd_descriptor *table;
2005 int count;
2006};
2007
Chris Wilsondbbe9122014-08-09 19:18:43 +01002008/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002009#define __I915__(p) ({ \
2010 struct drm_i915_private *__p; \
2011 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2012 __p = (struct drm_i915_private *)p; \
2013 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2014 __p = to_i915((struct drm_device *)p); \
2015 else \
2016 BUILD_BUG(); \
2017 __p; \
2018})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002019#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002020#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002021
Chris Wilson87f1f462014-08-09 19:18:42 +01002022#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2023#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002024#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002025#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002026#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002027#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2028#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002029#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2030#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2031#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002032#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002033#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002034#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2035#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002036#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2037#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002038#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002039#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002040#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2041 INTEL_DEVID(dev) == 0x0152 || \
2042 INTEL_DEVID(dev) == 0x015a)
2043#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2044 INTEL_DEVID(dev) == 0x0106 || \
2045 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002046#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002047#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002048#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002049#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002050#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002051#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002052 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002053#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002054 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2055 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2056 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002057#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002058 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002059#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03002060#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002061 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002062/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002063#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2064 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002065#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002066
Jesse Barnes85436692011-04-06 12:11:14 -07002067/*
2068 * The genX designation typically refers to the render engine, so render
2069 * capability related checks should use IS_GEN, while display and other checks
2070 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2071 * chips, etc.).
2072 */
Zou Nan haicae58522010-11-09 17:17:32 +08002073#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2074#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2075#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2076#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2077#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002078#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002079#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08002080
Ben Widawsky73ae4782013-10-15 10:02:57 -07002081#define RENDER_RING (1<<RCS)
2082#define BSD_RING (1<<VCS)
2083#define BLT_RING (1<<BCS)
2084#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002085#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002086#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002087#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002088#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2089#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2090#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2091#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2092 to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002093#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2094
Ben Widawsky254f9652012-06-04 14:42:42 -07002095#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002096#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes7365fb72014-05-29 14:33:21 -07002097#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6)
2098#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_GEN8(dev))
Jesse Barnes692ef702014-08-05 07:51:18 -07002099#define USES_PPGTT(dev) (i915.enable_ppgtt)
2100#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002101
Chris Wilson05394f32010-11-08 19:18:58 +00002102#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002103#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2104
Daniel Vetterb45305f2012-12-17 16:21:27 +01002105/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2106#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002107/*
2108 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2109 * even when in MSI mode. This results in spurious interrupt warnings if the
2110 * legacy irq no. is shared with another device. The kernel then disables that
2111 * interrupt source and so prevents the other device from working properly.
2112 */
2113#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2114#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002115
Zou Nan haicae58522010-11-09 17:17:32 +08002116/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2117 * rows, which changed the alignment requirements and fence programming.
2118 */
2119#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2120 IS_I915GM(dev)))
2121#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2122#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2123#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002124#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2125#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002126
2127#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2128#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002129#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002130
Ben Widawsky2a114cc2013-11-02 21:07:47 -07002131#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002132
Damien Lespiaudd93be52013-04-22 18:40:39 +01002133#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002134#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002135#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002136#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002137 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002138
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002139#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2140#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2141#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2142#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2143#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2144#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2145
Chris Wilson2c1792a2013-08-01 18:39:55 +01002146#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002147#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002148#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2149#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002150#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002151#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002152
Sonika Jindal5fafe292014-07-21 15:23:38 +05302153#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2154
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002155/* DPF == dynamic parity feature */
2156#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2157#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002158
Ben Widawskyc8735b02012-09-07 19:43:39 -07002159#define GT_FREQUENCY_MULTIPLIER 50
2160
Chris Wilson05394f32010-11-08 19:18:58 +00002161#include "i915_trace.h"
2162
Rob Clarkbaa70942013-08-02 13:27:49 -04002163extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002164extern int i915_max_ioctl;
2165
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002166extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2167extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002168extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2169extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2170
Jani Nikulad330a952014-01-21 11:24:25 +02002171/* i915_params.c */
2172struct i915_params {
2173 int modeset;
2174 int panel_ignore_lid;
2175 unsigned int powersave;
2176 int semaphores;
2177 unsigned int lvds_downclock;
2178 int lvds_channel_mode;
2179 int panel_use_ssc;
2180 int vbt_sdvo_panel_type;
2181 int enable_rc6;
2182 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002183 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002184 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002185 int enable_psr;
2186 unsigned int preliminary_hw_support;
2187 int disable_power_well;
2188 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002189 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002190 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002191 /* leave bools at the end to not create holes */
2192 bool enable_hangcheck;
2193 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002194 bool prefault_disable;
2195 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002196 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002197 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302198 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002199 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002200};
2201extern struct i915_params i915 __read_mostly;
2202
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002204void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002205extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002206extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002207extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002208extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002209extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002210extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002211 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002212extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002213 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002214extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002215#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002216extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2217 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002218#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002219extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002220 struct drm_clip_rect *box,
2221 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002222extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002223extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002224extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2225extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2226extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2227extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002228int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002229void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002230
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002232void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002233__printf(3, 4)
2234void i915_handle_error(struct drm_device *dev, bool wedged,
2235 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236
Deepak S76c3552f2014-01-30 23:08:16 +05302237void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2238 int new_delay);
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002239extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002240extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002241
2242extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002243extern void intel_uncore_early_sanitize(struct drm_device *dev,
2244 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002245extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002246extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002247extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002248extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002249
Keith Packard7c463582008-11-04 02:03:27 -08002250void
Jani Nikula50227e12014-03-31 14:27:21 +03002251i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002252 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002253
2254void
Jani Nikula50227e12014-03-31 14:27:21 +03002255i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002256 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002257
Imre Deakf8b79e52014-03-04 19:23:07 +02002258void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2259void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2260
Eric Anholt673a3942008-07-30 12:06:12 -07002261/* i915_gem.c */
2262int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2263 struct drm_file *file_priv);
2264int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2265 struct drm_file *file_priv);
2266int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2267 struct drm_file *file_priv);
2268int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2269 struct drm_file *file_priv);
2270int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2271 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002272int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2273 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002274int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2275 struct drm_file *file_priv);
2276int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2277 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002278void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2279 struct intel_engine_cs *ring);
2280void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2281 struct drm_file *file,
2282 struct intel_engine_cs *ring,
2283 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002284int i915_gem_ringbuffer_submission(struct drm_device *dev,
2285 struct drm_file *file,
2286 struct intel_engine_cs *ring,
2287 struct intel_context *ctx,
2288 struct drm_i915_gem_execbuffer2 *args,
2289 struct list_head *vmas,
2290 struct drm_i915_gem_object *batch_obj,
2291 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002292int i915_gem_execbuffer(struct drm_device *dev, void *data,
2293 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002294int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2295 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002296int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2297 struct drm_file *file_priv);
2298int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2299 struct drm_file *file_priv);
2300int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2301 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002302int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2303 struct drm_file *file);
2304int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2305 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002306int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2307 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002308int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2309 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002310int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2311 struct drm_file *file_priv);
2312int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2313 struct drm_file *file_priv);
2314int i915_gem_set_tiling(struct drm_device *dev, void *data,
2315 struct drm_file *file_priv);
2316int i915_gem_get_tiling(struct drm_device *dev, void *data,
2317 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002318int i915_gem_init_userptr(struct drm_device *dev);
2319int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2320 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002321int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2322 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002323int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2324 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002325void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002326void *i915_gem_object_alloc(struct drm_device *dev);
2327void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002328void i915_gem_object_init(struct drm_i915_gem_object *obj,
2329 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002330struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2331 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002332void i915_init_vm(struct drm_i915_private *dev_priv,
2333 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002334void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002335void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002336
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002337#define PIN_MAPPABLE 0x1
2338#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002339#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002340#define PIN_OFFSET_BIAS 0x8
2341#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002342int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002343 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002344 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002345 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002346int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002347int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002348void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002349void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002350void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002351
Brad Volkin4c914c02014-02-18 10:15:45 -08002352int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2353 int *needs_clflush);
2354
Chris Wilson37e680a2012-06-07 15:38:42 +01002355int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002356static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2357{
Imre Deak67d5a502013-02-18 19:28:02 +02002358 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002359
Imre Deak67d5a502013-02-18 19:28:02 +02002360 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002361 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002362
2363 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002364}
Chris Wilsona5570172012-09-04 21:02:54 +01002365static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2366{
2367 BUG_ON(obj->pages == NULL);
2368 obj->pages_pin_count++;
2369}
2370static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2371{
2372 BUG_ON(obj->pages_pin_count == 0);
2373 obj->pages_pin_count--;
2374}
2375
Chris Wilson54cf91d2010-11-25 18:00:26 +00002376int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002377int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002378 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002379void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002380 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002381int i915_gem_dumb_create(struct drm_file *file_priv,
2382 struct drm_device *dev,
2383 struct drm_mode_create_dumb *args);
2384int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2385 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002386/**
2387 * Returns true if seq1 is later than seq2.
2388 */
2389static inline bool
2390i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2391{
2392 return (int32_t)(seq1 - seq2) >= 0;
2393}
2394
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002395int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2396int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002397int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002398int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002399
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002400bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2401void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002402
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002403struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002404i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002405
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002406bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002407void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002408int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002409 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302410int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2411
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002412static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2413{
2414 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002415 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002416}
2417
2418static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2419{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002420 return atomic_read(&error->reset_counter) & I915_WEDGED;
2421}
2422
2423static inline u32 i915_reset_count(struct i915_gpu_error *error)
2424{
2425 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002426}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002427
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002428static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2429{
2430 return dev_priv->gpu_error.stop_rings == 0 ||
2431 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2432}
2433
2434static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2435{
2436 return dev_priv->gpu_error.stop_rings == 0 ||
2437 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2438}
2439
Chris Wilson069efc12010-09-30 16:53:18 +01002440void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002441bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002442int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002443int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002444int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002445int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002446int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002447void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002448void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002449int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002450int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002451int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002452 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002453 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002454 u32 *seqno);
2455#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002456 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002457int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002458 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002459int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002460int __must_check
2461i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2462 bool write);
2463int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002464i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2465int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002466i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2467 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002468 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002469void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002470int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002471 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002472int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002473void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002474
Chris Wilson467cffb2011-03-07 10:42:03 +00002475uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002476i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2477uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002478i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2479 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002480
Chris Wilsone4ffd172011-04-04 09:44:39 +01002481int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2482 enum i915_cache_level cache_level);
2483
Daniel Vetter1286ff72012-05-10 15:25:09 +02002484struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2485 struct dma_buf *dma_buf);
2486
2487struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2488 struct drm_gem_object *gem_obj, int flags);
2489
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002490void i915_gem_restore_fences(struct drm_device *dev);
2491
Ben Widawskya70a3142013-07-31 16:59:56 -07002492unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2493 struct i915_address_space *vm);
2494bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2495bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2496 struct i915_address_space *vm);
2497unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2498 struct i915_address_space *vm);
2499struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2500 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002501struct i915_vma *
2502i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2503 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002504
2505struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002506static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2507 struct i915_vma *vma;
2508 list_for_each_entry(vma, &obj->vma_list, vma_link)
2509 if (vma->pin_count > 0)
2510 return true;
2511 return false;
2512}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002513
Ben Widawskya70a3142013-07-31 16:59:56 -07002514/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002515#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002516 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2517static inline bool i915_is_ggtt(struct i915_address_space *vm)
2518{
2519 struct i915_address_space *ggtt =
2520 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2521 return vm == ggtt;
2522}
2523
Daniel Vetter841cd772014-08-06 15:04:48 +02002524static inline struct i915_hw_ppgtt *
2525i915_vm_to_ppgtt(struct i915_address_space *vm)
2526{
2527 WARN_ON(i915_is_ggtt(vm));
2528
2529 return container_of(vm, struct i915_hw_ppgtt, base);
2530}
2531
2532
Ben Widawskya70a3142013-07-31 16:59:56 -07002533static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2534{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002535 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002536}
2537
2538static inline unsigned long
2539i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2540{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002541 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002542}
2543
2544static inline unsigned long
2545i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2546{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002547 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002548}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002549
2550static inline int __must_check
2551i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2552 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002553 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002554{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002555 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2556 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002557}
Ben Widawskya70a3142013-07-31 16:59:56 -07002558
Daniel Vetterb2871102014-02-14 14:01:19 +01002559static inline int
2560i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2561{
2562 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2563}
2564
2565void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2566
Ben Widawsky254f9652012-06-04 14:42:42 -07002567/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002568int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002569void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002570void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002571int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002572int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002573void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002574int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002575 struct intel_context *to);
2576struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002577i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002578void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002579struct drm_i915_gem_object *
2580i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002581static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002582{
Chris Wilson691e6412014-04-09 09:07:36 +01002583 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002584}
2585
Oscar Mateo273497e2014-05-22 14:13:37 +01002586static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002587{
Chris Wilson691e6412014-04-09 09:07:36 +01002588 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002589}
2590
Oscar Mateo273497e2014-05-22 14:13:37 +01002591static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002592{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002593 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002594}
2595
Ben Widawsky84624812012-06-04 14:42:54 -07002596int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2597 struct drm_file *file);
2598int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2599 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002600
Mika Kuoppala9d0a6fa2014-05-14 17:02:16 +03002601/* i915_gem_render_state.c */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002602int i915_gem_render_state_init(struct intel_engine_cs *ring);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002603/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002604int __must_check i915_gem_evict_something(struct drm_device *dev,
2605 struct i915_address_space *vm,
2606 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002607 unsigned alignment,
2608 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002609 unsigned long start,
2610 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002611 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002612int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002613int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002614
Ben Widawsky0260c422014-03-22 22:47:21 -07002615/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002616static inline void i915_gem_chipset_flush(struct drm_device *dev)
2617{
Chris Wilson05394f32010-11-08 19:18:58 +00002618 if (INTEL_INFO(dev)->gen < 6)
2619 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002620}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002621
Chris Wilson9797fbf2012-04-24 15:47:39 +01002622/* i915_gem_stolen.c */
2623int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002624int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002625void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002626void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002627struct drm_i915_gem_object *
2628i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002629struct drm_i915_gem_object *
2630i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2631 u32 stolen_offset,
2632 u32 gtt_offset,
2633 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002634
Eric Anholt673a3942008-07-30 12:06:12 -07002635/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002636static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002637{
Jani Nikula50227e12014-03-31 14:27:21 +03002638 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002639
2640 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2641 obj->tiling_mode != I915_TILING_NONE;
2642}
2643
Eric Anholt673a3942008-07-30 12:06:12 -07002644void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002645void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2646void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002647
2648/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002649#if WATCH_LISTS
2650int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002651#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002652#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002653#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002654
Ben Gamari20172632009-02-17 20:08:50 -05002655/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002656int i915_debugfs_init(struct drm_minor *minor);
2657void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002658#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002659void intel_display_crc_init(struct drm_device *dev);
2660#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002661static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002662#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002663
2664/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002665__printf(2, 3)
2666void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002667int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2668 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002669int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002670 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002671 size_t count, loff_t pos);
2672static inline void i915_error_state_buf_release(
2673 struct drm_i915_error_state_buf *eb)
2674{
2675 kfree(eb->buf);
2676}
Mika Kuoppala58174462014-02-25 17:11:26 +02002677void i915_capture_error_state(struct drm_device *dev, bool wedge,
2678 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002679void i915_error_state_get(struct drm_device *dev,
2680 struct i915_error_state_file_priv *error_priv);
2681void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2682void i915_destroy_error_state(struct drm_device *dev);
2683
2684void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002685const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002686
Brad Volkin351e3db2014-02-18 10:15:46 -08002687/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002688int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002689int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2690void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2691bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2692int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002693 struct drm_i915_gem_object *batch_obj,
2694 u32 batch_start_offset,
2695 bool is_master);
2696
Jesse Barnes317c35d2008-08-25 15:11:06 -07002697/* i915_suspend.c */
2698extern int i915_save_state(struct drm_device *dev);
2699extern int i915_restore_state(struct drm_device *dev);
2700
Daniel Vetterd8157a32013-01-25 17:53:20 +01002701/* i915_ums.c */
2702void i915_save_display_reg(struct drm_device *dev);
2703void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002704
Ben Widawsky0136db582012-04-10 21:17:01 -07002705/* i915_sysfs.c */
2706void i915_setup_sysfs(struct drm_device *dev_priv);
2707void i915_teardown_sysfs(struct drm_device *dev_priv);
2708
Chris Wilsonf899fc62010-07-20 15:44:45 -07002709/* intel_i2c.c */
2710extern int intel_setup_gmbus(struct drm_device *dev);
2711extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002712static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002713{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002714 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002715}
2716
2717extern struct i2c_adapter *intel_gmbus_get_adapter(
2718 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002719extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2720extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002721static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002722{
2723 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2724}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002725extern void intel_i2c_reset(struct drm_device *dev);
2726
Chris Wilson3b617962010-08-24 09:02:58 +01002727/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002728struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002729#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002730extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002731extern void intel_opregion_init(struct drm_device *dev);
2732extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002733extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002734extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2735 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002736extern int intel_opregion_notify_adapter(struct drm_device *dev,
2737 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002738#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002739static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002740static inline void intel_opregion_init(struct drm_device *dev) { return; }
2741static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002742static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002743static inline int
2744intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2745{
2746 return 0;
2747}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002748static inline int
2749intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2750{
2751 return 0;
2752}
Len Brown65e082c2008-10-24 17:18:10 -04002753#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002754
Jesse Barnes723bfd72010-10-07 16:01:13 -07002755/* intel_acpi.c */
2756#ifdef CONFIG_ACPI
2757extern void intel_register_dsm_handler(void);
2758extern void intel_unregister_dsm_handler(void);
2759#else
2760static inline void intel_register_dsm_handler(void) { return; }
2761static inline void intel_unregister_dsm_handler(void) { return; }
2762#endif /* CONFIG_ACPI */
2763
Jesse Barnes79e53942008-11-07 14:24:08 -08002764/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002765extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002766extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002767extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002768extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002769extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002770extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002771extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002772extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2773 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002774extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002775extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002776extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002777extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002778extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002779extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002780extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002781extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002782extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2783 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002784extern void intel_detect_pch(struct drm_device *dev);
2785extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002786extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002787
Ben Widawsky2911a352012-04-05 14:47:36 -07002788extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002789int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2790 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002791int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2792 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002793
Sourab Gupta84c33a62014-06-02 16:47:17 +05302794void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2795
Chris Wilson6ef3d422010-08-04 20:26:07 +01002796/* overlay */
2797extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002798extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2799 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002800
2801extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002802extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002803 struct drm_device *dev,
2804 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002805
Ben Widawskyb7287d82011-04-25 11:22:22 -07002806/* On SNB platform, before reading ring registers forcewake bit
2807 * must be set to prevent GT core from power down and stale values being
2808 * returned.
2809 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302810void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2811void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002812void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002813
Ben Widawsky42c05262012-09-26 10:34:00 -07002814int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2815int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002816
2817/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002818u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2819void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2820u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002821u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2822void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2823u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2824void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2825u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2826void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002827u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2828void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002829u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2830void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002831u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2832void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002833u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2834 enum intel_sbi_destination destination);
2835void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2836 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302837u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2838void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002839
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002840int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2841int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002842
Deepak Sc8d9a592013-11-23 14:55:42 +05302843#define FORCEWAKE_RENDER (1 << 0)
2844#define FORCEWAKE_MEDIA (1 << 1)
2845#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2846
2847
Ben Widawsky0b274482013-10-04 21:22:51 -07002848#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2849#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002850
Ben Widawsky0b274482013-10-04 21:22:51 -07002851#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2852#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2853#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2854#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002855
Ben Widawsky0b274482013-10-04 21:22:51 -07002856#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2857#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2858#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2859#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002860
Chris Wilson698b3132014-03-21 13:16:43 +00002861/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2862 * will be implemented using 2 32-bit writes in an arbitrary order with
2863 * an arbitrary delay between them. This can cause the hardware to
2864 * act upon the intermediate value, possibly leading to corruption and
2865 * machine death. You have been warned.
2866 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002867#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2868#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002869
Chris Wilson50877442014-03-21 12:41:53 +00002870#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2871 u32 upper = I915_READ(upper_reg); \
2872 u32 lower = I915_READ(lower_reg); \
2873 u32 tmp = I915_READ(upper_reg); \
2874 if (upper != tmp) { \
2875 upper = tmp; \
2876 lower = I915_READ(lower_reg); \
2877 WARN_ON(I915_READ(upper_reg) != upper); \
2878 } \
2879 (u64)upper << 32 | lower; })
2880
Zou Nan haicae58522010-11-09 17:17:32 +08002881#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2882#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2883
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002884/* "Broadcast RGB" property */
2885#define INTEL_BROADCAST_RGB_AUTO 0
2886#define INTEL_BROADCAST_RGB_FULL 1
2887#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002888
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002889static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2890{
Sonika Jindal92e23b92014-07-21 15:23:40 +05302891 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002892 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05302893 else if (INTEL_INFO(dev)->gen >= 5)
2894 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002895 else
2896 return VGACNTRL;
2897}
2898
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002899static inline void __user *to_user_ptr(u64 address)
2900{
2901 return (void __user *)(uintptr_t)address;
2902}
2903
Imre Deakdf977292013-05-21 20:03:17 +03002904static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2905{
2906 unsigned long j = msecs_to_jiffies(m);
2907
2908 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2909}
2910
2911static inline unsigned long
2912timespec_to_jiffies_timeout(const struct timespec *value)
2913{
2914 unsigned long j = timespec_to_jiffies(value);
2915
2916 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2917}
2918
Paulo Zanonidce56b32013-12-19 14:29:40 -02002919/*
2920 * If you need to wait X milliseconds between events A and B, but event B
2921 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2922 * when event A happened, then just before event B you call this function and
2923 * pass the timestamp as the first argument, and X as the second argument.
2924 */
2925static inline void
2926wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2927{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002928 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002929
2930 /*
2931 * Don't re-read the value of "jiffies" every time since it may change
2932 * behind our back and break the math.
2933 */
2934 tmp_jiffies = jiffies;
2935 target_jiffies = timestamp_jiffies +
2936 msecs_to_jiffies_timeout(to_wait_ms);
2937
2938 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002939 remaining_jiffies = target_jiffies - tmp_jiffies;
2940 while (remaining_jiffies)
2941 remaining_jiffies =
2942 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002943 }
2944}
2945
Linus Torvalds1da177e2005-04-16 15:20:36 -07002946#endif